blob: 4e688ab0b10504c41b4c4a3bad0f049e51762cca [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains instruction defs that are common to all hw codegen
11// targets.
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault648e4222016-07-14 05:23:23 +000015class AMDGPUInst <dag outs, dag ins, string asm = "",
16 list<dag> pattern = []> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000017 field bit isRegisterLoad = 0;
18 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000019
20 let Namespace = "AMDGPU";
21 let OutOperandList = outs;
22 let InOperandList = ins;
23 let AsmString = asm;
24 let Pattern = pattern;
25 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000026
Tom Stellarde1818af2016-02-18 03:42:32 +000027 // SoftFail is a field the disassembler can use to provide a way for
28 // instructions to not match without killing the whole decode process. It is
29 // mainly used for ARM, but Tablegen expects this field to exist or it fails
30 // to build the decode table.
31 field bits<64> SoftFail = 0;
32
33 let DecoderNamespace = Namespace;
Matt Arsenault37fefd62016-06-10 02:18:02 +000034
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000035 let TSFlags{63} = isRegisterLoad;
36 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000037}
38
Matt Arsenault648e4222016-07-14 05:23:23 +000039class AMDGPUShaderInst <dag outs, dag ins, string asm = "",
40 list<dag> pattern = []> : AMDGPUInst<outs, ins, asm, pattern> {
Tom Stellard75aadc22012-12-11 21:25:42 +000041
42 field bits<32> Inst = 0xffffffff;
Tom Stellard75aadc22012-12-11 21:25:42 +000043}
44
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000045def FP16Denormals : Predicate<"Subtarget.hasFP16Denormals()">;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000046def FP32Denormals : Predicate<"Subtarget.hasFP32Denormals()">;
47def FP64Denormals : Predicate<"Subtarget.hasFP64Denormals()">;
Matt Arsenault1d077742014-07-15 20:18:24 +000048def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000049
Tom Stellard75aadc22012-12-11 21:25:42 +000050def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
Tom Stellard81d871d2013-11-13 23:36:50 +000051def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>;
Tom Stellard75aadc22012-12-11 21:25:42 +000052
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +000053def u16ImmTarget : AsmOperandClass {
54 let Name = "U16Imm";
55 let RenderMethod = "addImmOperands";
56}
57
58def s16ImmTarget : AsmOperandClass {
59 let Name = "S16Imm";
60 let RenderMethod = "addImmOperands";
61}
62
Tom Stellardb02094e2014-07-21 15:45:01 +000063let OperandType = "OPERAND_IMMEDIATE" in {
64
Matt Arsenault4d7d3832014-04-15 22:32:49 +000065def u32imm : Operand<i32> {
66 let PrintMethod = "printU32ImmOperand";
67}
68
69def u16imm : Operand<i16> {
70 let PrintMethod = "printU16ImmOperand";
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +000071 let ParserMatchClass = u16ImmTarget;
72}
73
74def s16imm : Operand<i16> {
75 let PrintMethod = "printU16ImmOperand";
76 let ParserMatchClass = s16ImmTarget;
Matt Arsenault4d7d3832014-04-15 22:32:49 +000077}
78
79def u8imm : Operand<i8> {
80 let PrintMethod = "printU8ImmOperand";
81}
82
Tom Stellardb02094e2014-07-21 15:45:01 +000083} // End OperandType = "OPERAND_IMMEDIATE"
84
Tom Stellardbc5b5372014-06-13 16:38:59 +000085//===--------------------------------------------------------------------===//
86// Custom Operands
87//===--------------------------------------------------------------------===//
88def brtarget : Operand<OtherVT>;
89
Tom Stellardc0845332013-11-22 23:07:58 +000090//===----------------------------------------------------------------------===//
Matt Arsenaulta9e16e62017-02-23 00:23:43 +000091// Misc. PatFrags
92//===----------------------------------------------------------------------===//
93
Matt Arsenaulteb522e62017-02-27 22:15:25 +000094class HasOneUseUnaryOp<SDPatternOperator op> : PatFrag<
95 (ops node:$src0),
96 (op $src0),
97 [{ return N->hasOneUse(); }]
98>;
99
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000100class HasOneUseBinOp<SDPatternOperator op> : PatFrag<
101 (ops node:$src0, node:$src1),
102 (op $src0, $src1),
103 [{ return N->hasOneUse(); }]
104>;
105
106class HasOneUseTernaryOp<SDPatternOperator op> : PatFrag<
107 (ops node:$src0, node:$src1, node:$src2),
108 (op $src0, $src1, $src2),
109 [{ return N->hasOneUse(); }]
110>;
111
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000112def trunc_oneuse : HasOneUseUnaryOp<trunc>;
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000113
114let Properties = [SDNPCommutative, SDNPAssociative] in {
115def smax_oneuse : HasOneUseBinOp<smax>;
116def smin_oneuse : HasOneUseBinOp<smin>;
117def umax_oneuse : HasOneUseBinOp<umax>;
118def umin_oneuse : HasOneUseBinOp<umin>;
119def fminnum_oneuse : HasOneUseBinOp<fminnum>;
120def fmaxnum_oneuse : HasOneUseBinOp<fmaxnum>;
121def and_oneuse : HasOneUseBinOp<and>;
122def or_oneuse : HasOneUseBinOp<or>;
123def xor_oneuse : HasOneUseBinOp<xor>;
124} // Properties = [SDNPCommutative, SDNPAssociative]
125
126def sub_oneuse : HasOneUseBinOp<sub>;
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000127
128def srl_oneuse : HasOneUseBinOp<srl>;
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000129def shl_oneuse : HasOneUseBinOp<shl>;
130
131def select_oneuse : HasOneUseTernaryOp<select>;
132
133//===----------------------------------------------------------------------===//
Tom Stellardc0845332013-11-22 23:07:58 +0000134// PatLeafs for floating-point comparisons
135//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000136
Tom Stellard0351ea22013-09-28 02:50:50 +0000137def COND_OEQ : PatLeaf <
138 (cond),
139 [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}]
140>;
141
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000142def COND_ONE : PatLeaf <
143 (cond),
144 [{return N->get() == ISD::SETONE || N->get() == ISD::SETNE;}]
145>;
146
Tom Stellard0351ea22013-09-28 02:50:50 +0000147def COND_OGT : PatLeaf <
148 (cond),
149 [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}]
150>;
151
Tom Stellard0351ea22013-09-28 02:50:50 +0000152def COND_OGE : PatLeaf <
153 (cond),
154 [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}]
155>;
156
Tom Stellardc0845332013-11-22 23:07:58 +0000157def COND_OLT : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +0000158 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000159 [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000160>;
161
Tom Stellardc0845332013-11-22 23:07:58 +0000162def COND_OLE : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +0000163 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000164 [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}]
165>;
166
Tom Stellardc0845332013-11-22 23:07:58 +0000167
168def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>;
169def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>;
170
171//===----------------------------------------------------------------------===//
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000172// PatLeafs for unsigned / unordered comparisons
Tom Stellardc0845332013-11-22 23:07:58 +0000173//===----------------------------------------------------------------------===//
174
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000175def COND_UEQ : PatLeaf <(cond), [{return N->get() == ISD::SETUEQ;}]>;
176def COND_UNE : PatLeaf <(cond), [{return N->get() == ISD::SETUNE;}]>;
Tom Stellardc0845332013-11-22 23:07:58 +0000177def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>;
178def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>;
179def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>;
180def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>;
181
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000182// XXX - For some reason R600 version is preferring to use unordered
183// for setne?
184def COND_UNE_NE : PatLeaf <
185 (cond),
186 [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}]
187>;
188
Tom Stellardc0845332013-11-22 23:07:58 +0000189//===----------------------------------------------------------------------===//
190// PatLeafs for signed comparisons
191//===----------------------------------------------------------------------===//
192
193def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>;
194def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>;
195def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>;
196def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>;
197
198//===----------------------------------------------------------------------===//
199// PatLeafs for integer equality
200//===----------------------------------------------------------------------===//
201
202def COND_EQ : PatLeaf <
203 (cond),
204 [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}]
205>;
206
207def COND_NE : PatLeaf <
208 (cond),
209 [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000210>;
211
Christian Konigb19849a2013-02-21 15:17:04 +0000212def COND_NULL : PatLeaf <
213 (cond),
Tom Stellardaa9a1a82014-08-01 02:05:57 +0000214 [{(void)N; return false;}]
Christian Konigb19849a2013-02-21 15:17:04 +0000215>;
216
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000217
218//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000219// Load/Store Pattern Fragments
220//===----------------------------------------------------------------------===//
221
Tom Stellardb02094e2014-07-21 15:45:01 +0000222class PrivateMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000223 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.PRIVATE_ADDRESS;
Tom Stellardb02094e2014-07-21 15:45:01 +0000224}]>;
225
226class PrivateLoad <SDPatternOperator op> : PrivateMemOp <
227 (ops node:$ptr), (op node:$ptr)
228>;
229
230class PrivateStore <SDPatternOperator op> : PrivateMemOp <
231 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
232>;
233
Tom Stellardb02094e2014-07-21 15:45:01 +0000234def load_private : PrivateLoad <load>;
235
236def truncstorei8_private : PrivateStore <truncstorei8>;
237def truncstorei16_private : PrivateStore <truncstorei16>;
238def store_private : PrivateStore <store>;
239
Tom Stellarda4b746d2016-07-05 16:10:44 +0000240class GlobalMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000241 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000242}]>;
243
Tom Stellardbc5b5372014-06-13 16:38:59 +0000244// Global address space loads
Tom Stellarda4b746d2016-07-05 16:10:44 +0000245class GlobalLoad <SDPatternOperator op> : GlobalMemOp <
246 (ops node:$ptr), (op node:$ptr)
247>;
248
249def global_load : GlobalLoad <load>;
250
251// Global address space stores
252class GlobalStore <SDPatternOperator op> : GlobalMemOp <
253 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
254>;
255
256def global_store : GlobalStore <store>;
257def global_store_atomic : GlobalStore<atomic_store>;
258
259
260class ConstantMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000261 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS;
Tom Stellardbc5b5372014-06-13 16:38:59 +0000262}]>;
263
264// Constant address space loads
Tom Stellarda4b746d2016-07-05 16:10:44 +0000265class ConstantLoad <SDPatternOperator op> : ConstantMemOp <
266 (ops node:$ptr), (op node:$ptr)
267>;
268
269def constant_load : ConstantLoad<load>;
270
271class LocalMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000272 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
Tom Stellardbc5b5372014-06-13 16:38:59 +0000273}]>;
274
Tom Stellarda4b746d2016-07-05 16:10:44 +0000275// Local address space loads
276class LocalLoad <SDPatternOperator op> : LocalMemOp <
277 (ops node:$ptr), (op node:$ptr)
278>;
279
280class LocalStore <SDPatternOperator op> : LocalMemOp <
281 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
282>;
283
284class FlatMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000285 return cast<MemSDNode>(N)->getAddressSPace() == AMDGPUASI.FLAT_ADDRESS;
Tom Stellarda4b746d2016-07-05 16:10:44 +0000286}]>;
287
288class FlatLoad <SDPatternOperator op> : FlatMemOp <
289 (ops node:$ptr), (op node:$ptr)
290>;
291
Tom Stellard381a94a2015-05-12 15:00:49 +0000292class AZExtLoadBase <SDPatternOperator ld_node>: PatFrag<(ops node:$ptr),
293 (ld_node node:$ptr), [{
Tom Stellard31209cc2013-07-15 19:00:09 +0000294 LoadSDNode *L = cast<LoadSDNode>(N);
295 return L->getExtensionType() == ISD::ZEXTLOAD ||
296 L->getExtensionType() == ISD::EXTLOAD;
297}]>;
298
Tom Stellard381a94a2015-05-12 15:00:49 +0000299def az_extload : AZExtLoadBase <unindexedload>;
300
Tom Stellard33dd04b2013-07-23 01:47:52 +0000301def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
302 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;
303}]>;
304
Tom Stellarda4b746d2016-07-05 16:10:44 +0000305def az_extloadi8_global : GlobalLoad <az_extloadi8>;
306def sextloadi8_global : GlobalLoad <sextloadi8>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000307
Tom Stellarda4b746d2016-07-05 16:10:44 +0000308def az_extloadi8_constant : ConstantLoad <az_extloadi8>;
309def sextloadi8_constant : ConstantLoad <sextloadi8>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000310
Tom Stellarda4b746d2016-07-05 16:10:44 +0000311def az_extloadi8_local : LocalLoad <az_extloadi8>;
312def sextloadi8_local : LocalLoad <sextloadi8>;
Tom Stellard33dd04b2013-07-23 01:47:52 +0000313
Tom Stellardbc377682015-02-17 16:36:00 +0000314def extloadi8_private : PrivateLoad <az_extloadi8>;
315def sextloadi8_private : PrivateLoad <sextloadi8>;
316
Tom Stellard33dd04b2013-07-23 01:47:52 +0000317def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
318 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;
319}]>;
320
Tom Stellarda4b746d2016-07-05 16:10:44 +0000321def az_extloadi16_global : GlobalLoad <az_extloadi16>;
322def sextloadi16_global : GlobalLoad <sextloadi16>;
Tom Stellard33dd04b2013-07-23 01:47:52 +0000323
Tom Stellarda4b746d2016-07-05 16:10:44 +0000324def az_extloadi16_constant : ConstantLoad <az_extloadi16>;
325def sextloadi16_constant : ConstantLoad <sextloadi16>;
Tom Stellard07a10a32013-06-03 17:39:43 +0000326
Tom Stellarda4b746d2016-07-05 16:10:44 +0000327def az_extloadi16_local : LocalLoad <az_extloadi16>;
328def sextloadi16_local : LocalLoad <sextloadi16>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000329
Tom Stellardbc377682015-02-17 16:36:00 +0000330def extloadi16_private : PrivateLoad <az_extloadi16>;
331def sextloadi16_private : PrivateLoad <sextloadi16>;
332
Tom Stellard31209cc2013-07-15 19:00:09 +0000333def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
334 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32;
335}]>;
336
Tom Stellarda4b746d2016-07-05 16:10:44 +0000337def az_extloadi32_global : GlobalLoad <az_extloadi32>;
Tom Stellard31209cc2013-07-15 19:00:09 +0000338
Tom Stellarda4b746d2016-07-05 16:10:44 +0000339def az_extloadi32_flat : FlatLoad <az_extloadi32>;
Matt Arsenault3f981402014-09-15 15:41:53 +0000340
Tom Stellarda4b746d2016-07-05 16:10:44 +0000341def az_extloadi32_constant : ConstantLoad <az_extloadi32>;
Tom Stellard31209cc2013-07-15 19:00:09 +0000342
Tom Stellarda4b746d2016-07-05 16:10:44 +0000343def truncstorei8_global : GlobalStore <truncstorei8>;
344def truncstorei16_global : GlobalStore <truncstorei16>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000345
Tom Stellarda4b746d2016-07-05 16:10:44 +0000346def local_store : LocalStore <store>;
347def truncstorei8_local : LocalStore <truncstorei8>;
348def truncstorei16_local : LocalStore <truncstorei16>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000349
Tom Stellarda4b746d2016-07-05 16:10:44 +0000350def local_load : LocalLoad <load>;
Tom Stellardc026e8b2013-06-28 15:47:08 +0000351
Tom Stellardf3fc5552014-08-22 18:49:35 +0000352class Aligned8Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{
353 return cast<MemSDNode>(N)->getAlignment() % 8 == 0;
354}]>;
355
356def local_load_aligned8bytes : Aligned8Bytes <
357 (ops node:$ptr), (local_load node:$ptr)
358>;
359
360def local_store_aligned8bytes : Aligned8Bytes <
361 (ops node:$val, node:$ptr), (local_store node:$val, node:$ptr)
362>;
Matt Arsenault72574102014-06-11 18:08:34 +0000363
364class local_binary_atomic_op<SDNode atomic_op> :
365 PatFrag<(ops node:$ptr, node:$value),
366 (atomic_op node:$ptr, node:$value), [{
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000367 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000368}]>;
369
Matt Arsenault72574102014-06-11 18:08:34 +0000370
371def atomic_swap_local : local_binary_atomic_op<atomic_swap>;
372def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>;
373def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>;
374def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>;
375def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>;
376def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>;
377def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>;
378def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>;
379def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>;
380def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>;
381def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000382
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000383def mskor_global : PatFrag<(ops node:$val, node:$ptr),
384 (AMDGPUstore_mskor node:$val, node:$ptr), [{
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000385 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000386}]>;
387
Tom Stellard381a94a2015-05-12 15:00:49 +0000388multiclass AtomicCmpSwapLocal <SDNode cmp_swap_node> {
Matt Arsenault3f981402014-09-15 15:41:53 +0000389
Tom Stellard381a94a2015-05-12 15:00:49 +0000390 def _32_local : PatFrag <
391 (ops node:$ptr, node:$cmp, node:$swap),
392 (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{
393 AtomicSDNode *AN = cast<AtomicSDNode>(N);
394 return AN->getMemoryVT() == MVT::i32 &&
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000395 AN->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
Tom Stellard381a94a2015-05-12 15:00:49 +0000396 }]>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000397
Tom Stellard381a94a2015-05-12 15:00:49 +0000398 def _64_local : PatFrag<
399 (ops node:$ptr, node:$cmp, node:$swap),
400 (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{
401 AtomicSDNode *AN = cast<AtomicSDNode>(N);
402 return AN->getMemoryVT() == MVT::i64 &&
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000403 AN->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
Tom Stellard381a94a2015-05-12 15:00:49 +0000404 }]>;
405}
406
407defm atomic_cmp_swap : AtomicCmpSwapLocal <atomic_cmp_swap>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000408
Jan Vesely206a5102016-12-23 15:34:51 +0000409multiclass global_binary_atomic_op<SDNode atomic_op> {
410 def "" : PatFrag<
411 (ops node:$ptr, node:$value),
412 (atomic_op node:$ptr, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000413 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;}]>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000414
Jan Vesely206a5102016-12-23 15:34:51 +0000415 def _noret : PatFrag<
416 (ops node:$ptr, node:$value),
417 (atomic_op node:$ptr, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000418 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000419
Jan Vesely206a5102016-12-23 15:34:51 +0000420 def _ret : PatFrag<
421 (ops node:$ptr, node:$value),
422 (atomic_op node:$ptr, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000423 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>;
Jan Vesely206a5102016-12-23 15:34:51 +0000424}
425
426defm atomic_swap_global : global_binary_atomic_op<atomic_swap>;
427defm atomic_add_global : global_binary_atomic_op<atomic_load_add>;
428defm atomic_and_global : global_binary_atomic_op<atomic_load_and>;
429defm atomic_max_global : global_binary_atomic_op<atomic_load_max>;
430defm atomic_min_global : global_binary_atomic_op<atomic_load_min>;
431defm atomic_or_global : global_binary_atomic_op<atomic_load_or>;
432defm atomic_sub_global : global_binary_atomic_op<atomic_load_sub>;
433defm atomic_umax_global : global_binary_atomic_op<atomic_load_umax>;
434defm atomic_umin_global : global_binary_atomic_op<atomic_load_umin>;
435defm atomic_xor_global : global_binary_atomic_op<atomic_load_xor>;
436
437//legacy
438def AMDGPUatomic_cmp_swap_global : PatFrag<
439 (ops node:$ptr, node:$value),
440 (AMDGPUatomic_cmp_swap node:$ptr, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000441 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;}]>;
Jan Vesely206a5102016-12-23 15:34:51 +0000442
443def atomic_cmp_swap_global : PatFrag<
444 (ops node:$ptr, node:$cmp, node:$value),
445 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000446 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;}]>;
Jan Vesely206a5102016-12-23 15:34:51 +0000447
448def atomic_cmp_swap_global_noret : PatFrag<
449 (ops node:$ptr, node:$cmp, node:$value),
450 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000451 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>;
Jan Vesely206a5102016-12-23 15:34:51 +0000452
453def atomic_cmp_swap_global_ret : PatFrag<
454 (ops node:$ptr, node:$cmp, node:$value),
455 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000456 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>;
Tom Stellard354a43c2016-04-01 18:27:37 +0000457
Tom Stellardb4a313a2014-08-01 00:32:39 +0000458//===----------------------------------------------------------------------===//
459// Misc Pattern Fragments
460//===----------------------------------------------------------------------===//
461
Tom Stellard75aadc22012-12-11 21:25:42 +0000462class Constants {
463int TWO_PI = 0x40c90fdb;
464int PI = 0x40490fdb;
465int TWO_PI_INV = 0x3e22f983;
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000466int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Matt Arsenaultce841302016-12-22 03:05:37 +0000467int FP16_ONE = 0x3C00;
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000468int V2FP16_ONE = 0x3C003C00;
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000469int FP32_ONE = 0x3f800000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000470int FP32_NEG_ONE = 0xbf800000;
Matt Arsenault9cd90712016-04-14 01:42:16 +0000471int FP64_ONE = 0x3ff0000000000000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000472int FP64_NEG_ONE = 0xbff0000000000000;
Tom Stellard75aadc22012-12-11 21:25:42 +0000473}
474def CONST : Constants;
475
476def FP_ZERO : PatLeaf <
477 (fpimm),
478 [{return N->getValueAPF().isZero();}]
479>;
480
481def FP_ONE : PatLeaf <
482 (fpimm),
483 [{return N->isExactlyValue(1.0);}]
484>;
485
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000486def FP_HALF : PatLeaf <
487 (fpimm),
488 [{return N->isExactlyValue(0.5);}]
489>;
490
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000491let isCodeGenOnly = 1, isPseudo = 1 in {
492
493let usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000494
495class CLAMP <RegisterClass rc> : AMDGPUShaderInst <
496 (outs rc:$dst),
497 (ins rc:$src0),
498 "CLAMP $dst, $src0",
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000499 [(set f32:$dst, (AMDGPUclamp f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000500>;
501
502class FABS <RegisterClass rc> : AMDGPUShaderInst <
503 (outs rc:$dst),
504 (ins rc:$src0),
505 "FABS $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000506 [(set f32:$dst, (fabs f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000507>;
508
509class FNEG <RegisterClass rc> : AMDGPUShaderInst <
510 (outs rc:$dst),
511 (ins rc:$src0),
512 "FNEG $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000513 [(set f32:$dst, (fneg f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000514>;
515
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000516} // usesCustomInserter = 1
517
518multiclass RegisterLoadStore <RegisterClass dstClass, Operand addrClass,
519 ComplexPattern addrPat> {
Tom Stellard81d871d2013-11-13 23:36:50 +0000520let UseNamedOperandTable = 1 in {
521
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000522 def RegisterLoad : AMDGPUShaderInst <
523 (outs dstClass:$dst),
524 (ins addrClass:$addr, i32imm:$chan),
525 "RegisterLoad $dst, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000526 [(set i32:$dst, (AMDGPUregister_load addrPat:$addr, (i32 timm:$chan)))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000527 > {
528 let isRegisterLoad = 1;
529 }
530
531 def RegisterStore : AMDGPUShaderInst <
532 (outs),
533 (ins dstClass:$val, addrClass:$addr, i32imm:$chan),
534 "RegisterStore $val, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000535 [(AMDGPUregister_store i32:$val, addrPat:$addr, (i32 timm:$chan))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000536 > {
537 let isRegisterStore = 1;
538 }
539}
Tom Stellard81d871d2013-11-13 23:36:50 +0000540}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000541
542} // End isCodeGenOnly = 1, isPseudo = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000543
544/* Generic helper patterns for intrinsics */
545/* -------------------------------------- */
546
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000547class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
548 : Pat <
549 (fpow f32:$src0, f32:$src1),
550 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000551>;
552
553/* Other helper patterns */
554/* --------------------- */
555
556/* Extract element pattern */
Matt Arsenault530dde42014-02-26 23:00:58 +0000557class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000558 SubRegIndex sub_reg>
559 : Pat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000560 (sub_type (extractelt vec_type:$src, sub_idx)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000561 (EXTRACT_SUBREG $src, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000562>;
563
564/* Insert element pattern */
565class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000566 int sub_idx, SubRegIndex sub_reg>
567 : Pat <
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000568 (insertelt vec_type:$vec, elem_type:$elem, sub_idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000569 (INSERT_SUBREG $vec, $elem, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000570>;
571
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000572// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
573// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000574// bitconvert pattern
575class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : Pat <
576 (dt (bitconvert (st rc:$src0))),
577 (dt rc:$src0)
578>;
579
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000580// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
581// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000582class DwordAddrPat<ValueType vt, RegisterClass rc> : Pat <
583 (vt (AMDGPUdwordaddr (vt rc:$addr))),
584 (vt rc:$addr)
585>;
586
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000587// BFI_INT patterns
588
Matt Arsenault7d858d82014-11-02 23:46:54 +0000589multiclass BFIPatterns <Instruction BFI_INT,
590 Instruction LoadImm32,
591 RegisterClass RC64> {
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000592 // Definition from ISA doc:
593 // (y & x) | (z & ~x)
594 def : Pat <
595 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
596 (BFI_INT $x, $y, $z)
597 >;
598
599 // SHA-256 Ch function
600 // z ^ (x & (y ^ z))
601 def : Pat <
602 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
603 (BFI_INT $x, $y, $z)
604 >;
605
Matt Arsenault6e439652014-06-10 19:00:20 +0000606 def : Pat <
607 (fcopysign f32:$src0, f32:$src1),
Tom Stellard115a6152016-11-10 16:02:37 +0000608 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0, $src1)
Matt Arsenault6e439652014-06-10 19:00:20 +0000609 >;
610
611 def : Pat <
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000612 (f32 (fcopysign f32:$src0, f64:$src1)),
613 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0,
614 (i32 (EXTRACT_SUBREG $src1, sub1)))
615 >;
616
617 def : Pat <
Matt Arsenault6e439652014-06-10 19:00:20 +0000618 (f64 (fcopysign f64:$src0, f64:$src1)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000619 (REG_SEQUENCE RC64,
620 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000621 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Matt Arsenault6e439652014-06-10 19:00:20 +0000622 (i32 (EXTRACT_SUBREG $src0, sub1)),
623 (i32 (EXTRACT_SUBREG $src1, sub1))), sub1)
624 >;
Valery Pykhtine55fd412016-10-20 16:17:54 +0000625
626 def : Pat <
627 (f64 (fcopysign f64:$src0, f32:$src1)),
628 (REG_SEQUENCE RC64,
629 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000630 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Valery Pykhtine55fd412016-10-20 16:17:54 +0000631 (i32 (EXTRACT_SUBREG $src0, sub1)),
632 $src1), sub1)
633 >;
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000634}
635
Tom Stellardeac65dd2013-05-03 17:21:20 +0000636// SHA-256 Ma patterns
637
638// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
639class SHA256MaPattern <Instruction BFI_INT, Instruction XOR> : Pat <
640 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
641 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
642>;
643
Tom Stellard2b971eb2013-05-10 02:09:45 +0000644// Bitfield extract patterns
645
Marek Olsak949f5da2015-03-24 13:40:34 +0000646def IMMZeroBasedBitfieldMask : PatLeaf <(imm), [{
647 return isMask_32(N->getZExtValue());
648}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000649
Marek Olsak949f5da2015-03-24 13:40:34 +0000650def IMMPopCount : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000651 return CurDAG->getTargetConstant(countPopulation(N->getZExtValue()), SDLoc(N),
Marek Olsak949f5da2015-03-24 13:40:34 +0000652 MVT::i32);
653}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000654
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000655multiclass BFEPattern <Instruction UBFE, Instruction SBFE, Instruction MOV> {
656 def : Pat <
657 (i32 (and (i32 (srl i32:$src, i32:$rshift)), IMMZeroBasedBitfieldMask:$mask)),
658 (UBFE $src, $rshift, (MOV (i32 (IMMPopCount $mask))))
659 >;
660
661 def : Pat <
662 (srl (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)),
663 (UBFE $src, (i32 0), $width)
664 >;
665
666 def : Pat <
667 (sra (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)),
668 (SBFE $src, (i32 0), $width)
669 >;
670}
Tom Stellard2b971eb2013-05-10 02:09:45 +0000671
Tom Stellard5643c4a2013-05-20 15:02:19 +0000672// rotr pattern
673class ROTRPattern <Instruction BIT_ALIGN> : Pat <
674 (rotr i32:$src0, i32:$src1),
675 (BIT_ALIGN $src0, $src0, $src1)
676>;
677
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000678// This matches 16 permutations of
679// max(min(x, y), min(max(x, y), z))
680class IntMed3Pat<Instruction med3Inst,
681 SDPatternOperator max,
682 SDPatternOperator max_oneuse,
Matt Arsenault10268f92017-02-27 22:40:39 +0000683 SDPatternOperator min_oneuse,
684 ValueType vt = i32> : Pat<
685 (max (min_oneuse vt:$src0, vt:$src1),
686 (min_oneuse (max_oneuse vt:$src0, vt:$src1), vt:$src2)),
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000687 (med3Inst $src0, $src1, $src2)
688>;
689
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000690// Special conversion patterns
691
692def cvt_rpi_i32_f32 : PatFrag <
693 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000694 (fp_to_sint (ffloor (fadd $src, FP_HALF))),
695 [{ (void) N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000696>;
697
698def cvt_flr_i32_f32 : PatFrag <
699 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000700 (fp_to_sint (ffloor $src)),
701 [{ (void)N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000702>;
703
Matt Arsenaulteb260202014-05-22 18:00:15 +0000704class IMad24Pat<Instruction Inst> : Pat <
705 (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2),
706 (Inst $src0, $src1, $src2)
707>;
708
709class UMad24Pat<Instruction Inst> : Pat <
710 (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2),
711 (Inst $src0, $src1, $src2)
712>;
713
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000714class RcpPat<Instruction RcpInst, ValueType vt> : Pat <
715 (fdiv FP_ONE, vt:$src),
716 (RcpInst $src)
717>;
718
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +0000719class RsqPat<Instruction RsqInst, ValueType vt> : Pat <
720 (AMDGPUrcp (fsqrt vt:$src)),
721 (RsqInst $src)
722>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000723
Tom Stellard75aadc22012-12-11 21:25:42 +0000724include "R600Instructions.td"
Tom Stellard2c1c9de2014-03-24 16:07:25 +0000725include "R700Instructions.td"
726include "EvergreenInstructions.td"
727include "CaymanInstructions.td"
Tom Stellard75aadc22012-12-11 21:25:42 +0000728
729include "SIInstrInfo.td"
730