blob: 544f0cb1fc1bf904c9aaa3c37d506826ea215fcc [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Tom Stellard94d2e992014-10-07 23:51:34 +000010class vop {
11 field bits<9> SI3;
Marek Olsak5df00d62014-12-07 12:18:57 +000012 field bits<10> VI3;
Tom Stellard94d2e992014-10-07 23:51:34 +000013}
14
Marek Olsak5df00d62014-12-07 12:18:57 +000015class vopc <bits<8> si, bits<8> vi = !add(0x40, si)> : vop {
Tom Stellard0aec5872014-10-07 23:51:39 +000016 field bits<8> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000017 field bits<8> VI = vi;
Tom Stellard0aec5872014-10-07 23:51:39 +000018
Marek Olsak5df00d62014-12-07 12:18:57 +000019 field bits<9> SI3 = {0, si{7-0}};
20 field bits<10> VI3 = {0, 0, vi{7-0}};
Tom Stellard0aec5872014-10-07 23:51:39 +000021}
22
Marek Olsak5df00d62014-12-07 12:18:57 +000023class vop1 <bits<8> si, bits<8> vi = si> : vop {
24 field bits<8> SI = si;
25 field bits<8> VI = vi;
Tom Stellard94d2e992014-10-07 23:51:34 +000026
Marek Olsak5df00d62014-12-07 12:18:57 +000027 field bits<9> SI3 = {1, 1, si{6-0}};
28 field bits<10> VI3 = !add(0x140, vi);
Tom Stellard94d2e992014-10-07 23:51:34 +000029}
30
Marek Olsak5df00d62014-12-07 12:18:57 +000031class vop2 <bits<6> si, bits<6> vi = si> : vop {
Tom Stellardbec5a242014-10-07 23:51:38 +000032 field bits<6> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000033 field bits<6> VI = vi;
Tom Stellardbec5a242014-10-07 23:51:38 +000034
Marek Olsak5df00d62014-12-07 12:18:57 +000035 field bits<9> SI3 = {1, 0, 0, si{5-0}};
36 field bits<10> VI3 = {0, 1, 0, 0, vi{5-0}};
Tom Stellardbec5a242014-10-07 23:51:38 +000037}
38
Marek Olsakf0b130a2015-01-15 18:43:06 +000039// Specify a VOP2 opcode for SI and VOP3 opcode for VI
40// that doesn't have VOP2 encoding on VI
41class vop23 <bits<6> si, bits<10> vi> : vop2 <si> {
42 let VI3 = vi;
43}
44
Marek Olsak5df00d62014-12-07 12:18:57 +000045class vop3 <bits<9> si, bits<10> vi = {0, si}> : vop {
46 let SI3 = si;
47 let VI3 = vi;
48}
49
50class sop1 <bits<8> si, bits<8> vi = si> {
51 field bits<8> SI = si;
52 field bits<8> VI = vi;
53}
54
55class sop2 <bits<7> si, bits<7> vi = si> {
56 field bits<7> SI = si;
57 field bits<7> VI = vi;
58}
59
60class sopk <bits<5> si, bits<5> vi = si> {
61 field bits<5> SI = si;
62 field bits<5> VI = vi;
Tom Stellard845bb3c2014-10-07 23:51:41 +000063}
64
Tom Stellardc721a232014-05-16 20:56:47 +000065// Execpt for the NONE field, this must be kept in sync with the SISubtarget enum
Marek Olsaka93603d2015-01-15 18:42:51 +000066// in AMDGPUInstrInfo.cpp
Tom Stellardc721a232014-05-16 20:56:47 +000067def SISubtarget {
68 int NONE = -1;
69 int SI = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +000070 int VI = 1;
Tom Stellardc721a232014-05-16 20:56:47 +000071}
72
Tom Stellard75aadc22012-12-11 21:25:42 +000073//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000074// SI DAG Nodes
75//===----------------------------------------------------------------------===//
76
Tom Stellard9fa17912013-08-14 23:24:45 +000077def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT",
Tom Stellard868fd922014-04-17 21:00:11 +000078 SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>,
Tom Stellard9fa17912013-08-14 23:24:45 +000079 [SDNPMayLoad, SDNPMemOperand]
80>;
81
Tom Stellardafcf12f2013-09-12 02:55:14 +000082def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT",
83 SDTypeProfile<0, 13,
Tom Stellard868fd922014-04-17 21:00:11 +000084 [SDTCisVT<0, v4i32>, // rsrc(SGPR)
Tom Stellardafcf12f2013-09-12 02:55:14 +000085 SDTCisVT<1, iAny>, // vdata(VGPR)
86 SDTCisVT<2, i32>, // num_channels(imm)
87 SDTCisVT<3, i32>, // vaddr(VGPR)
88 SDTCisVT<4, i32>, // soffset(SGPR)
89 SDTCisVT<5, i32>, // inst_offset(imm)
90 SDTCisVT<6, i32>, // dfmt(imm)
91 SDTCisVT<7, i32>, // nfmt(imm)
92 SDTCisVT<8, i32>, // offen(imm)
93 SDTCisVT<9, i32>, // idxen(imm)
94 SDTCisVT<10, i32>, // glc(imm)
95 SDTCisVT<11, i32>, // slc(imm)
96 SDTCisVT<12, i32> // tfe(imm)
97 ]>,
98 [SDNPMayStore, SDNPMemOperand, SDNPHasChain]
99>;
100
Tom Stellard9fa17912013-08-14 23:24:45 +0000101def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT",
Tom Stellard868fd922014-04-17 21:00:11 +0000102 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>,
Tom Stellard9fa17912013-08-14 23:24:45 +0000103 SDTCisVT<3, i32>]>
104>;
105
106class SDSample<string opcode> : SDNode <opcode,
Tom Stellard67850652013-08-14 23:24:53 +0000107 SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>,
Tom Stellard868fd922014-04-17 21:00:11 +0000108 SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]>
Tom Stellard9fa17912013-08-14 23:24:45 +0000109>;
110
111def SIsample : SDSample<"AMDGPUISD::SAMPLE">;
112def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">;
113def SIsampled : SDSample<"AMDGPUISD::SAMPLED">;
114def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">;
115
Tom Stellard067c8152014-07-21 14:01:14 +0000116def SIconstdata_ptr : SDNode<
117 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]>
118>;
119
Tom Stellard26075d52013-02-07 19:39:38 +0000120// Transformation function, extract the lower 32bit of a 64bit immediate
121def LO32 : SDNodeXForm<imm, [{
122 return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, MVT::i32);
123}]>;
124
Tom Stellardab8a8c82013-07-12 18:15:02 +0000125def LO32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000126 APInt V = N->getValueAPF().bitcastToAPInt().trunc(32);
127 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000128}]>;
129
Tom Stellard26075d52013-02-07 19:39:38 +0000130// Transformation function, extract the upper 32bit of a 64bit immediate
131def HI32 : SDNodeXForm<imm, [{
132 return CurDAG->getTargetConstant(N->getZExtValue() >> 32, MVT::i32);
133}]>;
134
Tom Stellardab8a8c82013-07-12 18:15:02 +0000135def HI32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000136 APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32);
137 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000138}]>;
139
Tom Stellard044e4182014-02-06 18:36:34 +0000140def IMM8bitDWORD : PatLeaf <(imm),
141 [{return (N->getZExtValue() & ~0x3FC) == 0;}]
Tom Stellard89093802013-02-07 19:39:40 +0000142>;
143
Tom Stellard044e4182014-02-06 18:36:34 +0000144def as_dword_i32imm : SDNodeXForm<imm, [{
145 return CurDAG->getTargetConstant(N->getZExtValue() >> 2, MVT::i32);
146}]>;
147
Tom Stellardafcf12f2013-09-12 02:55:14 +0000148def as_i1imm : SDNodeXForm<imm, [{
149 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i1);
150}]>;
151
152def as_i8imm : SDNodeXForm<imm, [{
153 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i8);
154}]>;
155
Tom Stellard07a10a32013-06-03 17:39:43 +0000156def as_i16imm : SDNodeXForm<imm, [{
157 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i16);
158}]>;
159
Tom Stellard044e4182014-02-06 18:36:34 +0000160def as_i32imm: SDNodeXForm<imm, [{
161 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i32);
162}]>;
163
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000164def as_i64imm: SDNodeXForm<imm, [{
165 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i64);
166}]>;
167
Tom Stellardfb77f002015-01-13 22:59:41 +0000168// Copied from the AArch64 backend:
169def bitcast_fpimm_to_i32 : SDNodeXForm<fpimm, [{
170return CurDAG->getTargetConstant(
171 N->getValueAPF().bitcastToAPInt().getZExtValue(), MVT::i32);
172}]>;
173
174// Copied from the AArch64 backend:
175def bitcast_fpimm_to_i64 : SDNodeXForm<fpimm, [{
176return CurDAG->getTargetConstant(
177 N->getValueAPF().bitcastToAPInt().getZExtValue(), MVT::i64);
178}]>;
179
Matt Arsenault99ed7892014-03-19 22:19:49 +0000180def IMM8bit : PatLeaf <(imm),
181 [{return isUInt<8>(N->getZExtValue());}]
182>;
183
Tom Stellard07a10a32013-06-03 17:39:43 +0000184def IMM12bit : PatLeaf <(imm),
185 [{return isUInt<12>(N->getZExtValue());}]
Tom Stellard89093802013-02-07 19:39:40 +0000186>;
187
Matt Arsenault99ed7892014-03-19 22:19:49 +0000188def IMM16bit : PatLeaf <(imm),
189 [{return isUInt<16>(N->getZExtValue());}]
190>;
191
Marek Olsak58f61a82014-12-07 17:17:38 +0000192def IMM20bit : PatLeaf <(imm),
193 [{return isUInt<20>(N->getZExtValue());}]
194>;
195
Tom Stellardd6cb8e82014-05-09 16:42:21 +0000196def IMM32bit : PatLeaf <(imm),
197 [{return isUInt<32>(N->getZExtValue());}]
198>;
199
Tom Stellarde2367942014-02-06 18:36:41 +0000200def mubuf_vaddr_offset : PatFrag<
201 (ops node:$ptr, node:$offset, node:$imm_offset),
202 (add (add node:$ptr, node:$offset), node:$imm_offset)
203>;
204
Christian Konigf82901a2013-02-26 17:52:23 +0000205class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{
Tom Stellard7ed0b522014-04-03 20:19:27 +0000206 return isInlineImmediate(N);
Christian Konigb559b072013-02-16 11:28:36 +0000207}]>;
208
Matt Arsenault303011a2014-12-17 21:04:08 +0000209class InlineFPImm <ValueType vt> : PatLeaf <(vt fpimm), [{
210 return isInlineImmediate(N);
211}]>;
212
Tom Stellarddf94dc32013-08-14 23:24:24 +0000213class SGPRImm <dag frag> : PatLeaf<frag, [{
Eric Christopher7792e322015-01-30 23:24:40 +0000214 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Tom Stellarddf94dc32013-08-14 23:24:24 +0000215 return false;
216 }
217 const SIRegisterInfo *SIRI =
Eric Christopher7792e322015-01-30 23:24:40 +0000218 static_cast<const SIRegisterInfo *>(Subtarget->getRegisterInfo());
Tom Stellarddf94dc32013-08-14 23:24:24 +0000219 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
220 U != E; ++U) {
221 if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) {
222 return true;
223 }
224 }
225 return false;
226}]>;
227
Tom Stellard01825af2014-07-21 14:01:08 +0000228//===----------------------------------------------------------------------===//
229// Custom Operands
230//===----------------------------------------------------------------------===//
231
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000232def FRAMEri32 : Operand<iPTR> {
Matt Arsenault06028dd2014-05-01 16:37:52 +0000233 let MIOperandInfo = (ops i32:$ptr, i32imm:$index);
Tom Stellard81d871d2013-11-13 23:36:50 +0000234}
235
Tom Stellard01825af2014-07-21 14:01:08 +0000236def sopp_brtarget : Operand<OtherVT> {
237 let EncoderMethod = "getSOPPBrEncoding";
238 let OperandType = "OPERAND_PCREL";
239}
240
Tom Stellardb4a313a2014-08-01 00:32:39 +0000241include "SIInstrFormats.td"
Marek Olsak5df00d62014-12-07 12:18:57 +0000242include "VIInstrFormats.td"
Tom Stellardb4a313a2014-08-01 00:32:39 +0000243
Tom Stellard229d5e62014-08-05 14:48:12 +0000244let OperandType = "OPERAND_IMMEDIATE" in {
245
246def offen : Operand<i1> {
247 let PrintMethod = "printOffen";
248}
249def idxen : Operand<i1> {
250 let PrintMethod = "printIdxen";
251}
252def addr64 : Operand<i1> {
253 let PrintMethod = "printAddr64";
254}
255def mbuf_offset : Operand<i16> {
256 let PrintMethod = "printMBUFOffset";
257}
Matt Arsenault61cc9082014-10-10 22:16:07 +0000258def ds_offset : Operand<i16> {
259 let PrintMethod = "printDSOffset";
260}
261def ds_offset0 : Operand<i8> {
262 let PrintMethod = "printDSOffset0";
263}
264def ds_offset1 : Operand<i8> {
265 let PrintMethod = "printDSOffset1";
266}
Tom Stellard229d5e62014-08-05 14:48:12 +0000267def glc : Operand <i1> {
268 let PrintMethod = "printGLC";
269}
270def slc : Operand <i1> {
271 let PrintMethod = "printSLC";
272}
273def tfe : Operand <i1> {
274 let PrintMethod = "printTFE";
275}
276
Matt Arsenault97069782014-09-30 19:49:48 +0000277def omod : Operand <i32> {
278 let PrintMethod = "printOModSI";
279}
280
281def ClampMod : Operand <i1> {
282 let PrintMethod = "printClampSI";
283}
284
Tom Stellard229d5e62014-08-05 14:48:12 +0000285} // End OperandType = "OPERAND_IMMEDIATE"
286
Christian Konig72d5d5c2013-02-21 15:16:44 +0000287//===----------------------------------------------------------------------===//
Tom Stellardb02c2682014-06-24 23:33:07 +0000288// Complex patterns
289//===----------------------------------------------------------------------===//
290
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000291def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000292def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">;
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000293
Tom Stellardb02094e2014-07-21 15:45:01 +0000294def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
Tom Stellardc53861a2015-02-11 00:34:32 +0000295def MUBUFAddr64 : ComplexPattern<i64, 4, "SelectMUBUFAddr64">;
296def MUBUFAddr64Atomic : ComplexPattern<i64, 5, "SelectMUBUFAddr64">;
Tom Stellardb02094e2014-07-21 15:45:01 +0000297def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
Tom Stellard155bbb72014-08-11 22:18:17 +0000298def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000299def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000300
Tom Stellardb4a313a2014-08-01 00:32:39 +0000301def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000302def VOP3Mods0Clamp : ComplexPattern<untyped, 3, "SelectVOP3Mods0Clamp">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000303def VOP3Mods0Clamp0OMod : ComplexPattern<untyped, 4, "SelectVOP3Mods0Clamp0OMod">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000304def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">;
305
Tom Stellardb02c2682014-06-24 23:33:07 +0000306//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000307// SI assembler operands
308//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000309
Christian Konigeabf8332013-02-21 15:16:49 +0000310def SIOperand {
311 int ZERO = 0x80;
Christian Konigd3039962013-02-26 17:52:09 +0000312 int VCC = 0x6A;
Matt Arsenault3f981402014-09-15 15:41:53 +0000313 int FLAT_SCR = 0x68;
Tom Stellard75aadc22012-12-11 21:25:42 +0000314}
315
Tom Stellardb4a313a2014-08-01 00:32:39 +0000316def SRCMODS {
317 int NONE = 0;
318}
319
320def DSTCLAMP {
321 int NONE = 0;
322}
323
324def DSTOMOD {
325 int NONE = 0;
326}
Tom Stellard75aadc22012-12-11 21:25:42 +0000327
Christian Konig72d5d5c2013-02-21 15:16:44 +0000328//===----------------------------------------------------------------------===//
329//
330// SI Instruction multiclass helpers.
331//
332// Instructions with _32 take 32-bit operands.
333// Instructions with _64 take 64-bit operands.
334//
335// VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit
336// encoding is the standard encoding, but instruction that make use of
337// any of the instruction modifiers must use the 64-bit encoding.
338//
339// Instructions with _e32 use the 32-bit encoding.
340// Instructions with _e64 use the 64-bit encoding.
341//
342//===----------------------------------------------------------------------===//
343
Tom Stellardc470c962014-10-01 14:44:42 +0000344class SIMCInstr <string pseudo, int subtarget> {
345 string PseudoInstr = pseudo;
346 int Subtarget = subtarget;
347}
348
Christian Konig72d5d5c2013-02-21 15:16:44 +0000349//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000350// EXP classes
351//===----------------------------------------------------------------------===//
352
353class EXPCommon : InstSI<
354 (outs),
355 (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm,
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000356 VGPR_32:$src0, VGPR_32:$src1, VGPR_32:$src2, VGPR_32:$src3),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000357 "exp $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3",
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000358 [] > {
359
360 let EXP_CNT = 1;
361 let Uses = [EXEC];
362}
363
364multiclass EXP_m {
365
366 let isPseudo = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000367 def "" : EXPCommon, SIMCInstr <"exp", SISubtarget.NONE> ;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000368 }
369
Tom Stellard326d6ec2014-11-05 14:50:53 +0000370 def _si : EXPCommon, SIMCInstr <"exp", SISubtarget.SI>, EXPe;
Marek Olsak5df00d62014-12-07 12:18:57 +0000371
372 def _vi : EXPCommon, SIMCInstr <"exp", SISubtarget.VI>, EXPe_vi;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000373}
374
375//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000376// Scalar classes
377//===----------------------------------------------------------------------===//
378
Marek Olsak5df00d62014-12-07 12:18:57 +0000379class SOP1_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
380 SOP1 <outs, ins, "", pattern>,
381 SIMCInstr<opName, SISubtarget.NONE> {
382 let isPseudo = 1;
383}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000384
Marek Olsak367447c2015-01-27 17:25:11 +0000385class SOP1_Real_si <sop1 op, string opName, dag outs, dag ins, string asm> :
386 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000387 SOP1e <op.SI>,
388 SIMCInstr<opName, SISubtarget.SI>;
389
Marek Olsak367447c2015-01-27 17:25:11 +0000390class SOP1_Real_vi <sop1 op, string opName, dag outs, dag ins, string asm> :
391 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000392 SOP1e <op.VI>,
393 SIMCInstr<opName, SISubtarget.VI>;
394
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000395multiclass SOP1_m <sop1 op, string opName, dag outs, dag ins, string asm,
396 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000397
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000398 def "" : SOP1_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000399
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000400 def _si : SOP1_Real_si <op, opName, outs, ins, asm>;
401
402 def _vi : SOP1_Real_vi <op, opName, outs, ins, asm>;
403
Marek Olsak5df00d62014-12-07 12:18:57 +0000404}
405
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000406multiclass SOP1_32 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
407 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
408 opName#" $dst, $src0", pattern
409>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000410
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000411multiclass SOP1_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
412 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
413 opName#" $dst, $src0", pattern
414>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000415
416// no input, 64-bit output.
417multiclass SOP1_64_0 <sop1 op, string opName, list<dag> pattern> {
418 def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins), pattern>;
419
420 def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000421 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000422 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000423 }
424
425 def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000426 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000427 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000428 }
429}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000430
Tom Stellardce449ad2015-02-18 16:08:11 +0000431// 64-bit input, no output
432multiclass SOP1_1 <sop1 op, string opName, list<dag> pattern> {
433 def "" : SOP1_Pseudo <opName, (outs), (ins SReg_64:$src0), pattern>;
434
435 def _si : SOP1_Real_si <op, opName, (outs), (ins SReg_64:$src0),
436 opName#" $src0"> {
437 let sdst = 0;
438 }
439
440 def _vi : SOP1_Real_vi <op, opName, (outs), (ins SReg_64:$src0),
441 opName#" $src0"> {
442 let sdst = 0;
443 }
444}
445
Matt Arsenault8333e432014-06-10 19:18:24 +0000446// 64-bit input, 32-bit output.
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000447multiclass SOP1_32_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
448 op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
449 opName#" $dst, $src0", pattern
450>;
Matt Arsenault1a179e82014-11-13 20:23:36 +0000451
Marek Olsak5df00d62014-12-07 12:18:57 +0000452class SOP2_Pseudo<string opName, dag outs, dag ins, list<dag> pattern> :
453 SOP2<outs, ins, "", pattern>,
454 SIMCInstr<opName, SISubtarget.NONE> {
455 let isPseudo = 1;
456 let Size = 4;
Tom Stellard0c0008c2015-02-18 16:08:13 +0000457
458 // Pseudo instructions have no encodings, but adding this field here allows
459 // us to do:
460 // let sdst = xxx in {
461 // for multiclasses that include both real and pseudo instructions.
462 field bits<7> sdst = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000463}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000464
Marek Olsak367447c2015-01-27 17:25:11 +0000465class SOP2_Real_si<sop2 op, string opName, dag outs, dag ins, string asm> :
466 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000467 SOP2e<op.SI>,
468 SIMCInstr<opName, SISubtarget.SI>;
Matt Arsenault94812212014-11-14 18:18:16 +0000469
Marek Olsak367447c2015-01-27 17:25:11 +0000470class SOP2_Real_vi<sop2 op, string opName, dag outs, dag ins, string asm> :
471 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000472 SOP2e<op.VI>,
473 SIMCInstr<opName, SISubtarget.VI>;
474
475multiclass SOP2_SELECT_32 <sop2 op, string opName, list<dag> pattern> {
476 def "" : SOP2_Pseudo <opName, (outs SReg_32:$dst),
477 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc), pattern>;
478
479 def _si : SOP2_Real_si <op, opName, (outs SReg_32:$dst),
480 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
Marek Olsak367447c2015-01-27 17:25:11 +0000481 opName#" $dst, $src0, $src1 [$scc]">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000482
483 def _vi : SOP2_Real_vi <op, opName, (outs SReg_32:$dst),
484 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
Marek Olsak367447c2015-01-27 17:25:11 +0000485 opName#" $dst, $src0, $src1 [$scc]">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000486}
487
Tom Stellardee21faa2015-02-18 16:08:09 +0000488multiclass SOP2_m <sop2 op, string opName, dag outs, dag ins, string asm,
489 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000490
Tom Stellardee21faa2015-02-18 16:08:09 +0000491 def "" : SOP2_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000492
Tom Stellardee21faa2015-02-18 16:08:09 +0000493 def _si : SOP2_Real_si <op, opName, outs, ins, asm>;
494
495 def _vi : SOP2_Real_vi <op, opName, outs, ins, asm>;
496
Marek Olsak5df00d62014-12-07 12:18:57 +0000497}
498
Tom Stellardee21faa2015-02-18 16:08:09 +0000499multiclass SOP2_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
500 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0, SSrc_32:$src1),
501 opName#" $dst, $src0, $src1", pattern
502>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000503
Tom Stellardee21faa2015-02-18 16:08:09 +0000504multiclass SOP2_64 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
505 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_64:$src1),
506 opName#" $dst, $src0, $src1", pattern
507>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000508
Tom Stellardee21faa2015-02-18 16:08:09 +0000509multiclass SOP2_64_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
510 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_32:$src1),
511 opName#" $dst, $src0, $src1", pattern
512>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000513
Tom Stellardb6550522015-01-12 19:33:18 +0000514class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000515 string opName, PatLeaf cond> : SOPC <
516 op, (outs SCCReg:$dst), (ins rc:$src0, rc:$src1),
517 opName#" $dst, $src0, $src1", []>;
518
519class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL>
520 : SOPC_Helper<op, SSrc_32, i32, opName, cond>;
521
522class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL>
523 : SOPC_Helper<op, SSrc_64, i64, opName, cond>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000524
Marek Olsak5df00d62014-12-07 12:18:57 +0000525class SOPK_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
526 SOPK <outs, ins, "", pattern>,
527 SIMCInstr<opName, SISubtarget.NONE> {
528 let isPseudo = 1;
529}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000530
Marek Olsak367447c2015-01-27 17:25:11 +0000531class SOPK_Real_si <sopk op, string opName, dag outs, dag ins, string asm> :
532 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000533 SOPKe <op.SI>,
534 SIMCInstr<opName, SISubtarget.SI>;
535
Marek Olsak367447c2015-01-27 17:25:11 +0000536class SOPK_Real_vi <sopk op, string opName, dag outs, dag ins, string asm> :
537 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000538 SOPKe <op.VI>,
539 SIMCInstr<opName, SISubtarget.VI>;
540
541multiclass SOPK_32 <sopk op, string opName, list<dag> pattern> {
542 def "" : SOPK_Pseudo <opName, (outs SReg_32:$dst), (ins u16imm:$src0),
543 pattern>;
544
545 def _si : SOPK_Real_si <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000546 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000547
548 def _vi : SOPK_Real_vi <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000549 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000550}
551
552multiclass SOPK_SCC <sopk op, string opName, list<dag> pattern> {
553 def "" : SOPK_Pseudo <opName, (outs SCCReg:$dst),
554 (ins SReg_32:$src0, u16imm:$src1), pattern>;
555
556 def _si : SOPK_Real_si <op, opName, (outs SCCReg:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000557 (ins SReg_32:$src0, u16imm:$src1), opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000558
559 def _vi : SOPK_Real_vi <op, opName, (outs SCCReg:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000560 (ins SReg_32:$src0, u16imm:$src1), opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000561}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000562
Tom Stellardc470c962014-10-01 14:44:42 +0000563//===----------------------------------------------------------------------===//
564// SMRD classes
565//===----------------------------------------------------------------------===//
566
567class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
568 SMRD <outs, ins, "", pattern>,
569 SIMCInstr<opName, SISubtarget.NONE> {
570 let isPseudo = 1;
571}
572
573class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins,
574 string asm> :
575 SMRD <outs, ins, asm, []>,
576 SMRDe <op, imm>,
577 SIMCInstr<opName, SISubtarget.SI>;
578
Marek Olsak5df00d62014-12-07 12:18:57 +0000579class SMRD_Real_vi <bits<8> op, string opName, bit imm, dag outs, dag ins,
580 string asm> :
581 SMRD <outs, ins, asm, []>,
582 SMEMe_vi <op, imm>,
583 SIMCInstr<opName, SISubtarget.VI>;
584
Tom Stellardc470c962014-10-01 14:44:42 +0000585multiclass SMRD_m <bits<5> op, string opName, bit imm, dag outs, dag ins,
586 string asm, list<dag> pattern> {
587
588 def "" : SMRD_Pseudo <opName, outs, ins, pattern>;
589
590 def _si : SMRD_Real_si <op, opName, imm, outs, ins, asm>;
591
Matt Arsenault1991f5e2015-02-18 02:10:40 +0000592 // glc is only applicable to scalar stores, which are not yet
593 // implemented.
594 let glc = 0 in {
595 def _vi : SMRD_Real_vi <{0, 0, 0, op}, opName, imm, outs, ins, asm>;
596 }
Tom Stellardc470c962014-10-01 14:44:42 +0000597}
598
599multiclass SMRD_Helper <bits<5> op, string opName, RegisterClass baseClass,
Christian Konig9c7afd12013-03-18 11:33:50 +0000600 RegisterClass dstClass> {
Tom Stellardc470c962014-10-01 14:44:42 +0000601 defm _IMM : SMRD_m <
602 op, opName#"_IMM", 1, (outs dstClass:$dst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000603 (ins baseClass:$sbase, u32imm:$offset),
Tom Stellardc470c962014-10-01 14:44:42 +0000604 opName#" $dst, $sbase, $offset", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000605 >;
606
Tom Stellardc470c962014-10-01 14:44:42 +0000607 defm _SGPR : SMRD_m <
608 op, opName#"_SGPR", 0, (outs dstClass:$dst),
Christian Konig9c7afd12013-03-18 11:33:50 +0000609 (ins baseClass:$sbase, SReg_32:$soff),
Tom Stellardc470c962014-10-01 14:44:42 +0000610 opName#" $dst, $sbase, $soff", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000611 >;
612}
613
614//===----------------------------------------------------------------------===//
615// Vector ALU classes
616//===----------------------------------------------------------------------===//
617
Tom Stellardb4a313a2014-08-01 00:32:39 +0000618// This must always be right before the operand being input modified.
619def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> {
620 let PrintMethod = "printOperandAndMods";
621}
622def InputModsNoDefault : Operand <i32> {
623 let PrintMethod = "printOperandAndMods";
624}
625
626class getNumSrcArgs<ValueType Src1, ValueType Src2> {
627 int ret =
628 !if (!eq(Src1.Value, untyped.Value), 1, // VOP1
629 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2
630 3)); // VOP3
631}
632
633// Returns the register class to use for the destination of VOP[123C]
634// instructions for the given VT.
635class getVALUDstForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000636 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32,
Matt Arsenault4831ce52015-01-06 23:00:37 +0000637 !if(!eq(VT.Size, 64), VReg_64,
638 SReg_64)); // else VT == i1
Tom Stellardb4a313a2014-08-01 00:32:39 +0000639}
640
641// Returns the register class to use for source 0 of VOP[12C]
642// instructions for the given VT.
643class getVOPSrc0ForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000644 RegisterOperand ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000645}
646
647// Returns the register class to use for source 1 of VOP[12C] for the
648// given VT.
649class getVOPSrc1ForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000650 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32, VReg_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000651}
652
Tom Stellardb4a313a2014-08-01 00:32:39 +0000653// Returns the register class to use for sources of VOP3 instructions for the
654// given VT.
655class getVOP3SrcForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000656 RegisterOperand ret = !if(!eq(VT.Size, 32), VCSrc_32, VCSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000657}
658
Tom Stellardb4a313a2014-08-01 00:32:39 +0000659// Returns 1 if the source arguments have modifiers, 0 if they do not.
660class hasModifiers<ValueType SrcVT> {
661 bit ret = !if(!eq(SrcVT.Value, f32.Value), 1,
662 !if(!eq(SrcVT.Value, f64.Value), 1, 0));
663}
664
665// Returns the input arguments for VOP[12C] instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000666class getIns32 <RegisterOperand Src0RC, RegisterClass Src1RC, int NumSrcArgs> {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000667 dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1
668 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2
669 (ins)));
670}
671
672// Returns the input arguments for VOP3 instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000673class getIns64 <RegisterOperand Src0RC, RegisterOperand Src1RC,
674 RegisterOperand Src2RC, int NumSrcArgs,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000675 bit HasModifiers> {
676
677 dag ret =
678 !if (!eq(NumSrcArgs, 1),
679 !if (!eq(HasModifiers, 1),
680 // VOP1 with modifiers
681 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +0000682 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000683 /* else */,
684 // VOP1 without modifiers
685 (ins Src0RC:$src0)
686 /* endif */ ),
687 !if (!eq(NumSrcArgs, 2),
688 !if (!eq(HasModifiers, 1),
689 // VOP 2 with modifiers
690 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
691 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
Matt Arsenault97069782014-09-30 19:49:48 +0000692 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000693 /* else */,
694 // VOP2 without modifiers
695 (ins Src0RC:$src0, Src1RC:$src1)
696 /* endif */ )
697 /* NumSrcArgs == 3 */,
698 !if (!eq(HasModifiers, 1),
699 // VOP3 with modifiers
700 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
701 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
702 InputModsNoDefault:$src2_modifiers, Src2RC:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +0000703 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000704 /* else */,
705 // VOP3 without modifiers
706 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
707 /* endif */ )));
708}
709
710// Returns the assembly string for the inputs and outputs of a VOP[12C]
711// instruction. This does not add the _e32 suffix, so it can be reused
712// by getAsm64.
713class getAsm32 <int NumSrcArgs> {
714 string src1 = ", $src1";
715 string src2 = ", $src2";
716 string ret = " $dst, $src0"#
717 !if(!eq(NumSrcArgs, 1), "", src1)#
718 !if(!eq(NumSrcArgs, 3), src2, "");
719}
720
721// Returns the assembly string for the inputs and outputs of a VOP3
722// instruction.
723class getAsm64 <int NumSrcArgs, bit HasModifiers> {
Matt Arsenault268757b2015-01-15 23:17:03 +0000724 string src0 = !if(!eq(NumSrcArgs, 1), "$src0_modifiers", "$src0_modifiers,");
Matt Arsenault97069782014-09-30 19:49:48 +0000725 string src1 = !if(!eq(NumSrcArgs, 1), "",
726 !if(!eq(NumSrcArgs, 2), " $src1_modifiers",
727 " $src1_modifiers,"));
728 string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", "");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000729 string ret =
730 !if(!eq(HasModifiers, 0),
731 getAsm32<NumSrcArgs>.ret,
Matt Arsenault97069782014-09-30 19:49:48 +0000732 " $dst, "#src0#src1#src2#"$clamp"#"$omod");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000733}
734
735
736class VOPProfile <list<ValueType> _ArgVT> {
737
738 field list<ValueType> ArgVT = _ArgVT;
739
740 field ValueType DstVT = ArgVT[0];
741 field ValueType Src0VT = ArgVT[1];
742 field ValueType Src1VT = ArgVT[2];
743 field ValueType Src2VT = ArgVT[3];
744 field RegisterClass DstRC = getVALUDstForVT<DstVT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +0000745 field RegisterOperand Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000746 field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +0000747 field RegisterOperand Src0RC64 = getVOP3SrcForVT<Src0VT>.ret;
748 field RegisterOperand Src1RC64 = getVOP3SrcForVT<Src1VT>.ret;
749 field RegisterOperand Src2RC64 = getVOP3SrcForVT<Src2VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000750
751 field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret;
752 field bit HasModifiers = hasModifiers<Src0VT>.ret;
753
754 field dag Outs = (outs DstRC:$dst);
755
756 field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret;
757 field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs,
758 HasModifiers>.ret;
759
Matt Arsenault9215b172014-08-03 05:27:14 +0000760 field string Asm32 = "_e32"#getAsm32<NumSrcArgs>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000761 field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret;
762}
763
764def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>;
765def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>;
766def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>;
767def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>;
768def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>;
769def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>;
770def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>;
771def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>;
772def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>;
773
774def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>;
775def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>;
776def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>;
777def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>;
778def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>;
Marek Olsak11057ee2015-02-03 17:38:01 +0000779def VOP_I32_F32_I32 : VOPProfile <[i32, f32, i32, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000780def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>;
781def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000782 let Src0RC32 = VCSrc_32;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000783}
Matt Arsenault4831ce52015-01-06 23:00:37 +0000784
785def VOP_I1_F32_I32 : VOPProfile <[i1, f32, i32, untyped]> {
786 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
787 let Asm64 = " $dst, $src0_modifiers, $src1";
788}
789
790def VOP_I1_F64_I32 : VOPProfile <[i1, f64, i32, untyped]> {
791 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
792 let Asm64 = " $dst, $src0_modifiers, $src1";
793}
794
Tom Stellardb4a313a2014-08-01 00:32:39 +0000795def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>;
Marek Olsak707a6d02015-02-03 21:53:01 +0000796def VOP_I64_I32_I64 : VOPProfile <[i64, i32, i64, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000797def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>;
798
799def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>;
800def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>;
801def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>;
802def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>;
803
804
Christian Konigf741fbf2013-02-26 17:52:42 +0000805class VOP <string opName> {
806 string OpName = opName;
807}
808
Christian Konig3c145802013-03-27 09:12:59 +0000809class VOP2_REV <string revOp, bit isOrig> {
810 string RevOp = revOp;
811 bit IsOrig = isOrig;
812}
813
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000814class AtomicNoRet <string noRetOp, bit isRet> {
815 string NoRetOp = noRetOp;
816 bit IsRet = isRet;
817}
818
Tom Stellard94d2e992014-10-07 23:51:34 +0000819class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
820 VOP1Common <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000821 VOP <opName>,
822 SIMCInstr <opName#"_e32", SISubtarget.NONE> {
Tom Stellard94d2e992014-10-07 23:51:34 +0000823 let isPseudo = 1;
Tom Stellardc34c37a2015-02-18 16:08:15 +0000824
825 field bits<8> vdst;
826 field bits<9> src0;
Tom Stellard94d2e992014-10-07 23:51:34 +0000827}
828
829multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
830 string opName> {
831 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
832
833 def _si : VOP1<op.SI, outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000834 SIMCInstr <opName#"_e32", SISubtarget.SI>;
835 def _vi : VOP1<op.VI, outs, ins, asm, []>,
836 SIMCInstr <opName#"_e32", SISubtarget.VI>;
837}
838
Marek Olsak3ecf5082015-02-03 21:53:05 +0000839multiclass VOP1SI_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
840 string opName> {
841 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
842
843 def _si : VOP1<op.SI, outs, ins, asm, []>,
844 SIMCInstr <opName#"_e32", SISubtarget.SI>;
845 // No VI instruction. This class is for SI only.
846}
847
Marek Olsak5df00d62014-12-07 12:18:57 +0000848class VOP2_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
849 VOP2Common <outs, ins, "", pattern>,
850 VOP <opName>,
851 SIMCInstr<opName#"_e32", SISubtarget.NONE> {
852 let isPseudo = 1;
853}
854
Marek Olsakf0b130a2015-01-15 18:43:06 +0000855multiclass VOP2SI_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +0000856 string opName, string revOp> {
Marek Olsakf0b130a2015-01-15 18:43:06 +0000857 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +0000858 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsakf0b130a2015-01-15 18:43:06 +0000859
860 def _si : VOP2 <op.SI, outs, ins, opName#asm, []>,
Marek Olsakf0b130a2015-01-15 18:43:06 +0000861 SIMCInstr <opName#"_e32", SISubtarget.SI>;
862}
863
Marek Olsak5df00d62014-12-07 12:18:57 +0000864multiclass VOP2_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +0000865 string opName, string revOp> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000866 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +0000867 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000868
869 def _si : VOP2 <op.SI, outs, ins, opName#asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000870 SIMCInstr <opName#"_e32", SISubtarget.SI>;
871 def _vi : VOP2 <op.VI, outs, ins, opName#asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000872 SIMCInstr <opName#"_e32", SISubtarget.VI>;
Tom Stellard94d2e992014-10-07 23:51:34 +0000873}
874
Tom Stellardb4a313a2014-08-01 00:32:39 +0000875class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> {
876
877 bits<2> src0_modifiers = !if(HasModifiers, ?, 0);
878 bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0);
Matt Arsenault096ec1e2015-02-18 02:15:30 +0000879 bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ?, 0), 0);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000880 bits<2> omod = !if(HasModifiers, ?, 0);
881 bits<1> clamp = !if(HasModifiers, ?, 0);
882 bits<9> src1 = !if(HasSrc1, ?, 0);
883 bits<9> src2 = !if(HasSrc2, ?, 0);
884}
885
Matt Arsenault096ec1e2015-02-18 02:15:30 +0000886class VOP3DisableModFields <bit HasSrc0Mods,
887 bit HasSrc1Mods = 0,
888 bit HasSrc2Mods = 0,
889 bit HasOutputMods = 0> {
890 bits<2> src0_modifiers = !if(HasSrc0Mods, ?, 0);
891 bits<2> src1_modifiers = !if(HasSrc1Mods, ?, 0);
892 bits<2> src2_modifiers = !if(HasSrc2Mods, ?, 0);
893 bits<2> omod = !if(HasOutputMods, ?, 0);
894 bits<1> clamp = !if(HasOutputMods, ?, 0);
895}
896
Tom Stellardbda32c92014-07-21 17:44:29 +0000897class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
898 VOP3Common <outs, ins, "", pattern>,
899 VOP <opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000900 SIMCInstr<opName#"_e64", SISubtarget.NONE> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000901 let isPseudo = 1;
902}
903
904class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000905 VOP3Common <outs, ins, asm, []>,
906 VOP3e <op>,
907 SIMCInstr<opName#"_e64", SISubtarget.SI>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000908
Marek Olsak5df00d62014-12-07 12:18:57 +0000909class VOP3_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
910 VOP3Common <outs, ins, asm, []>,
911 VOP3e_vi <op>,
912 SIMCInstr <opName#"_e64", SISubtarget.VI>;
913
Matt Arsenault692acf12015-02-14 03:02:23 +0000914class VOP3b_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
915 VOP3Common <outs, ins, asm, []>,
916 VOP3be <op>,
917 SIMCInstr<opName#"_e64", SISubtarget.SI>;
918
919class VOP3b_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
920 VOP3Common <outs, ins, asm, []>,
921 VOP3be_vi <op>,
922 SIMCInstr <opName#"_e64", SISubtarget.VI>;
923
Marek Olsak5df00d62014-12-07 12:18:57 +0000924multiclass VOP3_m <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000925 string opName, int NumSrcArgs, bit HasMods = 1> {
Tom Stellardc721a232014-05-16 20:56:47 +0000926
Tom Stellardbda32c92014-07-21 17:44:29 +0000927 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
Tom Stellardc721a232014-05-16 20:56:47 +0000928
Tom Stellard845bb3c2014-10-07 23:51:41 +0000929 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000930 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
931 !if(!eq(NumSrcArgs, 2), 0, 1),
932 HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000933 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
934 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
935 !if(!eq(NumSrcArgs, 2), 0, 1),
936 HasMods>;
937}
Tom Stellardc721a232014-05-16 20:56:47 +0000938
Marek Olsak5df00d62014-12-07 12:18:57 +0000939// VOP3_m without source modifiers
Matt Arsenault65fa1c42015-02-18 02:15:27 +0000940multiclass VOP3_m_nomods <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak5df00d62014-12-07 12:18:57 +0000941 string opName, int NumSrcArgs, bit HasMods = 1> {
942
943 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
944
945 let src0_modifiers = 0,
946 src1_modifiers = 0,
Matt Arsenault65fa1c42015-02-18 02:15:27 +0000947 src2_modifiers = 0,
948 clamp = 0,
949 omod = 0 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000950 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>;
951 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>;
952 }
Tom Stellardc721a232014-05-16 20:56:47 +0000953}
954
Tom Stellard94d2e992014-10-07 23:51:34 +0000955multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000956 list<dag> pattern, string opName, bit HasMods = 1> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000957
958 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
959
Tom Stellard94d2e992014-10-07 23:51:34 +0000960 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000961 VOP3DisableFields<0, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000962
963 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
964 VOP3DisableFields<0, 0, HasMods>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000965}
966
Marek Olsak3ecf5082015-02-03 21:53:05 +0000967multiclass VOP3SI_1_m <vop op, dag outs, dag ins, string asm,
968 list<dag> pattern, string opName, bit HasMods = 1> {
969
970 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
971
972 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
973 VOP3DisableFields<0, 0, HasMods>;
974 // No VI instruction. This class is for SI only.
975}
976
Tom Stellardbec5a242014-10-07 23:51:38 +0000977multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm,
Marek Olsak7585a292015-02-03 17:38:05 +0000978 list<dag> pattern, string opName, string revOp,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000979 bit HasMods = 1, bit UseFullOp = 0> {
980
981 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +0000982 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000983
Marek Olsak191507e2015-02-03 17:38:12 +0000984 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000985 VOP3DisableFields<1, 0, HasMods>;
986
Marek Olsak191507e2015-02-03 17:38:12 +0000987 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000988 VOP3DisableFields<1, 0, HasMods>;
989}
990
Marek Olsak191507e2015-02-03 17:38:12 +0000991multiclass VOP3SI_2_m <vop op, dag outs, dag ins, string asm,
992 list<dag> pattern, string opName, string revOp,
993 bit HasMods = 1, bit UseFullOp = 0> {
994
995 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
996 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
997
998 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
999 VOP3DisableFields<1, 0, HasMods>;
1000
1001 // No VI instruction. This class is for SI only.
1002}
1003
Matt Arsenault692acf12015-02-14 03:02:23 +00001004// XXX - Is v_div_scale_{f32|f64} only available in vop3b without
1005// option of implicit vcc use?
Tom Stellard845bb3c2014-10-07 23:51:41 +00001006multiclass VOP3b_2_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001007 list<dag> pattern, string opName, string revOp,
1008 bit HasMods = 1, bit UseFullOp = 0> {
1009 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
1010 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
1011
1012 // The VOP2 variant puts the carry out into VCC, the VOP3 variant
1013 // can write it into any SGPR. We currently don't use the carry out,
1014 // so for now hardcode it to VCC as well.
1015 let sdst = SIOperand.VCC, Defs = [VCC] in {
Matt Arsenault692acf12015-02-14 03:02:23 +00001016 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1017 VOP3DisableFields<1, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001018
Matt Arsenault692acf12015-02-14 03:02:23 +00001019 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1020 VOP3DisableFields<1, 0, HasMods>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001021 } // End sdst = SIOperand.VCC, Defs = [VCC]
1022}
1023
Matt Arsenault31ec5982015-02-14 03:40:35 +00001024multiclass VOP3b_3_m <vop op, dag outs, dag ins, string asm,
1025 list<dag> pattern, string opName, string revOp,
1026 bit HasMods = 1, bit UseFullOp = 0> {
1027 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1028
1029
1030 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1031 VOP3DisableFields<1, 1, HasMods>;
1032
1033 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1034 VOP3DisableFields<1, 1, HasMods>;
1035}
1036
Tom Stellard0aec5872014-10-07 23:51:39 +00001037multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001038 list<dag> pattern, string opName,
1039 bit HasMods, bit defExec> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001040
1041 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1042
Tom Stellard0aec5872014-10-07 23:51:39 +00001043 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001044 VOP3DisableFields<1, 0, HasMods> {
1045 let Defs = !if(defExec, [EXEC], []);
1046 }
1047
1048 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1049 VOP3DisableFields<1, 0, HasMods> {
Tom Stellard0aec5872014-10-07 23:51:39 +00001050 let Defs = !if(defExec, [EXEC], []);
Christian Konigd3039962013-02-26 17:52:09 +00001051 }
1052}
1053
Marek Olsak15e4a592015-01-15 18:42:55 +00001054// An instruction that is VOP2 on SI and VOP3 on VI, no modifiers.
1055multiclass VOP2SI_3VI_m <vop3 op, string opName, dag outs, dag ins,
1056 string asm, list<dag> pattern = []> {
1057 let isPseudo = 1 in {
1058 def "" : VOPAnyCommon <outs, ins, "", pattern>,
1059 SIMCInstr<opName, SISubtarget.NONE>;
1060 }
1061
1062 def _si : VOP2 <op.SI3{5-0}, outs, ins, asm, []>,
1063 SIMCInstr <opName, SISubtarget.SI>;
1064
1065 def _vi : VOP3Common <outs, ins, asm, []>,
1066 VOP3e_vi <op.VI3>,
1067 VOP3DisableFields <1, 0, 0>,
1068 SIMCInstr <opName, SISubtarget.VI>;
1069}
1070
Tom Stellard94d2e992014-10-07 23:51:34 +00001071multiclass VOP1_Helper <vop1 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001072 dag ins32, string asm32, list<dag> pat32,
1073 dag ins64, string asm64, list<dag> pat64,
1074 bit HasMods> {
Christian Konigb19849a2013-02-21 15:17:04 +00001075
Marek Olsak5df00d62014-12-07 12:18:57 +00001076 defm _e32 : VOP1_m <op, outs, ins32, opName#asm32, pat32, opName>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001077
1078 defm _e64 : VOP3_1_m <op, outs, ins64, opName#"_e64"#asm64, pat64, opName, HasMods>;
Christian Konig72d5d5c2013-02-21 15:16:44 +00001079}
1080
Tom Stellard94d2e992014-10-07 23:51:34 +00001081multiclass VOP1Inst <vop1 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001082 SDPatternOperator node = null_frag> : VOP1_Helper <
1083 op, opName, P.Outs,
1084 P.Ins32, P.Asm32, [],
1085 P.Ins64, P.Asm64,
1086 !if(P.HasModifiers,
1087 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +00001088 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001089 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1090 P.HasModifiers
Tom Stellardc721a232014-05-16 20:56:47 +00001091>;
Christian Konigf5754a02013-02-21 15:17:09 +00001092
Marek Olsak5df00d62014-12-07 12:18:57 +00001093multiclass VOP1InstSI <vop1 op, string opName, VOPProfile P,
1094 SDPatternOperator node = null_frag> {
1095
Marek Olsak3ecf5082015-02-03 21:53:05 +00001096 defm _e32 : VOP1SI_m <op, P.Outs, P.Ins32, opName#P.Asm32, [], opName>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001097
Marek Olsak3ecf5082015-02-03 21:53:05 +00001098 defm _e64 : VOP3SI_1_m <op, P.Outs, P.Ins64, opName#P.Asm64,
Marek Olsak5df00d62014-12-07 12:18:57 +00001099 !if(P.HasModifiers,
1100 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
1101 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Marek Olsak3ecf5082015-02-03 21:53:05 +00001102 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1103 opName, P.HasModifiers>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001104}
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001105
Tom Stellardbec5a242014-10-07 23:51:38 +00001106multiclass VOP2_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001107 dag ins32, string asm32, list<dag> pat32,
1108 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001109 string revOp, bit HasMods> {
1110 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001111
Tom Stellardbec5a242014-10-07 23:51:38 +00001112 defm _e64 : VOP3_2_m <op,
Marek Olsak7585a292015-02-03 17:38:05 +00001113 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001114 >;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001115}
1116
Tom Stellardbec5a242014-10-07 23:51:38 +00001117multiclass VOP2Inst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001118 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001119 string revOp = opName> : VOP2_Helper <
Tom Stellardb4a313a2014-08-01 00:32:39 +00001120 op, opName, P.Outs,
1121 P.Ins32, P.Asm32, [],
1122 P.Ins64, P.Asm64,
1123 !if(P.HasModifiers,
1124 [(set P.DstVT:$dst,
1125 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001126 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001127 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1128 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001129 revOp, P.HasModifiers
Tom Stellardb4a313a2014-08-01 00:32:39 +00001130>;
1131
Marek Olsak191507e2015-02-03 17:38:12 +00001132multiclass VOP2InstSI <vop2 op, string opName, VOPProfile P,
1133 SDPatternOperator node = null_frag,
1134 string revOp = opName> {
1135 defm _e32 : VOP2SI_m <op, P.Outs, P.Ins32, P.Asm32, [], opName, revOp>;
1136
1137 defm _e64 : VOP3SI_2_m <op, P.Outs, P.Ins64, opName#"_e64"#P.Asm64,
1138 !if(P.HasModifiers,
1139 [(set P.DstVT:$dst,
1140 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1141 i1:$clamp, i32:$omod)),
1142 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1143 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1144 opName, revOp, P.HasModifiers>;
1145}
1146
Tom Stellard845bb3c2014-10-07 23:51:41 +00001147multiclass VOP2b_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001148 dag ins32, string asm32, list<dag> pat32,
1149 dag ins64, string asm64, list<dag> pat64,
1150 string revOp, bit HasMods> {
1151
Marek Olsak7585a292015-02-03 17:38:05 +00001152 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001153
Tom Stellard845bb3c2014-10-07 23:51:41 +00001154 defm _e64 : VOP3b_2_m <op,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001155 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
1156 >;
1157}
1158
Tom Stellard845bb3c2014-10-07 23:51:41 +00001159multiclass VOP2bInst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001160 SDPatternOperator node = null_frag,
1161 string revOp = opName> : VOP2b_Helper <
1162 op, opName, P.Outs,
1163 P.Ins32, P.Asm32, [],
1164 P.Ins64, P.Asm64,
1165 !if(P.HasModifiers,
1166 [(set P.DstVT:$dst,
1167 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001168 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001169 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1170 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1171 revOp, P.HasModifiers
1172>;
1173
Marek Olsakf0b130a2015-01-15 18:43:06 +00001174// A VOP2 instruction that is VOP3-only on VI.
1175multiclass VOP2_VI3_Helper <vop23 op, string opName, dag outs,
1176 dag ins32, string asm32, list<dag> pat32,
1177 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001178 string revOp, bit HasMods> {
1179 defm _e32 : VOP2SI_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001180
1181 defm _e64 : VOP3_2_m <op, outs, ins64, opName#"_e64"#asm64, pat64, opName,
Marek Olsak7585a292015-02-03 17:38:05 +00001182 revOp, HasMods>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001183}
1184
1185multiclass VOP2_VI3_Inst <vop23 op, string opName, VOPProfile P,
1186 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001187 string revOp = opName>
Marek Olsakf0b130a2015-01-15 18:43:06 +00001188 : VOP2_VI3_Helper <
1189 op, opName, P.Outs,
1190 P.Ins32, P.Asm32, [],
1191 P.Ins64, P.Asm64,
1192 !if(P.HasModifiers,
1193 [(set P.DstVT:$dst,
1194 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1195 i1:$clamp, i32:$omod)),
1196 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1197 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001198 revOp, P.HasModifiers
Marek Olsakf0b130a2015-01-15 18:43:06 +00001199>;
1200
Marek Olsak5df00d62014-12-07 12:18:57 +00001201class VOPC_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1202 VOPCCommon <ins, "", pattern>,
1203 VOP <opName>,
1204 SIMCInstr<opName#"_e32", SISubtarget.NONE> {
1205 let isPseudo = 1;
1206}
1207
1208multiclass VOPC_m <vopc op, dag outs, dag ins, string asm, list<dag> pattern,
1209 string opName, bit DefExec> {
1210 def "" : VOPC_Pseudo <outs, ins, pattern, opName>;
1211
1212 def _si : VOPC<op.SI, ins, asm, []>,
1213 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1214 let Defs = !if(DefExec, [EXEC], []);
1215 }
1216
1217 def _vi : VOPC<op.VI, ins, asm, []>,
1218 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1219 let Defs = !if(DefExec, [EXEC], []);
1220 }
1221}
1222
Tom Stellard0aec5872014-10-07 23:51:39 +00001223multiclass VOPC_Helper <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001224 dag ins32, string asm32, list<dag> pat32,
1225 dag out64, dag ins64, string asm64, list<dag> pat64,
1226 bit HasMods, bit DefExec> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001227 defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001228
Marek Olsak5df00d62014-12-07 12:18:57 +00001229 defm _e64 : VOP3_C_m <op, out64, ins64, opName#"_e64"#asm64, pat64,
1230 opName, HasMods, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001231}
1232
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001233// Special case for class instructions which only have modifiers on
1234// the 1st source operand.
1235multiclass VOPC_Class_Helper <vopc op, string opName,
1236 dag ins32, string asm32, list<dag> pat32,
1237 dag out64, dag ins64, string asm64, list<dag> pat64,
1238 bit HasMods, bit DefExec> {
1239 defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>;
1240
1241 defm _e64 : VOP3_C_m <op, out64, ins64, opName#"_e64"#asm64, pat64,
1242 opName, HasMods, DefExec>,
1243 VOP3DisableModFields<1, 0, 0>;
1244}
1245
Tom Stellard0aec5872014-10-07 23:51:39 +00001246multiclass VOPCInst <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001247 VOPProfile P, PatLeaf cond = COND_NULL,
1248 bit DefExec = 0> : VOPC_Helper <
1249 op, opName,
1250 P.Ins32, P.Asm32, [],
1251 (outs SReg_64:$dst), P.Ins64, P.Asm64,
1252 !if(P.HasModifiers,
1253 [(set i1:$dst,
1254 (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001255 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001256 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1257 cond))],
1258 [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]),
1259 P.HasModifiers, DefExec
1260>;
1261
Matt Arsenault4831ce52015-01-06 23:00:37 +00001262multiclass VOPCClassInst <vopc op, string opName, VOPProfile P,
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001263 bit DefExec = 0> : VOPC_Class_Helper <
Matt Arsenault4831ce52015-01-06 23:00:37 +00001264 op, opName,
1265 P.Ins32, P.Asm32, [],
1266 (outs SReg_64:$dst), P.Ins64, P.Asm64,
1267 !if(P.HasModifiers,
1268 [(set i1:$dst,
1269 (AMDGPUfp_class (P.Src0VT (VOP3Mods0Clamp0OMod P.Src0VT:$src0, i32:$src0_modifiers)), P.Src1VT:$src1))],
1270 [(set i1:$dst, (AMDGPUfp_class P.Src0VT:$src0, P.Src1VT:$src1))]),
1271 P.HasModifiers, DefExec
1272>;
1273
1274
Tom Stellard0aec5872014-10-07 23:51:39 +00001275multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001276 VOPCInst <op, opName, VOP_F32_F32_F32, cond>;
1277
Tom Stellard0aec5872014-10-07 23:51:39 +00001278multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001279 VOPCInst <op, opName, VOP_F64_F64_F64, cond>;
1280
Tom Stellard0aec5872014-10-07 23:51:39 +00001281multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001282 VOPCInst <op, opName, VOP_I32_I32_I32, cond>;
1283
Tom Stellard0aec5872014-10-07 23:51:39 +00001284multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001285 VOPCInst <op, opName, VOP_I64_I64_I64, cond>;
Christian Konigf5754a02013-02-21 15:17:09 +00001286
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001287
Tom Stellard0aec5872014-10-07 23:51:39 +00001288multiclass VOPCX <vopc op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001289 PatLeaf cond = COND_NULL>
1290 : VOPCInst <op, opName, P, cond, 1>;
1291
Tom Stellard0aec5872014-10-07 23:51:39 +00001292multiclass VOPCX_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001293 VOPCX <op, opName, VOP_F32_F32_F32, cond>;
1294
Tom Stellard0aec5872014-10-07 23:51:39 +00001295multiclass VOPCX_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001296 VOPCX <op, opName, VOP_F64_F64_F64, cond>;
1297
Tom Stellard0aec5872014-10-07 23:51:39 +00001298multiclass VOPCX_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001299 VOPCX <op, opName, VOP_I32_I32_I32, cond>;
1300
Tom Stellard0aec5872014-10-07 23:51:39 +00001301multiclass VOPCX_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001302 VOPCX <op, opName, VOP_I64_I64_I64, cond>;
1303
Tom Stellard845bb3c2014-10-07 23:51:41 +00001304multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001305 list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m <
1306 op, outs, ins, opName#asm, pat, opName, NumSrcArgs, HasMods
1307>;
1308
Matt Arsenault4831ce52015-01-06 23:00:37 +00001309multiclass VOPC_CLASS_F32 <vopc op, string opName> :
1310 VOPCClassInst <op, opName, VOP_I1_F32_I32, 0>;
1311
1312multiclass VOPCX_CLASS_F32 <vopc op, string opName> :
1313 VOPCClassInst <op, opName, VOP_I1_F32_I32, 1>;
1314
1315multiclass VOPC_CLASS_F64 <vopc op, string opName> :
1316 VOPCClassInst <op, opName, VOP_I1_F64_I32, 0>;
1317
1318multiclass VOPCX_CLASS_F64 <vopc op, string opName> :
1319 VOPCClassInst <op, opName, VOP_I1_F64_I32, 1>;
1320
Tom Stellard845bb3c2014-10-07 23:51:41 +00001321multiclass VOP3Inst <vop3 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001322 SDPatternOperator node = null_frag> : VOP3_Helper <
1323 op, opName, P.Outs, P.Ins64, P.Asm64,
1324 !if(!eq(P.NumSrcArgs, 3),
1325 !if(P.HasModifiers,
1326 [(set P.DstVT:$dst,
1327 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001328 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001329 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1330 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
1331 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
1332 P.Src2VT:$src2))]),
1333 !if(!eq(P.NumSrcArgs, 2),
1334 !if(P.HasModifiers,
1335 [(set P.DstVT:$dst,
1336 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001337 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001338 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1339 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
1340 /* P.NumSrcArgs == 1 */,
1341 !if(P.HasModifiers,
1342 [(set P.DstVT:$dst,
1343 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001344 i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001345 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
1346 P.NumSrcArgs, P.HasModifiers
1347>;
1348
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001349// Special case for v_div_fmas_{f32|f64}, since it seems to be the
1350// only VOP instruction that implicitly reads VCC.
1351multiclass VOP3_VCC_Inst <vop3 op, string opName,
1352 VOPProfile P,
1353 SDPatternOperator node = null_frag> : VOP3_Helper <
1354 op, opName,
1355 P.Outs,
1356 (ins InputModsNoDefault:$src0_modifiers, P.Src0RC64:$src0,
1357 InputModsNoDefault:$src1_modifiers, P.Src1RC64:$src1,
1358 InputModsNoDefault:$src2_modifiers, P.Src2RC64:$src2,
1359 ClampMod:$clamp,
1360 omod:$omod),
1361 " $dst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod",
1362 [(set P.DstVT:$dst,
1363 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1364 i1:$clamp, i32:$omod)),
1365 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1366 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers)),
1367 (i1 VCC)))],
1368 3, 1
1369>;
1370
Tom Stellardb6550522015-01-12 19:33:18 +00001371multiclass VOP3b_Helper <vop op, RegisterClass vrc, RegisterOperand arc,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001372 string opName, list<dag> pattern> :
Matt Arsenault31ec5982015-02-14 03:40:35 +00001373 VOP3b_3_m <
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001374 op, (outs vrc:$vdst, SReg_64:$sdst),
Matt Arsenault272c50a2014-09-30 19:49:43 +00001375 (ins InputModsNoDefault:$src0_modifiers, arc:$src0,
1376 InputModsNoDefault:$src1_modifiers, arc:$src1,
1377 InputModsNoDefault:$src2_modifiers, arc:$src2,
Matt Arsenaultf2676a52014-11-05 19:35:00 +00001378 ClampMod:$clamp, omod:$omod),
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001379 opName#" $vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001380 opName, opName, 1, 1
1381>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001382
Tom Stellard845bb3c2014-10-07 23:51:41 +00001383multiclass VOP3b_64 <vop3 op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001384 VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>;
1385
Tom Stellard845bb3c2014-10-07 23:51:41 +00001386multiclass VOP3b_32 <vop3 op, string opName, list<dag> pattern> :
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001387 VOP3b_Helper <op, VGPR_32, VSrc_32, opName, pattern>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001388
Matt Arsenault8675db12014-08-29 16:01:14 +00001389
1390class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat<
Matt Arsenault97069782014-09-30 19:49:48 +00001391 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
Matt Arsenault8675db12014-08-29 16:01:14 +00001392 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1393 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))),
1394 (Inst i32:$src0_modifiers, P.Src0VT:$src0,
1395 i32:$src1_modifiers, P.Src1VT:$src1,
1396 i32:$src2_modifiers, P.Src2VT:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001397 i1:$clamp,
Matt Arsenault8675db12014-08-29 16:01:14 +00001398 i32:$omod)>;
1399
Christian Konig72d5d5c2013-02-21 15:16:44 +00001400//===----------------------------------------------------------------------===//
Marek Olsak5df00d62014-12-07 12:18:57 +00001401// Interpolation opcodes
1402//===----------------------------------------------------------------------===//
1403
Marek Olsak367447c2015-01-27 17:25:11 +00001404class VINTRP_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1405 VINTRPCommon <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001406 SIMCInstr<opName, SISubtarget.NONE> {
1407 let isPseudo = 1;
1408}
1409
1410class VINTRP_Real_si <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001411 string asm> :
1412 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001413 VINTRPe <op>,
1414 SIMCInstr<opName, SISubtarget.SI>;
1415
1416class VINTRP_Real_vi <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001417 string asm> :
1418 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001419 VINTRPe_vi <op>,
1420 SIMCInstr<opName, SISubtarget.VI>;
1421
1422multiclass VINTRP_m <bits <2> op, string opName, dag outs, dag ins, string asm,
1423 string disableEncoding = "", string constraints = "",
1424 list<dag> pattern = []> {
1425 let DisableEncoding = disableEncoding,
1426 Constraints = constraints in {
Marek Olsak367447c2015-01-27 17:25:11 +00001427 def "" : VINTRP_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001428
Marek Olsak367447c2015-01-27 17:25:11 +00001429 def _si : VINTRP_Real_si <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001430
Marek Olsak367447c2015-01-27 17:25:11 +00001431 def _vi : VINTRP_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001432 }
1433}
1434
1435//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +00001436// Vector I/O classes
1437//===----------------------------------------------------------------------===//
1438
Marek Olsak5df00d62014-12-07 12:18:57 +00001439class DS_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1440 DS <outs, ins, "", pattern>,
1441 SIMCInstr <opName, SISubtarget.NONE> {
1442 let isPseudo = 1;
1443}
1444
1445class DS_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1446 DS <outs, ins, asm, []>,
1447 DSe <op>,
1448 SIMCInstr <opName, SISubtarget.SI>;
1449
1450class DS_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1451 DS <outs, ins, asm, []>,
1452 DSe_vi <op>,
1453 SIMCInstr <opName, SISubtarget.VI>;
1454
1455class DS_1A_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1456 DS <outs, ins, asm, []>,
1457 DSe <op>,
1458 SIMCInstr <opName, SISubtarget.SI> {
1459
1460 // Single load interpret the 2 i8imm operands as a single i16 offset.
1461 bits<16> offset;
1462 let offset0 = offset{7-0};
1463 let offset1 = offset{15-8};
1464}
1465
1466class DS_1A_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1467 DS <outs, ins, asm, []>,
1468 DSe_vi <op>,
1469 SIMCInstr <opName, SISubtarget.VI> {
1470
1471 // Single load interpret the 2 i8imm operands as a single i16 offset.
1472 bits<16> offset;
1473 let offset0 = offset{7-0};
1474 let offset1 = offset{15-8};
1475}
1476
1477multiclass DS_1A_Load_m <bits<8> op, string opName, dag outs, dag ins, string asm,
1478 list<dag> pat> {
1479 let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in {
1480 def "" : DS_Pseudo <opName, outs, ins, pat>;
1481
1482 let data0 = 0, data1 = 0 in {
1483 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1484 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1485 }
1486 }
1487}
1488
1489multiclass DS_Load_Helper <bits<8> op, string asm, RegisterClass regClass>
1490 : DS_1A_Load_m <
1491 op,
1492 asm,
1493 (outs regClass:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001494 (ins i1imm:$gds, VGPR_32:$addr, ds_offset:$offset, M0Reg:$m0),
Marek Olsak5df00d62014-12-07 12:18:57 +00001495 asm#" $vdst, $addr"#"$offset"#" [M0]",
1496 []>;
1497
1498multiclass DS_Load2_m <bits<8> op, string opName, dag outs, dag ins, string asm,
1499 list<dag> pat> {
1500 let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in {
1501 def "" : DS_Pseudo <opName, outs, ins, pat>;
1502
1503 let data0 = 0, data1 = 0 in {
1504 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1505 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
1506 }
1507 }
1508}
1509
1510multiclass DS_Load2_Helper <bits<8> op, string asm, RegisterClass regClass>
1511 : DS_Load2_m <
1512 op,
1513 asm,
1514 (outs regClass:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001515 (ins i1imm:$gds, VGPR_32:$addr, ds_offset0:$offset0, ds_offset1:$offset1,
Marek Olsak5df00d62014-12-07 12:18:57 +00001516 M0Reg:$m0),
1517 asm#" $vdst, $addr"#"$offset0"#"$offset1 [M0]",
1518 []>;
1519
1520multiclass DS_1A_Store_m <bits<8> op, string opName, dag outs, dag ins,
1521 string asm, list<dag> pat> {
1522 let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in {
1523 def "" : DS_Pseudo <opName, outs, ins, pat>;
1524
1525 let data1 = 0, vdst = 0 in {
1526 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1527 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1528 }
1529 }
1530}
1531
1532multiclass DS_Store_Helper <bits<8> op, string asm, RegisterClass regClass>
1533 : DS_1A_Store_m <
1534 op,
1535 asm,
1536 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001537 (ins i1imm:$gds, VGPR_32:$addr, regClass:$data0, ds_offset:$offset, M0Reg:$m0),
Marek Olsak5df00d62014-12-07 12:18:57 +00001538 asm#" $addr, $data0"#"$offset"#" [M0]",
1539 []>;
1540
1541multiclass DS_Store_m <bits<8> op, string opName, dag outs, dag ins,
1542 string asm, list<dag> pat> {
1543 let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in {
1544 def "" : DS_Pseudo <opName, outs, ins, pat>;
1545
1546 let vdst = 0 in {
1547 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1548 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
1549 }
1550 }
1551}
1552
1553multiclass DS_Store2_Helper <bits<8> op, string asm, RegisterClass regClass>
1554 : DS_Store_m <
1555 op,
1556 asm,
1557 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001558 (ins i1imm:$gds, VGPR_32:$addr, regClass:$data0, regClass:$data1,
Marek Olsak5df00d62014-12-07 12:18:57 +00001559 ds_offset0:$offset0, ds_offset1:$offset1, M0Reg:$m0),
1560 asm#" $addr, $data0, $data1"#"$offset0"#"$offset1 [M0]",
1561 []>;
1562
Marek Olsak0c1f8812015-01-27 17:25:07 +00001563// 1 address, 1 data.
1564multiclass DS_1A1D_RET_m <bits<8> op, string opName, dag outs, dag ins,
1565 string asm, list<dag> pat, string noRetOp> {
1566 let mayLoad = 1, mayStore = 1,
1567 hasPostISelHook = 1 // Adjusted to no return version.
1568 in {
1569 def "" : DS_Pseudo <opName, outs, ins, pat>,
1570 AtomicNoRet<noRetOp, 1>;
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001571
Marek Olsak0c1f8812015-01-27 17:25:07 +00001572 let data1 = 0 in {
1573 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1574 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1575 }
1576 }
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001577}
1578
Marek Olsak0c1f8812015-01-27 17:25:07 +00001579multiclass DS_1A1D_RET <bits<8> op, string asm, RegisterClass rc,
1580 string noRetOp = ""> : DS_1A1D_RET_m <
1581 op, asm,
Tom Stellard13c68ef2013-09-05 18:38:09 +00001582 (outs rc:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001583 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, ds_offset:$offset, M0Reg:$m0),
Marek Olsak0c1f8812015-01-27 17:25:07 +00001584 asm#" $vdst, $addr, $data0"#"$offset"#" [M0]", [], noRetOp>;
Tom Stellard13c68ef2013-09-05 18:38:09 +00001585
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001586// 1 address, 2 data.
Marek Olsak0c1f8812015-01-27 17:25:07 +00001587multiclass DS_1A2D_RET_m <bits<8> op, string opName, dag outs, dag ins,
1588 string asm, list<dag> pat, string noRetOp> {
1589 let mayLoad = 1, mayStore = 1,
1590 hasPostISelHook = 1 // Adjusted to no return version.
1591 in {
1592 def "" : DS_Pseudo <opName, outs, ins, pat>,
1593 AtomicNoRet<noRetOp, 1>;
1594
1595 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1596 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1597 }
1598}
1599
1600multiclass DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc,
1601 string noRetOp = ""> : DS_1A2D_RET_m <
1602 op, asm,
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001603 (outs rc:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001604 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, rc:$data1, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001605 asm#" $vdst, $addr, $data0, $data1"#"$offset"#" [M0]",
Marek Olsak0c1f8812015-01-27 17:25:07 +00001606 [], noRetOp>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001607
1608// 1 address, 2 data.
Marek Olsak0c1f8812015-01-27 17:25:07 +00001609multiclass DS_1A2D_NORET_m <bits<8> op, string opName, dag outs, dag ins,
1610 string asm, list<dag> pat, string noRetOp> {
1611 let mayLoad = 1, mayStore = 1 in {
1612 def "" : DS_Pseudo <opName, outs, ins, pat>,
1613 AtomicNoRet<noRetOp, 0>;
1614
Matt Arsenault07e3bb12015-02-18 02:10:35 +00001615 let vdst = 0 in {
1616 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1617 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1618 }
Marek Olsak0c1f8812015-01-27 17:25:07 +00001619 }
1620}
1621
1622multiclass DS_1A2D_NORET <bits<8> op, string asm, RegisterClass rc,
1623 string noRetOp = asm> : DS_1A2D_NORET_m <
1624 op, asm,
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001625 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001626 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, rc:$data1, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001627 asm#" $addr, $data0, $data1"#"$offset"#" [M0]",
Marek Olsak0c1f8812015-01-27 17:25:07 +00001628 [], noRetOp>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001629
1630// 1 address, 1 data.
Marek Olsak0c1f8812015-01-27 17:25:07 +00001631multiclass DS_1A1D_NORET_m <bits<8> op, string opName, dag outs, dag ins,
1632 string asm, list<dag> pat, string noRetOp> {
1633 let mayLoad = 1, mayStore = 1 in {
1634 def "" : DS_Pseudo <opName, outs, ins, pat>,
1635 AtomicNoRet<noRetOp, 0>;
1636
Matt Arsenault07e3bb12015-02-18 02:10:35 +00001637 let data1 = 0, vdst = 0 in {
Marek Olsak0c1f8812015-01-27 17:25:07 +00001638 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1639 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1640 }
1641 }
1642}
1643
1644multiclass DS_1A1D_NORET <bits<8> op, string asm, RegisterClass rc,
1645 string noRetOp = asm> : DS_1A1D_NORET_m <
1646 op, asm,
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001647 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001648 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001649 asm#" $addr, $data0"#"$offset"#" [M0]",
Marek Olsak0c1f8812015-01-27 17:25:07 +00001650 [], noRetOp>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001651
Tom Stellard0c238c22014-10-01 14:44:43 +00001652//===----------------------------------------------------------------------===//
1653// MTBUF classes
1654//===----------------------------------------------------------------------===//
1655
1656class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1657 MTBUF <outs, ins, "", pattern>,
1658 SIMCInstr<opName, SISubtarget.NONE> {
1659 let isPseudo = 1;
1660}
1661
1662class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins,
1663 string asm> :
1664 MTBUF <outs, ins, asm, []>,
1665 MTBUFe <op>,
1666 SIMCInstr<opName, SISubtarget.SI>;
1667
Marek Olsak5df00d62014-12-07 12:18:57 +00001668class MTBUF_Real_vi <bits<4> op, string opName, dag outs, dag ins, string asm> :
1669 MTBUF <outs, ins, asm, []>,
1670 MTBUFe_vi <op>,
1671 SIMCInstr <opName, SISubtarget.VI>;
1672
Tom Stellard0c238c22014-10-01 14:44:43 +00001673multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm,
1674 list<dag> pattern> {
1675
1676 def "" : MTBUF_Pseudo <opName, outs, ins, pattern>;
1677
1678 def _si : MTBUF_Real_si <op, opName, outs, ins, asm>;
1679
Marek Olsak5df00d62014-12-07 12:18:57 +00001680 def _vi : MTBUF_Real_vi <{0, op{2}, op{1}, op{0}}, opName, outs, ins, asm>;
1681
Tom Stellard0c238c22014-10-01 14:44:43 +00001682}
1683
1684let mayStore = 1, mayLoad = 0 in {
1685
1686multiclass MTBUF_Store_Helper <bits<3> op, string opName,
1687 RegisterClass regClass> : MTBUF_m <
1688 op, opName, (outs),
1689 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001690 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001691 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00001692 opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1693 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1694>;
1695
1696} // mayStore = 1, mayLoad = 0
1697
1698let mayLoad = 1, mayStore = 0 in {
1699
1700multiclass MTBUF_Load_Helper <bits<3> op, string opName,
1701 RegisterClass regClass> : MTBUF_m <
1702 op, opName, (outs regClass:$dst),
1703 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001704 i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001705 i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00001706 opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1707 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1708>;
1709
1710} // mayLoad = 1, mayStore = 0
1711
Marek Olsak5df00d62014-12-07 12:18:57 +00001712//===----------------------------------------------------------------------===//
1713// MUBUF classes
1714//===----------------------------------------------------------------------===//
1715
Marek Olsakee98b112015-01-27 17:24:58 +00001716class mubuf <bits<7> si, bits<7> vi = si> {
1717 field bits<7> SI = si;
1718 field bits<7> VI = vi;
1719}
1720
Marek Olsak7ef6db42015-01-27 17:24:54 +00001721class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
1722 bit IsAddr64 = is_addr64;
1723 string OpName = NAME # suffix;
1724}
1725
1726class MUBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1727 MUBUF <outs, ins, "", pattern>,
1728 SIMCInstr<opName, SISubtarget.NONE> {
1729 let isPseudo = 1;
1730
1731 // dummy fields, so that we can use let statements around multiclasses
1732 bits<1> offen;
1733 bits<1> idxen;
1734 bits<8> vaddr;
1735 bits<1> glc;
1736 bits<1> slc;
1737 bits<1> tfe;
1738 bits<8> soffset;
1739}
1740
Marek Olsakee98b112015-01-27 17:24:58 +00001741class MUBUF_Real_si <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001742 string asm> :
1743 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00001744 MUBUFe <op.SI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001745 SIMCInstr<opName, SISubtarget.SI> {
1746 let lds = 0;
1747}
1748
Marek Olsakee98b112015-01-27 17:24:58 +00001749class MUBUF_Real_vi <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001750 string asm> :
1751 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00001752 MUBUFe_vi <op.VI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001753 SIMCInstr<opName, SISubtarget.VI> {
1754 let lds = 0;
1755}
1756
Marek Olsakee98b112015-01-27 17:24:58 +00001757multiclass MUBUF_m <mubuf op, string opName, dag outs, dag ins, string asm,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001758 list<dag> pattern> {
1759
1760 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1761 MUBUFAddr64Table <0>;
1762
1763 let addr64 = 0 in {
1764 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1765 }
Marek Olsakee98b112015-01-27 17:24:58 +00001766
1767 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00001768}
1769
Marek Olsakee98b112015-01-27 17:24:58 +00001770multiclass MUBUFAddr64_m <mubuf op, string opName, dag outs,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001771 dag ins, string asm, list<dag> pattern> {
1772
1773 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1774 MUBUFAddr64Table <1>;
1775
1776 let addr64 = 1 in {
1777 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1778 }
1779
1780 // There is no VI version. If the pseudo is selected, it should be lowered
1781 // for VI appropriately.
1782}
1783
Marek Olsak5df00d62014-12-07 12:18:57 +00001784class MUBUF_si <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard3260ec42014-12-09 00:03:51 +00001785 MUBUF <outs, ins, asm, pattern>, MUBUFe <op> {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001786 let lds = 0;
Tom Stellard3260ec42014-12-09 00:03:51 +00001787}
Marek Olsak5df00d62014-12-07 12:18:57 +00001788
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001789multiclass MUBUFAtomicOffset_m <mubuf op, string opName, dag outs, dag ins,
1790 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00001791
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001792 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1793 MUBUFAddr64Table <0, !if(is_return, "_RTN", "")>,
1794 AtomicNoRet<NAME#"_OFFSET", is_return>;
1795
1796 let offen = 0, idxen = 0, tfe = 0, vaddr = 0 in {
1797 let addr64 = 0 in {
1798 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1799 }
1800
1801 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
1802 }
Tom Stellard7980fc82014-09-25 18:30:26 +00001803}
1804
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001805multiclass MUBUFAtomicAddr64_m <mubuf op, string opName, dag outs, dag ins,
1806 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00001807
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001808 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1809 MUBUFAddr64Table <1, !if(is_return, "_RTN", "")>,
1810 AtomicNoRet<NAME#"_ADDR64", is_return>;
1811
Tom Stellardc53861a2015-02-11 00:34:32 +00001812 let offen = 0, idxen = 0, addr64 = 1, tfe = 0 in {
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001813 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1814 }
1815
1816 // There is no VI version. If the pseudo is selected, it should be lowered
1817 // for VI appropriately.
Tom Stellard7980fc82014-09-25 18:30:26 +00001818}
1819
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001820multiclass MUBUF_Atomic <mubuf op, string name, RegisterClass rc,
Tom Stellard7980fc82014-09-25 18:30:26 +00001821 ValueType vt, SDPatternOperator atomic> {
1822
1823 let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in {
1824
1825 // No return variants
1826 let glc = 0 in {
1827
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001828 defm _ADDR64 : MUBUFAtomicAddr64_m <
1829 op, name#"_addr64", (outs),
Tom Stellard7980fc82014-09-25 18:30:26 +00001830 (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr,
Matt Arsenault2ad8bab2015-02-18 02:04:35 +00001831 mbuf_offset:$offset, SCSrc_32:$soffset, slc:$slc),
1832 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#"$slc", [], 0
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001833 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001834
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001835 defm _OFFSET : MUBUFAtomicOffset_m <
1836 op, name#"_offset", (outs),
Tom Stellard7980fc82014-09-25 18:30:26 +00001837 (ins rc:$vdata, SReg_128:$srsrc, mbuf_offset:$offset,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001838 SCSrc_32:$soffset, slc:$slc),
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001839 name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", [], 0
1840 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001841 } // glc = 0
1842
1843 // Variant that return values
1844 let glc = 1, Constraints = "$vdata = $vdata_in",
1845 DisableEncoding = "$vdata_in" in {
1846
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001847 defm _RTN_ADDR64 : MUBUFAtomicAddr64_m <
1848 op, name#"_rtn_addr64", (outs rc:$vdata),
Tom Stellard7980fc82014-09-25 18:30:26 +00001849 (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellardc53861a2015-02-11 00:34:32 +00001850 mbuf_offset:$offset, SSrc_32:$soffset, slc:$slc),
1851 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#" glc"#"$slc",
Tom Stellard7980fc82014-09-25 18:30:26 +00001852 [(set vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00001853 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i32:$soffset,
1854 i16:$offset, i1:$slc), vt:$vdata_in))], 1
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001855 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001856
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001857 defm _RTN_OFFSET : MUBUFAtomicOffset_m <
1858 op, name#"_rtn_offset", (outs rc:$vdata),
Tom Stellard7980fc82014-09-25 18:30:26 +00001859 (ins rc:$vdata_in, SReg_128:$srsrc, mbuf_offset:$offset,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001860 SCSrc_32:$soffset, slc:$slc),
Tom Stellard7980fc82014-09-25 18:30:26 +00001861 name#" $vdata, $srsrc, $soffset"#"$offset"#" glc $slc",
1862 [(set vt:$vdata,
1863 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset,
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001864 i1:$slc), vt:$vdata_in))], 1
1865 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001866
1867 } // glc = 1
1868
1869 } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1
1870}
1871
Marek Olsakee98b112015-01-27 17:24:58 +00001872multiclass MUBUF_Load_Helper <mubuf op, string name, RegisterClass regClass,
Tom Stellard7c1838d2014-07-02 20:53:56 +00001873 ValueType load_vt = i32,
1874 SDPatternOperator ld = null_frag> {
Tom Stellardf1ee7162013-05-20 15:02:31 +00001875
Tom Stellard3e41dc42014-12-09 00:03:54 +00001876 let mayLoad = 1, mayStore = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001877 let offen = 0, idxen = 0, vaddr = 0 in {
1878 defm _OFFSET : MUBUF_m <op, name#"_offset", (outs regClass:$vdata),
1879 (ins SReg_128:$srsrc,
1880 mbuf_offset:$offset, SCSrc_32:$soffset, glc:$glc,
1881 slc:$slc, tfe:$tfe),
1882 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1883 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
1884 i32:$soffset, i16:$offset,
1885 i1:$glc, i1:$slc, i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00001886 }
1887
Marek Olsak7ef6db42015-01-27 17:24:54 +00001888 let offen = 1, idxen = 0 in {
1889 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs regClass:$vdata),
1890 (ins SReg_128:$srsrc, VGPR_32:$vaddr,
1891 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
1892 tfe:$tfe),
1893 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
1894 }
1895
1896 let offen = 0, idxen = 1 in {
1897 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs regClass:$vdata),
1898 (ins SReg_128:$srsrc, VGPR_32:$vaddr,
1899 mbuf_offset:$offset, SCSrc_32:$soffset, glc:$glc,
1900 slc:$slc, tfe:$tfe),
1901 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
1902 }
1903
1904 let offen = 1, idxen = 1 in {
1905 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs regClass:$vdata),
1906 (ins SReg_128:$srsrc, VReg_64:$vaddr,
Matt Arsenaultcaa12882015-02-18 02:04:38 +00001907 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
1908 name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00001909 }
1910
Tom Stellardc53861a2015-02-11 00:34:32 +00001911 let offen = 0, idxen = 0, glc = 0, slc = 0, tfe = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001912 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs regClass:$vdata),
Tom Stellardc53861a2015-02-11 00:34:32 +00001913 (ins SReg_128:$srsrc, VReg_64:$vaddr,
1914 SCSrc_32:$soffset, mbuf_offset:$offset),
1915 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset",
Tom Stellard7c1838d2014-07-02 20:53:56 +00001916 [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00001917 i64:$vaddr, i32:$soffset,
1918 i16:$offset)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00001919 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00001920 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001921}
1922
Marek Olsakee98b112015-01-27 17:24:58 +00001923multiclass MUBUF_Store_Helper <mubuf op, string name, RegisterClass vdataClass,
Tom Stellardb02094e2014-07-21 15:45:01 +00001924 ValueType store_vt, SDPatternOperator st> {
Tom Stellard42fb60e2015-01-14 15:42:31 +00001925 let mayLoad = 0, mayStore = 1 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001926 defm : MUBUF_m <op, name, (outs),
1927 (ins vdataClass:$vdata, SReg_128:$srsrc, VGPR_32:$vaddr, SCSrc_32:$soffset,
1928 mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc,
1929 tfe:$tfe),
1930 name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"#
1931 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00001932
Tom Stellard155bbb72014-08-11 22:18:17 +00001933 let offen = 0, idxen = 0, vaddr = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001934 defm _OFFSET : MUBUF_m <op, name#"_offset",(outs),
1935 (ins vdataClass:$vdata, SReg_128:$srsrc, mbuf_offset:$offset,
1936 SCSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
1937 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1938 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
1939 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>;
Tom Stellard155bbb72014-08-11 22:18:17 +00001940 } // offen = 0, idxen = 0, vaddr = 0
1941
Tom Stellardddea4862014-08-11 22:18:14 +00001942 let offen = 1, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001943 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs),
1944 (ins vdataClass:$vdata, SReg_128:$srsrc, VGPR_32:$vaddr, SCSrc_32:$soffset,
1945 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
1946 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#
1947 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00001948 } // end offen = 1, idxen = 0
1949
Tom Stellardc53861a2015-02-11 00:34:32 +00001950 let offen = 0, idxen = 0, glc = 0, slc = 0, tfe = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001951 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs),
Tom Stellardc53861a2015-02-11 00:34:32 +00001952 (ins vdataClass:$vdata, SReg_128:$srsrc,
1953 VReg_64:$vaddr, SCSrc_32:$soffset,
1954 mbuf_offset:$offset),
1955 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset",
Marek Olsak7ef6db42015-01-27 17:24:54 +00001956 [(st store_vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00001957 (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr,
1958 i32:$soffset, i16:$offset))]>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00001959 }
1960 } // End mayLoad = 0, mayStore = 1
Tom Stellard754f80f2013-04-05 23:31:51 +00001961}
1962
Matt Arsenault3f981402014-09-15 15:41:53 +00001963class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> :
Matt Arsenaulte6c52412015-02-18 02:10:37 +00001964 FLAT <op, (outs regClass:$vdst),
Matt Arsenault3f981402014-09-15 15:41:53 +00001965 (ins VReg_64:$addr),
Matt Arsenaulte6c52412015-02-18 02:10:37 +00001966 asm#" $vdst, $addr, [M0, FLAT_SCRATCH]", []> {
Matt Arsenault3f981402014-09-15 15:41:53 +00001967 let glc = 0;
1968 let slc = 0;
1969 let tfe = 0;
Matt Arsenaulte6c52412015-02-18 02:10:37 +00001970 let data = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00001971 let mayLoad = 1;
1972}
1973
1974class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> :
1975 FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr),
1976 name#" $data, $addr, [M0, FLAT_SCRATCH]",
1977 []> {
1978
1979 let mayLoad = 0;
1980 let mayStore = 1;
1981
1982 // Encoding
1983 let glc = 0;
1984 let slc = 0;
1985 let tfe = 0;
Matt Arsenaulte6c52412015-02-18 02:10:37 +00001986 let vdst = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00001987}
1988
Tom Stellard682bfbc2013-10-10 17:11:24 +00001989class MIMG_Mask <string op, int channels> {
1990 string Op = op;
1991 int Channels = channels;
1992}
1993
Tom Stellard16a9a202013-08-14 23:24:17 +00001994class MIMG_NoSampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001995 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00001996 RegisterClass src_rc> : MIMG <
Tom Stellard353b3362013-05-06 23:02:12 +00001997 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001998 (outs dst_rc:$vdata),
Tom Stellard353b3362013-05-06 23:02:12 +00001999 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002000 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Tom Stellard353b3362013-05-06 23:02:12 +00002001 SReg_256:$srsrc),
2002 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2003 #" $tfe, $lwe, $slc, $vaddr, $srsrc",
2004 []> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +00002005 let ssamp = 0;
Tom Stellard353b3362013-05-06 23:02:12 +00002006 let mayLoad = 1;
2007 let mayStore = 0;
2008 let hasPostISelHook = 1;
2009}
2010
Tom Stellard682bfbc2013-10-10 17:11:24 +00002011multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
2012 RegisterClass dst_rc,
2013 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002014 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002015 MIMG_Mask<asm#"_V1", channels>;
2016 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
2017 MIMG_Mask<asm#"_V2", channels>;
2018 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
2019 MIMG_Mask<asm#"_V4", channels>;
2020}
2021
Tom Stellard16a9a202013-08-14 23:24:17 +00002022multiclass MIMG_NoSampler <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002023 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002024 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
2025 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
2026 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002027}
2028
2029class MIMG_Sampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002030 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002031 RegisterClass src_rc, int wqm> : MIMG <
Christian Konig72d5d5c2013-02-21 15:16:44 +00002032 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002033 (outs dst_rc:$vdata),
Christian Konig72d5d5c2013-02-21 15:16:44 +00002034 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002035 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +00002036 SReg_256:$srsrc, SReg_128:$ssamp),
Christian Konig08e768b2013-02-21 15:17:17 +00002037 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2038 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
Christian Konig72d5d5c2013-02-21 15:16:44 +00002039 []> {
2040 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00002041 let mayStore = 0;
Christian Konig8b1ed282013-04-10 08:39:16 +00002042 let hasPostISelHook = 1;
Michel Danzer494391b2015-02-06 02:51:20 +00002043 let WQM = wqm;
Tom Stellard75aadc22012-12-11 21:25:42 +00002044}
2045
Tom Stellard682bfbc2013-10-10 17:11:24 +00002046multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
2047 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002048 int channels, int wqm> {
2049 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002050 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002051 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002052 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002053 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002054 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002055 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002056 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002057 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002058 MIMG_Mask<asm#"_V16", channels>;
2059}
2060
Tom Stellard16a9a202013-08-14 23:24:17 +00002061multiclass MIMG_Sampler <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002062 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 0>;
2063 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 0>;
2064 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 0>;
2065 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 0>;
2066}
2067
2068multiclass MIMG_Sampler_WQM <bits<7> op, string asm> {
2069 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 1>;
2070 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 1>;
2071 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 1>;
2072 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 1>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002073}
2074
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002075class MIMG_Gather_Helper <bits<7> op, string asm,
2076 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002077 RegisterClass src_rc, int wqm> : MIMG <
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002078 op,
2079 (outs dst_rc:$vdata),
2080 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
2081 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
2082 SReg_256:$srsrc, SReg_128:$ssamp),
2083 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2084 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
2085 []> {
2086 let mayLoad = 1;
2087 let mayStore = 0;
2088
2089 // DMASK was repurposed for GATHER4. 4 components are always
2090 // returned and DMASK works like a swizzle - it selects
2091 // the component to fetch. The only useful DMASK values are
2092 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
2093 // (red,red,red,red) etc.) The ISA document doesn't mention
2094 // this.
2095 // Therefore, disable all code which updates DMASK by setting these two:
2096 let MIMG = 0;
2097 let hasPostISelHook = 0;
Michel Danzer494391b2015-02-06 02:51:20 +00002098 let WQM = wqm;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002099}
2100
2101multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
2102 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002103 int channels, int wqm> {
2104 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002105 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002106 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002107 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002108 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002109 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002110 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002111 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002112 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002113 MIMG_Mask<asm#"_V16", channels>;
2114}
2115
2116multiclass MIMG_Gather <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002117 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 0>;
2118 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 0>;
2119 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 0>;
2120 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 0>;
2121}
2122
2123multiclass MIMG_Gather_WQM <bits<7> op, string asm> {
2124 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 1>;
2125 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 1>;
2126 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 1>;
2127 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 1>;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002128}
2129
Christian Konigf741fbf2013-02-26 17:52:42 +00002130//===----------------------------------------------------------------------===//
2131// Vector instruction mappings
2132//===----------------------------------------------------------------------===//
2133
2134// Maps an opcode in e32 form to its e64 equivalent
2135def getVOPe64 : InstrMapping {
2136 let FilterClass = "VOP";
2137 let RowFields = ["OpName"];
2138 let ColFields = ["Size"];
2139 let KeyCol = ["4"];
2140 let ValueCols = [["8"]];
2141}
2142
Tom Stellard1aaad692014-07-21 16:55:33 +00002143// Maps an opcode in e64 form to its e32 equivalent
2144def getVOPe32 : InstrMapping {
2145 let FilterClass = "VOP";
2146 let RowFields = ["OpName"];
2147 let ColFields = ["Size"];
2148 let KeyCol = ["8"];
2149 let ValueCols = [["4"]];
2150}
2151
Christian Konig3c145802013-03-27 09:12:59 +00002152// Maps an original opcode to its commuted version
2153def getCommuteRev : InstrMapping {
2154 let FilterClass = "VOP2_REV";
2155 let RowFields = ["RevOp"];
2156 let ColFields = ["IsOrig"];
2157 let KeyCol = ["1"];
2158 let ValueCols = [["0"]];
2159}
2160
Tom Stellard682bfbc2013-10-10 17:11:24 +00002161def getMaskedMIMGOp : InstrMapping {
2162 let FilterClass = "MIMG_Mask";
2163 let RowFields = ["Op"];
2164 let ColFields = ["Channels"];
2165 let KeyCol = ["4"];
2166 let ValueCols = [["1"], ["2"], ["3"] ];
2167}
2168
Christian Konig3c145802013-03-27 09:12:59 +00002169// Maps an commuted opcode to its original version
2170def getCommuteOrig : InstrMapping {
2171 let FilterClass = "VOP2_REV";
2172 let RowFields = ["RevOp"];
2173 let ColFields = ["IsOrig"];
2174 let KeyCol = ["0"];
2175 let ValueCols = [["1"]];
2176}
2177
Marek Olsak5df00d62014-12-07 12:18:57 +00002178def getMCOpcodeGen : InstrMapping {
Tom Stellardc721a232014-05-16 20:56:47 +00002179 let FilterClass = "SIMCInstr";
2180 let RowFields = ["PseudoInstr"];
2181 let ColFields = ["Subtarget"];
2182 let KeyCol = [!cast<string>(SISubtarget.NONE)];
Marek Olsak5df00d62014-12-07 12:18:57 +00002183 let ValueCols = [[!cast<string>(SISubtarget.SI)],[!cast<string>(SISubtarget.VI)]];
Tom Stellardc721a232014-05-16 20:56:47 +00002184}
2185
Tom Stellard155bbb72014-08-11 22:18:17 +00002186def getAddr64Inst : InstrMapping {
2187 let FilterClass = "MUBUFAddr64Table";
Tom Stellard7980fc82014-09-25 18:30:26 +00002188 let RowFields = ["OpName"];
Tom Stellard155bbb72014-08-11 22:18:17 +00002189 let ColFields = ["IsAddr64"];
2190 let KeyCol = ["0"];
2191 let ValueCols = [["1"]];
2192}
2193
Matt Arsenault9903ccf2014-09-08 15:07:27 +00002194// Maps an atomic opcode to its version with a return value.
2195def getAtomicRetOp : InstrMapping {
2196 let FilterClass = "AtomicNoRet";
2197 let RowFields = ["NoRetOp"];
2198 let ColFields = ["IsRet"];
2199 let KeyCol = ["0"];
2200 let ValueCols = [["1"]];
2201}
2202
2203// Maps an atomic opcode to its returnless version.
2204def getAtomicNoRetOp : InstrMapping {
2205 let FilterClass = "AtomicNoRet";
2206 let RowFields = ["NoRetOp"];
2207 let ColFields = ["IsRet"];
2208 let KeyCol = ["1"];
2209 let ValueCols = [["0"]];
2210}
2211
Tom Stellard75aadc22012-12-11 21:25:42 +00002212include "SIInstructions.td"
Marek Olsak5df00d62014-12-07 12:18:57 +00002213include "CIInstructions.td"
2214include "VIInstructions.td"