blob: 40dfaa0d434e273505567a85ed592a6bcdd7c754 [file] [log] [blame]
Chris Lattner76ac0682005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner76ac0682005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Evan Chengcde9e302006-01-27 08:10:46 +000018#include "X86Subtarget.h"
Anton Korobeynikov383a3242007-07-14 14:06:15 +000019#include "X86RegisterInfo.h"
Gordon Henriksen92319582008-01-05 16:56:59 +000020#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000021#include "llvm/Target/TargetLowering.h"
Nadav Rotem23848f82012-11-02 23:27:16 +000022#include "llvm/Target/TargetTransformImpl.h"
Evan Cheng8703c412010-01-26 19:04:47 +000023#include "llvm/Target/TargetOptions.h"
Ted Kremenek2175b552008-09-03 02:54:11 +000024#include "llvm/CodeGen/FastISel.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000025#include "llvm/CodeGen/SelectionDAG.h"
Rafael Espindolae636fc02007-08-31 15:06:30 +000026#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000027
28namespace llvm {
Chris Lattner76ac0682005-11-15 00:40:23 +000029 namespace X86ISD {
Evan Cheng172fce72006-01-06 00:43:03 +000030 // X86 Specific DAG Nodes
Chris Lattner76ac0682005-11-15 00:40:23 +000031 enum NodeType {
32 // Start the numbering where the builtin ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000033 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattner76ac0682005-11-15 00:40:23 +000034
Evan Chenge9fbc3f2007-12-14 02:13:44 +000035 /// BSF - Bit scan forward.
36 /// BSR - Bit scan reverse.
37 BSF,
38 BSR,
39
Evan Cheng9c249c32006-01-09 18:33:28 +000040 /// SHLD, SHRD - Double shift instructions. These correspond to
41 /// X86::SHLDxx and X86::SHRDxx instructions.
42 SHLD,
43 SHRD,
44
Evan Cheng2dd217b2006-01-31 03:14:29 +000045 /// FAND - Bitwise logical AND of floating point values. This corresponds
46 /// to X86::ANDPS or X86::ANDPD.
47 FAND,
48
Evan Cheng4363e882007-01-05 07:55:56 +000049 /// FOR - Bitwise logical OR of floating point values. This corresponds
50 /// to X86::ORPS or X86::ORPD.
51 FOR,
52
Evan Cheng72d5c252006-01-31 22:28:30 +000053 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
54 /// to X86::XORPS or X86::XORPD.
55 FXOR,
56
Evan Cheng82241c82007-01-05 21:37:56 +000057 /// FSRL - Bitwise logical right shift of floating point values. These
58 /// corresponds to X86::PSRLDQ.
Evan Cheng4363e882007-01-05 07:55:56 +000059 FSRL,
60
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000061 /// CALL - These operations represent an abstract X86 call
Chris Lattner76ac0682005-11-15 00:40:23 +000062 /// instruction, which includes a bunch of information. In particular the
63 /// operands of these node are:
64 ///
65 /// #0 - The incoming token chain
66 /// #1 - The callee
67 /// #2 - The number of arg bytes the caller pushes on the stack.
68 /// #3 - The number of arg bytes the callee pops off the stack.
69 /// #4 - The value to pass in AL/AX/EAX (optional)
70 /// #5 - The value to pass in DL/DX/EDX (optional)
71 ///
72 /// The result values of these nodes are:
73 ///
74 /// #0 - The outgoing token chain
75 /// #1 - The first register result value (optional)
76 /// #2 - The second register result value (optional)
77 ///
Chris Lattner76ac0682005-11-15 00:40:23 +000078 CALL,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000079
Michael J. Spencer9cafc872010-10-20 23:40:27 +000080 /// RDTSC_DAG - This operation implements the lowering for
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +000081 /// readcyclecounter
82 RDTSC_DAG,
Evan Cheng225a4d02005-12-17 01:21:05 +000083
84 /// X86 compare and logical compare instructions.
Evan Cheng80700992007-09-17 17:42:53 +000085 CMP, COMI, UCOMI,
Evan Cheng225a4d02005-12-17 01:21:05 +000086
Dan Gohman25a767d2008-12-23 22:45:23 +000087 /// X86 bit-test instructions.
88 BT,
89
Chris Lattner846c20d2010-12-20 00:59:46 +000090 /// X86 SetCC. Operand 0 is condition code, and operand 1 is the EFLAGS
91 /// operand, usually produced by a CMP instruction.
Evan Chengc1583db2005-12-21 20:21:51 +000092 SETCC,
93
Evan Cheng0e8b9e32009-12-15 00:53:42 +000094 // Same as SETCC except it's materialized with a sbb and the value is all
95 // one's or all zero's.
Chris Lattner9edf3f52010-12-19 22:08:31 +000096 SETCC_CARRY, // R = carry_bit ? ~0 : 0
Evan Cheng0e8b9e32009-12-15 00:53:42 +000097
Stuart Hastingsbe605492011-06-03 23:53:54 +000098 /// X86 FP SETCC, implemented with CMP{cc}SS/CMP{cc}SD.
99 /// Operands are two FP values to compare; result is a mask of
100 /// 0s or 1s. Generally DTRT for C/C++ with NaNs.
101 FSETCCss, FSETCCsd,
102
Stuart Hastings9f208042011-06-01 04:39:42 +0000103 /// X86 MOVMSK{pd|ps}, extracts sign bits of two or four FP values,
104 /// result in an integer GPR. Needs masking for scalar result.
105 FGETSIGNx86,
106
Chris Lattnera492d292009-03-12 06:46:02 +0000107 /// X86 conditional moves. Operand 0 and operand 1 are the two values
108 /// to select from. Operand 2 is the condition code, and operand 3 is the
109 /// flag operand produced by a CMP or TEST instruction. It also writes a
110 /// flag result.
Evan Cheng225a4d02005-12-17 01:21:05 +0000111 CMOV,
Evan Cheng6fc31042005-12-19 23:12:38 +0000112
Dan Gohman4a683472009-03-23 15:40:10 +0000113 /// X86 conditional branches. Operand 0 is the chain operand, operand 1
114 /// is the block to branch if condition is true, operand 2 is the
115 /// condition code, and operand 3 is the flag operand produced by a CMP
Evan Chengc1583db2005-12-21 20:21:51 +0000116 /// or TEST instruction.
Evan Cheng6fc31042005-12-19 23:12:38 +0000117 BRCOND,
Evan Chenga74ce622005-12-21 02:39:21 +0000118
Dan Gohman4a683472009-03-23 15:40:10 +0000119 /// Return with a flag operand. Operand 0 is the chain operand, operand
120 /// 1 is the number of bytes of stack to pop.
Evan Chenga74ce622005-12-21 02:39:21 +0000121 RET_FLAG,
Evan Chengae986f12006-01-11 22:15:48 +0000122
123 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
124 REP_STOS,
125
126 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
127 REP_MOVS,
Evan Cheng72d5c252006-01-31 22:28:30 +0000128
Evan Cheng5588de92006-02-18 00:15:05 +0000129 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
130 /// at function entry, used for PIC code.
131 GlobalBaseReg,
Evan Cheng1f342c22006-02-23 02:43:52 +0000132
Bill Wendling24c79f22008-09-16 21:48:12 +0000133 /// Wrapper - A wrapper node for TargetConstantPool,
134 /// TargetExternalSymbol, and TargetGlobalAddress.
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000135 Wrapper,
Evan Chengd5e905d2006-03-21 23:01:21 +0000136
Evan Chengae1cd752006-11-30 21:55:46 +0000137 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
138 /// relative displacements.
139 WrapperRIP,
140
Dale Johannesendd224d22010-09-30 23:57:10 +0000141 /// MOVDQ2Q - Copies a 64-bit value from the low word of an XMM vector
142 /// to an MMX vector. If you think this is too close to the previous
143 /// mnemonic, so do I; blame Intel.
144 MOVDQ2Q,
145
Manman Renacb8bec2012-10-30 22:15:38 +0000146 /// MMX_MOVD2W - Copies a 32-bit value from the low word of a MMX
147 /// vector to a GPR.
148 MMX_MOVD2W,
149
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000150 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
151 /// i32, corresponds to X86::PEXTRB.
152 PEXTRB,
153
Evan Chengcbffa462006-03-31 19:22:53 +0000154 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
Evan Cheng5fd7c692006-03-31 21:55:24 +0000155 /// i32, corresponds to X86::PEXTRW.
Evan Chengcbffa462006-03-31 19:22:53 +0000156 PEXTRW,
Evan Cheng5fd7c692006-03-31 21:55:24 +0000157
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000158 /// INSERTPS - Insert any element of a 4 x float vector into any element
159 /// of a destination 4 x floatvector.
160 INSERTPS,
161
162 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
163 /// corresponds to X86::PINSRB.
164 PINSRB,
165
Evan Cheng5fd7c692006-03-31 21:55:24 +0000166 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
167 /// corresponds to X86::PINSRW.
Chris Lattnera8288502010-02-23 02:07:48 +0000168 PINSRW, MMX_PINSRW,
Evan Cheng49683ba2006-11-10 21:43:37 +0000169
Nate Begemane684da32009-02-23 08:49:38 +0000170 /// PSHUFB - Shuffle 16 8-bit values within a vector.
171 PSHUFB,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000172
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +0000173 /// ANDNP - Bitwise Logical AND NOT of Packed FP values.
174 ANDNP,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000175
Craig Topper81390be2011-11-19 07:33:10 +0000176 /// PSIGN - Copy integer sign.
177 PSIGN,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000178
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000179 /// BLENDV - Blend where the selector is an XMM.
Nadav Rotemde838da2011-09-09 20:29:17 +0000180 BLENDV,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000181
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000182 /// BLENDxx - Blend where the selector is an immediate.
183 BLENDPW,
184 BLENDPS,
185 BLENDPD,
186
Craig Topperf984efb2011-11-19 09:02:40 +0000187 /// HADD - Integer horizontal add.
188 HADD,
189
190 /// HSUB - Integer horizontal sub.
191 HSUB,
192
Duncan Sands0e4fcb82011-09-22 20:15:48 +0000193 /// FHADD - Floating point horizontal add.
194 FHADD,
195
196 /// FHSUB - Floating point horizontal sub.
197 FHSUB,
198
Evan Cheng49683ba2006-11-10 21:43:37 +0000199 /// FMAX, FMIN - Floating point max and min.
200 ///
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000201 FMAX, FMIN,
Dan Gohman57111e72007-07-10 00:05:58 +0000202
Nadav Rotem178250a2012-08-19 13:06:16 +0000203 /// FMAXC, FMINC - Commutative FMIN and FMAX.
204 FMAXC, FMINC,
205
Dan Gohman57111e72007-07-10 00:05:58 +0000206 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
207 /// approximation. Note that these typically require refinement
208 /// in order to obtain suitable precision.
209 FRSQRT, FRCP,
210
Rafael Espindola3b2df102009-04-08 21:14:34 +0000211 // TLSADDR - Thread Local Storage.
212 TLSADDR,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000213
Hans Wennborg789acfb2012-06-01 16:27:21 +0000214 // TLSBASEADDR - Thread Local Storage. A call to get the start address
215 // of the TLS block for the current module.
216 TLSBASEADDR,
217
Eric Christopherb0e1a452010-06-03 04:07:48 +0000218 // TLSCALL - Thread Local Storage. When calling to an OS provided
219 // thunk at the address from an earlier relocation.
220 TLSCALL,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000221
Evan Cheng78af38c2008-05-08 00:57:18 +0000222 // EH_RETURN - Exception Handling helpers.
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000223 EH_RETURN,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000224
Michael Liao97bf3632012-10-15 22:39:43 +0000225 // EH_SJLJ_SETJMP - SjLj exception handling setjmp.
226 EH_SJLJ_SETJMP,
227
228 // EH_SJLJ_LONGJMP - SjLj exception handling longjmp.
229 EH_SJLJ_LONGJMP,
230
Arnold Schwaighofer7da2bce2008-03-19 16:39:45 +0000231 /// TC_RETURN - Tail call return.
232 /// operand #0 chain
233 /// operand #1 callee (register or absolute)
234 /// operand #2 stack adjustment
235 /// operand #3 optional in flag
Anton Korobeynikov91460e42007-11-16 01:31:51 +0000236 TC_RETURN,
237
Evan Cheng961339b2008-05-09 21:53:03 +0000238 // VZEXT_MOVL - Vector move low and zero extend.
239 VZEXT_MOVL,
240
Craig Topper1d471e32012-02-05 03:14:49 +0000241 // VSEXT_MOVL - Vector move low and sign extend.
Elena Demikhovskyfb449802012-02-02 09:10:43 +0000242 VSEXT_MOVL,
243
Michael Liao1be96bb2012-10-23 17:34:00 +0000244 // VZEXT - Vector integer zero-extend.
245 VZEXT,
246
247 // VSEXT - Vector integer signed-extend.
248 VSEXT,
249
Michael Liao34107b92012-08-14 21:24:47 +0000250 // VFPEXT - Vector FP extend.
251 VFPEXT,
252
Michael Liaoe999b862012-10-10 16:53:28 +0000253 // VFPROUND - Vector FP round.
254 VFPROUND,
255
Craig Topper09462642012-01-22 19:15:14 +0000256 // VSHL, VSRL - 128-bit vector logical left / right shift
257 VSHLDQ, VSRLDQ,
258
259 // VSHL, VSRL, VSRA - Vector shift elements
260 VSHL, VSRL, VSRA,
261
262 // VSHLI, VSRLI, VSRAI - Vector shift elements by immediate
263 VSHLI, VSRLI, VSRAI,
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000264
Craig Topper0b7ad762012-01-22 23:36:02 +0000265 // CMPP - Vector packed double/float comparison.
266 CMPP,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000267
Nate Begeman55b7bec2008-07-17 16:51:19 +0000268 // PCMP* - Vector integer comparisons.
Craig Topperbd4884372012-01-22 22:42:16 +0000269 PCMPEQ, PCMPGT,
Bill Wendling1a317672008-12-12 00:56:36 +0000270
Chris Lattner364bb0a2010-12-05 07:30:36 +0000271 // ADD, SUB, SMUL, etc. - Arithmetic operations with FLAGS results.
Chris Lattner846c20d2010-12-20 00:59:46 +0000272 ADD, SUB, ADC, SBB, SMUL,
Dan Gohman722b1ee2009-09-18 19:59:53 +0000273 INC, DEC, OR, XOR, AND,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000274
Craig Topper965de2c2011-10-14 07:06:56 +0000275 ANDN, // ANDN - Bitwise AND NOT with FLAGS results.
276
Craig Topper039a7902011-10-21 06:55:01 +0000277 BLSI, // BLSI - Extract lowest set isolated bit
278 BLSMSK, // BLSMSK - Get mask up to lowest set bit
279 BLSR, // BLSR - Reset lowest set bit
280
Chris Lattner364bb0a2010-12-05 07:30:36 +0000281 UMUL, // LOW, HI, FLAGS = umul LHS, RHS
Evan Chenga84a3182009-03-30 21:36:47 +0000282
283 // MUL_IMM - X86 specific multiply by immediate.
Eric Christopherf7802a32009-07-29 00:28:05 +0000284 MUL_IMM,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000285
Eric Christopherf7802a32009-07-29 00:28:05 +0000286 // PTEST - Vector bitwise comparisons
Dan Gohman0700a562009-08-15 01:38:56 +0000287 PTEST,
288
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000289 // TESTP - Vector packed fp sign bitwise comparisons
290 TESTP,
291
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000292 // Several flavors of instructions with vector shuffle behaviors.
293 PALIGN,
294 PSHUFD,
295 PSHUFHW,
296 PSHUFLW,
Craig Topper6e54ba72011-12-31 23:50:21 +0000297 SHUFP,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000298 MOVDDUP,
299 MOVSHDUP,
300 MOVSLDUP,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000301 MOVLHPS,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000302 MOVLHPD,
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000303 MOVHLPS,
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000304 MOVLPS,
305 MOVLPD,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000306 MOVSD,
307 MOVSS,
Craig Topper8d4ba192011-12-06 08:21:25 +0000308 UNPCKL,
309 UNPCKH,
Craig Topperbafd2242011-11-30 06:25:25 +0000310 VPERMILP,
Craig Topperb86fa402012-04-16 00:41:45 +0000311 VPERMV,
312 VPERMI,
Craig Topper0a672ea2011-11-30 07:47:51 +0000313 VPERM2X128,
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000314 VBROADCAST,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000315
Craig Topper1d471e32012-02-05 03:14:49 +0000316 // PMULUDQ - Vector multiply packed unsigned doubleword integers
317 PMULUDQ,
318
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000319 // FMA nodes
320 FMADD,
321 FNMADD,
322 FMSUB,
323 FNMSUB,
324 FMADDSUB,
325 FMSUBADD,
326
Dan Gohman0700a562009-08-15 01:38:56 +0000327 // VASTART_SAVE_XMM_REGS - Save xmm argument registers to the stack,
328 // according to %al. An operator is needed so that this can be expanded
329 // with control flow.
Dan Gohman48b185d2009-09-25 20:36:54 +0000330 VASTART_SAVE_XMM_REGS,
331
Michael J. Spencerf509c6c2010-10-21 01:41:01 +0000332 // WIN_ALLOCA - Windows's _chkstk call to do stack probing.
333 WIN_ALLOCA,
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000334
Rafael Espindola33530172011-08-30 19:43:21 +0000335 // SEG_ALLOCA - For allocating variable amounts of stack space when using
336 // segmented stacks. Check if the current stacklet has enough space, and
Rafael Espindola9d96c942011-09-06 19:29:31 +0000337 // falls back to heap allocation if not.
Rafael Espindola33530172011-08-30 19:43:21 +0000338 SEG_ALLOCA,
339
Michael J. Spencer248d65e2012-02-24 19:01:22 +0000340 // WIN_FTOL - Windows's _ftol2 runtime routine to do fptoui.
341 WIN_FTOL,
342
Duncan Sands7c601de2010-11-20 11:25:00 +0000343 // Memory barrier
344 MEMBARRIER,
345 MFENCE,
346 SFENCE,
347 LFENCE,
348
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000349 // FNSTSW16r - Store FP status word into i16 register.
350 FNSTSW16r,
351
352 // SAHF - Store contents of %ah into %eflags.
353 SAHF,
354
Benjamin Kramer0ab27942012-07-12 09:31:43 +0000355 // RDRAND - Get a random integer and indicate whether it is valid in CF.
356 RDRAND,
357
Craig Topperab47fe42012-08-06 06:22:36 +0000358 // PCMP*STRI
359 PCMPISTRI,
360 PCMPESTRI,
361
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000362 // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG,
363 // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG -
Dan Gohman48b185d2009-09-25 20:36:54 +0000364 // Atomic 64-bit binary operations.
365 ATOMADD64_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE,
366 ATOMSUB64_DAG,
367 ATOMOR64_DAG,
368 ATOMXOR64_DAG,
369 ATOMAND64_DAG,
370 ATOMNAND64_DAG,
Michael Liaode51caf2012-09-25 18:08:13 +0000371 ATOMMAX64_DAG,
372 ATOMMIN64_DAG,
373 ATOMUMAX64_DAG,
374 ATOMUMIN64_DAG,
Eric Christopher9a773822010-07-22 02:48:34 +0000375 ATOMSWAP64_DAG,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000376
Eli Friedman5e570422011-08-26 21:21:21 +0000377 // LCMPXCHG_DAG, LCMPXCHG8_DAG, LCMPXCHG16_DAG - Compare and swap.
Chris Lattnere479e962010-09-21 23:59:42 +0000378 LCMPXCHG_DAG,
Chris Lattner54e53292010-09-22 00:34:38 +0000379 LCMPXCHG8_DAG,
Eli Friedman5e570422011-08-26 21:21:21 +0000380 LCMPXCHG16_DAG,
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000381
Chris Lattner54e53292010-09-22 00:34:38 +0000382 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
Chris Lattner78f518b2010-09-22 01:05:16 +0000383 VZEXT_LOAD,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000384
Chris Lattnered85da52010-09-22 01:11:26 +0000385 // FNSTCW16m - Store FP control world into i16 memory.
386 FNSTCW16m,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000387
Chris Lattner78f518b2010-09-22 01:05:16 +0000388 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
389 /// integer destination in memory and a FP reg source. This corresponds
390 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
391 /// has two inputs (token chain and address) and two outputs (int value
392 /// and token chain).
393 FP_TO_INT16_IN_MEM,
394 FP_TO_INT32_IN_MEM,
Chris Lattnera5156c32010-09-22 01:28:21 +0000395 FP_TO_INT64_IN_MEM,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000396
Chris Lattnera5156c32010-09-22 01:28:21 +0000397 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
398 /// integer source in memory and FP reg result. This corresponds to the
399 /// X86::FILD*m instructions. It has three inputs (token chain, address,
400 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
401 /// also produces a flag).
402 FILD,
403 FILD_FLAG,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000404
Chris Lattnera5156c32010-09-22 01:28:21 +0000405 /// FLD - This instruction implements an extending load to FP stack slots.
406 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
407 /// operand, ptr to load from, and a ValueType node indicating the type
408 /// to load to.
409 FLD,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000410
Chris Lattnera5156c32010-09-22 01:28:21 +0000411 /// FST - This instruction implements a truncating store to FP stack
412 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
413 /// chain operand, value to store, address, and a ValueType to store it
414 /// as.
Dan Gohman395a8982010-10-12 18:00:49 +0000415 FST,
416
417 /// VAARG_64 - This instruction grabs the address of the next argument
418 /// from a va_list. (reads and modifies the va_list in memory)
419 VAARG_64
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000420
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000421 // WARNING: Do not add anything in the end unless you want the node to
422 // have memop! In fact, starting from ATOMADD64_DAG all opcodes will be
423 // thought as target memory ops!
Chris Lattner76ac0682005-11-15 00:40:23 +0000424 };
425 }
426
Evan Cheng084a1cd2008-01-29 19:34:22 +0000427 /// Define some predicates that are used for node matching.
428 namespace X86 {
David Greenec4da1102011-02-03 15:50:00 +0000429 /// isVEXTRACTF128Index - Return true if the specified
430 /// EXTRACT_SUBVECTOR operand specifies a vector extract that is
431 /// suitable for input to VEXTRACTF128.
432 bool isVEXTRACTF128Index(SDNode *N);
433
David Greene653f1ee2011-02-04 16:08:29 +0000434 /// isVINSERTF128Index - Return true if the specified
435 /// INSERT_SUBVECTOR operand specifies a subvector insert that is
436 /// suitable for input to VINSERTF128.
437 bool isVINSERTF128Index(SDNode *N);
438
David Greenec4da1102011-02-03 15:50:00 +0000439 /// getExtractVEXTRACTF128Immediate - Return the appropriate
440 /// immediate to extract the specified EXTRACT_SUBVECTOR index
441 /// with VEXTRACTF128 instructions.
442 unsigned getExtractVEXTRACTF128Immediate(SDNode *N);
443
David Greene653f1ee2011-02-04 16:08:29 +0000444 /// getInsertVINSERTF128Immediate - Return the appropriate
445 /// immediate to insert at the specified INSERT_SUBVECTOR index
446 /// with VINSERTF128 instructions.
447 unsigned getInsertVINSERTF128Immediate(SDNode *N);
448
Evan Chenge62288f2009-07-30 08:33:02 +0000449 /// isZeroNode - Returns true if Elt is a constant zero or a floating point
450 /// constant +0.0.
451 bool isZeroNode(SDValue Elt);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000452
453 /// isOffsetSuitableForCodeModel - Returns true of the given offset can be
454 /// fit into displacement field of the instruction.
455 bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
456 bool hasSymbolicDisplacement = true);
Evan Cheng3a0c5e52011-06-23 17:54:54 +0000457
458
459 /// isCalleePop - Determines whether the callee is required to pop its
460 /// own arguments. Callee pop is necessary to support tail calls.
461 bool isCalleePop(CallingConv::ID CallingConv,
462 bool is64Bit, bool IsVarArg, bool TailCallOpt);
Evan Cheng084a1cd2008-01-29 19:34:22 +0000463 }
464
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000465 //===--------------------------------------------------------------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +0000466 // X86TargetLowering - X86 Implementation of the TargetLowering interface
467 class X86TargetLowering : public TargetLowering {
Chris Lattner76ac0682005-11-15 00:40:23 +0000468 public:
Dan Gohmaneabd6472008-05-14 01:58:56 +0000469 explicit X86TargetLowering(X86TargetMachine &TM);
Chris Lattner76ac0682005-11-15 00:40:23 +0000470
Chris Lattner4bfbe932010-01-26 05:02:42 +0000471 virtual unsigned getJumpTableEncoding() const;
Chris Lattner9c1efcd2010-01-25 23:38:14 +0000472
Owen Andersonb2c80da2011-02-25 21:41:48 +0000473 virtual MVT getShiftAmountTy(EVT LHSTy) const { return MVT::i8; }
474
Chris Lattner4bfbe932010-01-26 05:02:42 +0000475 virtual const MCExpr *
476 LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
477 const MachineBasicBlock *MBB, unsigned uid,
478 MCContext &Ctx) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000479
Evan Cheng797d56f2007-11-09 01:32:10 +0000480 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
481 /// jumptable.
Chris Lattner4bfbe932010-01-26 05:02:42 +0000482 virtual SDValue getPICJumpTableRelocBase(SDValue Table,
483 SelectionDAG &DAG) const;
Chris Lattner8a785d72010-01-26 06:28:43 +0000484 virtual const MCExpr *
485 getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
486 unsigned JTI, MCContext &Ctx) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000487
Evan Cheng35abd842008-01-23 23:17:41 +0000488 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
489 /// function arguments in the caller parameter area. For X86, aggregates
490 /// that contains are placed at 16-byte boundaries while the rest are at
491 /// 4-byte boundaries.
Chris Lattner229907c2011-07-18 04:54:35 +0000492 virtual unsigned getByValTypeAlignment(Type *Ty) const;
Evan Chengef377ad2008-05-15 08:39:06 +0000493
494 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000495 /// and store operations as a result of memset, memcpy, and memmove
496 /// lowering. If DstAlign is zero that means it's safe to destination
497 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
498 /// means there isn't a need to check it against alignment requirement,
499 /// probably because the source does not need to be loaded. If
Lang Hames58dba012011-10-26 23:50:43 +0000500 /// 'IsZeroVal' is true, that means it's safe to return a
Evan Cheng61399372010-04-02 19:36:14 +0000501 /// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengebe47c82010-04-08 07:37:57 +0000502 /// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
503 /// constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000504 /// It returns EVT::Other if the type should be determined using generic
505 /// target-independent logic.
Evan Cheng61399372010-04-02 19:36:14 +0000506 virtual EVT
Evan Chengebe47c82010-04-08 07:37:57 +0000507 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
Lang Hames58dba012011-10-26 23:50:43 +0000508 bool IsZeroVal, bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +0000509 MachineFunction &MF) const;
Bill Wendlingbae6b2c2009-08-15 21:21:19 +0000510
511 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
512 /// unaligned memory accesses. of the specified type.
513 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const {
514 return true;
515 }
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000516
Chris Lattner76ac0682005-11-15 00:40:23 +0000517 /// LowerOperation - Provide custom lowering hooks for some operations.
518 ///
Dan Gohman21cea8a2010-04-17 15:26:15 +0000519 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000520
Duncan Sands6ed40142008-12-01 11:39:25 +0000521 /// ReplaceNodeResults - Replace the results of node with an illegal result
522 /// type with new values built out of custom code.
Chris Lattnerf81d5882007-11-24 07:07:01 +0000523 ///
Duncan Sands6ed40142008-12-01 11:39:25 +0000524 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000525 SelectionDAG &DAG) const;
Chris Lattnerf81d5882007-11-24 07:07:01 +0000526
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000527
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000528 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Evan Cheng5987cfb2006-07-07 08:33:52 +0000529
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000530 /// isTypeDesirableForOp - Return true if the target has native support for
531 /// the specified value type and it is 'desirable' to use the type for the
532 /// given node type. e.g. On x86 i16 is legal, but undesirable since i16
533 /// instruction encodings are longer and some i16 instructions are slow.
534 virtual bool isTypeDesirableForOp(unsigned Opc, EVT VT) const;
535
536 /// isTypeDesirable - Return true if the target has native support for the
537 /// specified value type and it is 'desirable' to use the type. e.g. On x86
538 /// i16 is legal, but undesirable since i16 instruction encodings are longer
539 /// and some i16 instructions are slow.
540 virtual bool IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const;
Evan Chengaf56fac2010-04-16 06:14:10 +0000541
Dan Gohman25c16532010-05-01 00:01:06 +0000542 virtual MachineBasicBlock *
543 EmitInstrWithCustomInserter(MachineInstr *MI,
544 MachineBasicBlock *MBB) const;
Evan Cheng339edad2006-01-11 00:33:36 +0000545
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000546
Evan Cheng6af02632005-12-20 06:22:03 +0000547 /// getTargetNodeName - This method returns the name of a target specific
548 /// DAG node.
549 virtual const char *getTargetNodeName(unsigned Opcode) const;
550
Duncan Sandsf2641e12011-09-06 19:07:46 +0000551 /// getSetCCResultType - Return the value type to use for ISD::SETCC.
552 virtual EVT getSetCCResultType(EVT VT) const;
Scott Michela6729e82008-03-10 15:42:14 +0000553
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000554 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
555 /// in Mask are known to be either zero or one and return them in the
Nate Begeman8a77efe2006-02-16 21:11:51 +0000556 /// KnownZero/KnownOne bitsets.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000557 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000558 APInt &KnownZero,
Dan Gohmanf990faf2008-02-13 00:35:47 +0000559 APInt &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +0000560 const SelectionDAG &DAG,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000561 unsigned Depth = 0) const;
Evan Cheng2609d5e2008-05-12 19:56:52 +0000562
Owen Anderson5e65dfb2010-09-21 20:42:50 +0000563 // ComputeNumSignBitsForTargetNode - Determine the number of bits in the
564 // operation that are sign bits.
565 virtual unsigned ComputeNumSignBitsForTargetNode(SDValue Op,
566 unsigned Depth) const;
567
Evan Cheng2609d5e2008-05-12 19:56:52 +0000568 virtual bool
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000569 isGAPlusOffset(SDNode *N, const GlobalValue* &GA, int64_t &Offset) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000570
Dan Gohman21cea8a2010-04-17 15:26:15 +0000571 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000572
Chris Lattner5849d222009-07-20 17:51:36 +0000573 virtual bool ExpandInlineAsm(CallInst *CI) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000574
Chris Lattnerd6855142007-03-25 02:14:49 +0000575 ConstraintType getConstraintType(const std::string &Constraint) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000576
John Thompsone8360b72010-10-29 17:29:13 +0000577 /// Examine constraint string and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +0000578 /// The operand object must already have been set up with the operand type.
John Thompsone8360b72010-10-29 17:29:13 +0000579 virtual ConstraintWeight getSingleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +0000580 AsmOperandInfo &info, const char *constraint) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000581
Owen Anderson53aa7a92009-08-10 22:56:29 +0000582 virtual const char *LowerXConstraint(EVT ConstraintVT) const;
Dale Johannesen2b3bc302008-01-29 02:21:21 +0000583
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000584 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chenge0add202008-09-24 00:05:32 +0000585 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
586 /// true it means one of the asm constraint of the inline asm instruction
587 /// being processed is 'm'.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000588 virtual void LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +0000589 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000590 std::vector<SDValue> &Ops,
Chris Lattner724539c2008-04-26 23:02:14 +0000591 SelectionDAG &DAG) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000592
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000593 /// getRegForInlineAsmConstraint - Given a physical register constraint
594 /// (e.g. {edx}), return the register number and the register class for the
595 /// register. This should only be used for C_Register constraints. On
596 /// error, this returns a register number of 0.
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000597 std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +0000598 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000599 EVT VT) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000600
Chris Lattner1eb94d92007-03-30 23:15:24 +0000601 /// isLegalAddressingMode - Return true if the addressing mode represented
602 /// by AM is legal for this target, for a load/store of the specified type.
Chris Lattner229907c2011-07-18 04:54:35 +0000603 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty)const;
Chris Lattner1eb94d92007-03-30 23:15:24 +0000604
Evan Chengf579bec2012-07-17 06:53:39 +0000605 /// isLegalICmpImmediate - Return true if the specified immediate is legal
606 /// icmp immediate, that is the target has icmp instructions which can
607 /// compare a register against the immediate without having to materialize
608 /// the immediate into a register.
609 virtual bool isLegalICmpImmediate(int64_t Imm) const;
610
611 /// isLegalAddImmediate - Return true if the specified immediate is legal
612 /// add immediate, that is the target has add instructions which can
613 /// add a register and the immediate without having to materialize
614 /// the immediate into a register.
615 virtual bool isLegalAddImmediate(int64_t Imm) const;
616
Evan Cheng7f3d0242007-10-26 01:56:11 +0000617 /// isTruncateFree - Return true if it's free to truncate a value of
618 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
619 /// register EAX to i16 by referencing its sub-register AX.
Chris Lattner229907c2011-07-18 04:54:35 +0000620 virtual bool isTruncateFree(Type *Ty1, Type *Ty2) const;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000621 virtual bool isTruncateFree(EVT VT1, EVT VT2) const;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000622
623 /// isZExtFree - Return true if any actual instruction that defines a
624 /// value of type Ty1 implicit zero-extends the value to Ty2 in the result
625 /// register. This does not necessarily include registers defined in
626 /// unknown ways, such as incoming arguments, or copies from unknown
627 /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this
628 /// does not necessarily apply to truncate instructions. e.g. on x86-64,
629 /// all instructions that define 32-bit values implicit zero-extend the
630 /// result out to 64 bits.
Chris Lattner229907c2011-07-18 04:54:35 +0000631 virtual bool isZExtFree(Type *Ty1, Type *Ty2) const;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000632 virtual bool isZExtFree(EVT VT1, EVT VT2) const;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000633
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000634 /// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
635 /// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
636 /// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
637 /// is expanded to mul + add.
638 virtual bool isFMAFasterThanMulAndAdd(EVT) const { return true; }
639
Evan Chenga9cda8a2009-05-28 00:35:15 +0000640 /// isNarrowingProfitable - Return true if it's profitable to narrow
641 /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow
642 /// from i32 to i8 but not from i32 to i16.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000643 virtual bool isNarrowingProfitable(EVT VT1, EVT VT2) const;
Evan Chenga9cda8a2009-05-28 00:35:15 +0000644
Evan Cheng16993aa2009-10-27 19:56:55 +0000645 /// isFPImmLegal - Returns true if the target can instruction select the
646 /// specified FP immediate natively. If false, the legalizer will
647 /// materialize the FP immediate as a load from a constant pool.
Evan Cheng83896a52009-10-28 01:43:28 +0000648 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Evan Cheng16993aa2009-10-27 19:56:55 +0000649
Evan Cheng68ad48b2006-03-22 18:59:22 +0000650 /// isShuffleMaskLegal - Targets can use this to indicate that they only
651 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000652 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
653 /// values are assumed to be legal.
Nate Begeman5f829d82009-04-29 05:20:52 +0000654 virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000655 EVT VT) const;
Evan Cheng60f0b892006-04-20 08:58:49 +0000656
657 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
658 /// used by Targets can use this to indicate if there is a suitable
659 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
660 /// pool entry.
Nate Begeman5f829d82009-04-29 05:20:52 +0000661 virtual bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000662 EVT VT) const;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000663
664 /// ShouldShrinkFPConstant - If true, then instruction selection should
665 /// seek to shrink the FP constant of the specified type to a smaller type
666 /// in order to save space and / or reduce runtime.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000667 virtual bool ShouldShrinkFPConstant(EVT VT) const {
Evan Cheng0a62cb42008-03-05 01:30:59 +0000668 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
669 // expensive than a straight movsd. On the other hand, it's important to
670 // shrink long double fp constant since fldt is very slow.
Owen Anderson9f944592009-08-11 20:47:22 +0000671 return !X86ScalarSSEf64 || VT == MVT::f80;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000672 }
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000673
Dan Gohman4df9d9c2010-05-11 16:21:03 +0000674 const X86Subtarget* getSubtarget() const {
Dan Gohman544ab2c2008-04-12 04:36:06 +0000675 return Subtarget;
Rafael Espindolafa0df552007-11-05 23:12:20 +0000676 }
677
Chris Lattner7dc00e82008-01-18 06:52:41 +0000678 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
679 /// computed in an SSE register, not on the X87 floating point stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000680 bool isScalarFPTypeInSSEReg(EVT VT) const {
Owen Anderson9f944592009-08-11 20:47:22 +0000681 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
682 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
Chris Lattner7dc00e82008-01-18 06:52:41 +0000683 }
Dan Gohman4619e932008-08-19 21:32:53 +0000684
Michael J. Spencer248d65e2012-02-24 19:01:22 +0000685 /// isTargetFTOL - Return true if the target uses the MSVC _ftol2 routine
686 /// for fptoui.
687 bool isTargetFTOL() const {
688 return Subtarget->isTargetWindows() && !Subtarget->is64Bit();
689 }
690
691 /// isIntegerTypeFTOL - Return true if the MSVC _ftol2 routine should be
692 /// used for fptoui to the given type.
693 bool isIntegerTypeFTOL(EVT VT) const {
694 return isTargetFTOL() && VT == MVT::i64;
695 }
696
Dan Gohman4619e932008-08-19 21:32:53 +0000697 /// createFastISel - This method returns a target specific FastISel object,
698 /// or null if the target does not support "fast" ISel.
Bob Wilson3e6fa462012-08-03 04:06:28 +0000699 virtual FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
700 const TargetLibraryInfo *libInfo) const;
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000701
Eric Christopher2ad0c772010-07-06 05:18:56 +0000702 /// getStackCookieLocation - Return true if the target stores stack
703 /// protector cookies at a fixed offset in some non-standard address
704 /// space, and populates the address space and offset as
705 /// appropriate.
706 virtual bool getStackCookieLocation(unsigned &AddressSpace, unsigned &Offset) const;
707
Stuart Hastingse0d34262011-06-06 23:15:58 +0000708 SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot,
709 SelectionDAG &DAG) const;
710
Evan Chengd4218b82010-07-26 21:50:05 +0000711 protected:
712 std::pair<const TargetRegisterClass*, uint8_t>
713 findRepresentativeClass(EVT VT) const;
714
Chris Lattner76ac0682005-11-15 00:40:23 +0000715 private:
Evan Chenga9467aa2006-04-25 20:13:52 +0000716 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
717 /// make the right decision when generating code for different targets.
718 const X86Subtarget *Subtarget;
Dan Gohmaneabd6472008-05-14 01:58:56 +0000719 const X86RegisterInfo *RegInfo;
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000720 const DataLayout *TD;
Evan Chenga9467aa2006-04-25 20:13:52 +0000721
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000722 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
Dale Johannesene36c4002007-09-23 14:52:20 +0000723 /// floating point ops.
724 /// When SSE is available, use it for f32 operations.
725 /// When SSE2 is available, use it for f64 operations.
726 bool X86ScalarSSEf32;
727 bool X86ScalarSSEf64;
Evan Cheng084a1cd2008-01-29 19:34:22 +0000728
Evan Cheng16993aa2009-10-27 19:56:55 +0000729 /// LegalFPImmediates - A list of legal fp immediates.
730 std::vector<APFloat> LegalFPImmediates;
731
732 /// addLegalFPImmediate - Indicate that this x86 target can instruction
733 /// select the specified FP immediate natively.
734 void addLegalFPImmediate(const APFloat& Imm) {
735 LegalFPImmediates.push_back(Imm);
736 }
737
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000738 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000739 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000740 const SmallVectorImpl<ISD::InputArg> &Ins,
741 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000742 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000743 SDValue LowerMemArgument(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000744 CallingConv::ID CallConv,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000745 const SmallVectorImpl<ISD::InputArg> &ArgInfo,
746 DebugLoc dl, SelectionDAG &DAG,
747 const CCValAssign &VA, MachineFrameInfo *MFI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000748 unsigned i) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000749 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
750 DebugLoc dl, SelectionDAG &DAG,
751 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000752 ISD::ArgFlagsTy Flags) const;
Rafael Espindolae636fc02007-08-31 15:06:30 +0000753
Gordon Henriksen92319582008-01-05 16:56:59 +0000754 // Call lowering helpers.
Evan Cheng67a69dd2010-01-27 00:07:07 +0000755
756 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
757 /// for tail call optimization. Targets which want to do tail call
758 /// optimization should implement this function.
Evan Cheng6f36a082010-02-02 23:55:14 +0000759 bool IsEligibleForTailCallOptimization(SDValue Callee,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000760 CallingConv::ID CalleeCC,
761 bool isVarArg,
Evan Chengae5edee2010-03-15 18:54:48 +0000762 bool isCalleeStructRet,
763 bool isCallerStructRet,
Evan Cheng446ff282012-09-25 05:32:34 +0000764 Type *RetTy,
Evan Cheng85476f32010-01-27 06:25:16 +0000765 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000766 const SmallVectorImpl<SDValue> &OutVals,
Evan Cheng85476f32010-01-27 06:25:16 +0000767 const SmallVectorImpl<ISD::InputArg> &Ins,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000768 SelectionDAG& DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000769 bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000770 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
771 SDValue Chain, bool IsTailCall, bool Is64Bit,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000772 int FPDiff, DebugLoc dl) const;
Arnold Schwaighofer634fc9a2008-04-12 18:11:06 +0000773
Dan Gohman21cea8a2010-04-17 15:26:15 +0000774 unsigned GetAlignedArgumentStackSize(unsigned StackSize,
775 SelectionDAG &DAG) const;
Evan Chengcde9e302006-01-27 08:10:46 +0000776
Eli Friedmandfe4f252009-05-23 09:59:16 +0000777 std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
NAKAMURA Takumibdf94872012-02-25 03:37:25 +0000778 bool isSigned,
779 bool isReplace) const;
Evan Cheng493b8822009-12-09 21:00:30 +0000780
781 SDValue LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000782 SelectionDAG &DAG) const;
783 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000784 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
785 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
786 SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const;
787 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
788 SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000789 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
790 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Dale Johannesen021052a2009-02-04 20:06:27 +0000791 SDValue LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
792 int64_t Offset, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000793 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
794 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
795 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotem8f971c22011-05-11 08:12:09 +0000796 SDValue LowerShiftParts(SDValue Op, SelectionDAG &DAG) const;
Wesley Peck527da1b2010-11-23 03:31:01 +0000797 SDValue LowerBITCAST(SDValue op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000798 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
799 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
800 SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) const;
801 SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) const;
Michael Liaoc03c03d2012-10-23 17:36:08 +0000802 SDValue lowerUINT_TO_FP_vec(SDValue Op, SelectionDAG &DAG) const;
Michael Liao02ca3452012-10-16 18:14:11 +0000803 SDValue lowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const;
Michael Liaoc03c03d2012-10-23 17:36:08 +0000804 SDValue lowerZERO_EXTEND(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000805 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
806 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
Michael Liaoeffae0c2012-10-10 16:32:15 +0000807 SDValue lowerFP_EXTEND(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000808 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG) const;
809 SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG) const;
810 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng9c8cd8c2010-04-21 01:47:12 +0000811 SDValue LowerToBT(SDValue And, ISD::CondCode CC,
812 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000813 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
814 SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) const;
815 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
816 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
817 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG) const;
818 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
819 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
820 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
821 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000822 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
823 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
824 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG) const;
825 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
Michael Liao97bf3632012-10-15 22:39:43 +0000826 SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
827 SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Duncan Sandsa0984362011-09-06 13:37:06 +0000828 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000829 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotem8f971c22011-05-11 08:12:09 +0000830 SDValue LowerShift(SDValue Op, SelectionDAG &DAG) const;
Bill Wendling66835472008-11-24 19:21:46 +0000831
Nadav Rotem771f2962011-07-14 11:11:14 +0000832 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands6ed40142008-12-01 11:39:25 +0000833
Michael Liao4b7ccfc2012-10-19 17:15:18 +0000834 // Utility functions to help LowerVECTOR_SHUFFLE & LowerBUILD_VECTOR
Craig Toppera29ed862012-09-11 06:15:32 +0000835 SDValue LowerVectorBroadcast(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotemb801ca32012-04-09 07:45:58 +0000836 SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const;
Michael Liao4b7ccfc2012-10-19 17:15:18 +0000837 SDValue buildFromShuffleMostly(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes9f20e7a2010-08-21 01:32:18 +0000838
Michael Liao137f8ae2012-09-13 20:24:54 +0000839 SDValue LowerVectorAllZeroTest(SDValue Op, SelectionDAG &DAG) const;
840
Michael Liao1be96bb2012-10-23 17:34:00 +0000841 SDValue lowerVectorIntExtend(SDValue Op, SelectionDAG &DAG) const;
842
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000843 virtual SDValue
844 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000845 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000846 const SmallVectorImpl<ISD::InputArg> &Ins,
847 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000848 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000849 virtual SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000850 LowerCall(CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000851 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000852
853 virtual SDValue
854 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000855 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000856 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000857 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000858 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000859
Evan Chengf8bad082012-04-10 01:51:00 +0000860 virtual bool isUsedByReturnOnly(SDNode *N, SDValue &Chain) const;
Evan Chengd4b08732010-11-30 23:55:39 +0000861
Evan Cheng0663f232011-03-21 01:19:09 +0000862 virtual bool mayBeEmittedAsTailCall(CallInst *CI) const;
863
Cameron Zwarich2ef0c692011-03-17 14:53:37 +0000864 virtual EVT
865 getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
866 ISD::NodeType ExtendKind) const;
Cameron Zwarichac106272011-03-16 22:20:18 +0000867
Kenneth Uildriks07119732009-11-07 02:11:54 +0000868 virtual bool
Eric Christopher0713a9d2011-06-08 23:55:35 +0000869 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
Bill Wendling318f03f2012-07-19 00:15:11 +0000870 bool isVarArg,
871 const SmallVectorImpl<ISD::OutputArg> &Outs,
872 LLVMContext &Context) const;
Kenneth Uildriks07119732009-11-07 02:11:54 +0000873
Eric Christopher9fe912d2009-08-18 22:50:32 +0000874 /// Utility function to emit string processing sse4.2 instructions
875 /// that return in xmm0.
Evan Chengb82b5512009-09-19 10:09:15 +0000876 /// This takes the instruction to expand, the associated machine basic
877 /// block, the number of args, and whether or not the second arg is
878 /// in memory or not.
Eric Christopher9fe912d2009-08-18 22:50:32 +0000879 MachineBasicBlock *EmitPCMP(MachineInstr *BInstr, MachineBasicBlock *BB,
Mon P Wangc576ee92010-04-04 03:10:48 +0000880 unsigned argNum, bool inMem) const;
Eric Christopher9fe912d2009-08-18 22:50:32 +0000881
Eric Christopherfa6657c2010-11-30 07:20:12 +0000882 /// Utility functions to emit monitor and mwait instructions. These
883 /// need to make sure that the arguments to the intrinsic are in the
884 /// correct registers.
Eric Christopher1a86e842010-11-30 08:10:28 +0000885 MachineBasicBlock *EmitMonitor(MachineInstr *MI,
886 MachineBasicBlock *BB) const;
Eric Christopherfa6657c2010-11-30 07:20:12 +0000887 MachineBasicBlock *EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const;
888
Michael Liao32376622012-09-20 03:06:15 +0000889 /// Utility function to emit atomic-load-arith operations (and, or, xor,
890 /// nand, max, min, umax, umin). It takes the corresponding instruction to
891 /// expand, the associated machine basic block, and the associated X86
892 /// opcodes for reg/reg.
893 MachineBasicBlock *EmitAtomicLoadArith(MachineInstr *MI,
894 MachineBasicBlock *MBB) const;
Dale Johannesen867d5492008-10-02 18:53:47 +0000895
Michael Liao32376622012-09-20 03:06:15 +0000896 /// Utility function to emit atomic-load-arith operations (and, or, xor,
897 /// nand, add, sub, swap) for 64-bit operands on 32-bit target.
898 MachineBasicBlock *EmitAtomicLoadArith6432(MachineInstr *MI,
899 MachineBasicBlock *MBB) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000900
Dan Gohman395a8982010-10-12 18:00:49 +0000901 // Utility function to emit the low-level va_arg code for X86-64.
902 MachineBasicBlock *EmitVAARG64WithCustomInserter(
903 MachineInstr *MI,
904 MachineBasicBlock *MBB) const;
905
Dan Gohman0700a562009-08-15 01:38:56 +0000906 /// Utility function to emit the xmm reg save portion of va_start.
907 MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter(
908 MachineInstr *BInstr,
909 MachineBasicBlock *BB) const;
910
Chris Lattnerd5f4fcc2009-09-02 05:57:00 +0000911 MachineBasicBlock *EmitLoweredSelect(MachineInstr *I,
Dan Gohman25c16532010-05-01 00:01:06 +0000912 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000913
Michael J. Spencerf509c6c2010-10-21 01:41:01 +0000914 MachineBasicBlock *EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000915 MachineBasicBlock *BB) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000916
Rafael Espindola94d32532011-08-30 19:47:04 +0000917 MachineBasicBlock *EmitLoweredSegAlloca(MachineInstr *MI,
918 MachineBasicBlock *BB,
919 bool Is64Bit) const;
920
Eric Christopherb0e1a452010-06-03 04:07:48 +0000921 MachineBasicBlock *EmitLoweredTLSCall(MachineInstr *MI,
922 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000923
Rafael Espindola5d882892010-11-27 20:43:02 +0000924 MachineBasicBlock *emitLoweredTLSAddr(MachineInstr *MI,
925 MachineBasicBlock *BB) const;
926
Michael Liao97bf3632012-10-15 22:39:43 +0000927 MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr *MI,
928 MachineBasicBlock *MBB) const;
929
930 MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr *MI,
931 MachineBasicBlock *MBB) const;
932
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000933 /// Emit nodes that will be selected as "test Op0,Op0", or something
Dan Gohmanff659b52009-03-07 01:58:32 +0000934 /// equivalent, for use with the given x86 condition code.
Evan Cheng6e45f1d2010-04-26 19:06:11 +0000935 SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000936
937 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
Dan Gohmanff659b52009-03-07 01:58:32 +0000938 /// equivalent, for use with the given x86 condition code.
Evan Cheng6e45f1d2010-04-26 19:06:11 +0000939 SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000940 SelectionDAG &DAG) const;
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000941
942 /// Convert a comparison if required by the subtarget.
943 SDValue ConvertCmpIfNecessary(SDValue Cmp, SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000944 };
Evan Cheng24422d42008-09-03 00:03:49 +0000945
946 namespace X86 {
Bob Wilson3e6fa462012-08-03 04:06:28 +0000947 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
948 const TargetLibraryInfo *libInfo);
Evan Cheng24422d42008-09-03 00:03:49 +0000949 }
Nadav Rotem23848f82012-11-02 23:27:16 +0000950
951 class X86VectorTargetTransformInfo : public VectorTargetTransformImpl {
952 public:
953 explicit X86VectorTargetTransformInfo(const TargetLowering *TL) :
954 VectorTargetTransformImpl(TL) {}
955
Nadav Rotemc2345cb2012-11-03 00:39:56 +0000956 virtual unsigned getArithmeticInstrCost(unsigned Opcode, Type *Ty) const;
957
Nadav Rotem23848f82012-11-02 23:27:16 +0000958 virtual unsigned getVectorInstrCost(unsigned Opcode, Type *Val,
Nadav Rotemc2345cb2012-11-03 00:39:56 +0000959 unsigned Index) const;
Nadav Rotem23848f82012-11-02 23:27:16 +0000960
Nadav Rotemc378a802012-11-05 23:48:20 +0000961 unsigned getCmpSelInstrCost(unsigned Opcode, Type *ValTy,
962 Type *CondTy) const;
963 };
Chris Lattner76ac0682005-11-15 00:40:23 +0000964}
965
Chris Lattner76ac0682005-11-15 00:40:23 +0000966#endif // X86ISELLOWERING_H