blob: 4ce181f3f5d48031c5c47e3708251694cd70a510 [file] [log] [blame]
Valery Pykhtin355103f2016-09-23 09:08:07 +00001//===-- VOP2Instructions.td - Vector Instruction Defintions ---------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Valery Pykhtin355103f2016-09-23 09:08:07 +00006//
7//===----------------------------------------------------------------------===//
8
9//===----------------------------------------------------------------------===//
10// VOP2 Classes
11//===----------------------------------------------------------------------===//
12
13class VOP2e <bits<6> op, VOPProfile P> : Enc32 {
14 bits<8> vdst;
15 bits<9> src0;
16 bits<8> src1;
17
18 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
19 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
20 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
21 let Inst{30-25} = op;
22 let Inst{31} = 0x0; //encoding
23}
24
25class VOP2_MADKe <bits<6> op, VOPProfile P> : Enc64 {
26 bits<8> vdst;
27 bits<9> src0;
28 bits<8> src1;
29 bits<32> imm;
30
31 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
32 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
33 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
34 let Inst{30-25} = op;
35 let Inst{31} = 0x0; // encoding
36 let Inst{63-32} = imm;
37}
38
Sam Koltona568e3d2016-12-22 12:57:41 +000039class VOP2_SDWAe <bits<6> op, VOPProfile P> : VOP_SDWAe <P> {
40 bits<8> vdst;
41 bits<8> src1;
Matt Arsenaultb4493e92017-02-10 02:42:31 +000042
Sam Koltona568e3d2016-12-22 12:57:41 +000043 let Inst{8-0} = 0xf9; // sdwa
44 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
45 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
46 let Inst{30-25} = op;
47 let Inst{31} = 0x0; // encoding
48}
49
Sam Koltonf7659d712017-05-23 10:08:55 +000050class VOP2_SDWA9Ae <bits<6> op, VOPProfile P> : VOP_SDWA9Ae <P> {
51 bits<8> vdst;
52 bits<9> src1;
53
54 let Inst{8-0} = 0xf9; // sdwa
55 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
56 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
57 let Inst{30-25} = op;
58 let Inst{31} = 0x0; // encoding
59 let Inst{63} = !if(P.HasSrc1, src1{8}, 0); // src1_sgpr
60}
61
Valery Pykhtin355103f2016-09-23 09:08:07 +000062class VOP2_Pseudo <string opName, VOPProfile P, list<dag> pattern=[], string suffix = "_e32"> :
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000063 VOP_Pseudo <opName, suffix, P, P.Outs32, P.Ins32, "", pattern> {
Valery Pykhtin355103f2016-09-23 09:08:07 +000064
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000065 let AsmOperands = P.Asm32;
Valery Pykhtin355103f2016-09-23 09:08:07 +000066
67 let Size = 4;
68 let mayLoad = 0;
69 let mayStore = 0;
70 let hasSideEffects = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +000071
72 let VOP2 = 1;
73 let VALU = 1;
74 let Uses = [EXEC];
75
76 let AsmVariantName = AMDGPUAsmVariants.Default;
Valery Pykhtin355103f2016-09-23 09:08:07 +000077}
78
79class VOP2_Real <VOP2_Pseudo ps, int EncodingFamily> :
80 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>,
81 SIMCInstr <ps.PseudoInstr, EncodingFamily> {
82
83 let isPseudo = 0;
84 let isCodeGenOnly = 0;
85
Sam Koltona6792a32016-12-22 11:30:48 +000086 let Constraints = ps.Constraints;
87 let DisableEncoding = ps.DisableEncoding;
88
Valery Pykhtin355103f2016-09-23 09:08:07 +000089 // copy relevant pseudo op flags
90 let SubtargetPredicate = ps.SubtargetPredicate;
91 let AsmMatchConverter = ps.AsmMatchConverter;
92 let AsmVariantName = ps.AsmVariantName;
93 let Constraints = ps.Constraints;
94 let DisableEncoding = ps.DisableEncoding;
95 let TSFlags = ps.TSFlags;
Dmitry Preobrazhensky03880f82017-03-03 14:31:06 +000096 let UseNamedOperandTable = ps.UseNamedOperandTable;
97 let Uses = ps.Uses;
Stanislav Mekhanoshinf6300472018-01-15 17:55:35 +000098 let Defs = ps.Defs;
Valery Pykhtin355103f2016-09-23 09:08:07 +000099}
100
Sam Koltona568e3d2016-12-22 12:57:41 +0000101class VOP2_SDWA_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> :
102 VOP_SDWA_Pseudo <OpName, P, pattern> {
103 let AsmMatchConverter = "cvtSdwaVOP2";
104}
105
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000106class VOP2_DPP_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> :
107 VOP_DPP_Pseudo <OpName, P, pattern> {
108}
109
110
Valery Pykhtin355103f2016-09-23 09:08:07 +0000111class getVOP2Pat64 <SDPatternOperator node, VOPProfile P> : LetDummies {
112 list<dag> ret = !if(P.HasModifiers,
113 [(set P.DstVT:$vdst,
Sam Kolton4685b70a2017-07-18 14:23:26 +0000114 (node (P.Src0VT
115 !if(P.HasOMod,
116 (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
117 (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp))),
Valery Pykhtin355103f2016-09-23 09:08:07 +0000118 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
119 [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1))]);
120}
121
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000122multiclass VOP2Inst_e32<string opName,
123 VOPProfile P,
124 SDPatternOperator node = null_frag,
125 string revOp = opName,
126 bit GFX9Renamed = 0> {
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000127 let renamedInGFX9 = GFX9Renamed in {
Alexander Timofeev36617f012018-09-21 10:31:22 +0000128 def _e32 : VOP2_Pseudo <opName, P, VOPPatOrNull<node,P>.ret>,
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000129 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000130 } // End renamedInGFX9 = GFX9Renamed
131}
Sam Koltona568e3d2016-12-22 12:57:41 +0000132
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000133multiclass VOP2Inst_e64<string opName,
134 VOPProfile P,
135 SDPatternOperator node = null_frag,
136 string revOp = opName,
137 bit GFX9Renamed = 0> {
138 let renamedInGFX9 = GFX9Renamed in {
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000139 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
140 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000141 } // End renamedInGFX9 = GFX9Renamed
Valery Pykhtin355103f2016-09-23 09:08:07 +0000142}
143
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000144multiclass VOP2Inst_sdwa<string opName,
145 VOPProfile P,
146 SDPatternOperator node = null_frag,
147 string revOp = opName,
148 bit GFX9Renamed = 0> {
149 let renamedInGFX9 = GFX9Renamed in {
150 def _sdwa : VOP2_SDWA_Pseudo <opName, P>;
151 } // End renamedInGFX9 = GFX9Renamed
152}
153
154multiclass VOP2Inst<string opName,
155 VOPProfile P,
156 SDPatternOperator node = null_frag,
157 string revOp = opName,
158 bit GFX9Renamed = 0> :
159 VOP2Inst_e32<opName, P, node, revOp, GFX9Renamed>,
160 VOP2Inst_e64<opName, P, node, revOp, GFX9Renamed>,
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000161 VOP2Inst_sdwa<opName, P, node, revOp, GFX9Renamed> {
162 let renamedInGFX9 = GFX9Renamed in {
163 foreach _ = BoolToList<P.HasExtDPP>.ret in
164 def _dpp : VOP2_DPP_Pseudo <opName, P>;
165 }
166}
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000167
Valery Pykhtin355103f2016-09-23 09:08:07 +0000168multiclass VOP2bInst <string opName,
169 VOPProfile P,
170 SDPatternOperator node = null_frag,
171 string revOp = opName,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000172 bit GFX9Renamed = 0,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000173 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000174 let renamedInGFX9 = GFX9Renamed in {
175 let SchedRW = [Write32Bit, WriteSALU] in {
176 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]), Defs = [VCC] in {
Alexander Timofeev36617f012018-09-21 10:31:22 +0000177 def _e32 : VOP2_Pseudo <opName, P, VOPPatOrNull<node,P>.ret>,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000178 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000179
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000180 def _sdwa : VOP2_SDWA_Pseudo <opName, P> {
181 let AsmMatchConverter = "cvtSdwaVOP2b";
182 }
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000183 foreach _ = BoolToList<P.HasExtDPP>.ret in
184 def _dpp : VOP2_DPP_Pseudo <opName, P>;
Sam Koltonf7659d712017-05-23 10:08:55 +0000185 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000186
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000187 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
188 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
189 }
Valery Pykhtin355103f2016-09-23 09:08:07 +0000190 }
191}
192
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000193class VOP2bInstAlias <VOP2_Pseudo ps, Instruction inst,
194 string OpName, string opnd> :
195 InstAlias <OpName#" "#!subst("vcc", opnd, ps.Pfl.Asm32),
196 (inst ps.Pfl.DstRC:$vdst, ps.Pfl.Src0RC32:$src0,
197 ps.Pfl.Src1RC32:$src1)>,
198 PredicateControl {
199}
200
201multiclass VOP2bInstAliases<VOP2_Pseudo ps, VOP2_Real inst, string OpName> {
Stanislav Mekhanoshin8bcc9bb2019-06-13 19:18:29 +0000202 let WaveSizePredicate = isWave32 in {
203 def : VOP2bInstAlias<ps, inst, OpName, "vcc_lo">;
204 }
205 let WaveSizePredicate = isWave64 in {
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000206 def : VOP2bInstAlias<ps, inst, OpName, "vcc">;
Stanislav Mekhanoshin8bcc9bb2019-06-13 19:18:29 +0000207 }
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000208}
209
Valery Pykhtin355103f2016-09-23 09:08:07 +0000210multiclass VOP2eInst <string opName,
211 VOPProfile P,
212 SDPatternOperator node = null_frag,
213 string revOp = opName,
214 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
215
216 let SchedRW = [Write32Bit] in {
217 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]) in {
218 def _e32 : VOP2_Pseudo <opName, P>,
219 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000220
221 def _sdwa : VOP2_SDWA_Pseudo <opName, P> {
222 let AsmMatchConverter = "cvtSdwaVOP2b";
223 }
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000224
225 foreach _ = BoolToList<P.HasExtDPP>.ret in
226 def _dpp : VOP2_DPP_Pseudo <opName, P>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000227 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000228
Valery Pykhtin355103f2016-09-23 09:08:07 +0000229 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
230 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
231 }
232}
233
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000234class VOP2eInstAlias <VOP2_Pseudo ps, Instruction inst, string opnd> :
235 InstAlias <ps.OpName#" "#ps.Pfl.Asm32#", "#opnd,
236 (inst ps.Pfl.DstRC:$vdst, ps.Pfl.Src0RC32:$src0,
237 ps.Pfl.Src1RC32:$src1)>,
238 PredicateControl {
239}
240
241multiclass VOP2eInstAliases<VOP2_Pseudo ps, VOP2_Real inst> {
Stanislav Mekhanoshin8bcc9bb2019-06-13 19:18:29 +0000242 let WaveSizePredicate = isWave32 in {
243 def : VOP2eInstAlias<ps, inst, "vcc_lo">;
244 }
245 let WaveSizePredicate = isWave64 in {
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000246 def : VOP2eInstAlias<ps, inst, "vcc">;
Stanislav Mekhanoshin8bcc9bb2019-06-13 19:18:29 +0000247 }
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000248}
249
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000250class VOP_MADAK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000251 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
252 field dag Ins32 = (ins VCSrc_f32:$src0, VGPR_32:$src1, ImmOpType:$imm);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000253 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000254
255 // Hack to stop printing _e64
256 let DstRC = RegisterOperand<VGPR_32>;
257 field string Asm32 = " $vdst, $src0, $src1, $imm";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000258}
259
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000260def VOP_MADAK_F16 : VOP_MADAK <f16>;
261def VOP_MADAK_F32 : VOP_MADAK <f32>;
262
263class VOP_MADMK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000264 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
265 field dag Ins32 = (ins VCSrc_f32:$src0, ImmOpType:$imm, VGPR_32:$src1);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000266 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000267
268 // Hack to stop printing _e64
269 let DstRC = RegisterOperand<VGPR_32>;
270 field string Asm32 = " $vdst, $src0, $imm, $src1";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000271}
272
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000273def VOP_MADMK_F16 : VOP_MADMK <f16>;
274def VOP_MADMK_F32 : VOP_MADMK <f32>;
275
Matt Arsenault678e1112017-04-10 17:58:06 +0000276// FIXME: Remove src2_modifiers. It isn't used, so is wasting memory
277// and processing time but it makes it easier to convert to mad.
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000278class VOP_MAC <ValueType vt0, ValueType vt1=vt0> : VOPProfile <[vt0, vt1, vt1, vt0]> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000279 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2);
280 let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3,
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000281 0, HasModifiers, HasModifiers, HasOMod,
282 Src0Mod, Src1Mod, Src2Mod>.ret;
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000283 let InsDPP = (ins Src0ModDPP:$src0_modifiers, Src0DPP:$src0,
Sam Kolton9772eb32017-01-11 11:46:30 +0000284 Src1ModDPP:$src1_modifiers, Src1DPP:$src1,
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000285 VGPR_32:$src2, // stub argument
Valery Pykhtin355103f2016-09-23 09:08:07 +0000286 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
287 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +0000288 let InsDPP16 = !con(InsDPP, (ins FI:$fi));
289
290 let InsDPP8 = (ins Src0ModDPP:$src0_modifiers, Src0DPP:$src0,
291 Src1ModDPP:$src1_modifiers, Src1DPP:$src1,
292 VGPR_32:$src2, // stub argument
293 dpp8:$dpp8, FI:$fi);
Sam Kolton549c89d2017-06-21 08:53:38 +0000294
Sam Kolton9772eb32017-01-11 11:46:30 +0000295 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
296 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000297 VGPR_32:$src2, // stub argument
Sam Kolton549c89d2017-06-21 08:53:38 +0000298 clampmod:$clamp, omod:$omod,
299 dst_sel:$dst_sel, dst_unused:$dst_unused,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000300 src0_sel:$src0_sel, src1_sel:$src1_sel);
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000301 let Asm32 = getAsm32<1, 2, vt0>.ret;
302 let Asm64 = getAsm64<1, 2, 0, HasModifiers, HasOMod, vt0>.ret;
303 let AsmDPP = getAsmDPP<1, 2, HasModifiers, vt0>.ret;
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +0000304 let AsmDPP16 = getAsmDPP16<1, 2, HasModifiers, vt0>.ret;
305 let AsmDPP8 = getAsmDPP8<1, 2, 0, vt0>.ret;
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000306 let AsmSDWA = getAsmSDWA<1, 2, vt0>.ret;
307 let AsmSDWA9 = getAsmSDWA9<1, 1, 2, vt0>.ret;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000308 let HasSrc2 = 0;
309 let HasSrc2Mods = 0;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000310
Sam Koltona3ec5c12016-10-07 14:46:06 +0000311 let HasExt = 1;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000312 let HasExtDPP = 1;
313 let HasExtSDWA = 1;
314 let HasExtSDWA9 = 0;
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000315 let TieRegDPP = "$src2";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000316}
317
Konstantin Zhuravlyov7d424aa2018-09-27 19:24:05 +0000318def VOP_MAC_F16 : VOP_MAC <f16>;
319def VOP_MAC_F32 : VOP_MAC <f32>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000320
Stanislav Mekhanoshinc43e67b2019-06-14 00:33:31 +0000321class VOP_DOT_ACC<ValueType vt0, ValueType vt1> : VOP_MAC<vt0, vt1> {
322 let HasClamp = 0;
323 let HasExtSDWA = 0;
324 let HasModifiers = 1;
325 let HasOpSel = 0;
326 let IsPacked = 0;
327}
328
329def VOP_DOT_ACC_F32_V2F16 : VOP_DOT_ACC<f32, v2f16> {
330 let Src0ModDPP = FPVRegInputMods;
331 let Src1ModDPP = FPVRegInputMods;
332}
333def VOP_DOT_ACC_I32_I32 : VOP_DOT_ACC<i32, i32>;
334
Valery Pykhtin355103f2016-09-23 09:08:07 +0000335// Write out to vcc or arbitrary SGPR.
Tim Renoufcfdfba92019-03-18 19:35:44 +0000336def VOP2b_I32_I1_I32_I32 : VOPProfile<[i32, i32, i32, untyped], 0, /*EnableClamp=*/1> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000337 let Asm32 = "$vdst, vcc, $src0, $src1";
Tim Renoufcfdfba92019-03-18 19:35:44 +0000338 let Asm64 = "$vdst, $sdst, $src0, $src1$clamp";
Sam Koltone66365e2016-12-27 10:06:42 +0000339 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltonf7659d712017-05-23 10:08:55 +0000340 let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltone66365e2016-12-27 10:06:42 +0000341 let AsmDPP = "$vdst, vcc, $src0, $src1 $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +0000342 let AsmDPP8 = "$vdst, vcc, $src0, $src1 $dpp8$fi";
343 let AsmDPP16 = AsmDPP#"$fi";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000344 let Outs32 = (outs DstRC:$vdst);
345 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
346}
347
348// Write out to vcc or arbitrary SGPR and read in from vcc or
349// arbitrary SGPR.
Tim Renoufcfdfba92019-03-18 19:35:44 +0000350def VOP2b_I32_I1_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1], 0, /*EnableClamp=*/1> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000351 let Asm32 = "$vdst, vcc, $src0, $src1, vcc";
Tim Renoufcfdfba92019-03-18 19:35:44 +0000352 let Asm64 = "$vdst, $sdst, $src0, $src1, $src2$clamp";
Sam Koltone66365e2016-12-27 10:06:42 +0000353 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltonf7659d712017-05-23 10:08:55 +0000354 let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltone66365e2016-12-27 10:06:42 +0000355 let AsmDPP = "$vdst, vcc, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +0000356 let AsmDPP8 = "$vdst, vcc, $src0, $src1, vcc $dpp8$fi";
357 let AsmDPP16 = AsmDPP#"$fi";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000358 let Outs32 = (outs DstRC:$vdst);
359 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
360
361 // Suppress src2 implied by type since the 32-bit encoding uses an
362 // implicit VCC use.
363 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
Sam Koltone66365e2016-12-27 10:06:42 +0000364
Sam Koltonf7659d712017-05-23 10:08:55 +0000365 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
366 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000367 clampmod:$clamp,
Sam Kolton549c89d2017-06-21 08:53:38 +0000368 dst_sel:$dst_sel, dst_unused:$dst_unused,
Sam Koltone66365e2016-12-27 10:06:42 +0000369 src0_sel:$src0_sel, src1_sel:$src1_sel);
370
Connor Abbott79f3ade2017-08-07 19:10:56 +0000371 let InsDPP = (ins DstRCDPP:$old,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000372 Src0DPP:$src0,
373 Src1DPP:$src1,
Sam Koltone66365e2016-12-27 10:06:42 +0000374 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
375 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +0000376 let InsDPP16 = !con(InsDPP, (ins FI:$fi));
377
Sam Koltone66365e2016-12-27 10:06:42 +0000378 let HasExt = 1;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000379 let HasExtDPP = 1;
380 let HasExtSDWA = 1;
381 let HasExtSDWA9 = 1;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000382}
383
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000384// Read in from vcc or arbitrary SGPR.
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000385def VOP2e_I32_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1], /*EnableF32SrcMods=*/1> {
Stanislav Mekhanoshin4f331cb2019-04-26 23:16:16 +0000386 let Asm32 = "$vdst, $src0, $src1";
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000387 let Asm64 = "$vdst, $src0_modifiers, $src1_modifiers, $src2";
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000388 let AsmSDWA = "$vdst, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
389 let AsmSDWA9 = "$vdst, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
390 let AsmDPP = "$vdst, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +0000391 let AsmDPP8 = "$vdst, $src0, $src1, vcc $dpp8$fi";
392 let AsmDPP16 = AsmDPP#"$fi";
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000393
Valery Pykhtin355103f2016-09-23 09:08:07 +0000394 let Outs32 = (outs DstRC:$vdst);
395 let Outs64 = (outs DstRC:$vdst);
396
397 // Suppress src2 implied by type since the 32-bit encoding uses an
398 // implicit VCC use.
399 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000400
401 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
402 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
403 clampmod:$clamp,
404 dst_sel:$dst_sel, dst_unused:$dst_unused,
405 src0_sel:$src0_sel, src1_sel:$src1_sel);
406
407 let InsDPP = (ins DstRCDPP:$old,
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000408 Src0ModDPP:$src0_modifiers, Src0DPP:$src0,
409 Src1ModDPP:$src1_modifiers, Src1DPP:$src1,
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000410 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
411 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +0000412 let InsDPP16 = !con(InsDPP, (ins FI:$fi));
413
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000414 let HasExt = 1;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000415 let HasExtDPP = 1;
416 let HasExtSDWA = 1;
417 let HasExtSDWA9 = 1;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000418}
419
420def VOP_READLANE : VOPProfile<[i32, i32, i32]> {
421 let Outs32 = (outs SReg_32:$vdst);
422 let Outs64 = Outs32;
Dmitry Preobrazhensky6023d592019-03-04 12:48:32 +0000423 let Ins32 = (ins VRegOrLds_32:$src0, SCSrc_b32:$src1);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000424 let Ins64 = Ins32;
425 let Asm32 = " $vdst, $src0, $src1";
426 let Asm64 = Asm32;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000427
Sam Koltonca5a30e2017-06-22 12:42:14 +0000428 let HasExt = 0;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000429 let HasExtDPP = 0;
430 let HasExtSDWA = 0;
431 let HasExtSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000432}
433
Tim Renouf2a99fa22018-02-28 19:10:32 +0000434def VOP_WRITELANE : VOPProfile<[i32, i32, i32, i32]> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000435 let Outs32 = (outs VGPR_32:$vdst);
436 let Outs64 = Outs32;
Tim Renouf2a99fa22018-02-28 19:10:32 +0000437 let Ins32 = (ins SCSrc_b32:$src0, SCSrc_b32:$src1, VGPR_32:$vdst_in);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000438 let Ins64 = Ins32;
439 let Asm32 = " $vdst, $src0, $src1";
440 let Asm64 = Asm32;
Tim Renouf2a99fa22018-02-28 19:10:32 +0000441 let HasSrc2 = 0;
442 let HasSrc2Mods = 0;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000443
444 let HasExt = 0;
445 let HasExtDPP = 0;
446 let HasExtSDWA = 0;
447 let HasExtSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000448}
449
450//===----------------------------------------------------------------------===//
451// VOP2 Instructions
452//===----------------------------------------------------------------------===//
453
Valery Pykhtin355103f2016-09-23 09:08:07 +0000454defm V_CNDMASK_B32 : VOP2eInst <"v_cndmask_b32", VOP2e_I32_I32_I32_I1>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000455def V_MADMK_F32 : VOP2_Pseudo <"v_madmk_f32", VOP_MADMK_F32, []>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000456
457let isCommutable = 1 in {
458defm V_ADD_F32 : VOP2Inst <"v_add_f32", VOP_F32_F32_F32, fadd>;
459defm V_SUB_F32 : VOP2Inst <"v_sub_f32", VOP_F32_F32_F32, fsub>;
460defm V_SUBREV_F32 : VOP2Inst <"v_subrev_f32", VOP_F32_F32_F32, null_frag, "v_sub_f32">;
461defm V_MUL_LEGACY_F32 : VOP2Inst <"v_mul_legacy_f32", VOP_F32_F32_F32, AMDGPUfmul_legacy>;
462defm V_MUL_F32 : VOP2Inst <"v_mul_f32", VOP_F32_F32_F32, fmul>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000463defm V_MUL_I32_I24 : VOP2Inst <"v_mul_i32_i24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmul_i24>;
464defm V_MUL_HI_I32_I24 : VOP2Inst <"v_mul_hi_i32_i24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmulhi_i24>;
465defm V_MUL_U32_U24 : VOP2Inst <"v_mul_u32_u24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmul_u24>;
466defm V_MUL_HI_U32_U24 : VOP2Inst <"v_mul_hi_u32_u24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmulhi_u24>;
Matt Arsenault687ec752018-10-22 16:27:27 +0000467defm V_MIN_F32 : VOP2Inst <"v_min_f32", VOP_F32_F32_F32, fminnum_like>;
468defm V_MAX_F32 : VOP2Inst <"v_max_f32", VOP_F32_F32_F32, fmaxnum_like>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000469defm V_MIN_I32 : VOP2Inst <"v_min_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, smin>;
470defm V_MAX_I32 : VOP2Inst <"v_max_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, smax>;
471defm V_MIN_U32 : VOP2Inst <"v_min_u32", VOP_PAT_GEN<VOP_I32_I32_I32>, umin>;
472defm V_MAX_U32 : VOP2Inst <"v_max_u32", VOP_PAT_GEN<VOP_I32_I32_I32>, umax>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000473defm V_LSHRREV_B32 : VOP2Inst <"v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32">;
474defm V_ASHRREV_I32 : VOP2Inst <"v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32">;
475defm V_LSHLREV_B32 : VOP2Inst <"v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32">;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000476defm V_AND_B32 : VOP2Inst <"v_and_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, and>;
477defm V_OR_B32 : VOP2Inst <"v_or_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, or>;
478defm V_XOR_B32 : VOP2Inst <"v_xor_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, xor>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000479
480let Constraints = "$vdst = $src2", DisableEncoding="$src2",
481 isConvertibleToThreeAddress = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000482defm V_MAC_F32 : VOP2Inst <"v_mac_f32", VOP_MAC_F32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000483}
484
Alexander Timofeev36617f012018-09-21 10:31:22 +0000485def V_MADAK_F32 : VOP2_Pseudo <"v_madak_f32", VOP_MADAK_F32, []>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000486
487// No patterns so that the scalar instructions are always selected.
488// The scalar versions will be replaced with vector when needed later.
489
490// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
491// but the VI instructions behave the same as the SI versions.
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000492defm V_ADD_I32 : VOP2bInst <"v_add_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_add_i32", 1>;
493defm V_SUB_I32 : VOP2bInst <"v_sub_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>;
494defm V_SUBREV_I32 : VOP2bInst <"v_subrev_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>;
495defm V_ADDC_U32 : VOP2bInst <"v_addc_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_addc_u32", 1>;
496defm V_SUBB_U32 : VOP2bInst <"v_subb_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>;
497defm V_SUBBREV_U32 : VOP2bInst <"v_subbrev_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000498
499
500let SubtargetPredicate = HasAddNoCarryInsts in {
Tim Renoufcfdfba92019-03-18 19:35:44 +0000501defm V_ADD_U32 : VOP2Inst <"v_add_u32", VOP_I32_I32_I32_ARITH, null_frag, "v_add_u32", 1>;
502defm V_SUB_U32 : VOP2Inst <"v_sub_u32", VOP_I32_I32_I32_ARITH, null_frag, "v_sub_u32", 1>;
503defm V_SUBREV_U32 : VOP2Inst <"v_subrev_u32", VOP_I32_I32_I32_ARITH, null_frag, "v_sub_u32", 1>;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000504}
505
Valery Pykhtin355103f2016-09-23 09:08:07 +0000506} // End isCommutable = 1
507
508// These are special and do not read the exec mask.
509let isConvergent = 1, Uses = []<Register> in {
510def V_READLANE_B32 : VOP2_Pseudo<"v_readlane_b32", VOP_READLANE,
Alexander Timofeev36617f012018-09-21 10:31:22 +0000511 [(set i32:$vdst, (int_amdgcn_readlane i32:$src0, i32:$src1))]>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000512
Tim Renouf2a99fa22018-02-28 19:10:32 +0000513let Constraints = "$vdst = $vdst_in", DisableEncoding="$vdst_in" in {
514def V_WRITELANE_B32 : VOP2_Pseudo<"v_writelane_b32", VOP_WRITELANE,
Alexander Timofeev36617f012018-09-21 10:31:22 +0000515 [(set i32:$vdst, (int_amdgcn_writelane i32:$src0, i32:$src1, i32:$vdst_in))]>;
Tim Renouf2a99fa22018-02-28 19:10:32 +0000516} // End $vdst = $vdst_in, DisableEncoding $vdst_in
Valery Pykhtin355103f2016-09-23 09:08:07 +0000517} // End isConvergent = 1
518
Sam Koltonca5a30e2017-06-22 12:42:14 +0000519defm V_BFM_B32 : VOP2Inst <"v_bfm_b32", VOP_NO_EXT<VOP_I32_I32_I32>>;
520defm V_BCNT_U32_B32 : VOP2Inst <"v_bcnt_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>>;
521defm V_MBCNT_LO_U32_B32 : VOP2Inst <"v_mbcnt_lo_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_lo>;
522defm V_MBCNT_HI_U32_B32 : VOP2Inst <"v_mbcnt_hi_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_hi>;
523defm V_LDEXP_F32 : VOP2Inst <"v_ldexp_f32", VOP_NO_EXT<VOP_F32_F32_I32>, AMDGPUldexp>;
524defm V_CVT_PKACCUM_U8_F32 : VOP2Inst <"v_cvt_pkaccum_u8_f32", VOP_NO_EXT<VOP_I32_F32_I32>>; // TODO: set "Uses = dst"
Matt Arsenault709374d2018-08-01 20:13:58 +0000525defm V_CVT_PKNORM_I16_F32 : VOP2Inst <"v_cvt_pknorm_i16_f32", VOP_NO_EXT<VOP_V2I16_F32_F32>, AMDGPUpknorm_i16_f32>;
526defm V_CVT_PKNORM_U16_F32 : VOP2Inst <"v_cvt_pknorm_u16_f32", VOP_NO_EXT<VOP_V2I16_F32_F32>, AMDGPUpknorm_u16_f32>;
527defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <"v_cvt_pkrtz_f16_f32", VOP_NO_EXT<VOP_V2F16_F32_F32>, AMDGPUpkrtz_f16_f32>;
528defm V_CVT_PK_U16_U32 : VOP2Inst <"v_cvt_pk_u16_u32", VOP_NO_EXT<VOP_V2I16_I32_I32>, AMDGPUpk_u16_u32>;
529defm V_CVT_PK_I16_I32 : VOP2Inst <"v_cvt_pk_i16_i32", VOP_NO_EXT<VOP_V2I16_I32_I32>, AMDGPUpk_i16_i32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000530
Valery Pykhtin355103f2016-09-23 09:08:07 +0000531
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000532let SubtargetPredicate = isGFX6GFX7 in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000533defm V_MIN_LEGACY_F32 : VOP2Inst <"v_min_legacy_f32", VOP_F32_F32_F32, AMDGPUfmin_legacy>;
534defm V_MAX_LEGACY_F32 : VOP2Inst <"v_max_legacy_f32", VOP_F32_F32_F32, AMDGPUfmax_legacy>;
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000535} // End SubtargetPredicate = isGFX6GFX7
Valery Pykhtin355103f2016-09-23 09:08:07 +0000536
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000537let SubtargetPredicate = isGFX6GFX7GFX10 in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000538let isCommutable = 1 in {
539defm V_MAC_LEGACY_F32 : VOP2Inst <"v_mac_legacy_f32", VOP_F32_F32_F32>;
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000540defm V_LSHR_B32 : VOP2Inst <"v_lshr_b32", VOP_I32_I32_I32>;
541defm V_ASHR_I32 : VOP2Inst <"v_ashr_i32", VOP_I32_I32_I32>;
542defm V_LSHL_B32 : VOP2Inst <"v_lshl_b32", VOP_I32_I32_I32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000543} // End isCommutable = 1
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000544} // End SubtargetPredicate = isGFX6GFX7GFX10
Alexander Timofeev36617f012018-09-21 10:31:22 +0000545
546class DivergentBinOp<SDPatternOperator Op, VOP_Pseudo Inst> :
547 GCNPat<
548 (getDivergentFrag<Op>.ret Inst.Pfl.Src0VT:$src0, Inst.Pfl.Src1VT:$src1),
549 !if(!cast<Commutable_REV>(Inst).IsOrig,
550 (Inst $src0, $src1),
551 (Inst $src1, $src0)
552 )
553 >;
554
Tim Renoufcfdfba92019-03-18 19:35:44 +0000555class DivergentClampingBinOp<SDPatternOperator Op, VOP_Pseudo Inst> :
556 GCNPat<
557 (getDivergentFrag<Op>.ret Inst.Pfl.Src0VT:$src0, Inst.Pfl.Src1VT:$src1),
558 !if(!cast<Commutable_REV>(Inst).IsOrig,
559 (Inst $src0, $src1, 0),
560 (Inst $src1, $src0, 0)
561 )
562 >;
563
Matt Arsenault344d68d2019-05-03 15:08:36 +0000564def : DivergentBinOp<srl, V_LSHRREV_B32_e64>;
565def : DivergentBinOp<sra, V_ASHRREV_I32_e64>;
566def : DivergentBinOp<shl, V_LSHLREV_B32_e64>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000567
568let SubtargetPredicate = HasAddNoCarryInsts in {
Matt Arsenault01434f92019-05-08 22:09:57 +0000569 def : DivergentClampingBinOp<add, V_ADD_U32_e64>;
Matt Arsenault657ef482019-05-03 15:37:07 +0000570 def : DivergentClampingBinOp<sub, V_SUB_U32_e64>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000571}
572
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000573let SubtargetPredicate = isGFX6GFX7GFX8GFX9, Predicates = [isGFX6GFX7GFX8GFX9] in {
Matt Arsenault01434f92019-05-08 22:09:57 +0000574def : DivergentClampingBinOp<add, V_ADD_I32_e64>;
Matt Arsenault657ef482019-05-03 15:37:07 +0000575def : DivergentClampingBinOp<sub, V_SUB_I32_e64>;
Changpeng Fang73b72722019-05-08 19:46:04 +0000576}
Alexander Timofeev36617f012018-09-21 10:31:22 +0000577
Alexander Timofeev36617f012018-09-21 10:31:22 +0000578def : DivergentBinOp<adde, V_ADDC_U32_e32>;
579def : DivergentBinOp<sube, V_SUBB_U32_e32>;
580
581class divergent_i64_BinOp <SDPatternOperator Op, Instruction Inst> :
582 GCNPat<
583 (getDivergentFrag<Op>.ret i64:$src0, i64:$src1),
584 (REG_SEQUENCE VReg_64,
585 (Inst
586 (i32 (EXTRACT_SUBREG $src0, sub0)),
587 (i32 (EXTRACT_SUBREG $src1, sub0))
588 ), sub0,
589 (Inst
590 (i32 (EXTRACT_SUBREG $src0, sub1)),
591 (i32 (EXTRACT_SUBREG $src1, sub1))
592 ), sub1
593 )
594 >;
595
596def : divergent_i64_BinOp <and, V_AND_B32_e32>;
597def : divergent_i64_BinOp <or, V_OR_B32_e32>;
598def : divergent_i64_BinOp <xor, V_XOR_B32_e32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000599
Sam Koltonf7659d712017-05-23 10:08:55 +0000600let SubtargetPredicate = Has16BitInsts in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000601
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000602let FPDPRounding = 1 in {
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000603def V_MADMK_F16 : VOP2_Pseudo <"v_madmk_f16", VOP_MADMK_F16, [], "">;
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000604defm V_LDEXP_F16 : VOP2Inst <"v_ldexp_f16", VOP_F16_F16_I32, AMDGPUldexp>;
605} // End FPDPRounding = 1
606
Valery Pykhtin355103f2016-09-23 09:08:07 +0000607defm V_LSHLREV_B16 : VOP2Inst <"v_lshlrev_b16", VOP_I16_I16_I16>;
608defm V_LSHRREV_B16 : VOP2Inst <"v_lshrrev_b16", VOP_I16_I16_I16>;
Matt Arsenault55e7d652016-12-16 17:40:11 +0000609defm V_ASHRREV_I16 : VOP2Inst <"v_ashrrev_i16", VOP_I16_I16_I16>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000610
611let isCommutable = 1 in {
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000612let FPDPRounding = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000613defm V_ADD_F16 : VOP2Inst <"v_add_f16", VOP_F16_F16_F16, fadd>;
614defm V_SUB_F16 : VOP2Inst <"v_sub_f16", VOP_F16_F16_F16, fsub>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000615defm V_SUBREV_F16 : VOP2Inst <"v_subrev_f16", VOP_F16_F16_F16, null_frag, "v_sub_f16">;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000616defm V_MUL_F16 : VOP2Inst <"v_mul_f16", VOP_F16_F16_F16, fmul>;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000617def V_MADAK_F16 : VOP2_Pseudo <"v_madak_f16", VOP_MADAK_F16, [], "">;
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000618} // End FPDPRounding = 1
Valery Pykhtin355103f2016-09-23 09:08:07 +0000619defm V_ADD_U16 : VOP2Inst <"v_add_u16", VOP_I16_I16_I16>;
620defm V_SUB_U16 : VOP2Inst <"v_sub_u16" , VOP_I16_I16_I16>;
Matt Arsenault6c06a6f2016-12-08 19:52:38 +0000621defm V_SUBREV_U16 : VOP2Inst <"v_subrev_u16", VOP_I16_I16_I16, null_frag, "v_sub_u16">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000622defm V_MUL_LO_U16 : VOP2Inst <"v_mul_lo_u16", VOP_I16_I16_I16>;
Matt Arsenault687ec752018-10-22 16:27:27 +0000623defm V_MAX_F16 : VOP2Inst <"v_max_f16", VOP_F16_F16_F16, fmaxnum_like>;
624defm V_MIN_F16 : VOP2Inst <"v_min_f16", VOP_F16_F16_F16, fminnum_like>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000625defm V_MAX_U16 : VOP2Inst <"v_max_u16", VOP_I16_I16_I16>;
626defm V_MAX_I16 : VOP2Inst <"v_max_i16", VOP_I16_I16_I16>;
627defm V_MIN_U16 : VOP2Inst <"v_min_u16", VOP_I16_I16_I16>;
628defm V_MIN_I16 : VOP2Inst <"v_min_i16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000629
630let Constraints = "$vdst = $src2", DisableEncoding="$src2",
631 isConvertibleToThreeAddress = 1 in {
632defm V_MAC_F16 : VOP2Inst <"v_mac_f16", VOP_MAC_F16>;
633}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000634} // End isCommutable = 1
635
Sam Koltonf7659d712017-05-23 10:08:55 +0000636} // End SubtargetPredicate = Has16BitInsts
Valery Pykhtin355103f2016-09-23 09:08:07 +0000637
Matt Arsenault0084adc2018-04-30 19:08:16 +0000638let SubtargetPredicate = HasDLInsts in {
639
640defm V_XNOR_B32 : VOP2Inst <"v_xnor_b32", VOP_I32_I32_I32>;
641
642let Constraints = "$vdst = $src2",
643 DisableEncoding="$src2",
644 isConvertibleToThreeAddress = 1,
645 isCommutable = 1 in {
646defm V_FMAC_F32 : VOP2Inst <"v_fmac_f32", VOP_MAC_F32>;
647}
648
649} // End SubtargetPredicate = HasDLInsts
650
Stanislav Mekhanoshinc43e67b2019-06-14 00:33:31 +0000651let Constraints = "$vdst = $src2",
652 DisableEncoding="$src2",
653 isConvertibleToThreeAddress = 1,
654 isCommutable = 1 in {
655 let SubtargetPredicate = HasDot5Insts in
656 defm V_DOT2C_F32_F16 : VOP2Inst_e32<"v_dot2c_f32_f16", VOP_DOT_ACC_F32_V2F16>;
657 let SubtargetPredicate = HasDot6Insts in
658 defm V_DOT4C_I32_I8 : VOP2Inst_e32<"v_dot4c_i32_i8", VOP_DOT_ACC_I32_I32>;
659}
660
661let AddedComplexity = 30 in {
662 def : GCNPat<
663 (f32 (AMDGPUfdot2 v2f16:$src0, v2f16:$src1, f32:$src2, (i1 DSTCLAMP.NONE))),
664 (f32 (V_DOT2C_F32_F16_e32 $src0, $src1, $src2))
665 > {
666 let SubtargetPredicate = HasDot5Insts;
667 }
668 def : GCNPat<
669 (i32 (int_amdgcn_sdot4 i32:$src0, i32:$src1, i32:$src2, (i1 DSTCLAMP.NONE))),
670 (i32 (V_DOT4C_I32_I8_e32 $src0, $src1, $src2))
671 > {
672 let SubtargetPredicate = HasDot6Insts;
673 }
674} // End AddedComplexity = 30
675
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000676let SubtargetPredicate = isGFX10Plus in {
Tom Stellard115a6152016-11-10 16:02:37 +0000677
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000678def V_FMAMK_F32 : VOP2_Pseudo<"v_fmamk_f32", VOP_MADMK_F32, [], "">;
679let FPDPRounding = 1 in
680def V_FMAMK_F16 : VOP2_Pseudo <"v_fmamk_f16", VOP_MADMK_F16, [], "">;
Tom Stellard115a6152016-11-10 16:02:37 +0000681
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000682let isCommutable = 1 in {
683def V_FMAAK_F32 : VOP2_Pseudo<"v_fmaak_f32", VOP_MADAK_F32, [], "">;
684let FPDPRounding = 1 in
685def V_FMAAK_F16 : VOP2_Pseudo <"v_fmaak_f16", VOP_MADAK_F16, [], "">;
686} // End isCommutable = 1
Tom Stellard115a6152016-11-10 16:02:37 +0000687
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000688let Constraints = "$vdst = $src2",
689 DisableEncoding="$src2",
690 isConvertibleToThreeAddress = 1,
691 isCommutable = 1 in {
692defm V_FMAC_F16 : VOP2Inst <"v_fmac_f16", VOP_MAC_F16>;
Tom Stellard115a6152016-11-10 16:02:37 +0000693}
694
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000695defm V_PK_FMAC_F16 : VOP2Inst<"v_pk_fmac_f16", VOP_V2F16_V2F16_V2F16>;
696
697} // End SubtargetPredicate = isGFX10Plus
698
699// Note: 16-bit instructions produce a 0 result in the high 16-bits
700// on GFX8 and GFX9 and preserve high 16 bits on GFX10+
701def ClearHI16 : OutPatFrag<(ops node:$op),
702 (V_AND_B32_e64 $op, (V_MOV_B32_e32 (i32 0xffff)))>;
703
704multiclass Arithmetic_i16_Pats <SDPatternOperator op, Instruction inst,
705 bit PreservesHI16 = 0> {
Tom Stellard115a6152016-11-10 16:02:37 +0000706
Matt Arsenault90c75932017-10-03 00:06:41 +0000707def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000708 (op i16:$src0, i16:$src1),
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000709 !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src0, $src1)), (inst $src0, $src1))
Tom Stellard115a6152016-11-10 16:02:37 +0000710>;
711
Matt Arsenault90c75932017-10-03 00:06:41 +0000712def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000713 (i32 (zext (op i16:$src0, i16:$src1))),
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000714 !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src0, $src1)), (inst $src0, $src1))
715>;
716
717def : GCNPat<
718 (i64 (zext (op i16:$src0, i16:$src1))),
719 (REG_SEQUENCE VReg_64,
720 !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src0, $src1)), (inst $src0, $src1)),
721 sub0,
722 (V_MOV_B32_e32 (i32 0)), sub1)
723>;
724}
725
726multiclass Bits_OpsRev_i16_Pats <SDPatternOperator op, Instruction inst,
727 bit PreservesHI16 = 0> {
728
729def : GCNPat<
730 (op i16:$src0, i16:$src1),
731 !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src1, $src0)), (inst $src1, $src0))
732>;
733
734def : GCNPat<
735 (i32 (zext (op i16:$src0, i16:$src1))),
736 !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src1, $src0)), (inst $src1, $src0))
Tom Stellard115a6152016-11-10 16:02:37 +0000737>;
738
739
Matt Arsenault90c75932017-10-03 00:06:41 +0000740def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000741 (i64 (zext (op i16:$src0, i16:$src1))),
Tom Stellard115a6152016-11-10 16:02:37 +0000742 (REG_SEQUENCE VReg_64,
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000743 !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src1, $src0)), (inst $src1, $src0)),
744 sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000745 (V_MOV_B32_e32 (i32 0)), sub1)
746>;
747}
748
Matt Arsenault90c75932017-10-03 00:06:41 +0000749class ZExt_i16_i1_Pat <SDNode ext> : GCNPat <
Tom Stellard115a6152016-11-10 16:02:37 +0000750 (i16 (ext i1:$src)),
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000751 (V_CNDMASK_B32_e64 (i32 0/*src0mod*/), (i32 0/*src0*/),
752 (i32 0/*src1mod*/), (i32 1/*src1*/),
753 $src)
Tom Stellard115a6152016-11-10 16:02:37 +0000754>;
755
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000756let Predicates = [Has16BitInsts] in {
Tom Stellard115a6152016-11-10 16:02:37 +0000757
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000758let Predicates = [Has16BitInsts, isGFX7GFX8GFX9] in {
Matt Arsenault27c06292016-12-09 06:19:12 +0000759defm : Arithmetic_i16_Pats<add, V_ADD_U16_e64>;
760defm : Arithmetic_i16_Pats<mul, V_MUL_LO_U16_e64>;
761defm : Arithmetic_i16_Pats<sub, V_SUB_U16_e64>;
762defm : Arithmetic_i16_Pats<smin, V_MIN_I16_e64>;
763defm : Arithmetic_i16_Pats<smax, V_MAX_I16_e64>;
764defm : Arithmetic_i16_Pats<umin, V_MIN_U16_e64>;
765defm : Arithmetic_i16_Pats<umax, V_MAX_U16_e64>;
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000766}
767
768let Predicates = [Has16BitInsts, isGFX10Plus] in {
769defm : Arithmetic_i16_Pats<add, V_ADD_U16_e64, 1>;
770defm : Arithmetic_i16_Pats<mul, V_MUL_LO_U16_e64, 1>;
771defm : Arithmetic_i16_Pats<sub, V_SUB_U16_e64, 1>;
772defm : Arithmetic_i16_Pats<smin, V_MIN_I16_e64, 1>;
773defm : Arithmetic_i16_Pats<smax, V_MAX_I16_e64, 1>;
774defm : Arithmetic_i16_Pats<umin, V_MIN_U16_e64, 1>;
775defm : Arithmetic_i16_Pats<umax, V_MAX_U16_e64, 1>;
776}
Tom Stellard115a6152016-11-10 16:02:37 +0000777
Matt Arsenault90c75932017-10-03 00:06:41 +0000778def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000779 (and i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000780 (V_AND_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000781>;
782
Matt Arsenault90c75932017-10-03 00:06:41 +0000783def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000784 (or i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000785 (V_OR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000786>;
787
Matt Arsenault90c75932017-10-03 00:06:41 +0000788def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000789 (xor i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000790 (V_XOR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000791>;
Tom Stellard115a6152016-11-10 16:02:37 +0000792
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000793let Predicates = [Has16BitInsts, isGFX7GFX8GFX9] in {
Matt Arsenault94163282016-12-22 16:36:25 +0000794defm : Bits_OpsRev_i16_Pats<shl, V_LSHLREV_B16_e64>;
795defm : Bits_OpsRev_i16_Pats<srl, V_LSHRREV_B16_e64>;
796defm : Bits_OpsRev_i16_Pats<sra, V_ASHRREV_I16_e64>;
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000797}
798
799let Predicates = [Has16BitInsts, isGFX10Plus] in {
800defm : Bits_OpsRev_i16_Pats<shl, V_LSHLREV_B16_e64, 1>;
801defm : Bits_OpsRev_i16_Pats<srl, V_LSHRREV_B16_e64, 1>;
802defm : Bits_OpsRev_i16_Pats<sra, V_ASHRREV_I16_e64, 1>;
803}
Tom Stellard115a6152016-11-10 16:02:37 +0000804
805def : ZExt_i16_i1_Pat<zext>;
Tom Stellard115a6152016-11-10 16:02:37 +0000806def : ZExt_i16_i1_Pat<anyext>;
807
Matt Arsenault90c75932017-10-03 00:06:41 +0000808def : GCNPat <
Tom Stellardd23de362016-11-15 21:25:56 +0000809 (i16 (sext i1:$src)),
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000810 (V_CNDMASK_B32_e64 /*src0mod*/(i32 0), /*src0*/(i32 0),
811 /*src1mod*/(i32 0), /*src1*/(i32 -1), $src)
Tom Stellardd23de362016-11-15 21:25:56 +0000812>;
813
Matt Arsenaultaf635242017-01-30 19:30:24 +0000814// Undo sub x, c -> add x, -c canonicalization since c is more likely
815// an inline immediate than -c.
816// TODO: Also do for 64-bit.
Matt Arsenault90c75932017-10-03 00:06:41 +0000817def : GCNPat<
Matt Arsenaultaf635242017-01-30 19:30:24 +0000818 (add i16:$src0, (i16 NegSubInlineConst16:$src1)),
819 (V_SUB_U16_e64 $src0, NegSubInlineConst16:$src1)
820>;
821
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000822} // End Predicates = [Has16BitInsts, isGFX7GFX8GFX9]
Tom Stellard115a6152016-11-10 16:02:37 +0000823
Valery Pykhtin355103f2016-09-23 09:08:07 +0000824
825//===----------------------------------------------------------------------===//
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000826// Target-specific instruction encodings.
827//===----------------------------------------------------------------------===//
828
829class VOP2_DPP<bits<6> op, VOP2_Pseudo ps,
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +0000830 string opName = ps.OpName, VOPProfile p = ps.Pfl,
831 bit IsDPP16 = 0> :
832 VOP_DPP<opName, p, IsDPP16> {
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000833 let hasSideEffects = ps.hasSideEffects;
834 let Defs = ps.Defs;
835 let SchedRW = ps.SchedRW;
836 let Uses = ps.Uses;
837
838 bits<8> vdst;
839 bits<8> src1;
840 let Inst{8-0} = 0xfa;
841 let Inst{16-9} = !if(p.HasSrc1, src1{7-0}, 0);
842 let Inst{24-17} = !if(p.EmitDst, vdst{7-0}, 0);
843 let Inst{30-25} = op;
844 let Inst{31} = 0x0;
845}
846
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +0000847class VOP2_DPP16<bits<6> op, VOP2_Pseudo ps,
848 string opName = ps.OpName, VOPProfile p = ps.Pfl> :
849 VOP2_DPP<op, ps, opName, p, 1> {
850 let AssemblerPredicate = !if(p.HasExt, HasDPP16, DisableInst);
851 let SubtargetPredicate = HasDPP16;
852}
853
854class VOP2_DPP8<bits<6> op, VOP2_Pseudo ps,
855 string opName = ps.OpName, VOPProfile p = ps.Pfl> :
856 VOP_DPP8<ps.OpName, p> {
857 let hasSideEffects = ps.hasSideEffects;
858 let Defs = ps.Defs;
859 let SchedRW = ps.SchedRW;
860 let Uses = ps.Uses;
861
862 bits<8> vdst;
863 bits<8> src1;
864
865 let Inst{8-0} = fi;
866 let Inst{16-9} = !if(p.HasSrc1, src1{7-0}, 0);
867 let Inst{24-17} = !if(p.EmitDst, vdst{7-0}, 0);
868 let Inst{30-25} = op;
869 let Inst{31} = 0x0;
870
871 let AssemblerPredicate = !if(p.HasExt, HasDPP8, DisableInst);
872 let SubtargetPredicate = HasDPP8;
873}
874
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000875//===----------------------------------------------------------------------===//
876// GFX10.
877//===----------------------------------------------------------------------===//
878
879let AssemblerPredicate = isGFX10Plus, DecoderNamespace = "GFX10" in {
880 //===------------------------------- VOP2 -------------------------------===//
881 multiclass VOP2Only_Real_MADK_gfx10<bits<6> op> {
882 def _gfx10 :
883 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.GFX10>,
884 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
885 }
886 multiclass VOP2Only_Real_MADK_gfx10_with_name<bits<6> op, string opName,
887 string asmName> {
888 def _gfx10 :
889 VOP2_Real<!cast<VOP2_Pseudo>(opName), SIEncodingFamily.GFX10>,
890 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(opName).Pfl> {
891 VOP2_Pseudo ps = !cast<VOP2_Pseudo>(opName);
892 let AsmString = asmName # ps.AsmOperands;
893 }
894 }
895 multiclass VOP2_Real_e32_gfx10<bits<6> op> {
896 def _e32_gfx10 :
897 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.GFX10>,
898 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
899 }
900 multiclass VOP2_Real_e64_gfx10<bits<6> op> {
901 def _e64_gfx10 :
902 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.GFX10>,
903 VOP3e_gfx10<{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
904 }
905 multiclass VOP2_Real_sdwa_gfx10<bits<6> op> {
906 def _sdwa_gfx10 :
907 VOP_SDWA10_Real<!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
908 VOP2_SDWA9Ae<op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl> {
909 let DecoderNamespace = "SDWA10";
910 }
911 }
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +0000912 multiclass VOP2_Real_dpp_gfx10<bits<6> op> {
913 def _dpp_gfx10 : VOP2_DPP16<op, !cast<VOP2_Pseudo>(NAME#"_e32")> {
914 let DecoderNamespace = "SDWA10";
915 }
916 }
917 multiclass VOP2_Real_dpp8_gfx10<bits<6> op> {
918 def _dpp8_gfx10 : VOP2_DPP8<op, !cast<VOP2_Pseudo>(NAME#"_e32")> {
919 let DecoderNamespace = "DPP8";
920 }
921 }
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000922
923 //===------------------------- VOP2 (with name) -------------------------===//
924 multiclass VOP2_Real_e32_gfx10_with_name<bits<6> op, string opName,
925 string asmName> {
926 def _e32_gfx10 :
927 VOP2_Real<!cast<VOP2_Pseudo>(opName#"_e32"), SIEncodingFamily.GFX10>,
928 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(opName#"_e32").Pfl> {
929 VOP2_Pseudo ps = !cast<VOP2_Pseudo>(opName#"_e32");
930 let AsmString = asmName # ps.AsmOperands;
931 }
932 }
933 multiclass VOP2_Real_e64_gfx10_with_name<bits<6> op, string opName,
934 string asmName> {
935 def _e64_gfx10 :
936 VOP3_Real<!cast<VOP3_Pseudo>(opName#"_e64"), SIEncodingFamily.GFX10>,
937 VOP3e_gfx10<{0, 1, 0, 0, op{5-0}},
938 !cast<VOP3_Pseudo>(opName#"_e64").Pfl> {
939 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(opName#"_e64");
940 let AsmString = asmName # ps.AsmOperands;
941 }
942 }
943 let DecoderNamespace = "SDWA10" in {
944 multiclass VOP2_Real_sdwa_gfx10_with_name<bits<6> op, string opName,
945 string asmName> {
946 def _sdwa_gfx10 :
947 VOP_SDWA10_Real<!cast<VOP2_SDWA_Pseudo>(opName#"_sdwa")>,
948 VOP2_SDWA9Ae<op{5-0}, !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa").Pfl> {
949 VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa");
950 let AsmString = asmName # ps.AsmOperands;
951 }
952 }
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +0000953 multiclass VOP2_Real_dpp_gfx10_with_name<bits<6> op, string opName,
954 string asmName> {
955 def _dpp_gfx10 : VOP2_DPP16<op, !cast<VOP2_Pseudo>(opName#"_e32")> {
956 VOP2_Pseudo ps = !cast<VOP2_Pseudo>(opName#"_e32");
957 let AsmString = asmName # ps.Pfl.AsmDPP16;
958 }
959 }
960 multiclass VOP2_Real_dpp8_gfx10_with_name<bits<6> op, string opName,
961 string asmName> {
962 def _dpp8_gfx10 : VOP2_DPP8<op, !cast<VOP2_Pseudo>(opName#"_e32")> {
963 VOP2_Pseudo ps = !cast<VOP2_Pseudo>(opName#"_e32");
964 let AsmString = asmName # ps.Pfl.AsmDPP8;
965 let DecoderNamespace = "DPP8";
966 }
967 }
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000968 } // End DecoderNamespace = "SDWA10"
969
970 //===------------------------------ VOP2be ------------------------------===//
971 multiclass VOP2be_Real_gfx10<bits<6> op, string opName, string asmName> {
972 def _e32_gfx10 :
973 VOP2_Real<!cast<VOP2_Pseudo>(opName#"_e32"), SIEncodingFamily.GFX10>,
974 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(opName#"_e32").Pfl> {
975 VOP2_Pseudo Ps = !cast<VOP2_Pseudo>(opName#"_e32");
976 let AsmString = asmName # !subst(", vcc", "", Ps.AsmOperands);
977 }
978 def _e64_gfx10 :
979 VOP3_Real<!cast<VOP3_Pseudo>(opName#"_e64"), SIEncodingFamily.GFX10>,
980 VOP3be_gfx10<{0, 1, 0, 0, op{5-0}},
981 !cast<VOP3_Pseudo>(opName#"_e64").Pfl> {
982 VOP3_Pseudo Ps = !cast<VOP3_Pseudo>(opName#"_e64");
983 let AsmString = asmName # Ps.AsmOperands;
984 }
985 def _sdwa_gfx10 :
986 VOP_SDWA10_Real<!cast<VOP2_SDWA_Pseudo>(opName#"_sdwa")>,
987 VOP2_SDWA9Ae<op{5-0}, !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa").Pfl> {
988 VOP2_SDWA_Pseudo Ps = !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa");
989 let AsmString = asmName # !subst(", vcc", "", Ps.AsmOperands);
990 let DecoderNamespace = "SDWA10";
991 }
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +0000992 def _dpp_gfx10 :
993 VOP2_DPP16<op, !cast<VOP2_Pseudo>(opName#"_e32"), asmName> {
994 string AsmDPP = !cast<VOP2_Pseudo>(opName#"_e32").Pfl.AsmDPP16;
995 let AsmString = asmName # !subst(", vcc", "", AsmDPP);
996 let DecoderNamespace = "SDWA10";
997 }
998 def _dpp8_gfx10 :
999 VOP2_DPP8<op, !cast<VOP2_Pseudo>(opName#"_e32"), asmName> {
1000 string AsmDPP8 = !cast<VOP2_Pseudo>(opName#"_e32").Pfl.AsmDPP8;
1001 let AsmString = asmName # !subst(", vcc", "", AsmDPP8);
1002 let DecoderNamespace = "DPP8";
1003 }
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +00001004
Stanislav Mekhanoshin8bcc9bb2019-06-13 19:18:29 +00001005 let WaveSizePredicate = isWave32 in {
1006 def _sdwa_w32_gfx10 :
1007 Base_VOP_SDWA10_Real<!cast<VOP2_SDWA_Pseudo>(opName#"_sdwa")>,
1008 VOP2_SDWA9Ae<op{5-0}, !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa").Pfl> {
1009 VOP2_SDWA_Pseudo Ps = !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa");
1010 let AsmString = asmName # !subst("vcc", "vcc_lo", Ps.AsmOperands);
1011 let isAsmParserOnly = 1;
1012 let DecoderNamespace = "SDWA10";
1013 }
1014 def _dpp_w32_gfx10 :
1015 VOP2_DPP16<op, !cast<VOP2_Pseudo>(opName#"_e32"), asmName> {
1016 string AsmDPP = !cast<VOP2_Pseudo>(opName#"_e32").Pfl.AsmDPP16;
1017 let AsmString = asmName # !subst("vcc", "vcc_lo", AsmDPP);
1018 let isAsmParserOnly = 1;
1019 }
1020 def _dpp8_w32_gfx10 :
1021 VOP2_DPP8<op, !cast<VOP2_Pseudo>(opName#"_e32"), asmName> {
1022 string AsmDPP8 = !cast<VOP2_Pseudo>(opName#"_e32").Pfl.AsmDPP8;
1023 let AsmString = asmName # !subst("vcc", "vcc_lo", AsmDPP8);
1024 let isAsmParserOnly = 1;
1025 }
1026 } // End WaveSizePredicate = isWave32
1027
1028 let WaveSizePredicate = isWave64 in {
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +00001029 def _sdwa_w64_gfx10 :
1030 Base_VOP_SDWA10_Real<!cast<VOP2_SDWA_Pseudo>(opName#"_sdwa")>,
1031 VOP2_SDWA9Ae<op{5-0}, !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa").Pfl> {
1032 VOP2_SDWA_Pseudo Ps = !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa");
1033 let AsmString = asmName # Ps.AsmOperands;
1034 let isAsmParserOnly = 1;
1035 let DecoderNamespace = "SDWA10";
1036 }
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +00001037 def _dpp_w64_gfx10 :
1038 VOP2_DPP16<op, !cast<VOP2_Pseudo>(opName#"_e32"), asmName> {
1039 string AsmDPP = !cast<VOP2_Pseudo>(opName#"_e32").Pfl.AsmDPP16;
1040 let AsmString = asmName # AsmDPP;
1041 let isAsmParserOnly = 1;
1042 }
1043 def _dpp8_w64_gfx10 :
1044 VOP2_DPP8<op, !cast<VOP2_Pseudo>(opName#"_e32"), asmName> {
1045 string AsmDPP8 = !cast<VOP2_Pseudo>(opName#"_e32").Pfl.AsmDPP8;
1046 let AsmString = asmName # AsmDPP8;
1047 let isAsmParserOnly = 1;
1048 }
Stanislav Mekhanoshin8bcc9bb2019-06-13 19:18:29 +00001049 } // End WaveSizePredicate = isWave64
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +00001050 }
1051
1052 //===----------------------------- VOP3Only -----------------------------===//
1053 multiclass VOP3Only_Real_gfx10<bits<10> op> {
1054 def _e64_gfx10 :
1055 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.GFX10>,
1056 VOP3e_gfx10<op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
1057 }
1058
1059 //===---------------------------- VOP3beOnly ----------------------------===//
1060 multiclass VOP3beOnly_Real_gfx10<bits<10> op, string opName, string asmName> {
1061 def _e64_gfx10 :
1062 VOP3_Real<!cast<VOP3_Pseudo>(opName#"_e64"), SIEncodingFamily.GFX10>,
1063 VOP3be_gfx10<op, !cast<VOP3_Pseudo>(opName#"_e64").Pfl> {
1064 VOP3_Pseudo Ps = !cast<VOP3_Pseudo>(opName#"_e64");
1065 let AsmString = asmName # Ps.AsmOperands;
1066 }
1067 }
1068} // End AssemblerPredicate = isGFX10Plus, DecoderNamespace = "GFX10"
1069
1070multiclass Base_VOP2_Real_gfx10<bits<6> op> :
1071 VOP2_Real_e32_gfx10<op>, VOP2_Real_e64_gfx10<op>;
1072
1073multiclass VOP2_Real_gfx10<bits<6> op> :
1074 VOP2_Real_e32_gfx10<op>, VOP2_Real_e64_gfx10<op>,
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +00001075 VOP2_Real_sdwa_gfx10<op>, VOP2_Real_dpp_gfx10<op>, VOP2_Real_dpp8_gfx10<op>;
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +00001076
1077multiclass VOP2_Real_gfx10_with_name<bits<6> op, string opName,
1078 string asmName> :
1079 VOP2_Real_e32_gfx10_with_name<op, opName, asmName>,
1080 VOP2_Real_e64_gfx10_with_name<op, opName, asmName>,
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +00001081 VOP2_Real_sdwa_gfx10_with_name<op, opName, asmName>,
1082 VOP2_Real_dpp_gfx10_with_name<op, opName, asmName>,
1083 VOP2_Real_dpp8_gfx10_with_name<op, opName, asmName>;
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +00001084
1085defm V_CNDMASK_B32 : Base_VOP2_Real_gfx10<0x001>;
1086defm V_XNOR_B32 : VOP2_Real_gfx10<0x01e>;
1087defm V_FMAC_F32 : VOP2_Real_gfx10<0x02b>;
1088defm V_FMAMK_F32 : VOP2Only_Real_MADK_gfx10<0x02c>;
1089defm V_FMAAK_F32 : VOP2Only_Real_MADK_gfx10<0x02d>;
1090defm V_ADD_F16 : VOP2_Real_gfx10<0x032>;
1091defm V_SUB_F16 : VOP2_Real_gfx10<0x033>;
1092defm V_SUBREV_F16 : VOP2_Real_gfx10<0x034>;
1093defm V_MUL_F16 : VOP2_Real_gfx10<0x035>;
1094defm V_FMAC_F16 : VOP2_Real_gfx10<0x036>;
1095defm V_FMAMK_F16 : VOP2Only_Real_MADK_gfx10<0x037>;
1096defm V_FMAAK_F16 : VOP2Only_Real_MADK_gfx10<0x038>;
1097defm V_MAX_F16 : VOP2_Real_gfx10<0x039>;
1098defm V_MIN_F16 : VOP2_Real_gfx10<0x03a>;
1099defm V_LDEXP_F16 : VOP2_Real_gfx10<0x03b>;
1100defm V_PK_FMAC_F16 : VOP2_Real_e32_gfx10<0x03c>;
1101
1102// VOP2 no carry-in, carry-out.
1103defm V_ADD_NC_U32 :
1104 VOP2_Real_gfx10_with_name<0x025, "V_ADD_U32", "v_add_nc_u32">;
1105defm V_SUB_NC_U32 :
1106 VOP2_Real_gfx10_with_name<0x026, "V_SUB_U32", "v_sub_nc_u32">;
1107defm V_SUBREV_NC_U32 :
1108 VOP2_Real_gfx10_with_name<0x027, "V_SUBREV_U32", "v_subrev_nc_u32">;
1109
1110// VOP2 carry-in, carry-out.
1111defm V_ADD_CO_CI_U32 :
1112 VOP2be_Real_gfx10<0x028, "V_ADDC_U32", "v_add_co_ci_u32">;
1113defm V_SUB_CO_CI_U32 :
1114 VOP2be_Real_gfx10<0x029, "V_SUBB_U32", "v_sub_co_ci_u32">;
1115defm V_SUBREV_CO_CI_U32 :
1116 VOP2be_Real_gfx10<0x02a, "V_SUBBREV_U32", "v_subrev_co_ci_u32">;
1117
1118// VOP3 only.
1119defm V_BFM_B32 : VOP3Only_Real_gfx10<0x363>;
1120defm V_BCNT_U32_B32 : VOP3Only_Real_gfx10<0x364>;
1121defm V_MBCNT_LO_U32_B32 : VOP3Only_Real_gfx10<0x365>;
1122defm V_MBCNT_HI_U32_B32 : VOP3Only_Real_gfx10<0x366>;
1123defm V_LDEXP_F32 : VOP3Only_Real_gfx10<0x362>;
1124defm V_CVT_PKNORM_I16_F32 : VOP3Only_Real_gfx10<0x368>;
1125defm V_CVT_PKNORM_U16_F32 : VOP3Only_Real_gfx10<0x369>;
1126defm V_CVT_PK_U16_U32 : VOP3Only_Real_gfx10<0x36a>;
1127defm V_CVT_PK_I16_I32 : VOP3Only_Real_gfx10<0x36b>;
1128
1129// VOP3 carry-in, carry-out.
1130defm V_ADD_CO_U32 :
1131 VOP3beOnly_Real_gfx10<0x30f, "V_ADD_I32", "v_add_co_u32">;
1132defm V_SUB_CO_U32 :
1133 VOP3beOnly_Real_gfx10<0x310, "V_SUB_I32", "v_sub_co_u32">;
1134defm V_SUBREV_CO_U32 :
1135 VOP3beOnly_Real_gfx10<0x319, "V_SUBREV_I32", "v_subrev_co_u32">;
1136
1137let SubtargetPredicate = isGFX10Plus in {
1138 defm : VOP2eInstAliases<V_CNDMASK_B32_e32, V_CNDMASK_B32_e32_gfx10>;
1139
1140 defm : VOP2bInstAliases<
1141 V_ADDC_U32_e32, V_ADD_CO_CI_U32_e32_gfx10, "v_add_co_ci_u32">;
1142 defm : VOP2bInstAliases<
1143 V_SUBB_U32_e32, V_SUB_CO_CI_U32_e32_gfx10, "v_sub_co_ci_u32">;
1144 defm : VOP2bInstAliases<
1145 V_SUBBREV_U32_e32, V_SUBREV_CO_CI_U32_e32_gfx10, "v_subrev_co_ci_u32">;
1146} // End SubtargetPredicate = isGFX10Plus
1147
1148//===----------------------------------------------------------------------===//
1149// GFX6, GFX7, GFX10.
Valery Pykhtin355103f2016-09-23 09:08:07 +00001150//===----------------------------------------------------------------------===//
1151
Valery Pykhtin3d9afa22018-11-30 14:21:56 +00001152class VOP2_DPPe <bits<6> op, VOP2_DPP_Pseudo ps, VOPProfile P = ps.Pfl> :
1153 VOP_DPPe <P> {
Valery Pykhtin355103f2016-09-23 09:08:07 +00001154 bits<8> vdst;
1155 bits<8> src1;
1156 let Inst{8-0} = 0xfa; //dpp
1157 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
1158 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
1159 let Inst{30-25} = op;
1160 let Inst{31} = 0x0; //encoding
1161}
1162
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +00001163let AssemblerPredicate = isGFX6GFX7, DecoderNamespace = "GFX6GFX7" in {
1164 multiclass VOP2Only_Real_gfx6_gfx7<bits<6> op> {
1165 def _gfx6_gfx7 :
1166 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
1167 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
1168 }
1169 multiclass VOP2Only_Real_MADK_gfx6_gfx7<bits<6> op> {
1170 def _gfx6_gfx7 :
1171 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
1172 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
1173 }
1174 multiclass VOP2_Real_e32_gfx6_gfx7<bits<6> op> {
1175 def _e32_gfx6_gfx7 :
1176 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.SI>,
1177 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
1178 }
1179 multiclass VOP2_Real_e64_gfx6_gfx7<bits<6> op> {
1180 def _e64_gfx6_gfx7 :
1181 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
1182 VOP3e_gfx6_gfx7<{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
1183 }
1184 multiclass VOP2be_Real_e64_gfx6_gfx7<bits<6> op> {
1185 def _e64_gfx6_gfx7 :
1186 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
1187 VOP3be_gfx6_gfx7<{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
1188 }
1189} // End AssemblerPredicate = isGFX6GFX7, DecoderNamespace = "GFX6GFX7"
1190
1191multiclass VOP2Only_Real_MADK_gfx6_gfx7_gfx10<bits<6> op> :
1192 VOP2Only_Real_MADK_gfx6_gfx7<op>, VOP2Only_Real_MADK_gfx10<op>;
1193
1194multiclass VOP2_Real_gfx6_gfx7<bits<6> op> :
1195 VOP2_Real_e32_gfx6_gfx7<op>, VOP2_Real_e64_gfx6_gfx7<op>;
1196
1197multiclass VOP2_Real_gfx6_gfx7_gfx10<bits<6> op> :
1198 VOP2_Real_gfx6_gfx7<op>, VOP2_Real_gfx10<op>;
1199
1200multiclass VOP2be_Real_gfx6_gfx7<bits<6> op> :
1201 VOP2_Real_e32_gfx6_gfx7<op>, VOP2be_Real_e64_gfx6_gfx7<op>;
1202
1203defm V_CNDMASK_B32 : VOP2_Real_gfx6_gfx7<0x000>;
1204defm V_MIN_LEGACY_F32 : VOP2_Real_gfx6_gfx7<0x00d>;
1205defm V_MAX_LEGACY_F32 : VOP2_Real_gfx6_gfx7<0x00e>;
1206defm V_LSHR_B32 : VOP2_Real_gfx6_gfx7<0x015>;
1207defm V_ASHR_I32 : VOP2_Real_gfx6_gfx7<0x017>;
1208defm V_LSHL_B32 : VOP2_Real_gfx6_gfx7<0x019>;
1209defm V_BFM_B32 : VOP2_Real_gfx6_gfx7<0x01e>;
1210defm V_BCNT_U32_B32 : VOP2_Real_gfx6_gfx7<0x022>;
1211defm V_MBCNT_LO_U32_B32 : VOP2_Real_gfx6_gfx7<0x023>;
1212defm V_MBCNT_HI_U32_B32 : VOP2_Real_gfx6_gfx7<0x024>;
1213defm V_LDEXP_F32 : VOP2_Real_gfx6_gfx7<0x02b>;
1214defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_gfx6_gfx7<0x02c>;
1215defm V_CVT_PKNORM_I16_F32 : VOP2_Real_gfx6_gfx7<0x02d>;
1216defm V_CVT_PKNORM_U16_F32 : VOP2_Real_gfx6_gfx7<0x02e>;
1217defm V_CVT_PK_U16_U32 : VOP2_Real_gfx6_gfx7<0x030>;
1218defm V_CVT_PK_I16_I32 : VOP2_Real_gfx6_gfx7<0x031>;
1219defm V_ADD_I32 : VOP2be_Real_gfx6_gfx7<0x025>;
1220defm V_SUB_I32 : VOP2be_Real_gfx6_gfx7<0x026>;
1221defm V_SUBREV_I32 : VOP2be_Real_gfx6_gfx7<0x027>;
1222defm V_ADDC_U32 : VOP2be_Real_gfx6_gfx7<0x028>;
1223defm V_SUBB_U32 : VOP2be_Real_gfx6_gfx7<0x029>;
1224defm V_SUBBREV_U32 : VOP2be_Real_gfx6_gfx7<0x02a>;
1225
1226defm V_READLANE_B32 : VOP2Only_Real_gfx6_gfx7<0x001>;
1227
1228let InOperandList = (ins SSrcOrLds_b32:$src0, SCSrc_b32:$src1, VSrc_b32:$vdst_in) in {
1229 defm V_WRITELANE_B32 : VOP2Only_Real_gfx6_gfx7<0x002>;
1230} // End InOperandList = (ins SSrcOrLds_b32:$src0, SCSrc_b32:$src1, VSrc_b32:$vdst_in)
1231
1232let SubtargetPredicate = isGFX6GFX7 in {
1233 defm : VOP2eInstAliases<V_CNDMASK_B32_e32, V_CNDMASK_B32_e32_gfx6_gfx7>;
1234} // End SubtargetPredicate = isGFX6GFX7
1235
1236defm V_ADD_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x003>;
1237defm V_SUB_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x004>;
1238defm V_SUBREV_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x005>;
1239defm V_MAC_LEGACY_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x006>;
1240defm V_MUL_LEGACY_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x007>;
1241defm V_MUL_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x008>;
1242defm V_MUL_I32_I24 : VOP2_Real_gfx6_gfx7_gfx10<0x009>;
1243defm V_MUL_HI_I32_I24 : VOP2_Real_gfx6_gfx7_gfx10<0x00a>;
1244defm V_MUL_U32_U24 : VOP2_Real_gfx6_gfx7_gfx10<0x00b>;
1245defm V_MUL_HI_U32_U24 : VOP2_Real_gfx6_gfx7_gfx10<0x00c>;
1246defm V_MIN_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x00f>;
1247defm V_MAX_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x010>;
1248defm V_MIN_I32 : VOP2_Real_gfx6_gfx7_gfx10<0x011>;
1249defm V_MAX_I32 : VOP2_Real_gfx6_gfx7_gfx10<0x012>;
1250defm V_MIN_U32 : VOP2_Real_gfx6_gfx7_gfx10<0x013>;
1251defm V_MAX_U32 : VOP2_Real_gfx6_gfx7_gfx10<0x014>;
1252defm V_LSHRREV_B32 : VOP2_Real_gfx6_gfx7_gfx10<0x016>;
1253defm V_ASHRREV_I32 : VOP2_Real_gfx6_gfx7_gfx10<0x018>;
1254defm V_LSHLREV_B32 : VOP2_Real_gfx6_gfx7_gfx10<0x01a>;
1255defm V_AND_B32 : VOP2_Real_gfx6_gfx7_gfx10<0x01b>;
1256defm V_OR_B32 : VOP2_Real_gfx6_gfx7_gfx10<0x01c>;
1257defm V_XOR_B32 : VOP2_Real_gfx6_gfx7_gfx10<0x01d>;
1258defm V_MAC_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x01f>;
1259defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x02f>;
1260defm V_MADMK_F32 : VOP2Only_Real_MADK_gfx6_gfx7_gfx10<0x020>;
1261defm V_MADAK_F32 : VOP2Only_Real_MADK_gfx6_gfx7_gfx10<0x021>;
1262
1263//===----------------------------------------------------------------------===//
1264// GFX8, GFX9 (VI).
1265//===----------------------------------------------------------------------===//
1266
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +00001267let AssemblerPredicates = [isGFX8GFX9], DecoderNamespace = "GFX8" in {
Valery Pykhtin355103f2016-09-23 09:08:07 +00001268
Valery Pykhtin355103f2016-09-23 09:08:07 +00001269multiclass VOP2_Real_MADK_vi <bits<6> op> {
1270 def _vi : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>,
1271 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
1272}
1273
1274multiclass VOP2_Real_e32_vi <bits<6> op> {
1275 def _e32_vi :
1276 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.VI>,
1277 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
1278}
1279
1280multiclass VOP2_Real_e64_vi <bits<10> op> {
1281 def _e64_vi :
1282 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
1283 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
1284}
1285
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +00001286multiclass VOP2_Real_e64only_vi <bits<10> op> {
1287 def _e64_vi :
1288 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
1289 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> {
1290 // Hack to stop printing _e64
1291 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(NAME#"_e64");
1292 let OutOperandList = (outs VGPR_32:$vdst);
1293 let AsmString = ps.Mnemonic # " " # ps.AsmOperands;
1294 }
1295}
1296
Valery Pykhtin355103f2016-09-23 09:08:07 +00001297multiclass Base_VOP2_Real_e32e64_vi <bits<6> op> :
1298 VOP2_Real_e32_vi<op>,
1299 VOP2_Real_e64_vi<{0, 1, 0, 0, op{5-0}}>;
1300
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +00001301} // End AssemblerPredicates = [isGFX8GFX9], DecoderNamespace = "GFX8"
Matt Arsenaultb4493e92017-02-10 02:42:31 +00001302
Sam Koltona568e3d2016-12-22 12:57:41 +00001303multiclass VOP2_SDWA_Real <bits<6> op> {
1304 def _sdwa_vi :
1305 VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
1306 VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>;
1307}
Valery Pykhtin355103f2016-09-23 09:08:07 +00001308
Sam Koltonf7659d712017-05-23 10:08:55 +00001309multiclass VOP2_SDWA9_Real <bits<6> op> {
1310 def _sdwa_gfx9 :
Sam Kolton549c89d2017-06-21 08:53:38 +00001311 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
1312 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>;
Sam Koltonf7659d712017-05-23 10:08:55 +00001313}
1314
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +00001315let AssemblerPredicates = [isGFX8Only] in {
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +00001316
1317multiclass VOP2be_Real_e32e64_vi_only <bits<6> op, string OpName, string AsmName> {
1318 def _e32_vi :
1319 VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.VI>,
1320 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> {
1321 VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32");
1322 let AsmString = AsmName # ps.AsmOperands;
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +00001323 let DecoderNamespace = "GFX8";
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +00001324 }
1325 def _e64_vi :
1326 VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.VI>,
1327 VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> {
1328 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64");
1329 let AsmString = AsmName # ps.AsmOperands;
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +00001330 let DecoderNamespace = "GFX8";
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +00001331 }
1332 def _sdwa_vi :
1333 VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>,
1334 VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> {
1335 VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa");
1336 let AsmString = AsmName # ps.AsmOperands;
1337 }
Valery Pykhtin3d9afa22018-11-30 14:21:56 +00001338 foreach _ = BoolToList<!cast<VOP2_Pseudo>(OpName#"_e32").Pfl.HasExtDPP>.ret in
1339 def _dpp_vi :
1340 VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(OpName#"_dpp"), SIEncodingFamily.VI>,
1341 VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(OpName#"_dpp")> {
1342 VOP2_DPP_Pseudo ps = !cast<VOP2_DPP_Pseudo>(OpName#"_dpp");
1343 let AsmString = AsmName # ps.AsmOperands;
1344 }
Sam Koltone66365e2016-12-27 10:06:42 +00001345}
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +00001346}
1347
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +00001348let AssemblerPredicates = [isGFX9Only] in {
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +00001349
1350multiclass VOP2be_Real_e32e64_gfx9 <bits<6> op, string OpName, string AsmName> {
1351 def _e32_gfx9 :
1352 VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.GFX9>,
1353 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> {
1354 VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32");
1355 let AsmString = AsmName # ps.AsmOperands;
1356 let DecoderNamespace = "GFX9";
1357 }
1358 def _e64_gfx9 :
1359 VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.GFX9>,
1360 VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> {
1361 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64");
1362 let AsmString = AsmName # ps.AsmOperands;
1363 let DecoderNamespace = "GFX9";
1364 }
1365 def _sdwa_gfx9 :
1366 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>,
1367 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> {
1368 VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa");
1369 let AsmString = AsmName # ps.AsmOperands;
1370 }
Valery Pykhtin3d9afa22018-11-30 14:21:56 +00001371 foreach _ = BoolToList<!cast<VOP2_Pseudo>(OpName#"_e32").Pfl.HasExtDPP>.ret in
1372 def _dpp_gfx9 :
1373 VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(OpName#"_dpp"), SIEncodingFamily.GFX9>,
1374 VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(OpName#"_dpp")> {
1375 VOP2_DPP_Pseudo ps = !cast<VOP2_DPP_Pseudo>(OpName#"_dpp");
1376 let AsmString = AsmName # ps.AsmOperands;
1377 let DecoderNamespace = "SDWA9";
1378 }
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +00001379}
1380
1381multiclass VOP2_Real_e32e64_gfx9 <bits<6> op> {
1382 def _e32_gfx9 :
1383 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.GFX9>,
1384 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>{
1385 let DecoderNamespace = "GFX9";
1386 }
1387 def _e64_gfx9 :
1388 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.GFX9>,
1389 VOP3e_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> {
1390 let DecoderNamespace = "GFX9";
1391 }
1392 def _sdwa_gfx9 :
1393 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
1394 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl> {
1395 }
Valery Pykhtin3d9afa22018-11-30 14:21:56 +00001396 foreach _ = BoolToList<!cast<VOP2_Pseudo>(NAME#"_e32").Pfl.HasExtDPP>.ret in
1397 def _dpp_gfx9 :
1398 VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(NAME#"_dpp"), SIEncodingFamily.GFX9>,
1399 VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(NAME#"_dpp")> {
1400 let DecoderNamespace = "SDWA9";
1401 }
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +00001402}
1403
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +00001404} // AssemblerPredicates = [isGFX9Only]
Sam Koltone66365e2016-12-27 10:06:42 +00001405
Valery Pykhtin355103f2016-09-23 09:08:07 +00001406multiclass VOP2_Real_e32e64_vi <bits<6> op> :
Sam Koltonf7659d712017-05-23 10:08:55 +00001407 Base_VOP2_Real_e32e64_vi<op>, VOP2_SDWA_Real<op>, VOP2_SDWA9_Real<op> {
Valery Pykhtin3d9afa22018-11-30 14:21:56 +00001408
1409 foreach _ = BoolToList<!cast<VOP2_Pseudo>(NAME#"_e32").Pfl.HasExtDPP>.ret in
1410 def _dpp_vi :
1411 VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(NAME#"_dpp"), SIEncodingFamily.VI>,
1412 VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(NAME#"_dpp")>;
Valery Pykhtin355103f2016-09-23 09:08:07 +00001413}
1414
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +00001415defm V_CNDMASK_B32 : VOP2_Real_e32e64_vi <0x0>;
Valery Pykhtin355103f2016-09-23 09:08:07 +00001416defm V_ADD_F32 : VOP2_Real_e32e64_vi <0x1>;
1417defm V_SUB_F32 : VOP2_Real_e32e64_vi <0x2>;
1418defm V_SUBREV_F32 : VOP2_Real_e32e64_vi <0x3>;
1419defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_vi <0x4>;
1420defm V_MUL_F32 : VOP2_Real_e32e64_vi <0x5>;
1421defm V_MUL_I32_I24 : VOP2_Real_e32e64_vi <0x6>;
1422defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_vi <0x7>;
1423defm V_MUL_U32_U24 : VOP2_Real_e32e64_vi <0x8>;
1424defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_vi <0x9>;
1425defm V_MIN_F32 : VOP2_Real_e32e64_vi <0xa>;
1426defm V_MAX_F32 : VOP2_Real_e32e64_vi <0xb>;
1427defm V_MIN_I32 : VOP2_Real_e32e64_vi <0xc>;
1428defm V_MAX_I32 : VOP2_Real_e32e64_vi <0xd>;
1429defm V_MIN_U32 : VOP2_Real_e32e64_vi <0xe>;
1430defm V_MAX_U32 : VOP2_Real_e32e64_vi <0xf>;
1431defm V_LSHRREV_B32 : VOP2_Real_e32e64_vi <0x10>;
1432defm V_ASHRREV_I32 : VOP2_Real_e32e64_vi <0x11>;
1433defm V_LSHLREV_B32 : VOP2_Real_e32e64_vi <0x12>;
1434defm V_AND_B32 : VOP2_Real_e32e64_vi <0x13>;
1435defm V_OR_B32 : VOP2_Real_e32e64_vi <0x14>;
1436defm V_XOR_B32 : VOP2_Real_e32e64_vi <0x15>;
1437defm V_MAC_F32 : VOP2_Real_e32e64_vi <0x16>;
1438defm V_MADMK_F32 : VOP2_Real_MADK_vi <0x17>;
1439defm V_MADAK_F32 : VOP2_Real_MADK_vi <0x18>;
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +00001440
1441defm V_ADD_U32 : VOP2be_Real_e32e64_vi_only <0x19, "V_ADD_I32", "v_add_u32">;
1442defm V_SUB_U32 : VOP2be_Real_e32e64_vi_only <0x1a, "V_SUB_I32", "v_sub_u32">;
1443defm V_SUBREV_U32 : VOP2be_Real_e32e64_vi_only <0x1b, "V_SUBREV_I32", "v_subrev_u32">;
1444defm V_ADDC_U32 : VOP2be_Real_e32e64_vi_only <0x1c, "V_ADDC_U32", "v_addc_u32">;
1445defm V_SUBB_U32 : VOP2be_Real_e32e64_vi_only <0x1d, "V_SUBB_U32", "v_subb_u32">;
1446defm V_SUBBREV_U32 : VOP2be_Real_e32e64_vi_only <0x1e, "V_SUBBREV_U32", "v_subbrev_u32">;
1447
1448defm V_ADD_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x19, "V_ADD_I32", "v_add_co_u32">;
1449defm V_SUB_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1a, "V_SUB_I32", "v_sub_co_u32">;
1450defm V_SUBREV_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1b, "V_SUBREV_I32", "v_subrev_co_u32">;
1451defm V_ADDC_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1c, "V_ADDC_U32", "v_addc_co_u32">;
1452defm V_SUBB_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1d, "V_SUBB_U32", "v_subb_co_u32">;
1453defm V_SUBBREV_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1e, "V_SUBBREV_U32", "v_subbrev_co_u32">;
1454
1455defm V_ADD_U32 : VOP2_Real_e32e64_gfx9 <0x34>;
1456defm V_SUB_U32 : VOP2_Real_e32e64_gfx9 <0x35>;
1457defm V_SUBREV_U32 : VOP2_Real_e32e64_gfx9 <0x36>;
Valery Pykhtin355103f2016-09-23 09:08:07 +00001458
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +00001459defm V_BFM_B32 : VOP2_Real_e64only_vi <0x293>;
1460defm V_BCNT_U32_B32 : VOP2_Real_e64only_vi <0x28b>;
1461defm V_MBCNT_LO_U32_B32 : VOP2_Real_e64only_vi <0x28c>;
1462defm V_MBCNT_HI_U32_B32 : VOP2_Real_e64only_vi <0x28d>;
1463defm V_LDEXP_F32 : VOP2_Real_e64only_vi <0x288>;
1464defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e64only_vi <0x1f0>;
1465defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e64only_vi <0x294>;
1466defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e64only_vi <0x295>;
1467defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e64only_vi <0x296>;
1468defm V_CVT_PK_U16_U32 : VOP2_Real_e64only_vi <0x297>;
1469defm V_CVT_PK_I16_I32 : VOP2_Real_e64only_vi <0x298>;
Valery Pykhtin355103f2016-09-23 09:08:07 +00001470
1471defm V_ADD_F16 : VOP2_Real_e32e64_vi <0x1f>;
1472defm V_SUB_F16 : VOP2_Real_e32e64_vi <0x20>;
1473defm V_SUBREV_F16 : VOP2_Real_e32e64_vi <0x21>;
1474defm V_MUL_F16 : VOP2_Real_e32e64_vi <0x22>;
1475defm V_MAC_F16 : VOP2_Real_e32e64_vi <0x23>;
1476defm V_MADMK_F16 : VOP2_Real_MADK_vi <0x24>;
1477defm V_MADAK_F16 : VOP2_Real_MADK_vi <0x25>;
1478defm V_ADD_U16 : VOP2_Real_e32e64_vi <0x26>;
1479defm V_SUB_U16 : VOP2_Real_e32e64_vi <0x27>;
1480defm V_SUBREV_U16 : VOP2_Real_e32e64_vi <0x28>;
1481defm V_MUL_LO_U16 : VOP2_Real_e32e64_vi <0x29>;
1482defm V_LSHLREV_B16 : VOP2_Real_e32e64_vi <0x2a>;
1483defm V_LSHRREV_B16 : VOP2_Real_e32e64_vi <0x2b>;
Matt Arsenault55e7d652016-12-16 17:40:11 +00001484defm V_ASHRREV_I16 : VOP2_Real_e32e64_vi <0x2c>;
Valery Pykhtin355103f2016-09-23 09:08:07 +00001485defm V_MAX_F16 : VOP2_Real_e32e64_vi <0x2d>;
1486defm V_MIN_F16 : VOP2_Real_e32e64_vi <0x2e>;
1487defm V_MAX_U16 : VOP2_Real_e32e64_vi <0x2f>;
1488defm V_MAX_I16 : VOP2_Real_e32e64_vi <0x30>;
1489defm V_MIN_U16 : VOP2_Real_e32e64_vi <0x31>;
1490defm V_MIN_I16 : VOP2_Real_e32e64_vi <0x32>;
1491defm V_LDEXP_F16 : VOP2_Real_e32e64_vi <0x33>;
1492
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +00001493let SubtargetPredicate = isGFX8GFX9 in {
Valery Pykhtin355103f2016-09-23 09:08:07 +00001494
1495// Aliases to simplify matching of floating-point instructions that
1496// are VOP2 on SI and VOP3 on VI.
Sam Kolton4685b70a2017-07-18 14:23:26 +00001497class SI2_VI3Alias <string name, VOP3_Real inst> : InstAlias <
Valery Pykhtin355103f2016-09-23 09:08:07 +00001498 name#" $dst, $src0, $src1",
Sam Kolton4685b70a2017-07-18 14:23:26 +00001499 !if(inst.Pfl.HasOMod,
1500 (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0, 0),
1501 (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0))
Valery Pykhtin355103f2016-09-23 09:08:07 +00001502>, PredicateControl {
1503 let UseInstAsmMatchConverter = 0;
1504 let AsmVariantName = AMDGPUAsmVariants.VOP3;
1505}
1506
1507def : SI2_VI3Alias <"v_ldexp_f32", V_LDEXP_F32_e64_vi>;
1508def : SI2_VI3Alias <"v_cvt_pkaccum_u8_f32", V_CVT_PKACCUM_U8_F32_e64_vi>;
1509def : SI2_VI3Alias <"v_cvt_pknorm_i16_f32", V_CVT_PKNORM_I16_F32_e64_vi>;
1510def : SI2_VI3Alias <"v_cvt_pknorm_u16_f32", V_CVT_PKNORM_U16_F32_e64_vi>;
1511def : SI2_VI3Alias <"v_cvt_pkrtz_f16_f32", V_CVT_PKRTZ_F16_F32_e64_vi>;
1512
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +00001513defm : VOP2eInstAliases<V_CNDMASK_B32_e32, V_CNDMASK_B32_e32_vi>;
1514
Dmitry Preobrazhenskyee51d852019-05-14 19:16:24 +00001515} // End SubtargetPredicate = isGFX8GFX9
1516
1517let SubtargetPredicate = isGFX9Only in {
1518
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +00001519defm : VOP2bInstAliases<V_ADD_I32_e32, V_ADD_CO_U32_e32_gfx9, "v_add_co_u32">;
1520defm : VOP2bInstAliases<V_ADDC_U32_e32, V_ADDC_CO_U32_e32_gfx9, "v_addc_co_u32">;
1521defm : VOP2bInstAliases<V_SUB_I32_e32, V_SUB_CO_U32_e32_gfx9, "v_sub_co_u32">;
1522defm : VOP2bInstAliases<V_SUBB_U32_e32, V_SUBB_CO_U32_e32_gfx9, "v_subb_co_u32">;
1523defm : VOP2bInstAliases<V_SUBREV_I32_e32, V_SUBREV_CO_U32_e32_gfx9, "v_subrev_co_u32">;
1524defm : VOP2bInstAliases<V_SUBBREV_U32_e32, V_SUBBREV_CO_U32_e32_gfx9, "v_subbrev_co_u32">;
Dmitry Preobrazhenskyee51d852019-05-14 19:16:24 +00001525
1526} // End SubtargetPredicate = isGFX9Only
Matt Arsenault0084adc2018-04-30 19:08:16 +00001527
1528let SubtargetPredicate = HasDLInsts in {
1529
1530defm V_FMAC_F32 : VOP2_Real_e32e64_vi <0x3b>;
1531defm V_XNOR_B32 : VOP2_Real_e32e64_vi <0x3d>;
1532
1533} // End SubtargetPredicate = HasDLInsts
Stanislav Mekhanoshinc43e67b2019-06-14 00:33:31 +00001534
1535multiclass VOP2_Real_DOT_ACC_gfx10<bits<6> op> :
1536 VOP2_Real_e32_gfx10<op>,
1537 VOP2_Real_dpp_gfx10<op>,
1538 VOP2_Real_dpp8_gfx10<op>;
1539
1540let SubtargetPredicate = HasDot5Insts in {
1541 // NB: Opcode conflicts with V_DOT8C_I32_I4
1542 // This opcode exists in gfx 10.1* only
1543 defm V_DOT2C_F32_F16 : VOP2_Real_DOT_ACC_gfx10<0x02>;
1544}
1545
1546let SubtargetPredicate = HasDot6Insts in {
1547 defm V_DOT4C_I32_I8 : VOP2_Real_DOT_ACC_gfx10<0x0d>;
1548}