| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1 | //===-- VOP2Instructions.td - Vector Instruction Defintions ---------------===// | 
|  | 2 | // | 
| Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. | 
|  | 4 | // See https://llvm.org/LICENSE.txt for license information. | 
|  | 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 6 | // | 
|  | 7 | //===----------------------------------------------------------------------===// | 
|  | 8 |  | 
|  | 9 | //===----------------------------------------------------------------------===// | 
|  | 10 | // VOP2 Classes | 
|  | 11 | //===----------------------------------------------------------------------===// | 
|  | 12 |  | 
|  | 13 | class VOP2e <bits<6> op, VOPProfile P> : Enc32 { | 
|  | 14 | bits<8> vdst; | 
|  | 15 | bits<9> src0; | 
|  | 16 | bits<8> src1; | 
|  | 17 |  | 
|  | 18 | let Inst{8-0}   = !if(P.HasSrc0, src0, 0); | 
|  | 19 | let Inst{16-9}  = !if(P.HasSrc1, src1, 0); | 
|  | 20 | let Inst{24-17} = !if(P.EmitDst, vdst, 0); | 
|  | 21 | let Inst{30-25} = op; | 
|  | 22 | let Inst{31}    = 0x0; //encoding | 
|  | 23 | } | 
|  | 24 |  | 
|  | 25 | class VOP2_MADKe <bits<6> op, VOPProfile P> : Enc64 { | 
|  | 26 | bits<8>  vdst; | 
|  | 27 | bits<9>  src0; | 
|  | 28 | bits<8>  src1; | 
|  | 29 | bits<32> imm; | 
|  | 30 |  | 
|  | 31 | let Inst{8-0}   = !if(P.HasSrc0, src0, 0); | 
|  | 32 | let Inst{16-9}  = !if(P.HasSrc1, src1, 0); | 
|  | 33 | let Inst{24-17} = !if(P.EmitDst, vdst, 0); | 
|  | 34 | let Inst{30-25} = op; | 
|  | 35 | let Inst{31}    = 0x0; // encoding | 
|  | 36 | let Inst{63-32} = imm; | 
|  | 37 | } | 
|  | 38 |  | 
| Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 39 | class VOP2_SDWAe <bits<6> op, VOPProfile P> : VOP_SDWAe <P> { | 
|  | 40 | bits<8> vdst; | 
|  | 41 | bits<8> src1; | 
| Matt Arsenault | b4493e9 | 2017-02-10 02:42:31 +0000 | [diff] [blame] | 42 |  | 
| Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 43 | let Inst{8-0}   = 0xf9; // sdwa | 
|  | 44 | let Inst{16-9}  = !if(P.HasSrc1, src1{7-0}, 0); | 
|  | 45 | let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0); | 
|  | 46 | let Inst{30-25} = op; | 
|  | 47 | let Inst{31}    = 0x0; // encoding | 
|  | 48 | } | 
|  | 49 |  | 
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 50 | class VOP2_SDWA9Ae <bits<6> op, VOPProfile P> : VOP_SDWA9Ae <P> { | 
|  | 51 | bits<8> vdst; | 
|  | 52 | bits<9> src1; | 
|  | 53 |  | 
|  | 54 | let Inst{8-0}   = 0xf9; // sdwa | 
|  | 55 | let Inst{16-9}  = !if(P.HasSrc1, src1{7-0}, 0); | 
|  | 56 | let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0); | 
|  | 57 | let Inst{30-25} = op; | 
|  | 58 | let Inst{31}    = 0x0; // encoding | 
|  | 59 | let Inst{63}    = !if(P.HasSrc1, src1{8}, 0); // src1_sgpr | 
|  | 60 | } | 
|  | 61 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 62 | class VOP2_Pseudo <string opName, VOPProfile P, list<dag> pattern=[], string suffix = "_e32"> : | 
| Nicolai Haehnle | 4f850ea | 2018-03-26 13:56:53 +0000 | [diff] [blame] | 63 | VOP_Pseudo <opName, suffix, P, P.Outs32, P.Ins32, "", pattern> { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 64 |  | 
| Nicolai Haehnle | 4f850ea | 2018-03-26 13:56:53 +0000 | [diff] [blame] | 65 | let AsmOperands = P.Asm32; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 66 |  | 
|  | 67 | let Size = 4; | 
|  | 68 | let mayLoad = 0; | 
|  | 69 | let mayStore = 0; | 
|  | 70 | let hasSideEffects = 0; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 71 |  | 
|  | 72 | let VOP2 = 1; | 
|  | 73 | let VALU = 1; | 
|  | 74 | let Uses = [EXEC]; | 
|  | 75 |  | 
|  | 76 | let AsmVariantName = AMDGPUAsmVariants.Default; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 77 | } | 
|  | 78 |  | 
|  | 79 | class VOP2_Real <VOP2_Pseudo ps, int EncodingFamily> : | 
|  | 80 | InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>, | 
|  | 81 | SIMCInstr <ps.PseudoInstr, EncodingFamily> { | 
|  | 82 |  | 
|  | 83 | let isPseudo = 0; | 
|  | 84 | let isCodeGenOnly = 0; | 
|  | 85 |  | 
| Sam Kolton | a6792a3 | 2016-12-22 11:30:48 +0000 | [diff] [blame] | 86 | let Constraints     = ps.Constraints; | 
|  | 87 | let DisableEncoding = ps.DisableEncoding; | 
|  | 88 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 89 | // copy relevant pseudo op flags | 
|  | 90 | let SubtargetPredicate = ps.SubtargetPredicate; | 
|  | 91 | let AsmMatchConverter  = ps.AsmMatchConverter; | 
|  | 92 | let AsmVariantName     = ps.AsmVariantName; | 
|  | 93 | let Constraints        = ps.Constraints; | 
|  | 94 | let DisableEncoding    = ps.DisableEncoding; | 
|  | 95 | let TSFlags            = ps.TSFlags; | 
| Dmitry Preobrazhensky | 03880f8 | 2017-03-03 14:31:06 +0000 | [diff] [blame] | 96 | let UseNamedOperandTable = ps.UseNamedOperandTable; | 
|  | 97 | let Uses                 = ps.Uses; | 
| Stanislav Mekhanoshin | f630047 | 2018-01-15 17:55:35 +0000 | [diff] [blame] | 98 | let Defs                 = ps.Defs; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 99 | } | 
|  | 100 |  | 
| Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 101 | class VOP2_SDWA_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> : | 
|  | 102 | VOP_SDWA_Pseudo <OpName, P, pattern> { | 
|  | 103 | let AsmMatchConverter = "cvtSdwaVOP2"; | 
|  | 104 | } | 
|  | 105 |  | 
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 106 | class VOP2_DPP_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> : | 
|  | 107 | VOP_DPP_Pseudo <OpName, P, pattern> { | 
|  | 108 | } | 
|  | 109 |  | 
|  | 110 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 111 | class getVOP2Pat64 <SDPatternOperator node, VOPProfile P> : LetDummies { | 
|  | 112 | list<dag> ret = !if(P.HasModifiers, | 
|  | 113 | [(set P.DstVT:$vdst, | 
| Sam Kolton | 4685b70a | 2017-07-18 14:23:26 +0000 | [diff] [blame] | 114 | (node (P.Src0VT | 
|  | 115 | !if(P.HasOMod, | 
|  | 116 | (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod), | 
|  | 117 | (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp))), | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 118 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], | 
|  | 119 | [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1))]); | 
|  | 120 | } | 
|  | 121 |  | 
| Konstantin Zhuravlyov | 9da26b2 | 2018-09-27 19:46:41 +0000 | [diff] [blame] | 122 | multiclass VOP2Inst_e32<string opName, | 
|  | 123 | VOPProfile P, | 
|  | 124 | SDPatternOperator node = null_frag, | 
|  | 125 | string revOp = opName, | 
|  | 126 | bit GFX9Renamed = 0> { | 
| Dmitry Preobrazhensky | 1ac7177 | 2017-11-29 13:33:40 +0000 | [diff] [blame] | 127 | let renamedInGFX9 = GFX9Renamed in { | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 128 | def _e32 : VOP2_Pseudo <opName, P, VOPPatOrNull<node,P>.ret>, | 
| Dmitry Preobrazhensky | 1ac7177 | 2017-11-29 13:33:40 +0000 | [diff] [blame] | 129 | Commutable_REV<revOp#"_e32", !eq(revOp, opName)>; | 
| Konstantin Zhuravlyov | 9da26b2 | 2018-09-27 19:46:41 +0000 | [diff] [blame] | 130 | } // End renamedInGFX9 = GFX9Renamed | 
|  | 131 | } | 
| Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 132 |  | 
| Konstantin Zhuravlyov | 9da26b2 | 2018-09-27 19:46:41 +0000 | [diff] [blame] | 133 | multiclass VOP2Inst_e64<string opName, | 
|  | 134 | VOPProfile P, | 
|  | 135 | SDPatternOperator node = null_frag, | 
|  | 136 | string revOp = opName, | 
|  | 137 | bit GFX9Renamed = 0> { | 
|  | 138 | let renamedInGFX9 = GFX9Renamed in { | 
| Dmitry Preobrazhensky | 1ac7177 | 2017-11-29 13:33:40 +0000 | [diff] [blame] | 139 | def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>, | 
|  | 140 | Commutable_REV<revOp#"_e64", !eq(revOp, opName)>; | 
| Konstantin Zhuravlyov | 9da26b2 | 2018-09-27 19:46:41 +0000 | [diff] [blame] | 141 | } // End renamedInGFX9 = GFX9Renamed | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 142 | } | 
|  | 143 |  | 
| Konstantin Zhuravlyov | 9da26b2 | 2018-09-27 19:46:41 +0000 | [diff] [blame] | 144 | multiclass VOP2Inst_sdwa<string opName, | 
|  | 145 | VOPProfile P, | 
|  | 146 | SDPatternOperator node = null_frag, | 
|  | 147 | string revOp = opName, | 
|  | 148 | bit GFX9Renamed = 0> { | 
|  | 149 | let renamedInGFX9 = GFX9Renamed in { | 
|  | 150 | def _sdwa : VOP2_SDWA_Pseudo <opName, P>; | 
|  | 151 | } // End renamedInGFX9 = GFX9Renamed | 
|  | 152 | } | 
|  | 153 |  | 
|  | 154 | multiclass VOP2Inst<string opName, | 
|  | 155 | VOPProfile P, | 
|  | 156 | SDPatternOperator node = null_frag, | 
|  | 157 | string revOp = opName, | 
|  | 158 | bit GFX9Renamed = 0> : | 
|  | 159 | VOP2Inst_e32<opName, P, node, revOp, GFX9Renamed>, | 
|  | 160 | VOP2Inst_e64<opName, P, node, revOp, GFX9Renamed>, | 
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 161 | VOP2Inst_sdwa<opName, P, node, revOp, GFX9Renamed> { | 
|  | 162 | let renamedInGFX9 = GFX9Renamed in { | 
|  | 163 | foreach _ = BoolToList<P.HasExtDPP>.ret in | 
|  | 164 | def _dpp  : VOP2_DPP_Pseudo <opName, P>; | 
|  | 165 | } | 
|  | 166 | } | 
| Konstantin Zhuravlyov | 9da26b2 | 2018-09-27 19:46:41 +0000 | [diff] [blame] | 167 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 168 | multiclass VOP2bInst <string opName, | 
|  | 169 | VOPProfile P, | 
|  | 170 | SDPatternOperator node = null_frag, | 
|  | 171 | string revOp = opName, | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 172 | bit GFX9Renamed = 0, | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 173 | bit useSGPRInput = !eq(P.NumSrcArgs, 3)> { | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 174 | let renamedInGFX9 = GFX9Renamed in { | 
|  | 175 | let SchedRW = [Write32Bit, WriteSALU] in { | 
|  | 176 | let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]), Defs = [VCC] in { | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 177 | def _e32 : VOP2_Pseudo <opName, P, VOPPatOrNull<node,P>.ret>, | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 178 | Commutable_REV<revOp#"_e32", !eq(revOp, opName)>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 179 |  | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 180 | def _sdwa  : VOP2_SDWA_Pseudo <opName, P> { | 
|  | 181 | let AsmMatchConverter = "cvtSdwaVOP2b"; | 
|  | 182 | } | 
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 183 | foreach _ = BoolToList<P.HasExtDPP>.ret in | 
|  | 184 | def _dpp  : VOP2_DPP_Pseudo <opName, P>; | 
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 185 | } | 
| Sam Kolton | 07dbde2 | 2017-01-20 10:01:25 +0000 | [diff] [blame] | 186 |  | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 187 | def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>, | 
|  | 188 | Commutable_REV<revOp#"_e64", !eq(revOp, opName)>; | 
|  | 189 | } | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 190 | } | 
|  | 191 | } | 
|  | 192 |  | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 193 | class VOP2bInstAlias <VOP2_Pseudo ps, Instruction inst, | 
|  | 194 | string OpName, string opnd> : | 
|  | 195 | InstAlias <OpName#" "#!subst("vcc", opnd, ps.Pfl.Asm32), | 
|  | 196 | (inst ps.Pfl.DstRC:$vdst, ps.Pfl.Src0RC32:$src0, | 
|  | 197 | ps.Pfl.Src1RC32:$src1)>, | 
|  | 198 | PredicateControl { | 
|  | 199 | } | 
|  | 200 |  | 
|  | 201 | multiclass VOP2bInstAliases<VOP2_Pseudo ps, VOP2_Real inst, string OpName> { | 
| Stanislav Mekhanoshin | 8bcc9bb | 2019-06-13 19:18:29 +0000 | [diff] [blame] | 202 | let WaveSizePredicate = isWave32 in { | 
|  | 203 | def : VOP2bInstAlias<ps, inst, OpName, "vcc_lo">; | 
|  | 204 | } | 
|  | 205 | let WaveSizePredicate = isWave64 in { | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 206 | def : VOP2bInstAlias<ps, inst, OpName, "vcc">; | 
| Stanislav Mekhanoshin | 8bcc9bb | 2019-06-13 19:18:29 +0000 | [diff] [blame] | 207 | } | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 208 | } | 
|  | 209 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 210 | multiclass VOP2eInst <string opName, | 
|  | 211 | VOPProfile P, | 
|  | 212 | SDPatternOperator node = null_frag, | 
|  | 213 | string revOp = opName, | 
|  | 214 | bit useSGPRInput = !eq(P.NumSrcArgs, 3)> { | 
|  | 215 |  | 
|  | 216 | let SchedRW = [Write32Bit] in { | 
|  | 217 | let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]) in { | 
|  | 218 | def _e32 : VOP2_Pseudo <opName, P>, | 
|  | 219 | Commutable_REV<revOp#"_e32", !eq(revOp, opName)>; | 
| Dmitry Preobrazhensky | 4c45e6f | 2018-04-16 12:41:38 +0000 | [diff] [blame] | 220 |  | 
|  | 221 | def _sdwa : VOP2_SDWA_Pseudo <opName, P> { | 
|  | 222 | let AsmMatchConverter = "cvtSdwaVOP2b"; | 
|  | 223 | } | 
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 224 |  | 
|  | 225 | foreach _ = BoolToList<P.HasExtDPP>.ret in | 
|  | 226 | def _dpp  : VOP2_DPP_Pseudo <opName, P>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 227 | } | 
| Sam Kolton | 07dbde2 | 2017-01-20 10:01:25 +0000 | [diff] [blame] | 228 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 229 | def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>, | 
|  | 230 | Commutable_REV<revOp#"_e64", !eq(revOp, opName)>; | 
|  | 231 | } | 
|  | 232 | } | 
|  | 233 |  | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 234 | class VOP2eInstAlias <VOP2_Pseudo ps, Instruction inst, string opnd> : | 
|  | 235 | InstAlias <ps.OpName#" "#ps.Pfl.Asm32#", "#opnd, | 
|  | 236 | (inst ps.Pfl.DstRC:$vdst, ps.Pfl.Src0RC32:$src0, | 
|  | 237 | ps.Pfl.Src1RC32:$src1)>, | 
|  | 238 | PredicateControl { | 
|  | 239 | } | 
|  | 240 |  | 
|  | 241 | multiclass VOP2eInstAliases<VOP2_Pseudo ps, VOP2_Real inst> { | 
| Stanislav Mekhanoshin | 8bcc9bb | 2019-06-13 19:18:29 +0000 | [diff] [blame] | 242 | let WaveSizePredicate = isWave32 in { | 
|  | 243 | def : VOP2eInstAlias<ps, inst, "vcc_lo">; | 
|  | 244 | } | 
|  | 245 | let WaveSizePredicate = isWave64 in { | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 246 | def : VOP2eInstAlias<ps, inst, "vcc">; | 
| Stanislav Mekhanoshin | 8bcc9bb | 2019-06-13 19:18:29 +0000 | [diff] [blame] | 247 | } | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 248 | } | 
|  | 249 |  | 
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 250 | class VOP_MADAK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> { | 
| Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 251 | field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm); | 
|  | 252 | field dag Ins32 = (ins VCSrc_f32:$src0, VGPR_32:$src1, ImmOpType:$imm); | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 253 | field bit HasExt = 0; | 
| Dmitry Preobrazhensky | da61a7f | 2017-05-10 13:00:28 +0000 | [diff] [blame] | 254 |  | 
|  | 255 | // Hack to stop printing _e64 | 
|  | 256 | let DstRC = RegisterOperand<VGPR_32>; | 
|  | 257 | field string Asm32 = " $vdst, $src0, $src1, $imm"; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 258 | } | 
|  | 259 |  | 
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 260 | def VOP_MADAK_F16 : VOP_MADAK <f16>; | 
|  | 261 | def VOP_MADAK_F32 : VOP_MADAK <f32>; | 
|  | 262 |  | 
|  | 263 | class VOP_MADMK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> { | 
| Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 264 | field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm); | 
|  | 265 | field dag Ins32 = (ins VCSrc_f32:$src0, ImmOpType:$imm, VGPR_32:$src1); | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 266 | field bit HasExt = 0; | 
| Dmitry Preobrazhensky | da61a7f | 2017-05-10 13:00:28 +0000 | [diff] [blame] | 267 |  | 
|  | 268 | // Hack to stop printing _e64 | 
|  | 269 | let DstRC = RegisterOperand<VGPR_32>; | 
|  | 270 | field string Asm32 = " $vdst, $src0, $imm, $src1"; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 271 | } | 
|  | 272 |  | 
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 273 | def VOP_MADMK_F16 : VOP_MADMK <f16>; | 
|  | 274 | def VOP_MADMK_F32 : VOP_MADMK <f32>; | 
|  | 275 |  | 
| Matt Arsenault | 678e111 | 2017-04-10 17:58:06 +0000 | [diff] [blame] | 276 | // FIXME: Remove src2_modifiers. It isn't used, so is wasting memory | 
|  | 277 | // and processing time but it makes it easier to convert to mad. | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 278 | class VOP_MAC <ValueType vt0, ValueType vt1=vt0> : VOPProfile <[vt0, vt1, vt1, vt0]> { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 279 | let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2); | 
|  | 280 | let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3, | 
| Tim Renouf | 2e94f6e | 2019-03-18 19:25:39 +0000 | [diff] [blame] | 281 | 0, HasModifiers, HasModifiers, HasOMod, | 
|  | 282 | Src0Mod, Src1Mod, Src2Mod>.ret; | 
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 283 | let InsDPP = (ins Src0ModDPP:$src0_modifiers, Src0DPP:$src0, | 
| Sam Kolton | 9772eb3 | 2017-01-11 11:46:30 +0000 | [diff] [blame] | 284 | Src1ModDPP:$src1_modifiers, Src1DPP:$src1, | 
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 285 | VGPR_32:$src2, // stub argument | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 286 | dpp_ctrl:$dpp_ctrl, row_mask:$row_mask, | 
|  | 287 | bank_mask:$bank_mask, bound_ctrl:$bound_ctrl); | 
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 288 | let InsDPP16 = !con(InsDPP, (ins FI:$fi)); | 
|  | 289 |  | 
|  | 290 | let InsDPP8 = (ins Src0ModDPP:$src0_modifiers, Src0DPP:$src0, | 
|  | 291 | Src1ModDPP:$src1_modifiers, Src1DPP:$src1, | 
|  | 292 | VGPR_32:$src2, // stub argument | 
|  | 293 | dpp8:$dpp8, FI:$fi); | 
| Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 294 |  | 
| Sam Kolton | 9772eb3 | 2017-01-11 11:46:30 +0000 | [diff] [blame] | 295 | let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0, | 
|  | 296 | Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1, | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 297 | VGPR_32:$src2, // stub argument | 
| Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 298 | clampmod:$clamp, omod:$omod, | 
|  | 299 | dst_sel:$dst_sel, dst_unused:$dst_unused, | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 300 | src0_sel:$src0_sel, src1_sel:$src1_sel); | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 301 | let Asm32 = getAsm32<1, 2, vt0>.ret; | 
|  | 302 | let Asm64 = getAsm64<1, 2, 0, HasModifiers, HasOMod, vt0>.ret; | 
|  | 303 | let AsmDPP = getAsmDPP<1, 2, HasModifiers, vt0>.ret; | 
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 304 | let AsmDPP16 = getAsmDPP16<1, 2, HasModifiers, vt0>.ret; | 
|  | 305 | let AsmDPP8 = getAsmDPP8<1, 2, 0, vt0>.ret; | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 306 | let AsmSDWA = getAsmSDWA<1, 2, vt0>.ret; | 
|  | 307 | let AsmSDWA9 = getAsmSDWA9<1, 1, 2, vt0>.ret; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 308 | let HasSrc2 = 0; | 
|  | 309 | let HasSrc2Mods = 0; | 
| Konstantin Zhuravlyov | 5f1b818 | 2018-09-27 20:49:00 +0000 | [diff] [blame] | 310 |  | 
| Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 311 | let HasExt = 1; | 
| Konstantin Zhuravlyov | 5f1b818 | 2018-09-27 20:49:00 +0000 | [diff] [blame] | 312 | let HasExtDPP = 1; | 
|  | 313 | let HasExtSDWA = 1; | 
|  | 314 | let HasExtSDWA9 = 0; | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 315 | let TieRegDPP = "$src2"; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 316 | } | 
|  | 317 |  | 
| Konstantin Zhuravlyov | 7d424aa | 2018-09-27 19:24:05 +0000 | [diff] [blame] | 318 | def VOP_MAC_F16 : VOP_MAC <f16>; | 
|  | 319 | def VOP_MAC_F32 : VOP_MAC <f32>; | 
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 320 |  | 
| Stanislav Mekhanoshin | c43e67b | 2019-06-14 00:33:31 +0000 | [diff] [blame^] | 321 | class VOP_DOT_ACC<ValueType vt0, ValueType vt1> : VOP_MAC<vt0, vt1> { | 
|  | 322 | let HasClamp = 0; | 
|  | 323 | let HasExtSDWA = 0; | 
|  | 324 | let HasModifiers = 1; | 
|  | 325 | let HasOpSel = 0; | 
|  | 326 | let IsPacked = 0; | 
|  | 327 | } | 
|  | 328 |  | 
|  | 329 | def VOP_DOT_ACC_F32_V2F16 : VOP_DOT_ACC<f32, v2f16> { | 
|  | 330 | let Src0ModDPP = FPVRegInputMods; | 
|  | 331 | let Src1ModDPP = FPVRegInputMods; | 
|  | 332 | } | 
|  | 333 | def VOP_DOT_ACC_I32_I32   : VOP_DOT_ACC<i32, i32>; | 
|  | 334 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 335 | // Write out to vcc or arbitrary SGPR. | 
| Tim Renouf | cfdfba9 | 2019-03-18 19:35:44 +0000 | [diff] [blame] | 336 | def VOP2b_I32_I1_I32_I32 : VOPProfile<[i32, i32, i32, untyped], 0, /*EnableClamp=*/1> { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 337 | let Asm32 = "$vdst, vcc, $src0, $src1"; | 
| Tim Renouf | cfdfba9 | 2019-03-18 19:35:44 +0000 | [diff] [blame] | 338 | let Asm64 = "$vdst, $sdst, $src0, $src1$clamp"; | 
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 339 | let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel"; | 
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 340 | let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel"; | 
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 341 | let AsmDPP = "$vdst, vcc, $src0, $src1 $dpp_ctrl$row_mask$bank_mask$bound_ctrl"; | 
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 342 | let AsmDPP8 = "$vdst, vcc, $src0, $src1 $dpp8$fi"; | 
|  | 343 | let AsmDPP16 = AsmDPP#"$fi"; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 344 | let Outs32 = (outs DstRC:$vdst); | 
|  | 345 | let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst); | 
|  | 346 | } | 
|  | 347 |  | 
|  | 348 | // Write out to vcc or arbitrary SGPR and read in from vcc or | 
|  | 349 | // arbitrary SGPR. | 
| Tim Renouf | cfdfba9 | 2019-03-18 19:35:44 +0000 | [diff] [blame] | 350 | def VOP2b_I32_I1_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1], 0, /*EnableClamp=*/1> { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 351 | let Asm32 = "$vdst, vcc, $src0, $src1, vcc"; | 
| Tim Renouf | cfdfba9 | 2019-03-18 19:35:44 +0000 | [diff] [blame] | 352 | let Asm64 = "$vdst, $sdst, $src0, $src1, $src2$clamp"; | 
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 353 | let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel"; | 
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 354 | let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel"; | 
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 355 | let AsmDPP = "$vdst, vcc, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl"; | 
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 356 | let AsmDPP8 = "$vdst, vcc, $src0, $src1, vcc $dpp8$fi"; | 
|  | 357 | let AsmDPP16 = AsmDPP#"$fi"; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 358 | let Outs32 = (outs DstRC:$vdst); | 
|  | 359 | let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst); | 
|  | 360 |  | 
|  | 361 | // Suppress src2 implied by type since the 32-bit encoding uses an | 
|  | 362 | // implicit VCC use. | 
|  | 363 | let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1); | 
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 364 |  | 
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 365 | let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0, | 
|  | 366 | Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1, | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 367 | clampmod:$clamp, | 
| Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 368 | dst_sel:$dst_sel, dst_unused:$dst_unused, | 
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 369 | src0_sel:$src0_sel, src1_sel:$src1_sel); | 
|  | 370 |  | 
| Connor Abbott | 79f3ade | 2017-08-07 19:10:56 +0000 | [diff] [blame] | 371 | let InsDPP = (ins DstRCDPP:$old, | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 372 | Src0DPP:$src0, | 
|  | 373 | Src1DPP:$src1, | 
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 374 | dpp_ctrl:$dpp_ctrl, row_mask:$row_mask, | 
|  | 375 | bank_mask:$bank_mask, bound_ctrl:$bound_ctrl); | 
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 376 | let InsDPP16 = !con(InsDPP, (ins FI:$fi)); | 
|  | 377 |  | 
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 378 | let HasExt = 1; | 
| Konstantin Zhuravlyov | 5f1b818 | 2018-09-27 20:49:00 +0000 | [diff] [blame] | 379 | let HasExtDPP = 1; | 
|  | 380 | let HasExtSDWA = 1; | 
|  | 381 | let HasExtSDWA9 = 1; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 382 | } | 
|  | 383 |  | 
| Tim Renouf | 2e94f6e | 2019-03-18 19:25:39 +0000 | [diff] [blame] | 384 | // Read in from vcc or arbitrary SGPR. | 
| Tim Renouf | 2e94f6e | 2019-03-18 19:25:39 +0000 | [diff] [blame] | 385 | def VOP2e_I32_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1], /*EnableF32SrcMods=*/1> { | 
| Stanislav Mekhanoshin | 4f331cb | 2019-04-26 23:16:16 +0000 | [diff] [blame] | 386 | let Asm32 = "$vdst, $src0, $src1"; | 
| Tim Renouf | 2e94f6e | 2019-03-18 19:25:39 +0000 | [diff] [blame] | 387 | let Asm64 = "$vdst, $src0_modifiers, $src1_modifiers, $src2"; | 
| Dmitry Preobrazhensky | 4c45e6f | 2018-04-16 12:41:38 +0000 | [diff] [blame] | 388 | let AsmSDWA = "$vdst, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel"; | 
|  | 389 | let AsmSDWA9 = "$vdst, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel"; | 
|  | 390 | let AsmDPP = "$vdst, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl"; | 
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 391 | let AsmDPP8 = "$vdst, $src0, $src1, vcc $dpp8$fi"; | 
|  | 392 | let AsmDPP16 = AsmDPP#"$fi"; | 
| Dmitry Preobrazhensky | 4c45e6f | 2018-04-16 12:41:38 +0000 | [diff] [blame] | 393 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 394 | let Outs32 = (outs DstRC:$vdst); | 
|  | 395 | let Outs64 = (outs DstRC:$vdst); | 
|  | 396 |  | 
|  | 397 | // Suppress src2 implied by type since the 32-bit encoding uses an | 
|  | 398 | // implicit VCC use. | 
|  | 399 | let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1); | 
| Dmitry Preobrazhensky | 4c45e6f | 2018-04-16 12:41:38 +0000 | [diff] [blame] | 400 |  | 
|  | 401 | let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0, | 
|  | 402 | Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1, | 
|  | 403 | clampmod:$clamp, | 
|  | 404 | dst_sel:$dst_sel, dst_unused:$dst_unused, | 
|  | 405 | src0_sel:$src0_sel, src1_sel:$src1_sel); | 
|  | 406 |  | 
|  | 407 | let InsDPP = (ins DstRCDPP:$old, | 
| Tim Renouf | 2e94f6e | 2019-03-18 19:25:39 +0000 | [diff] [blame] | 408 | Src0ModDPP:$src0_modifiers, Src0DPP:$src0, | 
|  | 409 | Src1ModDPP:$src1_modifiers, Src1DPP:$src1, | 
| Dmitry Preobrazhensky | 4c45e6f | 2018-04-16 12:41:38 +0000 | [diff] [blame] | 410 | dpp_ctrl:$dpp_ctrl, row_mask:$row_mask, | 
|  | 411 | bank_mask:$bank_mask, bound_ctrl:$bound_ctrl); | 
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 412 | let InsDPP16 = !con(InsDPP, (ins FI:$fi)); | 
|  | 413 |  | 
| Dmitry Preobrazhensky | 4c45e6f | 2018-04-16 12:41:38 +0000 | [diff] [blame] | 414 | let HasExt = 1; | 
| Konstantin Zhuravlyov | 5f1b818 | 2018-09-27 20:49:00 +0000 | [diff] [blame] | 415 | let HasExtDPP = 1; | 
|  | 416 | let HasExtSDWA = 1; | 
|  | 417 | let HasExtSDWA9 = 1; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 418 | } | 
|  | 419 |  | 
|  | 420 | def VOP_READLANE : VOPProfile<[i32, i32, i32]> { | 
|  | 421 | let Outs32 = (outs SReg_32:$vdst); | 
|  | 422 | let Outs64 = Outs32; | 
| Dmitry Preobrazhensky | 6023d59 | 2019-03-04 12:48:32 +0000 | [diff] [blame] | 423 | let Ins32 = (ins VRegOrLds_32:$src0, SCSrc_b32:$src1); | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 424 | let Ins64 = Ins32; | 
|  | 425 | let Asm32 = " $vdst, $src0, $src1"; | 
|  | 426 | let Asm64 = Asm32; | 
| Konstantin Zhuravlyov | 5f1b818 | 2018-09-27 20:49:00 +0000 | [diff] [blame] | 427 |  | 
| Sam Kolton | ca5a30e | 2017-06-22 12:42:14 +0000 | [diff] [blame] | 428 | let HasExt = 0; | 
| Konstantin Zhuravlyov | 5f1b818 | 2018-09-27 20:49:00 +0000 | [diff] [blame] | 429 | let HasExtDPP = 0; | 
|  | 430 | let HasExtSDWA = 0; | 
|  | 431 | let HasExtSDWA9 = 0; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 432 | } | 
|  | 433 |  | 
| Tim Renouf | 2a99fa2 | 2018-02-28 19:10:32 +0000 | [diff] [blame] | 434 | def VOP_WRITELANE : VOPProfile<[i32, i32, i32, i32]> { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 435 | let Outs32 = (outs VGPR_32:$vdst); | 
|  | 436 | let Outs64 = Outs32; | 
| Tim Renouf | 2a99fa2 | 2018-02-28 19:10:32 +0000 | [diff] [blame] | 437 | let Ins32 = (ins SCSrc_b32:$src0, SCSrc_b32:$src1, VGPR_32:$vdst_in); | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 438 | let Ins64 = Ins32; | 
|  | 439 | let Asm32 = " $vdst, $src0, $src1"; | 
|  | 440 | let Asm64 = Asm32; | 
| Tim Renouf | 2a99fa2 | 2018-02-28 19:10:32 +0000 | [diff] [blame] | 441 | let HasSrc2 = 0; | 
|  | 442 | let HasSrc2Mods = 0; | 
| Konstantin Zhuravlyov | 5f1b818 | 2018-09-27 20:49:00 +0000 | [diff] [blame] | 443 |  | 
|  | 444 | let HasExt = 0; | 
|  | 445 | let HasExtDPP = 0; | 
|  | 446 | let HasExtSDWA = 0; | 
|  | 447 | let HasExtSDWA9 = 0; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 448 | } | 
|  | 449 |  | 
|  | 450 | //===----------------------------------------------------------------------===// | 
|  | 451 | // VOP2 Instructions | 
|  | 452 | //===----------------------------------------------------------------------===// | 
|  | 453 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 454 | defm V_CNDMASK_B32 : VOP2eInst <"v_cndmask_b32", VOP2e_I32_I32_I32_I1>; | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 455 | def V_MADMK_F32 : VOP2_Pseudo <"v_madmk_f32", VOP_MADMK_F32, []>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 456 |  | 
|  | 457 | let isCommutable = 1 in { | 
|  | 458 | defm V_ADD_F32 : VOP2Inst <"v_add_f32", VOP_F32_F32_F32, fadd>; | 
|  | 459 | defm V_SUB_F32 : VOP2Inst <"v_sub_f32", VOP_F32_F32_F32, fsub>; | 
|  | 460 | defm V_SUBREV_F32 : VOP2Inst <"v_subrev_f32", VOP_F32_F32_F32, null_frag, "v_sub_f32">; | 
|  | 461 | defm V_MUL_LEGACY_F32 : VOP2Inst <"v_mul_legacy_f32", VOP_F32_F32_F32, AMDGPUfmul_legacy>; | 
|  | 462 | defm V_MUL_F32 : VOP2Inst <"v_mul_f32", VOP_F32_F32_F32, fmul>; | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 463 | defm V_MUL_I32_I24 : VOP2Inst <"v_mul_i32_i24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmul_i24>; | 
|  | 464 | defm V_MUL_HI_I32_I24 : VOP2Inst <"v_mul_hi_i32_i24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmulhi_i24>; | 
|  | 465 | defm V_MUL_U32_U24 : VOP2Inst <"v_mul_u32_u24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmul_u24>; | 
|  | 466 | defm V_MUL_HI_U32_U24 : VOP2Inst <"v_mul_hi_u32_u24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmulhi_u24>; | 
| Matt Arsenault | 687ec75 | 2018-10-22 16:27:27 +0000 | [diff] [blame] | 467 | defm V_MIN_F32 : VOP2Inst <"v_min_f32", VOP_F32_F32_F32, fminnum_like>; | 
|  | 468 | defm V_MAX_F32 : VOP2Inst <"v_max_f32", VOP_F32_F32_F32, fmaxnum_like>; | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 469 | defm V_MIN_I32 : VOP2Inst <"v_min_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, smin>; | 
|  | 470 | defm V_MAX_I32 : VOP2Inst <"v_max_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, smax>; | 
|  | 471 | defm V_MIN_U32 : VOP2Inst <"v_min_u32", VOP_PAT_GEN<VOP_I32_I32_I32>, umin>; | 
|  | 472 | defm V_MAX_U32 : VOP2Inst <"v_max_u32", VOP_PAT_GEN<VOP_I32_I32_I32>, umax>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 473 | defm V_LSHRREV_B32 : VOP2Inst <"v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32">; | 
|  | 474 | defm V_ASHRREV_I32 : VOP2Inst <"v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32">; | 
|  | 475 | defm V_LSHLREV_B32 : VOP2Inst <"v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32">; | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 476 | defm V_AND_B32 : VOP2Inst <"v_and_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, and>; | 
|  | 477 | defm V_OR_B32 : VOP2Inst <"v_or_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, or>; | 
|  | 478 | defm V_XOR_B32 : VOP2Inst <"v_xor_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, xor>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 479 |  | 
|  | 480 | let Constraints = "$vdst = $src2", DisableEncoding="$src2", | 
|  | 481 | isConvertibleToThreeAddress = 1 in { | 
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 482 | defm V_MAC_F32 : VOP2Inst <"v_mac_f32", VOP_MAC_F32>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 483 | } | 
|  | 484 |  | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 485 | def V_MADAK_F32 : VOP2_Pseudo <"v_madak_f32", VOP_MADAK_F32, []>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 486 |  | 
|  | 487 | // No patterns so that the scalar instructions are always selected. | 
|  | 488 | // The scalar versions will be replaced with vector when needed later. | 
|  | 489 |  | 
|  | 490 | // V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI, | 
|  | 491 | // but the VI instructions behave the same as the SI versions. | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 492 | defm V_ADD_I32 : VOP2bInst <"v_add_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_add_i32", 1>; | 
|  | 493 | defm V_SUB_I32 : VOP2bInst <"v_sub_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>; | 
|  | 494 | defm V_SUBREV_I32 : VOP2bInst <"v_subrev_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>; | 
|  | 495 | defm V_ADDC_U32 : VOP2bInst <"v_addc_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_addc_u32", 1>; | 
|  | 496 | defm V_SUBB_U32 : VOP2bInst <"v_subb_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>; | 
|  | 497 | defm V_SUBBREV_U32 : VOP2bInst <"v_subbrev_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>; | 
| Matt Arsenault | c37fe66 | 2017-07-20 17:42:47 +0000 | [diff] [blame] | 498 |  | 
|  | 499 |  | 
|  | 500 | let SubtargetPredicate = HasAddNoCarryInsts in { | 
| Tim Renouf | cfdfba9 | 2019-03-18 19:35:44 +0000 | [diff] [blame] | 501 | defm V_ADD_U32 : VOP2Inst <"v_add_u32", VOP_I32_I32_I32_ARITH, null_frag, "v_add_u32", 1>; | 
|  | 502 | defm V_SUB_U32 : VOP2Inst <"v_sub_u32", VOP_I32_I32_I32_ARITH, null_frag, "v_sub_u32", 1>; | 
|  | 503 | defm V_SUBREV_U32 : VOP2Inst <"v_subrev_u32", VOP_I32_I32_I32_ARITH, null_frag, "v_sub_u32", 1>; | 
| Matt Arsenault | c37fe66 | 2017-07-20 17:42:47 +0000 | [diff] [blame] | 504 | } | 
|  | 505 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 506 | } // End isCommutable = 1 | 
|  | 507 |  | 
|  | 508 | // These are special and do not read the exec mask. | 
|  | 509 | let isConvergent = 1, Uses = []<Register> in { | 
|  | 510 | def V_READLANE_B32 : VOP2_Pseudo<"v_readlane_b32", VOP_READLANE, | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 511 | [(set i32:$vdst, (int_amdgcn_readlane i32:$src0, i32:$src1))]>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 512 |  | 
| Tim Renouf | 2a99fa2 | 2018-02-28 19:10:32 +0000 | [diff] [blame] | 513 | let Constraints = "$vdst = $vdst_in", DisableEncoding="$vdst_in" in { | 
|  | 514 | def V_WRITELANE_B32 : VOP2_Pseudo<"v_writelane_b32", VOP_WRITELANE, | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 515 | [(set i32:$vdst, (int_amdgcn_writelane i32:$src0, i32:$src1, i32:$vdst_in))]>; | 
| Tim Renouf | 2a99fa2 | 2018-02-28 19:10:32 +0000 | [diff] [blame] | 516 | } // End $vdst = $vdst_in, DisableEncoding $vdst_in | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 517 | } // End isConvergent = 1 | 
|  | 518 |  | 
| Sam Kolton | ca5a30e | 2017-06-22 12:42:14 +0000 | [diff] [blame] | 519 | defm V_BFM_B32 : VOP2Inst <"v_bfm_b32", VOP_NO_EXT<VOP_I32_I32_I32>>; | 
|  | 520 | defm V_BCNT_U32_B32 : VOP2Inst <"v_bcnt_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>>; | 
|  | 521 | defm V_MBCNT_LO_U32_B32 : VOP2Inst <"v_mbcnt_lo_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_lo>; | 
|  | 522 | defm V_MBCNT_HI_U32_B32 : VOP2Inst <"v_mbcnt_hi_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_hi>; | 
|  | 523 | defm V_LDEXP_F32 : VOP2Inst <"v_ldexp_f32", VOP_NO_EXT<VOP_F32_F32_I32>, AMDGPUldexp>; | 
|  | 524 | defm V_CVT_PKACCUM_U8_F32 : VOP2Inst <"v_cvt_pkaccum_u8_f32", VOP_NO_EXT<VOP_I32_F32_I32>>; // TODO: set "Uses = dst" | 
| Matt Arsenault | 709374d | 2018-08-01 20:13:58 +0000 | [diff] [blame] | 525 | defm V_CVT_PKNORM_I16_F32 : VOP2Inst <"v_cvt_pknorm_i16_f32", VOP_NO_EXT<VOP_V2I16_F32_F32>, AMDGPUpknorm_i16_f32>; | 
|  | 526 | defm V_CVT_PKNORM_U16_F32 : VOP2Inst <"v_cvt_pknorm_u16_f32", VOP_NO_EXT<VOP_V2I16_F32_F32>, AMDGPUpknorm_u16_f32>; | 
|  | 527 | defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <"v_cvt_pkrtz_f16_f32", VOP_NO_EXT<VOP_V2F16_F32_F32>, AMDGPUpkrtz_f16_f32>; | 
|  | 528 | defm V_CVT_PK_U16_U32 : VOP2Inst <"v_cvt_pk_u16_u32", VOP_NO_EXT<VOP_V2I16_I32_I32>, AMDGPUpk_u16_u32>; | 
|  | 529 | defm V_CVT_PK_I16_I32 : VOP2Inst <"v_cvt_pk_i16_i32", VOP_NO_EXT<VOP_V2I16_I32_I32>, AMDGPUpk_i16_i32>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 530 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 531 |  | 
| Stanislav Mekhanoshin | 7895c03 | 2019-04-05 18:24:34 +0000 | [diff] [blame] | 532 | let SubtargetPredicate = isGFX6GFX7 in { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 533 | defm V_MIN_LEGACY_F32 : VOP2Inst <"v_min_legacy_f32", VOP_F32_F32_F32, AMDGPUfmin_legacy>; | 
|  | 534 | defm V_MAX_LEGACY_F32 : VOP2Inst <"v_max_legacy_f32", VOP_F32_F32_F32, AMDGPUfmax_legacy>; | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 535 | } // End SubtargetPredicate = isGFX6GFX7 | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 536 |  | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 537 | let SubtargetPredicate = isGFX6GFX7GFX10 in { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 538 | let isCommutable = 1 in { | 
|  | 539 | defm V_MAC_LEGACY_F32 : VOP2Inst <"v_mac_legacy_f32", VOP_F32_F32_F32>; | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 540 | defm V_LSHR_B32 : VOP2Inst <"v_lshr_b32", VOP_I32_I32_I32>; | 
|  | 541 | defm V_ASHR_I32 : VOP2Inst <"v_ashr_i32", VOP_I32_I32_I32>; | 
|  | 542 | defm V_LSHL_B32 : VOP2Inst <"v_lshl_b32", VOP_I32_I32_I32>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 543 | } // End isCommutable = 1 | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 544 | } // End SubtargetPredicate = isGFX6GFX7GFX10 | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 545 |  | 
|  | 546 | class DivergentBinOp<SDPatternOperator Op, VOP_Pseudo Inst> : | 
|  | 547 | GCNPat< | 
|  | 548 | (getDivergentFrag<Op>.ret Inst.Pfl.Src0VT:$src0, Inst.Pfl.Src1VT:$src1), | 
|  | 549 | !if(!cast<Commutable_REV>(Inst).IsOrig, | 
|  | 550 | (Inst $src0, $src1), | 
|  | 551 | (Inst $src1, $src0) | 
|  | 552 | ) | 
|  | 553 | >; | 
|  | 554 |  | 
| Tim Renouf | cfdfba9 | 2019-03-18 19:35:44 +0000 | [diff] [blame] | 555 | class DivergentClampingBinOp<SDPatternOperator Op, VOP_Pseudo Inst> : | 
|  | 556 | GCNPat< | 
|  | 557 | (getDivergentFrag<Op>.ret Inst.Pfl.Src0VT:$src0, Inst.Pfl.Src1VT:$src1), | 
|  | 558 | !if(!cast<Commutable_REV>(Inst).IsOrig, | 
|  | 559 | (Inst $src0, $src1, 0), | 
|  | 560 | (Inst $src1, $src0, 0) | 
|  | 561 | ) | 
|  | 562 | >; | 
|  | 563 |  | 
| Matt Arsenault | 344d68d | 2019-05-03 15:08:36 +0000 | [diff] [blame] | 564 | def : DivergentBinOp<srl, V_LSHRREV_B32_e64>; | 
|  | 565 | def : DivergentBinOp<sra, V_ASHRREV_I32_e64>; | 
|  | 566 | def : DivergentBinOp<shl, V_LSHLREV_B32_e64>; | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 567 |  | 
|  | 568 | let SubtargetPredicate = HasAddNoCarryInsts in { | 
| Matt Arsenault | 01434f9 | 2019-05-08 22:09:57 +0000 | [diff] [blame] | 569 | def : DivergentClampingBinOp<add, V_ADD_U32_e64>; | 
| Matt Arsenault | 657ef48 | 2019-05-03 15:37:07 +0000 | [diff] [blame] | 570 | def : DivergentClampingBinOp<sub, V_SUB_U32_e64>; | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 571 | } | 
|  | 572 |  | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 573 | let SubtargetPredicate = isGFX6GFX7GFX8GFX9, Predicates = [isGFX6GFX7GFX8GFX9] in { | 
| Matt Arsenault | 01434f9 | 2019-05-08 22:09:57 +0000 | [diff] [blame] | 574 | def : DivergentClampingBinOp<add, V_ADD_I32_e64>; | 
| Matt Arsenault | 657ef48 | 2019-05-03 15:37:07 +0000 | [diff] [blame] | 575 | def : DivergentClampingBinOp<sub, V_SUB_I32_e64>; | 
| Changpeng Fang | 73b7272 | 2019-05-08 19:46:04 +0000 | [diff] [blame] | 576 | } | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 577 |  | 
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 578 | def : DivergentBinOp<adde, V_ADDC_U32_e32>; | 
|  | 579 | def : DivergentBinOp<sube, V_SUBB_U32_e32>; | 
|  | 580 |  | 
|  | 581 | class divergent_i64_BinOp <SDPatternOperator Op, Instruction Inst> : | 
|  | 582 | GCNPat< | 
|  | 583 | (getDivergentFrag<Op>.ret i64:$src0, i64:$src1), | 
|  | 584 | (REG_SEQUENCE VReg_64, | 
|  | 585 | (Inst | 
|  | 586 | (i32 (EXTRACT_SUBREG $src0, sub0)), | 
|  | 587 | (i32 (EXTRACT_SUBREG $src1, sub0)) | 
|  | 588 | ), sub0, | 
|  | 589 | (Inst | 
|  | 590 | (i32 (EXTRACT_SUBREG $src0, sub1)), | 
|  | 591 | (i32 (EXTRACT_SUBREG $src1, sub1)) | 
|  | 592 | ), sub1 | 
|  | 593 | ) | 
|  | 594 | >; | 
|  | 595 |  | 
|  | 596 | def :  divergent_i64_BinOp <and, V_AND_B32_e32>; | 
|  | 597 | def :  divergent_i64_BinOp <or,  V_OR_B32_e32>; | 
|  | 598 | def :  divergent_i64_BinOp <xor, V_XOR_B32_e32>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 599 |  | 
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 600 | let SubtargetPredicate = Has16BitInsts in { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 601 |  | 
| Tim Corringham | 4c4d2fe | 2018-12-10 12:06:10 +0000 | [diff] [blame] | 602 | let FPDPRounding = 1 in { | 
| Dmitry Preobrazhensky | da61a7f | 2017-05-10 13:00:28 +0000 | [diff] [blame] | 603 | def V_MADMK_F16 : VOP2_Pseudo <"v_madmk_f16", VOP_MADMK_F16, [], "">; | 
| Tim Corringham | 4c4d2fe | 2018-12-10 12:06:10 +0000 | [diff] [blame] | 604 | defm V_LDEXP_F16 : VOP2Inst <"v_ldexp_f16", VOP_F16_F16_I32, AMDGPUldexp>; | 
|  | 605 | } // End FPDPRounding = 1 | 
|  | 606 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 607 | defm V_LSHLREV_B16 : VOP2Inst <"v_lshlrev_b16", VOP_I16_I16_I16>; | 
|  | 608 | defm V_LSHRREV_B16 : VOP2Inst <"v_lshrrev_b16", VOP_I16_I16_I16>; | 
| Matt Arsenault | 55e7d65 | 2016-12-16 17:40:11 +0000 | [diff] [blame] | 609 | defm V_ASHRREV_I16 : VOP2Inst <"v_ashrrev_i16", VOP_I16_I16_I16>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 610 |  | 
|  | 611 | let isCommutable = 1 in { | 
| Tim Corringham | 4c4d2fe | 2018-12-10 12:06:10 +0000 | [diff] [blame] | 612 | let FPDPRounding = 1 in { | 
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 613 | defm V_ADD_F16 : VOP2Inst <"v_add_f16", VOP_F16_F16_F16, fadd>; | 
|  | 614 | defm V_SUB_F16 : VOP2Inst <"v_sub_f16", VOP_F16_F16_F16, fsub>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 615 | defm V_SUBREV_F16 : VOP2Inst <"v_subrev_f16", VOP_F16_F16_F16, null_frag, "v_sub_f16">; | 
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 616 | defm V_MUL_F16 : VOP2Inst <"v_mul_f16", VOP_F16_F16_F16, fmul>; | 
| Dmitry Preobrazhensky | da61a7f | 2017-05-10 13:00:28 +0000 | [diff] [blame] | 617 | def V_MADAK_F16 : VOP2_Pseudo <"v_madak_f16", VOP_MADAK_F16, [], "">; | 
| Tim Corringham | 4c4d2fe | 2018-12-10 12:06:10 +0000 | [diff] [blame] | 618 | } // End FPDPRounding = 1 | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 619 | defm V_ADD_U16 : VOP2Inst <"v_add_u16", VOP_I16_I16_I16>; | 
|  | 620 | defm V_SUB_U16 : VOP2Inst <"v_sub_u16" , VOP_I16_I16_I16>; | 
| Matt Arsenault | 6c06a6f | 2016-12-08 19:52:38 +0000 | [diff] [blame] | 621 | defm V_SUBREV_U16 : VOP2Inst <"v_subrev_u16", VOP_I16_I16_I16, null_frag, "v_sub_u16">; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 622 | defm V_MUL_LO_U16 : VOP2Inst <"v_mul_lo_u16", VOP_I16_I16_I16>; | 
| Matt Arsenault | 687ec75 | 2018-10-22 16:27:27 +0000 | [diff] [blame] | 623 | defm V_MAX_F16 : VOP2Inst <"v_max_f16", VOP_F16_F16_F16, fmaxnum_like>; | 
|  | 624 | defm V_MIN_F16 : VOP2Inst <"v_min_f16", VOP_F16_F16_F16, fminnum_like>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 625 | defm V_MAX_U16 : VOP2Inst <"v_max_u16", VOP_I16_I16_I16>; | 
|  | 626 | defm V_MAX_I16 : VOP2Inst <"v_max_i16", VOP_I16_I16_I16>; | 
|  | 627 | defm V_MIN_U16 : VOP2Inst <"v_min_u16", VOP_I16_I16_I16>; | 
|  | 628 | defm V_MIN_I16 : VOP2Inst <"v_min_i16", VOP_I16_I16_I16>; | 
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 629 |  | 
|  | 630 | let Constraints = "$vdst = $src2", DisableEncoding="$src2", | 
|  | 631 | isConvertibleToThreeAddress = 1 in { | 
|  | 632 | defm V_MAC_F16 : VOP2Inst <"v_mac_f16", VOP_MAC_F16>; | 
|  | 633 | } | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 634 | } // End isCommutable = 1 | 
|  | 635 |  | 
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 636 | } // End SubtargetPredicate = Has16BitInsts | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 637 |  | 
| Matt Arsenault | 0084adc | 2018-04-30 19:08:16 +0000 | [diff] [blame] | 638 | let SubtargetPredicate = HasDLInsts in { | 
|  | 639 |  | 
|  | 640 | defm V_XNOR_B32 : VOP2Inst <"v_xnor_b32", VOP_I32_I32_I32>; | 
|  | 641 |  | 
|  | 642 | let Constraints = "$vdst = $src2", | 
|  | 643 | DisableEncoding="$src2", | 
|  | 644 | isConvertibleToThreeAddress = 1, | 
|  | 645 | isCommutable = 1 in { | 
|  | 646 | defm V_FMAC_F32 : VOP2Inst <"v_fmac_f32", VOP_MAC_F32>; | 
|  | 647 | } | 
|  | 648 |  | 
|  | 649 | } // End SubtargetPredicate = HasDLInsts | 
|  | 650 |  | 
| Stanislav Mekhanoshin | c43e67b | 2019-06-14 00:33:31 +0000 | [diff] [blame^] | 651 | let Constraints = "$vdst = $src2", | 
|  | 652 | DisableEncoding="$src2", | 
|  | 653 | isConvertibleToThreeAddress = 1, | 
|  | 654 | isCommutable = 1 in { | 
|  | 655 | let SubtargetPredicate = HasDot5Insts in | 
|  | 656 | defm V_DOT2C_F32_F16 : VOP2Inst_e32<"v_dot2c_f32_f16", VOP_DOT_ACC_F32_V2F16>; | 
|  | 657 | let SubtargetPredicate = HasDot6Insts in | 
|  | 658 | defm V_DOT4C_I32_I8  : VOP2Inst_e32<"v_dot4c_i32_i8",  VOP_DOT_ACC_I32_I32>; | 
|  | 659 | } | 
|  | 660 |  | 
|  | 661 | let AddedComplexity = 30 in { | 
|  | 662 | def : GCNPat< | 
|  | 663 | (f32 (AMDGPUfdot2 v2f16:$src0, v2f16:$src1, f32:$src2, (i1 DSTCLAMP.NONE))), | 
|  | 664 | (f32 (V_DOT2C_F32_F16_e32 $src0, $src1, $src2)) | 
|  | 665 | > { | 
|  | 666 | let SubtargetPredicate = HasDot5Insts; | 
|  | 667 | } | 
|  | 668 | def : GCNPat< | 
|  | 669 | (i32 (int_amdgcn_sdot4 i32:$src0, i32:$src1, i32:$src2, (i1 DSTCLAMP.NONE))), | 
|  | 670 | (i32 (V_DOT4C_I32_I8_e32 $src0, $src1, $src2)) | 
|  | 671 | > { | 
|  | 672 | let SubtargetPredicate = HasDot6Insts; | 
|  | 673 | } | 
|  | 674 | } // End AddedComplexity = 30 | 
|  | 675 |  | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 676 | let SubtargetPredicate = isGFX10Plus in { | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 677 |  | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 678 | def V_FMAMK_F32 : VOP2_Pseudo<"v_fmamk_f32", VOP_MADMK_F32, [], "">; | 
|  | 679 | let FPDPRounding = 1 in | 
|  | 680 | def V_FMAMK_F16 : VOP2_Pseudo <"v_fmamk_f16", VOP_MADMK_F16, [], "">; | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 681 |  | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 682 | let isCommutable = 1 in { | 
|  | 683 | def V_FMAAK_F32 : VOP2_Pseudo<"v_fmaak_f32", VOP_MADAK_F32, [], "">; | 
|  | 684 | let FPDPRounding = 1 in | 
|  | 685 | def V_FMAAK_F16 : VOP2_Pseudo <"v_fmaak_f16", VOP_MADAK_F16, [], "">; | 
|  | 686 | } // End isCommutable = 1 | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 687 |  | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 688 | let Constraints = "$vdst = $src2", | 
|  | 689 | DisableEncoding="$src2", | 
|  | 690 | isConvertibleToThreeAddress = 1, | 
|  | 691 | isCommutable = 1 in { | 
|  | 692 | defm V_FMAC_F16 : VOP2Inst <"v_fmac_f16", VOP_MAC_F16>; | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 693 | } | 
|  | 694 |  | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 695 | defm V_PK_FMAC_F16 : VOP2Inst<"v_pk_fmac_f16", VOP_V2F16_V2F16_V2F16>; | 
|  | 696 |  | 
|  | 697 | } // End SubtargetPredicate = isGFX10Plus | 
|  | 698 |  | 
|  | 699 | // Note: 16-bit instructions produce a 0 result in the high 16-bits | 
|  | 700 | // on GFX8 and GFX9 and preserve high 16 bits on GFX10+ | 
|  | 701 | def ClearHI16 : OutPatFrag<(ops node:$op), | 
|  | 702 | (V_AND_B32_e64 $op, (V_MOV_B32_e32 (i32 0xffff)))>; | 
|  | 703 |  | 
|  | 704 | multiclass Arithmetic_i16_Pats <SDPatternOperator op, Instruction inst, | 
|  | 705 | bit PreservesHI16 = 0> { | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 706 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 707 | def : GCNPat< | 
| Matt Arsenault | 9416328 | 2016-12-22 16:36:25 +0000 | [diff] [blame] | 708 | (op i16:$src0, i16:$src1), | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 709 | !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src0, $src1)), (inst $src0, $src1)) | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 710 | >; | 
|  | 711 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 712 | def : GCNPat< | 
| Matt Arsenault | 9416328 | 2016-12-22 16:36:25 +0000 | [diff] [blame] | 713 | (i32 (zext (op i16:$src0, i16:$src1))), | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 714 | !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src0, $src1)), (inst $src0, $src1)) | 
|  | 715 | >; | 
|  | 716 |  | 
|  | 717 | def : GCNPat< | 
|  | 718 | (i64 (zext (op i16:$src0, i16:$src1))), | 
|  | 719 | (REG_SEQUENCE VReg_64, | 
|  | 720 | !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src0, $src1)), (inst $src0, $src1)), | 
|  | 721 | sub0, | 
|  | 722 | (V_MOV_B32_e32 (i32 0)), sub1) | 
|  | 723 | >; | 
|  | 724 | } | 
|  | 725 |  | 
|  | 726 | multiclass Bits_OpsRev_i16_Pats <SDPatternOperator op, Instruction inst, | 
|  | 727 | bit PreservesHI16 = 0> { | 
|  | 728 |  | 
|  | 729 | def : GCNPat< | 
|  | 730 | (op i16:$src0, i16:$src1), | 
|  | 731 | !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src1, $src0)), (inst $src1, $src0)) | 
|  | 732 | >; | 
|  | 733 |  | 
|  | 734 | def : GCNPat< | 
|  | 735 | (i32 (zext (op i16:$src0, i16:$src1))), | 
|  | 736 | !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src1, $src0)), (inst $src1, $src0)) | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 737 | >; | 
|  | 738 |  | 
|  | 739 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 740 | def : GCNPat< | 
| Matt Arsenault | 9416328 | 2016-12-22 16:36:25 +0000 | [diff] [blame] | 741 | (i64 (zext (op i16:$src0, i16:$src1))), | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 742 | (REG_SEQUENCE VReg_64, | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 743 | !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src1, $src0)), (inst $src1, $src0)), | 
|  | 744 | sub0, | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 745 | (V_MOV_B32_e32 (i32 0)), sub1) | 
|  | 746 | >; | 
|  | 747 | } | 
|  | 748 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 749 | class ZExt_i16_i1_Pat <SDNode ext> : GCNPat < | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 750 | (i16 (ext i1:$src)), | 
| Tim Renouf | 2e94f6e | 2019-03-18 19:25:39 +0000 | [diff] [blame] | 751 | (V_CNDMASK_B32_e64 (i32 0/*src0mod*/), (i32 0/*src0*/), | 
|  | 752 | (i32 0/*src1mod*/), (i32 1/*src1*/), | 
|  | 753 | $src) | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 754 | >; | 
|  | 755 |  | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 756 | let Predicates = [Has16BitInsts] in { | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 757 |  | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 758 | let Predicates = [Has16BitInsts, isGFX7GFX8GFX9] in { | 
| Matt Arsenault | 27c0629 | 2016-12-09 06:19:12 +0000 | [diff] [blame] | 759 | defm : Arithmetic_i16_Pats<add, V_ADD_U16_e64>; | 
|  | 760 | defm : Arithmetic_i16_Pats<mul, V_MUL_LO_U16_e64>; | 
|  | 761 | defm : Arithmetic_i16_Pats<sub, V_SUB_U16_e64>; | 
|  | 762 | defm : Arithmetic_i16_Pats<smin, V_MIN_I16_e64>; | 
|  | 763 | defm : Arithmetic_i16_Pats<smax, V_MAX_I16_e64>; | 
|  | 764 | defm : Arithmetic_i16_Pats<umin, V_MIN_U16_e64>; | 
|  | 765 | defm : Arithmetic_i16_Pats<umax, V_MAX_U16_e64>; | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 766 | } | 
|  | 767 |  | 
|  | 768 | let Predicates = [Has16BitInsts, isGFX10Plus] in { | 
|  | 769 | defm : Arithmetic_i16_Pats<add, V_ADD_U16_e64,    1>; | 
|  | 770 | defm : Arithmetic_i16_Pats<mul, V_MUL_LO_U16_e64, 1>; | 
|  | 771 | defm : Arithmetic_i16_Pats<sub, V_SUB_U16_e64,    1>; | 
|  | 772 | defm : Arithmetic_i16_Pats<smin, V_MIN_I16_e64,   1>; | 
|  | 773 | defm : Arithmetic_i16_Pats<smax, V_MAX_I16_e64,   1>; | 
|  | 774 | defm : Arithmetic_i16_Pats<umin, V_MIN_U16_e64,   1>; | 
|  | 775 | defm : Arithmetic_i16_Pats<umax, V_MAX_U16_e64,   1>; | 
|  | 776 | } | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 777 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 778 | def : GCNPat < | 
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 779 | (and i16:$src0, i16:$src1), | 
| Matt Arsenault | 27c0629 | 2016-12-09 06:19:12 +0000 | [diff] [blame] | 780 | (V_AND_B32_e64 $src0, $src1) | 
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 781 | >; | 
|  | 782 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 783 | def : GCNPat < | 
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 784 | (or i16:$src0, i16:$src1), | 
| Matt Arsenault | 27c0629 | 2016-12-09 06:19:12 +0000 | [diff] [blame] | 785 | (V_OR_B32_e64 $src0, $src1) | 
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 786 | >; | 
|  | 787 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 788 | def : GCNPat < | 
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 789 | (xor i16:$src0, i16:$src1), | 
| Matt Arsenault | 27c0629 | 2016-12-09 06:19:12 +0000 | [diff] [blame] | 790 | (V_XOR_B32_e64 $src0, $src1) | 
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 791 | >; | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 792 |  | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 793 | let Predicates = [Has16BitInsts, isGFX7GFX8GFX9] in { | 
| Matt Arsenault | 9416328 | 2016-12-22 16:36:25 +0000 | [diff] [blame] | 794 | defm : Bits_OpsRev_i16_Pats<shl, V_LSHLREV_B16_e64>; | 
|  | 795 | defm : Bits_OpsRev_i16_Pats<srl, V_LSHRREV_B16_e64>; | 
|  | 796 | defm : Bits_OpsRev_i16_Pats<sra, V_ASHRREV_I16_e64>; | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 797 | } | 
|  | 798 |  | 
|  | 799 | let Predicates = [Has16BitInsts, isGFX10Plus] in { | 
|  | 800 | defm : Bits_OpsRev_i16_Pats<shl, V_LSHLREV_B16_e64, 1>; | 
|  | 801 | defm : Bits_OpsRev_i16_Pats<srl, V_LSHRREV_B16_e64, 1>; | 
|  | 802 | defm : Bits_OpsRev_i16_Pats<sra, V_ASHRREV_I16_e64, 1>; | 
|  | 803 | } | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 804 |  | 
|  | 805 | def : ZExt_i16_i1_Pat<zext>; | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 806 | def : ZExt_i16_i1_Pat<anyext>; | 
|  | 807 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 808 | def : GCNPat < | 
| Tom Stellard | d23de36 | 2016-11-15 21:25:56 +0000 | [diff] [blame] | 809 | (i16 (sext i1:$src)), | 
| Tim Renouf | 2e94f6e | 2019-03-18 19:25:39 +0000 | [diff] [blame] | 810 | (V_CNDMASK_B32_e64 /*src0mod*/(i32 0), /*src0*/(i32 0), | 
|  | 811 | /*src1mod*/(i32 0), /*src1*/(i32 -1), $src) | 
| Tom Stellard | d23de36 | 2016-11-15 21:25:56 +0000 | [diff] [blame] | 812 | >; | 
|  | 813 |  | 
| Matt Arsenault | af63524 | 2017-01-30 19:30:24 +0000 | [diff] [blame] | 814 | // Undo sub x, c -> add x, -c canonicalization since c is more likely | 
|  | 815 | // an inline immediate than -c. | 
|  | 816 | // TODO: Also do for 64-bit. | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 817 | def : GCNPat< | 
| Matt Arsenault | af63524 | 2017-01-30 19:30:24 +0000 | [diff] [blame] | 818 | (add i16:$src0, (i16 NegSubInlineConst16:$src1)), | 
|  | 819 | (V_SUB_U16_e64 $src0, NegSubInlineConst16:$src1) | 
|  | 820 | >; | 
|  | 821 |  | 
| Stanislav Mekhanoshin | 7895c03 | 2019-04-05 18:24:34 +0000 | [diff] [blame] | 822 | } // End Predicates = [Has16BitInsts, isGFX7GFX8GFX9] | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 823 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 824 |  | 
|  | 825 | //===----------------------------------------------------------------------===// | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 826 | // Target-specific instruction encodings. | 
|  | 827 | //===----------------------------------------------------------------------===// | 
|  | 828 |  | 
|  | 829 | class VOP2_DPP<bits<6> op, VOP2_Pseudo ps, | 
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 830 | string opName = ps.OpName, VOPProfile p = ps.Pfl, | 
|  | 831 | bit IsDPP16 = 0> : | 
|  | 832 | VOP_DPP<opName, p, IsDPP16> { | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 833 | let hasSideEffects = ps.hasSideEffects; | 
|  | 834 | let Defs = ps.Defs; | 
|  | 835 | let SchedRW = ps.SchedRW; | 
|  | 836 | let Uses = ps.Uses; | 
|  | 837 |  | 
|  | 838 | bits<8> vdst; | 
|  | 839 | bits<8> src1; | 
|  | 840 | let Inst{8-0}   = 0xfa; | 
|  | 841 | let Inst{16-9}  = !if(p.HasSrc1, src1{7-0}, 0); | 
|  | 842 | let Inst{24-17} = !if(p.EmitDst, vdst{7-0}, 0); | 
|  | 843 | let Inst{30-25} = op; | 
|  | 844 | let Inst{31}    = 0x0; | 
|  | 845 | } | 
|  | 846 |  | 
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 847 | class VOP2_DPP16<bits<6> op, VOP2_Pseudo ps, | 
|  | 848 | string opName = ps.OpName, VOPProfile p = ps.Pfl> : | 
|  | 849 | VOP2_DPP<op, ps, opName, p, 1> { | 
|  | 850 | let AssemblerPredicate = !if(p.HasExt, HasDPP16, DisableInst); | 
|  | 851 | let SubtargetPredicate = HasDPP16; | 
|  | 852 | } | 
|  | 853 |  | 
|  | 854 | class VOP2_DPP8<bits<6> op, VOP2_Pseudo ps, | 
|  | 855 | string opName = ps.OpName, VOPProfile p = ps.Pfl> : | 
|  | 856 | VOP_DPP8<ps.OpName, p> { | 
|  | 857 | let hasSideEffects = ps.hasSideEffects; | 
|  | 858 | let Defs = ps.Defs; | 
|  | 859 | let SchedRW = ps.SchedRW; | 
|  | 860 | let Uses = ps.Uses; | 
|  | 861 |  | 
|  | 862 | bits<8> vdst; | 
|  | 863 | bits<8> src1; | 
|  | 864 |  | 
|  | 865 | let Inst{8-0}   = fi; | 
|  | 866 | let Inst{16-9}  = !if(p.HasSrc1, src1{7-0}, 0); | 
|  | 867 | let Inst{24-17} = !if(p.EmitDst, vdst{7-0}, 0); | 
|  | 868 | let Inst{30-25} = op; | 
|  | 869 | let Inst{31}    = 0x0; | 
|  | 870 |  | 
|  | 871 | let AssemblerPredicate = !if(p.HasExt, HasDPP8, DisableInst); | 
|  | 872 | let SubtargetPredicate = HasDPP8; | 
|  | 873 | } | 
|  | 874 |  | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 875 | //===----------------------------------------------------------------------===// | 
|  | 876 | // GFX10. | 
|  | 877 | //===----------------------------------------------------------------------===// | 
|  | 878 |  | 
|  | 879 | let AssemblerPredicate = isGFX10Plus, DecoderNamespace = "GFX10" in { | 
|  | 880 | //===------------------------------- VOP2 -------------------------------===// | 
|  | 881 | multiclass VOP2Only_Real_MADK_gfx10<bits<6> op> { | 
|  | 882 | def _gfx10 : | 
|  | 883 | VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.GFX10>, | 
|  | 884 | VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>; | 
|  | 885 | } | 
|  | 886 | multiclass VOP2Only_Real_MADK_gfx10_with_name<bits<6> op, string opName, | 
|  | 887 | string asmName> { | 
|  | 888 | def _gfx10 : | 
|  | 889 | VOP2_Real<!cast<VOP2_Pseudo>(opName), SIEncodingFamily.GFX10>, | 
|  | 890 | VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(opName).Pfl> { | 
|  | 891 | VOP2_Pseudo ps = !cast<VOP2_Pseudo>(opName); | 
|  | 892 | let AsmString = asmName # ps.AsmOperands; | 
|  | 893 | } | 
|  | 894 | } | 
|  | 895 | multiclass VOP2_Real_e32_gfx10<bits<6> op> { | 
|  | 896 | def _e32_gfx10 : | 
|  | 897 | VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.GFX10>, | 
|  | 898 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>; | 
|  | 899 | } | 
|  | 900 | multiclass VOP2_Real_e64_gfx10<bits<6> op> { | 
|  | 901 | def _e64_gfx10 : | 
|  | 902 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.GFX10>, | 
|  | 903 | VOP3e_gfx10<{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>; | 
|  | 904 | } | 
|  | 905 | multiclass VOP2_Real_sdwa_gfx10<bits<6> op> { | 
|  | 906 | def _sdwa_gfx10 : | 
|  | 907 | VOP_SDWA10_Real<!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>, | 
|  | 908 | VOP2_SDWA9Ae<op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl> { | 
|  | 909 | let DecoderNamespace = "SDWA10"; | 
|  | 910 | } | 
|  | 911 | } | 
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 912 | multiclass VOP2_Real_dpp_gfx10<bits<6> op> { | 
|  | 913 | def _dpp_gfx10 : VOP2_DPP16<op, !cast<VOP2_Pseudo>(NAME#"_e32")> { | 
|  | 914 | let DecoderNamespace = "SDWA10"; | 
|  | 915 | } | 
|  | 916 | } | 
|  | 917 | multiclass VOP2_Real_dpp8_gfx10<bits<6> op> { | 
|  | 918 | def _dpp8_gfx10 : VOP2_DPP8<op, !cast<VOP2_Pseudo>(NAME#"_e32")> { | 
|  | 919 | let DecoderNamespace = "DPP8"; | 
|  | 920 | } | 
|  | 921 | } | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 922 |  | 
|  | 923 | //===------------------------- VOP2 (with name) -------------------------===// | 
|  | 924 | multiclass VOP2_Real_e32_gfx10_with_name<bits<6> op, string opName, | 
|  | 925 | string asmName> { | 
|  | 926 | def _e32_gfx10 : | 
|  | 927 | VOP2_Real<!cast<VOP2_Pseudo>(opName#"_e32"), SIEncodingFamily.GFX10>, | 
|  | 928 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(opName#"_e32").Pfl> { | 
|  | 929 | VOP2_Pseudo ps = !cast<VOP2_Pseudo>(opName#"_e32"); | 
|  | 930 | let AsmString = asmName # ps.AsmOperands; | 
|  | 931 | } | 
|  | 932 | } | 
|  | 933 | multiclass VOP2_Real_e64_gfx10_with_name<bits<6> op, string opName, | 
|  | 934 | string asmName> { | 
|  | 935 | def _e64_gfx10 : | 
|  | 936 | VOP3_Real<!cast<VOP3_Pseudo>(opName#"_e64"), SIEncodingFamily.GFX10>, | 
|  | 937 | VOP3e_gfx10<{0, 1, 0, 0, op{5-0}}, | 
|  | 938 | !cast<VOP3_Pseudo>(opName#"_e64").Pfl> { | 
|  | 939 | VOP3_Pseudo ps = !cast<VOP3_Pseudo>(opName#"_e64"); | 
|  | 940 | let AsmString = asmName # ps.AsmOperands; | 
|  | 941 | } | 
|  | 942 | } | 
|  | 943 | let DecoderNamespace = "SDWA10" in { | 
|  | 944 | multiclass VOP2_Real_sdwa_gfx10_with_name<bits<6> op, string opName, | 
|  | 945 | string asmName> { | 
|  | 946 | def _sdwa_gfx10 : | 
|  | 947 | VOP_SDWA10_Real<!cast<VOP2_SDWA_Pseudo>(opName#"_sdwa")>, | 
|  | 948 | VOP2_SDWA9Ae<op{5-0}, !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa").Pfl> { | 
|  | 949 | VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa"); | 
|  | 950 | let AsmString = asmName # ps.AsmOperands; | 
|  | 951 | } | 
|  | 952 | } | 
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 953 | multiclass VOP2_Real_dpp_gfx10_with_name<bits<6> op, string opName, | 
|  | 954 | string asmName> { | 
|  | 955 | def _dpp_gfx10 : VOP2_DPP16<op, !cast<VOP2_Pseudo>(opName#"_e32")> { | 
|  | 956 | VOP2_Pseudo ps = !cast<VOP2_Pseudo>(opName#"_e32"); | 
|  | 957 | let AsmString = asmName # ps.Pfl.AsmDPP16; | 
|  | 958 | } | 
|  | 959 | } | 
|  | 960 | multiclass VOP2_Real_dpp8_gfx10_with_name<bits<6> op, string opName, | 
|  | 961 | string asmName> { | 
|  | 962 | def _dpp8_gfx10 : VOP2_DPP8<op, !cast<VOP2_Pseudo>(opName#"_e32")> { | 
|  | 963 | VOP2_Pseudo ps = !cast<VOP2_Pseudo>(opName#"_e32"); | 
|  | 964 | let AsmString = asmName # ps.Pfl.AsmDPP8; | 
|  | 965 | let DecoderNamespace = "DPP8"; | 
|  | 966 | } | 
|  | 967 | } | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 968 | } // End DecoderNamespace = "SDWA10" | 
|  | 969 |  | 
|  | 970 | //===------------------------------ VOP2be ------------------------------===// | 
|  | 971 | multiclass VOP2be_Real_gfx10<bits<6> op, string opName, string asmName> { | 
|  | 972 | def _e32_gfx10 : | 
|  | 973 | VOP2_Real<!cast<VOP2_Pseudo>(opName#"_e32"), SIEncodingFamily.GFX10>, | 
|  | 974 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(opName#"_e32").Pfl> { | 
|  | 975 | VOP2_Pseudo Ps = !cast<VOP2_Pseudo>(opName#"_e32"); | 
|  | 976 | let AsmString = asmName # !subst(", vcc", "", Ps.AsmOperands); | 
|  | 977 | } | 
|  | 978 | def _e64_gfx10 : | 
|  | 979 | VOP3_Real<!cast<VOP3_Pseudo>(opName#"_e64"), SIEncodingFamily.GFX10>, | 
|  | 980 | VOP3be_gfx10<{0, 1, 0, 0, op{5-0}}, | 
|  | 981 | !cast<VOP3_Pseudo>(opName#"_e64").Pfl> { | 
|  | 982 | VOP3_Pseudo Ps = !cast<VOP3_Pseudo>(opName#"_e64"); | 
|  | 983 | let AsmString = asmName # Ps.AsmOperands; | 
|  | 984 | } | 
|  | 985 | def _sdwa_gfx10 : | 
|  | 986 | VOP_SDWA10_Real<!cast<VOP2_SDWA_Pseudo>(opName#"_sdwa")>, | 
|  | 987 | VOP2_SDWA9Ae<op{5-0}, !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa").Pfl> { | 
|  | 988 | VOP2_SDWA_Pseudo Ps = !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa"); | 
|  | 989 | let AsmString = asmName # !subst(", vcc", "", Ps.AsmOperands); | 
|  | 990 | let DecoderNamespace = "SDWA10"; | 
|  | 991 | } | 
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 992 | def _dpp_gfx10 : | 
|  | 993 | VOP2_DPP16<op, !cast<VOP2_Pseudo>(opName#"_e32"), asmName> { | 
|  | 994 | string AsmDPP = !cast<VOP2_Pseudo>(opName#"_e32").Pfl.AsmDPP16; | 
|  | 995 | let AsmString = asmName # !subst(", vcc", "", AsmDPP); | 
|  | 996 | let DecoderNamespace = "SDWA10"; | 
|  | 997 | } | 
|  | 998 | def _dpp8_gfx10 : | 
|  | 999 | VOP2_DPP8<op, !cast<VOP2_Pseudo>(opName#"_e32"), asmName> { | 
|  | 1000 | string AsmDPP8 = !cast<VOP2_Pseudo>(opName#"_e32").Pfl.AsmDPP8; | 
|  | 1001 | let AsmString = asmName # !subst(", vcc", "", AsmDPP8); | 
|  | 1002 | let DecoderNamespace = "DPP8"; | 
|  | 1003 | } | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 1004 |  | 
| Stanislav Mekhanoshin | 8bcc9bb | 2019-06-13 19:18:29 +0000 | [diff] [blame] | 1005 | let WaveSizePredicate = isWave32 in { | 
|  | 1006 | def _sdwa_w32_gfx10 : | 
|  | 1007 | Base_VOP_SDWA10_Real<!cast<VOP2_SDWA_Pseudo>(opName#"_sdwa")>, | 
|  | 1008 | VOP2_SDWA9Ae<op{5-0}, !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa").Pfl> { | 
|  | 1009 | VOP2_SDWA_Pseudo Ps = !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa"); | 
|  | 1010 | let AsmString = asmName # !subst("vcc", "vcc_lo", Ps.AsmOperands); | 
|  | 1011 | let isAsmParserOnly = 1; | 
|  | 1012 | let DecoderNamespace = "SDWA10"; | 
|  | 1013 | } | 
|  | 1014 | def _dpp_w32_gfx10 : | 
|  | 1015 | VOP2_DPP16<op, !cast<VOP2_Pseudo>(opName#"_e32"), asmName> { | 
|  | 1016 | string AsmDPP = !cast<VOP2_Pseudo>(opName#"_e32").Pfl.AsmDPP16; | 
|  | 1017 | let AsmString = asmName # !subst("vcc", "vcc_lo", AsmDPP); | 
|  | 1018 | let isAsmParserOnly = 1; | 
|  | 1019 | } | 
|  | 1020 | def _dpp8_w32_gfx10 : | 
|  | 1021 | VOP2_DPP8<op, !cast<VOP2_Pseudo>(opName#"_e32"), asmName> { | 
|  | 1022 | string AsmDPP8 = !cast<VOP2_Pseudo>(opName#"_e32").Pfl.AsmDPP8; | 
|  | 1023 | let AsmString = asmName # !subst("vcc", "vcc_lo", AsmDPP8); | 
|  | 1024 | let isAsmParserOnly = 1; | 
|  | 1025 | } | 
|  | 1026 | } // End WaveSizePredicate = isWave32 | 
|  | 1027 |  | 
|  | 1028 | let WaveSizePredicate = isWave64 in { | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 1029 | def _sdwa_w64_gfx10 : | 
|  | 1030 | Base_VOP_SDWA10_Real<!cast<VOP2_SDWA_Pseudo>(opName#"_sdwa")>, | 
|  | 1031 | VOP2_SDWA9Ae<op{5-0}, !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa").Pfl> { | 
|  | 1032 | VOP2_SDWA_Pseudo Ps = !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa"); | 
|  | 1033 | let AsmString = asmName # Ps.AsmOperands; | 
|  | 1034 | let isAsmParserOnly = 1; | 
|  | 1035 | let DecoderNamespace = "SDWA10"; | 
|  | 1036 | } | 
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 1037 | def _dpp_w64_gfx10 : | 
|  | 1038 | VOP2_DPP16<op, !cast<VOP2_Pseudo>(opName#"_e32"), asmName> { | 
|  | 1039 | string AsmDPP = !cast<VOP2_Pseudo>(opName#"_e32").Pfl.AsmDPP16; | 
|  | 1040 | let AsmString = asmName # AsmDPP; | 
|  | 1041 | let isAsmParserOnly = 1; | 
|  | 1042 | } | 
|  | 1043 | def _dpp8_w64_gfx10 : | 
|  | 1044 | VOP2_DPP8<op, !cast<VOP2_Pseudo>(opName#"_e32"), asmName> { | 
|  | 1045 | string AsmDPP8 = !cast<VOP2_Pseudo>(opName#"_e32").Pfl.AsmDPP8; | 
|  | 1046 | let AsmString = asmName # AsmDPP8; | 
|  | 1047 | let isAsmParserOnly = 1; | 
|  | 1048 | } | 
| Stanislav Mekhanoshin | 8bcc9bb | 2019-06-13 19:18:29 +0000 | [diff] [blame] | 1049 | } // End WaveSizePredicate = isWave64 | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 1050 | } | 
|  | 1051 |  | 
|  | 1052 | //===----------------------------- VOP3Only -----------------------------===// | 
|  | 1053 | multiclass VOP3Only_Real_gfx10<bits<10> op> { | 
|  | 1054 | def _e64_gfx10 : | 
|  | 1055 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.GFX10>, | 
|  | 1056 | VOP3e_gfx10<op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>; | 
|  | 1057 | } | 
|  | 1058 |  | 
|  | 1059 | //===---------------------------- VOP3beOnly ----------------------------===// | 
|  | 1060 | multiclass VOP3beOnly_Real_gfx10<bits<10> op, string opName, string asmName> { | 
|  | 1061 | def _e64_gfx10 : | 
|  | 1062 | VOP3_Real<!cast<VOP3_Pseudo>(opName#"_e64"), SIEncodingFamily.GFX10>, | 
|  | 1063 | VOP3be_gfx10<op, !cast<VOP3_Pseudo>(opName#"_e64").Pfl> { | 
|  | 1064 | VOP3_Pseudo Ps = !cast<VOP3_Pseudo>(opName#"_e64"); | 
|  | 1065 | let AsmString = asmName # Ps.AsmOperands; | 
|  | 1066 | } | 
|  | 1067 | } | 
|  | 1068 | } // End AssemblerPredicate = isGFX10Plus, DecoderNamespace = "GFX10" | 
|  | 1069 |  | 
|  | 1070 | multiclass Base_VOP2_Real_gfx10<bits<6> op> : | 
|  | 1071 | VOP2_Real_e32_gfx10<op>, VOP2_Real_e64_gfx10<op>; | 
|  | 1072 |  | 
|  | 1073 | multiclass VOP2_Real_gfx10<bits<6> op> : | 
|  | 1074 | VOP2_Real_e32_gfx10<op>, VOP2_Real_e64_gfx10<op>, | 
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 1075 | VOP2_Real_sdwa_gfx10<op>, VOP2_Real_dpp_gfx10<op>, VOP2_Real_dpp8_gfx10<op>; | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 1076 |  | 
|  | 1077 | multiclass VOP2_Real_gfx10_with_name<bits<6> op, string opName, | 
|  | 1078 | string asmName> : | 
|  | 1079 | VOP2_Real_e32_gfx10_with_name<op, opName, asmName>, | 
|  | 1080 | VOP2_Real_e64_gfx10_with_name<op, opName, asmName>, | 
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 1081 | VOP2_Real_sdwa_gfx10_with_name<op, opName, asmName>, | 
|  | 1082 | VOP2_Real_dpp_gfx10_with_name<op, opName, asmName>, | 
|  | 1083 | VOP2_Real_dpp8_gfx10_with_name<op, opName, asmName>; | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 1084 |  | 
|  | 1085 | defm V_CNDMASK_B32   : Base_VOP2_Real_gfx10<0x001>; | 
|  | 1086 | defm V_XNOR_B32      : VOP2_Real_gfx10<0x01e>; | 
|  | 1087 | defm V_FMAC_F32      : VOP2_Real_gfx10<0x02b>; | 
|  | 1088 | defm V_FMAMK_F32     : VOP2Only_Real_MADK_gfx10<0x02c>; | 
|  | 1089 | defm V_FMAAK_F32     : VOP2Only_Real_MADK_gfx10<0x02d>; | 
|  | 1090 | defm V_ADD_F16       : VOP2_Real_gfx10<0x032>; | 
|  | 1091 | defm V_SUB_F16       : VOP2_Real_gfx10<0x033>; | 
|  | 1092 | defm V_SUBREV_F16    : VOP2_Real_gfx10<0x034>; | 
|  | 1093 | defm V_MUL_F16       : VOP2_Real_gfx10<0x035>; | 
|  | 1094 | defm V_FMAC_F16      : VOP2_Real_gfx10<0x036>; | 
|  | 1095 | defm V_FMAMK_F16     : VOP2Only_Real_MADK_gfx10<0x037>; | 
|  | 1096 | defm V_FMAAK_F16     : VOP2Only_Real_MADK_gfx10<0x038>; | 
|  | 1097 | defm V_MAX_F16       : VOP2_Real_gfx10<0x039>; | 
|  | 1098 | defm V_MIN_F16       : VOP2_Real_gfx10<0x03a>; | 
|  | 1099 | defm V_LDEXP_F16     : VOP2_Real_gfx10<0x03b>; | 
|  | 1100 | defm V_PK_FMAC_F16   : VOP2_Real_e32_gfx10<0x03c>; | 
|  | 1101 |  | 
|  | 1102 | // VOP2 no carry-in, carry-out. | 
|  | 1103 | defm V_ADD_NC_U32 : | 
|  | 1104 | VOP2_Real_gfx10_with_name<0x025, "V_ADD_U32", "v_add_nc_u32">; | 
|  | 1105 | defm V_SUB_NC_U32 : | 
|  | 1106 | VOP2_Real_gfx10_with_name<0x026, "V_SUB_U32", "v_sub_nc_u32">; | 
|  | 1107 | defm V_SUBREV_NC_U32 : | 
|  | 1108 | VOP2_Real_gfx10_with_name<0x027, "V_SUBREV_U32", "v_subrev_nc_u32">; | 
|  | 1109 |  | 
|  | 1110 | // VOP2 carry-in, carry-out. | 
|  | 1111 | defm V_ADD_CO_CI_U32 : | 
|  | 1112 | VOP2be_Real_gfx10<0x028, "V_ADDC_U32", "v_add_co_ci_u32">; | 
|  | 1113 | defm V_SUB_CO_CI_U32 : | 
|  | 1114 | VOP2be_Real_gfx10<0x029, "V_SUBB_U32", "v_sub_co_ci_u32">; | 
|  | 1115 | defm V_SUBREV_CO_CI_U32 : | 
|  | 1116 | VOP2be_Real_gfx10<0x02a, "V_SUBBREV_U32", "v_subrev_co_ci_u32">; | 
|  | 1117 |  | 
|  | 1118 | // VOP3 only. | 
|  | 1119 | defm V_BFM_B32            : VOP3Only_Real_gfx10<0x363>; | 
|  | 1120 | defm V_BCNT_U32_B32       : VOP3Only_Real_gfx10<0x364>; | 
|  | 1121 | defm V_MBCNT_LO_U32_B32   : VOP3Only_Real_gfx10<0x365>; | 
|  | 1122 | defm V_MBCNT_HI_U32_B32   : VOP3Only_Real_gfx10<0x366>; | 
|  | 1123 | defm V_LDEXP_F32          : VOP3Only_Real_gfx10<0x362>; | 
|  | 1124 | defm V_CVT_PKNORM_I16_F32 : VOP3Only_Real_gfx10<0x368>; | 
|  | 1125 | defm V_CVT_PKNORM_U16_F32 : VOP3Only_Real_gfx10<0x369>; | 
|  | 1126 | defm V_CVT_PK_U16_U32     : VOP3Only_Real_gfx10<0x36a>; | 
|  | 1127 | defm V_CVT_PK_I16_I32     : VOP3Only_Real_gfx10<0x36b>; | 
|  | 1128 |  | 
|  | 1129 | // VOP3 carry-in, carry-out. | 
|  | 1130 | defm V_ADD_CO_U32 : | 
|  | 1131 | VOP3beOnly_Real_gfx10<0x30f, "V_ADD_I32", "v_add_co_u32">; | 
|  | 1132 | defm V_SUB_CO_U32 : | 
|  | 1133 | VOP3beOnly_Real_gfx10<0x310, "V_SUB_I32", "v_sub_co_u32">; | 
|  | 1134 | defm V_SUBREV_CO_U32 : | 
|  | 1135 | VOP3beOnly_Real_gfx10<0x319, "V_SUBREV_I32", "v_subrev_co_u32">; | 
|  | 1136 |  | 
|  | 1137 | let SubtargetPredicate = isGFX10Plus in { | 
|  | 1138 | defm : VOP2eInstAliases<V_CNDMASK_B32_e32, V_CNDMASK_B32_e32_gfx10>; | 
|  | 1139 |  | 
|  | 1140 | defm : VOP2bInstAliases< | 
|  | 1141 | V_ADDC_U32_e32, V_ADD_CO_CI_U32_e32_gfx10, "v_add_co_ci_u32">; | 
|  | 1142 | defm : VOP2bInstAliases< | 
|  | 1143 | V_SUBB_U32_e32, V_SUB_CO_CI_U32_e32_gfx10, "v_sub_co_ci_u32">; | 
|  | 1144 | defm : VOP2bInstAliases< | 
|  | 1145 | V_SUBBREV_U32_e32, V_SUBREV_CO_CI_U32_e32_gfx10, "v_subrev_co_ci_u32">; | 
|  | 1146 | } // End SubtargetPredicate = isGFX10Plus | 
|  | 1147 |  | 
|  | 1148 | //===----------------------------------------------------------------------===// | 
|  | 1149 | // GFX6, GFX7, GFX10. | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1150 | //===----------------------------------------------------------------------===// | 
|  | 1151 |  | 
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 1152 | class VOP2_DPPe <bits<6> op, VOP2_DPP_Pseudo ps, VOPProfile P = ps.Pfl> : | 
|  | 1153 | VOP_DPPe <P> { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1154 | bits<8> vdst; | 
|  | 1155 | bits<8> src1; | 
|  | 1156 | let Inst{8-0}   = 0xfa; //dpp | 
|  | 1157 | let Inst{16-9}  = !if(P.HasSrc1, src1{7-0}, 0); | 
|  | 1158 | let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0); | 
|  | 1159 | let Inst{30-25} = op; | 
|  | 1160 | let Inst{31}    = 0x0; //encoding | 
|  | 1161 | } | 
|  | 1162 |  | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 1163 | let AssemblerPredicate = isGFX6GFX7, DecoderNamespace = "GFX6GFX7" in { | 
|  | 1164 | multiclass VOP2Only_Real_gfx6_gfx7<bits<6> op> { | 
|  | 1165 | def _gfx6_gfx7 : | 
|  | 1166 | VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>, | 
|  | 1167 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>; | 
|  | 1168 | } | 
|  | 1169 | multiclass VOP2Only_Real_MADK_gfx6_gfx7<bits<6> op> { | 
|  | 1170 | def _gfx6_gfx7 : | 
|  | 1171 | VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>, | 
|  | 1172 | VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>; | 
|  | 1173 | } | 
|  | 1174 | multiclass VOP2_Real_e32_gfx6_gfx7<bits<6> op> { | 
|  | 1175 | def _e32_gfx6_gfx7 : | 
|  | 1176 | VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.SI>, | 
|  | 1177 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>; | 
|  | 1178 | } | 
|  | 1179 | multiclass VOP2_Real_e64_gfx6_gfx7<bits<6> op> { | 
|  | 1180 | def _e64_gfx6_gfx7 : | 
|  | 1181 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>, | 
|  | 1182 | VOP3e_gfx6_gfx7<{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>; | 
|  | 1183 | } | 
|  | 1184 | multiclass VOP2be_Real_e64_gfx6_gfx7<bits<6> op> { | 
|  | 1185 | def _e64_gfx6_gfx7 : | 
|  | 1186 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>, | 
|  | 1187 | VOP3be_gfx6_gfx7<{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>; | 
|  | 1188 | } | 
|  | 1189 | } // End AssemblerPredicate = isGFX6GFX7, DecoderNamespace = "GFX6GFX7" | 
|  | 1190 |  | 
|  | 1191 | multiclass VOP2Only_Real_MADK_gfx6_gfx7_gfx10<bits<6> op> : | 
|  | 1192 | VOP2Only_Real_MADK_gfx6_gfx7<op>, VOP2Only_Real_MADK_gfx10<op>; | 
|  | 1193 |  | 
|  | 1194 | multiclass VOP2_Real_gfx6_gfx7<bits<6> op> : | 
|  | 1195 | VOP2_Real_e32_gfx6_gfx7<op>, VOP2_Real_e64_gfx6_gfx7<op>; | 
|  | 1196 |  | 
|  | 1197 | multiclass VOP2_Real_gfx6_gfx7_gfx10<bits<6> op> : | 
|  | 1198 | VOP2_Real_gfx6_gfx7<op>, VOP2_Real_gfx10<op>; | 
|  | 1199 |  | 
|  | 1200 | multiclass VOP2be_Real_gfx6_gfx7<bits<6> op> : | 
|  | 1201 | VOP2_Real_e32_gfx6_gfx7<op>, VOP2be_Real_e64_gfx6_gfx7<op>; | 
|  | 1202 |  | 
|  | 1203 | defm V_CNDMASK_B32        : VOP2_Real_gfx6_gfx7<0x000>; | 
|  | 1204 | defm V_MIN_LEGACY_F32     : VOP2_Real_gfx6_gfx7<0x00d>; | 
|  | 1205 | defm V_MAX_LEGACY_F32     : VOP2_Real_gfx6_gfx7<0x00e>; | 
|  | 1206 | defm V_LSHR_B32           : VOP2_Real_gfx6_gfx7<0x015>; | 
|  | 1207 | defm V_ASHR_I32           : VOP2_Real_gfx6_gfx7<0x017>; | 
|  | 1208 | defm V_LSHL_B32           : VOP2_Real_gfx6_gfx7<0x019>; | 
|  | 1209 | defm V_BFM_B32            : VOP2_Real_gfx6_gfx7<0x01e>; | 
|  | 1210 | defm V_BCNT_U32_B32       : VOP2_Real_gfx6_gfx7<0x022>; | 
|  | 1211 | defm V_MBCNT_LO_U32_B32   : VOP2_Real_gfx6_gfx7<0x023>; | 
|  | 1212 | defm V_MBCNT_HI_U32_B32   : VOP2_Real_gfx6_gfx7<0x024>; | 
|  | 1213 | defm V_LDEXP_F32          : VOP2_Real_gfx6_gfx7<0x02b>; | 
|  | 1214 | defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_gfx6_gfx7<0x02c>; | 
|  | 1215 | defm V_CVT_PKNORM_I16_F32 : VOP2_Real_gfx6_gfx7<0x02d>; | 
|  | 1216 | defm V_CVT_PKNORM_U16_F32 : VOP2_Real_gfx6_gfx7<0x02e>; | 
|  | 1217 | defm V_CVT_PK_U16_U32     : VOP2_Real_gfx6_gfx7<0x030>; | 
|  | 1218 | defm V_CVT_PK_I16_I32     : VOP2_Real_gfx6_gfx7<0x031>; | 
|  | 1219 | defm V_ADD_I32            : VOP2be_Real_gfx6_gfx7<0x025>; | 
|  | 1220 | defm V_SUB_I32            : VOP2be_Real_gfx6_gfx7<0x026>; | 
|  | 1221 | defm V_SUBREV_I32         : VOP2be_Real_gfx6_gfx7<0x027>; | 
|  | 1222 | defm V_ADDC_U32           : VOP2be_Real_gfx6_gfx7<0x028>; | 
|  | 1223 | defm V_SUBB_U32           : VOP2be_Real_gfx6_gfx7<0x029>; | 
|  | 1224 | defm V_SUBBREV_U32        : VOP2be_Real_gfx6_gfx7<0x02a>; | 
|  | 1225 |  | 
|  | 1226 | defm V_READLANE_B32 : VOP2Only_Real_gfx6_gfx7<0x001>; | 
|  | 1227 |  | 
|  | 1228 | let InOperandList = (ins SSrcOrLds_b32:$src0, SCSrc_b32:$src1, VSrc_b32:$vdst_in) in { | 
|  | 1229 | defm V_WRITELANE_B32 : VOP2Only_Real_gfx6_gfx7<0x002>; | 
|  | 1230 | } // End InOperandList = (ins SSrcOrLds_b32:$src0, SCSrc_b32:$src1, VSrc_b32:$vdst_in) | 
|  | 1231 |  | 
|  | 1232 | let SubtargetPredicate = isGFX6GFX7 in { | 
|  | 1233 | defm : VOP2eInstAliases<V_CNDMASK_B32_e32, V_CNDMASK_B32_e32_gfx6_gfx7>; | 
|  | 1234 | } // End SubtargetPredicate = isGFX6GFX7 | 
|  | 1235 |  | 
|  | 1236 | defm V_ADD_F32            : VOP2_Real_gfx6_gfx7_gfx10<0x003>; | 
|  | 1237 | defm V_SUB_F32            : VOP2_Real_gfx6_gfx7_gfx10<0x004>; | 
|  | 1238 | defm V_SUBREV_F32         : VOP2_Real_gfx6_gfx7_gfx10<0x005>; | 
|  | 1239 | defm V_MAC_LEGACY_F32     : VOP2_Real_gfx6_gfx7_gfx10<0x006>; | 
|  | 1240 | defm V_MUL_LEGACY_F32     : VOP2_Real_gfx6_gfx7_gfx10<0x007>; | 
|  | 1241 | defm V_MUL_F32            : VOP2_Real_gfx6_gfx7_gfx10<0x008>; | 
|  | 1242 | defm V_MUL_I32_I24        : VOP2_Real_gfx6_gfx7_gfx10<0x009>; | 
|  | 1243 | defm V_MUL_HI_I32_I24     : VOP2_Real_gfx6_gfx7_gfx10<0x00a>; | 
|  | 1244 | defm V_MUL_U32_U24        : VOP2_Real_gfx6_gfx7_gfx10<0x00b>; | 
|  | 1245 | defm V_MUL_HI_U32_U24     : VOP2_Real_gfx6_gfx7_gfx10<0x00c>; | 
|  | 1246 | defm V_MIN_F32            : VOP2_Real_gfx6_gfx7_gfx10<0x00f>; | 
|  | 1247 | defm V_MAX_F32            : VOP2_Real_gfx6_gfx7_gfx10<0x010>; | 
|  | 1248 | defm V_MIN_I32            : VOP2_Real_gfx6_gfx7_gfx10<0x011>; | 
|  | 1249 | defm V_MAX_I32            : VOP2_Real_gfx6_gfx7_gfx10<0x012>; | 
|  | 1250 | defm V_MIN_U32            : VOP2_Real_gfx6_gfx7_gfx10<0x013>; | 
|  | 1251 | defm V_MAX_U32            : VOP2_Real_gfx6_gfx7_gfx10<0x014>; | 
|  | 1252 | defm V_LSHRREV_B32        : VOP2_Real_gfx6_gfx7_gfx10<0x016>; | 
|  | 1253 | defm V_ASHRREV_I32        : VOP2_Real_gfx6_gfx7_gfx10<0x018>; | 
|  | 1254 | defm V_LSHLREV_B32        : VOP2_Real_gfx6_gfx7_gfx10<0x01a>; | 
|  | 1255 | defm V_AND_B32            : VOP2_Real_gfx6_gfx7_gfx10<0x01b>; | 
|  | 1256 | defm V_OR_B32             : VOP2_Real_gfx6_gfx7_gfx10<0x01c>; | 
|  | 1257 | defm V_XOR_B32            : VOP2_Real_gfx6_gfx7_gfx10<0x01d>; | 
|  | 1258 | defm V_MAC_F32            : VOP2_Real_gfx6_gfx7_gfx10<0x01f>; | 
|  | 1259 | defm V_CVT_PKRTZ_F16_F32  : VOP2_Real_gfx6_gfx7_gfx10<0x02f>; | 
|  | 1260 | defm V_MADMK_F32          : VOP2Only_Real_MADK_gfx6_gfx7_gfx10<0x020>; | 
|  | 1261 | defm V_MADAK_F32          : VOP2Only_Real_MADK_gfx6_gfx7_gfx10<0x021>; | 
|  | 1262 |  | 
|  | 1263 | //===----------------------------------------------------------------------===// | 
|  | 1264 | // GFX8, GFX9 (VI). | 
|  | 1265 | //===----------------------------------------------------------------------===// | 
|  | 1266 |  | 
| Stanislav Mekhanoshin | 5182302 | 2019-04-06 09:20:48 +0000 | [diff] [blame] | 1267 | let AssemblerPredicates = [isGFX8GFX9], DecoderNamespace = "GFX8" in { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1268 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1269 | multiclass VOP2_Real_MADK_vi <bits<6> op> { | 
|  | 1270 | def _vi : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>, | 
|  | 1271 | VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>; | 
|  | 1272 | } | 
|  | 1273 |  | 
|  | 1274 | multiclass VOP2_Real_e32_vi <bits<6> op> { | 
|  | 1275 | def _e32_vi : | 
|  | 1276 | VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.VI>, | 
|  | 1277 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>; | 
|  | 1278 | } | 
|  | 1279 |  | 
|  | 1280 | multiclass VOP2_Real_e64_vi <bits<10> op> { | 
|  | 1281 | def _e64_vi : | 
|  | 1282 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>, | 
|  | 1283 | VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>; | 
|  | 1284 | } | 
|  | 1285 |  | 
| Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 1286 | multiclass VOP2_Real_e64only_vi <bits<10> op> { | 
|  | 1287 | def _e64_vi : | 
|  | 1288 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>, | 
|  | 1289 | VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> { | 
|  | 1290 | // Hack to stop printing _e64 | 
|  | 1291 | VOP3_Pseudo ps = !cast<VOP3_Pseudo>(NAME#"_e64"); | 
|  | 1292 | let OutOperandList = (outs VGPR_32:$vdst); | 
|  | 1293 | let AsmString = ps.Mnemonic # " " # ps.AsmOperands; | 
|  | 1294 | } | 
|  | 1295 | } | 
|  | 1296 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1297 | multiclass Base_VOP2_Real_e32e64_vi <bits<6> op> : | 
|  | 1298 | VOP2_Real_e32_vi<op>, | 
|  | 1299 | VOP2_Real_e64_vi<{0, 1, 0, 0, op{5-0}}>; | 
|  | 1300 |  | 
| Stanislav Mekhanoshin | 5182302 | 2019-04-06 09:20:48 +0000 | [diff] [blame] | 1301 | } // End AssemblerPredicates = [isGFX8GFX9], DecoderNamespace = "GFX8" | 
| Matt Arsenault | b4493e9 | 2017-02-10 02:42:31 +0000 | [diff] [blame] | 1302 |  | 
| Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 1303 | multiclass VOP2_SDWA_Real <bits<6> op> { | 
|  | 1304 | def _sdwa_vi : | 
|  | 1305 | VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>, | 
|  | 1306 | VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>; | 
|  | 1307 | } | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1308 |  | 
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 1309 | multiclass VOP2_SDWA9_Real <bits<6> op> { | 
|  | 1310 | def _sdwa_gfx9 : | 
| Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 1311 | VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>, | 
|  | 1312 | VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>; | 
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 1313 | } | 
|  | 1314 |  | 
| Stanislav Mekhanoshin | 5182302 | 2019-04-06 09:20:48 +0000 | [diff] [blame] | 1315 | let AssemblerPredicates = [isGFX8Only] in { | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 1316 |  | 
|  | 1317 | multiclass VOP2be_Real_e32e64_vi_only <bits<6> op, string OpName, string AsmName> { | 
|  | 1318 | def _e32_vi : | 
|  | 1319 | VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.VI>, | 
|  | 1320 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> { | 
|  | 1321 | VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32"); | 
|  | 1322 | let AsmString = AsmName # ps.AsmOperands; | 
| Stanislav Mekhanoshin | 5182302 | 2019-04-06 09:20:48 +0000 | [diff] [blame] | 1323 | let DecoderNamespace = "GFX8"; | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 1324 | } | 
|  | 1325 | def _e64_vi : | 
|  | 1326 | VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.VI>, | 
|  | 1327 | VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> { | 
|  | 1328 | VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64"); | 
|  | 1329 | let AsmString = AsmName # ps.AsmOperands; | 
| Stanislav Mekhanoshin | 5182302 | 2019-04-06 09:20:48 +0000 | [diff] [blame] | 1330 | let DecoderNamespace = "GFX8"; | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 1331 | } | 
|  | 1332 | def _sdwa_vi : | 
|  | 1333 | VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>, | 
|  | 1334 | VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> { | 
|  | 1335 | VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa"); | 
|  | 1336 | let AsmString = AsmName # ps.AsmOperands; | 
|  | 1337 | } | 
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 1338 | foreach _ = BoolToList<!cast<VOP2_Pseudo>(OpName#"_e32").Pfl.HasExtDPP>.ret in | 
|  | 1339 | def _dpp_vi : | 
|  | 1340 | VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(OpName#"_dpp"), SIEncodingFamily.VI>, | 
|  | 1341 | VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(OpName#"_dpp")> { | 
|  | 1342 | VOP2_DPP_Pseudo ps = !cast<VOP2_DPP_Pseudo>(OpName#"_dpp"); | 
|  | 1343 | let AsmString = AsmName # ps.AsmOperands; | 
|  | 1344 | } | 
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 1345 | } | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 1346 | } | 
|  | 1347 |  | 
| Stanislav Mekhanoshin | 5182302 | 2019-04-06 09:20:48 +0000 | [diff] [blame] | 1348 | let AssemblerPredicates = [isGFX9Only] in { | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 1349 |  | 
|  | 1350 | multiclass VOP2be_Real_e32e64_gfx9 <bits<6> op, string OpName, string AsmName> { | 
|  | 1351 | def _e32_gfx9 : | 
|  | 1352 | VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.GFX9>, | 
|  | 1353 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> { | 
|  | 1354 | VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32"); | 
|  | 1355 | let AsmString = AsmName # ps.AsmOperands; | 
|  | 1356 | let DecoderNamespace = "GFX9"; | 
|  | 1357 | } | 
|  | 1358 | def _e64_gfx9 : | 
|  | 1359 | VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.GFX9>, | 
|  | 1360 | VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> { | 
|  | 1361 | VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64"); | 
|  | 1362 | let AsmString = AsmName # ps.AsmOperands; | 
|  | 1363 | let DecoderNamespace = "GFX9"; | 
|  | 1364 | } | 
|  | 1365 | def _sdwa_gfx9 : | 
|  | 1366 | VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>, | 
|  | 1367 | VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> { | 
|  | 1368 | VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa"); | 
|  | 1369 | let AsmString = AsmName # ps.AsmOperands; | 
|  | 1370 | } | 
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 1371 | foreach _ = BoolToList<!cast<VOP2_Pseudo>(OpName#"_e32").Pfl.HasExtDPP>.ret in | 
|  | 1372 | def _dpp_gfx9 : | 
|  | 1373 | VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(OpName#"_dpp"), SIEncodingFamily.GFX9>, | 
|  | 1374 | VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(OpName#"_dpp")> { | 
|  | 1375 | VOP2_DPP_Pseudo ps = !cast<VOP2_DPP_Pseudo>(OpName#"_dpp"); | 
|  | 1376 | let AsmString = AsmName # ps.AsmOperands; | 
|  | 1377 | let DecoderNamespace = "SDWA9"; | 
|  | 1378 | } | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 1379 | } | 
|  | 1380 |  | 
|  | 1381 | multiclass VOP2_Real_e32e64_gfx9 <bits<6> op> { | 
|  | 1382 | def _e32_gfx9 : | 
|  | 1383 | VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.GFX9>, | 
|  | 1384 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>{ | 
|  | 1385 | let DecoderNamespace = "GFX9"; | 
|  | 1386 | } | 
|  | 1387 | def _e64_gfx9 : | 
|  | 1388 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.GFX9>, | 
|  | 1389 | VOP3e_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> { | 
|  | 1390 | let DecoderNamespace = "GFX9"; | 
|  | 1391 | } | 
|  | 1392 | def _sdwa_gfx9 : | 
|  | 1393 | VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>, | 
|  | 1394 | VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl> { | 
|  | 1395 | } | 
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 1396 | foreach _ = BoolToList<!cast<VOP2_Pseudo>(NAME#"_e32").Pfl.HasExtDPP>.ret in | 
|  | 1397 | def _dpp_gfx9 : | 
|  | 1398 | VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(NAME#"_dpp"), SIEncodingFamily.GFX9>, | 
|  | 1399 | VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(NAME#"_dpp")> { | 
|  | 1400 | let DecoderNamespace = "SDWA9"; | 
|  | 1401 | } | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 1402 | } | 
|  | 1403 |  | 
| Stanislav Mekhanoshin | 5182302 | 2019-04-06 09:20:48 +0000 | [diff] [blame] | 1404 | } // AssemblerPredicates = [isGFX9Only] | 
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 1405 |  | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1406 | multiclass VOP2_Real_e32e64_vi <bits<6> op> : | 
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 1407 | Base_VOP2_Real_e32e64_vi<op>, VOP2_SDWA_Real<op>, VOP2_SDWA9_Real<op> { | 
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 1408 |  | 
|  | 1409 | foreach _ = BoolToList<!cast<VOP2_Pseudo>(NAME#"_e32").Pfl.HasExtDPP>.ret in | 
|  | 1410 | def _dpp_vi : | 
|  | 1411 | VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(NAME#"_dpp"), SIEncodingFamily.VI>, | 
|  | 1412 | VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(NAME#"_dpp")>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1413 | } | 
|  | 1414 |  | 
| Dmitry Preobrazhensky | 4c45e6f | 2018-04-16 12:41:38 +0000 | [diff] [blame] | 1415 | defm V_CNDMASK_B32        : VOP2_Real_e32e64_vi <0x0>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1416 | defm V_ADD_F32            : VOP2_Real_e32e64_vi <0x1>; | 
|  | 1417 | defm V_SUB_F32            : VOP2_Real_e32e64_vi <0x2>; | 
|  | 1418 | defm V_SUBREV_F32         : VOP2_Real_e32e64_vi <0x3>; | 
|  | 1419 | defm V_MUL_LEGACY_F32     : VOP2_Real_e32e64_vi <0x4>; | 
|  | 1420 | defm V_MUL_F32            : VOP2_Real_e32e64_vi <0x5>; | 
|  | 1421 | defm V_MUL_I32_I24        : VOP2_Real_e32e64_vi <0x6>; | 
|  | 1422 | defm V_MUL_HI_I32_I24     : VOP2_Real_e32e64_vi <0x7>; | 
|  | 1423 | defm V_MUL_U32_U24        : VOP2_Real_e32e64_vi <0x8>; | 
|  | 1424 | defm V_MUL_HI_U32_U24     : VOP2_Real_e32e64_vi <0x9>; | 
|  | 1425 | defm V_MIN_F32            : VOP2_Real_e32e64_vi <0xa>; | 
|  | 1426 | defm V_MAX_F32            : VOP2_Real_e32e64_vi <0xb>; | 
|  | 1427 | defm V_MIN_I32            : VOP2_Real_e32e64_vi <0xc>; | 
|  | 1428 | defm V_MAX_I32            : VOP2_Real_e32e64_vi <0xd>; | 
|  | 1429 | defm V_MIN_U32            : VOP2_Real_e32e64_vi <0xe>; | 
|  | 1430 | defm V_MAX_U32            : VOP2_Real_e32e64_vi <0xf>; | 
|  | 1431 | defm V_LSHRREV_B32        : VOP2_Real_e32e64_vi <0x10>; | 
|  | 1432 | defm V_ASHRREV_I32        : VOP2_Real_e32e64_vi <0x11>; | 
|  | 1433 | defm V_LSHLREV_B32        : VOP2_Real_e32e64_vi <0x12>; | 
|  | 1434 | defm V_AND_B32            : VOP2_Real_e32e64_vi <0x13>; | 
|  | 1435 | defm V_OR_B32             : VOP2_Real_e32e64_vi <0x14>; | 
|  | 1436 | defm V_XOR_B32            : VOP2_Real_e32e64_vi <0x15>; | 
|  | 1437 | defm V_MAC_F32            : VOP2_Real_e32e64_vi <0x16>; | 
|  | 1438 | defm V_MADMK_F32          : VOP2_Real_MADK_vi <0x17>; | 
|  | 1439 | defm V_MADAK_F32          : VOP2_Real_MADK_vi <0x18>; | 
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 1440 |  | 
|  | 1441 | defm V_ADD_U32            : VOP2be_Real_e32e64_vi_only <0x19, "V_ADD_I32",     "v_add_u32">; | 
|  | 1442 | defm V_SUB_U32            : VOP2be_Real_e32e64_vi_only <0x1a, "V_SUB_I32",     "v_sub_u32">; | 
|  | 1443 | defm V_SUBREV_U32         : VOP2be_Real_e32e64_vi_only <0x1b, "V_SUBREV_I32",  "v_subrev_u32">; | 
|  | 1444 | defm V_ADDC_U32           : VOP2be_Real_e32e64_vi_only <0x1c, "V_ADDC_U32",    "v_addc_u32">; | 
|  | 1445 | defm V_SUBB_U32           : VOP2be_Real_e32e64_vi_only <0x1d, "V_SUBB_U32",    "v_subb_u32">; | 
|  | 1446 | defm V_SUBBREV_U32        : VOP2be_Real_e32e64_vi_only <0x1e, "V_SUBBREV_U32", "v_subbrev_u32">; | 
|  | 1447 |  | 
|  | 1448 | defm V_ADD_CO_U32         : VOP2be_Real_e32e64_gfx9 <0x19, "V_ADD_I32",     "v_add_co_u32">; | 
|  | 1449 | defm V_SUB_CO_U32         : VOP2be_Real_e32e64_gfx9 <0x1a, "V_SUB_I32",     "v_sub_co_u32">; | 
|  | 1450 | defm V_SUBREV_CO_U32      : VOP2be_Real_e32e64_gfx9 <0x1b, "V_SUBREV_I32",  "v_subrev_co_u32">; | 
|  | 1451 | defm V_ADDC_CO_U32        : VOP2be_Real_e32e64_gfx9 <0x1c, "V_ADDC_U32",    "v_addc_co_u32">; | 
|  | 1452 | defm V_SUBB_CO_U32        : VOP2be_Real_e32e64_gfx9 <0x1d, "V_SUBB_U32",    "v_subb_co_u32">; | 
|  | 1453 | defm V_SUBBREV_CO_U32     : VOP2be_Real_e32e64_gfx9 <0x1e, "V_SUBBREV_U32", "v_subbrev_co_u32">; | 
|  | 1454 |  | 
|  | 1455 | defm V_ADD_U32            : VOP2_Real_e32e64_gfx9 <0x34>; | 
|  | 1456 | defm V_SUB_U32            : VOP2_Real_e32e64_gfx9 <0x35>; | 
|  | 1457 | defm V_SUBREV_U32         : VOP2_Real_e32e64_gfx9 <0x36>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1458 |  | 
| Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 1459 | defm V_BFM_B32            : VOP2_Real_e64only_vi <0x293>; | 
|  | 1460 | defm V_BCNT_U32_B32       : VOP2_Real_e64only_vi <0x28b>; | 
|  | 1461 | defm V_MBCNT_LO_U32_B32   : VOP2_Real_e64only_vi <0x28c>; | 
|  | 1462 | defm V_MBCNT_HI_U32_B32   : VOP2_Real_e64only_vi <0x28d>; | 
|  | 1463 | defm V_LDEXP_F32          : VOP2_Real_e64only_vi <0x288>; | 
|  | 1464 | defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e64only_vi <0x1f0>; | 
|  | 1465 | defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e64only_vi <0x294>; | 
|  | 1466 | defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e64only_vi <0x295>; | 
|  | 1467 | defm V_CVT_PKRTZ_F16_F32  : VOP2_Real_e64only_vi <0x296>; | 
|  | 1468 | defm V_CVT_PK_U16_U32     : VOP2_Real_e64only_vi <0x297>; | 
|  | 1469 | defm V_CVT_PK_I16_I32     : VOP2_Real_e64only_vi <0x298>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1470 |  | 
|  | 1471 | defm V_ADD_F16            : VOP2_Real_e32e64_vi <0x1f>; | 
|  | 1472 | defm V_SUB_F16            : VOP2_Real_e32e64_vi <0x20>; | 
|  | 1473 | defm V_SUBREV_F16         : VOP2_Real_e32e64_vi <0x21>; | 
|  | 1474 | defm V_MUL_F16            : VOP2_Real_e32e64_vi <0x22>; | 
|  | 1475 | defm V_MAC_F16            : VOP2_Real_e32e64_vi <0x23>; | 
|  | 1476 | defm V_MADMK_F16          : VOP2_Real_MADK_vi <0x24>; | 
|  | 1477 | defm V_MADAK_F16          : VOP2_Real_MADK_vi <0x25>; | 
|  | 1478 | defm V_ADD_U16            : VOP2_Real_e32e64_vi <0x26>; | 
|  | 1479 | defm V_SUB_U16            : VOP2_Real_e32e64_vi <0x27>; | 
|  | 1480 | defm V_SUBREV_U16         : VOP2_Real_e32e64_vi <0x28>; | 
|  | 1481 | defm V_MUL_LO_U16         : VOP2_Real_e32e64_vi <0x29>; | 
|  | 1482 | defm V_LSHLREV_B16        : VOP2_Real_e32e64_vi <0x2a>; | 
|  | 1483 | defm V_LSHRREV_B16        : VOP2_Real_e32e64_vi <0x2b>; | 
| Matt Arsenault | 55e7d65 | 2016-12-16 17:40:11 +0000 | [diff] [blame] | 1484 | defm V_ASHRREV_I16        : VOP2_Real_e32e64_vi <0x2c>; | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1485 | defm V_MAX_F16            : VOP2_Real_e32e64_vi <0x2d>; | 
|  | 1486 | defm V_MIN_F16            : VOP2_Real_e32e64_vi <0x2e>; | 
|  | 1487 | defm V_MAX_U16            : VOP2_Real_e32e64_vi <0x2f>; | 
|  | 1488 | defm V_MAX_I16            : VOP2_Real_e32e64_vi <0x30>; | 
|  | 1489 | defm V_MIN_U16            : VOP2_Real_e32e64_vi <0x31>; | 
|  | 1490 | defm V_MIN_I16            : VOP2_Real_e32e64_vi <0x32>; | 
|  | 1491 | defm V_LDEXP_F16          : VOP2_Real_e32e64_vi <0x33>; | 
|  | 1492 |  | 
| Stanislav Mekhanoshin | 5182302 | 2019-04-06 09:20:48 +0000 | [diff] [blame] | 1493 | let SubtargetPredicate = isGFX8GFX9 in { | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1494 |  | 
|  | 1495 | // Aliases to simplify matching of floating-point instructions that | 
|  | 1496 | // are VOP2 on SI and VOP3 on VI. | 
| Sam Kolton | 4685b70a | 2017-07-18 14:23:26 +0000 | [diff] [blame] | 1497 | class SI2_VI3Alias <string name, VOP3_Real inst> : InstAlias < | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1498 | name#" $dst, $src0, $src1", | 
| Sam Kolton | 4685b70a | 2017-07-18 14:23:26 +0000 | [diff] [blame] | 1499 | !if(inst.Pfl.HasOMod, | 
|  | 1500 | (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0, 0), | 
|  | 1501 | (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0)) | 
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1502 | >, PredicateControl { | 
|  | 1503 | let UseInstAsmMatchConverter = 0; | 
|  | 1504 | let AsmVariantName = AMDGPUAsmVariants.VOP3; | 
|  | 1505 | } | 
|  | 1506 |  | 
|  | 1507 | def : SI2_VI3Alias <"v_ldexp_f32", V_LDEXP_F32_e64_vi>; | 
|  | 1508 | def : SI2_VI3Alias <"v_cvt_pkaccum_u8_f32", V_CVT_PKACCUM_U8_F32_e64_vi>; | 
|  | 1509 | def : SI2_VI3Alias <"v_cvt_pknorm_i16_f32", V_CVT_PKNORM_I16_F32_e64_vi>; | 
|  | 1510 | def : SI2_VI3Alias <"v_cvt_pknorm_u16_f32", V_CVT_PKNORM_U16_F32_e64_vi>; | 
|  | 1511 | def : SI2_VI3Alias <"v_cvt_pkrtz_f16_f32", V_CVT_PKRTZ_F16_F32_e64_vi>; | 
|  | 1512 |  | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 1513 | defm : VOP2eInstAliases<V_CNDMASK_B32_e32, V_CNDMASK_B32_e32_vi>; | 
|  | 1514 |  | 
| Dmitry Preobrazhensky | ee51d85 | 2019-05-14 19:16:24 +0000 | [diff] [blame] | 1515 | } // End SubtargetPredicate = isGFX8GFX9 | 
|  | 1516 |  | 
|  | 1517 | let SubtargetPredicate = isGFX9Only in { | 
|  | 1518 |  | 
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 1519 | defm : VOP2bInstAliases<V_ADD_I32_e32,     V_ADD_CO_U32_e32_gfx9,     "v_add_co_u32">; | 
|  | 1520 | defm : VOP2bInstAliases<V_ADDC_U32_e32,    V_ADDC_CO_U32_e32_gfx9,    "v_addc_co_u32">; | 
|  | 1521 | defm : VOP2bInstAliases<V_SUB_I32_e32,     V_SUB_CO_U32_e32_gfx9,     "v_sub_co_u32">; | 
|  | 1522 | defm : VOP2bInstAliases<V_SUBB_U32_e32,    V_SUBB_CO_U32_e32_gfx9,    "v_subb_co_u32">; | 
|  | 1523 | defm : VOP2bInstAliases<V_SUBREV_I32_e32,  V_SUBREV_CO_U32_e32_gfx9,  "v_subrev_co_u32">; | 
|  | 1524 | defm : VOP2bInstAliases<V_SUBBREV_U32_e32, V_SUBBREV_CO_U32_e32_gfx9, "v_subbrev_co_u32">; | 
| Dmitry Preobrazhensky | ee51d85 | 2019-05-14 19:16:24 +0000 | [diff] [blame] | 1525 |  | 
|  | 1526 | } // End SubtargetPredicate = isGFX9Only | 
| Matt Arsenault | 0084adc | 2018-04-30 19:08:16 +0000 | [diff] [blame] | 1527 |  | 
|  | 1528 | let SubtargetPredicate = HasDLInsts in { | 
|  | 1529 |  | 
|  | 1530 | defm V_FMAC_F32 : VOP2_Real_e32e64_vi <0x3b>; | 
|  | 1531 | defm V_XNOR_B32 : VOP2_Real_e32e64_vi <0x3d>; | 
|  | 1532 |  | 
|  | 1533 | } // End SubtargetPredicate = HasDLInsts | 
| Stanislav Mekhanoshin | c43e67b | 2019-06-14 00:33:31 +0000 | [diff] [blame^] | 1534 |  | 
|  | 1535 | multiclass VOP2_Real_DOT_ACC_gfx10<bits<6> op> : | 
|  | 1536 | VOP2_Real_e32_gfx10<op>, | 
|  | 1537 | VOP2_Real_dpp_gfx10<op>, | 
|  | 1538 | VOP2_Real_dpp8_gfx10<op>; | 
|  | 1539 |  | 
|  | 1540 | let SubtargetPredicate = HasDot5Insts in { | 
|  | 1541 | // NB: Opcode conflicts with V_DOT8C_I32_I4 | 
|  | 1542 | // This opcode exists in gfx 10.1* only | 
|  | 1543 | defm V_DOT2C_F32_F16 : VOP2_Real_DOT_ACC_gfx10<0x02>; | 
|  | 1544 | } | 
|  | 1545 |  | 
|  | 1546 | let SubtargetPredicate = HasDot6Insts in { | 
|  | 1547 | defm V_DOT4C_I32_I8  : VOP2_Real_DOT_ACC_gfx10<0x0d>; | 
|  | 1548 | } |