blob: 8370aa5c8a1f00234a82ca9b06b25b7b6f7ea7c8 [file] [log] [blame]
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001// Bitcasts between 512-bit vector types. Return the original type since
2// no instruction is needed for the conversion
3let Predicates = [HasAVX512] in {
4 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
5 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
6 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
7 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
8 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
9 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
10 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
11 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
12 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
13 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
14 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
15 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
16 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
17
18 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
19 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
20 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
21 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
22 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
23 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
24 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
25 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
26 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
27 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
28 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
29 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
30 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
31 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
32 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
33 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
34 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
35 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
36 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
37 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
38 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
39 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
40 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
41 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
42 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
43 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
44 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
45 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
46 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
47 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
48
49// Bitcasts between 256-bit vector types. Return the original type since
50// no instruction is needed for the conversion
51 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
52 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
53 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
54 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
55 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
56 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
57 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
58 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
59 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
60 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
61 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
62 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
63 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
64 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
65 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
66 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
67 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
68 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
69 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
70 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
71 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
72 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
73 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
74 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
75 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
76 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
77 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
78 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
79 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
80 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
81}
82
83//
84// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
85//
86
87let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
88 isPseudo = 1, Predicates = [HasAVX512] in {
89def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
90 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
91}
92
Craig Topperfb1746b2014-01-30 06:03:19 +000093let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000094def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
95def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
96def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +000097}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000098
99//===----------------------------------------------------------------------===//
100// AVX-512 - VECTOR INSERT
101//
102// -- 32x8 form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000103let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000104def VINSERTF32x4rr : AVX512AIi8<0x18, MRMSrcReg, (outs VR512:$dst),
105 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
106 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
107 []>, EVEX_4V, EVEX_V512;
108let mayLoad = 1 in
109def VINSERTF32x4rm : AVX512AIi8<0x18, MRMSrcMem, (outs VR512:$dst),
110 (ins VR512:$src1, f128mem:$src2, i8imm:$src3),
111 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
112 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
113}
114
115// -- 64x4 fp form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000116let hasSideEffects = 0, ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000117def VINSERTF64x4rr : AVX512AIi8<0x1a, MRMSrcReg, (outs VR512:$dst),
118 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
119 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
120 []>, EVEX_4V, EVEX_V512, VEX_W;
121let mayLoad = 1 in
122def VINSERTF64x4rm : AVX512AIi8<0x1a, MRMSrcMem, (outs VR512:$dst),
123 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
124 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
125 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
126}
127// -- 32x4 integer form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000128let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000129def VINSERTI32x4rr : AVX512AIi8<0x38, MRMSrcReg, (outs VR512:$dst),
130 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
131 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
132 []>, EVEX_4V, EVEX_V512;
133let mayLoad = 1 in
134def VINSERTI32x4rm : AVX512AIi8<0x38, MRMSrcMem, (outs VR512:$dst),
135 (ins VR512:$src1, i128mem:$src2, i8imm:$src3),
136 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
137 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
138
139}
140
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000141let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000142// -- 64x4 form --
143def VINSERTI64x4rr : AVX512AIi8<0x3a, MRMSrcReg, (outs VR512:$dst),
144 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
145 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
146 []>, EVEX_4V, EVEX_V512, VEX_W;
147let mayLoad = 1 in
148def VINSERTI64x4rm : AVX512AIi8<0x3a, MRMSrcMem, (outs VR512:$dst),
149 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
150 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
151 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
152}
153
154def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (v4f32 VR128X:$src2),
155 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
156 (INSERT_get_vinsert128_imm VR512:$ins))>;
157def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (v2f64 VR128X:$src2),
158 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
159 (INSERT_get_vinsert128_imm VR512:$ins))>;
160def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v2i64 VR128X:$src2),
161 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
162 (INSERT_get_vinsert128_imm VR512:$ins))>;
163def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v4i32 VR128X:$src2),
164 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
165 (INSERT_get_vinsert128_imm VR512:$ins))>;
166
167def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (loadv4f32 addr:$src2),
168 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
169 (INSERT_get_vinsert128_imm VR512:$ins))>;
170def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1),
171 (bc_v4i32 (loadv2i64 addr:$src2)),
172 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
173 (INSERT_get_vinsert128_imm VR512:$ins))>;
174def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (loadv2f64 addr:$src2),
175 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
176 (INSERT_get_vinsert128_imm VR512:$ins))>;
177def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (loadv2i64 addr:$src2),
178 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
179 (INSERT_get_vinsert128_imm VR512:$ins))>;
180
181def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (v8f32 VR256X:$src2),
182 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
183 (INSERT_get_vinsert256_imm VR512:$ins))>;
184def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (v4f64 VR256X:$src2),
185 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
186 (INSERT_get_vinsert256_imm VR512:$ins))>;
187def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v4i64 VR256X:$src2),
188 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
189 (INSERT_get_vinsert256_imm VR512:$ins))>;
190def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v8i32 VR256X:$src2),
191 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
192 (INSERT_get_vinsert256_imm VR512:$ins))>;
193
194def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (loadv8f32 addr:$src2),
195 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
196 (INSERT_get_vinsert256_imm VR512:$ins))>;
197def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (loadv4f64 addr:$src2),
198 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
199 (INSERT_get_vinsert256_imm VR512:$ins))>;
200def : Pat<(vinsert256_insert:$ins (v8i64 VR512:$src1), (loadv4i64 addr:$src2),
201 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
202 (INSERT_get_vinsert256_imm VR512:$ins))>;
203def : Pat<(vinsert256_insert:$ins (v16i32 VR512:$src1),
204 (bc_v8i32 (loadv4i64 addr:$src2)),
205 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
206 (INSERT_get_vinsert256_imm VR512:$ins))>;
207
208// vinsertps - insert f32 to XMM
209def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
210 (ins VR128X:$src1, VR128X:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000211 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000212 [(set VR128X:$dst, (X86insrtps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
213 EVEX_4V;
214def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
215 (ins VR128X:$src1, f32mem:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000216 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000217 [(set VR128X:$dst, (X86insrtps VR128X:$src1,
218 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
219 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
220
221//===----------------------------------------------------------------------===//
222// AVX-512 VECTOR EXTRACT
223//---
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000224let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000225// -- 32x4 form --
226def VEXTRACTF32x4rr : AVX512AIi8<0x19, MRMDestReg, (outs VR128X:$dst),
227 (ins VR512:$src1, i8imm:$src2),
228 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
229 []>, EVEX, EVEX_V512;
230def VEXTRACTF32x4mr : AVX512AIi8<0x19, MRMDestMem, (outs),
231 (ins f128mem:$dst, VR512:$src1, i8imm:$src2),
232 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
233 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
234
235// -- 64x4 form --
236def VEXTRACTF64x4rr : AVX512AIi8<0x1b, MRMDestReg, (outs VR256X:$dst),
237 (ins VR512:$src1, i8imm:$src2),
238 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
239 []>, EVEX, EVEX_V512, VEX_W;
240let mayStore = 1 in
241def VEXTRACTF64x4mr : AVX512AIi8<0x1b, MRMDestMem, (outs),
242 (ins f256mem:$dst, VR512:$src1, i8imm:$src2),
243 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
244 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
245}
246
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000247let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000248// -- 32x4 form --
249def VEXTRACTI32x4rr : AVX512AIi8<0x39, MRMDestReg, (outs VR128X:$dst),
250 (ins VR512:$src1, i8imm:$src2),
251 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
252 []>, EVEX, EVEX_V512;
253def VEXTRACTI32x4mr : AVX512AIi8<0x39, MRMDestMem, (outs),
254 (ins i128mem:$dst, VR512:$src1, i8imm:$src2),
255 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
256 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
257
258// -- 64x4 form --
259def VEXTRACTI64x4rr : AVX512AIi8<0x3b, MRMDestReg, (outs VR256X:$dst),
260 (ins VR512:$src1, i8imm:$src2),
261 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
262 []>, EVEX, EVEX_V512, VEX_W;
263let mayStore = 1 in
264def VEXTRACTI64x4mr : AVX512AIi8<0x3b, MRMDestMem, (outs),
265 (ins i256mem:$dst, VR512:$src1, i8imm:$src2),
266 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
267 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
268}
269
270def : Pat<(vextract128_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
271 (v4f32 (VEXTRACTF32x4rr VR512:$src1,
272 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
273
274def : Pat<(vextract128_extract:$ext VR512:$src1, (iPTR imm)),
275 (v4i32 (VEXTRACTF32x4rr VR512:$src1,
276 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
277
278def : Pat<(vextract128_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
279 (v2f64 (VEXTRACTF32x4rr VR512:$src1,
280 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
281
282def : Pat<(vextract128_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
283 (v2i64 (VEXTRACTI32x4rr VR512:$src1,
284 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
285
286
287def : Pat<(vextract256_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
288 (v8f32 (VEXTRACTF64x4rr VR512:$src1,
289 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
290
291def : Pat<(vextract256_extract:$ext (v16i32 VR512:$src1), (iPTR imm)),
292 (v8i32 (VEXTRACTI64x4rr VR512:$src1,
293 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
294
295def : Pat<(vextract256_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
296 (v4f64 (VEXTRACTF64x4rr VR512:$src1,
297 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
298
299def : Pat<(vextract256_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
300 (v4i64 (VEXTRACTI64x4rr VR512:$src1,
301 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
302
303// A 256-bit subvector extract from the first 512-bit vector position
304// is a subregister copy that needs no instruction.
305def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
306 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
307def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
308 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
309def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
310 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
311def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
312 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
313
314// zmm -> xmm
315def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
316 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
317def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
318 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
319def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
320 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
321def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
322 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
323
324
325// A 128-bit subvector insert to the first 512-bit vector position
326// is a subregister copy that needs no instruction.
327def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
328 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
329 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
330 sub_ymm)>;
331def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
332 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
333 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
334 sub_ymm)>;
335def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
336 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
337 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
338 sub_ymm)>;
339def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
340 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
341 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
342 sub_ymm)>;
343
344def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
345 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
346def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
347 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
348def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
349 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
350def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
351 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
352
353// vextractps - extract 32 bits from XMM
354def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
355 (ins VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000356 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000357 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
358 EVEX;
359
360def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
361 (ins f32mem:$dst, VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000362 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000363 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000364 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000365
366//===---------------------------------------------------------------------===//
367// AVX-512 BROADCAST
368//---
369multiclass avx512_fp_broadcast<bits<8> opc, string OpcodeStr,
370 RegisterClass DestRC,
371 RegisterClass SrcRC, X86MemOperand x86memop> {
372 def rr : AVX5128I<opc, MRMSrcReg, (outs DestRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000373 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000374 []>, EVEX;
375 def rm : AVX5128I<opc, MRMSrcMem, (outs DestRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000376 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),[]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000377}
378let ExeDomain = SSEPackedSingle in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000379 defm VBROADCASTSSZ : avx512_fp_broadcast<0x18, "vbroadcastss", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000380 VR128X, f32mem>,
381 EVEX_V512, EVEX_CD8<32, CD8VT1>;
382}
383
384let ExeDomain = SSEPackedDouble in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000385 defm VBROADCASTSDZ : avx512_fp_broadcast<0x19, "vbroadcastsd", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000386 VR128X, f64mem>,
387 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
388}
389
390def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
391 (VBROADCASTSSZrm addr:$src)>;
392def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
393 (VBROADCASTSDZrm addr:$src)>;
394
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000395def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
396 (VBROADCASTSSZrm addr:$src)>;
397def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
398 (VBROADCASTSDZrm addr:$src)>;
399
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000400multiclass avx512_int_broadcast_reg<bits<8> opc, string OpcodeStr,
401 RegisterClass SrcRC, RegisterClass KRC> {
402 def Zrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000403 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000404 []>, EVEX, EVEX_V512;
405 def Zkrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst),
406 (ins KRC:$mask, SrcRC:$src),
407 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000408 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000409 []>, EVEX, EVEX_V512, EVEX_KZ;
410}
411
412defm VPBROADCASTDr : avx512_int_broadcast_reg<0x7C, "vpbroadcastd", GR32, VK16WM>;
413defm VPBROADCASTQr : avx512_int_broadcast_reg<0x7C, "vpbroadcastq", GR64, VK8WM>,
414 VEX_W;
415
416def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
417 (VPBROADCASTDrZkrr VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
418
419def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
420 (VPBROADCASTQrZkrr VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
421
422def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
423 (VPBROADCASTDrZrr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000424def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
425 (VPBROADCASTDrZkrr VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000426def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
427 (VPBROADCASTQrZrr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000428def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
429 (VPBROADCASTQrZkrr VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000430
Cameron McInally394d5572013-10-31 13:56:31 +0000431def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
432 (VPBROADCASTDrZrr GR32:$src)>;
433def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
434 (VPBROADCASTQrZrr GR64:$src)>;
435
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000436def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
437 (v16i32 immAllZerosV), (i16 GR16:$mask))),
438 (VPBROADCASTDrZkrr (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
439def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
440 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
441 (VPBROADCASTQrZkrr (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
442
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000443multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
444 X86MemOperand x86memop, PatFrag ld_frag,
445 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
446 RegisterClass KRC> {
447 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000448 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000449 [(set DstRC:$dst,
450 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
451 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
452 VR128X:$src),
453 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000454 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000455 [(set DstRC:$dst,
456 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
457 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000458 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000459 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000460 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000461 [(set DstRC:$dst,
462 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
463 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
464 x86memop:$src),
465 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000466 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000467 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
468 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000469 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000470}
471
472defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
473 loadi32, VR512, v16i32, v4i32, VK16WM>,
474 EVEX_V512, EVEX_CD8<32, CD8VT1>;
475defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
476 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
477 EVEX_CD8<64, CD8VT1>;
478
Cameron McInally394d5572013-10-31 13:56:31 +0000479def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
480 (VPBROADCASTDZrr VR128X:$src)>;
481def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
482 (VPBROADCASTQZrr VR128X:$src)>;
483
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000484def : Pat<(v16f32 (X86VBroadcast (v4f32 VR128X:$src))),
485 (VBROADCASTSSZrr VR128X:$src)>;
486def : Pat<(v8f64 (X86VBroadcast (v2f64 VR128X:$src))),
487 (VBROADCASTSDZrr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000488
489def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
490 (VBROADCASTSSZrr VR128X:$src)>;
491def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
492 (VBROADCASTSDZrr VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000493
494// Provide fallback in case the load node that is used in the patterns above
495// is used by additional users, which prevents the pattern selection.
496def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
497 (VBROADCASTSSZrr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
498def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
499 (VBROADCASTSDZrr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
500
501
502let Predicates = [HasAVX512] in {
503def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
504 (EXTRACT_SUBREG
505 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
506 addr:$src)), sub_ymm)>;
507}
508//===----------------------------------------------------------------------===//
509// AVX-512 BROADCAST MASK TO VECTOR REGISTER
510//---
511
512multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
513 RegisterClass DstRC, RegisterClass KRC,
514 ValueType OpVT, ValueType SrcVT> {
515def rr : AVX512XS8I<opc, MRMDestReg, (outs DstRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000516 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000517 []>, EVEX;
518}
519
520defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", VR512,
521 VK16, v16i32, v16i1>, EVEX_V512;
522defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", VR512,
523 VK8, v8i64, v8i1>, EVEX_V512, VEX_W;
524
525//===----------------------------------------------------------------------===//
526// AVX-512 - VPERM
527//
528// -- immediate form --
529multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
530 SDNode OpNode, PatFrag mem_frag,
531 X86MemOperand x86memop, ValueType OpVT> {
532 def ri : AVX512AIi8<opc, MRMSrcReg, (outs RC:$dst),
533 (ins RC:$src1, i8imm:$src2),
534 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000535 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000536 [(set RC:$dst,
537 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
538 EVEX;
539 def mi : AVX512AIi8<opc, MRMSrcMem, (outs RC:$dst),
540 (ins x86memop:$src1, i8imm:$src2),
541 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000542 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000543 [(set RC:$dst,
544 (OpVT (OpNode (mem_frag addr:$src1),
545 (i8 imm:$src2))))]>, EVEX;
546}
547
548defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", VR512, X86VPermi, memopv8i64,
549 i512mem, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
550let ExeDomain = SSEPackedDouble in
551defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", VR512, X86VPermi, memopv8f64,
552 f512mem, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
553
554// -- VPERM - register form --
555multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
556 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
557
558 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
559 (ins RC:$src1, RC:$src2),
560 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000561 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000562 [(set RC:$dst,
563 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
564
565 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
566 (ins RC:$src1, x86memop:$src2),
567 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000568 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000569 [(set RC:$dst,
570 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
571 EVEX_4V;
572}
573
574defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, memopv16i32, i512mem,
575 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
576defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, memopv8i64, i512mem,
577 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
578let ExeDomain = SSEPackedSingle in
579defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, memopv16f32, f512mem,
580 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
581let ExeDomain = SSEPackedDouble in
582defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, memopv8f64, f512mem,
583 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
584
585// -- VPERM2I - 3 source operands form --
586multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
587 PatFrag mem_frag, X86MemOperand x86memop,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000588 SDNode OpNode, ValueType OpVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000589let Constraints = "$src1 = $dst" in {
590 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
591 (ins RC:$src1, RC:$src2, RC:$src3),
592 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000593 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000594 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000595 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000596 EVEX_4V;
597
598 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
599 (ins RC:$src1, RC:$src2, x86memop:$src3),
600 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000601 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000602 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000603 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000604 (mem_frag addr:$src3))))]>, EVEX_4V;
605 }
606}
607defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, memopv16i32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000608 X86VPermiv3, v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000609defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, memopv8i64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000610 X86VPermiv3, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000611defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, memopv16f32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000612 X86VPermiv3, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000613defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, memopv8f64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000614 X86VPermiv3, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000615
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000616defm VPERMT2D : avx512_perm_3src<0x7E, "vpermt2d", VR512, memopv16i32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000617 X86VPermv3, v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000618defm VPERMT2Q : avx512_perm_3src<0x7E, "vpermt2q", VR512, memopv8i64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000619 X86VPermv3, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000620defm VPERMT2PS : avx512_perm_3src<0x7F, "vpermt2ps", VR512, memopv16f32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000621 X86VPermv3, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000622defm VPERMT2PD : avx512_perm_3src<0x7F, "vpermt2pd", VR512, memopv8f64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000623 X86VPermv3, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000624//===----------------------------------------------------------------------===//
625// AVX-512 - BLEND using mask
626//
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000627multiclass avx512_blendmask<bits<8> opc, string OpcodeStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000628 RegisterClass KRC, RegisterClass RC,
629 X86MemOperand x86memop, PatFrag mem_frag,
630 SDNode OpNode, ValueType vt> {
631 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000632 (ins KRC:$mask, RC:$src1, RC:$src2),
633 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000634 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000635 [(set RC:$dst, (OpNode KRC:$mask, (vt RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000636 (vt RC:$src1)))]>, EVEX_4V, EVEX_K;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000637 let mayLoad = 1 in
638 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
639 (ins KRC:$mask, RC:$src1, x86memop:$src2),
640 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000641 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000642 []>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000643}
644
645let ExeDomain = SSEPackedSingle in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000646defm VBLENDMPSZ : avx512_blendmask<0x65, "vblendmps",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000647 VK16WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000648 memopv16f32, vselect, v16f32>,
649 EVEX_CD8<32, CD8VF>, EVEX_V512;
650let ExeDomain = SSEPackedDouble in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000651defm VBLENDMPDZ : avx512_blendmask<0x65, "vblendmpd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000652 VK8WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000653 memopv8f64, vselect, v8f64>,
654 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
655
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000656def : Pat<(v16f32 (int_x86_avx512_mask_blend_ps_512 (v16f32 VR512:$src1),
657 (v16f32 VR512:$src2), (i16 GR16:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000658 (VBLENDMPSZrr (COPY_TO_REGCLASS GR16:$mask, VK16WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000659 VR512:$src1, VR512:$src2)>;
660
661def : Pat<(v8f64 (int_x86_avx512_mask_blend_pd_512 (v8f64 VR512:$src1),
662 (v8f64 VR512:$src2), (i8 GR8:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000663 (VBLENDMPDZrr (COPY_TO_REGCLASS GR8:$mask, VK8WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000664 VR512:$src1, VR512:$src2)>;
665
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000666defm VPBLENDMDZ : avx512_blendmask<0x64, "vpblendmd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000667 VK16WM, VR512, f512mem,
668 memopv16i32, vselect, v16i32>,
669 EVEX_CD8<32, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000670
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000671defm VPBLENDMQZ : avx512_blendmask<0x64, "vpblendmq",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000672 VK8WM, VR512, f512mem,
673 memopv8i64, vselect, v8i64>,
674 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000675
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000676def : Pat<(v16i32 (int_x86_avx512_mask_blend_d_512 (v16i32 VR512:$src1),
677 (v16i32 VR512:$src2), (i16 GR16:$mask))),
678 (VPBLENDMDZrr (COPY_TO_REGCLASS GR16:$mask, VK16),
679 VR512:$src1, VR512:$src2)>;
680
681def : Pat<(v8i64 (int_x86_avx512_mask_blend_q_512 (v8i64 VR512:$src1),
682 (v8i64 VR512:$src2), (i8 GR8:$mask))),
683 (VPBLENDMQZrr (COPY_TO_REGCLASS GR8:$mask, VK8),
684 VR512:$src1, VR512:$src2)>;
685
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000686let Predicates = [HasAVX512] in {
687def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
688 (v8f32 VR256X:$src2))),
689 (EXTRACT_SUBREG
690 (v16f32 (VBLENDMPSZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
691 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
692 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
693
694def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
695 (v8i32 VR256X:$src2))),
696 (EXTRACT_SUBREG
697 (v16i32 (VPBLENDMDZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
698 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
699 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
700}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000701//===----------------------------------------------------------------------===//
702// Compare Instructions
703//===----------------------------------------------------------------------===//
704
705// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
706multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
707 Operand CC, SDNode OpNode, ValueType VT,
708 PatFrag ld_frag, string asm, string asm_alt> {
709 def rr : AVX512Ii8<0xC2, MRMSrcReg,
710 (outs VK1:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
711 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
712 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
713 def rm : AVX512Ii8<0xC2, MRMSrcMem,
714 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
715 [(set VK1:$dst, (OpNode (VT RC:$src1),
716 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +0000717 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000718 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
719 (outs VK1:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
720 asm_alt, [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
721 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
722 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
723 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
724 }
725}
726
727let Predicates = [HasAVX512] in {
728defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, AVXCC, X86cmpms, f32, loadf32,
729 "vcmp${cc}ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
730 "vcmpss\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
731 XS;
732defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, AVXCC, X86cmpms, f64, loadf64,
733 "vcmp${cc}sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
734 "vcmpsd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
735 XD, VEX_W;
736}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000737
738multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, RegisterClass KRC,
739 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
740 SDNode OpNode, ValueType vt> {
741 def rr : AVX512BI<opc, MRMSrcReg,
742 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000743 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000744 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
745 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
746 def rm : AVX512BI<opc, MRMSrcMem,
747 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000748 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000749 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2)))],
750 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
751}
752
753defm VPCMPEQDZ : avx512_icmp_packed<0x76, "vpcmpeqd", VK16, VR512, i512mem,
754 memopv16i32, X86pcmpeqm, v16i32>, EVEX_V512;
755defm VPCMPEQQZ : avx512_icmp_packed<0x29, "vpcmpeqq", VK8, VR512, i512mem,
Craig Topperae11aed2014-01-14 07:41:20 +0000756 memopv8i64, X86pcmpeqm, v8i64>, T8PD, EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000757
758defm VPCMPGTDZ : avx512_icmp_packed<0x66, "vpcmpgtd", VK16, VR512, i512mem,
759 memopv16i32, X86pcmpgtm, v16i32>, EVEX_V512;
760defm VPCMPGTQZ : avx512_icmp_packed<0x37, "vpcmpgtq", VK8, VR512, i512mem,
Craig Topperae11aed2014-01-14 07:41:20 +0000761 memopv8i64, X86pcmpgtm, v8i64>, T8PD, EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000762
763def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
764 (COPY_TO_REGCLASS (VPCMPGTDZrr
765 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
766 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
767
768def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
769 (COPY_TO_REGCLASS (VPCMPEQDZrr
770 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
771 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
772
773multiclass avx512_icmp_cc<bits<8> opc, RegisterClass KRC,
774 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
775 SDNode OpNode, ValueType vt, Operand CC, string asm,
776 string asm_alt> {
777 def rri : AVX512AIi8<opc, MRMSrcReg,
778 (outs KRC:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
779 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2), imm:$cc))],
780 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
781 def rmi : AVX512AIi8<opc, MRMSrcMem,
782 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
783 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2),
784 imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
785 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000786 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000787 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000788 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000789 asm_alt, [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
790 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000791 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000792 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
793 }
794}
795
796defm VPCMPDZ : avx512_icmp_cc<0x1F, VK16, VR512, i512mem, memopv16i32,
797 X86cmpm, v16i32, AVXCC,
798 "vpcmp${cc}d\t{$src2, $src1, $dst|$dst, $src1, $src2}",
799 "vpcmpd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
800 EVEX_V512, EVEX_CD8<32, CD8VF>;
801defm VPCMPUDZ : avx512_icmp_cc<0x1E, VK16, VR512, i512mem, memopv16i32,
802 X86cmpmu, v16i32, AVXCC,
803 "vpcmp${cc}ud\t{$src2, $src1, $dst|$dst, $src1, $src2}",
804 "vpcmpud\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
805 EVEX_V512, EVEX_CD8<32, CD8VF>;
806
807defm VPCMPQZ : avx512_icmp_cc<0x1F, VK8, VR512, i512mem, memopv8i64,
808 X86cmpm, v8i64, AVXCC,
809 "vpcmp${cc}q\t{$src2, $src1, $dst|$dst, $src1, $src2}",
810 "vpcmpq\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
811 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
812defm VPCMPUQZ : avx512_icmp_cc<0x1E, VK8, VR512, i512mem, memopv8i64,
813 X86cmpmu, v8i64, AVXCC,
814 "vpcmp${cc}uq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
815 "vpcmpuq\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
816 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
817
818// avx512_cmp_packed - sse 1 & 2 compare packed instructions
819multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000820 X86MemOperand x86memop, ValueType vt,
821 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000822 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000823 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
824 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000825 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000826 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
827 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000828 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000829 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000830 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000831 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000832 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000833 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000834 !strconcat("vcmp${cc}", suffix,
835 " \t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000836 [(set KRC:$dst,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000837 (X86cmpm (vt RC:$src1), (memop addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000838
839 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000840 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +0000841 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000842 (outs RC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000843 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000844 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Toppera328ee42013-10-09 04:24:38 +0000845 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000846 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000847 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000848 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000849 }
850}
851
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000852defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +0000853 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +0000854 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000855defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +0000856 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000857 EVEX_CD8<64, CD8VF>;
858
859def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
860 (COPY_TO_REGCLASS (VCMPPSZrri
861 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
862 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
863 imm:$cc), VK8)>;
864def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
865 (COPY_TO_REGCLASS (VPCMPDZrri
866 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
867 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
868 imm:$cc), VK8)>;
869def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
870 (COPY_TO_REGCLASS (VPCMPUDZrri
871 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
872 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
873 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000874
875def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
876 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
877 FROUND_NO_EXC)),
878 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000879 (I8Imm imm:$cc)), GR16)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000880
881def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
882 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
883 FROUND_NO_EXC)),
884 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000885 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000886
887def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
888 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
889 FROUND_CURRENT)),
890 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
891 (I8Imm imm:$cc)), GR16)>;
892
893def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
894 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
895 FROUND_CURRENT)),
896 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
897 (I8Imm imm:$cc)), GR8)>;
898
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000899// Mask register copy, including
900// - copy between mask registers
901// - load/store mask registers
902// - copy from GPR to mask register and vice versa
903//
904multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
905 string OpcodeStr, RegisterClass KRC,
906 ValueType vt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000907 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000908 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000909 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000910 let mayLoad = 1 in
911 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000912 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000913 [(set KRC:$dst, (vt (load addr:$src)))]>;
914 let mayStore = 1 in
915 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000916 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000917 }
918}
919
920multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
921 string OpcodeStr,
922 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000923 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000924 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000925 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000926 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000927 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000928 }
929}
930
931let Predicates = [HasAVX512] in {
932 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Craig Topper5ccb6172014-02-18 00:21:49 +0000933 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000934 defm KMOVW : avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +0000935 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000936}
937
938let Predicates = [HasAVX512] in {
939 // GR16 from/to 16-bit mask
940 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
941 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
942 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
943 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
944
945 // Store kreg in memory
946 def : Pat<(store (v16i1 VK16:$src), addr:$dst),
947 (KMOVWmk addr:$dst, VK16:$src)>;
948
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000949 def : Pat<(store VK8:$src, addr:$dst),
950 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
951
952 def : Pat<(i1 (load addr:$src)),
953 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
954
955 def : Pat<(v8i1 (load addr:$src)),
956 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +0000957
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000958 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000959 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000960
961 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000962 (COPY_TO_REGCLASS
963 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
964 VK1)>;
965 def : Pat<(i1 (trunc (i16 GR16:$src))),
966 (COPY_TO_REGCLASS
967 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
968 VK1)>;
Elena Demikhovskyfe24a302013-12-22 10:13:18 +0000969
970 def : Pat<(i32 (zext VK1:$src)), (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000971 def : Pat<(i8 (zext VK1:$src)),
972 (EXTRACT_SUBREG
973 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000974 def : Pat<(i64 (zext VK1:$src)),
975 (SUBREG_TO_REG (i64 0),
976 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit)>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +0000977 def : Pat<(i16 (zext VK1:$src)),
978 (EXTRACT_SUBREG
979 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000980}
981// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
982let Predicates = [HasAVX512] in {
983 // GR from/to 8-bit mask without native support
984 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
985 (COPY_TO_REGCLASS
986 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
987 VK8)>;
988 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
989 (EXTRACT_SUBREG
990 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
991 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000992
Elena Demikhovsky9f423d62014-02-10 07:02:39 +0000993 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000994 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +0000995 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000996 (COPY_TO_REGCLASS VK8:$src, VK1)>;
997
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000998}
999
1000// Mask unary operation
1001// - KNOT
1002multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
1003 RegisterClass KRC, SDPatternOperator OpNode> {
1004 let Predicates = [HasAVX512] in
1005 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001006 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001007 [(set KRC:$dst, (OpNode KRC:$src))]>;
1008}
1009
1010multiclass avx512_mask_unop_w<bits<8> opc, string OpcodeStr,
1011 SDPatternOperator OpNode> {
1012 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001013 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001014}
1015
1016defm KNOT : avx512_mask_unop_w<0x44, "knot", not>;
1017
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001018multiclass avx512_mask_unop_int<string IntName, string InstName> {
1019 let Predicates = [HasAVX512] in
1020 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1021 (i16 GR16:$src)),
1022 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1023 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1024}
1025defm : avx512_mask_unop_int<"knot", "KNOT">;
1026
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001027def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
1028def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1029 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1030
1031// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1032def : Pat<(not VK8:$src),
1033 (COPY_TO_REGCLASS
1034 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
1035
1036// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001037// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001038multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
1039 RegisterClass KRC, SDPatternOperator OpNode> {
1040 let Predicates = [HasAVX512] in
1041 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1042 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001043 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001044 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1045}
1046
1047multiclass avx512_mask_binop_w<bits<8> opc, string OpcodeStr,
1048 SDPatternOperator OpNode> {
1049 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001050 VEX_4V, VEX_L, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001051}
1052
1053def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1054def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1055
1056let isCommutable = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001057 defm KAND : avx512_mask_binop_w<0x41, "kand", and>;
1058 let isCommutable = 0 in
1059 defm KANDN : avx512_mask_binop_w<0x42, "kandn", andn>;
1060 defm KOR : avx512_mask_binop_w<0x45, "kor", or>;
1061 defm KXNOR : avx512_mask_binop_w<0x46, "kxnor", xnor>;
1062 defm KXOR : avx512_mask_binop_w<0x47, "kxor", xor>;
1063}
1064
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001065def : Pat<(xor VK1:$src1, VK1:$src2),
1066 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1067 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1068
1069def : Pat<(or VK1:$src1, VK1:$src2),
1070 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1071 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1072
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001073def : Pat<(and VK1:$src1, VK1:$src2),
1074 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1075 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1076
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001077multiclass avx512_mask_binop_int<string IntName, string InstName> {
1078 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001079 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1080 (i16 GR16:$src1), (i16 GR16:$src2)),
1081 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1082 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1083 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001084}
1085
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001086defm : avx512_mask_binop_int<"kand", "KAND">;
1087defm : avx512_mask_binop_int<"kandn", "KANDN">;
1088defm : avx512_mask_binop_int<"kor", "KOR">;
1089defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1090defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001091
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001092// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1093multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1094 let Predicates = [HasAVX512] in
1095 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1096 (COPY_TO_REGCLASS
1097 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1098 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1099}
1100
1101defm : avx512_binop_pat<and, KANDWrr>;
1102defm : avx512_binop_pat<andn, KANDNWrr>;
1103defm : avx512_binop_pat<or, KORWrr>;
1104defm : avx512_binop_pat<xnor, KXNORWrr>;
1105defm : avx512_binop_pat<xor, KXORWrr>;
1106
1107// Mask unpacking
1108multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001109 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001110 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001111 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001112 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001113 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001114}
1115
1116multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001117 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001118 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001119}
1120
1121defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001122def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1123 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1124 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1125
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001126
1127multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1128 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001129 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1130 (i16 GR16:$src1), (i16 GR16:$src2)),
1131 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1132 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1133 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001134}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001135defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001136
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001137// Mask bit testing
1138multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1139 SDNode OpNode> {
1140 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1141 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001142 !strconcat(OpcodeStr, " \t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001143 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1144}
1145
1146multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1147 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001148 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001149}
1150
1151defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001152
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001153def : Pat<(X86cmp VK1:$src1, (i1 0)),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001154 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001155 (COPY_TO_REGCLASS VK1:$src1, VK16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001156
1157// Mask shift
1158multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1159 SDNode OpNode> {
1160 let Predicates = [HasAVX512] in
1161 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, i8imm:$imm),
1162 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001163 " \t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001164 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1165}
1166
1167multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1168 SDNode OpNode> {
1169 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topperae11aed2014-01-14 07:41:20 +00001170 VEX, TAPD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001171}
1172
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001173defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1174defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001175
1176// Mask setting all 0s or 1s
1177multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1178 let Predicates = [HasAVX512] in
1179 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1180 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
1181 [(set KRC:$dst, (VT Val))]>;
1182}
1183
1184multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001185 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001186 defm W : avx512_mask_setop<VK16, v16i1, Val>;
1187}
1188
1189defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
1190defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
1191
1192// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1193let Predicates = [HasAVX512] in {
1194 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
1195 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001196 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
1197 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
1198 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001199}
1200def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
1201 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
1202
1203def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
1204 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
1205
1206def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
1207 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
1208
1209//===----------------------------------------------------------------------===//
1210// AVX-512 - Aligned and unaligned load and store
1211//
1212
1213multiclass avx512_mov_packed<bits<8> opc, RegisterClass RC, RegisterClass KRC,
1214 X86MemOperand x86memop, PatFrag ld_frag,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001215 string asm, Domain d, bit IsReMaterializable = 1> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001216let hasSideEffects = 0 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001217 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001218 !strconcat(asm, " \t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001219 EVEX;
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001220let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001221 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001222 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001223 [(set RC:$dst, (ld_frag addr:$src))], d>, EVEX;
1224let Constraints = "$src1 = $dst" in {
1225 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
1226 (ins RC:$src1, KRC:$mask, RC:$src2),
1227 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001228 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001229 EVEX, EVEX_K;
1230 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1231 (ins RC:$src1, KRC:$mask, x86memop:$src2),
1232 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001233 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001234 [], d>, EVEX, EVEX_K;
1235}
1236}
1237
1238defm VMOVAPSZ : avx512_mov_packed<0x28, VR512, VK16WM, f512mem, alignedloadv16f32,
1239 "vmovaps", SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001240 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001241defm VMOVAPDZ : avx512_mov_packed<0x28, VR512, VK8WM, f512mem, alignedloadv8f64,
1242 "vmovapd", SSEPackedDouble>,
Craig Topperae11aed2014-01-14 07:41:20 +00001243 PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001244 EVEX_CD8<64, CD8VF>;
1245defm VMOVUPSZ : avx512_mov_packed<0x10, VR512, VK16WM, f512mem, loadv16f32,
1246 "vmovups", SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001247 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001248defm VMOVUPDZ : avx512_mov_packed<0x10, VR512, VK8WM, f512mem, loadv8f64,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001249 "vmovupd", SSEPackedDouble, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00001250 PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001251 EVEX_CD8<64, CD8VF>;
1252def VMOVAPSZmr : AVX512PI<0x29, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1253 "vmovaps\t{$src, $dst|$dst, $src}",
1254 [(alignedstore512 (v16f32 VR512:$src), addr:$dst)],
Craig Topper5ccb6172014-02-18 00:21:49 +00001255 SSEPackedSingle>, EVEX, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001256def VMOVAPDZmr : AVX512PI<0x29, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1257 "vmovapd\t{$src, $dst|$dst, $src}",
1258 [(alignedstore512 (v8f64 VR512:$src), addr:$dst)],
1259 SSEPackedDouble>, EVEX, EVEX_V512,
Craig Topperae11aed2014-01-14 07:41:20 +00001260 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001261def VMOVUPSZmr : AVX512PI<0x11, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1262 "vmovups\t{$src, $dst|$dst, $src}",
1263 [(store (v16f32 VR512:$src), addr:$dst)],
Craig Topper5ccb6172014-02-18 00:21:49 +00001264 SSEPackedSingle>, EVEX, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001265def VMOVUPDZmr : AVX512PI<0x11, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1266 "vmovupd\t{$src, $dst|$dst, $src}",
1267 [(store (v8f64 VR512:$src), addr:$dst)],
1268 SSEPackedDouble>, EVEX, EVEX_V512,
Craig Topperae11aed2014-01-14 07:41:20 +00001269 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001270
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001271let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001272 def VMOVDQA32rr : AVX512BI<0x6F, MRMSrcReg, (outs VR512:$dst),
1273 (ins VR512:$src),
1274 "vmovdqa32\t{$src, $dst|$dst, $src}", []>,
1275 EVEX, EVEX_V512;
1276 def VMOVDQA64rr : AVX512BI<0x6F, MRMSrcReg, (outs VR512:$dst),
1277 (ins VR512:$src),
1278 "vmovdqa64\t{$src, $dst|$dst, $src}", []>,
1279 EVEX, EVEX_V512, VEX_W;
1280let mayStore = 1 in {
1281 def VMOVDQA32mr : AVX512BI<0x7F, MRMDestMem, (outs),
1282 (ins i512mem:$dst, VR512:$src),
1283 "vmovdqa32\t{$src, $dst|$dst, $src}", []>,
1284 EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
1285 def VMOVDQA64mr : AVX512BI<0x7F, MRMDestMem, (outs),
1286 (ins i512mem:$dst, VR512:$src),
1287 "vmovdqa64\t{$src, $dst|$dst, $src}", []>,
1288 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1289}
1290let mayLoad = 1 in {
1291def VMOVDQA32rm : AVX512BI<0x6F, MRMSrcMem, (outs VR512:$dst),
1292 (ins i512mem:$src),
1293 "vmovdqa32\t{$src, $dst|$dst, $src}", []>,
1294 EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
1295def VMOVDQA64rm : AVX512BI<0x6F, MRMSrcMem, (outs VR512:$dst),
1296 (ins i512mem:$src),
1297 "vmovdqa64\t{$src, $dst|$dst, $src}", []>,
1298 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1299}
1300}
1301
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001302// 512-bit aligned load/store
1303def : Pat<(alignedloadv8i64 addr:$src), (VMOVDQA64rm addr:$src)>;
1304def : Pat<(alignedloadv16i32 addr:$src), (VMOVDQA32rm addr:$src)>;
1305
1306def : Pat<(alignedstore512 (v8i64 VR512:$src), addr:$dst),
1307 (VMOVDQA64mr addr:$dst, VR512:$src)>;
1308def : Pat<(alignedstore512 (v16i32 VR512:$src), addr:$dst),
1309 (VMOVDQA32mr addr:$dst, VR512:$src)>;
1310
1311multiclass avx512_mov_int<bits<8> load_opc, bits<8> store_opc, string asm,
1312 RegisterClass RC, RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001313 PatFrag ld_frag, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001314let hasSideEffects = 0 in
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001315 def rr : AVX512XSI<load_opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001316 !strconcat(asm, " \t{$src, $dst|$dst, $src}"), []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001317let canFoldAsLoad = 1 in
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001318 def rm : AVX512XSI<load_opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001319 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001320 [(set RC:$dst, (ld_frag addr:$src))]>, EVEX;
1321let mayStore = 1 in
1322 def mr : AVX512XSI<store_opc, MRMDestMem, (outs),
1323 (ins x86memop:$dst, VR512:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001324 !strconcat(asm, " \t{$src, $dst|$dst, $src}"), []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001325let Constraints = "$src1 = $dst" in {
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001326 def rrk : AVX512XSI<load_opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001327 (ins RC:$src1, KRC:$mask, RC:$src2),
1328 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001329 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001330 EVEX, EVEX_K;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001331 def rmk : AVX512XSI<load_opc, MRMSrcMem, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001332 (ins RC:$src1, KRC:$mask, x86memop:$src2),
1333 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001334 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001335 []>, EVEX, EVEX_K;
1336}
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001337 def rrkz : AVX512XSI<load_opc, MRMSrcReg, (outs RC:$dst),
1338 (ins KRC:$mask, RC:$src),
1339 !strconcat(asm,
1340 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"), []>,
1341 EVEX, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001342}
1343
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001344defm VMOVDQU32 : avx512_mov_int<0x6F, 0x7F, "vmovdqu32", VR512, VK16WM,
1345 memopv16i32, i512mem>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001346 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001347defm VMOVDQU64 : avx512_mov_int<0x6F, 0x7F, "vmovdqu64", VR512, VK8WM,
1348 memopv8i64, i512mem>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001349 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1350
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001351// 512-bit unaligned load/store
1352def : Pat<(loadv8i64 addr:$src), (VMOVDQU64rm addr:$src)>;
1353def : Pat<(loadv16i32 addr:$src), (VMOVDQU32rm addr:$src)>;
1354
1355def : Pat<(store (v8i64 VR512:$src), addr:$dst),
1356 (VMOVDQU64mr addr:$dst, VR512:$src)>;
1357def : Pat<(store (v16i32 VR512:$src), addr:$dst),
1358 (VMOVDQU32mr addr:$dst, VR512:$src)>;
1359
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001360let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001361def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
1362 (bc_v8i64 (v16i32 immAllZerosV)))),
1363 (VMOVDQU64rrkz VK8WM:$mask, VR512:$src)>;
1364
1365def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
1366 (v8i64 VR512:$src))),
1367 (VMOVDQU64rrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
1368 VK8), VR512:$src)>;
1369
1370def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
1371 (v16i32 immAllZerosV))),
1372 (VMOVDQU32rrkz VK16WM:$mask, VR512:$src)>;
1373
1374def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
1375 (v16i32 VR512:$src))),
1376 (VMOVDQU32rrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
1377
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001378def : Pat<(v16f32 (vselect VK16WM:$mask, (v16f32 VR512:$src1),
1379 (v16f32 VR512:$src2))),
1380 (VMOVUPSZrrk VR512:$src2, VK16WM:$mask, VR512:$src1)>;
1381def : Pat<(v8f64 (vselect VK8WM:$mask, (v8f64 VR512:$src1),
1382 (v8f64 VR512:$src2))),
1383 (VMOVUPDZrrk VR512:$src2, VK8WM:$mask, VR512:$src1)>;
1384def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src1),
1385 (v16i32 VR512:$src2))),
1386 (VMOVDQU32rrk VR512:$src2, VK16WM:$mask, VR512:$src1)>;
1387def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src1),
1388 (v8i64 VR512:$src2))),
1389 (VMOVDQU64rrk VR512:$src2, VK8WM:$mask, VR512:$src1)>;
1390}
1391// Move Int Doubleword to Packed Double Int
1392//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001393def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001394 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001395 [(set VR128X:$dst,
1396 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
1397 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001398def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001399 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001400 [(set VR128X:$dst,
1401 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
1402 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001403def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001404 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001405 [(set VR128X:$dst,
1406 (v2i64 (scalar_to_vector GR64:$src)))],
1407 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00001408let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001409def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001410 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001411 [(set FR64:$dst, (bitconvert GR64:$src))],
1412 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001413def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001414 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001415 [(set GR64:$dst, (bitconvert FR64:$src))],
1416 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001417}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001418def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001419 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001420 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
1421 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
1422 EVEX_CD8<64, CD8VT1>;
1423
1424// Move Int Doubleword to Single Scalar
1425//
Craig Topper88adf2a2013-10-12 05:41:08 +00001426let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001427def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001428 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001429 [(set FR32X:$dst, (bitconvert GR32:$src))],
1430 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
1431
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001432def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001433 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001434 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
1435 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001436}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001437
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001438// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001439//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001440def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001441 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001442 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
1443 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
1444 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001445def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001446 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001447 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001448 [(store (i32 (vector_extract (v4i32 VR128X:$src),
1449 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
1450 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
1451
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001452// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001453//
1454def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001455 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001456 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
1457 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00001458 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001459 Requires<[HasAVX512, In64BitMode]>;
1460
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00001461def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001462 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001463 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001464 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
1465 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00001466 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001467 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
1468
1469// Move Scalar Single to Double Int
1470//
Craig Topper88adf2a2013-10-12 05:41:08 +00001471let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001472def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001473 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001474 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001475 [(set GR32:$dst, (bitconvert FR32X:$src))],
1476 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001477def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001478 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001479 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001480 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
1481 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001482}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001483
1484// Move Quadword Int to Packed Quadword Int
1485//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001486def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001487 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001488 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001489 [(set VR128X:$dst,
1490 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
1491 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
1492
1493//===----------------------------------------------------------------------===//
1494// AVX-512 MOVSS, MOVSD
1495//===----------------------------------------------------------------------===//
1496
1497multiclass avx512_move_scalar <string asm, RegisterClass RC,
1498 SDNode OpNode, ValueType vt,
1499 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001500 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001501 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001502 !strconcat(asm, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001503 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
1504 (scalar_to_vector RC:$src2))))],
1505 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001506 let Constraints = "$src1 = $dst" in
1507 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
1508 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
1509 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001510 " \t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001511 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001512 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001513 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001514 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
1515 EVEX, VEX_LIG;
1516 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001517 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001518 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
1519 EVEX, VEX_LIG;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001520 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001521}
1522
1523let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001524defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001525 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
1526
1527let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001528defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001529 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
1530
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001531def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
1532 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
1533 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
1534
1535def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
1536 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
1537 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001538
1539// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00001540let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001541 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1542 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001543 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001544 IIC_SSE_MOV_S_RR>,
1545 XS, EVEX_4V, VEX_LIG;
1546 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1547 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001548 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001549 IIC_SSE_MOV_S_RR>,
1550 XD, EVEX_4V, VEX_LIG, VEX_W;
1551}
1552
1553let Predicates = [HasAVX512] in {
1554 let AddedComplexity = 15 in {
1555 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
1556 // MOVS{S,D} to the lower bits.
1557 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
1558 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
1559 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
1560 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1561 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
1562 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1563 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
1564 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
1565
1566 // Move low f32 and clear high bits.
1567 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
1568 (SUBREG_TO_REG (i32 0),
1569 (VMOVSSZrr (v4f32 (V_SET0)),
1570 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
1571 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
1572 (SUBREG_TO_REG (i32 0),
1573 (VMOVSSZrr (v4i32 (V_SET0)),
1574 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
1575 }
1576
1577 let AddedComplexity = 20 in {
1578 // MOVSSrm zeros the high parts of the register; represent this
1579 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1580 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
1581 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1582 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
1583 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1584 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
1585 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1586
1587 // MOVSDrm zeros the high parts of the register; represent this
1588 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1589 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
1590 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1591 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
1592 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1593 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
1594 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1595 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
1596 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1597 def : Pat<(v2f64 (X86vzload addr:$src)),
1598 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1599
1600 // Represent the same patterns above but in the form they appear for
1601 // 256-bit types
1602 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1603 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001604 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001605 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1606 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
1607 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
1608 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1609 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
1610 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
1611 }
1612 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1613 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
1614 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
1615 FR32X:$src)), sub_xmm)>;
1616 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1617 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
1618 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
1619 FR64X:$src)), sub_xmm)>;
1620 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1621 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001622 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001623
1624 // Move low f64 and clear high bits.
1625 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
1626 (SUBREG_TO_REG (i32 0),
1627 (VMOVSDZrr (v2f64 (V_SET0)),
1628 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
1629
1630 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
1631 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
1632 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
1633
1634 // Extract and store.
1635 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
1636 addr:$dst),
1637 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
1638 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
1639 addr:$dst),
1640 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
1641
1642 // Shuffle with VMOVSS
1643 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
1644 (VMOVSSZrr (v4i32 VR128X:$src1),
1645 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
1646 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
1647 (VMOVSSZrr (v4f32 VR128X:$src1),
1648 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
1649
1650 // 256-bit variants
1651 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
1652 (SUBREG_TO_REG (i32 0),
1653 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
1654 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
1655 sub_xmm)>;
1656 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
1657 (SUBREG_TO_REG (i32 0),
1658 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
1659 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
1660 sub_xmm)>;
1661
1662 // Shuffle with VMOVSD
1663 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1664 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1665 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1666 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1667 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1668 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1669 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1670 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1671
1672 // 256-bit variants
1673 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1674 (SUBREG_TO_REG (i32 0),
1675 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
1676 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
1677 sub_xmm)>;
1678 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1679 (SUBREG_TO_REG (i32 0),
1680 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
1681 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
1682 sub_xmm)>;
1683
1684 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1685 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1686 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1687 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1688 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1689 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1690 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1691 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1692}
1693
1694let AddedComplexity = 15 in
1695def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
1696 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001697 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001698 [(set VR128X:$dst, (v2i64 (X86vzmovl
1699 (v2i64 VR128X:$src))))],
1700 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
1701
1702let AddedComplexity = 20 in
1703def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
1704 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001705 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001706 [(set VR128X:$dst, (v2i64 (X86vzmovl
1707 (loadv2i64 addr:$src))))],
1708 IIC_SSE_MOVDQ>, EVEX, VEX_W,
1709 EVEX_CD8<8, CD8VT8>;
1710
1711let Predicates = [HasAVX512] in {
1712 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
1713 let AddedComplexity = 20 in {
1714 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
1715 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00001716 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
1717 (VMOV64toPQIZrr GR64:$src)>;
1718 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
1719 (VMOVDI2PDIZrr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001720
1721 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
1722 (VMOVDI2PDIZrm addr:$src)>;
1723 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
1724 (VMOVDI2PDIZrm addr:$src)>;
1725 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
1726 (VMOVZPQILo2PQIZrm addr:$src)>;
1727 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
1728 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00001729 def : Pat<(v2i64 (X86vzload addr:$src)),
1730 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001731 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00001732
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001733 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
1734 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1735 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
1736 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
1737 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1738 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
1739 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
1740}
1741
1742def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
1743 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
1744
1745def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
1746 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
1747
1748def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
1749 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
1750
1751def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
1752 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
1753
1754//===----------------------------------------------------------------------===//
1755// AVX-512 - Integer arithmetic
1756//
1757multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1758 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
1759 X86MemOperand x86memop, PatFrag scalar_mfrag,
1760 X86MemOperand x86scalar_mop, string BrdcstStr,
1761 OpndItins itins, bit IsCommutable = 0> {
1762 let isCommutable = IsCommutable in
1763 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1764 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001765 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001766 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
1767 itins.rr>, EVEX_4V;
1768 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1769 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001770 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001771 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (memop_frag addr:$src2))))],
1772 itins.rm>, EVEX_4V;
1773 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1774 (ins RC:$src1, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001775 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001776 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
1777 [(set RC:$dst, (OpNode RC:$src1,
1778 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))))],
1779 itins.rm>, EVEX_4V, EVEX_B;
1780}
1781multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr,
1782 ValueType DstVT, ValueType SrcVT, RegisterClass RC,
1783 PatFrag memop_frag, X86MemOperand x86memop,
1784 OpndItins itins,
1785 bit IsCommutable = 0> {
1786 let isCommutable = IsCommutable in
1787 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1788 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001789 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001790 []>, EVEX_4V, VEX_W;
1791 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1792 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001793 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001794 []>, EVEX_4V, VEX_W;
1795}
1796
1797defm VPADDDZ : avx512_binop_rm<0xFE, "vpaddd", add, v16i32, VR512, memopv16i32,
1798 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
1799 EVEX_V512, EVEX_CD8<32, CD8VF>;
1800
1801defm VPSUBDZ : avx512_binop_rm<0xFA, "vpsubd", sub, v16i32, VR512, memopv16i32,
1802 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 0>,
1803 EVEX_V512, EVEX_CD8<32, CD8VF>;
1804
1805defm VPMULLDZ : avx512_binop_rm<0x40, "vpmulld", mul, v16i32, VR512, memopv16i32,
1806 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00001807 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001808
1809defm VPADDQZ : avx512_binop_rm<0xD4, "vpaddq", add, v8i64, VR512, memopv8i64,
1810 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 1>,
1811 EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_W;
1812
1813defm VPSUBQZ : avx512_binop_rm<0xFB, "vpsubq", sub, v8i64, VR512, memopv8i64,
1814 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
1815 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1816
1817defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00001818 VR512, memopv8i64, i512mem, SSE_INTALU_ITINS_P, 1>, T8PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001819 EVEX_V512, EVEX_CD8<64, CD8VF>;
1820
1821defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32,
1822 VR512, memopv8i64, i512mem, SSE_INTMUL_ITINS_P, 1>, EVEX_V512,
1823 EVEX_CD8<64, CD8VF>;
1824
1825def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
1826 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
1827
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001828def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
1829 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1830 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
1831def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
1832 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1833 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
1834
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001835defm VPMAXUDZ : avx512_binop_rm<0x3F, "vpmaxud", X86umax, v16i32, VR512, memopv16i32,
1836 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00001837 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001838defm VPMAXUQZ : avx512_binop_rm<0x3F, "vpmaxuq", X86umax, v8i64, VR512, memopv8i64,
1839 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00001840 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001841
1842defm VPMAXSDZ : avx512_binop_rm<0x3D, "vpmaxsd", X86smax, v16i32, VR512, memopv16i32,
1843 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00001844 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001845defm VPMAXSQZ : avx512_binop_rm<0x3D, "vpmaxsq", X86smax, v8i64, VR512, memopv8i64,
1846 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00001847 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001848
1849defm VPMINUDZ : avx512_binop_rm<0x3B, "vpminud", X86umin, v16i32, VR512, memopv16i32,
1850 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00001851 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001852defm VPMINUQZ : avx512_binop_rm<0x3B, "vpminuq", X86umin, v8i64, VR512, memopv8i64,
1853 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00001854 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001855
1856defm VPMINSDZ : avx512_binop_rm<0x39, "vpminsd", X86smin, v16i32, VR512, memopv16i32,
1857 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00001858 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001859defm VPMINSQZ : avx512_binop_rm<0x39, "vpminsq", X86smin, v8i64, VR512, memopv8i64,
1860 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00001861 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001862
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001863def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
1864 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
1865 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
1866def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
1867 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
1868 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
1869def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
1870 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1871 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
1872def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
1873 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1874 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
1875def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
1876 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
1877 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
1878def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
1879 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
1880 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
1881def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
1882 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1883 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
1884def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
1885 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1886 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001887//===----------------------------------------------------------------------===//
1888// AVX-512 - Unpack Instructions
1889//===----------------------------------------------------------------------===//
1890
1891multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
1892 PatFrag mem_frag, RegisterClass RC,
1893 X86MemOperand x86memop, string asm,
1894 Domain d> {
1895 def rr : AVX512PI<opc, MRMSrcReg,
1896 (outs RC:$dst), (ins RC:$src1, RC:$src2),
1897 asm, [(set RC:$dst,
1898 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001899 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001900 def rm : AVX512PI<opc, MRMSrcMem,
1901 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1902 asm, [(set RC:$dst,
1903 (vt (OpNode RC:$src1,
1904 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001905 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001906}
1907
1908defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, memopv8f64,
1909 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00001910 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001911defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, memopv8f64,
1912 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00001913 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001914defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, memopv8f64,
1915 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00001916 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001917defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, memopv8f64,
1918 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00001919 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001920
1921multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
1922 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
1923 X86MemOperand x86memop> {
1924 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1925 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001926 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001927 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
1928 IIC_SSE_UNPCK>, EVEX_4V;
1929 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1930 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001931 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001932 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
1933 (bitconvert (memop_frag addr:$src2)))))],
1934 IIC_SSE_UNPCK>, EVEX_4V;
1935}
1936defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
1937 VR512, memopv16i32, i512mem>, EVEX_V512,
1938 EVEX_CD8<32, CD8VF>;
1939defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
1940 VR512, memopv8i64, i512mem>, EVEX_V512,
1941 VEX_W, EVEX_CD8<64, CD8VF>;
1942defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
1943 VR512, memopv16i32, i512mem>, EVEX_V512,
1944 EVEX_CD8<32, CD8VF>;
1945defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
1946 VR512, memopv8i64, i512mem>, EVEX_V512,
1947 VEX_W, EVEX_CD8<64, CD8VF>;
1948//===----------------------------------------------------------------------===//
1949// AVX-512 - PSHUFD
1950//
1951
1952multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
1953 SDNode OpNode, PatFrag mem_frag,
1954 X86MemOperand x86memop, ValueType OpVT> {
1955 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
1956 (ins RC:$src1, i8imm:$src2),
1957 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001958 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001959 [(set RC:$dst,
1960 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
1961 EVEX;
1962 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
1963 (ins x86memop:$src1, i8imm:$src2),
1964 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001965 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001966 [(set RC:$dst,
1967 (OpVT (OpNode (mem_frag addr:$src1),
1968 (i8 imm:$src2))))]>, EVEX;
1969}
1970
1971defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, memopv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00001972 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001973
1974let ExeDomain = SSEPackedSingle in
1975defm VPERMILPSZ : avx512_pshuf_imm<0x04, "vpermilps", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00001976 memopv16f32, i512mem, v16f32>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001977 EVEX_CD8<32, CD8VF>;
1978let ExeDomain = SSEPackedDouble in
1979defm VPERMILPDZ : avx512_pshuf_imm<0x05, "vpermilpd", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00001980 memopv8f64, i512mem, v8f64>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001981 VEX_W, EVEX_CD8<32, CD8VF>;
1982
1983def : Pat<(v16i32 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
1984 (VPERMILPSZri VR512:$src1, imm:$imm)>;
1985def : Pat<(v8i64 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
1986 (VPERMILPDZri VR512:$src1, imm:$imm)>;
1987
1988//===----------------------------------------------------------------------===//
1989// AVX-512 Logical Instructions
1990//===----------------------------------------------------------------------===//
1991
1992defm VPANDDZ : avx512_binop_rm<0xDB, "vpandd", and, v16i32, VR512, memopv16i32,
1993 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
1994 EVEX_V512, EVEX_CD8<32, CD8VF>;
1995defm VPANDQZ : avx512_binop_rm<0xDB, "vpandq", and, v8i64, VR512, memopv8i64,
1996 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
1997 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1998defm VPORDZ : avx512_binop_rm<0xEB, "vpord", or, v16i32, VR512, memopv16i32,
1999 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2000 EVEX_V512, EVEX_CD8<32, CD8VF>;
2001defm VPORQZ : avx512_binop_rm<0xEB, "vporq", or, v8i64, VR512, memopv8i64,
2002 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2003 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
2004defm VPXORDZ : avx512_binop_rm<0xEF, "vpxord", xor, v16i32, VR512, memopv16i32,
2005 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2006 EVEX_V512, EVEX_CD8<32, CD8VF>;
2007defm VPXORQZ : avx512_binop_rm<0xEF, "vpxorq", xor, v8i64, VR512, memopv8i64,
2008 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2009 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
2010defm VPANDNDZ : avx512_binop_rm<0xDF, "vpandnd", X86andnp, v16i32, VR512,
2011 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2012 SSE_BIT_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
2013defm VPANDNQZ : avx512_binop_rm<0xDF, "vpandnq", X86andnp, v8i64, VR512, memopv8i64,
2014 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 0>,
2015 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
2016
2017//===----------------------------------------------------------------------===//
2018// AVX-512 FP arithmetic
2019//===----------------------------------------------------------------------===//
2020
2021multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
2022 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002023 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002024 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
2025 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002026 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002027 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
2028 EVEX_CD8<64, CD8VT1>;
2029}
2030
2031let isCommutable = 1 in {
2032defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
2033defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
2034defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
2035defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
2036}
2037let isCommutable = 0 in {
2038defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
2039defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
2040}
2041
2042multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
2043 RegisterClass RC, ValueType vt,
2044 X86MemOperand x86memop, PatFrag mem_frag,
2045 X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2046 string BrdcstStr,
2047 Domain d, OpndItins itins, bit commutable> {
2048 let isCommutable = commutable in
2049 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002050 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002051 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], itins.rr, d>,
Craig Topperda7160d2014-02-01 08:17:56 +00002052 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002053 let mayLoad = 1 in {
2054 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002055 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002056 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))],
Craig Topperda7160d2014-02-01 08:17:56 +00002057 itins.rm, d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002058 def rmb : PI<opc, MRMSrcMem, (outs RC:$dst),
2059 (ins RC:$src1, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002060 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002061 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
2062 [(set RC:$dst, (OpNode RC:$src1,
2063 (vt (X86VBroadcast (scalar_mfrag addr:$src2)))))],
Craig Topperda7160d2014-02-01 08:17:56 +00002064 itins.rm, d>, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002065 }
2066}
2067
2068defm VADDPSZ : avx512_fp_packed<0x58, "addps", fadd, VR512, v16f32, f512mem,
2069 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002070 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002071
2072defm VADDPDZ : avx512_fp_packed<0x58, "addpd", fadd, VR512, v8f64, f512mem,
2073 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2074 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002075 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002076
2077defm VMULPSZ : avx512_fp_packed<0x59, "mulps", fmul, VR512, v16f32, f512mem,
2078 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002079 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002080defm VMULPDZ : avx512_fp_packed<0x59, "mulpd", fmul, VR512, v8f64, f512mem,
2081 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2082 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002083 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002084
2085defm VMINPSZ : avx512_fp_packed<0x5D, "minps", X86fmin, VR512, v16f32, f512mem,
2086 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2087 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002088 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002089defm VMAXPSZ : avx512_fp_packed<0x5F, "maxps", X86fmax, VR512, v16f32, f512mem,
2090 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2091 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002092 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002093
2094defm VMINPDZ : avx512_fp_packed<0x5D, "minpd", X86fmin, VR512, v8f64, f512mem,
2095 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2096 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002097 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002098defm VMAXPDZ : avx512_fp_packed<0x5F, "maxpd", X86fmax, VR512, v8f64, f512mem,
2099 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2100 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002101 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002102
2103defm VSUBPSZ : avx512_fp_packed<0x5C, "subps", fsub, VR512, v16f32, f512mem,
2104 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002105 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002106defm VDIVPSZ : avx512_fp_packed<0x5E, "divps", fdiv, VR512, v16f32, f512mem,
2107 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002108 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002109
2110defm VSUBPDZ : avx512_fp_packed<0x5C, "subpd", fsub, VR512, v8f64, f512mem,
2111 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2112 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002113 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002114defm VDIVPDZ : avx512_fp_packed<0x5E, "divpd", fdiv, VR512, v8f64, f512mem,
2115 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2116 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002117 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002118
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002119def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
2120 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2121 (i16 -1), FROUND_CURRENT)),
2122 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
2123
2124def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
2125 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2126 (i8 -1), FROUND_CURRENT)),
2127 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
2128
2129def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
2130 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2131 (i16 -1), FROUND_CURRENT)),
2132 (VMINPSZrr VR512:$src1, VR512:$src2)>;
2133
2134def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
2135 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2136 (i8 -1), FROUND_CURRENT)),
2137 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002138//===----------------------------------------------------------------------===//
2139// AVX-512 VPTESTM instructions
2140//===----------------------------------------------------------------------===//
2141
2142multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2143 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
2144 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002145 def rr : AVX512PI<opc, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002146 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002147 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002148 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
2149 SSEPackedInt>, EVEX_4V;
2150 def rm : AVX512PI<opc, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002151 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002152 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002153 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002154 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002155}
2156
2157defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002158 memopv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002159 EVEX_CD8<32, CD8VF>;
2160defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002161 memopv8i64, X86testm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002162 EVEX_CD8<64, CD8VF>;
2163
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002164let Predicates = [HasCDI] in {
2165defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
2166 memopv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
2167 EVEX_CD8<32, CD8VF>;
2168defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
2169 memopv8i64, X86testnm, v8i64>, T8PD, EVEX_V512, VEX_W,
2170 EVEX_CD8<64, CD8VF>;
2171}
2172
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002173def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
2174 (v16i32 VR512:$src2), (i16 -1))),
2175 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
2176
2177def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
2178 (v8i64 VR512:$src2), (i8 -1))),
2179 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002180//===----------------------------------------------------------------------===//
2181// AVX-512 Shift instructions
2182//===----------------------------------------------------------------------===//
2183multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
2184 string OpcodeStr, SDNode OpNode, RegisterClass RC,
2185 ValueType vt, X86MemOperand x86memop, PatFrag mem_frag,
2186 RegisterClass KRC> {
2187 def ri : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002188 (ins RC:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002189 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Lang Hames27839932013-10-21 17:51:24 +00002190 [(set RC:$dst, (vt (OpNode RC:$src1, (i8 imm:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002191 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2192 def rik : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002193 (ins KRC:$mask, RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002194 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002195 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002196 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2197 def mi: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002198 (ins x86memop:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002199 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002200 [(set RC:$dst, (OpNode (mem_frag addr:$src1),
Lang Hames27839932013-10-21 17:51:24 +00002201 (i8 imm:$src2)))], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002202 def mik: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002203 (ins KRC:$mask, x86memop:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002204 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002205 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002206 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2207}
2208
2209multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2210 RegisterClass RC, ValueType vt, ValueType SrcVT,
2211 PatFrag bc_frag, RegisterClass KRC> {
2212 // src2 is always 128-bit
2213 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2214 (ins RC:$src1, VR128X:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002215 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002216 [(set RC:$dst, (vt (OpNode RC:$src1, (SrcVT VR128X:$src2))))],
2217 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2218 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2219 (ins KRC:$mask, RC:$src1, VR128X:$src2),
2220 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002221 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002222 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2223 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2224 (ins RC:$src1, i128mem:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002225 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002226 [(set RC:$dst, (vt (OpNode RC:$src1,
2227 (bc_frag (memopv2i64 addr:$src2)))))],
2228 SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
2229 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2230 (ins KRC:$mask, RC:$src1, i128mem:$src2),
2231 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002232 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002233 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2234}
2235
2236defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
2237 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2238 EVEX_V512, EVEX_CD8<32, CD8VF>;
2239defm VPSRLDZ : avx512_shift_rrm<0xD2, "vpsrld", X86vsrl,
2240 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2241 EVEX_CD8<32, CD8VQ>;
2242
2243defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
2244 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2245 EVEX_CD8<64, CD8VF>, VEX_W;
2246defm VPSRLQZ : avx512_shift_rrm<0xD3, "vpsrlq", X86vsrl,
2247 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2248 EVEX_CD8<64, CD8VQ>, VEX_W;
2249
2250defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
2251 VR512, v16i32, i512mem, memopv16i32, VK16WM>, EVEX_V512,
2252 EVEX_CD8<32, CD8VF>;
2253defm VPSLLDZ : avx512_shift_rrm<0xF2, "vpslld", X86vshl,
2254 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2255 EVEX_CD8<32, CD8VQ>;
2256
2257defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
2258 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2259 EVEX_CD8<64, CD8VF>, VEX_W;
2260defm VPSLLQZ : avx512_shift_rrm<0xF3, "vpsllq", X86vshl,
2261 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2262 EVEX_CD8<64, CD8VQ>, VEX_W;
2263
2264defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
2265 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2266 EVEX_V512, EVEX_CD8<32, CD8VF>;
2267defm VPSRADZ : avx512_shift_rrm<0xE2, "vpsrad", X86vsra,
2268 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2269 EVEX_CD8<32, CD8VQ>;
2270
2271defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
2272 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2273 EVEX_CD8<64, CD8VF>, VEX_W;
2274defm VPSRAQZ : avx512_shift_rrm<0xE2, "vpsraq", X86vsra,
2275 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2276 EVEX_CD8<64, CD8VQ>, VEX_W;
2277
2278//===-------------------------------------------------------------------===//
2279// Variable Bit Shifts
2280//===-------------------------------------------------------------------===//
2281multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
2282 RegisterClass RC, ValueType vt,
2283 X86MemOperand x86memop, PatFrag mem_frag> {
2284 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
2285 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002286 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002287 [(set RC:$dst,
2288 (vt (OpNode RC:$src1, (vt RC:$src2))))]>,
2289 EVEX_4V;
2290 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
2291 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002292 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002293 [(set RC:$dst,
2294 (vt (OpNode RC:$src1, (mem_frag addr:$src2))))]>,
2295 EVEX_4V;
2296}
2297
2298defm VPSLLVDZ : avx512_var_shift<0x47, "vpsllvd", shl, VR512, v16i32,
2299 i512mem, memopv16i32>, EVEX_V512,
2300 EVEX_CD8<32, CD8VF>;
2301defm VPSLLVQZ : avx512_var_shift<0x47, "vpsllvq", shl, VR512, v8i64,
2302 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2303 EVEX_CD8<64, CD8VF>;
2304defm VPSRLVDZ : avx512_var_shift<0x45, "vpsrlvd", srl, VR512, v16i32,
2305 i512mem, memopv16i32>, EVEX_V512,
2306 EVEX_CD8<32, CD8VF>;
2307defm VPSRLVQZ : avx512_var_shift<0x45, "vpsrlvq", srl, VR512, v8i64,
2308 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2309 EVEX_CD8<64, CD8VF>;
2310defm VPSRAVDZ : avx512_var_shift<0x46, "vpsravd", sra, VR512, v16i32,
2311 i512mem, memopv16i32>, EVEX_V512,
2312 EVEX_CD8<32, CD8VF>;
2313defm VPSRAVQZ : avx512_var_shift<0x46, "vpsravq", sra, VR512, v8i64,
2314 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2315 EVEX_CD8<64, CD8VF>;
2316
2317//===----------------------------------------------------------------------===//
2318// AVX-512 - MOVDDUP
2319//===----------------------------------------------------------------------===//
2320
2321multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
2322 X86MemOperand x86memop, PatFrag memop_frag> {
2323def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002324 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002325 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
2326def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002327 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002328 [(set RC:$dst,
2329 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
2330}
2331
2332defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, memopv8f64>,
2333 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
2334def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
2335 (VMOVDDUPZrm addr:$src)>;
2336
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002337//===---------------------------------------------------------------------===//
2338// Replicate Single FP - MOVSHDUP and MOVSLDUP
2339//===---------------------------------------------------------------------===//
2340multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
2341 ValueType vt, RegisterClass RC, PatFrag mem_frag,
2342 X86MemOperand x86memop> {
2343 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002344 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002345 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
2346 let mayLoad = 1 in
2347 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002348 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002349 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
2350}
2351
2352defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
2353 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2354 EVEX_CD8<32, CD8VF>;
2355defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
2356 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2357 EVEX_CD8<32, CD8VF>;
2358
2359def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
2360def : Pat<(v16i32 (X86Movshdup (memopv16i32 addr:$src))),
2361 (VMOVSHDUPZrm addr:$src)>;
2362def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
2363def : Pat<(v16i32 (X86Movsldup (memopv16i32 addr:$src))),
2364 (VMOVSLDUPZrm addr:$src)>;
2365
2366//===----------------------------------------------------------------------===//
2367// Move Low to High and High to Low packed FP Instructions
2368//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002369def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
2370 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002371 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002372 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
2373 IIC_SSE_MOV_LH>, EVEX_4V;
2374def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
2375 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002376 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002377 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
2378 IIC_SSE_MOV_LH>, EVEX_4V;
2379
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002380let Predicates = [HasAVX512] in {
2381 // MOVLHPS patterns
2382 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2383 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
2384 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2385 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002386
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002387 // MOVHLPS patterns
2388 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
2389 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
2390}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002391
2392//===----------------------------------------------------------------------===//
2393// FMA - Fused Multiply Operations
2394//
2395let Constraints = "$src1 = $dst" in {
2396multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr,
2397 RegisterClass RC, X86MemOperand x86memop,
2398 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2399 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2400 def r: AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2401 (ins RC:$src1, RC:$src2, RC:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002402 !strconcat(OpcodeStr," \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002403 [(set RC:$dst, (OpVT(OpNode RC:$src1, RC:$src2, RC:$src3)))]>;
2404
2405 let mayLoad = 1 in
2406 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2407 (ins RC:$src1, RC:$src2, x86memop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002408 !strconcat(OpcodeStr, " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002409 [(set RC:$dst, (OpVT (OpNode RC:$src1, RC:$src2,
2410 (mem_frag addr:$src3))))]>;
2411 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2412 (ins RC:$src1, RC:$src2, x86scalar_mop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002413 !strconcat(OpcodeStr, " \t{${src3}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002414 ", $src2, $dst|$dst, $src2, ${src3}", BrdcstStr, "}"),
2415 [(set RC:$dst, (OpNode RC:$src1, RC:$src2,
2416 (OpVT (X86VBroadcast (scalar_mfrag addr:$src3)))))]>, EVEX_B;
2417}
2418} // Constraints = "$src1 = $dst"
2419
2420let ExeDomain = SSEPackedSingle in {
2421 defm VFMADD213PSZ : avx512_fma3p_rm<0xA8, "vfmadd213ps", VR512, f512mem,
2422 memopv16f32, f32mem, loadf32, "{1to16}",
2423 X86Fmadd, v16f32>, EVEX_V512,
2424 EVEX_CD8<32, CD8VF>;
2425 defm VFMSUB213PSZ : avx512_fma3p_rm<0xAA, "vfmsub213ps", VR512, f512mem,
2426 memopv16f32, f32mem, loadf32, "{1to16}",
2427 X86Fmsub, v16f32>, EVEX_V512,
2428 EVEX_CD8<32, CD8VF>;
2429 defm VFMADDSUB213PSZ : avx512_fma3p_rm<0xA6, "vfmaddsub213ps", VR512, f512mem,
2430 memopv16f32, f32mem, loadf32, "{1to16}",
2431 X86Fmaddsub, v16f32>,
2432 EVEX_V512, EVEX_CD8<32, CD8VF>;
2433 defm VFMSUBADD213PSZ : avx512_fma3p_rm<0xA7, "vfmsubadd213ps", VR512, f512mem,
2434 memopv16f32, f32mem, loadf32, "{1to16}",
2435 X86Fmsubadd, v16f32>,
2436 EVEX_V512, EVEX_CD8<32, CD8VF>;
2437 defm VFNMADD213PSZ : avx512_fma3p_rm<0xAC, "vfnmadd213ps", VR512, f512mem,
2438 memopv16f32, f32mem, loadf32, "{1to16}",
2439 X86Fnmadd, v16f32>, EVEX_V512,
2440 EVEX_CD8<32, CD8VF>;
2441 defm VFNMSUB213PSZ : avx512_fma3p_rm<0xAE, "vfnmsub213ps", VR512, f512mem,
2442 memopv16f32, f32mem, loadf32, "{1to16}",
2443 X86Fnmsub, v16f32>, EVEX_V512,
2444 EVEX_CD8<32, CD8VF>;
2445}
2446let ExeDomain = SSEPackedDouble in {
2447 defm VFMADD213PDZ : avx512_fma3p_rm<0xA8, "vfmadd213pd", VR512, f512mem,
2448 memopv8f64, f64mem, loadf64, "{1to8}",
2449 X86Fmadd, v8f64>, EVEX_V512,
2450 VEX_W, EVEX_CD8<64, CD8VF>;
2451 defm VFMSUB213PDZ : avx512_fma3p_rm<0xAA, "vfmsub213pd", VR512, f512mem,
2452 memopv8f64, f64mem, loadf64, "{1to8}",
2453 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2454 EVEX_CD8<64, CD8VF>;
2455 defm VFMADDSUB213PDZ : avx512_fma3p_rm<0xA6, "vfmaddsub213pd", VR512, f512mem,
2456 memopv8f64, f64mem, loadf64, "{1to8}",
2457 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2458 EVEX_CD8<64, CD8VF>;
2459 defm VFMSUBADD213PDZ : avx512_fma3p_rm<0xA7, "vfmsubadd213pd", VR512, f512mem,
2460 memopv8f64, f64mem, loadf64, "{1to8}",
2461 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2462 EVEX_CD8<64, CD8VF>;
2463 defm VFNMADD213PDZ : avx512_fma3p_rm<0xAC, "vfnmadd213pd", VR512, f512mem,
2464 memopv8f64, f64mem, loadf64, "{1to8}",
2465 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2466 EVEX_CD8<64, CD8VF>;
2467 defm VFNMSUB213PDZ : avx512_fma3p_rm<0xAE, "vfnmsub213pd", VR512, f512mem,
2468 memopv8f64, f64mem, loadf64, "{1to8}",
2469 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2470 EVEX_CD8<64, CD8VF>;
2471}
2472
2473let Constraints = "$src1 = $dst" in {
2474multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr,
2475 RegisterClass RC, X86MemOperand x86memop,
2476 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2477 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2478 let mayLoad = 1 in
2479 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2480 (ins RC:$src1, RC:$src3, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002481 !strconcat(OpcodeStr, " \t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002482 [(set RC:$dst, (OpVT (OpNode RC:$src1, (mem_frag addr:$src2), RC:$src3)))]>;
2483 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2484 (ins RC:$src1, RC:$src3, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002485 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002486 ", $src3, $dst|$dst, $src3, ${src2}", BrdcstStr, "}"),
2487 [(set RC:$dst, (OpNode RC:$src1,
2488 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2))), RC:$src3))]>, EVEX_B;
2489}
2490} // Constraints = "$src1 = $dst"
2491
2492
2493let ExeDomain = SSEPackedSingle in {
2494 defm VFMADD132PSZ : avx512_fma3p_m132<0x98, "vfmadd132ps", VR512, f512mem,
2495 memopv16f32, f32mem, loadf32, "{1to16}",
2496 X86Fmadd, v16f32>, EVEX_V512,
2497 EVEX_CD8<32, CD8VF>;
2498 defm VFMSUB132PSZ : avx512_fma3p_m132<0x9A, "vfmsub132ps", VR512, f512mem,
2499 memopv16f32, f32mem, loadf32, "{1to16}",
2500 X86Fmsub, v16f32>, EVEX_V512,
2501 EVEX_CD8<32, CD8VF>;
2502 defm VFMADDSUB132PSZ : avx512_fma3p_m132<0x96, "vfmaddsub132ps", VR512, f512mem,
2503 memopv16f32, f32mem, loadf32, "{1to16}",
2504 X86Fmaddsub, v16f32>,
2505 EVEX_V512, EVEX_CD8<32, CD8VF>;
2506 defm VFMSUBADD132PSZ : avx512_fma3p_m132<0x97, "vfmsubadd132ps", VR512, f512mem,
2507 memopv16f32, f32mem, loadf32, "{1to16}",
2508 X86Fmsubadd, v16f32>,
2509 EVEX_V512, EVEX_CD8<32, CD8VF>;
2510 defm VFNMADD132PSZ : avx512_fma3p_m132<0x9C, "vfnmadd132ps", VR512, f512mem,
2511 memopv16f32, f32mem, loadf32, "{1to16}",
2512 X86Fnmadd, v16f32>, EVEX_V512,
2513 EVEX_CD8<32, CD8VF>;
2514 defm VFNMSUB132PSZ : avx512_fma3p_m132<0x9E, "vfnmsub132ps", VR512, f512mem,
2515 memopv16f32, f32mem, loadf32, "{1to16}",
2516 X86Fnmsub, v16f32>, EVEX_V512,
2517 EVEX_CD8<32, CD8VF>;
2518}
2519let ExeDomain = SSEPackedDouble in {
2520 defm VFMADD132PDZ : avx512_fma3p_m132<0x98, "vfmadd132pd", VR512, f512mem,
2521 memopv8f64, f64mem, loadf64, "{1to8}",
2522 X86Fmadd, v8f64>, EVEX_V512,
2523 VEX_W, EVEX_CD8<64, CD8VF>;
2524 defm VFMSUB132PDZ : avx512_fma3p_m132<0x9A, "vfmsub132pd", VR512, f512mem,
2525 memopv8f64, f64mem, loadf64, "{1to8}",
2526 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2527 EVEX_CD8<64, CD8VF>;
2528 defm VFMADDSUB132PDZ : avx512_fma3p_m132<0x96, "vfmaddsub132pd", VR512, f512mem,
2529 memopv8f64, f64mem, loadf64, "{1to8}",
2530 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2531 EVEX_CD8<64, CD8VF>;
2532 defm VFMSUBADD132PDZ : avx512_fma3p_m132<0x97, "vfmsubadd132pd", VR512, f512mem,
2533 memopv8f64, f64mem, loadf64, "{1to8}",
2534 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2535 EVEX_CD8<64, CD8VF>;
2536 defm VFNMADD132PDZ : avx512_fma3p_m132<0x9C, "vfnmadd132pd", VR512, f512mem,
2537 memopv8f64, f64mem, loadf64, "{1to8}",
2538 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2539 EVEX_CD8<64, CD8VF>;
2540 defm VFNMSUB132PDZ : avx512_fma3p_m132<0x9E, "vfnmsub132pd", VR512, f512mem,
2541 memopv8f64, f64mem, loadf64, "{1to8}",
2542 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2543 EVEX_CD8<64, CD8VF>;
2544}
2545
2546// Scalar FMA
2547let Constraints = "$src1 = $dst" in {
2548multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2549 RegisterClass RC, ValueType OpVT,
2550 X86MemOperand x86memop, Operand memop,
2551 PatFrag mem_frag> {
2552 let isCommutable = 1 in
2553 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2554 (ins RC:$src1, RC:$src2, RC:$src3),
2555 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002556 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002557 [(set RC:$dst,
2558 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
2559 let mayLoad = 1 in
2560 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2561 (ins RC:$src1, RC:$src2, f128mem:$src3),
2562 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002563 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002564 [(set RC:$dst,
2565 (OpVT (OpNode RC:$src2, RC:$src1,
2566 (mem_frag addr:$src3))))]>;
2567}
2568
2569} // Constraints = "$src1 = $dst"
2570
Elena Demikhovskycf088092013-12-11 14:31:04 +00002571defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002572 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002573defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002574 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002575defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002576 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002577defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002578 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002579defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002580 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002581defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002582 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002583defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002584 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002585defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002586 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
2587
2588//===----------------------------------------------------------------------===//
2589// AVX-512 Scalar convert from sign integer to float/double
2590//===----------------------------------------------------------------------===//
2591
2592multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2593 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002594let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002595 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002596 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002597 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002598 let mayLoad = 1 in
2599 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
2600 (ins DstRC:$src1, x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002601 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002602 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002603} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002604}
Andrew Trick15a47742013-10-09 05:11:10 +00002605let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002606defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002607 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002608defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002609 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002610defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002611 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002612defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002613 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2614
2615def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
2616 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2617def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002618 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002619def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
2620 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2621def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002622 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002623
2624def : Pat<(f32 (sint_to_fp GR32:$src)),
2625 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
2626def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002627 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002628def : Pat<(f64 (sint_to_fp GR32:$src)),
2629 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
2630def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002631 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
2632
Elena Demikhovskycf088092013-12-11 14:31:04 +00002633defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002634 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002635defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002636 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002637defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002638 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002639defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002640 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2641
2642def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
2643 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2644def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
2645 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2646def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
2647 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2648def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
2649 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2650
2651def : Pat<(f32 (uint_to_fp GR32:$src)),
2652 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
2653def : Pat<(f32 (uint_to_fp GR64:$src)),
2654 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
2655def : Pat<(f64 (uint_to_fp GR32:$src)),
2656 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
2657def : Pat<(f64 (uint_to_fp GR64:$src)),
2658 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00002659}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002660
2661//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002662// AVX-512 Scalar convert from float/double to integer
2663//===----------------------------------------------------------------------===//
2664multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2665 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
2666 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002667let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002668 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002669 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002670 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
2671 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002672 let mayLoad = 1 in
2673 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002674 !strconcat(asm," \t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002675 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002676} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002677}
2678let Predicates = [HasAVX512] in {
2679// Convert float/double to signed/unsigned int 32/64
2680defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002681 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002682 XS, EVEX_CD8<32, CD8VT1>;
2683defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002684 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002685 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
2686defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002687 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002688 XS, EVEX_CD8<32, CD8VT1>;
2689defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
2690 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002691 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002692 EVEX_CD8<32, CD8VT1>;
2693defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002694 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002695 XD, EVEX_CD8<64, CD8VT1>;
2696defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002697 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002698 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2699defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002700 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002701 XD, EVEX_CD8<64, CD8VT1>;
2702defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
2703 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002704 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002705 EVEX_CD8<64, CD8VT1>;
2706
Craig Topper9dd48c82014-01-02 17:28:14 +00002707let isCodeGenOnly = 1 in {
2708 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2709 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
2710 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
2711 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2712 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
2713 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
2714 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2715 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
2716 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
2717 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2718 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
2719 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002720
Craig Topper9dd48c82014-01-02 17:28:14 +00002721 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2722 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
2723 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
2724 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2725 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
2726 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
2727 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2728 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
2729 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
2730 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2731 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
2732 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
2733} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002734
2735// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00002736let isCodeGenOnly = 1 in {
2737 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
2738 ssmem, sse_load_f32, "cvttss2si">,
2739 XS, EVEX_CD8<32, CD8VT1>;
2740 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
2741 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
2742 "cvttss2si">, XS, VEX_W,
2743 EVEX_CD8<32, CD8VT1>;
2744 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
2745 sdmem, sse_load_f64, "cvttsd2si">, XD,
2746 EVEX_CD8<64, CD8VT1>;
2747 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
2748 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
2749 "cvttsd2si">, XD, VEX_W,
2750 EVEX_CD8<64, CD8VT1>;
2751 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
2752 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
2753 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
2754 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
2755 int_x86_avx512_cvttss2usi64, ssmem,
2756 sse_load_f32, "cvttss2usi">, XS, VEX_W,
2757 EVEX_CD8<32, CD8VT1>;
2758 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
2759 int_x86_avx512_cvttsd2usi,
2760 sdmem, sse_load_f64, "cvttsd2usi">, XD,
2761 EVEX_CD8<64, CD8VT1>;
2762 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
2763 int_x86_avx512_cvttsd2usi64, sdmem,
2764 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
2765 EVEX_CD8<64, CD8VT1>;
2766} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002767
2768multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2769 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
2770 string asm> {
2771 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002772 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002773 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
2774 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002775 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002776 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
2777}
2778
2779defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002780 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002781 EVEX_CD8<32, CD8VT1>;
2782defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002783 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002784 EVEX_CD8<32, CD8VT1>;
2785defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002786 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002787 EVEX_CD8<32, CD8VT1>;
2788defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002789 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002790 EVEX_CD8<32, CD8VT1>;
2791defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002792 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002793 EVEX_CD8<64, CD8VT1>;
2794defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002795 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002796 EVEX_CD8<64, CD8VT1>;
2797defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002798 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002799 EVEX_CD8<64, CD8VT1>;
2800defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002801 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002802 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002803} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002804//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002805// AVX-512 Convert form float to double and back
2806//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002807let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002808def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
2809 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002810 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002811 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
2812let mayLoad = 1 in
2813def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
2814 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002815 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002816 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
2817 EVEX_CD8<32, CD8VT1>;
2818
2819// Convert scalar double to scalar single
2820def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
2821 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002822 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002823 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
2824let mayLoad = 1 in
2825def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
2826 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002827 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002828 []>, EVEX_4V, VEX_LIG, VEX_W,
2829 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
2830}
2831
2832def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
2833 Requires<[HasAVX512]>;
2834def : Pat<(fextend (loadf32 addr:$src)),
2835 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
2836
2837def : Pat<(extloadf32 addr:$src),
2838 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
2839 Requires<[HasAVX512, OptForSize]>;
2840
2841def : Pat<(extloadf32 addr:$src),
2842 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
2843 Requires<[HasAVX512, OptForSpeed]>;
2844
2845def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
2846 Requires<[HasAVX512]>;
2847
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002848multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002849 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
2850 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
2851 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002852let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002853 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002854 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002855 [(set DstRC:$dst,
2856 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002857 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002858 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002859 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002860 let mayLoad = 1 in
2861 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002862 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002863 [(set DstRC:$dst,
2864 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002865} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002866}
2867
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002868multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002869 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
2870 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
2871 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002872let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002873 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002874 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002875 [(set DstRC:$dst,
2876 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
2877 let mayLoad = 1 in
2878 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002879 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002880 [(set DstRC:$dst,
2881 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002882} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002883}
2884
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002885defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002886 memopv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00002887 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002888 EVEX_CD8<64, CD8VF>;
2889
2890defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
2891 memopv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00002892 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00002893 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002894def : Pat<(v8f64 (extloadv8f32 addr:$src)),
2895 (VCVTPS2PDZrm addr:$src)>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00002896
2897def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
2898 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
2899 (VCVTPD2PSZrr VR512:$src)>;
2900
2901def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
2902 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
2903 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002904
2905//===----------------------------------------------------------------------===//
2906// AVX-512 Vector convert from sign integer to float/double
2907//===----------------------------------------------------------------------===//
2908
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002909defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002910 memopv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00002911 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00002912 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002913
2914defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
2915 memopv4i64, i256mem, v8f64, v8i32,
2916 SSEPackedDouble>, EVEX_V512, XS,
2917 EVEX_CD8<32, CD8VH>;
2918
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002919defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002920 memopv16f32, f512mem, v16i32, v16f32,
2921 SSEPackedSingle>, EVEX_V512, XS,
2922 EVEX_CD8<32, CD8VF>;
2923
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002924defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002925 memopv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00002926 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002927 EVEX_CD8<64, CD8VF>;
2928
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002929defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002930 memopv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00002931 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002932 EVEX_CD8<32, CD8VF>;
2933
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002934// cvttps2udq (src, 0, mask-all-ones, sae-current)
2935def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
2936 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
2937 (VCVTTPS2UDQZrr VR512:$src)>;
2938
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002939defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002940 memopv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00002941 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002942 EVEX_CD8<64, CD8VF>;
2943
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002944// cvttpd2udq (src, 0, mask-all-ones, sae-current)
2945def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
2946 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
2947 (VCVTTPD2UDQZrr VR512:$src)>;
2948
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002949defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
2950 memopv4i64, f256mem, v8f64, v8i32,
2951 SSEPackedDouble>, EVEX_V512, XS,
2952 EVEX_CD8<32, CD8VH>;
2953
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002954defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002955 memopv16i32, f512mem, v16f32, v16i32,
2956 SSEPackedSingle>, EVEX_V512, XD,
2957 EVEX_CD8<32, CD8VF>;
2958
2959def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
2960 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
2961 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
2962
2963
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002964def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002965 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002966 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002967def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
2968 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2969 (VCVTDQ2PDZrr VR256X:$src)>;
2970def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
2971 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
2972 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
2973def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
2974 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2975 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002976
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002977multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
2978 RegisterClass DstRC, PatFrag mem_frag,
2979 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002980let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002981 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002982 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002983 [], d>, EVEX;
2984 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002985 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002986 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002987 let mayLoad = 1 in
2988 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002989 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002990 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002991} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002992}
2993
2994defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topperae11aed2014-01-14 07:41:20 +00002995 memopv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002996 EVEX_V512, EVEX_CD8<32, CD8VF>;
2997defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
2998 memopv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
2999 EVEX_V512, EVEX_CD8<64, CD8VF>;
3000
3001def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
3002 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3003 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
3004
3005def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
3006 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3007 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
3008
3009defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
3010 memopv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00003011 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003012defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
3013 memopv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00003014 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003015
3016def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
3017 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3018 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
3019
3020def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
3021 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3022 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003023
3024let Predicates = [HasAVX512] in {
3025 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
3026 (VCVTPD2PSZrm addr:$src)>;
3027 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3028 (VCVTPS2PDZrm addr:$src)>;
3029}
3030
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003031//===----------------------------------------------------------------------===//
3032// Half precision conversion instructions
3033//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003034multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
3035 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003036 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
3037 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003038 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003039 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003040 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
3041 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
3042}
3043
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003044multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
3045 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003046 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
3047 (ins srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003048 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}",
3049 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003050 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003051 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
3052 (ins x86memop:$dst, srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003053 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003054}
3055
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003056defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003057 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003058defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003059 EVEX_CD8<32, CD8VH>;
3060
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003061def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
3062 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
3063 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
3064
3065def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
3066 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
3067 (VCVTPH2PSZrr VR256X:$src)>;
3068
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003069let Defs = [EFLAGS], Predicates = [HasAVX512] in {
3070 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003071 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003072 EVEX_CD8<32, CD8VT1>;
3073 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00003074 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003075 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3076 let Pattern = []<dag> in {
3077 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00003078 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003079 EVEX_CD8<32, CD8VT1>;
3080 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00003081 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003082 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3083 }
Craig Topper9dd48c82014-01-02 17:28:14 +00003084 let isCodeGenOnly = 1 in {
3085 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003086 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003087 EVEX_CD8<32, CD8VT1>;
3088 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003089 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003090 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003091
Craig Topper9dd48c82014-01-02 17:28:14 +00003092 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003093 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003094 EVEX_CD8<32, CD8VT1>;
3095 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003096 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003097 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3098 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003099}
3100
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003101/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
3102multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3103 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003104 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003105 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3106 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003107 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003108 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003109 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003110 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3111 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003112 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003113 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003114 }
3115}
3116}
3117
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003118defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
3119 EVEX_CD8<32, CD8VT1>;
3120defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
3121 VEX_W, EVEX_CD8<64, CD8VT1>;
3122defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
3123 EVEX_CD8<32, CD8VT1>;
3124defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
3125 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003126
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003127def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
3128 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3129 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3130 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003131
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003132def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
3133 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3134 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3135 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003136
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003137def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
3138 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3139 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3140 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003141
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003142def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
3143 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3144 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3145 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003146
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003147/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
3148multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3149 RegisterClass RC, X86MemOperand x86memop,
3150 PatFrag mem_frag, ValueType OpVt> {
3151 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3152 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003153 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003154 [(set RC:$dst, (OpVt (OpNode RC:$src)))]>,
3155 EVEX;
3156 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003157 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003158 [(set RC:$dst, (OpVt (OpNode (mem_frag addr:$src))))]>,
3159 EVEX;
3160}
3161defm VRSQRT14PSZ : avx512_fp14_p<0x4E, "vrsqrt14ps", X86frsqrt, VR512, f512mem,
3162 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3163defm VRSQRT14PDZ : avx512_fp14_p<0x4E, "vrsqrt14pd", X86frsqrt, VR512, f512mem,
3164 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3165defm VRCP14PSZ : avx512_fp14_p<0x4C, "vrcp14ps", X86frcp, VR512, f512mem,
3166 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3167defm VRCP14PDZ : avx512_fp14_p<0x4C, "vrcp14pd", X86frcp, VR512, f512mem,
3168 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3169
3170def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
3171 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3172 (VRSQRT14PSZr VR512:$src)>;
3173def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
3174 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3175 (VRSQRT14PDZr VR512:$src)>;
3176
3177def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
3178 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3179 (VRCP14PSZr VR512:$src)>;
3180def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
3181 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3182 (VRCP14PDZr VR512:$src)>;
3183
3184/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
3185multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3186 X86MemOperand x86memop> {
3187 let hasSideEffects = 0, Predicates = [HasERI] in {
3188 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3189 (ins RC:$src1, RC:$src2),
3190 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003191 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003192 def rrb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3193 (ins RC:$src1, RC:$src2),
3194 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003195 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003196 []>, EVEX_4V, EVEX_B;
3197 let mayLoad = 1 in {
3198 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3199 (ins RC:$src1, x86memop:$src2),
3200 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003201 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003202 }
3203}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003204}
3205
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003206defm VRCP28SS : avx512_fp28_s<0xCB, "vrcp28ss", FR32X, f32mem>,
3207 EVEX_CD8<32, CD8VT1>;
3208defm VRCP28SD : avx512_fp28_s<0xCB, "vrcp28sd", FR64X, f64mem>,
3209 VEX_W, EVEX_CD8<64, CD8VT1>;
3210defm VRSQRT28SS : avx512_fp28_s<0xCD, "vrsqrt28ss", FR32X, f32mem>,
3211 EVEX_CD8<32, CD8VT1>;
3212defm VRSQRT28SD : avx512_fp28_s<0xCD, "vrsqrt28sd", FR64X, f64mem>,
3213 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003214
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003215def : Pat <(v4f32 (int_x86_avx512_rcp28_ss (v4f32 VR128X:$src1),
3216 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3217 FROUND_NO_EXC)),
3218 (COPY_TO_REGCLASS (VRCP28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3219 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3220
3221def : Pat <(v2f64 (int_x86_avx512_rcp28_sd (v2f64 VR128X:$src1),
3222 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3223 FROUND_NO_EXC)),
3224 (COPY_TO_REGCLASS (VRCP28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3225 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3226
3227def : Pat <(v4f32 (int_x86_avx512_rsqrt28_ss (v4f32 VR128X:$src1),
3228 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3229 FROUND_NO_EXC)),
3230 (COPY_TO_REGCLASS (VRSQRT28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3231 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3232
3233def : Pat <(v2f64 (int_x86_avx512_rsqrt28_sd (v2f64 VR128X:$src1),
3234 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3235 FROUND_NO_EXC)),
3236 (COPY_TO_REGCLASS (VRSQRT28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3237 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3238
3239/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
3240multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr,
3241 RegisterClass RC, X86MemOperand x86memop> {
3242 let hasSideEffects = 0, Predicates = [HasERI] in {
3243 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3244 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003245 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003246 []>, EVEX;
3247 def rb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3248 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003249 " \t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003250 []>, EVEX, EVEX_B;
3251 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003252 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003253 []>, EVEX;
3254 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003255}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003256defm VRSQRT28PSZ : avx512_fp28_p<0xCC, "vrsqrt28ps", VR512, f512mem>,
3257 EVEX_V512, EVEX_CD8<32, CD8VF>;
3258defm VRSQRT28PDZ : avx512_fp28_p<0xCC, "vrsqrt28pd", VR512, f512mem>,
3259 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3260defm VRCP28PSZ : avx512_fp28_p<0xCA, "vrcp28ps", VR512, f512mem>,
3261 EVEX_V512, EVEX_CD8<32, CD8VF>;
3262defm VRCP28PDZ : avx512_fp28_p<0xCA, "vrcp28pd", VR512, f512mem>,
3263 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3264
3265def : Pat <(v16f32 (int_x86_avx512_rsqrt28_ps (v16f32 VR512:$src),
3266 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3267 (VRSQRT28PSZrb VR512:$src)>;
3268def : Pat <(v8f64 (int_x86_avx512_rsqrt28_pd (v8f64 VR512:$src),
3269 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3270 (VRSQRT28PDZrb VR512:$src)>;
3271
3272def : Pat <(v16f32 (int_x86_avx512_rcp28_ps (v16f32 VR512:$src),
3273 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3274 (VRCP28PSZrb VR512:$src)>;
3275def : Pat <(v8f64 (int_x86_avx512_rcp28_pd (v8f64 VR512:$src),
3276 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3277 (VRCP28PDZrb VR512:$src)>;
3278
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003279multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
3280 Intrinsic V16F32Int, Intrinsic V8F64Int,
3281 OpndItins itins_s, OpndItins itins_d> {
3282 def PSZrr :AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003283 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003284 [(set VR512:$dst, (v16f32 (OpNode VR512:$src)))], itins_s.rr>,
3285 EVEX, EVEX_V512;
3286
3287 let mayLoad = 1 in
3288 def PSZrm : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003289 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003290 [(set VR512:$dst,
3291 (OpNode (v16f32 (bitconvert (memopv16f32 addr:$src)))))],
3292 itins_s.rm>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
3293
3294 def PDZrr : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003295 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003296 [(set VR512:$dst, (v8f64 (OpNode VR512:$src)))], itins_d.rr>,
3297 EVEX, EVEX_V512;
3298
3299 let mayLoad = 1 in
3300 def PDZrm : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003301 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003302 [(set VR512:$dst, (OpNode
3303 (v8f64 (bitconvert (memopv16f32 addr:$src)))))],
3304 itins_d.rm>, EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
3305
Craig Topper9dd48c82014-01-02 17:28:14 +00003306let isCodeGenOnly = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003307 def PSZr_Int : AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3308 !strconcat(OpcodeStr,
3309 "ps\t{$src, $dst|$dst, $src}"),
3310 [(set VR512:$dst, (V16F32Int VR512:$src))]>,
3311 EVEX, EVEX_V512;
3312 def PSZm_Int : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3313 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
3314 [(set VR512:$dst,
3315 (V16F32Int (memopv16f32 addr:$src)))]>, EVEX,
3316 EVEX_V512, EVEX_CD8<32, CD8VF>;
3317 def PDZr_Int : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3318 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
3319 [(set VR512:$dst, (V8F64Int VR512:$src))]>,
3320 EVEX, EVEX_V512, VEX_W;
3321 def PDZm_Int : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3322 !strconcat(OpcodeStr,
3323 "pd\t{$src, $dst|$dst, $src}"),
3324 [(set VR512:$dst, (V8F64Int (memopv8f64 addr:$src)))]>,
Craig Topper9dd48c82014-01-02 17:28:14 +00003325 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3326} // isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003327}
3328
3329multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
3330 Intrinsic F32Int, Intrinsic F64Int,
3331 OpndItins itins_s, OpndItins itins_d> {
3332 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
3333 (ins FR32X:$src1, FR32X:$src2),
3334 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003335 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003336 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00003337 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003338 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3339 (ins VR128X:$src1, VR128X:$src2),
3340 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003341 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003342 [(set VR128X:$dst,
3343 (F32Int VR128X:$src1, VR128X:$src2))],
3344 itins_s.rr>, XS, EVEX_4V;
3345 let mayLoad = 1 in {
3346 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
3347 (ins FR32X:$src1, f32mem:$src2),
3348 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003349 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003350 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003351 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003352 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3353 (ins VR128X:$src1, ssmem:$src2),
3354 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003355 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003356 [(set VR128X:$dst,
3357 (F32Int VR128X:$src1, sse_load_f32:$src2))],
3358 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
3359 }
3360 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
3361 (ins FR64X:$src1, FR64X:$src2),
3362 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003363 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003364 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00003365 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003366 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3367 (ins VR128X:$src1, VR128X:$src2),
3368 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003369 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003370 [(set VR128X:$dst,
3371 (F64Int VR128X:$src1, VR128X:$src2))],
3372 itins_s.rr>, XD, EVEX_4V, VEX_W;
3373 let mayLoad = 1 in {
3374 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
3375 (ins FR64X:$src1, f64mem:$src2),
3376 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003377 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003378 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003379 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003380 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3381 (ins VR128X:$src1, sdmem:$src2),
3382 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003383 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003384 [(set VR128X:$dst,
3385 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
3386 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
3387 }
3388}
3389
3390
3391defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
3392 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
3393 SSE_SQRTSS, SSE_SQRTSD>,
3394 avx512_sqrt_packed<0x51, "vsqrt", fsqrt,
3395 int_x86_avx512_sqrt_ps_512, int_x86_avx512_sqrt_pd_512,
3396 SSE_SQRTPS, SSE_SQRTPD>;
3397
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003398let Predicates = [HasAVX512] in {
3399 def : Pat<(f32 (fsqrt FR32X:$src)),
3400 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
3401 def : Pat<(f32 (fsqrt (load addr:$src))),
3402 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
3403 Requires<[OptForSize]>;
3404 def : Pat<(f64 (fsqrt FR64X:$src)),
3405 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
3406 def : Pat<(f64 (fsqrt (load addr:$src))),
3407 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
3408 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003409
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003410 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003411 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003412 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003413 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003414 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003415
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003416 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003417 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003418 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003419 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003420 Requires<[OptForSize]>;
3421
3422 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
3423 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
3424 (COPY_TO_REGCLASS VR128X:$src, FR32)),
3425 VR128X)>;
3426 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
3427 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
3428
3429 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
3430 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
3431 (COPY_TO_REGCLASS VR128X:$src, FR64)),
3432 VR128X)>;
3433 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
3434 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
3435}
3436
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003437
3438multiclass avx512_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
3439 X86MemOperand x86memop, RegisterClass RC,
3440 PatFrag mem_frag32, PatFrag mem_frag64,
3441 Intrinsic V4F32Int, Intrinsic V2F64Int,
3442 CD8VForm VForm> {
3443let ExeDomain = SSEPackedSingle in {
3444 // Intrinsic operation, reg.
3445 // Vector intrinsic operation, reg
3446 def PSr : AVX512AIi8<opcps, MRMSrcReg,
3447 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3448 !strconcat(OpcodeStr,
3449 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3450 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>;
3451
3452 // Vector intrinsic operation, mem
3453 def PSm : AVX512AIi8<opcps, MRMSrcMem,
3454 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3455 !strconcat(OpcodeStr,
3456 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3457 [(set RC:$dst,
3458 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
3459 EVEX_CD8<32, VForm>;
3460} // ExeDomain = SSEPackedSingle
3461
3462let ExeDomain = SSEPackedDouble in {
3463 // Vector intrinsic operation, reg
3464 def PDr : AVX512AIi8<opcpd, MRMSrcReg,
3465 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3466 !strconcat(OpcodeStr,
3467 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3468 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>;
3469
3470 // Vector intrinsic operation, mem
3471 def PDm : AVX512AIi8<opcpd, MRMSrcMem,
3472 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3473 !strconcat(OpcodeStr,
3474 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3475 [(set RC:$dst,
3476 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
3477 EVEX_CD8<64, VForm>;
3478} // ExeDomain = SSEPackedDouble
3479}
3480
3481multiclass avx512_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3482 string OpcodeStr,
3483 Intrinsic F32Int,
3484 Intrinsic F64Int> {
3485let ExeDomain = GenericDomain in {
3486 // Operation, reg.
3487 let hasSideEffects = 0 in
3488 def SSr : AVX512AIi8<opcss, MRMSrcReg,
3489 (outs FR32X:$dst), (ins FR32X:$src1, FR32X:$src2, i32i8imm:$src3),
3490 !strconcat(OpcodeStr,
3491 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3492 []>;
3493
3494 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00003495 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003496 def SSr_Int : AVX512AIi8<opcss, MRMSrcReg,
3497 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
3498 !strconcat(OpcodeStr,
3499 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3500 [(set VR128X:$dst, (F32Int VR128X:$src1, VR128X:$src2, imm:$src3))]>;
3501
3502 // Intrinsic operation, mem.
3503 def SSm : AVX512AIi8<opcss, MRMSrcMem, (outs VR128X:$dst),
3504 (ins VR128X:$src1, ssmem:$src2, i32i8imm:$src3),
3505 !strconcat(OpcodeStr,
3506 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3507 [(set VR128X:$dst, (F32Int VR128X:$src1,
3508 sse_load_f32:$src2, imm:$src3))]>,
3509 EVEX_CD8<32, CD8VT1>;
3510
3511 // Operation, reg.
3512 let hasSideEffects = 0 in
3513 def SDr : AVX512AIi8<opcsd, MRMSrcReg,
3514 (outs FR64X:$dst), (ins FR64X:$src1, FR64X:$src2, i32i8imm:$src3),
3515 !strconcat(OpcodeStr,
3516 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3517 []>, VEX_W;
3518
3519 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00003520 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003521 def SDr_Int : AVX512AIi8<opcsd, MRMSrcReg,
3522 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
3523 !strconcat(OpcodeStr,
3524 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3525 [(set VR128X:$dst, (F64Int VR128X:$src1, VR128X:$src2, imm:$src3))]>,
3526 VEX_W;
3527
3528 // Intrinsic operation, mem.
3529 def SDm : AVX512AIi8<opcsd, MRMSrcMem,
3530 (outs VR128X:$dst), (ins VR128X:$src1, sdmem:$src2, i32i8imm:$src3),
3531 !strconcat(OpcodeStr,
3532 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3533 [(set VR128X:$dst,
3534 (F64Int VR128X:$src1, sse_load_f64:$src2, imm:$src3))]>,
3535 VEX_W, EVEX_CD8<64, CD8VT1>;
3536} // ExeDomain = GenericDomain
3537}
3538
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003539multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
3540 X86MemOperand x86memop, RegisterClass RC,
3541 PatFrag mem_frag, Domain d> {
3542let ExeDomain = d in {
3543 // Intrinsic operation, reg.
3544 // Vector intrinsic operation, reg
3545 def r : AVX512AIi8<opc, MRMSrcReg,
3546 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3547 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003548 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003549 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003550
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003551 // Vector intrinsic operation, mem
3552 def m : AVX512AIi8<opc, MRMSrcMem,
3553 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3554 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003555 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003556 []>, EVEX;
3557} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003558}
3559
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003560
3561defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
3562 memopv16f32, SSEPackedSingle>, EVEX_V512,
3563 EVEX_CD8<32, CD8VF>;
3564
3565def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
3566 imm:$src2, (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1),
3567 FROUND_CURRENT)),
3568 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
3569
3570
3571defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
3572 memopv8f64, SSEPackedDouble>, EVEX_V512,
3573 VEX_W, EVEX_CD8<64, CD8VF>;
3574
3575def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
3576 imm:$src2, (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1),
3577 FROUND_CURRENT)),
3578 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
3579
3580multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
3581 Operand x86memop, RegisterClass RC, Domain d> {
3582let ExeDomain = d in {
3583 def r : AVX512AIi8<opc, MRMSrcReg,
3584 (outs RC:$dst), (ins RC:$src1, RC:$src2, i32i8imm:$src3),
3585 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003586 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003587 []>, EVEX_4V;
3588
3589 def m : AVX512AIi8<opc, MRMSrcMem,
3590 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
3591 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003592 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003593 []>, EVEX_4V;
3594} // ExeDomain
3595}
3596
3597defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", ssmem, FR32X,
3598 SSEPackedSingle>, EVEX_CD8<32, CD8VT1>;
3599
3600defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", sdmem, FR64X,
3601 SSEPackedDouble>, EVEX_CD8<64, CD8VT1>;
3602
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003603def : Pat<(ffloor FR32X:$src),
3604 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
3605def : Pat<(f64 (ffloor FR64X:$src)),
3606 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
3607def : Pat<(f32 (fnearbyint FR32X:$src)),
3608 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
3609def : Pat<(f64 (fnearbyint FR64X:$src)),
3610 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
3611def : Pat<(f32 (fceil FR32X:$src)),
3612 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
3613def : Pat<(f64 (fceil FR64X:$src)),
3614 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
3615def : Pat<(f32 (frint FR32X:$src)),
3616 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
3617def : Pat<(f64 (frint FR64X:$src)),
3618 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
3619def : Pat<(f32 (ftrunc FR32X:$src)),
3620 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
3621def : Pat<(f64 (ftrunc FR64X:$src)),
3622 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
3623
3624def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003625 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003626def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003627 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003628def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003629 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003630def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003631 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003632def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003633 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003634
3635def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003636 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003637def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003638 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003639def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003640 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003641def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003642 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003643def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003644 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003645
3646//-------------------------------------------------
3647// Integer truncate and extend operations
3648//-------------------------------------------------
3649
3650multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
3651 RegisterClass dstRC, RegisterClass srcRC,
3652 RegisterClass KRC, X86MemOperand x86memop> {
3653 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
3654 (ins srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003655 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003656 []>, EVEX;
3657
3658 def krr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
3659 (ins KRC:$mask, srcRC:$src),
3660 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003661 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003662 []>, EVEX, EVEX_KZ;
3663
3664 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003665 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003666 []>, EVEX;
3667}
3668defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
3669 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3670defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
3671 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3672defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
3673 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3674defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
3675 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3676defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
3677 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3678defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
3679 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3680defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
3681 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3682defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
3683 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3684defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
3685 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3686defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
3687 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3688defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
3689 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3690defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
3691 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3692defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
3693 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3694defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
3695 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3696defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
3697 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3698
3699def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
3700def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
3701def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
3702def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
3703def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
3704
3705def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
3706 (VPMOVDBkrr VK16WM:$mask, VR512:$src)>;
3707def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
3708 (VPMOVDWkrr VK16WM:$mask, VR512:$src)>;
3709def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
3710 (VPMOVQWkrr VK8WM:$mask, VR512:$src)>;
3711def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
3712 (VPMOVQDkrr VK8WM:$mask, VR512:$src)>;
3713
3714
3715multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass DstRC,
3716 RegisterClass SrcRC, SDNode OpNode, PatFrag mem_frag,
3717 X86MemOperand x86memop, ValueType OpVT, ValueType InVT> {
3718
3719 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
3720 (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003721 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003722 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
3723 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
3724 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003725 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003726 [(set DstRC:$dst,
3727 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
3728 EVEX;
3729}
3730
3731defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VR512, VR128X, X86vzext,
3732 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
3733 EVEX_CD8<8, CD8VQ>;
3734defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VR512, VR128X, X86vzext,
3735 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
3736 EVEX_CD8<8, CD8VO>;
3737defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VR512, VR256X, X86vzext,
3738 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
3739 EVEX_CD8<16, CD8VH>;
3740defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VR512, VR128X, X86vzext,
3741 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
3742 EVEX_CD8<16, CD8VQ>;
3743defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VR512, VR256X, X86vzext,
3744 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
3745 EVEX_CD8<32, CD8VH>;
3746
3747defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VR512, VR128X, X86vsext,
3748 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
3749 EVEX_CD8<8, CD8VQ>;
3750defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VR512, VR128X, X86vsext,
3751 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
3752 EVEX_CD8<8, CD8VO>;
3753defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VR512, VR256X, X86vsext,
3754 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
3755 EVEX_CD8<16, CD8VH>;
3756defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VR512, VR128X, X86vsext,
3757 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
3758 EVEX_CD8<16, CD8VQ>;
3759defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VR512, VR256X, X86vsext,
3760 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
3761 EVEX_CD8<32, CD8VH>;
3762
3763//===----------------------------------------------------------------------===//
3764// GATHER - SCATTER Operations
3765
3766multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3767 RegisterClass RC, X86MemOperand memop> {
3768let mayLoad = 1,
3769 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
3770 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
3771 (ins RC:$src1, KRC:$mask, memop:$src2),
3772 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003773 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003774 []>, EVEX, EVEX_K;
3775}
3776defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
3777 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3778defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
3779 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3780
3781defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
3782 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3783defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
3784 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3785
3786defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
3787 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3788defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
3789 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3790
3791defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
3792 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3793defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
3794 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3795
3796multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3797 RegisterClass RC, X86MemOperand memop> {
3798let mayStore = 1, Constraints = "$mask = $mask_wb" in
3799 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
3800 (ins memop:$dst, KRC:$mask, RC:$src2),
3801 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003802 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003803 []>, EVEX, EVEX_K;
3804}
3805
3806defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
3807 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3808defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
3809 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3810
3811defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
3812 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3813defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
3814 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3815
3816defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
3817 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3818defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
3819 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3820
3821defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
3822 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3823defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
3824 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3825
3826//===----------------------------------------------------------------------===//
3827// VSHUFPS - VSHUFPD Operations
3828
3829multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
3830 ValueType vt, string OpcodeStr, PatFrag mem_frag,
3831 Domain d> {
3832 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
3833 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
3834 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003835 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003836 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
3837 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003838 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003839 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
3840 (ins RC:$src1, RC:$src2, i8imm:$src3),
3841 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003842 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003843 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
3844 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003845 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003846}
3847
3848defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", memopv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003849 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003850defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", memopv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003851 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003852
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00003853def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3854 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
3855def : Pat<(v16i32 (X86Shufp VR512:$src1,
3856 (memopv16i32 addr:$src2), (i8 imm:$imm))),
3857 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
3858
3859def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3860 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
3861def : Pat<(v8i64 (X86Shufp VR512:$src1,
3862 (memopv8i64 addr:$src2), (i8 imm:$imm))),
3863 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003864
3865multiclass avx512_alignr<string OpcodeStr, RegisterClass RC,
3866 X86MemOperand x86memop> {
3867 def rri : AVX512AIi8<0x03, MRMSrcReg, (outs RC:$dst),
3868 (ins RC:$src1, RC:$src2, i8imm:$src3),
3869 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003870 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003871 []>, EVEX_4V;
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003872 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003873 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs RC:$dst),
3874 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
3875 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003876 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003877 []>, EVEX_4V;
3878}
3879defm VALIGND : avx512_alignr<"valignd", VR512, i512mem>,
3880 EVEX_V512, EVEX_CD8<32, CD8VF>;
3881defm VALIGNQ : avx512_alignr<"valignq", VR512, i512mem>,
3882 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3883
3884def : Pat<(v16f32 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3885 (VALIGNDrri VR512:$src2, VR512:$src1, imm:$imm)>;
3886def : Pat<(v8f64 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3887 (VALIGNQrri VR512:$src2, VR512:$src1, imm:$imm)>;
3888def : Pat<(v16i32 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3889 (VALIGNDrri VR512:$src2, VR512:$src1, imm:$imm)>;
3890def : Pat<(v8i64 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3891 (VALIGNQrri VR512:$src2, VR512:$src1, imm:$imm)>;
3892
3893multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, RegisterClass RC,
3894 X86MemOperand x86memop> {
3895 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003896 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003897 EVEX;
3898 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
3899 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003900 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003901 EVEX;
3902}
3903
3904defm VPABSD : avx512_vpabs<0x1E, "vpabsd", VR512, i512mem>, EVEX_V512,
3905 EVEX_CD8<32, CD8VF>;
3906defm VPABSQ : avx512_vpabs<0x1F, "vpabsq", VR512, i512mem>, EVEX_V512, VEX_W,
3907 EVEX_CD8<64, CD8VF>;
3908
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003909def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
3910 (v16i32 immAllZerosV), (i16 -1))),
3911 (VPABSDrr VR512:$src)>;
3912def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
3913 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3914 (VPABSQrr VR512:$src)>;
3915
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003916multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003917 RegisterClass RC, RegisterClass KRC,
3918 X86MemOperand x86memop,
3919 X86MemOperand x86scalar_mop, string BrdcstStr> {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003920 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3921 (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003922 !strconcat(OpcodeStr, " \t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003923 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003924 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3925 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003926 !strconcat(OpcodeStr, " \t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003927 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003928 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3929 (ins x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003930 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003931 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
3932 []>, EVEX, EVEX_B;
3933 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3934 (ins KRC:$mask, RC:$src),
3935 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003936 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003937 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003938 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3939 (ins KRC:$mask, x86memop:$src),
3940 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003941 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003942 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003943 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3944 (ins KRC:$mask, x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003945 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003946 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
3947 BrdcstStr, "}"),
3948 []>, EVEX, EVEX_KZ, EVEX_B;
3949
3950 let Constraints = "$src1 = $dst" in {
3951 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3952 (ins RC:$src1, KRC:$mask, RC:$src2),
3953 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003954 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003955 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003956 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3957 (ins RC:$src1, KRC:$mask, x86memop:$src2),
3958 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003959 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003960 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003961 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3962 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003963 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003964 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
3965 []>, EVEX, EVEX_K, EVEX_B;
3966 }
3967}
3968
3969let Predicates = [HasCDI] in {
3970defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003971 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003972 EVEX_V512, EVEX_CD8<32, CD8VF>;
3973
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003974
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003975defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003976 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003977 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003978
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003979}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003980
3981def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
3982 GR16:$mask),
3983 (VPCONFLICTDrrk VR512:$src1,
3984 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
3985
3986def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
3987 GR8:$mask),
3988 (VPCONFLICTQrrk VR512:$src1,
3989 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;