| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===// | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file was developed by the "Instituto Nokia de Tecnologia" and | 
|  | 6 | // is distributed under the University of Illinois Open Source | 
|  | 7 | // License. See LICENSE.TXT for details. | 
|  | 8 | // | 
|  | 9 | //===----------------------------------------------------------------------===// | 
|  | 10 | // | 
|  | 11 | // This file describes the ARM instructions in TableGen format. | 
|  | 12 | // | 
|  | 13 | //===----------------------------------------------------------------------===// | 
|  | 14 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 15 | //===----------------------------------------------------------------------===// | 
|  | 16 | // ARM specific DAG Nodes. | 
|  | 17 | // | 
| Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 18 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 19 | // Type profiles. | 
|  | 20 | def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>; | 
| Rafael Espindola | 708cb60 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 21 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>; | 
| Rafael Espindola | 19398ec | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 23 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 24 | def SDT_ARMcall    : SDTypeProfile<0, -1, [SDTCisInt<0>]>; | 
| Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 25 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | def SDT_ARMCMov    : SDTypeProfile<1, 3, | 
|  | 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, | 
|  | 28 | SDTCisVT<3, i32>]>; | 
| Rafael Espindola | 708cb60 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 29 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | def SDT_ARMBrcond  : SDTypeProfile<0, 2, | 
|  | 31 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; | 
|  | 32 |  | 
|  | 33 | def SDT_ARMBrJT    : SDTypeProfile<0, 3, | 
|  | 34 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, | 
|  | 35 | SDTCisVT<2, i32>]>; | 
|  | 36 |  | 
|  | 37 | def SDT_ARMCmp     : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; | 
|  | 38 |  | 
|  | 39 | def SDT_ARMPICAdd  : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, | 
|  | 40 | SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; | 
|  | 41 |  | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 42 | def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; | 
|  | 43 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 44 | // Node definitions. | 
|  | 45 | def ARMWrapper       : SDNode<"ARMISD::Wrapper",     SDTIntUnaryOp>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 46 | def ARMWrapperJT     : SDNode<"ARMISD::WrapperJT",   SDTIntBinOp>; | 
|  | 47 |  | 
|  | 48 | def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq, | 
|  | 49 | [SDNPHasChain, SDNPOutFlag]>; | 
|  | 50 | def ARMcallseq_end   : SDNode<"ISD::CALLSEQ_END",   SDT_ARMCallSeq, | 
| Evan Cheng | 456db39 | 2007-02-03 09:11:58 +0000 | [diff] [blame] | 51 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 52 |  | 
|  | 53 | def ARMcall          : SDNode<"ARMISD::CALL", SDT_ARMcall, | 
|  | 54 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; | 
|  | 55 | def ARMcall_nolink   : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall, | 
|  | 56 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; | 
|  | 57 |  | 
|  | 58 | def ARMretflag       : SDNode<"ARMISD::RET_FLAG", SDTRet, | 
|  | 59 | [SDNPHasChain, SDNPOptInFlag]>; | 
|  | 60 |  | 
|  | 61 | def ARMcmov          : SDNode<"ARMISD::CMOV", SDT_ARMCMov, | 
|  | 62 | [SDNPInFlag]>; | 
|  | 63 | def ARMcneg          : SDNode<"ARMISD::CNEG", SDT_ARMCMov, | 
|  | 64 | [SDNPInFlag]>; | 
|  | 65 |  | 
|  | 66 | def ARMbrcond        : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond, | 
|  | 67 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>; | 
|  | 68 |  | 
|  | 69 | def ARMbrjt          : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT, | 
|  | 70 | [SDNPHasChain]>; | 
|  | 71 |  | 
|  | 72 | def ARMcmp           : SDNode<"ARMISD::CMP", SDT_ARMCmp, | 
|  | 73 | [SDNPOutFlag]>; | 
|  | 74 |  | 
| Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 75 | def ARMcmpNZ         : SDNode<"ARMISD::CMPNZ", SDT_ARMCmp, | 
|  | 76 | [SDNPOutFlag]>; | 
|  | 77 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 78 | def ARMpic_add       : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>; | 
|  | 79 |  | 
|  | 80 | def ARMsrl_flag      : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; | 
|  | 81 | def ARMsra_flag      : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; | 
|  | 82 | def ARMrrx           : SDNode<"ARMISD::RRX"     , SDTIntUnaryOp, [SDNPInFlag ]>; | 
| Rafael Espindola | 19398ec | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 83 |  | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 84 | def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>; | 
|  | 85 |  | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 86 | //===----------------------------------------------------------------------===// | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 87 | // ARM Instruction Predicate Definitions. | 
|  | 88 | // | 
|  | 89 | def HasV5T  : Predicate<"Subtarget->hasV5TOps()">; | 
|  | 90 | def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">; | 
|  | 91 | def HasV6   : Predicate<"Subtarget->hasV6Ops()">; | 
|  | 92 | def IsThumb : Predicate<"Subtarget->isThumb()">; | 
|  | 93 | def IsARM   : Predicate<"!Subtarget->isThumb()">; | 
|  | 94 |  | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 95 | //===----------------------------------------------------------------------===// | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 96 | // ARM Flag Definitions. | 
|  | 97 |  | 
|  | 98 | class RegConstraint<string C> { | 
|  | 99 | string Constraints = C; | 
|  | 100 | } | 
|  | 101 |  | 
|  | 102 | //===----------------------------------------------------------------------===// | 
|  | 103 | //  ARM specific transformation functions and pattern fragments. | 
|  | 104 | // | 
|  | 105 |  | 
|  | 106 | // so_imm_XFORM - Return a so_imm value packed into the format described for | 
|  | 107 | // so_imm def below. | 
|  | 108 | def so_imm_XFORM : SDNodeXForm<imm, [{ | 
|  | 109 | return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getValue()), | 
|  | 110 | MVT::i32); | 
|  | 111 | }]>; | 
|  | 112 |  | 
|  | 113 | // so_imm_neg_XFORM - Return a so_imm value packed into the format described for | 
|  | 114 | // so_imm_neg def below. | 
|  | 115 | def so_imm_neg_XFORM : SDNodeXForm<imm, [{ | 
|  | 116 | return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getValue()), | 
|  | 117 | MVT::i32); | 
|  | 118 | }]>; | 
|  | 119 |  | 
|  | 120 | // so_imm_not_XFORM - Return a so_imm value packed into the format described for | 
|  | 121 | // so_imm_not def below. | 
|  | 122 | def so_imm_not_XFORM : SDNodeXForm<imm, [{ | 
|  | 123 | return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getValue()), | 
|  | 124 | MVT::i32); | 
|  | 125 | }]>; | 
|  | 126 |  | 
|  | 127 | // rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24. | 
|  | 128 | def rot_imm : PatLeaf<(i32 imm), [{ | 
|  | 129 | int32_t v = (int32_t)N->getValue(); | 
|  | 130 | return v == 8 || v == 16 || v == 24; | 
|  | 131 | }]>; | 
|  | 132 |  | 
|  | 133 | /// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15]. | 
|  | 134 | def imm1_15 : PatLeaf<(i32 imm), [{ | 
|  | 135 | return (int32_t)N->getValue() >= 1 && (int32_t)N->getValue() < 16; | 
|  | 136 | }]>; | 
|  | 137 |  | 
|  | 138 | /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31]. | 
|  | 139 | def imm16_31 : PatLeaf<(i32 imm), [{ | 
|  | 140 | return (int32_t)N->getValue() >= 16 && (int32_t)N->getValue() < 32; | 
|  | 141 | }]>; | 
|  | 142 |  | 
|  | 143 | def so_imm_neg : | 
|  | 144 | PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(-(int)N->getValue()) != -1; }], | 
|  | 145 | so_imm_neg_XFORM>; | 
|  | 146 |  | 
| Evan Cheng | 5be3e09 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 147 | def so_imm_not : | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 148 | PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(~(int)N->getValue()) != -1; }], | 
|  | 149 | so_imm_not_XFORM>; | 
|  | 150 |  | 
|  | 151 | // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits. | 
|  | 152 | def sext_16_node : PatLeaf<(i32 GPR:$a), [{ | 
|  | 153 | return TLI.ComputeNumSignBits(SDOperand(N,0)) >= 17; | 
|  | 154 | }]>; | 
|  | 155 |  | 
|  | 156 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 157 |  | 
|  | 158 | //===----------------------------------------------------------------------===// | 
|  | 159 | // Operand Definitions. | 
|  | 160 | // | 
|  | 161 |  | 
|  | 162 | // Branch target. | 
|  | 163 | def brtarget : Operand<OtherVT>; | 
|  | 164 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 165 | // A list of registers separated by comma. Used by load/store multiple. | 
|  | 166 | def reglist : Operand<i32> { | 
|  | 167 | let PrintMethod = "printRegisterList"; | 
|  | 168 | } | 
|  | 169 |  | 
|  | 170 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. | 
|  | 171 | def cpinst_operand : Operand<i32> { | 
|  | 172 | let PrintMethod = "printCPInstOperand"; | 
|  | 173 | } | 
|  | 174 |  | 
|  | 175 | def jtblock_operand : Operand<i32> { | 
|  | 176 | let PrintMethod = "printJTBlockOperand"; | 
|  | 177 | } | 
|  | 178 |  | 
|  | 179 | // Local PC labels. | 
|  | 180 | def pclabel : Operand<i32> { | 
|  | 181 | let PrintMethod = "printPCLabel"; | 
|  | 182 | } | 
|  | 183 |  | 
|  | 184 | // shifter_operand operands: so_reg and so_imm. | 
|  | 185 | def so_reg : Operand<i32>,    // reg reg imm | 
|  | 186 | ComplexPattern<i32, 3, "SelectShifterOperandReg", | 
|  | 187 | [shl,srl,sra,rotr]> { | 
|  | 188 | let PrintMethod = "printSORegOperand"; | 
|  | 189 | let MIOperandInfo = (ops GPR, GPR, i32imm); | 
|  | 190 | } | 
|  | 191 |  | 
|  | 192 | // so_imm - Match a 32-bit shifter_operand immediate operand, which is an | 
|  | 193 | // 8-bit immediate rotated by an arbitrary number of bits.  so_imm values are | 
|  | 194 | // represented in the imm field in the same 12-bit form that they are encoded | 
|  | 195 | // into so_imm instructions: the 8-bit immediate is the least significant bits | 
|  | 196 | // [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11]. | 
|  | 197 | def so_imm : Operand<i32>, | 
|  | 198 | PatLeaf<(imm), | 
|  | 199 | [{ return ARM_AM::getSOImmVal(N->getValue()) != -1; }], | 
|  | 200 | so_imm_XFORM> { | 
|  | 201 | let PrintMethod = "printSOImmOperand"; | 
|  | 202 | } | 
|  | 203 |  | 
| Evan Cheng | 9e7b838 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 204 | // Break so_imm's up into two pieces.  This handles immediates with up to 16 | 
|  | 205 | // bits set in them.  This uses so_imm2part to match and so_imm2part_[12] to | 
|  | 206 | // get the first/second pieces. | 
|  | 207 | def so_imm2part : Operand<i32>, | 
|  | 208 | PatLeaf<(imm), | 
|  | 209 | [{ return ARM_AM::isSOImmTwoPartVal((unsigned)N->getValue()); }]> { | 
|  | 210 | let PrintMethod = "printSOImm2PartOperand"; | 
|  | 211 | } | 
|  | 212 |  | 
|  | 213 | def so_imm2part_1 : SDNodeXForm<imm, [{ | 
|  | 214 | unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getValue()); | 
|  | 215 | return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32); | 
|  | 216 | }]>; | 
|  | 217 |  | 
|  | 218 | def so_imm2part_2 : SDNodeXForm<imm, [{ | 
|  | 219 | unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getValue()); | 
|  | 220 | return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32); | 
|  | 221 | }]>; | 
|  | 222 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 223 |  | 
|  | 224 | // Define ARM specific addressing modes. | 
|  | 225 |  | 
|  | 226 | // addrmode2 := reg +/- reg shop imm | 
|  | 227 | // addrmode2 := reg +/- imm12 | 
|  | 228 | // | 
|  | 229 | def addrmode2 : Operand<i32>, | 
|  | 230 | ComplexPattern<i32, 3, "SelectAddrMode2", []> { | 
|  | 231 | let PrintMethod = "printAddrMode2Operand"; | 
|  | 232 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); | 
|  | 233 | } | 
|  | 234 |  | 
|  | 235 | def am2offset : Operand<i32>, | 
|  | 236 | ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> { | 
|  | 237 | let PrintMethod = "printAddrMode2OffsetOperand"; | 
|  | 238 | let MIOperandInfo = (ops GPR, i32imm); | 
|  | 239 | } | 
|  | 240 |  | 
|  | 241 | // addrmode3 := reg +/- reg | 
|  | 242 | // addrmode3 := reg +/- imm8 | 
|  | 243 | // | 
|  | 244 | def addrmode3 : Operand<i32>, | 
|  | 245 | ComplexPattern<i32, 3, "SelectAddrMode3", []> { | 
|  | 246 | let PrintMethod = "printAddrMode3Operand"; | 
|  | 247 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); | 
|  | 248 | } | 
|  | 249 |  | 
|  | 250 | def am3offset : Operand<i32>, | 
|  | 251 | ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> { | 
|  | 252 | let PrintMethod = "printAddrMode3OffsetOperand"; | 
|  | 253 | let MIOperandInfo = (ops GPR, i32imm); | 
|  | 254 | } | 
|  | 255 |  | 
|  | 256 | // addrmode4 := reg, <mode|W> | 
|  | 257 | // | 
|  | 258 | def addrmode4 : Operand<i32>, | 
|  | 259 | ComplexPattern<i32, 2, "", []> { | 
|  | 260 | let PrintMethod = "printAddrMode4Operand"; | 
|  | 261 | let MIOperandInfo = (ops GPR, i32imm); | 
|  | 262 | } | 
|  | 263 |  | 
|  | 264 | // addrmode5 := reg +/- imm8*4 | 
|  | 265 | // | 
|  | 266 | def addrmode5 : Operand<i32>, | 
|  | 267 | ComplexPattern<i32, 2, "SelectAddrMode5", []> { | 
|  | 268 | let PrintMethod = "printAddrMode5Operand"; | 
|  | 269 | let MIOperandInfo = (ops GPR, i32imm); | 
|  | 270 | } | 
|  | 271 |  | 
|  | 272 | // addrmodepc := pc + reg | 
|  | 273 | // | 
|  | 274 | def addrmodepc : Operand<i32>, | 
|  | 275 | ComplexPattern<i32, 2, "SelectAddrModePC", []> { | 
|  | 276 | let PrintMethod = "printAddrModePCOperand"; | 
|  | 277 | let MIOperandInfo = (ops GPR, i32imm); | 
|  | 278 | } | 
|  | 279 |  | 
| Evan Cheng | 9c031c0 | 2007-05-08 21:08:43 +0000 | [diff] [blame] | 280 | // ARM branch / cmov condition code operand. | 
| Evan Cheng | dcd6cdf | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 281 | def ccop : Operand<i32> { | 
| Evan Cheng | 9c031c0 | 2007-05-08 21:08:43 +0000 | [diff] [blame] | 282 | let PrintMethod = "printPredicateOperand"; | 
|  | 283 | } | 
|  | 284 |  | 
|  | 285 | // ARM Predicate operand. Default to 14 = always (AL). | 
|  | 286 | def pred : PredicateOperand<i32, (ops i32imm), (ops (i32 14))> { | 
|  | 287 | let PrintMethod = "printPredicateOperand"; | 
|  | 288 | } | 
|  | 289 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 290 | //===----------------------------------------------------------------------===// | 
|  | 291 | // ARM Instruction flags.  These need to match ARMInstrInfo.h. | 
|  | 292 | // | 
|  | 293 |  | 
|  | 294 | // Addressing mode. | 
|  | 295 | class AddrMode<bits<4> val> { | 
|  | 296 | bits<4> Value = val; | 
|  | 297 | } | 
|  | 298 | def AddrModeNone : AddrMode<0>; | 
|  | 299 | def AddrMode1    : AddrMode<1>; | 
|  | 300 | def AddrMode2    : AddrMode<2>; | 
|  | 301 | def AddrMode3    : AddrMode<3>; | 
|  | 302 | def AddrMode4    : AddrMode<4>; | 
|  | 303 | def AddrMode5    : AddrMode<5>; | 
|  | 304 | def AddrModeT1   : AddrMode<6>; | 
|  | 305 | def AddrModeT2   : AddrMode<7>; | 
|  | 306 | def AddrModeT4   : AddrMode<8>; | 
|  | 307 | def AddrModeTs   : AddrMode<9>; | 
|  | 308 |  | 
|  | 309 | // Instruction size. | 
|  | 310 | class SizeFlagVal<bits<3> val> { | 
|  | 311 | bits<3> Value = val; | 
|  | 312 | } | 
|  | 313 | def SizeInvalid  : SizeFlagVal<0>;  // Unset. | 
|  | 314 | def SizeSpecial  : SizeFlagVal<1>;  // Pseudo or special. | 
|  | 315 | def Size8Bytes   : SizeFlagVal<2>; | 
|  | 316 | def Size4Bytes   : SizeFlagVal<3>; | 
|  | 317 | def Size2Bytes   : SizeFlagVal<4>; | 
|  | 318 |  | 
|  | 319 | // Load / store index mode. | 
|  | 320 | class IndexMode<bits<2> val> { | 
|  | 321 | bits<2> Value = val; | 
|  | 322 | } | 
|  | 323 | def IndexModeNone : IndexMode<0>; | 
|  | 324 | def IndexModePre  : IndexMode<1>; | 
|  | 325 | def IndexModePost : IndexMode<2>; | 
|  | 326 |  | 
|  | 327 | //===----------------------------------------------------------------------===// | 
|  | 328 | // ARM Instruction templates. | 
|  | 329 | // | 
|  | 330 |  | 
|  | 331 | // ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode. | 
|  | 332 | class ARMPat<dag pattern, dag result> : Pat<pattern, result> { | 
|  | 333 | list<Predicate> Predicates = [IsARM]; | 
|  | 334 | } | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 335 | class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> { | 
|  | 336 | list<Predicate> Predicates = [IsARM, HasV5TE]; | 
|  | 337 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 338 | class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> { | 
|  | 339 | list<Predicate> Predicates = [IsARM, HasV6]; | 
|  | 340 | } | 
|  | 341 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 342 | class InstARM<bits<4> opcod, AddrMode am, SizeFlagVal sz, IndexMode im, | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 343 | string cstr> | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 344 | : Instruction { | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 345 | let Namespace = "ARM"; | 
|  | 346 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 347 | bits<4> Opcode = opcod; | 
|  | 348 | AddrMode AM = am; | 
|  | 349 | bits<4> AddrModeBits = AM.Value; | 
|  | 350 |  | 
|  | 351 | SizeFlagVal SZ = sz; | 
|  | 352 | bits<3> SizeFlag = SZ.Value; | 
|  | 353 |  | 
|  | 354 | IndexMode IM = im; | 
|  | 355 | bits<2> IndexModeBits = IM.Value; | 
|  | 356 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 357 | let Constraints = cstr; | 
|  | 358 | } | 
|  | 359 |  | 
|  | 360 | class PseudoInst<dag ops, string asm, list<dag> pattern> | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 361 | : InstARM<0, AddrModeNone, SizeSpecial, IndexModeNone, ""> { | 
|  | 362 | let OperandList = ops; | 
|  | 363 | let AsmString   = asm; | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 364 | let Pattern = pattern; | 
|  | 365 | } | 
|  | 366 |  | 
| Evan Cheng | dcd6cdf | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 367 | // Almost all ARM instructions are predicable. | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 368 | class I<dag oprnds, AddrMode am, SizeFlagVal sz, IndexMode im, | 
|  | 369 | string opc, string asm, string cstr, list<dag> pattern> | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 370 | // FIXME: Set all opcodes to 0 for now. | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 371 | : InstARM<0, am, sz, im, cstr> { | 
|  | 372 | let OperandList = !con(oprnds, (ops pred:$p)); | 
|  | 373 | let AsmString   = !strconcat(opc, !strconcat("$p", asm)); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 374 | let Pattern = pattern; | 
|  | 375 | list<Predicate> Predicates = [IsARM]; | 
|  | 376 | } | 
| Rafael Espindola | 203922d | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 377 |  | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 378 | class AI<dag ops, string opc, string asm, list<dag> pattern> | 
|  | 379 | : I<ops, AddrModeNone, Size4Bytes, IndexModeNone, opc, asm, "", pattern>; | 
|  | 380 | class AI1<dag ops, string opc, string asm, list<dag> pattern> | 
|  | 381 | : I<ops, AddrMode1, Size4Bytes, IndexModeNone, opc, asm, "", pattern>; | 
|  | 382 | class AI2<dag ops, string opc, string asm, list<dag> pattern> | 
|  | 383 | : I<ops, AddrMode2, Size4Bytes, IndexModeNone, opc, asm, "", pattern>; | 
|  | 384 | class AI3<dag ops, string opc, string asm, list<dag> pattern> | 
|  | 385 | : I<ops, AddrMode3, Size4Bytes, IndexModeNone, opc, asm, "", pattern>; | 
|  | 386 | class AI4<dag ops, string opc, string asm, list<dag> pattern> | 
|  | 387 | : I<ops, AddrMode4, Size4Bytes, IndexModeNone, opc, asm, "", pattern>; | 
|  | 388 | class AI1x2<dag ops, string opc, string asm, list<dag> pattern> | 
|  | 389 | : I<ops, AddrMode1, Size8Bytes, IndexModeNone, opc, asm, "", pattern>; | 
| Rafael Espindola | f63752f | 2006-10-16 18:32:36 +0000 | [diff] [blame] | 390 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 391 | // Pre-indexed ops | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 392 | class AI2pr<dag ops, string opc, string asm, string cstr, list<dag> pattern> | 
|  | 393 | : I<ops, AddrMode2, Size4Bytes, IndexModePre, opc, asm, cstr, pattern>; | 
|  | 394 | class AI3pr<dag ops, string opc, string asm, string cstr, list<dag> pattern> | 
|  | 395 | : I<ops, AddrMode3, Size4Bytes, IndexModePre, opc, asm, cstr, pattern>; | 
| Rafael Espindola | e341d60 | 2006-10-16 18:39:22 +0000 | [diff] [blame] | 396 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 397 | // Post-indexed ops | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 398 | class AI2po<dag ops, string opc, string asm, string cstr, list<dag> pattern> | 
|  | 399 | : I<ops, AddrMode2, Size4Bytes, IndexModePost, opc, asm, cstr, pattern>; | 
|  | 400 | class AI3po<dag ops, string opc, string asm, string cstr, list<dag> pattern> | 
|  | 401 | : I<ops, AddrMode3, Size4Bytes, IndexModePost, opc, asm, cstr, pattern>; | 
| Rafael Espindola | 3968263 | 2006-10-17 20:45:22 +0000 | [diff] [blame] | 402 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 403 | // BR_JT instructions | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 404 | class JTI<dag ops, string opc, string asm, list<dag> pattern> | 
|  | 405 | : I<ops, AddrModeNone, SizeSpecial, IndexModeNone, opc, asm, "", pattern>; | 
|  | 406 | class JTI1<dag ops, string opc, string asm, list<dag> pattern> | 
|  | 407 | : I<ops, AddrMode1, SizeSpecial, IndexModeNone, opc, asm, "", pattern>; | 
|  | 408 | class JTI2<dag ops, string opc, string asm, list<dag> pattern> | 
|  | 409 | : I<ops, AddrMode2, SizeSpecial, IndexModeNone, opc, asm, "", pattern>; | 
| Rafael Espindola | 3968263 | 2006-10-17 20:45:22 +0000 | [diff] [blame] | 410 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 411 |  | 
|  | 412 | class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>; | 
|  | 413 | class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>; | 
|  | 414 |  | 
|  | 415 |  | 
|  | 416 | /// AI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a | 
|  | 417 | /// binop that produces a value. | 
|  | 418 | multiclass AI1_bin_irs<string opc, PatFrag opnode> { | 
|  | 419 | def ri : AI1<(ops GPR:$dst, GPR:$a, so_imm:$b), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 420 | opc, " $dst, $a, $b", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 421 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>; | 
|  | 422 | def rr : AI1<(ops GPR:$dst, GPR:$a, GPR:$b), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 423 | opc, " $dst, $a, $b", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 424 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>; | 
|  | 425 | def rs : AI1<(ops GPR:$dst, GPR:$a, so_reg:$b), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 426 | opc, " $dst, $a, $b", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 427 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>; | 
|  | 428 | } | 
|  | 429 |  | 
|  | 430 | /// AI1_bin0_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns. | 
|  | 431 | /// Similar to AI1_bin_irs except the instruction does not produce a result. | 
|  | 432 | multiclass AI1_bin0_irs<string opc, PatFrag opnode> { | 
|  | 433 | def ri : AI1<(ops GPR:$a, so_imm:$b), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 434 | opc, " $a, $b", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 435 | [(opnode GPR:$a, so_imm:$b)]>; | 
|  | 436 | def rr : AI1<(ops GPR:$a, GPR:$b), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 437 | opc, " $a, $b", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 438 | [(opnode GPR:$a, GPR:$b)]>; | 
|  | 439 | def rs : AI1<(ops GPR:$a, so_reg:$b), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 440 | opc, " $a, $b", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 441 | [(opnode GPR:$a, so_reg:$b)]>; | 
|  | 442 | } | 
|  | 443 |  | 
|  | 444 | /// AI1_bin_is - Defines a set of (op r, {so_imm|so_reg}) patterns for a binop. | 
|  | 445 | multiclass AI1_bin_is<string opc, PatFrag opnode> { | 
|  | 446 | def ri : AI1<(ops GPR:$dst, GPR:$a, so_imm:$b), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 447 | opc, " $dst, $a, $b", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 448 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>; | 
|  | 449 | def rs : AI1<(ops GPR:$dst, GPR:$a, so_reg:$b), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 450 | opc, " $dst, $a, $b", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 451 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>; | 
|  | 452 | } | 
|  | 453 |  | 
|  | 454 | /// AI1_unary_irs - Defines a set of (op {so_imm|r|so_reg}) patterns for unary | 
|  | 455 | /// ops. | 
|  | 456 | multiclass AI1_unary_irs<string opc, PatFrag opnode> { | 
|  | 457 | def i : AI1<(ops GPR:$dst, so_imm:$a), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 458 | opc, " $dst, $a", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 459 | [(set GPR:$dst, (opnode so_imm:$a))]>; | 
|  | 460 | def r : AI1<(ops GPR:$dst, GPR:$a), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 461 | opc, " $dst, $a", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 462 | [(set GPR:$dst, (opnode GPR:$a))]>; | 
|  | 463 | def s : AI1<(ops GPR:$dst, so_reg:$a), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 464 | opc, " $dst, $a", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 465 | [(set GPR:$dst, (opnode so_reg:$a))]>; | 
|  | 466 | } | 
|  | 467 |  | 
|  | 468 | /// AI_unary_rrot - A unary operation with two forms: one whose operand is a | 
|  | 469 | /// register and one whose operand is a register rotated by 8/16/24. | 
|  | 470 | multiclass AI_unary_rrot<string opc, PatFrag opnode> { | 
|  | 471 | def r     : AI<(ops GPR:$dst, GPR:$Src), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 472 | opc, " $dst, $Src", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 473 | [(set GPR:$dst, (opnode GPR:$Src))]>, Requires<[IsARM, HasV6]>; | 
|  | 474 | def r_rot : AI<(ops GPR:$dst, GPR:$Src, i32imm:$rot), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 475 | opc, " $dst, $Src, ror $rot", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 476 | [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>, | 
|  | 477 | Requires<[IsARM, HasV6]>; | 
|  | 478 | } | 
|  | 479 |  | 
|  | 480 | /// AI_bin_rrot - A binary operation with two forms: one whose operand is a | 
|  | 481 | /// register and one whose operand is a register rotated by 8/16/24. | 
|  | 482 | multiclass AI_bin_rrot<string opc, PatFrag opnode> { | 
|  | 483 | def rr     : AI<(ops GPR:$dst, GPR:$LHS, GPR:$RHS), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 484 | opc, " $dst, $LHS, $RHS", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 485 | [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>, | 
|  | 486 | Requires<[IsARM, HasV6]>; | 
|  | 487 | def rr_rot : AI<(ops GPR:$dst, GPR:$LHS, GPR:$RHS, i32imm:$rot), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 488 | opc, " $dst, $LHS, $RHS, ror $rot", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 489 | [(set GPR:$dst, (opnode GPR:$LHS, | 
|  | 490 | (rotr GPR:$RHS, rot_imm:$rot)))]>, | 
|  | 491 | Requires<[IsARM, HasV6]>; | 
|  | 492 | } | 
|  | 493 |  | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 494 | // Special cases. | 
|  | 495 | class XI<dag oprnds, AddrMode am, SizeFlagVal sz, IndexMode im, | 
|  | 496 | string asm, string cstr, list<dag> pattern> | 
|  | 497 | // FIXME: Set all opcodes to 0 for now. | 
|  | 498 | : InstARM<0, am, sz, im, cstr> { | 
|  | 499 | let OperandList = oprnds; | 
|  | 500 | let AsmString   = asm; | 
|  | 501 | let Pattern = pattern; | 
|  | 502 | list<Predicate> Predicates = [IsARM]; | 
|  | 503 | } | 
|  | 504 |  | 
|  | 505 | class AXI<dag ops, string asm, list<dag> pattern> | 
|  | 506 | : XI<ops, AddrModeNone, Size4Bytes, IndexModeNone, asm, "", pattern>; | 
|  | 507 | class AXI1<dag ops, string asm, list<dag> pattern> | 
|  | 508 | : XI<ops, AddrMode1, Size4Bytes, IndexModeNone, asm, "", pattern>; | 
|  | 509 | class AXI2<dag ops, string asm, list<dag> pattern> | 
|  | 510 | : XI<ops, AddrMode2, Size4Bytes, IndexModeNone, asm, "", pattern>; | 
|  | 511 | class AXI4<dag ops, string asm, list<dag> pattern> | 
|  | 512 | : XI<ops, AddrMode4, Size4Bytes, IndexModeNone, asm, "", pattern>; | 
|  | 513 |  | 
|  | 514 | class AXIx2<dag ops, string asm, list<dag> pattern> | 
|  | 515 | : XI<ops, AddrModeNone, Size8Bytes, IndexModeNone, asm, "", pattern>; | 
|  | 516 |  | 
| Rafael Espindola | b23dc14 | 2006-10-16 18:18:14 +0000 | [diff] [blame] | 517 |  | 
| Rafael Espindola | 203922d | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 518 | //===----------------------------------------------------------------------===// | 
|  | 519 | // Instructions | 
|  | 520 | //===----------------------------------------------------------------------===// | 
|  | 521 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 522 | //===----------------------------------------------------------------------===// | 
|  | 523 | //  Miscellaneous Instructions. | 
|  | 524 | // | 
|  | 525 | def IMPLICIT_DEF_GPR : | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 526 | PseudoInst<(ops GPR:$rD, pred:$p), | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 527 | "@ IMPLICIT_DEF_GPR $rD", | 
|  | 528 | [(set GPR:$rD, (undef))]>; | 
| Rafael Espindola | e08b985 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 529 |  | 
| Rafael Espindola | fe03fe9 | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 530 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 531 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in | 
|  | 532 | /// the function.  The first operand is the ID# for this instruction, the second | 
|  | 533 | /// is the index into the MachineConstantPool that this is, the third is the | 
|  | 534 | /// size in bytes of this constant pool entry. | 
|  | 535 | def CONSTPOOL_ENTRY : | 
|  | 536 | PseudoInst<(ops cpinst_operand:$instid, cpinst_operand:$cpidx, i32imm:$size), | 
|  | 537 | "${instid:label} ${cpidx:cpentry}", []>; | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 538 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 539 | def ADJCALLSTACKUP : | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 540 | PseudoInst<(ops i32imm:$amt, pred:$p), | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 541 | "@ ADJCALLSTACKUP $amt", | 
|  | 542 | [(ARMcallseq_end imm:$amt)]>, Imp<[SP],[SP]>; | 
| Rafael Espindola | 29e4875 | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 543 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 544 | def ADJCALLSTACKDOWN : | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 545 | PseudoInst<(ops i32imm:$amt, pred:$p), | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 546 | "@ ADJCALLSTACKDOWN $amt", | 
|  | 547 | [(ARMcallseq_start imm:$amt)]>, Imp<[SP],[SP]>; | 
| Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 548 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 549 | def DWARF_LOC : | 
|  | 550 | PseudoInst<(ops i32imm:$line, i32imm:$col, i32imm:$file), | 
|  | 551 | ".loc $file, $line, $col", | 
|  | 552 | [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>; | 
| Rafael Espindola | d15c892 | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 553 |  | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 554 | def PICADD : AXI1<(ops GPR:$dst, GPR:$a, pclabel:$cp, pred:$p), | 
|  | 555 | "$cp:\n\tadd$p $dst, pc, $a", | 
|  | 556 | [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>; | 
| Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 557 |  | 
|  | 558 | let isLoad = 1, AddedComplexity = 10 in { | 
|  | 559 | def PICLD   : AXI2<(ops GPR:$dst, addrmodepc:$addr, pred:$p), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 560 | "${addr:label}:\n\tldr$p $dst, $addr", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 561 | [(set GPR:$dst, (load addrmodepc:$addr))]>; | 
| Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 562 |  | 
| Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 563 | def PICLDZH : AXI2<(ops GPR:$dst, addrmodepc:$addr, pred:$p), | 
|  | 564 | "${addr:label}:\n\tldr${p}h $dst, $addr", | 
|  | 565 | [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>; | 
|  | 566 |  | 
|  | 567 | def PICLDZB : AXI2<(ops GPR:$dst, addrmodepc:$addr, pred:$p), | 
|  | 568 | "${addr:label}:\n\tldr${p}b $dst, $addr", | 
|  | 569 | [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>; | 
|  | 570 |  | 
|  | 571 | def PICLDH  : AXI2<(ops GPR:$dst, addrmodepc:$addr, pred:$p), | 
|  | 572 | "${addr:label}:\n\tldr${p}h $dst, $addr", | 
|  | 573 | [(set GPR:$dst, (extloadi16 addrmodepc:$addr))]>; | 
|  | 574 |  | 
|  | 575 | def PICLDB  : AXI2<(ops GPR:$dst, addrmodepc:$addr, pred:$p), | 
|  | 576 | "${addr:label}:\n\tldr${p}b $dst, $addr", | 
|  | 577 | [(set GPR:$dst, (extloadi8 addrmodepc:$addr))]>; | 
|  | 578 |  | 
|  | 579 | def PICLDSH : AXI2<(ops GPR:$dst, addrmodepc:$addr, pred:$p), | 
|  | 580 | "${addr:label}:\n\tldr${p}sh $dst, $addr", | 
|  | 581 | [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>; | 
|  | 582 |  | 
|  | 583 | def PICLDSB : AXI2<(ops GPR:$dst, addrmodepc:$addr, pred:$p), | 
|  | 584 | "${addr:label}:\n\tldr${p}sb $dst, $addr", | 
|  | 585 | [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>; | 
|  | 586 | } | 
|  | 587 | let isStore = 1, AddedComplexity = 10 in { | 
|  | 588 | def PICSTR  : AXI2<(ops GPR:$src, addrmodepc:$addr, pred:$p), | 
|  | 589 | "${addr:label}:\n\tstr$p $src, $addr", | 
|  | 590 | [(store GPR:$src, addrmodepc:$addr)]>; | 
|  | 591 |  | 
|  | 592 | def PICSTRH : AXI2<(ops GPR:$src, addrmodepc:$addr, pred:$p), | 
|  | 593 | "${addr:label}:\n\tstr${p}h $src, $addr", | 
|  | 594 | [(truncstorei16 GPR:$src, addrmodepc:$addr)]>; | 
|  | 595 |  | 
|  | 596 | def PICSTRB : AXI2<(ops GPR:$src, addrmodepc:$addr, pred:$p), | 
|  | 597 | "${addr:label}:\n\tstr${p}b $src, $addr", | 
|  | 598 | [(truncstorei8 GPR:$src, addrmodepc:$addr)]>; | 
|  | 599 | } | 
|  | 600 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 601 | //===----------------------------------------------------------------------===// | 
|  | 602 | //  Control Flow Instructions. | 
|  | 603 | // | 
| Rafael Espindola | d55c0a4 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 604 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 605 | let isReturn = 1, isTerminator = 1 in | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 606 | def BX_RET : AI<(ops), "bx", " lr", [(ARMretflag)]>; | 
| Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 607 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 608 | // FIXME: remove when we have a way to marking a MI with these properties. | 
|  | 609 | let isLoad = 1, isReturn = 1, isTerminator = 1 in | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 610 | def LDM_RET : AXI4<(ops addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops), | 
|  | 611 | "ldm${p}${addr:submode} $addr, $dst1", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 612 | []>; | 
| Rafael Espindola | e04df41 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 613 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 614 | let isCall = 1, noResults = 1, | 
|  | 615 | Defs = [R0, R1, R2, R3, R12, LR, | 
|  | 616 | D0, D1, D2, D3, D4, D5, D6, D7] in { | 
| Evan Cheng | 4ae1840 | 2007-05-18 01:53:54 +0000 | [diff] [blame] | 617 | def BL  : AXI<(ops i32imm:$func, variable_ops), | 
|  | 618 | "bl ${func:call}", | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 619 | [(ARMcall tglobaladdr:$func)]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 620 | // ARMv5T and above | 
| Evan Cheng | 4ae1840 | 2007-05-18 01:53:54 +0000 | [diff] [blame] | 621 | def BLX : AXI<(ops GPR:$dst, variable_ops), | 
|  | 622 | "blx $dst", | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 623 | [(ARMcall GPR:$dst)]>, Requires<[IsARM, HasV5T]>; | 
| Lauro Ramos Venancio | a88c4a7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 624 | let Uses = [LR] in { | 
|  | 625 | // ARMv4T | 
| Evan Cheng | 4ae1840 | 2007-05-18 01:53:54 +0000 | [diff] [blame] | 626 | def BX : AXIx2<(ops GPR:$dst, variable_ops), | 
|  | 627 | "mov lr, pc\n\tbx $dst", | 
| Lauro Ramos Venancio | 143b0df | 2007-03-27 16:19:21 +0000 | [diff] [blame] | 628 | [(ARMcall_nolink GPR:$dst)]>; | 
| Lauro Ramos Venancio | a88c4a7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 629 | } | 
| Rafael Espindola | bf3a17c | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 630 | } | 
| Rafael Espindola | b15597b | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 631 |  | 
| Evan Cheng | 01a4227 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 632 | let isBranch = 1, isTerminator = 1, noResults = 1 in { | 
| Evan Cheng | dcd6cdf | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 633 | // B is "predicable" since it can be xformed into a Bcc. | 
| Evan Cheng | 01a4227 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 634 | let isBarrier = 1 in { | 
| Evan Cheng | dcd6cdf | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 635 | let isPredicable = 1 in | 
|  | 636 | def B : AXI<(ops brtarget:$dst), "b $dst", | 
|  | 637 | [(br bb:$dst)]>; | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 638 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 639 | def BR_JTr : JTI<(ops GPR:$dst, jtblock_operand:$jt, i32imm:$id), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 640 | "mov", " pc, $dst \n$jt", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 641 | [(ARMbrjt GPR:$dst, tjumptable:$jt, imm:$id)]>; | 
|  | 642 | def BR_JTm : JTI2<(ops addrmode2:$dst, jtblock_operand:$jt, i32imm:$id), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 643 | "ldr", " pc, $dst \n$jt", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 644 | [(ARMbrjt (i32 (load addrmode2:$dst)), tjumptable:$jt, | 
|  | 645 | imm:$id)]>; | 
|  | 646 | def BR_JTadd : JTI1<(ops GPR:$dst, GPR:$idx, jtblock_operand:$jt, i32imm:$id), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 647 | "add", " pc, $dst, $idx \n$jt", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 648 | [(ARMbrjt (add GPR:$dst, GPR:$idx), tjumptable:$jt, | 
|  | 649 | imm:$id)]>; | 
| Evan Cheng | 01a4227 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 650 | } | 
|  | 651 |  | 
|  | 652 | def Bcc : AXI<(ops brtarget:$dst, ccop:$cc), "b$cc $dst", | 
|  | 653 | [(ARMbrcond bb:$dst, imm:$cc)]>; | 
| Rafael Espindola | 8b7bd82 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 654 | } | 
| Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 655 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 656 | //===----------------------------------------------------------------------===// | 
|  | 657 | //  Load / store Instructions. | 
|  | 658 | // | 
| Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 659 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 660 | // Load | 
|  | 661 | let isLoad = 1 in { | 
|  | 662 | def LDR  : AI2<(ops GPR:$dst, addrmode2:$addr), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 663 | "ldr", " $dst, $addr", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 664 | [(set GPR:$dst, (load addrmode2:$addr))]>; | 
| Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 665 |  | 
| Evan Cheng | ee2763f | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 666 | // Special LDR for loads from non-pc-relative constpools. | 
|  | 667 | let isReMaterializable = 1 in | 
|  | 668 | def LDRcp : AI2<(ops GPR:$dst, addrmode2:$addr), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 669 | "ldr", " $dst, $addr", []>; | 
| Evan Cheng | ee2763f | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 670 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 671 | // Loads with zero extension | 
|  | 672 | def LDRH  : AI3<(ops GPR:$dst, addrmode3:$addr), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 673 | "ldrh", " $dst, $addr", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 674 | [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>; | 
| Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 675 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 676 | def LDRB  : AI2<(ops GPR:$dst, addrmode2:$addr), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 677 | "ldrb", " $dst, $addr", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 678 | [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>; | 
| Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 679 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 680 | // Loads with sign extension | 
|  | 681 | def LDRSH : AI3<(ops GPR:$dst, addrmode3:$addr), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 682 | "ldrsh", " $dst, $addr", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 683 | [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>; | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 684 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 685 | def LDRSB : AI3<(ops GPR:$dst, addrmode3:$addr), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 686 | "ldrsb", " $dst, $addr", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 687 | [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>; | 
| Rafael Espindola | b43efe8 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 688 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 689 | // Load doubleword | 
|  | 690 | def LDRD  : AI3<(ops GPR:$dst, addrmode3:$addr), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 691 | "ldrd", " $dst, $addr", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 692 | []>, Requires<[IsARM, HasV5T]>; | 
| Rafael Espindola | b43efe8 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 693 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 694 | // Indexed loads | 
|  | 695 | def LDR_PRE  : AI2pr<(ops GPR:$dst, GPR:$base_wb, addrmode2:$addr), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 696 | "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>; | 
| Rafael Espindola | b15597b | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 697 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 698 | def LDR_POST : AI2po<(ops GPR:$dst, GPR:$base_wb, GPR:$base, am2offset:$offset), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 699 | "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>; | 
| Rafael Espindola | 1bbe581 | 2006-12-12 00:37:38 +0000 | [diff] [blame] | 700 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 701 | def LDRH_PRE  : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 702 | "ldrh", " $dst, $addr!", "$addr.base = $base_wb", []>; | 
| Rafael Espindola | 4443c7d | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 703 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 704 | def LDRH_POST : AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 705 | "ldrh", " $dst, [$base], $offset", "$base = $base_wb", []>; | 
| Lauro Ramos Venancio | 7251e57 | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 706 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 707 | def LDRB_PRE  : AI2pr<(ops GPR:$dst, GPR:$base_wb, addrmode2:$addr), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 708 | "ldrb", " $dst, $addr!", "$addr.base = $base_wb", []>; | 
| Lauro Ramos Venancio | 7251e57 | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 709 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 710 | def LDRB_POST : AI2po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am2offset:$offset), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 711 | "ldrb", " $dst, [$base], $offset", "$base = $base_wb", []>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 712 |  | 
|  | 713 | def LDRSH_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 714 | "ldrsh", " $dst, $addr!", "$addr.base = $base_wb", []>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 715 |  | 
|  | 716 | def LDRSH_POST: AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 717 | "ldrsh", " $dst, [$base], $offset", "$base = $base_wb", []>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 718 |  | 
|  | 719 | def LDRSB_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 720 | "ldrsb", " $dst, $addr!", "$addr.base = $base_wb", []>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 721 |  | 
|  | 722 | def LDRSB_POST: AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 723 | "ldrsb", " $dst, [$base], $offset", "$base = $base_wb", []>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 724 | } // isLoad | 
|  | 725 |  | 
|  | 726 | // Store | 
|  | 727 | let isStore = 1 in { | 
|  | 728 | def STR  : AI2<(ops GPR:$src, addrmode2:$addr), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 729 | "str", " $src, $addr", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 730 | [(store GPR:$src, addrmode2:$addr)]>; | 
|  | 731 |  | 
|  | 732 | // Stores with truncate | 
|  | 733 | def STRH : AI3<(ops GPR:$src, addrmode3:$addr), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 734 | "strh", " $src, $addr", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 735 | [(truncstorei16 GPR:$src, addrmode3:$addr)]>; | 
|  | 736 |  | 
|  | 737 | def STRB : AI2<(ops GPR:$src, addrmode2:$addr), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 738 | "strb", " $src, $addr", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 739 | [(truncstorei8 GPR:$src, addrmode2:$addr)]>; | 
|  | 740 |  | 
|  | 741 | // Store doubleword | 
|  | 742 | def STRD : AI3<(ops GPR:$src, addrmode3:$addr), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 743 | "strd", " $src, $addr", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 744 | []>, Requires<[IsARM, HasV5T]>; | 
|  | 745 |  | 
|  | 746 | // Indexed stores | 
|  | 747 | def STR_PRE  : AI2pr<(ops GPR:$base_wb, GPR:$src, GPR:$base, am2offset:$offset), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 748 | "str", " $src, [$base, $offset]!", "$base = $base_wb", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 749 | [(set GPR:$base_wb, | 
|  | 750 | (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>; | 
|  | 751 |  | 
|  | 752 | def STR_POST : AI2po<(ops  GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 753 | "str", " $src, [$base], $offset", "$base = $base_wb", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 754 | [(set GPR:$base_wb, | 
|  | 755 | (post_store GPR:$src, GPR:$base, am2offset:$offset))]>; | 
|  | 756 |  | 
|  | 757 | def STRH_PRE : AI3pr<(ops  GPR:$base_wb, GPR:$src, GPR:$base,am3offset:$offset), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 758 | "strh", " $src, [$base, $offset]!", "$base = $base_wb", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 759 | [(set GPR:$base_wb, | 
|  | 760 | (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>; | 
|  | 761 |  | 
|  | 762 | def STRH_POST: AI3po<(ops  GPR:$base_wb, GPR:$src, GPR:$base,am3offset:$offset), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 763 | "strh", " $src, [$base], $offset", "$base = $base_wb", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 764 | [(set GPR:$base_wb, (post_truncsti16 GPR:$src, | 
|  | 765 | GPR:$base, am3offset:$offset))]>; | 
|  | 766 |  | 
|  | 767 | def STRB_PRE : AI2pr<(ops  GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 768 | "strb", " $src, [$base, $offset]!", "$base = $base_wb", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 769 | [(set GPR:$base_wb, (pre_truncsti8 GPR:$src, | 
|  | 770 | GPR:$base, am2offset:$offset))]>; | 
|  | 771 |  | 
|  | 772 | def STRB_POST: AI2po<(ops  GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 773 | "strb", " $src, [$base], $offset", "$base = $base_wb", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 774 | [(set GPR:$base_wb, (post_truncsti8 GPR:$src, | 
|  | 775 | GPR:$base, am2offset:$offset))]>; | 
|  | 776 | } // isStore | 
|  | 777 |  | 
|  | 778 | //===----------------------------------------------------------------------===// | 
|  | 779 | //  Load / store multiple Instructions. | 
|  | 780 | // | 
|  | 781 |  | 
|  | 782 | let isLoad = 1 in | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 783 | def LDM : AXI4<(ops addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops), | 
|  | 784 | "ldm${p}${addr:submode} $addr, $dst1", | 
|  | 785 | []>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 786 |  | 
|  | 787 | let isStore = 1 in | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 788 | def STM : AXI4<(ops addrmode4:$addr, pred:$p, reglist:$src1, variable_ops), | 
|  | 789 | "stm${p}${addr:submode} $addr, $src1", | 
|  | 790 | []>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 791 |  | 
|  | 792 | //===----------------------------------------------------------------------===// | 
|  | 793 | //  Move Instructions. | 
|  | 794 | // | 
|  | 795 |  | 
| Evan Cheng | 9bb01c9 | 2007-03-19 07:48:02 +0000 | [diff] [blame] | 796 | def MOVr : AI1<(ops GPR:$dst, GPR:$src), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 797 | "mov", " $dst, $src", []>; | 
| Evan Cheng | 9bb01c9 | 2007-03-19 07:48:02 +0000 | [diff] [blame] | 798 | def MOVs : AI1<(ops GPR:$dst, so_reg:$src), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 799 | "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>; | 
| Evan Cheng | 5be3e09 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 800 |  | 
|  | 801 | let isReMaterializable = 1 in | 
| Evan Cheng | 9bb01c9 | 2007-03-19 07:48:02 +0000 | [diff] [blame] | 802 | def MOVi : AI1<(ops GPR:$dst, so_imm:$src), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 803 | "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 804 |  | 
|  | 805 | // These aren't really mov instructions, but we have to define them this way | 
|  | 806 | // due to flag operands. | 
|  | 807 |  | 
|  | 808 | def MOVsrl_flag : AI1<(ops GPR:$dst, GPR:$src), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 809 | "movs", " $dst, $src, lsr #1", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 810 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>; | 
|  | 811 | def MOVsra_flag : AI1<(ops GPR:$dst, GPR:$src), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 812 | "movs", " $dst, $src, asr #1", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 813 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>; | 
| Evan Cheng | 9bb01c9 | 2007-03-19 07:48:02 +0000 | [diff] [blame] | 814 | def MOVrx       : AI1<(ops GPR:$dst, GPR:$src), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 815 | "mov", " $dst, $src, rrx", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 816 | [(set GPR:$dst, (ARMrrx GPR:$src))]>; | 
|  | 817 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 818 | //===----------------------------------------------------------------------===// | 
|  | 819 | //  Extend Instructions. | 
|  | 820 | // | 
|  | 821 |  | 
|  | 822 | // Sign extenders | 
|  | 823 |  | 
|  | 824 | defm SXTB  : AI_unary_rrot<"sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; | 
|  | 825 | defm SXTH  : AI_unary_rrot<"sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; | 
|  | 826 |  | 
|  | 827 | defm SXTAB : AI_bin_rrot<"sxtab", | 
|  | 828 | BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; | 
|  | 829 | defm SXTAH : AI_bin_rrot<"sxtah", | 
|  | 830 | BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; | 
|  | 831 |  | 
|  | 832 | // TODO: SXT(A){B|H}16 | 
|  | 833 |  | 
|  | 834 | // Zero extenders | 
|  | 835 |  | 
|  | 836 | let AddedComplexity = 16 in { | 
|  | 837 | defm UXTB   : AI_unary_rrot<"uxtb"  , UnOpFrag<(and node:$Src, 0x000000FF)>>; | 
|  | 838 | defm UXTH   : AI_unary_rrot<"uxth"  , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; | 
|  | 839 | defm UXTB16 : AI_unary_rrot<"uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; | 
|  | 840 |  | 
|  | 841 | def : ARMV6Pat<(and (shl GPR:$Src, 8), 0xFF00FF), | 
|  | 842 | (UXTB16r_rot GPR:$Src, 24)>; | 
|  | 843 | def : ARMV6Pat<(and (srl GPR:$Src, 8), 0xFF00FF), | 
|  | 844 | (UXTB16r_rot GPR:$Src, 8)>; | 
|  | 845 |  | 
|  | 846 | defm UXTAB : AI_bin_rrot<"uxtab", | 
|  | 847 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; | 
|  | 848 | defm UXTAH : AI_bin_rrot<"uxtah", | 
|  | 849 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; | 
| Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 850 | } | 
|  | 851 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 852 | // This isn't safe in general, the add is two 16-bit units, not a 32-bit add. | 
|  | 853 | //defm UXTAB16 : xxx<"uxtab16", 0xff00ff>; | 
| Rafael Espindola | c7829d6 | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 854 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 855 | // TODO: UXT(A){B|H}16 | 
|  | 856 |  | 
|  | 857 | //===----------------------------------------------------------------------===// | 
|  | 858 | //  Arithmetic Instructions. | 
|  | 859 | // | 
|  | 860 |  | 
|  | 861 | defm ADD  : AI1_bin_irs<"add" , BinOpFrag<(add  node:$LHS, node:$RHS)>>; | 
|  | 862 | defm ADDS : AI1_bin_irs<"adds", BinOpFrag<(addc node:$LHS, node:$RHS)>>; | 
|  | 863 | defm ADC  : AI1_bin_irs<"adc" , BinOpFrag<(adde node:$LHS, node:$RHS)>>; | 
|  | 864 | defm SUB  : AI1_bin_irs<"sub" , BinOpFrag<(sub  node:$LHS, node:$RHS)>>; | 
|  | 865 | defm SUBS : AI1_bin_irs<"subs", BinOpFrag<(subc node:$LHS, node:$RHS)>>; | 
|  | 866 | defm SBC  : AI1_bin_irs<"sbc" , BinOpFrag<(sube node:$LHS, node:$RHS)>>; | 
|  | 867 |  | 
|  | 868 | // These don't define reg/reg forms, because they are handled above. | 
|  | 869 | defm RSB  : AI1_bin_is <"rsb" , BinOpFrag<(sub  node:$RHS, node:$LHS)>>; | 
|  | 870 | defm RSBS : AI1_bin_is <"rsbs", BinOpFrag<(subc node:$RHS, node:$LHS)>>; | 
|  | 871 | defm RSC  : AI1_bin_is <"rsc" , BinOpFrag<(sube node:$RHS, node:$LHS)>>; | 
|  | 872 |  | 
|  | 873 | // (sub X, imm) gets canonicalized to (add X, -imm).  Match this form. | 
|  | 874 | def : ARMPat<(add    GPR:$src, so_imm_neg:$imm), | 
|  | 875 | (SUBri  GPR:$src, so_imm_neg:$imm)>; | 
|  | 876 |  | 
|  | 877 | //def : ARMPat<(addc   GPR:$src, so_imm_neg:$imm), | 
|  | 878 | //             (SUBSri GPR:$src, so_imm_neg:$imm)>; | 
|  | 879 | //def : ARMPat<(adde   GPR:$src, so_imm_neg:$imm), | 
|  | 880 | //             (SBCri  GPR:$src, so_imm_neg:$imm)>; | 
|  | 881 |  | 
|  | 882 | // Note: These are implemented in C++ code, because they have to generate | 
|  | 883 | // ADD/SUBrs instructions, which use a complex pattern that a xform function | 
|  | 884 | // cannot produce. | 
|  | 885 | // (mul X, 2^n+1) -> (add (X << n), X) | 
|  | 886 | // (mul X, 2^n-1) -> (rsb X, (X << n)) | 
|  | 887 |  | 
|  | 888 |  | 
|  | 889 | //===----------------------------------------------------------------------===// | 
|  | 890 | //  Bitwise Instructions. | 
|  | 891 | // | 
|  | 892 |  | 
|  | 893 | defm AND   : AI1_bin_irs<"and", BinOpFrag<(and node:$LHS, node:$RHS)>>; | 
|  | 894 | defm ORR   : AI1_bin_irs<"orr", BinOpFrag<(or  node:$LHS, node:$RHS)>>; | 
|  | 895 | defm EOR   : AI1_bin_irs<"eor", BinOpFrag<(xor node:$LHS, node:$RHS)>>; | 
|  | 896 | defm BIC   : AI1_bin_irs<"bic", BinOpFrag<(and node:$LHS, (not node:$RHS))>>; | 
|  | 897 |  | 
| Evan Cheng | 5be3e09 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 898 | def  MVNr  : AI<(ops GPR:$dst, GPR:$src), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 899 | "mvn", " $dst, $src", [(set GPR:$dst, (not GPR:$src))]>; | 
| Evan Cheng | 5be3e09 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 900 | def  MVNs  : AI<(ops GPR:$dst, so_reg:$src), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 901 | "mvn", " $dst, $src", [(set GPR:$dst, (not so_reg:$src))]>; | 
| Evan Cheng | 5be3e09 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 902 | let isReMaterializable = 1 in | 
|  | 903 | def  MVNi  : AI<(ops GPR:$dst, so_imm:$imm), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 904 | "mvn", " $dst, $imm", [(set GPR:$dst, so_imm_not:$imm)]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 905 |  | 
|  | 906 | def : ARMPat<(and   GPR:$src, so_imm_not:$imm), | 
|  | 907 | (BICri GPR:$src, so_imm_not:$imm)>; | 
|  | 908 |  | 
|  | 909 | //===----------------------------------------------------------------------===// | 
|  | 910 | //  Multiply Instructions. | 
|  | 911 | // | 
|  | 912 |  | 
|  | 913 | // AI_orr - Defines a (op r, r) pattern. | 
|  | 914 | class AI_orr<string opc, SDNode opnode> | 
|  | 915 | : AI<(ops GPR:$dst, GPR:$a, GPR:$b), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 916 | opc, " $dst, $a, $b", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 917 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>; | 
|  | 918 |  | 
|  | 919 | // AI_oorr - Defines a (op (op r, r), r) pattern. | 
|  | 920 | class AI_oorr<string opc, SDNode opnode1, SDNode opnode2> | 
|  | 921 | : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$c), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 922 | opc, " $dst, $a, $b, $c", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 923 | [(set GPR:$dst, (opnode1 (opnode2 GPR:$a, GPR:$b), GPR:$c))]>; | 
|  | 924 |  | 
|  | 925 | def MUL  : AI_orr<"mul", mul>; | 
|  | 926 | def MLA  : AI_oorr<"mla", add, mul>; | 
|  | 927 |  | 
|  | 928 | // Extra precision multiplies with low / high results | 
|  | 929 | def SMULL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 930 | "smull", " $ldst, $hdst, $a, $b", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 931 | []>; | 
|  | 932 |  | 
|  | 933 | def UMULL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 934 | "umull", " $ldst, $hdst, $a, $b", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 935 | []>; | 
|  | 936 |  | 
|  | 937 | // Multiply + accumulate | 
|  | 938 | def SMLAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 939 | "smlal", " $ldst, $hdst, $a, $b", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 940 | []>; | 
|  | 941 |  | 
|  | 942 | def UMLAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 943 | "umlal", " $ldst, $hdst, $a, $b", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 944 | []>; | 
|  | 945 |  | 
|  | 946 | def UMAAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 947 | "umaal", " $ldst, $hdst, $a, $b", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 948 | []>, Requires<[IsARM, HasV6]>; | 
|  | 949 |  | 
|  | 950 | // Most significant word multiply | 
|  | 951 | def SMMUL : AI_orr<"smmul", mulhs>, Requires<[IsARM, HasV6]>; | 
|  | 952 | def SMMLA : AI_oorr<"smmla", add, mulhs>, Requires<[IsARM, HasV6]>; | 
|  | 953 |  | 
|  | 954 |  | 
|  | 955 | def SMMLS : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$c), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 956 | "smmls", " $dst, $a, $b, $c", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 957 | [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>, | 
|  | 958 | Requires<[IsARM, HasV6]>; | 
|  | 959 |  | 
|  | 960 | multiclass AI_smul<string opc, PatFrag opnode> { | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 961 | def BB : AI<(ops GPR:$dst, GPR:$a, GPR:$b), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 962 | !strconcat(opc, "bb"), " $dst, $a, $b", | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 963 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), | 
|  | 964 | (sext_inreg GPR:$b, i16)))]>, | 
|  | 965 | Requires<[IsARM, HasV5TE]>; | 
|  | 966 | def BT : AI<(ops GPR:$dst, GPR:$a, GPR:$b), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 967 | !strconcat(opc, "bt"), " $dst, $a, $b", | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 968 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), | 
|  | 969 | (sra GPR:$b, 16)))]>, | 
|  | 970 | Requires<[IsARM, HasV5TE]>; | 
|  | 971 | def TB : AI<(ops GPR:$dst, GPR:$a, GPR:$b), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 972 | !strconcat(opc, "tb"), " $dst, $a, $b", | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 973 | [(set GPR:$dst, (opnode (sra GPR:$a, 16), | 
|  | 974 | (sext_inreg GPR:$b, i16)))]>, | 
|  | 975 | Requires<[IsARM, HasV5TE]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 976 | def TT : AI<(ops GPR:$dst, GPR:$a, GPR:$b), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 977 | !strconcat(opc, "tt"), " $dst, $a, $b", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 978 | [(set GPR:$dst, (opnode (sra GPR:$a, 16), | 
|  | 979 | (sra GPR:$b, 16)))]>, | 
|  | 980 | Requires<[IsARM, HasV5TE]>; | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 981 | def WB : AI<(ops GPR:$dst, GPR:$a, GPR:$b), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 982 | !strconcat(opc, "wb"), " $dst, $a, $b", | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 983 | [(set GPR:$dst, (sra (opnode GPR:$a, | 
|  | 984 | (sext_inreg GPR:$b, i16)), 16))]>, | 
|  | 985 | Requires<[IsARM, HasV5TE]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 986 | def WT : AI<(ops GPR:$dst, GPR:$a, GPR:$b), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 987 | !strconcat(opc, "wt"), " $dst, $a, $b", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 988 | [(set GPR:$dst, (sra (opnode GPR:$a, | 
|  | 989 | (sra GPR:$b, 16)), 16))]>, | 
|  | 990 | Requires<[IsARM, HasV5TE]>; | 
| Rafael Espindola | 595dc4c | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 991 | } | 
|  | 992 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 993 | multiclass AI_smla<string opc, PatFrag opnode> { | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 994 | def BB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 995 | !strconcat(opc, "bb"), " $dst, $a, $b, $acc", | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 996 | [(set GPR:$dst, (add GPR:$acc, | 
|  | 997 | (opnode (sext_inreg GPR:$a, i16), | 
|  | 998 | (sext_inreg GPR:$b, i16))))]>, | 
|  | 999 | Requires<[IsARM, HasV5TE]>; | 
|  | 1000 | def BT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1001 | !strconcat(opc, "bt"), " $dst, $a, $b, $acc", | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1002 | [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16), | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1003 | (sra GPR:$b, 16))))]>, | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1004 | Requires<[IsARM, HasV5TE]>; | 
|  | 1005 | def TB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1006 | !strconcat(opc, "tb"), " $dst, $a, $b, $acc", | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1007 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16), | 
|  | 1008 | (sext_inreg GPR:$b, i16))))]>, | 
|  | 1009 | Requires<[IsARM, HasV5TE]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1010 | def TT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1011 | !strconcat(opc, "tt"), " $dst, $a, $b, $acc", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1012 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16), | 
|  | 1013 | (sra GPR:$b, 16))))]>, | 
|  | 1014 | Requires<[IsARM, HasV5TE]>; | 
|  | 1015 |  | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1016 | def WB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1017 | !strconcat(opc, "wb"), " $dst, $a, $b, $acc", | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1018 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, | 
|  | 1019 | (sext_inreg GPR:$b, i16)), 16)))]>, | 
|  | 1020 | Requires<[IsARM, HasV5TE]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1021 | def WT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1022 | !strconcat(opc, "wt"), " $dst, $a, $b, $acc", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1023 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, | 
|  | 1024 | (sra GPR:$b, 16)), 16)))]>, | 
|  | 1025 | Requires<[IsARM, HasV5TE]>; | 
| Rafael Espindola | 01dd97a | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 1026 | } | 
| Rafael Espindola | 778769a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 1027 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1028 | defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; | 
|  | 1029 | defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; | 
| Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1030 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1031 | // TODO: Halfword multiple accumulate long: SMLAL<x><y> | 
|  | 1032 | // TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD | 
| Rafael Espindola | 3874a16 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 1033 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1034 | //===----------------------------------------------------------------------===// | 
|  | 1035 | //  Misc. Arithmetic Instructions. | 
|  | 1036 | // | 
| Rafael Espindola | d1a4ea4 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 1037 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1038 | def CLZ  : AI<(ops GPR:$dst, GPR:$src), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1039 | "clz", " $dst, $src", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1040 | [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]>; | 
| Rafael Espindola | c31ee94 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 1041 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1042 | def REV  : AI<(ops GPR:$dst, GPR:$src), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1043 | "rev", " $dst, $src", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1044 | [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]>; | 
| Rafael Espindola | c31ee94 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 1045 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1046 | def REV16 : AI<(ops GPR:$dst, GPR:$src), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1047 | "rev16", " $dst, $src", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1048 | [(set GPR:$dst, | 
|  | 1049 | (or (and (srl GPR:$src, 8), 0xFF), | 
|  | 1050 | (or (and (shl GPR:$src, 8), 0xFF00), | 
|  | 1051 | (or (and (srl GPR:$src, 8), 0xFF0000), | 
|  | 1052 | (and (shl GPR:$src, 8), 0xFF000000)))))]>, | 
|  | 1053 | Requires<[IsARM, HasV6]>; | 
| Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1054 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1055 | def REVSH : AI<(ops GPR:$dst, GPR:$src), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1056 | "revsh", " $dst, $src", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1057 | [(set GPR:$dst, | 
|  | 1058 | (sext_inreg | 
| Chris Lattner | 598bc0d | 2007-04-17 22:39:58 +0000 | [diff] [blame] | 1059 | (or (srl (and GPR:$src, 0xFF00), 8), | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1060 | (shl GPR:$src, 8)), i16))]>, | 
|  | 1061 | Requires<[IsARM, HasV6]>; | 
| Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1062 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1063 | def PKHBT : AI<(ops GPR:$dst, GPR:$src1, GPR:$src2, i32imm:$shamt), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1064 | "pkhbt", " $dst, $src1, $src2, LSL $shamt", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1065 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF), | 
|  | 1066 | (and (shl GPR:$src2, (i32 imm:$shamt)), | 
|  | 1067 | 0xFFFF0000)))]>, | 
|  | 1068 | Requires<[IsARM, HasV6]>; | 
| Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1069 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1070 | // Alternate cases for PKHBT where identities eliminate some nodes. | 
|  | 1071 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)), | 
|  | 1072 | (PKHBT GPR:$src1, GPR:$src2, 0)>; | 
|  | 1073 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)), | 
|  | 1074 | (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>; | 
| Rafael Espindola | d55c0a4 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 1075 |  | 
| Rafael Espindola | e04df41 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 1076 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1077 | def PKHTB : AI<(ops  GPR:$dst, GPR:$src1, GPR:$src2, i32imm:$shamt), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1078 | "pkhtb", " $dst, $src1, $src2, ASR $shamt", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1079 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000), | 
|  | 1080 | (and (sra GPR:$src2, imm16_31:$shamt), | 
|  | 1081 | 0xFFFF)))]>, Requires<[IsARM, HasV6]>; | 
| Rafael Espindola | d55c0a4 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 1082 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1083 | // Alternate cases for PKHTB where identities eliminate some nodes.  Note that | 
|  | 1084 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. | 
|  | 1085 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, 16)), | 
|  | 1086 | (PKHTB GPR:$src1, GPR:$src2, 16)>; | 
|  | 1087 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), | 
|  | 1088 | (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)), | 
|  | 1089 | (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>; | 
| Rafael Espindola | 57d109f | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 1090 |  | 
| Rafael Espindola | 40f5dd2 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 1091 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1092 | //===----------------------------------------------------------------------===// | 
|  | 1093 | //  Comparison Instructions... | 
|  | 1094 | // | 
| Rafael Espindola | 57d109f | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 1095 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1096 | defm CMP  : AI1_bin0_irs<"cmp", BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; | 
|  | 1097 | defm CMN  : AI1_bin0_irs<"cmn", BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; | 
| Rafael Espindola | b509388 | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 1098 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1099 | def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm), | 
|  | 1100 | (CMNri  GPR:$src, so_imm_neg:$imm)>; | 
| Rafael Espindola | 8429e1f | 2006-10-10 20:38:57 +0000 | [diff] [blame] | 1101 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1102 | // Note that TST/TEQ don't set all the same flags that CMP does! | 
| Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 1103 | defm TST  : AI1_bin0_irs<"tst", BinOpFrag<(ARMcmpNZ (and node:$LHS, node:$RHS), 0)>>; | 
|  | 1104 | defm TEQ  : AI1_bin0_irs<"teq", BinOpFrag<(ARMcmpNZ (xor node:$LHS, node:$RHS), 0)>>; | 
|  | 1105 |  | 
|  | 1106 | defm CMPnz : AI1_bin0_irs<"cmp", BinOpFrag<(ARMcmpNZ node:$LHS, node:$RHS)>>; | 
|  | 1107 | defm CMNnz : AI1_bin0_irs<"cmn", BinOpFrag<(ARMcmpNZ node:$LHS,(ineg node:$RHS))>>; | 
|  | 1108 |  | 
|  | 1109 | def : ARMPat<(ARMcmpNZ GPR:$src, so_imm_neg:$imm), | 
|  | 1110 | (CMNri  GPR:$src, so_imm_neg:$imm)>; | 
|  | 1111 |  | 
| Rafael Espindola | b509388 | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 1112 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1113 | // Conditional moves | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1114 | def MOVCCr : AXI<(ops GPR:$dst, GPR:$false, GPR:$true, ccop:$cc), | 
|  | 1115 | "mov$cc $dst, $true", | 
|  | 1116 | [(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc))]>, | 
|  | 1117 | RegConstraint<"$false = $dst">; | 
| Rafael Espindola | 8429e1f | 2006-10-10 20:38:57 +0000 | [diff] [blame] | 1118 |  | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1119 | def MOVCCs : AXI<(ops GPR:$dst, GPR:$false, so_reg:$true, ccop:$cc), | 
|  | 1120 | "mov$cc $dst, $true", | 
|  | 1121 | [(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true,imm:$cc))]>, | 
|  | 1122 | RegConstraint<"$false = $dst">; | 
| Rafael Espindola | 9e29ec3 | 2006-10-09 17:50:29 +0000 | [diff] [blame] | 1123 |  | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1124 | def MOVCCi : AXI<(ops GPR:$dst, GPR:$false, so_imm:$true, ccop:$cc), | 
|  | 1125 | "mov$cc $dst, $true", | 
|  | 1126 | [(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true,imm:$cc))]>, | 
|  | 1127 | RegConstraint<"$false = $dst">; | 
| Rafael Espindola | 40f5dd2 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 1128 |  | 
| Rafael Espindola | d15c892 | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 1129 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1130 | // LEApcrel - Load a pc-relative address into a register without offending the | 
|  | 1131 | // assembler. | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1132 | def LEApcrel : AXI1<(ops GPR:$dst, i32imm:$label, pred:$p), | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1133 | !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(", | 
|  | 1134 | "${:private}PCRELL${:uid}+8))\n"), | 
|  | 1135 | !strconcat("${:private}PCRELL${:uid}:\n\t", | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1136 | "add$p $dst, pc, #PCRELV${:uid}")), | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1137 | []>; | 
| Rafael Espindola | b5f1ff33 | 2006-10-10 19:35:01 +0000 | [diff] [blame] | 1138 |  | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1139 | def LEApcrelJT : AXI1<(ops GPR:$dst, i32imm:$label, i32imm:$id, pred:$p), | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1140 | !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(", | 
|  | 1141 | "${:private}PCRELL${:uid}+8))\n"), | 
|  | 1142 | !strconcat("${:private}PCRELL${:uid}:\n\t", | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1143 | "add$p $dst, pc, #PCRELV${:uid}")), | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1144 | []>; | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1145 | //===----------------------------------------------------------------------===// | 
|  | 1146 | // TLS Instructions | 
|  | 1147 | // | 
|  | 1148 |  | 
|  | 1149 | // __aeabi_read_tp preserves the registers r1-r3. | 
|  | 1150 | let isCall = 1, | 
|  | 1151 | Defs = [R0, R12, LR] in { | 
| Evan Cheng | 4ae1840 | 2007-05-18 01:53:54 +0000 | [diff] [blame] | 1152 | def TPsoft : AXI<(ops), | 
|  | 1153 | "bl __aeabi_read_tp", | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1154 | [(set R0, ARMthread_pointer)]>; | 
|  | 1155 | } | 
| Rafael Espindola | 99bf133 | 2006-10-17 20:33:13 +0000 | [diff] [blame] | 1156 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1157 | //===----------------------------------------------------------------------===// | 
|  | 1158 | // Non-Instruction Patterns | 
|  | 1159 | // | 
| Rafael Espindola | 58c368b | 2006-10-07 14:03:39 +0000 | [diff] [blame] | 1160 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1161 | // ConstantPool, GlobalAddress, and JumpTable | 
|  | 1162 | def : ARMPat<(ARMWrapper  tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>; | 
|  | 1163 | def : ARMPat<(ARMWrapper  tconstpool  :$dst), (LEApcrel tconstpool  :$dst)>; | 
|  | 1164 | def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id), | 
| Evan Cheng | 9e7b838 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 1165 | (LEApcrelJT tjumptable:$dst, imm:$id)>; | 
| Rafael Espindola | 58c368b | 2006-10-07 14:03:39 +0000 | [diff] [blame] | 1166 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1167 | // Large immediate handling. | 
| Rafael Espindola | f719c5f | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 1168 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1169 | // Two piece so_imms. | 
| Evan Cheng | 9e7b838 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 1170 | let isReMaterializable = 1 in | 
|  | 1171 | def MOVi2pieces : AI1x2<(ops GPR:$dst, so_imm2part:$src), | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1172 | "mov", " $dst, $src", | 
| Evan Cheng | 9e7b838 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 1173 | [(set GPR:$dst, so_imm2part:$src)]>; | 
| Rafael Espindola | 418c8e6 | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 1174 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1175 | def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS), | 
|  | 1176 | (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)), | 
|  | 1177 | (so_imm2part_2 imm:$RHS))>; | 
|  | 1178 | def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS), | 
|  | 1179 | (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)), | 
|  | 1180 | (so_imm2part_2 imm:$RHS))>; | 
| Rafael Espindola | 418c8e6 | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 1181 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1182 | // TODO: add,sub,and, 3-instr forms? | 
| Rafael Espindola | f719c5f | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 1183 |  | 
| Rafael Espindola | 336d62e | 2006-10-19 17:05:03 +0000 | [diff] [blame] | 1184 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1185 | // Direct calls | 
|  | 1186 | def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>; | 
| Rafael Espindola | 0cd8d14 | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 1187 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1188 | // zextload i1 -> zextload i8 | 
|  | 1189 | def : ARMPat<(zextloadi1 addrmode2:$addr),  (LDRB addrmode2:$addr)>; | 
| Lauro Ramos Venancio | d0ced3f | 2006-12-26 19:30:42 +0000 | [diff] [blame] | 1190 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1191 | // extload -> zextload | 
|  | 1192 | def : ARMPat<(extloadi1  addrmode2:$addr),  (LDRB addrmode2:$addr)>; | 
|  | 1193 | def : ARMPat<(extloadi8  addrmode2:$addr),  (LDRB addrmode2:$addr)>; | 
|  | 1194 | def : ARMPat<(extloadi16 addrmode3:$addr),  (LDRH addrmode3:$addr)>; | 
| Rafael Espindola | 0cd8d14 | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 1195 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1196 | // truncstore i1 -> truncstore i8 | 
| Dale Johannesen | 29c0575 | 2007-04-27 22:17:18 +0000 | [diff] [blame] | 1197 | def : ARMPat<(truncstorei1 GPR:$src, addrmode2:$dst), | 
| Dale Johannesen | 7e7280b5 | 2007-04-28 00:36:37 +0000 | [diff] [blame] | 1198 | (STRB GPR:$src, addrmode2:$dst)>; | 
| Dale Johannesen | 29c0575 | 2007-04-27 22:17:18 +0000 | [diff] [blame] | 1199 | def : ARMPat<(pre_truncsti1 GPR:$src, GPR:$base, am2offset:$offset), | 
| Dale Johannesen | 7e7280b5 | 2007-04-28 00:36:37 +0000 | [diff] [blame] | 1200 | (STRB_PRE GPR:$src, GPR:$base, am2offset:$offset)>; | 
| Dale Johannesen | 29c0575 | 2007-04-27 22:17:18 +0000 | [diff] [blame] | 1201 | def : ARMPat<(post_truncsti1 GPR:$src, GPR:$base, am2offset:$offset), | 
| Dale Johannesen | 7e7280b5 | 2007-04-28 00:36:37 +0000 | [diff] [blame] | 1202 | (STRB_POST GPR:$src, GPR:$base, am2offset:$offset)>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1203 |  | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1204 | // smul* and smla* | 
|  | 1205 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra (shl GPR:$b, 16), 16)), | 
|  | 1206 | (SMULBB GPR:$a, GPR:$b)>; | 
|  | 1207 | def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b), | 
|  | 1208 | (SMULBB GPR:$a, GPR:$b)>; | 
|  | 1209 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16)), | 
|  | 1210 | (SMULBT GPR:$a, GPR:$b)>; | 
|  | 1211 | def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, 16)), | 
|  | 1212 | (SMULBT GPR:$a, GPR:$b)>; | 
|  | 1213 | def : ARMV5TEPat<(mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16)), | 
|  | 1214 | (SMULTB GPR:$a, GPR:$b)>; | 
|  | 1215 | def : ARMV5TEPat<(mul (sra GPR:$a, 16), sext_16_node:$b), | 
|  | 1216 | (SMULTB GPR:$a, GPR:$b)>; | 
|  | 1217 | def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16), | 
|  | 1218 | (SMULWB GPR:$a, GPR:$b)>; | 
|  | 1219 | def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), 16), | 
|  | 1220 | (SMULWB GPR:$a, GPR:$b)>; | 
|  | 1221 |  | 
|  | 1222 | def : ARMV5TEPat<(add GPR:$acc, | 
|  | 1223 | (mul (sra (shl GPR:$a, 16), 16), | 
|  | 1224 | (sra (shl GPR:$b, 16), 16))), | 
|  | 1225 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 1226 | def : ARMV5TEPat<(add GPR:$acc, | 
|  | 1227 | (mul sext_16_node:$a, sext_16_node:$b)), | 
|  | 1228 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 1229 | def : ARMV5TEPat<(add GPR:$acc, | 
|  | 1230 | (mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16))), | 
|  | 1231 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 1232 | def : ARMV5TEPat<(add GPR:$acc, | 
|  | 1233 | (mul sext_16_node:$a, (sra GPR:$b, 16))), | 
|  | 1234 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 1235 | def : ARMV5TEPat<(add GPR:$acc, | 
|  | 1236 | (mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16))), | 
|  | 1237 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 1238 | def : ARMV5TEPat<(add GPR:$acc, | 
|  | 1239 | (mul (sra GPR:$a, 16), sext_16_node:$b)), | 
|  | 1240 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 1241 | def : ARMV5TEPat<(add GPR:$acc, | 
|  | 1242 | (sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16)), | 
|  | 1243 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 1244 | def : ARMV5TEPat<(add GPR:$acc, | 
|  | 1245 | (sra (mul GPR:$a, sext_16_node:$b), 16)), | 
|  | 1246 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 1247 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1248 | //===----------------------------------------------------------------------===// | 
|  | 1249 | // Thumb Support | 
|  | 1250 | // | 
|  | 1251 |  | 
|  | 1252 | include "ARMInstrThumb.td" | 
|  | 1253 |  | 
|  | 1254 | //===----------------------------------------------------------------------===// | 
|  | 1255 | // Floating Point Support | 
|  | 1256 | // | 
|  | 1257 |  | 
|  | 1258 | include "ARMInstrVFP.td" |