blob: e0e6133685e4b4abca93b46f6c9eed24487475a1 [file] [log] [blame]
Chris Lattner76ac0682005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner76ac0682005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_X86_X86ISELLOWERING_H
16#define LLVM_LIB_TARGET_X86_X86ISELLOWERING_H
Chris Lattner76ac0682005-11-15 00:40:23 +000017
Chandler Carruth802d7552012-12-04 07:12:27 +000018#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000020#include "llvm/Target/TargetLowering.h"
21#include "llvm/Target/TargetOptions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000022
23namespace llvm {
Eric Christophera08f30b2014-06-09 17:08:19 +000024 class X86Subtarget;
Craig Topperc6d4efa2014-03-19 06:53:25 +000025 class X86TargetMachine;
26
Chris Lattner76ac0682005-11-15 00:40:23 +000027 namespace X86ISD {
Evan Cheng172fce72006-01-06 00:43:03 +000028 // X86 Specific DAG Nodes
Matthias Braund04893f2015-05-07 21:33:59 +000029 enum NodeType : unsigned {
Chris Lattner76ac0682005-11-15 00:40:23 +000030 // Start the numbering where the builtin ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattner76ac0682005-11-15 00:40:23 +000032
Sanjay Patel36a2dc82015-03-03 20:58:35 +000033 /// Bit scan forward.
Evan Chenge9fbc3f2007-12-14 02:13:44 +000034 BSF,
Sanjay Patel36a2dc82015-03-03 20:58:35 +000035 /// Bit scan reverse.
Evan Chenge9fbc3f2007-12-14 02:13:44 +000036 BSR,
37
Sanjay Patel36a2dc82015-03-03 20:58:35 +000038 /// Double shift instructions. These correspond to
Evan Cheng9c249c32006-01-09 18:33:28 +000039 /// X86::SHLDxx and X86::SHRDxx instructions.
40 SHLD,
41 SHRD,
42
Sanjay Patel36a2dc82015-03-03 20:58:35 +000043 /// Bitwise logical AND of floating point values. This corresponds
Evan Cheng2dd217b2006-01-31 03:14:29 +000044 /// to X86::ANDPS or X86::ANDPD.
45 FAND,
46
Sanjay Patel36a2dc82015-03-03 20:58:35 +000047 /// Bitwise logical OR of floating point values. This corresponds
Evan Cheng4363e882007-01-05 07:55:56 +000048 /// to X86::ORPS or X86::ORPD.
49 FOR,
50
Sanjay Patel36a2dc82015-03-03 20:58:35 +000051 /// Bitwise logical XOR of floating point values. This corresponds
Evan Cheng72d5c252006-01-31 22:28:30 +000052 /// to X86::XORPS or X86::XORPD.
53 FXOR,
54
Sanjay Patel36a2dc82015-03-03 20:58:35 +000055 /// Bitwise logical ANDNOT of floating point values. This
Benjamin Kramer5bc180c2013-08-04 12:05:16 +000056 /// corresponds to X86::ANDNPS or X86::ANDNPD.
57 FANDN,
58
Sanjay Patel36a2dc82015-03-03 20:58:35 +000059 /// These operations represent an abstract X86 call
Chris Lattner76ac0682005-11-15 00:40:23 +000060 /// instruction, which includes a bunch of information. In particular the
61 /// operands of these node are:
62 ///
63 /// #0 - The incoming token chain
64 /// #1 - The callee
65 /// #2 - The number of arg bytes the caller pushes on the stack.
66 /// #3 - The number of arg bytes the callee pops off the stack.
67 /// #4 - The value to pass in AL/AX/EAX (optional)
68 /// #5 - The value to pass in DL/DX/EDX (optional)
69 ///
70 /// The result values of these nodes are:
71 ///
72 /// #0 - The outgoing token chain
73 /// #1 - The first register result value (optional)
74 /// #2 - The second register result value (optional)
75 ///
Chris Lattner76ac0682005-11-15 00:40:23 +000076 CALL,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000077
Sanjay Patel36a2dc82015-03-03 20:58:35 +000078 /// This operation implements the lowering for readcyclecounter
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +000079 RDTSC_DAG,
Evan Cheng225a4d02005-12-17 01:21:05 +000080
Andrea Di Biagiod1ab8662014-04-24 17:18:27 +000081 /// X86 Read Time-Stamp Counter and Processor ID.
82 RDTSCP_DAG,
83
Andrea Di Biagio53b68302014-06-30 17:14:21 +000084 /// X86 Read Performance Monitoring Counters.
85 RDPMC_DAG,
86
Evan Cheng225a4d02005-12-17 01:21:05 +000087 /// X86 compare and logical compare instructions.
Evan Cheng80700992007-09-17 17:42:53 +000088 CMP, COMI, UCOMI,
Evan Cheng225a4d02005-12-17 01:21:05 +000089
Dan Gohman25a767d2008-12-23 22:45:23 +000090 /// X86 bit-test instructions.
91 BT,
92
Chris Lattner846c20d2010-12-20 00:59:46 +000093 /// X86 SetCC. Operand 0 is condition code, and operand 1 is the EFLAGS
94 /// operand, usually produced by a CMP instruction.
Evan Chengc1583db2005-12-21 20:21:51 +000095 SETCC,
96
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +000097 /// X86 Select
98 SELECT,
99
Evan Cheng0e8b9e32009-12-15 00:53:42 +0000100 // Same as SETCC except it's materialized with a sbb and the value is all
101 // one's or all zero's.
Chris Lattner9edf3f52010-12-19 22:08:31 +0000102 SETCC_CARRY, // R = carry_bit ? ~0 : 0
Evan Cheng0e8b9e32009-12-15 00:53:42 +0000103
Stuart Hastingsbe605492011-06-03 23:53:54 +0000104 /// X86 FP SETCC, implemented with CMP{cc}SS/CMP{cc}SD.
105 /// Operands are two FP values to compare; result is a mask of
106 /// 0s or 1s. Generally DTRT for C/C++ with NaNs.
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000107 FSETCC,
Stuart Hastingsbe605492011-06-03 23:53:54 +0000108
Stuart Hastings9f208042011-06-01 04:39:42 +0000109 /// X86 MOVMSK{pd|ps}, extracts sign bits of two or four FP values,
110 /// result in an integer GPR. Needs masking for scalar result.
111 FGETSIGNx86,
112
Chris Lattnera492d292009-03-12 06:46:02 +0000113 /// X86 conditional moves. Operand 0 and operand 1 are the two values
114 /// to select from. Operand 2 is the condition code, and operand 3 is the
115 /// flag operand produced by a CMP or TEST instruction. It also writes a
116 /// flag result.
Evan Cheng225a4d02005-12-17 01:21:05 +0000117 CMOV,
Evan Cheng6fc31042005-12-19 23:12:38 +0000118
Dan Gohman4a683472009-03-23 15:40:10 +0000119 /// X86 conditional branches. Operand 0 is the chain operand, operand 1
120 /// is the block to branch if condition is true, operand 2 is the
121 /// condition code, and operand 3 is the flag operand produced by a CMP
Evan Chengc1583db2005-12-21 20:21:51 +0000122 /// or TEST instruction.
Evan Cheng6fc31042005-12-19 23:12:38 +0000123 BRCOND,
Evan Chenga74ce622005-12-21 02:39:21 +0000124
Dan Gohman4a683472009-03-23 15:40:10 +0000125 /// Return with a flag operand. Operand 0 is the chain operand, operand
126 /// 1 is the number of bytes of stack to pop.
Evan Chenga74ce622005-12-21 02:39:21 +0000127 RET_FLAG,
Evan Chengae986f12006-01-11 22:15:48 +0000128
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000129 /// Repeat fill, corresponds to X86::REP_STOSx.
Evan Chengae986f12006-01-11 22:15:48 +0000130 REP_STOS,
131
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000132 /// Repeat move, corresponds to X86::REP_MOVSx.
Evan Chengae986f12006-01-11 22:15:48 +0000133 REP_MOVS,
Evan Cheng72d5c252006-01-31 22:28:30 +0000134
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000135 /// On Darwin, this node represents the result of the popl
Evan Cheng5588de92006-02-18 00:15:05 +0000136 /// at function entry, used for PIC code.
137 GlobalBaseReg,
Evan Cheng1f342c22006-02-23 02:43:52 +0000138
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000139 /// A wrapper node for TargetConstantPool,
Bill Wendling24c79f22008-09-16 21:48:12 +0000140 /// TargetExternalSymbol, and TargetGlobalAddress.
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000141 Wrapper,
Evan Chengd5e905d2006-03-21 23:01:21 +0000142
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000143 /// Special wrapper used under X86-64 PIC mode for RIP
Evan Chengae1cd752006-11-30 21:55:46 +0000144 /// relative displacements.
145 WrapperRIP,
146
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000147 /// Copies a 64-bit value from the low word of an XMM vector
Dale Johannesendd224d22010-09-30 23:57:10 +0000148 /// to an MMX vector. If you think this is too close to the previous
149 /// mnemonic, so do I; blame Intel.
150 MOVDQ2Q,
151
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000152 /// Copies a 32-bit value from the low word of a MMX
Manman Renacb8bec2012-10-30 22:15:38 +0000153 /// vector to a GPR.
154 MMX_MOVD2W,
155
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000156 /// Copies a GPR into the low 32-bit word of a MMX vector
Bruno Cardoso Lopesab9ae872015-02-05 13:23:07 +0000157 /// and zero out the high word.
158 MMX_MOVW2D,
159
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000160 /// Extract an 8-bit value from a vector and zero extend it to
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000161 /// i32, corresponds to X86::PEXTRB.
162 PEXTRB,
163
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000164 /// Extract a 16-bit value from a vector and zero extend it to
Evan Cheng5fd7c692006-03-31 21:55:24 +0000165 /// i32, corresponds to X86::PEXTRW.
Evan Chengcbffa462006-03-31 19:22:53 +0000166 PEXTRW,
Evan Cheng5fd7c692006-03-31 21:55:24 +0000167
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000168 /// Insert any element of a 4 x float vector into any element
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000169 /// of a destination 4 x floatvector.
170 INSERTPS,
171
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000172 /// Insert the lower 8-bits of a 32-bit value to a vector,
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000173 /// corresponds to X86::PINSRB.
174 PINSRB,
175
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000176 /// Insert the lower 16-bits of a 32-bit value to a vector,
Evan Cheng5fd7c692006-03-31 21:55:24 +0000177 /// corresponds to X86::PINSRW.
Chris Lattnera8288502010-02-23 02:07:48 +0000178 PINSRW, MMX_PINSRW,
Evan Cheng49683ba2006-11-10 21:43:37 +0000179
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000180 /// Shuffle 16 8-bit values within a vector.
Nate Begemane684da32009-02-23 08:49:38 +0000181 PSHUFB,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000182
Chandler Carruth6ba97302015-05-30 03:20:59 +0000183 /// Compute Sum of Absolute Differences.
184 PSADBW,
185
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000186 /// Bitwise Logical AND NOT of Packed FP values.
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +0000187 ANDNP,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000188
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000189 /// Copy integer sign.
Craig Topper81390be2011-11-19 07:33:10 +0000190 PSIGN,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000191
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000192 /// Blend where the selector is an immediate.
Elena Demikhovskycd3c1c42012-12-05 09:24:57 +0000193 BLENDI,
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000194
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000195 /// Blend where the condition has been shrunk.
Quentin Colombetdbe33e72014-11-06 02:25:03 +0000196 /// This is used to emphasize that the condition mask is
197 /// no more valid for generic VSELECT optimizations.
198 SHRUNKBLEND,
199
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000200 /// Combined add and sub on an FP vector.
Chandler Carruth204ad4c2014-09-15 20:09:47 +0000201 ADDSUB,
Asaf Badouh402ebb32015-06-03 13:41:48 +0000202
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000203 // FP vector ops with rounding mode.
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000204 FADD_RND,
205 FSUB_RND,
206 FMUL_RND,
207 FDIV_RND,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000208 FMAX_RND,
209 FMIN_RND,
Asaf Badouh402ebb32015-06-03 13:41:48 +0000210 FSQRT_RND,
211
212 // FP vector get exponent
213 FGETEXP_RND,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +0000214 // FP Scale
215 SCALEF,
Elena Demikhovsky52266382015-05-04 12:35:55 +0000216 // Integer add/sub with unsigned saturation.
217 ADDUS,
Benjamin Kramerb16ccde2012-12-15 16:47:44 +0000218 SUBUS,
Elena Demikhovsky52266382015-05-04 12:35:55 +0000219 // Integer add/sub with signed saturation.
220 ADDS,
221 SUBS,
Asaf Badouh81f03c32015-06-18 12:30:53 +0000222 // Unsigned Integer average
223 AVG,
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000224 /// Integer horizontal add.
Craig Topperf984efb2011-11-19 09:02:40 +0000225 HADD,
226
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000227 /// Integer horizontal sub.
Craig Topperf984efb2011-11-19 09:02:40 +0000228 HSUB,
229
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000230 /// Floating point horizontal add.
Duncan Sands0e4fcb82011-09-22 20:15:48 +0000231 FHADD,
232
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000233 /// Floating point horizontal sub.
Duncan Sands0e4fcb82011-09-22 20:15:48 +0000234 FHSUB,
235
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +0000236 // Integer absolute value
237 ABS,
238
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000239 /// Floating point max and min.
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000240 FMAX, FMIN,
Dan Gohman57111e72007-07-10 00:05:58 +0000241
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000242 /// Commutative FMIN and FMAX.
Nadav Rotem178250a2012-08-19 13:06:16 +0000243 FMAXC, FMINC,
244
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000245 /// Floating point reciprocal-sqrt and reciprocal approximation.
246 /// Note that these typically require refinement
Dan Gohman57111e72007-07-10 00:05:58 +0000247 /// in order to obtain suitable precision.
248 FRSQRT, FRCP,
249
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000250 // Thread Local Storage.
Rafael Espindola3b2df102009-04-08 21:14:34 +0000251 TLSADDR,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000252
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000253 // Thread Local Storage. A call to get the start address
Hans Wennborg789acfb2012-06-01 16:27:21 +0000254 // of the TLS block for the current module.
255 TLSBASEADDR,
256
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000257 // Thread Local Storage. When calling to an OS provided
Eric Christopherb0e1a452010-06-03 04:07:48 +0000258 // thunk at the address from an earlier relocation.
259 TLSCALL,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000260
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000261 // Exception Handling helpers.
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000262 EH_RETURN,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000263
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000264 // SjLj exception handling setjmp.
Michael Liao97bf3632012-10-15 22:39:43 +0000265 EH_SJLJ_SETJMP,
266
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000267 // SjLj exception handling longjmp.
Michael Liao97bf3632012-10-15 22:39:43 +0000268 EH_SJLJ_LONGJMP,
269
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000270 /// Tail call return. See X86TargetLowering::LowerCall for
Eli Benderskya1c66352013-02-14 23:17:03 +0000271 /// the list of operands.
Anton Korobeynikov91460e42007-11-16 01:31:51 +0000272 TC_RETURN,
273
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000274 // Vector move to low scalar and zero higher vector elements.
Evan Cheng961339b2008-05-09 21:53:03 +0000275 VZEXT_MOVL,
276
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000277 // Vector integer zero-extend.
Michael Liao1be96bb2012-10-23 17:34:00 +0000278 VZEXT,
279
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000280 // Vector integer signed-extend.
Michael Liao1be96bb2012-10-23 17:34:00 +0000281 VSEXT,
282
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000283 // Vector integer truncate.
Elena Demikhovsky980c6b02013-08-29 11:56:53 +0000284 VTRUNC,
285
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000286 // Vector integer truncate with mask.
Elena Demikhovsky980c6b02013-08-29 11:56:53 +0000287 VTRUNCM,
288
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000289 // Vector FP extend.
Michael Liao34107b92012-08-14 21:24:47 +0000290 VFPEXT,
291
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000292 // Vector FP round.
Michael Liaoe999b862012-10-10 16:53:28 +0000293 VFPROUND,
294
Simon Pilgrimcae7b942015-06-16 21:40:28 +0000295 // Vector signed integer to double.
296 CVTDQ2PD,
297
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000298 // 128-bit vector logical left / right shift
Craig Topper09462642012-01-22 19:15:14 +0000299 VSHLDQ, VSRLDQ,
300
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000301 // Vector shift elements
Craig Topper09462642012-01-22 19:15:14 +0000302 VSHL, VSRL, VSRA,
303
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000304 // Vector shift elements by immediate
Craig Topper09462642012-01-22 19:15:14 +0000305 VSHLI, VSRLI, VSRAI,
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000306
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000307 // Vector packed double/float comparison.
Craig Topper0b7ad762012-01-22 23:36:02 +0000308 CMPP,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000309
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000310 // Vector integer comparisons.
Craig Topperbd4884372012-01-22 22:42:16 +0000311 PCMPEQ, PCMPGT,
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000312 // Vector integer comparisons, the result is in a mask vector.
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000313 PCMPEQM, PCMPGTM,
314
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000315 /// Vector comparison generating mask bits for fp and
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000316 /// integer signed and unsigned data types.
317 CMPM,
318 CMPMU,
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000319 // Vector comparison with rounding mode for FP values
320 CMPM_RND,
Bill Wendling1a317672008-12-12 00:56:36 +0000321
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000322 // Arithmetic operations with FLAGS results.
Chris Lattner846c20d2010-12-20 00:59:46 +0000323 ADD, SUB, ADC, SBB, SMUL,
Dan Gohman722b1ee2009-09-18 19:59:53 +0000324 INC, DEC, OR, XOR, AND,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000325
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000326 BEXTR, // Bit field extract
Craig Topper039a7902011-10-21 06:55:01 +0000327
Chris Lattner364bb0a2010-12-05 07:30:36 +0000328 UMUL, // LOW, HI, FLAGS = umul LHS, RHS
Evan Chenga84a3182009-03-30 21:36:47 +0000329
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +0000330 // 8-bit SMUL/UMUL - AX, FLAGS = smul8/umul8 AL, RHS
331 SMUL8, UMUL8,
332
Ahmed Bougacha12eb5582014-11-03 20:26:35 +0000333 // 8-bit divrem that zero-extend the high result (AH).
334 UDIVREM8_ZEXT_HREG,
335 SDIVREM8_SEXT_HREG,
336
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000337 // X86-specific multiply by immediate.
Eric Christopherf7802a32009-07-29 00:28:05 +0000338 MUL_IMM,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000339
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000340 // Vector bitwise comparisons.
Dan Gohman0700a562009-08-15 01:38:56 +0000341 PTEST,
342
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000343 // Vector packed fp sign bitwise comparisons.
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000344 TESTP,
345
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000346 // Vector "test" in AVX-512, the result is in a mask vector.
Elena Demikhovsky33d447a2013-08-21 09:36:02 +0000347 TESTM,
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000348 TESTNM,
Elena Demikhovsky33d447a2013-08-21 09:36:02 +0000349
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000350 // OR/AND test for masks
351 KORTEST,
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000352
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000353 // Several flavors of instructions with vector shuffle behaviors.
Chandler Carruth8366ceb2014-06-20 01:05:28 +0000354 PACKSS,
355 PACKUS,
Adam Nemet2f10cc62014-08-05 17:22:55 +0000356 // Intra-lane alignr
Craig Topper8fb09f02013-01-28 06:48:25 +0000357 PALIGNR,
Adam Nemet2f10cc62014-08-05 17:22:55 +0000358 // AVX512 inter-lane alignr
359 VALIGN,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000360 PSHUFD,
361 PSHUFHW,
362 PSHUFLW,
Craig Topper6e54ba72011-12-31 23:50:21 +0000363 SHUFP,
Elena Demikhovsky9e380862015-06-03 10:56:40 +0000364 //Shuffle Packed Values at 128-bit granularity
365 SHUF128,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000366 MOVDDUP,
367 MOVSHDUP,
368 MOVSLDUP,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000369 MOVLHPS,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000370 MOVLHPD,
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000371 MOVHLPS,
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000372 MOVLPS,
373 MOVLPD,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000374 MOVSD,
375 MOVSS,
Craig Topper8d4ba192011-12-06 08:21:25 +0000376 UNPCKL,
377 UNPCKH,
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000378 VPERMILPV,
Chandler Carruthed5dfff2014-09-22 22:29:42 +0000379 VPERMILPI,
Craig Topperb86fa402012-04-16 00:41:45 +0000380 VPERMV,
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000381 VPERMV3,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000382 VPERMIV3,
Craig Topperb86fa402012-04-16 00:41:45 +0000383 VPERMI,
Craig Topper0a672ea2011-11-30 07:47:51 +0000384 VPERM2X128,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000385 //Fix Up Special Packed Float32/64 values
386 VFIXUPIMM,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +0000387 //Range Restriction Calculation For Packed Pairs of Float32/64 values
388 VRANGE,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000389 // Broadcast scalar to vector
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000390 VBROADCAST,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000391 // Broadcast subvector to vector
392 SUBV_BROADCAST,
Elena Demikhovsky9f423d62014-02-10 07:02:39 +0000393 // Insert/Extract vector element
Elena Demikhovsky89529742013-09-12 08:55:00 +0000394 VINSERT,
Elena Demikhovsky9f423d62014-02-10 07:02:39 +0000395 VEXTRACT,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000396
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000397 // Vector multiply packed unsigned doubleword integers
Craig Topper1d471e32012-02-05 03:14:49 +0000398 PMULUDQ,
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000399 // Vector multiply packed signed doubleword integers
Benjamin Kramer6d2dff62014-04-26 14:12:19 +0000400 PMULDQ,
Asaf Badouhc6f3c822015-07-06 14:03:40 +0000401 // Vector Multiply Packed UnsignedIntegers with Round and Scale
402 MULHRS,
Craig Topper1d471e32012-02-05 03:14:49 +0000403
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000404 // FMA nodes
405 FMADD,
406 FNMADD,
407 FMSUB,
408 FNMSUB,
409 FMADDSUB,
410 FMSUBADD,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000411 // FMA with rounding mode
412 FMADD_RND,
413 FNMADD_RND,
414 FMSUB_RND,
415 FNMSUB_RND,
416 FMADDSUB_RND,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000417 FMSUBADD_RND,
418 RNDSCALE,
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000419
Elena Demikhovsky908dbf42014-12-11 15:02:24 +0000420 // Compress and expand
421 COMPRESS,
422 EXPAND,
423
Igor Bregerabe4a792015-06-14 12:44:55 +0000424 //Convert Unsigned/Integer to Scalar Floating-Point Value
425 //with rounding mode
426 SINT_TO_FP_RND,
427 UINT_TO_FP_RND,
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000428 // Save xmm argument registers to the stack, according to %al. An operator
429 // is needed so that this can be expanded with control flow.
Dan Gohman48b185d2009-09-25 20:36:54 +0000430 VASTART_SAVE_XMM_REGS,
431
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000432 // Windows's _chkstk call to do stack probing.
Michael J. Spencerf509c6c2010-10-21 01:41:01 +0000433 WIN_ALLOCA,
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000434
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000435 // For allocating variable amounts of stack space when using
Rafael Espindola33530172011-08-30 19:43:21 +0000436 // segmented stacks. Check if the current stacklet has enough space, and
Rafael Espindola9d96c942011-09-06 19:29:31 +0000437 // falls back to heap allocation if not.
Rafael Espindola33530172011-08-30 19:43:21 +0000438 SEG_ALLOCA,
439
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000440 // Windows's _ftol2 runtime routine to do fptoui.
Michael J. Spencer248d65e2012-02-24 19:01:22 +0000441 WIN_FTOL,
442
Duncan Sands7c601de2010-11-20 11:25:00 +0000443 // Memory barrier
444 MEMBARRIER,
445 MFENCE,
446 SFENCE,
447 LFENCE,
448
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000449 // Store FP status word into i16 register.
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000450 FNSTSW16r,
451
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000452 // Store contents of %ah into %eflags.
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000453 SAHF,
454
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000455 // Get a random integer and indicate whether it is valid in CF.
Benjamin Kramer0ab27942012-07-12 09:31:43 +0000456 RDRAND,
457
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000458 // Get a NIST SP800-90B & C compliant random integer and
Michael Liaoa486a112013-03-28 23:41:26 +0000459 // indicate whether it is valid in CF.
460 RDSEED,
461
Craig Topperab47fe42012-08-06 06:22:36 +0000462 PCMPISTRI,
463 PCMPESTRI,
464
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000465 // Test if in transactional execution.
Michael Liao03f9ad02013-03-26 22:47:01 +0000466 XTEST,
467
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000468 // ERI instructions
469 RSQRT28, RCP28, EXP2,
470
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000471 // Compare and swap.
Tim Northover277066a2014-07-01 18:53:31 +0000472 LCMPXCHG_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE,
Chris Lattner54e53292010-09-22 00:34:38 +0000473 LCMPXCHG8_DAG,
Eli Friedman5e570422011-08-26 21:21:21 +0000474 LCMPXCHG16_DAG,
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000475
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000476 // Load, scalar_to_vector, and zero extend.
Chris Lattner78f518b2010-09-22 01:05:16 +0000477 VZEXT_LOAD,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000478
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000479 // Store FP control world into i16 memory.
Chris Lattnered85da52010-09-22 01:11:26 +0000480 FNSTCW16m,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000481
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000482 /// This instruction implements FP_TO_SINT with the
Chris Lattner78f518b2010-09-22 01:05:16 +0000483 /// integer destination in memory and a FP reg source. This corresponds
484 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
485 /// has two inputs (token chain and address) and two outputs (int value
486 /// and token chain).
487 FP_TO_INT16_IN_MEM,
488 FP_TO_INT32_IN_MEM,
Chris Lattnera5156c32010-09-22 01:28:21 +0000489 FP_TO_INT64_IN_MEM,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000490
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000491 /// This instruction implements SINT_TO_FP with the
Chris Lattnera5156c32010-09-22 01:28:21 +0000492 /// integer source in memory and FP reg result. This corresponds to the
493 /// X86::FILD*m instructions. It has three inputs (token chain, address,
494 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
495 /// also produces a flag).
496 FILD,
497 FILD_FLAG,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000498
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000499 /// This instruction implements an extending load to FP stack slots.
Chris Lattnera5156c32010-09-22 01:28:21 +0000500 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
501 /// operand, ptr to load from, and a ValueType node indicating the type
502 /// to load to.
503 FLD,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000504
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000505 /// This instruction implements a truncating store to FP stack
Chris Lattnera5156c32010-09-22 01:28:21 +0000506 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
507 /// chain operand, value to store, address, and a ValueType to store it
508 /// as.
Dan Gohman395a8982010-10-12 18:00:49 +0000509 FST,
510
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000511 /// This instruction grabs the address of the next argument
Dan Gohman395a8982010-10-12 18:00:49 +0000512 /// from a va_list. (reads and modifies the va_list in memory)
513 VAARG_64
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000514
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000515 // WARNING: Do not add anything in the end unless you want the node to
516 // have memop! In fact, starting from ATOMADD64_DAG all opcodes will be
517 // thought as target memory ops!
Chris Lattner76ac0682005-11-15 00:40:23 +0000518 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000519 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000520
Evan Cheng084a1cd2008-01-29 19:34:22 +0000521 /// Define some predicates that are used for node matching.
522 namespace X86 {
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000523 /// Return true if the specified
David Greenec4da1102011-02-03 15:50:00 +0000524 /// EXTRACT_SUBVECTOR operand specifies a vector extract that is
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000525 /// suitable for input to VEXTRACTF128, VEXTRACTI128 instructions.
526 bool isVEXTRACT128Index(SDNode *N);
David Greenec4da1102011-02-03 15:50:00 +0000527
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000528 /// Return true if the specified
David Greene653f1ee2011-02-04 16:08:29 +0000529 /// INSERT_SUBVECTOR operand specifies a subvector insert that is
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000530 /// suitable for input to VINSERTF128, VINSERTI128 instructions.
531 bool isVINSERT128Index(SDNode *N);
David Greene653f1ee2011-02-04 16:08:29 +0000532
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000533 /// Return true if the specified
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000534 /// EXTRACT_SUBVECTOR operand specifies a vector extract that is
535 /// suitable for input to VEXTRACTF64X4, VEXTRACTI64X4 instructions.
536 bool isVEXTRACT256Index(SDNode *N);
537
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000538 /// Return true if the specified
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000539 /// INSERT_SUBVECTOR operand specifies a subvector insert that is
540 /// suitable for input to VINSERTF64X4, VINSERTI64X4 instructions.
541 bool isVINSERT256Index(SDNode *N);
542
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000543 /// Return the appropriate
David Greenec4da1102011-02-03 15:50:00 +0000544 /// immediate to extract the specified EXTRACT_SUBVECTOR index
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000545 /// with VEXTRACTF128, VEXTRACTI128 instructions.
546 unsigned getExtractVEXTRACT128Immediate(SDNode *N);
David Greenec4da1102011-02-03 15:50:00 +0000547
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000548 /// Return the appropriate
David Greene653f1ee2011-02-04 16:08:29 +0000549 /// immediate to insert at the specified INSERT_SUBVECTOR index
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000550 /// with VINSERTF128, VINSERT128 instructions.
551 unsigned getInsertVINSERT128Immediate(SDNode *N);
552
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000553 /// Return the appropriate
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000554 /// immediate to extract the specified EXTRACT_SUBVECTOR index
555 /// with VEXTRACTF64X4, VEXTRACTI64x4 instructions.
556 unsigned getExtractVEXTRACT256Immediate(SDNode *N);
557
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000558 /// Return the appropriate
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000559 /// immediate to insert at the specified INSERT_SUBVECTOR index
560 /// with VINSERTF64x4, VINSERTI64x4 instructions.
561 unsigned getInsertVINSERT256Immediate(SDNode *N);
David Greene653f1ee2011-02-04 16:08:29 +0000562
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000563 /// Returns true if Elt is a constant zero or floating point constant +0.0.
Evan Chenge62288f2009-07-30 08:33:02 +0000564 bool isZeroNode(SDValue Elt);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000565
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000566 /// Returns true of the given offset can be
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000567 /// fit into displacement field of the instruction.
568 bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
569 bool hasSymbolicDisplacement = true);
Evan Cheng3a0c5e52011-06-23 17:54:54 +0000570
571
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000572 /// Determines whether the callee is required to pop its
Evan Cheng3a0c5e52011-06-23 17:54:54 +0000573 /// own arguments. Callee pop is necessary to support tail calls.
574 bool isCalleePop(CallingConv::ID CallingConv,
575 bool is64Bit, bool IsVarArg, bool TailCallOpt);
Adam Nemet50b83f02014-08-14 17:13:26 +0000576
577 /// AVX512 static rounding constants. These need to match the values in
578 /// avx512fintrin.h.
579 enum STATIC_ROUNDING {
580 TO_NEAREST_INT = 0,
581 TO_NEG_INF = 1,
582 TO_POS_INF = 2,
583 TO_ZERO = 3,
584 CUR_DIRECTION = 4
585 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000586 }
Evan Cheng084a1cd2008-01-29 19:34:22 +0000587
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000588 //===--------------------------------------------------------------------===//
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000589 // X86 Implementation of the TargetLowering interface
Craig Topper26eec092014-03-31 06:22:15 +0000590 class X86TargetLowering final : public TargetLowering {
Chris Lattner76ac0682005-11-15 00:40:23 +0000591 public:
Eric Christopher05b81972015-02-02 17:38:43 +0000592 explicit X86TargetLowering(const X86TargetMachine &TM,
593 const X86Subtarget &STI);
Chris Lattner76ac0682005-11-15 00:40:23 +0000594
Craig Topper2d9361e2014-03-09 07:44:38 +0000595 unsigned getJumpTableEncoding() const override;
Eric Christopher824f42f2015-05-12 01:26:05 +0000596 bool useSoftFloat() const override;
Chris Lattner9c1efcd2010-01-25 23:38:14 +0000597
Craig Topper2d9361e2014-03-09 07:44:38 +0000598 MVT getScalarShiftAmountTy(EVT LHSTy) const override { return MVT::i8; }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000599
Craig Topper2d9361e2014-03-09 07:44:38 +0000600 const MCExpr *
Chris Lattner4bfbe932010-01-26 05:02:42 +0000601 LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
602 const MachineBasicBlock *MBB, unsigned uid,
Craig Topper2d9361e2014-03-09 07:44:38 +0000603 MCContext &Ctx) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000604
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000605 /// Returns relocation base for the given PIC jumptable.
Craig Topper2d9361e2014-03-09 07:44:38 +0000606 SDValue getPICJumpTableRelocBase(SDValue Table,
607 SelectionDAG &DAG) const override;
608 const MCExpr *
Chris Lattner8a785d72010-01-26 06:28:43 +0000609 getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
Craig Topper2d9361e2014-03-09 07:44:38 +0000610 unsigned JTI, MCContext &Ctx) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000611
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000612 /// Return the desired alignment for ByVal aggregate
Evan Cheng35abd842008-01-23 23:17:41 +0000613 /// function arguments in the caller parameter area. For X86, aggregates
614 /// that contains are placed at 16-byte boundaries while the rest are at
615 /// 4-byte boundaries.
Craig Topper2d9361e2014-03-09 07:44:38 +0000616 unsigned getByValTypeAlignment(Type *Ty) const override;
Evan Chengef377ad2008-05-15 08:39:06 +0000617
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000618 /// Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000619 /// and store operations as a result of memset, memcpy, and memmove
620 /// lowering. If DstAlign is zero that means it's safe to destination
621 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
622 /// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +0000623 /// probably because the source does not need to be loaded. If 'IsMemset' is
624 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
625 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
626 /// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000627 /// It returns EVT::Other if the type should be determined using generic
628 /// target-independent logic.
Craig Topper2d9361e2014-03-09 07:44:38 +0000629 EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
630 bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc,
631 MachineFunction &MF) const override;
Bill Wendlingbae6b2c2009-08-15 21:21:19 +0000632
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000633 /// Returns true if it's safe to use load / store of the
Evan Cheng04e55182012-12-12 00:42:09 +0000634 /// specified type to expand memcpy / memset inline. This is mostly true
Evan Chengc3d1aca2012-12-12 01:32:07 +0000635 /// for all types except for some special cases. For example, on X86
Evan Cheng04e55182012-12-12 00:42:09 +0000636 /// targets without SSE2 f64 load / store are done with fldl / fstpl which
Evan Chengc3d1aca2012-12-12 01:32:07 +0000637 /// also does type conversion. Note the specified type doesn't have to be
638 /// legal as the hook is used before type legalization.
Craig Topper2d9361e2014-03-09 07:44:38 +0000639 bool isSafeMemOpType(MVT VT) const override;
Evan Cheng04e55182012-12-12 00:42:09 +0000640
Sanjay Patele4d95c62015-07-01 17:55:07 +0000641 /// Returns true if the target allows unaligned memory accesses of the
642 /// specified type. Returns whether it is "fast" in the last argument.
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000643 bool allowsMisalignedMemoryAccesses(EVT VT, unsigned AS, unsigned Align,
Craig Topper2d9361e2014-03-09 07:44:38 +0000644 bool *Fast) const override;
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000645
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000646 /// Provide custom lowering hooks for some operations.
Chris Lattner76ac0682005-11-15 00:40:23 +0000647 ///
Craig Topper2d9361e2014-03-09 07:44:38 +0000648 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Chris Lattner76ac0682005-11-15 00:40:23 +0000649
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000650 /// Replace the results of node with an illegal result
Duncan Sands6ed40142008-12-01 11:39:25 +0000651 /// type with new values built out of custom code.
Chris Lattnerf81d5882007-11-24 07:07:01 +0000652 ///
Craig Topper2d9361e2014-03-09 07:44:38 +0000653 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
654 SelectionDAG &DAG) const override;
Chris Lattnerf81d5882007-11-24 07:07:01 +0000655
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000656
Craig Topper2d9361e2014-03-09 07:44:38 +0000657 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Evan Cheng5987cfb2006-07-07 08:33:52 +0000658
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000659 /// Return true if the target has native support for
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000660 /// the specified value type and it is 'desirable' to use the type for the
661 /// given node type. e.g. On x86 i16 is legal, but undesirable since i16
662 /// instruction encodings are longer and some i16 instructions are slow.
Craig Topper2d9361e2014-03-09 07:44:38 +0000663 bool isTypeDesirableForOp(unsigned Opc, EVT VT) const override;
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000664
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000665 /// Return true if the target has native support for the
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000666 /// specified value type and it is 'desirable' to use the type. e.g. On x86
667 /// i16 is legal, but undesirable since i16 instruction encodings are longer
668 /// and some i16 instructions are slow.
Craig Topper2d9361e2014-03-09 07:44:38 +0000669 bool IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const override;
Evan Chengaf56fac2010-04-16 06:14:10 +0000670
Craig Topper2d9361e2014-03-09 07:44:38 +0000671 MachineBasicBlock *
Dan Gohman25c16532010-05-01 00:01:06 +0000672 EmitInstrWithCustomInserter(MachineInstr *MI,
Craig Topper2d9361e2014-03-09 07:44:38 +0000673 MachineBasicBlock *MBB) const override;
Evan Cheng339edad2006-01-11 00:33:36 +0000674
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000675
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000676 /// This method returns the name of a target specific DAG node.
Craig Topper2d9361e2014-03-09 07:44:38 +0000677 const char *getTargetNodeName(unsigned Opcode) const override;
Evan Cheng6af02632005-12-20 06:22:03 +0000678
Andrea Di Biagio22ee3f62014-12-28 11:07:35 +0000679 bool isCheapToSpeculateCttz() const override;
680
681 bool isCheapToSpeculateCtlz() const override;
682
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000683 /// Return the value type to use for ISD::SETCC.
Craig Topper2d9361e2014-03-09 07:44:38 +0000684 EVT getSetCCResultType(LLVMContext &Context, EVT VT) const override;
Scott Michela6729e82008-03-10 15:42:14 +0000685
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000686 /// Determine which of the bits specified in Mask are known to be either
687 /// zero or one and return them in the KnownZero/KnownOne bitsets.
Jay Foada0653a32014-05-14 21:14:37 +0000688 void computeKnownBitsForTargetNode(const SDValue Op,
689 APInt &KnownZero,
690 APInt &KnownOne,
691 const SelectionDAG &DAG,
692 unsigned Depth = 0) const override;
Evan Cheng2609d5e2008-05-12 19:56:52 +0000693
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000694 /// Determine the number of bits in the operation that are sign bits.
Craig Topper2d9361e2014-03-09 07:44:38 +0000695 unsigned ComputeNumSignBitsForTargetNode(SDValue Op,
Matt Arsenaultcf6f6882014-04-04 20:13:13 +0000696 const SelectionDAG &DAG,
Craig Topper2d9361e2014-03-09 07:44:38 +0000697 unsigned Depth) const override;
Owen Anderson5e65dfb2010-09-21 20:42:50 +0000698
Craig Topper2d9361e2014-03-09 07:44:38 +0000699 bool isGAPlusOffset(SDNode *N, const GlobalValue* &GA,
700 int64_t &Offset) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000701
Dan Gohman21cea8a2010-04-17 15:26:15 +0000702 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000703
Craig Topper2d9361e2014-03-09 07:44:38 +0000704 bool ExpandInlineAsm(CallInst *CI) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000705
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000706 ConstraintType getConstraintType(StringRef Constraint) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000707
John Thompsone8360b72010-10-29 17:29:13 +0000708 /// Examine constraint string and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +0000709 /// The operand object must already have been set up with the operand type.
Craig Topper2d9361e2014-03-09 07:44:38 +0000710 ConstraintWeight
711 getSingleConstraintMatchWeight(AsmOperandInfo &info,
712 const char *constraint) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000713
Craig Topper2d9361e2014-03-09 07:44:38 +0000714 const char *LowerXConstraint(EVT ConstraintVT) const override;
Dale Johannesen2b3bc302008-01-29 02:21:21 +0000715
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000716 /// Lower the specified operand into the Ops vector. If it is invalid, don't
717 /// add anything to Ops. If hasMemory is true it means one of the asm
718 /// constraint of the inline asm instruction being processed is 'm'.
Craig Topper2d9361e2014-03-09 07:44:38 +0000719 void LowerAsmOperandForConstraint(SDValue Op,
720 std::string &Constraint,
721 std::vector<SDValue> &Ops,
722 SelectionDAG &DAG) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000723
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000724 unsigned
725 getInlineAsmMemConstraint(StringRef ConstraintCode) const override {
Daniel Sandersd0496692015-05-16 12:09:54 +0000726 if (ConstraintCode == "i")
727 return InlineAsm::Constraint_i;
728 else if (ConstraintCode == "o")
729 return InlineAsm::Constraint_o;
730 else if (ConstraintCode == "v")
731 return InlineAsm::Constraint_v;
732 else if (ConstraintCode == "X")
733 return InlineAsm::Constraint_X;
734 return TargetLowering::getInlineAsmMemConstraint(ConstraintCode);
Daniel Sandersbf5b80f2015-03-16 13:13:41 +0000735 }
736
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000737 /// Given a physical register constraint
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000738 /// (e.g. {edx}), return the register number and the register class for the
739 /// register. This should only be used for C_Register constraints. On
740 /// error, this returns a register number of 0.
Eric Christopher11e4df72015-02-26 22:38:43 +0000741 std::pair<unsigned, const TargetRegisterClass *>
742 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000743 StringRef Constraint, MVT VT) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000744
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000745 /// Return true if the addressing mode represented
Chris Lattner1eb94d92007-03-30 23:15:24 +0000746 /// by AM is legal for this target, for a load/store of the specified type.
Matt Arsenaultbd7d80a2015-06-01 05:31:59 +0000747 bool isLegalAddressingMode(const AddrMode &AM, Type *Ty,
748 unsigned AS) const override;
Chris Lattner1eb94d92007-03-30 23:15:24 +0000749
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000750 /// Return true if the specified immediate is legal
Evan Chengf579bec2012-07-17 06:53:39 +0000751 /// icmp immediate, that is the target has icmp instructions which can
752 /// compare a register against the immediate without having to materialize
753 /// the immediate into a register.
Craig Topper2d9361e2014-03-09 07:44:38 +0000754 bool isLegalICmpImmediate(int64_t Imm) const override;
Evan Chengf579bec2012-07-17 06:53:39 +0000755
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000756 /// Return true if the specified immediate is legal
Evan Chengf579bec2012-07-17 06:53:39 +0000757 /// add immediate, that is the target has add instructions which can
758 /// add a register and the immediate without having to materialize
759 /// the immediate into a register.
Craig Topper2d9361e2014-03-09 07:44:38 +0000760 bool isLegalAddImmediate(int64_t Imm) const override;
Evan Chengf579bec2012-07-17 06:53:39 +0000761
Quentin Colombetea189332014-04-26 01:11:26 +0000762 /// \brief Return the cost of the scaling factor used in the addressing
763 /// mode represented by AM for this target, for a load/store
764 /// of the specified type.
765 /// If the AM is supported, the return value must be >= 0.
766 /// If the AM is not supported, it returns a negative value.
Matt Arsenaultbd7d80a2015-06-01 05:31:59 +0000767 int getScalingFactorCost(const AddrMode &AM, Type *Ty,
768 unsigned AS) const override;
Tim Northoveraeb8e062014-02-19 10:02:43 +0000769
Craig Topper2d9361e2014-03-09 07:44:38 +0000770 bool isVectorShiftByScalarCheap(Type *Ty) const override;
Tim Northoveraeb8e062014-02-19 10:02:43 +0000771
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000772 /// Return true if it's free to truncate a value of
Evan Cheng7f3d0242007-10-26 01:56:11 +0000773 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
774 /// register EAX to i16 by referencing its sub-register AX.
Craig Topper2d9361e2014-03-09 07:44:38 +0000775 bool isTruncateFree(Type *Ty1, Type *Ty2) const override;
776 bool isTruncateFree(EVT VT1, EVT VT2) const override;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000777
Craig Topper2d9361e2014-03-09 07:44:38 +0000778 bool allowTruncateForTailCall(Type *Ty1, Type *Ty2) const override;
Tim Northovera4415852013-08-06 09:12:35 +0000779
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000780 /// Return true if any actual instruction that defines a
Dan Gohmanad3e5492009-04-08 00:15:30 +0000781 /// value of type Ty1 implicit zero-extends the value to Ty2 in the result
782 /// register. This does not necessarily include registers defined in
783 /// unknown ways, such as incoming arguments, or copies from unknown
784 /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this
785 /// does not necessarily apply to truncate instructions. e.g. on x86-64,
786 /// all instructions that define 32-bit values implicit zero-extend the
787 /// result out to 64 bits.
Craig Topper2d9361e2014-03-09 07:44:38 +0000788 bool isZExtFree(Type *Ty1, Type *Ty2) const override;
789 bool isZExtFree(EVT VT1, EVT VT2) const override;
790 bool isZExtFree(SDValue Val, EVT VT2) const override;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000791
Ahmed Bougachae892d132015-02-05 18:31:02 +0000792 /// Return true if folding a vector load into ExtVal (a sign, zero, or any
793 /// extend node) is profitable.
794 bool isVectorLoadExtDesirable(SDValue) const override;
795
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000796 /// Return true if an FMA operation is faster than a pair of fmul and fadd
797 /// instructions. fmuladd intrinsics will be expanded to FMAs when this
798 /// method returns true, otherwise fmuladd is expanded to fmul + fadd.
Craig Topper2d9361e2014-03-09 07:44:38 +0000799 bool isFMAFasterThanFMulAndFAdd(EVT VT) const override;
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000800
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000801 /// Return true if it's profitable to narrow
Evan Chenga9cda8a2009-05-28 00:35:15 +0000802 /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow
803 /// from i32 to i8 but not from i32 to i16.
Craig Topper2d9361e2014-03-09 07:44:38 +0000804 bool isNarrowingProfitable(EVT VT1, EVT VT2) const override;
Evan Chenga9cda8a2009-05-28 00:35:15 +0000805
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000806 /// Returns true if the target can instruction select the
Evan Cheng16993aa2009-10-27 19:56:55 +0000807 /// specified FP immediate natively. If false, the legalizer will
808 /// materialize the FP immediate as a load from a constant pool.
Craig Topper2d9361e2014-03-09 07:44:38 +0000809 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
Evan Cheng16993aa2009-10-27 19:56:55 +0000810
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000811 /// Targets can use this to indicate that they only support *some*
812 /// VECTOR_SHUFFLE operations, those with specific masks. By default, if a
813 /// target supports the VECTOR_SHUFFLE node, all mask values are assumed to
814 /// be legal.
Craig Topper2d9361e2014-03-09 07:44:38 +0000815 bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask,
816 EVT VT) const override;
Evan Cheng60f0b892006-04-20 08:58:49 +0000817
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000818 /// Similar to isShuffleMaskLegal. This is used by Targets can use this to
819 /// indicate if there is a suitable VECTOR_SHUFFLE that can be used to
820 /// replace a VAND with a constant pool entry.
Craig Topper2d9361e2014-03-09 07:44:38 +0000821 bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
822 EVT VT) const override;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000823
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000824 /// If true, then instruction selection should
Evan Cheng0a62cb42008-03-05 01:30:59 +0000825 /// seek to shrink the FP constant of the specified type to a smaller type
826 /// in order to save space and / or reduce runtime.
Craig Topper2d9361e2014-03-09 07:44:38 +0000827 bool ShouldShrinkFPConstant(EVT VT) const override {
Evan Cheng0a62cb42008-03-05 01:30:59 +0000828 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
829 // expensive than a straight movsd. On the other hand, it's important to
830 // shrink long double fp constant since fldt is very slow.
Owen Anderson9f944592009-08-11 20:47:22 +0000831 return !X86ScalarSSEf64 || VT == MVT::f80;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000832 }
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000833
David Majnemer29c52f72015-01-06 07:12:52 +0000834 /// Return true if we believe it is correct and profitable to reduce the
835 /// load node to a smaller type.
836 bool shouldReduceLoadWidth(SDNode *Load, ISD::LoadExtType ExtTy,
837 EVT NewVT) const override;
838
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000839 /// Return true if the specified scalar FP type is computed in an SSE
840 /// register, not on the X87 floating point stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000841 bool isScalarFPTypeInSSEReg(EVT VT) const {
Owen Anderson9f944592009-08-11 20:47:22 +0000842 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
843 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
Chris Lattner7dc00e82008-01-18 06:52:41 +0000844 }
Dan Gohman4619e932008-08-19 21:32:53 +0000845
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000846 /// Return true if the target uses the MSVC _ftol2 routine for fptoui.
Eric Christophera08f30b2014-06-09 17:08:19 +0000847 bool isTargetFTOL() const;
Michael J. Spencer248d65e2012-02-24 19:01:22 +0000848
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000849 /// Return true if the MSVC _ftol2 routine should be used for fptoui to the
850 /// given type.
Michael J. Spencer248d65e2012-02-24 19:01:22 +0000851 bool isIntegerTypeFTOL(EVT VT) const {
852 return isTargetFTOL() && VT == MVT::i64;
853 }
854
Juergen Ributzka659ce002014-01-28 01:20:14 +0000855 /// \brief Returns true if it is beneficial to convert a load of a constant
856 /// to just the constant itself.
Craig Topper2d9361e2014-03-09 07:44:38 +0000857 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
858 Type *Ty) const override;
Juergen Ributzka659ce002014-01-28 01:20:14 +0000859
Michael Kuperstein047b1a02014-12-17 12:32:17 +0000860 /// Return true if EXTRACT_SUBVECTOR is cheap for this result type
861 /// with this index.
862 bool isExtractSubvectorCheap(EVT ResVT, unsigned Index) const override;
863
Renato Golinc0a3c1d2014-03-26 12:52:28 +0000864 /// Intel processors have a unified instruction and data cache
Craig Topper9d74a5a2014-04-29 07:58:41 +0000865 const char * getClearCacheBuiltinName() const override {
Craig Toppere73658d2014-04-28 04:05:08 +0000866 return nullptr; // nothing to do, move along.
Renato Golinc0a3c1d2014-03-26 12:52:28 +0000867 }
868
Hal Finkelf0e086a2014-05-11 19:29:07 +0000869 unsigned getRegisterByName(const char* RegName, EVT VT) const override;
Renato Golinc7aea402014-05-06 16:51:25 +0000870
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000871 /// This method returns a target specific FastISel object,
Dan Gohman4619e932008-08-19 21:32:53 +0000872 /// or null if the target does not support "fast" ISel.
Craig Topper2d9361e2014-03-09 07:44:38 +0000873 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
874 const TargetLibraryInfo *libInfo) const override;
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000875
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000876 /// Return true if the target stores stack protector cookies at a fixed
877 /// offset in some non-standard address space, and populates the address
878 /// space and offset as appropriate.
Craig Topper2d9361e2014-03-09 07:44:38 +0000879 bool getStackCookieLocation(unsigned &AddressSpace,
880 unsigned &Offset) const override;
Eric Christopher2ad0c772010-07-06 05:18:56 +0000881
Stuart Hastingse0d34262011-06-06 23:15:58 +0000882 SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot,
883 SelectionDAG &DAG) const;
884
Craig Topper2d9361e2014-03-09 07:44:38 +0000885 bool isNoopAddrSpaceCast(unsigned SrcAS, unsigned DestAS) const override;
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +0000886
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +0000887 bool useLoadStackGuardNode() const override;
Chandler Carruth49a8b102014-07-03 02:11:29 +0000888 /// \brief Customize the preferred legalization strategy for certain types.
889 LegalizeTypeAction getPreferredVectorAction(EVT VT) const override;
890
Evan Chengd4218b82010-07-26 21:50:05 +0000891 protected:
Eric Christopher23a3a7c2015-02-26 00:00:24 +0000892 std::pair<const TargetRegisterClass *, uint8_t>
893 findRepresentativeClass(const TargetRegisterInfo *TRI,
894 MVT VT) const override;
Evan Chengd4218b82010-07-26 21:50:05 +0000895
Chris Lattner76ac0682005-11-15 00:40:23 +0000896 private:
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000897 /// Keep a pointer to the X86Subtarget around so that we can
Evan Chenga9467aa2006-04-25 20:13:52 +0000898 /// make the right decision when generating code for different targets.
899 const X86Subtarget *Subtarget;
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000900 const DataLayout *TD;
Evan Chenga9467aa2006-04-25 20:13:52 +0000901
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000902 /// Select between SSE or x87 floating point ops.
Dale Johannesene36c4002007-09-23 14:52:20 +0000903 /// When SSE is available, use it for f32 operations.
904 /// When SSE2 is available, use it for f64 operations.
905 bool X86ScalarSSEf32;
906 bool X86ScalarSSEf64;
Evan Cheng084a1cd2008-01-29 19:34:22 +0000907
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000908 /// A list of legal FP immediates.
Evan Cheng16993aa2009-10-27 19:56:55 +0000909 std::vector<APFloat> LegalFPImmediates;
910
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000911 /// Indicate that this x86 target can instruction
Evan Cheng16993aa2009-10-27 19:56:55 +0000912 /// select the specified FP immediate natively.
913 void addLegalFPImmediate(const APFloat& Imm) {
914 LegalFPImmediates.push_back(Imm);
915 }
916
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000917 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000918 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000919 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000920 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000921 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000922 SDValue LowerMemArgument(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000923 CallingConv::ID CallConv,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000924 const SmallVectorImpl<ISD::InputArg> &ArgInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000925 SDLoc dl, SelectionDAG &DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000926 const CCValAssign &VA, MachineFrameInfo *MFI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000927 unsigned i) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000928 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000929 SDLoc dl, SelectionDAG &DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000930 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000931 ISD::ArgFlagsTy Flags) const;
Rafael Espindolae636fc02007-08-31 15:06:30 +0000932
Gordon Henriksen92319582008-01-05 16:56:59 +0000933 // Call lowering helpers.
Evan Cheng67a69dd2010-01-27 00:07:07 +0000934
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000935 /// Check whether the call is eligible for tail call optimization. Targets
936 /// that want to do tail call optimization should implement this function.
Evan Cheng6f36a082010-02-02 23:55:14 +0000937 bool IsEligibleForTailCallOptimization(SDValue Callee,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000938 CallingConv::ID CalleeCC,
939 bool isVarArg,
Evan Chengae5edee2010-03-15 18:54:48 +0000940 bool isCalleeStructRet,
941 bool isCallerStructRet,
Evan Cheng446ff282012-09-25 05:32:34 +0000942 Type *RetTy,
Evan Cheng85476f32010-01-27 06:25:16 +0000943 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000944 const SmallVectorImpl<SDValue> &OutVals,
Evan Cheng85476f32010-01-27 06:25:16 +0000945 const SmallVectorImpl<ISD::InputArg> &Ins,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000946 SelectionDAG& DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000947 bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000948 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
949 SDValue Chain, bool IsTailCall, bool Is64Bit,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000950 int FPDiff, SDLoc dl) const;
Arnold Schwaighofer634fc9a2008-04-12 18:11:06 +0000951
Dan Gohman21cea8a2010-04-17 15:26:15 +0000952 unsigned GetAlignedArgumentStackSize(unsigned StackSize,
953 SelectionDAG &DAG) const;
Evan Chengcde9e302006-01-27 08:10:46 +0000954
Eli Friedmandfe4f252009-05-23 09:59:16 +0000955 std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
NAKAMURA Takumibdf94872012-02-25 03:37:25 +0000956 bool isSigned,
957 bool isReplace) const;
Evan Cheng493b8822009-12-09 21:00:30 +0000958
Dan Gohman21cea8a2010-04-17 15:26:15 +0000959 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000960 SDValue LowerBUILD_VECTORvXi1(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000961 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
Filipe Cabecinhas17254aa2014-05-16 22:47:43 +0000962 SDValue LowerVSELECT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000963 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Elena Demikhovsky9737e382014-03-02 09:19:44 +0000964 SDValue ExtractBitFromMaskVector(SDValue Op, SelectionDAG &DAG) const;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +0000965 SDValue InsertBitToMaskVector(SDValue Op, SelectionDAG &DAG) const;
966
Dan Gohman21cea8a2010-04-17 15:26:15 +0000967 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000968 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
969 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000970 SDValue LowerGlobalAddress(const GlobalValue *GV, SDLoc dl,
Dale Johannesen021052a2009-02-04 20:06:27 +0000971 int64_t Offset, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000972 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
973 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
974 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000975 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
976 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
977 SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) const;
978 SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) const;
Michael Liaoc03c03d2012-10-23 17:36:08 +0000979 SDValue lowerUINT_TO_FP_vec(SDValue Op, SelectionDAG &DAG) const;
Craig Toppere65a08b2013-01-20 21:34:37 +0000980 SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000981 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
982 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng9c8cd8c2010-04-21 01:47:12 +0000983 SDValue LowerToBT(SDValue And, ISD::CondCode CC,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000984 SDLoc dl, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000985 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000986 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
987 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
988 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG) const;
989 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
990 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
991 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
992 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000993 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
994 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
995 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG) const;
996 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
Michael Liao97bf3632012-10-15 22:39:43 +0000997 SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
998 SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Duncan Sandsa0984362011-09-06 13:37:06 +0000999 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +00001000 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
Reid Kleckner4a406d32014-05-06 01:20:42 +00001001 SDValue LowerWin64_i128OP(SDValue Op, SelectionDAG &DAG) const;
Pat Gavlincc0431d2015-05-08 18:07:42 +00001002 SDValue LowerGC_TRANSITION_START(SDValue Op, SelectionDAG &DAG) const;
1003 SDValue LowerGC_TRANSITION_END(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands6ed40142008-12-01 11:39:25 +00001004
Craig Topper2d9361e2014-03-09 07:44:38 +00001005 SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001006 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00001007 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001008 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001009 SDLoc dl, SelectionDAG &DAG,
Craig Topper2d9361e2014-03-09 07:44:38 +00001010 SmallVectorImpl<SDValue> &InVals) const override;
1011 SDValue LowerCall(CallLoweringInfo &CLI,
1012 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001013
Craig Topper2d9361e2014-03-09 07:44:38 +00001014 SDValue LowerReturn(SDValue Chain,
1015 CallingConv::ID CallConv, bool isVarArg,
1016 const SmallVectorImpl<ISD::OutputArg> &Outs,
1017 const SmallVectorImpl<SDValue> &OutVals,
1018 SDLoc dl, SelectionDAG &DAG) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001019
Craig Topper2d9361e2014-03-09 07:44:38 +00001020 bool isUsedByReturnOnly(SDNode *N, SDValue &Chain) const override;
Evan Chengd4b08732010-11-30 23:55:39 +00001021
Craig Topper2d9361e2014-03-09 07:44:38 +00001022 bool mayBeEmittedAsTailCall(CallInst *CI) const override;
Evan Cheng0663f232011-03-21 01:19:09 +00001023
Patrik Hagglundb0e86ec2014-08-08 08:21:19 +00001024 EVT getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Craig Topper2d9361e2014-03-09 07:44:38 +00001025 ISD::NodeType ExtendKind) const override;
Cameron Zwarichac106272011-03-16 22:20:18 +00001026
Craig Topper2d9361e2014-03-09 07:44:38 +00001027 bool CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
1028 bool isVarArg,
1029 const SmallVectorImpl<ISD::OutputArg> &Outs,
1030 LLVMContext &Context) const override;
Kenneth Uildriks07119732009-11-07 02:11:54 +00001031
Craig Topper840beec2014-04-04 05:16:06 +00001032 const MCPhysReg *getScratchRegisters(CallingConv::ID CC) const override;
Juergen Ributzka87ed9062013-11-09 01:51:33 +00001033
Robin Morisset25c8e312014-09-17 00:06:58 +00001034 bool shouldExpandAtomicLoadInIR(LoadInst *SI) const override;
1035 bool shouldExpandAtomicStoreInIR(StoreInst *SI) const override;
JF Bastienf14889e2015-03-04 15:47:57 +00001036 TargetLoweringBase::AtomicRMWExpansionKind
1037 shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const override;
Robin Morisset25c8e312014-09-17 00:06:58 +00001038
Robin Morisset810739d2014-09-25 17:27:43 +00001039 LoadInst *
1040 lowerIdempotentRMWIntoFencedLoad(AtomicRMWInst *AI) const override;
1041
Robin Morisset25c8e312014-09-17 00:06:58 +00001042 bool needsCmpXchgNb(const Type *MemType) const;
1043
Michael Liao32376622012-09-20 03:06:15 +00001044 /// Utility function to emit atomic-load-arith operations (and, or, xor,
1045 /// nand, max, min, umax, umin). It takes the corresponding instruction to
1046 /// expand, the associated machine basic block, and the associated X86
1047 /// opcodes for reg/reg.
1048 MachineBasicBlock *EmitAtomicLoadArith(MachineInstr *MI,
1049 MachineBasicBlock *MBB) const;
Dale Johannesen867d5492008-10-02 18:53:47 +00001050
Michael Liao32376622012-09-20 03:06:15 +00001051 /// Utility function to emit atomic-load-arith operations (and, or, xor,
1052 /// nand, add, sub, swap) for 64-bit operands on 32-bit target.
1053 MachineBasicBlock *EmitAtomicLoadArith6432(MachineInstr *MI,
1054 MachineBasicBlock *MBB) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +00001055
Dan Gohman395a8982010-10-12 18:00:49 +00001056 // Utility function to emit the low-level va_arg code for X86-64.
1057 MachineBasicBlock *EmitVAARG64WithCustomInserter(
1058 MachineInstr *MI,
1059 MachineBasicBlock *MBB) const;
1060
Dan Gohman0700a562009-08-15 01:38:56 +00001061 /// Utility function to emit the xmm reg save portion of va_start.
1062 MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter(
1063 MachineInstr *BInstr,
1064 MachineBasicBlock *BB) const;
1065
Chris Lattnerd5f4fcc2009-09-02 05:57:00 +00001066 MachineBasicBlock *EmitLoweredSelect(MachineInstr *I,
Dan Gohman25c16532010-05-01 00:01:06 +00001067 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +00001068
Michael J. Spencerf509c6c2010-10-21 01:41:01 +00001069 MachineBasicBlock *EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00001070 MachineBasicBlock *BB) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +00001071
Rafael Espindola94d32532011-08-30 19:47:04 +00001072 MachineBasicBlock *EmitLoweredSegAlloca(MachineInstr *MI,
Pavel Chupinbe9f1212014-09-22 13:11:35 +00001073 MachineBasicBlock *BB) const;
Rafael Espindola94d32532011-08-30 19:47:04 +00001074
Eric Christopherb0e1a452010-06-03 04:07:48 +00001075 MachineBasicBlock *EmitLoweredTLSCall(MachineInstr *MI,
1076 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +00001077
Rafael Espindola5d882892010-11-27 20:43:02 +00001078 MachineBasicBlock *emitLoweredTLSAddr(MachineInstr *MI,
1079 MachineBasicBlock *BB) const;
1080
Michael Liao97bf3632012-10-15 22:39:43 +00001081 MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr *MI,
1082 MachineBasicBlock *MBB) const;
1083
1084 MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr *MI,
1085 MachineBasicBlock *MBB) const;
1086
Lang Hames23de2112014-01-23 20:23:36 +00001087 MachineBasicBlock *emitFMA3Instr(MachineInstr *MI,
1088 MachineBasicBlock *MBB) const;
1089
Dan Gohman55d7b2a2009-03-04 19:44:21 +00001090 /// Emit nodes that will be selected as "test Op0,Op0", or something
Dan Gohmanff659b52009-03-07 01:58:32 +00001091 /// equivalent, for use with the given x86 condition code.
David Blaikie9027aba2014-04-14 22:23:06 +00001092 SDValue EmitTest(SDValue Op0, unsigned X86CC, SDLoc dl,
David Blaikie269e0fb2014-04-13 06:39:55 +00001093 SelectionDAG &DAG) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +00001094
1095 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
Tim Northover7b9f86d2014-06-10 10:50:11 +00001096 /// equivalent, for use with the given x86 condition code.
1097 SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC, SDLoc dl,
1098 SelectionDAG &DAG) const;
Benjamin Kramer913da4b2012-04-27 12:07:43 +00001099
1100 /// Convert a comparison if required by the subtarget.
1101 SDValue ConvertCmpIfNecessary(SDValue Cmp, SelectionDAG &DAG) const;
Sanjay Patel957efc232014-10-24 17:02:16 +00001102
1103 /// Use rsqrt* to speed up sqrt calculations.
1104 SDValue getRsqrtEstimate(SDValue Operand, DAGCombinerInfo &DCI,
1105 unsigned &RefinementSteps,
1106 bool &UseOneConstNR) const override;
Sanjay Patele2e58922014-11-11 20:51:00 +00001107
1108 /// Use rcp* to speed up fdiv calculations.
1109 SDValue getRecipEstimate(SDValue Operand, DAGCombinerInfo &DCI,
1110 unsigned &RefinementSteps) const override;
Sanjay Patel7024b812015-04-15 15:22:55 +00001111
1112 /// Reassociate floating point divisions into multiply by reciprocal.
1113 bool combineRepeatedFPDivisors(unsigned NumUsers) const override;
Chris Lattner76ac0682005-11-15 00:40:23 +00001114 };
Evan Cheng24422d42008-09-03 00:03:49 +00001115
1116 namespace X86 {
Bob Wilson3e6fa462012-08-03 04:06:28 +00001117 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
1118 const TargetLibraryInfo *libInfo);
Evan Cheng24422d42008-09-03 00:03:49 +00001119 }
Alexander Kornienkof00654e2015-06-23 09:49:53 +00001120}
Chris Lattner76ac0682005-11-15 00:40:23 +00001121
Chris Lattner76ac0682005-11-15 00:40:23 +00001122#endif // X86ISELLOWERING_H