blob: 29dd9b332349cf9dd92ec19430182a601841b086 [file] [log] [blame]
Chris Lattner76ac0682005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner76ac0682005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_X86_X86ISELLOWERING_H
16#define LLVM_LIB_TARGET_X86_X86ISELLOWERING_H
Chris Lattner76ac0682005-11-15 00:40:23 +000017
Chandler Carruth802d7552012-12-04 07:12:27 +000018#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000020#include "llvm/Target/TargetLowering.h"
21#include "llvm/Target/TargetOptions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000022
23namespace llvm {
Eric Christophera08f30b2014-06-09 17:08:19 +000024 class X86Subtarget;
Craig Topperc6d4efa2014-03-19 06:53:25 +000025 class X86TargetMachine;
26
Chris Lattner76ac0682005-11-15 00:40:23 +000027 namespace X86ISD {
Evan Cheng172fce72006-01-06 00:43:03 +000028 // X86 Specific DAG Nodes
Chris Lattner76ac0682005-11-15 00:40:23 +000029 enum NodeType {
30 // Start the numbering where the builtin ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattner76ac0682005-11-15 00:40:23 +000032
Evan Chenge9fbc3f2007-12-14 02:13:44 +000033 /// BSF - Bit scan forward.
34 /// BSR - Bit scan reverse.
35 BSF,
36 BSR,
37
Evan Cheng9c249c32006-01-09 18:33:28 +000038 /// SHLD, SHRD - Double shift instructions. These correspond to
39 /// X86::SHLDxx and X86::SHRDxx instructions.
40 SHLD,
41 SHRD,
42
Evan Cheng2dd217b2006-01-31 03:14:29 +000043 /// FAND - Bitwise logical AND of floating point values. This corresponds
44 /// to X86::ANDPS or X86::ANDPD.
45 FAND,
46
Evan Cheng4363e882007-01-05 07:55:56 +000047 /// FOR - Bitwise logical OR of floating point values. This corresponds
48 /// to X86::ORPS or X86::ORPD.
49 FOR,
50
Evan Cheng72d5c252006-01-31 22:28:30 +000051 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
52 /// to X86::XORPS or X86::XORPD.
53 FXOR,
54
Jakub Staszakb5ab81d2013-08-08 15:19:25 +000055 /// FANDN - Bitwise logical ANDNOT of floating point values. This
Benjamin Kramer5bc180c2013-08-04 12:05:16 +000056 /// corresponds to X86::ANDNPS or X86::ANDNPD.
57 FANDN,
58
Evan Cheng82241c82007-01-05 21:37:56 +000059 /// FSRL - Bitwise logical right shift of floating point values. These
60 /// corresponds to X86::PSRLDQ.
Evan Cheng4363e882007-01-05 07:55:56 +000061 FSRL,
62
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000063 /// CALL - These operations represent an abstract X86 call
Chris Lattner76ac0682005-11-15 00:40:23 +000064 /// instruction, which includes a bunch of information. In particular the
65 /// operands of these node are:
66 ///
67 /// #0 - The incoming token chain
68 /// #1 - The callee
69 /// #2 - The number of arg bytes the caller pushes on the stack.
70 /// #3 - The number of arg bytes the callee pops off the stack.
71 /// #4 - The value to pass in AL/AX/EAX (optional)
72 /// #5 - The value to pass in DL/DX/EDX (optional)
73 ///
74 /// The result values of these nodes are:
75 ///
76 /// #0 - The outgoing token chain
77 /// #1 - The first register result value (optional)
78 /// #2 - The second register result value (optional)
79 ///
Chris Lattner76ac0682005-11-15 00:40:23 +000080 CALL,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000081
Michael J. Spencer9cafc872010-10-20 23:40:27 +000082 /// RDTSC_DAG - This operation implements the lowering for
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +000083 /// readcyclecounter
84 RDTSC_DAG,
Evan Cheng225a4d02005-12-17 01:21:05 +000085
Andrea Di Biagiod1ab8662014-04-24 17:18:27 +000086 /// X86 Read Time-Stamp Counter and Processor ID.
87 RDTSCP_DAG,
88
Andrea Di Biagio53b68302014-06-30 17:14:21 +000089 /// X86 Read Performance Monitoring Counters.
90 RDPMC_DAG,
91
Evan Cheng225a4d02005-12-17 01:21:05 +000092 /// X86 compare and logical compare instructions.
Evan Cheng80700992007-09-17 17:42:53 +000093 CMP, COMI, UCOMI,
Evan Cheng225a4d02005-12-17 01:21:05 +000094
Dan Gohman25a767d2008-12-23 22:45:23 +000095 /// X86 bit-test instructions.
96 BT,
97
Chris Lattner846c20d2010-12-20 00:59:46 +000098 /// X86 SetCC. Operand 0 is condition code, and operand 1 is the EFLAGS
99 /// operand, usually produced by a CMP instruction.
Evan Chengc1583db2005-12-21 20:21:51 +0000100 SETCC,
101
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000102 /// X86 Select
103 SELECT,
104
Evan Cheng0e8b9e32009-12-15 00:53:42 +0000105 // Same as SETCC except it's materialized with a sbb and the value is all
106 // one's or all zero's.
Chris Lattner9edf3f52010-12-19 22:08:31 +0000107 SETCC_CARRY, // R = carry_bit ? ~0 : 0
Evan Cheng0e8b9e32009-12-15 00:53:42 +0000108
Stuart Hastingsbe605492011-06-03 23:53:54 +0000109 /// X86 FP SETCC, implemented with CMP{cc}SS/CMP{cc}SD.
110 /// Operands are two FP values to compare; result is a mask of
111 /// 0s or 1s. Generally DTRT for C/C++ with NaNs.
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000112 FSETCC,
Stuart Hastingsbe605492011-06-03 23:53:54 +0000113
Stuart Hastings9f208042011-06-01 04:39:42 +0000114 /// X86 MOVMSK{pd|ps}, extracts sign bits of two or four FP values,
115 /// result in an integer GPR. Needs masking for scalar result.
116 FGETSIGNx86,
117
Chris Lattnera492d292009-03-12 06:46:02 +0000118 /// X86 conditional moves. Operand 0 and operand 1 are the two values
119 /// to select from. Operand 2 is the condition code, and operand 3 is the
120 /// flag operand produced by a CMP or TEST instruction. It also writes a
121 /// flag result.
Evan Cheng225a4d02005-12-17 01:21:05 +0000122 CMOV,
Evan Cheng6fc31042005-12-19 23:12:38 +0000123
Dan Gohman4a683472009-03-23 15:40:10 +0000124 /// X86 conditional branches. Operand 0 is the chain operand, operand 1
125 /// is the block to branch if condition is true, operand 2 is the
126 /// condition code, and operand 3 is the flag operand produced by a CMP
Evan Chengc1583db2005-12-21 20:21:51 +0000127 /// or TEST instruction.
Evan Cheng6fc31042005-12-19 23:12:38 +0000128 BRCOND,
Evan Chenga74ce622005-12-21 02:39:21 +0000129
Dan Gohman4a683472009-03-23 15:40:10 +0000130 /// Return with a flag operand. Operand 0 is the chain operand, operand
131 /// 1 is the number of bytes of stack to pop.
Evan Chenga74ce622005-12-21 02:39:21 +0000132 RET_FLAG,
Evan Chengae986f12006-01-11 22:15:48 +0000133
134 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
135 REP_STOS,
136
137 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
138 REP_MOVS,
Evan Cheng72d5c252006-01-31 22:28:30 +0000139
Evan Cheng5588de92006-02-18 00:15:05 +0000140 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
141 /// at function entry, used for PIC code.
142 GlobalBaseReg,
Evan Cheng1f342c22006-02-23 02:43:52 +0000143
Bill Wendling24c79f22008-09-16 21:48:12 +0000144 /// Wrapper - A wrapper node for TargetConstantPool,
145 /// TargetExternalSymbol, and TargetGlobalAddress.
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000146 Wrapper,
Evan Chengd5e905d2006-03-21 23:01:21 +0000147
Evan Chengae1cd752006-11-30 21:55:46 +0000148 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
149 /// relative displacements.
150 WrapperRIP,
151
Dale Johannesendd224d22010-09-30 23:57:10 +0000152 /// MOVDQ2Q - Copies a 64-bit value from the low word of an XMM vector
153 /// to an MMX vector. If you think this is too close to the previous
154 /// mnemonic, so do I; blame Intel.
155 MOVDQ2Q,
156
Manman Renacb8bec2012-10-30 22:15:38 +0000157 /// MMX_MOVD2W - Copies a 32-bit value from the low word of a MMX
158 /// vector to a GPR.
159 MMX_MOVD2W,
160
Bruno Cardoso Lopesab9ae872015-02-05 13:23:07 +0000161 /// MMX_MOVW2D - Copies a GPR into the low 32-bit word of a MMX vector
162 /// and zero out the high word.
163 MMX_MOVW2D,
164
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000165 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
166 /// i32, corresponds to X86::PEXTRB.
167 PEXTRB,
168
Evan Chengcbffa462006-03-31 19:22:53 +0000169 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
Evan Cheng5fd7c692006-03-31 21:55:24 +0000170 /// i32, corresponds to X86::PEXTRW.
Evan Chengcbffa462006-03-31 19:22:53 +0000171 PEXTRW,
Evan Cheng5fd7c692006-03-31 21:55:24 +0000172
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000173 /// INSERTPS - Insert any element of a 4 x float vector into any element
174 /// of a destination 4 x floatvector.
175 INSERTPS,
176
177 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
178 /// corresponds to X86::PINSRB.
179 PINSRB,
180
Evan Cheng5fd7c692006-03-31 21:55:24 +0000181 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
182 /// corresponds to X86::PINSRW.
Chris Lattnera8288502010-02-23 02:07:48 +0000183 PINSRW, MMX_PINSRW,
Evan Cheng49683ba2006-11-10 21:43:37 +0000184
Nate Begemane684da32009-02-23 08:49:38 +0000185 /// PSHUFB - Shuffle 16 8-bit values within a vector.
186 PSHUFB,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000187
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +0000188 /// ANDNP - Bitwise Logical AND NOT of Packed FP values.
189 ANDNP,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000190
Craig Topper81390be2011-11-19 07:33:10 +0000191 /// PSIGN - Copy integer sign.
192 PSIGN,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000193
Elena Demikhovskycd3c1c42012-12-05 09:24:57 +0000194 /// BLENDI - Blend where the selector is an immediate.
195 BLENDI,
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000196
Quentin Colombetdbe33e72014-11-06 02:25:03 +0000197 /// SHRUNKBLEND - Blend where the condition has been shrunk.
198 /// This is used to emphasize that the condition mask is
199 /// no more valid for generic VSELECT optimizations.
200 SHRUNKBLEND,
201
Chandler Carruth204ad4c2014-09-15 20:09:47 +0000202 /// ADDSUB - Combined add and sub on an FP vector.
203 ADDSUB,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000204 // FADD, FSUB, FMUL, FDIV, FMIN, FMAX - FP vector ops with rounding mode.
205 FADD_RND,
206 FSUB_RND,
207 FMUL_RND,
208 FDIV_RND,
209
Benjamin Kramerb16ccde2012-12-15 16:47:44 +0000210 // SUBUS - Integer sub with unsigned saturation.
211 SUBUS,
212
Craig Topperf984efb2011-11-19 09:02:40 +0000213 /// HADD - Integer horizontal add.
214 HADD,
215
216 /// HSUB - Integer horizontal sub.
217 HSUB,
218
Duncan Sands0e4fcb82011-09-22 20:15:48 +0000219 /// FHADD - Floating point horizontal add.
220 FHADD,
221
222 /// FHSUB - Floating point horizontal sub.
223 FHSUB,
224
Benjamin Kramer4669d182012-12-21 14:04:55 +0000225 /// UMAX, UMIN - Unsigned integer max and min.
226 UMAX, UMIN,
227
228 /// SMAX, SMIN - Signed integer max and min.
229 SMAX, SMIN,
230
Evan Cheng49683ba2006-11-10 21:43:37 +0000231 /// FMAX, FMIN - Floating point max and min.
232 ///
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000233 FMAX, FMIN,
Dan Gohman57111e72007-07-10 00:05:58 +0000234
Nadav Rotem178250a2012-08-19 13:06:16 +0000235 /// FMAXC, FMINC - Commutative FMIN and FMAX.
236 FMAXC, FMINC,
237
Dan Gohman57111e72007-07-10 00:05:58 +0000238 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
239 /// approximation. Note that these typically require refinement
240 /// in order to obtain suitable precision.
241 FRSQRT, FRCP,
242
Rafael Espindola3b2df102009-04-08 21:14:34 +0000243 // TLSADDR - Thread Local Storage.
244 TLSADDR,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000245
Hans Wennborg789acfb2012-06-01 16:27:21 +0000246 // TLSBASEADDR - Thread Local Storage. A call to get the start address
247 // of the TLS block for the current module.
248 TLSBASEADDR,
249
Eric Christopherb0e1a452010-06-03 04:07:48 +0000250 // TLSCALL - Thread Local Storage. When calling to an OS provided
251 // thunk at the address from an earlier relocation.
252 TLSCALL,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000253
Evan Cheng78af38c2008-05-08 00:57:18 +0000254 // EH_RETURN - Exception Handling helpers.
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000255 EH_RETURN,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000256
Michael Liao97bf3632012-10-15 22:39:43 +0000257 // EH_SJLJ_SETJMP - SjLj exception handling setjmp.
258 EH_SJLJ_SETJMP,
259
260 // EH_SJLJ_LONGJMP - SjLj exception handling longjmp.
261 EH_SJLJ_LONGJMP,
262
Eli Benderskya1c66352013-02-14 23:17:03 +0000263 /// TC_RETURN - Tail call return. See X86TargetLowering::LowerCall for
264 /// the list of operands.
Anton Korobeynikov91460e42007-11-16 01:31:51 +0000265 TC_RETURN,
266
Tim Northover546b57b2014-02-06 09:54:51 +0000267 // VZEXT_MOVL - Vector move to low scalar and zero higher vector elements.
Evan Cheng961339b2008-05-09 21:53:03 +0000268 VZEXT_MOVL,
269
Michael Liao1be96bb2012-10-23 17:34:00 +0000270 // VZEXT - Vector integer zero-extend.
271 VZEXT,
272
273 // VSEXT - Vector integer signed-extend.
274 VSEXT,
275
Elena Demikhovsky980c6b02013-08-29 11:56:53 +0000276 // VTRUNC - Vector integer truncate.
277 VTRUNC,
278
279 // VTRUNC - Vector integer truncate with mask.
280 VTRUNCM,
281
Michael Liao34107b92012-08-14 21:24:47 +0000282 // VFPEXT - Vector FP extend.
283 VFPEXT,
284
Michael Liaoe999b862012-10-10 16:53:28 +0000285 // VFPROUND - Vector FP round.
286 VFPROUND,
287
Craig Topper09462642012-01-22 19:15:14 +0000288 // VSHL, VSRL - 128-bit vector logical left / right shift
289 VSHLDQ, VSRLDQ,
290
291 // VSHL, VSRL, VSRA - Vector shift elements
292 VSHL, VSRL, VSRA,
293
294 // VSHLI, VSRLI, VSRAI - Vector shift elements by immediate
295 VSHLI, VSRLI, VSRAI,
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000296
Craig Topper0b7ad762012-01-22 23:36:02 +0000297 // CMPP - Vector packed double/float comparison.
298 CMPP,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000299
Nate Begeman55b7bec2008-07-17 16:51:19 +0000300 // PCMP* - Vector integer comparisons.
Craig Topperbd4884372012-01-22 22:42:16 +0000301 PCMPEQ, PCMPGT,
Elena Demikhovsky33d447a2013-08-21 09:36:02 +0000302 // PCMP*M - Vector integer comparisons, the result is in a mask vector.
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000303 PCMPEQM, PCMPGTM,
304
305 /// CMPM, CMPMU - Vector comparison generating mask bits for fp and
306 /// integer signed and unsigned data types.
307 CMPM,
308 CMPMU,
Bill Wendling1a317672008-12-12 00:56:36 +0000309
Chris Lattner364bb0a2010-12-05 07:30:36 +0000310 // ADD, SUB, SMUL, etc. - Arithmetic operations with FLAGS results.
Chris Lattner846c20d2010-12-20 00:59:46 +0000311 ADD, SUB, ADC, SBB, SMUL,
Dan Gohman722b1ee2009-09-18 19:59:53 +0000312 INC, DEC, OR, XOR, AND,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000313
Craig Topperb25f0f52013-09-02 07:53:17 +0000314 BEXTR, // BEXTR - Bit field extract
Craig Topper039a7902011-10-21 06:55:01 +0000315
Chris Lattner364bb0a2010-12-05 07:30:36 +0000316 UMUL, // LOW, HI, FLAGS = umul LHS, RHS
Evan Chenga84a3182009-03-30 21:36:47 +0000317
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +0000318 // 8-bit SMUL/UMUL - AX, FLAGS = smul8/umul8 AL, RHS
319 SMUL8, UMUL8,
320
Ahmed Bougacha12eb5582014-11-03 20:26:35 +0000321 // 8-bit divrem that zero-extend the high result (AH).
322 UDIVREM8_ZEXT_HREG,
323 SDIVREM8_SEXT_HREG,
324
Evan Chenga84a3182009-03-30 21:36:47 +0000325 // MUL_IMM - X86 specific multiply by immediate.
Eric Christopherf7802a32009-07-29 00:28:05 +0000326 MUL_IMM,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000327
Elena Demikhovsky33d447a2013-08-21 09:36:02 +0000328 // PTEST - Vector bitwise comparisons.
Dan Gohman0700a562009-08-15 01:38:56 +0000329 PTEST,
330
Elena Demikhovsky33d447a2013-08-21 09:36:02 +0000331 // TESTP - Vector packed fp sign bitwise comparisons.
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000332 TESTP,
333
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000334 // TESTM, TESTNM - Vector "test" in AVX-512, the result is in a mask vector.
Elena Demikhovsky33d447a2013-08-21 09:36:02 +0000335 TESTM,
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000336 TESTNM,
Elena Demikhovsky33d447a2013-08-21 09:36:02 +0000337
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000338 // OR/AND test for masks
339 KORTEST,
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000340
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000341 // Several flavors of instructions with vector shuffle behaviors.
Chandler Carruth8366ceb2014-06-20 01:05:28 +0000342 PACKSS,
343 PACKUS,
Adam Nemet2f10cc62014-08-05 17:22:55 +0000344 // Intra-lane alignr
Craig Topper8fb09f02013-01-28 06:48:25 +0000345 PALIGNR,
Adam Nemet2f10cc62014-08-05 17:22:55 +0000346 // AVX512 inter-lane alignr
347 VALIGN,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000348 PSHUFD,
349 PSHUFHW,
350 PSHUFLW,
Craig Topper6e54ba72011-12-31 23:50:21 +0000351 SHUFP,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000352 MOVDDUP,
353 MOVSHDUP,
354 MOVSLDUP,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000355 MOVLHPS,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000356 MOVLHPD,
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000357 MOVHLPS,
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000358 MOVLPS,
359 MOVLPD,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000360 MOVSD,
361 MOVSS,
Craig Topper8d4ba192011-12-06 08:21:25 +0000362 UNPCKL,
363 UNPCKH,
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000364 VPERMILPV,
Chandler Carruthed5dfff2014-09-22 22:29:42 +0000365 VPERMILPI,
Craig Topperb86fa402012-04-16 00:41:45 +0000366 VPERMV,
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000367 VPERMV3,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000368 VPERMIV3,
Craig Topperb86fa402012-04-16 00:41:45 +0000369 VPERMI,
Craig Topper0a672ea2011-11-30 07:47:51 +0000370 VPERM2X128,
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000371 VBROADCAST,
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000372 // masked broadcast
373 VBROADCASTM,
Elena Demikhovsky9f423d62014-02-10 07:02:39 +0000374 // Insert/Extract vector element
Elena Demikhovsky89529742013-09-12 08:55:00 +0000375 VINSERT,
Elena Demikhovsky9f423d62014-02-10 07:02:39 +0000376 VEXTRACT,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000377
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000378 // Vector multiply packed unsigned doubleword integers
Craig Topper1d471e32012-02-05 03:14:49 +0000379 PMULUDQ,
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000380 // Vector multiply packed signed doubleword integers
Benjamin Kramer6d2dff62014-04-26 14:12:19 +0000381 PMULDQ,
Craig Topper1d471e32012-02-05 03:14:49 +0000382
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000383 // FMA nodes
384 FMADD,
385 FNMADD,
386 FMSUB,
387 FNMSUB,
388 FMADDSUB,
389 FMSUBADD,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000390 // FMA with rounding mode
391 FMADD_RND,
392 FNMADD_RND,
393 FMSUB_RND,
394 FNMSUB_RND,
395 FMADDSUB_RND,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000396 FMSUBADD_RND,
397 RNDSCALE,
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000398
Elena Demikhovsky908dbf42014-12-11 15:02:24 +0000399 // Compress and expand
400 COMPRESS,
401 EXPAND,
402
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000403 // Save xmm argument registers to the stack, according to %al. An operator
404 // is needed so that this can be expanded with control flow.
Dan Gohman48b185d2009-09-25 20:36:54 +0000405 VASTART_SAVE_XMM_REGS,
406
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000407 // Windows's _chkstk call to do stack probing.
Michael J. Spencerf509c6c2010-10-21 01:41:01 +0000408 WIN_ALLOCA,
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000409
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000410 // For allocating variable amounts of stack space when using
Rafael Espindola33530172011-08-30 19:43:21 +0000411 // segmented stacks. Check if the current stacklet has enough space, and
Rafael Espindola9d96c942011-09-06 19:29:31 +0000412 // falls back to heap allocation if not.
Rafael Espindola33530172011-08-30 19:43:21 +0000413 SEG_ALLOCA,
414
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000415 // Windows's _ftol2 runtime routine to do fptoui.
Michael J. Spencer248d65e2012-02-24 19:01:22 +0000416 WIN_FTOL,
417
Duncan Sands7c601de2010-11-20 11:25:00 +0000418 // Memory barrier
419 MEMBARRIER,
420 MFENCE,
421 SFENCE,
422 LFENCE,
423
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000424 // Store FP status word into i16 register.
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000425 FNSTSW16r,
426
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000427 // Store contents of %ah into %eflags.
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000428 SAHF,
429
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000430 // Get a random integer and indicate whether it is valid in CF.
Benjamin Kramer0ab27942012-07-12 09:31:43 +0000431 RDRAND,
432
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000433 // Get a NIST SP800-90B & C compliant random integer and
Michael Liaoa486a112013-03-28 23:41:26 +0000434 // indicate whether it is valid in CF.
435 RDSEED,
436
Craig Topperab47fe42012-08-06 06:22:36 +0000437 PCMPISTRI,
438 PCMPESTRI,
439
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000440 // Test if in transactional execution.
Michael Liao03f9ad02013-03-26 22:47:01 +0000441 XTEST,
442
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000443 // ERI instructions
444 RSQRT28, RCP28, EXP2,
445
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000446 // Compare and swap.
Tim Northover277066a2014-07-01 18:53:31 +0000447 LCMPXCHG_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE,
Chris Lattner54e53292010-09-22 00:34:38 +0000448 LCMPXCHG8_DAG,
Eli Friedman5e570422011-08-26 21:21:21 +0000449 LCMPXCHG16_DAG,
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000450
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000451 // Load, scalar_to_vector, and zero extend.
Chris Lattner78f518b2010-09-22 01:05:16 +0000452 VZEXT_LOAD,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000453
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000454 // Store FP control world into i16 memory.
Chris Lattnered85da52010-09-22 01:11:26 +0000455 FNSTCW16m,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000456
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000457 /// This instruction implements FP_TO_SINT with the
Chris Lattner78f518b2010-09-22 01:05:16 +0000458 /// integer destination in memory and a FP reg source. This corresponds
459 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
460 /// has two inputs (token chain and address) and two outputs (int value
461 /// and token chain).
462 FP_TO_INT16_IN_MEM,
463 FP_TO_INT32_IN_MEM,
Chris Lattnera5156c32010-09-22 01:28:21 +0000464 FP_TO_INT64_IN_MEM,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000465
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000466 /// This instruction implements SINT_TO_FP with the
Chris Lattnera5156c32010-09-22 01:28:21 +0000467 /// integer source in memory and FP reg result. This corresponds to the
468 /// X86::FILD*m instructions. It has three inputs (token chain, address,
469 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
470 /// also produces a flag).
471 FILD,
472 FILD_FLAG,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000473
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000474 /// This instruction implements an extending load to FP stack slots.
Chris Lattnera5156c32010-09-22 01:28:21 +0000475 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
476 /// operand, ptr to load from, and a ValueType node indicating the type
477 /// to load to.
478 FLD,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000479
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000480 /// This instruction implements a truncating store to FP stack
Chris Lattnera5156c32010-09-22 01:28:21 +0000481 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
482 /// chain operand, value to store, address, and a ValueType to store it
483 /// as.
Dan Gohman395a8982010-10-12 18:00:49 +0000484 FST,
485
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000486 /// This instruction grabs the address of the next argument
Dan Gohman395a8982010-10-12 18:00:49 +0000487 /// from a va_list. (reads and modifies the va_list in memory)
488 VAARG_64
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000489
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000490 // WARNING: Do not add anything in the end unless you want the node to
491 // have memop! In fact, starting from ATOMADD64_DAG all opcodes will be
492 // thought as target memory ops!
Chris Lattner76ac0682005-11-15 00:40:23 +0000493 };
494 }
495
Evan Cheng084a1cd2008-01-29 19:34:22 +0000496 /// Define some predicates that are used for node matching.
497 namespace X86 {
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000498 /// Return true if the specified
David Greenec4da1102011-02-03 15:50:00 +0000499 /// EXTRACT_SUBVECTOR operand specifies a vector extract that is
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000500 /// suitable for input to VEXTRACTF128, VEXTRACTI128 instructions.
501 bool isVEXTRACT128Index(SDNode *N);
David Greenec4da1102011-02-03 15:50:00 +0000502
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000503 /// Return true if the specified
David Greene653f1ee2011-02-04 16:08:29 +0000504 /// INSERT_SUBVECTOR operand specifies a subvector insert that is
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000505 /// suitable for input to VINSERTF128, VINSERTI128 instructions.
506 bool isVINSERT128Index(SDNode *N);
David Greene653f1ee2011-02-04 16:08:29 +0000507
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000508 /// Return true if the specified
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000509 /// EXTRACT_SUBVECTOR operand specifies a vector extract that is
510 /// suitable for input to VEXTRACTF64X4, VEXTRACTI64X4 instructions.
511 bool isVEXTRACT256Index(SDNode *N);
512
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000513 /// Return true if the specified
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000514 /// INSERT_SUBVECTOR operand specifies a subvector insert that is
515 /// suitable for input to VINSERTF64X4, VINSERTI64X4 instructions.
516 bool isVINSERT256Index(SDNode *N);
517
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000518 /// Return the appropriate
David Greenec4da1102011-02-03 15:50:00 +0000519 /// immediate to extract the specified EXTRACT_SUBVECTOR index
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000520 /// with VEXTRACTF128, VEXTRACTI128 instructions.
521 unsigned getExtractVEXTRACT128Immediate(SDNode *N);
David Greenec4da1102011-02-03 15:50:00 +0000522
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000523 /// Return the appropriate
David Greene653f1ee2011-02-04 16:08:29 +0000524 /// immediate to insert at the specified INSERT_SUBVECTOR index
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000525 /// with VINSERTF128, VINSERT128 instructions.
526 unsigned getInsertVINSERT128Immediate(SDNode *N);
527
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000528 /// Return the appropriate
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000529 /// immediate to extract the specified EXTRACT_SUBVECTOR index
530 /// with VEXTRACTF64X4, VEXTRACTI64x4 instructions.
531 unsigned getExtractVEXTRACT256Immediate(SDNode *N);
532
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000533 /// Return the appropriate
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000534 /// immediate to insert at the specified INSERT_SUBVECTOR index
535 /// with VINSERTF64x4, VINSERTI64x4 instructions.
536 unsigned getInsertVINSERT256Immediate(SDNode *N);
David Greene653f1ee2011-02-04 16:08:29 +0000537
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000538 /// Returns true if Elt is a constant zero or floating point constant +0.0.
Evan Chenge62288f2009-07-30 08:33:02 +0000539 bool isZeroNode(SDValue Elt);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000540
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000541 /// Returns true of the given offset can be
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000542 /// fit into displacement field of the instruction.
543 bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
544 bool hasSymbolicDisplacement = true);
Evan Cheng3a0c5e52011-06-23 17:54:54 +0000545
546
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000547 /// Determines whether the callee is required to pop its
Evan Cheng3a0c5e52011-06-23 17:54:54 +0000548 /// own arguments. Callee pop is necessary to support tail calls.
549 bool isCalleePop(CallingConv::ID CallingConv,
550 bool is64Bit, bool IsVarArg, bool TailCallOpt);
Adam Nemet50b83f02014-08-14 17:13:26 +0000551
552 /// AVX512 static rounding constants. These need to match the values in
553 /// avx512fintrin.h.
554 enum STATIC_ROUNDING {
555 TO_NEAREST_INT = 0,
556 TO_NEG_INF = 1,
557 TO_POS_INF = 2,
558 TO_ZERO = 3,
559 CUR_DIRECTION = 4
560 };
Evan Cheng084a1cd2008-01-29 19:34:22 +0000561 }
562
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000563 //===--------------------------------------------------------------------===//
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000564 // X86 Implementation of the TargetLowering interface
Craig Topper26eec092014-03-31 06:22:15 +0000565 class X86TargetLowering final : public TargetLowering {
Chris Lattner76ac0682005-11-15 00:40:23 +0000566 public:
Eric Christopher05b81972015-02-02 17:38:43 +0000567 explicit X86TargetLowering(const X86TargetMachine &TM,
568 const X86Subtarget &STI);
Chris Lattner76ac0682005-11-15 00:40:23 +0000569
Craig Topper2d9361e2014-03-09 07:44:38 +0000570 unsigned getJumpTableEncoding() const override;
Chris Lattner9c1efcd2010-01-25 23:38:14 +0000571
Craig Topper2d9361e2014-03-09 07:44:38 +0000572 MVT getScalarShiftAmountTy(EVT LHSTy) const override { return MVT::i8; }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000573
Craig Topper2d9361e2014-03-09 07:44:38 +0000574 const MCExpr *
Chris Lattner4bfbe932010-01-26 05:02:42 +0000575 LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
576 const MachineBasicBlock *MBB, unsigned uid,
Craig Topper2d9361e2014-03-09 07:44:38 +0000577 MCContext &Ctx) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000578
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000579 /// Returns relocation base for the given PIC jumptable.
Craig Topper2d9361e2014-03-09 07:44:38 +0000580 SDValue getPICJumpTableRelocBase(SDValue Table,
581 SelectionDAG &DAG) const override;
582 const MCExpr *
Chris Lattner8a785d72010-01-26 06:28:43 +0000583 getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
Craig Topper2d9361e2014-03-09 07:44:38 +0000584 unsigned JTI, MCContext &Ctx) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000585
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000586 /// Return the desired alignment for ByVal aggregate
Evan Cheng35abd842008-01-23 23:17:41 +0000587 /// function arguments in the caller parameter area. For X86, aggregates
588 /// that contains are placed at 16-byte boundaries while the rest are at
589 /// 4-byte boundaries.
Craig Topper2d9361e2014-03-09 07:44:38 +0000590 unsigned getByValTypeAlignment(Type *Ty) const override;
Evan Chengef377ad2008-05-15 08:39:06 +0000591
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000592 /// Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000593 /// and store operations as a result of memset, memcpy, and memmove
594 /// lowering. If DstAlign is zero that means it's safe to destination
595 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
596 /// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +0000597 /// probably because the source does not need to be loaded. If 'IsMemset' is
598 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
599 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
600 /// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000601 /// It returns EVT::Other if the type should be determined using generic
602 /// target-independent logic.
Craig Topper2d9361e2014-03-09 07:44:38 +0000603 EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
604 bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc,
605 MachineFunction &MF) const override;
Bill Wendlingbae6b2c2009-08-15 21:21:19 +0000606
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000607 /// Returns true if it's safe to use load / store of the
Evan Cheng04e55182012-12-12 00:42:09 +0000608 /// specified type to expand memcpy / memset inline. This is mostly true
Evan Chengc3d1aca2012-12-12 01:32:07 +0000609 /// for all types except for some special cases. For example, on X86
Evan Cheng04e55182012-12-12 00:42:09 +0000610 /// targets without SSE2 f64 load / store are done with fldl / fstpl which
Evan Chengc3d1aca2012-12-12 01:32:07 +0000611 /// also does type conversion. Note the specified type doesn't have to be
612 /// legal as the hook is used before type legalization.
Craig Topper2d9361e2014-03-09 07:44:38 +0000613 bool isSafeMemOpType(MVT VT) const override;
Evan Cheng04e55182012-12-12 00:42:09 +0000614
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000615 /// Returns true if the target allows
Evan Cheng79e2ca92012-12-10 23:21:26 +0000616 /// unaligned memory accesses. of the specified type. Returns whether it
617 /// is "fast" by reference in the second argument.
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000618 bool allowsMisalignedMemoryAccesses(EVT VT, unsigned AS, unsigned Align,
Craig Topper2d9361e2014-03-09 07:44:38 +0000619 bool *Fast) const override;
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000620
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000621 /// Provide custom lowering hooks for some operations.
Chris Lattner76ac0682005-11-15 00:40:23 +0000622 ///
Craig Topper2d9361e2014-03-09 07:44:38 +0000623 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Chris Lattner76ac0682005-11-15 00:40:23 +0000624
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000625 /// Replace the results of node with an illegal result
Duncan Sands6ed40142008-12-01 11:39:25 +0000626 /// type with new values built out of custom code.
Chris Lattnerf81d5882007-11-24 07:07:01 +0000627 ///
Craig Topper2d9361e2014-03-09 07:44:38 +0000628 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
629 SelectionDAG &DAG) const override;
Chris Lattnerf81d5882007-11-24 07:07:01 +0000630
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000631
Craig Topper2d9361e2014-03-09 07:44:38 +0000632 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Evan Cheng5987cfb2006-07-07 08:33:52 +0000633
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000634 /// Return true if the target has native support for
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000635 /// the specified value type and it is 'desirable' to use the type for the
636 /// given node type. e.g. On x86 i16 is legal, but undesirable since i16
637 /// instruction encodings are longer and some i16 instructions are slow.
Craig Topper2d9361e2014-03-09 07:44:38 +0000638 bool isTypeDesirableForOp(unsigned Opc, EVT VT) const override;
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000639
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000640 /// Return true if the target has native support for the
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000641 /// specified value type and it is 'desirable' to use the type. e.g. On x86
642 /// i16 is legal, but undesirable since i16 instruction encodings are longer
643 /// and some i16 instructions are slow.
Craig Topper2d9361e2014-03-09 07:44:38 +0000644 bool IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const override;
Evan Chengaf56fac2010-04-16 06:14:10 +0000645
Craig Topper2d9361e2014-03-09 07:44:38 +0000646 MachineBasicBlock *
Dan Gohman25c16532010-05-01 00:01:06 +0000647 EmitInstrWithCustomInserter(MachineInstr *MI,
Craig Topper2d9361e2014-03-09 07:44:38 +0000648 MachineBasicBlock *MBB) const override;
Evan Cheng339edad2006-01-11 00:33:36 +0000649
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000650
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000651 /// This method returns the name of a target specific DAG node.
Craig Topper2d9361e2014-03-09 07:44:38 +0000652 const char *getTargetNodeName(unsigned Opcode) const override;
Evan Cheng6af02632005-12-20 06:22:03 +0000653
Andrea Di Biagio22ee3f62014-12-28 11:07:35 +0000654 bool isCheapToSpeculateCttz() const override;
655
656 bool isCheapToSpeculateCtlz() const override;
657
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000658 /// Return the value type to use for ISD::SETCC.
Craig Topper2d9361e2014-03-09 07:44:38 +0000659 EVT getSetCCResultType(LLVMContext &Context, EVT VT) const override;
Scott Michela6729e82008-03-10 15:42:14 +0000660
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000661 /// Determine which of the bits specified in Mask are known to be either
662 /// zero or one and return them in the KnownZero/KnownOne bitsets.
Jay Foada0653a32014-05-14 21:14:37 +0000663 void computeKnownBitsForTargetNode(const SDValue Op,
664 APInt &KnownZero,
665 APInt &KnownOne,
666 const SelectionDAG &DAG,
667 unsigned Depth = 0) const override;
Evan Cheng2609d5e2008-05-12 19:56:52 +0000668
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000669 /// Determine the number of bits in the operation that are sign bits.
Craig Topper2d9361e2014-03-09 07:44:38 +0000670 unsigned ComputeNumSignBitsForTargetNode(SDValue Op,
Matt Arsenaultcf6f6882014-04-04 20:13:13 +0000671 const SelectionDAG &DAG,
Craig Topper2d9361e2014-03-09 07:44:38 +0000672 unsigned Depth) const override;
Owen Anderson5e65dfb2010-09-21 20:42:50 +0000673
Craig Topper2d9361e2014-03-09 07:44:38 +0000674 bool isGAPlusOffset(SDNode *N, const GlobalValue* &GA,
675 int64_t &Offset) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000676
Dan Gohman21cea8a2010-04-17 15:26:15 +0000677 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000678
Craig Topper2d9361e2014-03-09 07:44:38 +0000679 bool ExpandInlineAsm(CallInst *CI) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000680
Craig Topper2d9361e2014-03-09 07:44:38 +0000681 ConstraintType
682 getConstraintType(const std::string &Constraint) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000683
John Thompsone8360b72010-10-29 17:29:13 +0000684 /// Examine constraint string and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +0000685 /// The operand object must already have been set up with the operand type.
Craig Topper2d9361e2014-03-09 07:44:38 +0000686 ConstraintWeight
687 getSingleConstraintMatchWeight(AsmOperandInfo &info,
688 const char *constraint) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000689
Craig Topper2d9361e2014-03-09 07:44:38 +0000690 const char *LowerXConstraint(EVT ConstraintVT) const override;
Dale Johannesen2b3bc302008-01-29 02:21:21 +0000691
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000692 /// Lower the specified operand into the Ops vector. If it is invalid, don't
693 /// add anything to Ops. If hasMemory is true it means one of the asm
694 /// constraint of the inline asm instruction being processed is 'm'.
Craig Topper2d9361e2014-03-09 07:44:38 +0000695 void LowerAsmOperandForConstraint(SDValue Op,
696 std::string &Constraint,
697 std::vector<SDValue> &Ops,
698 SelectionDAG &DAG) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000699
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000700 /// Given a physical register constraint
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000701 /// (e.g. {edx}), return the register number and the register class for the
702 /// register. This should only be used for C_Register constraints. On
703 /// error, this returns a register number of 0.
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000704 std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +0000705 getRegForInlineAsmConstraint(const std::string &Constraint,
Craig Topper2d9361e2014-03-09 07:44:38 +0000706 MVT VT) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000707
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000708 /// Return true if the addressing mode represented
Chris Lattner1eb94d92007-03-30 23:15:24 +0000709 /// by AM is legal for this target, for a load/store of the specified type.
Craig Topper2d9361e2014-03-09 07:44:38 +0000710 bool isLegalAddressingMode(const AddrMode &AM, Type *Ty) const override;
Chris Lattner1eb94d92007-03-30 23:15:24 +0000711
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000712 /// Return true if the specified immediate is legal
Evan Chengf579bec2012-07-17 06:53:39 +0000713 /// icmp immediate, that is the target has icmp instructions which can
714 /// compare a register against the immediate without having to materialize
715 /// the immediate into a register.
Craig Topper2d9361e2014-03-09 07:44:38 +0000716 bool isLegalICmpImmediate(int64_t Imm) const override;
Evan Chengf579bec2012-07-17 06:53:39 +0000717
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000718 /// Return true if the specified immediate is legal
Evan Chengf579bec2012-07-17 06:53:39 +0000719 /// add immediate, that is the target has add instructions which can
720 /// add a register and the immediate without having to materialize
721 /// the immediate into a register.
Craig Topper2d9361e2014-03-09 07:44:38 +0000722 bool isLegalAddImmediate(int64_t Imm) const override;
Evan Chengf579bec2012-07-17 06:53:39 +0000723
Quentin Colombetea189332014-04-26 01:11:26 +0000724 /// \brief Return the cost of the scaling factor used in the addressing
725 /// mode represented by AM for this target, for a load/store
726 /// of the specified type.
727 /// If the AM is supported, the return value must be >= 0.
728 /// If the AM is not supported, it returns a negative value.
729 int getScalingFactorCost(const AddrMode &AM, Type *Ty) const override;
Tim Northoveraeb8e062014-02-19 10:02:43 +0000730
Craig Topper2d9361e2014-03-09 07:44:38 +0000731 bool isVectorShiftByScalarCheap(Type *Ty) const override;
Tim Northoveraeb8e062014-02-19 10:02:43 +0000732
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000733 /// Return true if it's free to truncate a value of
Evan Cheng7f3d0242007-10-26 01:56:11 +0000734 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
735 /// register EAX to i16 by referencing its sub-register AX.
Craig Topper2d9361e2014-03-09 07:44:38 +0000736 bool isTruncateFree(Type *Ty1, Type *Ty2) const override;
737 bool isTruncateFree(EVT VT1, EVT VT2) const override;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000738
Craig Topper2d9361e2014-03-09 07:44:38 +0000739 bool allowTruncateForTailCall(Type *Ty1, Type *Ty2) const override;
Tim Northovera4415852013-08-06 09:12:35 +0000740
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000741 /// Return true if any actual instruction that defines a
Dan Gohmanad3e5492009-04-08 00:15:30 +0000742 /// value of type Ty1 implicit zero-extends the value to Ty2 in the result
743 /// register. This does not necessarily include registers defined in
744 /// unknown ways, such as incoming arguments, or copies from unknown
745 /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this
746 /// does not necessarily apply to truncate instructions. e.g. on x86-64,
747 /// all instructions that define 32-bit values implicit zero-extend the
748 /// result out to 64 bits.
Craig Topper2d9361e2014-03-09 07:44:38 +0000749 bool isZExtFree(Type *Ty1, Type *Ty2) const override;
750 bool isZExtFree(EVT VT1, EVT VT2) const override;
751 bool isZExtFree(SDValue Val, EVT VT2) const override;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000752
Ahmed Bougachae892d132015-02-05 18:31:02 +0000753 /// Return true if folding a vector load into ExtVal (a sign, zero, or any
754 /// extend node) is profitable.
755 bool isVectorLoadExtDesirable(SDValue) const override;
756
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000757 /// Return true if an FMA operation is faster than a pair of fmul and fadd
758 /// instructions. fmuladd intrinsics will be expanded to FMAs when this
759 /// method returns true, otherwise fmuladd is expanded to fmul + fadd.
Craig Topper2d9361e2014-03-09 07:44:38 +0000760 bool isFMAFasterThanFMulAndFAdd(EVT VT) const override;
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000761
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000762 /// Return true if it's profitable to narrow
Evan Chenga9cda8a2009-05-28 00:35:15 +0000763 /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow
764 /// from i32 to i8 but not from i32 to i16.
Craig Topper2d9361e2014-03-09 07:44:38 +0000765 bool isNarrowingProfitable(EVT VT1, EVT VT2) const override;
Evan Chenga9cda8a2009-05-28 00:35:15 +0000766
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000767 /// Returns true if the target can instruction select the
Evan Cheng16993aa2009-10-27 19:56:55 +0000768 /// specified FP immediate natively. If false, the legalizer will
769 /// materialize the FP immediate as a load from a constant pool.
Craig Topper2d9361e2014-03-09 07:44:38 +0000770 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
Evan Cheng16993aa2009-10-27 19:56:55 +0000771
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000772 /// Targets can use this to indicate that they only support *some*
773 /// VECTOR_SHUFFLE operations, those with specific masks. By default, if a
774 /// target supports the VECTOR_SHUFFLE node, all mask values are assumed to
775 /// be legal.
Craig Topper2d9361e2014-03-09 07:44:38 +0000776 bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask,
777 EVT VT) const override;
Evan Cheng60f0b892006-04-20 08:58:49 +0000778
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000779 /// Similar to isShuffleMaskLegal. This is used by Targets can use this to
780 /// indicate if there is a suitable VECTOR_SHUFFLE that can be used to
781 /// replace a VAND with a constant pool entry.
Craig Topper2d9361e2014-03-09 07:44:38 +0000782 bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
783 EVT VT) const override;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000784
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000785 /// If true, then instruction selection should
Evan Cheng0a62cb42008-03-05 01:30:59 +0000786 /// seek to shrink the FP constant of the specified type to a smaller type
787 /// in order to save space and / or reduce runtime.
Craig Topper2d9361e2014-03-09 07:44:38 +0000788 bool ShouldShrinkFPConstant(EVT VT) const override {
Evan Cheng0a62cb42008-03-05 01:30:59 +0000789 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
790 // expensive than a straight movsd. On the other hand, it's important to
791 // shrink long double fp constant since fldt is very slow.
Owen Anderson9f944592009-08-11 20:47:22 +0000792 return !X86ScalarSSEf64 || VT == MVT::f80;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000793 }
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000794
David Majnemer29c52f72015-01-06 07:12:52 +0000795 /// Return true if we believe it is correct and profitable to reduce the
796 /// load node to a smaller type.
797 bool shouldReduceLoadWidth(SDNode *Load, ISD::LoadExtType ExtTy,
798 EVT NewVT) const override;
799
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000800 /// Return true if the specified scalar FP type is computed in an SSE
801 /// register, not on the X87 floating point stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000802 bool isScalarFPTypeInSSEReg(EVT VT) const {
Owen Anderson9f944592009-08-11 20:47:22 +0000803 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
804 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
Chris Lattner7dc00e82008-01-18 06:52:41 +0000805 }
Dan Gohman4619e932008-08-19 21:32:53 +0000806
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000807 /// Return true if the target uses the MSVC _ftol2 routine for fptoui.
Eric Christophera08f30b2014-06-09 17:08:19 +0000808 bool isTargetFTOL() const;
Michael J. Spencer248d65e2012-02-24 19:01:22 +0000809
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000810 /// Return true if the MSVC _ftol2 routine should be used for fptoui to the
811 /// given type.
Michael J. Spencer248d65e2012-02-24 19:01:22 +0000812 bool isIntegerTypeFTOL(EVT VT) const {
813 return isTargetFTOL() && VT == MVT::i64;
814 }
815
Juergen Ributzka659ce002014-01-28 01:20:14 +0000816 /// \brief Returns true if it is beneficial to convert a load of a constant
817 /// to just the constant itself.
Craig Topper2d9361e2014-03-09 07:44:38 +0000818 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
819 Type *Ty) const override;
Juergen Ributzka659ce002014-01-28 01:20:14 +0000820
Michael Kuperstein047b1a02014-12-17 12:32:17 +0000821 /// Return true if EXTRACT_SUBVECTOR is cheap for this result type
822 /// with this index.
823 bool isExtractSubvectorCheap(EVT ResVT, unsigned Index) const override;
824
Renato Golinc0a3c1d2014-03-26 12:52:28 +0000825 /// Intel processors have a unified instruction and data cache
Craig Topper9d74a5a2014-04-29 07:58:41 +0000826 const char * getClearCacheBuiltinName() const override {
Craig Toppere73658d2014-04-28 04:05:08 +0000827 return nullptr; // nothing to do, move along.
Renato Golinc0a3c1d2014-03-26 12:52:28 +0000828 }
829
Hal Finkelf0e086a2014-05-11 19:29:07 +0000830 unsigned getRegisterByName(const char* RegName, EVT VT) const override;
Renato Golinc7aea402014-05-06 16:51:25 +0000831
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000832 /// This method returns a target specific FastISel object,
Dan Gohman4619e932008-08-19 21:32:53 +0000833 /// or null if the target does not support "fast" ISel.
Craig Topper2d9361e2014-03-09 07:44:38 +0000834 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
835 const TargetLibraryInfo *libInfo) const override;
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000836
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000837 /// Return true if the target stores stack protector cookies at a fixed
838 /// offset in some non-standard address space, and populates the address
839 /// space and offset as appropriate.
Craig Topper2d9361e2014-03-09 07:44:38 +0000840 bool getStackCookieLocation(unsigned &AddressSpace,
841 unsigned &Offset) const override;
Eric Christopher2ad0c772010-07-06 05:18:56 +0000842
Stuart Hastingse0d34262011-06-06 23:15:58 +0000843 SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot,
844 SelectionDAG &DAG) const;
845
Craig Topper2d9361e2014-03-09 07:44:38 +0000846 bool isNoopAddrSpaceCast(unsigned SrcAS, unsigned DestAS) const override;
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +0000847
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +0000848 bool useLoadStackGuardNode() const override;
Chandler Carruth49a8b102014-07-03 02:11:29 +0000849 /// \brief Customize the preferred legalization strategy for certain types.
850 LegalizeTypeAction getPreferredVectorAction(EVT VT) const override;
851
Evan Chengd4218b82010-07-26 21:50:05 +0000852 protected:
853 std::pair<const TargetRegisterClass*, uint8_t>
Craig Topper2d9361e2014-03-09 07:44:38 +0000854 findRepresentativeClass(MVT VT) const override;
Evan Chengd4218b82010-07-26 21:50:05 +0000855
Chris Lattner76ac0682005-11-15 00:40:23 +0000856 private:
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000857 /// Keep a pointer to the X86Subtarget around so that we can
Evan Chenga9467aa2006-04-25 20:13:52 +0000858 /// make the right decision when generating code for different targets.
859 const X86Subtarget *Subtarget;
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000860 const DataLayout *TD;
Evan Chenga9467aa2006-04-25 20:13:52 +0000861
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000862 /// Select between SSE or x87 floating point ops.
Dale Johannesene36c4002007-09-23 14:52:20 +0000863 /// When SSE is available, use it for f32 operations.
864 /// When SSE2 is available, use it for f64 operations.
865 bool X86ScalarSSEf32;
866 bool X86ScalarSSEf64;
Evan Cheng084a1cd2008-01-29 19:34:22 +0000867
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000868 /// A list of legal FP immediates.
Evan Cheng16993aa2009-10-27 19:56:55 +0000869 std::vector<APFloat> LegalFPImmediates;
870
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000871 /// Indicate that this x86 target can instruction
Evan Cheng16993aa2009-10-27 19:56:55 +0000872 /// select the specified FP immediate natively.
873 void addLegalFPImmediate(const APFloat& Imm) {
874 LegalFPImmediates.push_back(Imm);
875 }
876
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000877 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000878 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000879 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000880 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000881 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000882 SDValue LowerMemArgument(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000883 CallingConv::ID CallConv,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000884 const SmallVectorImpl<ISD::InputArg> &ArgInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000885 SDLoc dl, SelectionDAG &DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000886 const CCValAssign &VA, MachineFrameInfo *MFI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000887 unsigned i) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000888 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000889 SDLoc dl, SelectionDAG &DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000890 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000891 ISD::ArgFlagsTy Flags) const;
Rafael Espindolae636fc02007-08-31 15:06:30 +0000892
Gordon Henriksen92319582008-01-05 16:56:59 +0000893 // Call lowering helpers.
Evan Cheng67a69dd2010-01-27 00:07:07 +0000894
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000895 /// Check whether the call is eligible for tail call optimization. Targets
896 /// that want to do tail call optimization should implement this function.
Evan Cheng6f36a082010-02-02 23:55:14 +0000897 bool IsEligibleForTailCallOptimization(SDValue Callee,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000898 CallingConv::ID CalleeCC,
899 bool isVarArg,
Evan Chengae5edee2010-03-15 18:54:48 +0000900 bool isCalleeStructRet,
901 bool isCallerStructRet,
Evan Cheng446ff282012-09-25 05:32:34 +0000902 Type *RetTy,
Evan Cheng85476f32010-01-27 06:25:16 +0000903 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000904 const SmallVectorImpl<SDValue> &OutVals,
Evan Cheng85476f32010-01-27 06:25:16 +0000905 const SmallVectorImpl<ISD::InputArg> &Ins,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000906 SelectionDAG& DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000907 bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000908 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
909 SDValue Chain, bool IsTailCall, bool Is64Bit,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000910 int FPDiff, SDLoc dl) const;
Arnold Schwaighofer634fc9a2008-04-12 18:11:06 +0000911
Dan Gohman21cea8a2010-04-17 15:26:15 +0000912 unsigned GetAlignedArgumentStackSize(unsigned StackSize,
913 SelectionDAG &DAG) const;
Evan Chengcde9e302006-01-27 08:10:46 +0000914
Eli Friedmandfe4f252009-05-23 09:59:16 +0000915 std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
NAKAMURA Takumibdf94872012-02-25 03:37:25 +0000916 bool isSigned,
917 bool isReplace) const;
Evan Cheng493b8822009-12-09 21:00:30 +0000918
Dan Gohman21cea8a2010-04-17 15:26:15 +0000919 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000920 SDValue LowerBUILD_VECTORvXi1(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000921 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
Filipe Cabecinhas17254aa2014-05-16 22:47:43 +0000922 SDValue LowerVSELECT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000923 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Elena Demikhovsky9737e382014-03-02 09:19:44 +0000924 SDValue ExtractBitFromMaskVector(SDValue Op, SelectionDAG &DAG) const;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +0000925 SDValue InsertBitToMaskVector(SDValue Op, SelectionDAG &DAG) const;
926
Dan Gohman21cea8a2010-04-17 15:26:15 +0000927 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000928 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
929 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000930 SDValue LowerGlobalAddress(const GlobalValue *GV, SDLoc dl,
Dale Johannesen021052a2009-02-04 20:06:27 +0000931 int64_t Offset, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000932 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
933 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
934 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000935 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
936 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
937 SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) const;
938 SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) const;
Michael Liaoc03c03d2012-10-23 17:36:08 +0000939 SDValue lowerUINT_TO_FP_vec(SDValue Op, SelectionDAG &DAG) const;
Craig Toppere65a08b2013-01-20 21:34:37 +0000940 SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000941 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
942 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng9c8cd8c2010-04-21 01:47:12 +0000943 SDValue LowerToBT(SDValue And, ISD::CondCode CC,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000944 SDLoc dl, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000945 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000946 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
947 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
948 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG) const;
949 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
950 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
951 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
952 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000953 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
954 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
955 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG) const;
956 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
Michael Liao97bf3632012-10-15 22:39:43 +0000957 SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
958 SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Duncan Sandsa0984362011-09-06 13:37:06 +0000959 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000960 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
Reid Kleckner4a406d32014-05-06 01:20:42 +0000961 SDValue LowerWin64_i128OP(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands6ed40142008-12-01 11:39:25 +0000962
Craig Topper2d9361e2014-03-09 07:44:38 +0000963 SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000964 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000965 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000966 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000967 SDLoc dl, SelectionDAG &DAG,
Craig Topper2d9361e2014-03-09 07:44:38 +0000968 SmallVectorImpl<SDValue> &InVals) const override;
969 SDValue LowerCall(CallLoweringInfo &CLI,
970 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000971
Craig Topper2d9361e2014-03-09 07:44:38 +0000972 SDValue LowerReturn(SDValue Chain,
973 CallingConv::ID CallConv, bool isVarArg,
974 const SmallVectorImpl<ISD::OutputArg> &Outs,
975 const SmallVectorImpl<SDValue> &OutVals,
976 SDLoc dl, SelectionDAG &DAG) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000977
Craig Topper2d9361e2014-03-09 07:44:38 +0000978 bool isUsedByReturnOnly(SDNode *N, SDValue &Chain) const override;
Evan Chengd4b08732010-11-30 23:55:39 +0000979
Craig Topper2d9361e2014-03-09 07:44:38 +0000980 bool mayBeEmittedAsTailCall(CallInst *CI) const override;
Evan Cheng0663f232011-03-21 01:19:09 +0000981
Patrik Hagglundb0e86ec2014-08-08 08:21:19 +0000982 EVT getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Craig Topper2d9361e2014-03-09 07:44:38 +0000983 ISD::NodeType ExtendKind) const override;
Cameron Zwarichac106272011-03-16 22:20:18 +0000984
Craig Topper2d9361e2014-03-09 07:44:38 +0000985 bool CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
986 bool isVarArg,
987 const SmallVectorImpl<ISD::OutputArg> &Outs,
988 LLVMContext &Context) const override;
Kenneth Uildriks07119732009-11-07 02:11:54 +0000989
Craig Topper840beec2014-04-04 05:16:06 +0000990 const MCPhysReg *getScratchRegisters(CallingConv::ID CC) const override;
Juergen Ributzka87ed9062013-11-09 01:51:33 +0000991
Robin Morisset25c8e312014-09-17 00:06:58 +0000992 bool shouldExpandAtomicLoadInIR(LoadInst *SI) const override;
993 bool shouldExpandAtomicStoreInIR(StoreInst *SI) const override;
994 bool shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const override;
995
Robin Morisset810739d2014-09-25 17:27:43 +0000996 LoadInst *
997 lowerIdempotentRMWIntoFencedLoad(AtomicRMWInst *AI) const override;
998
Robin Morisset25c8e312014-09-17 00:06:58 +0000999 bool needsCmpXchgNb(const Type *MemType) const;
1000
Michael Liao32376622012-09-20 03:06:15 +00001001 /// Utility function to emit atomic-load-arith operations (and, or, xor,
1002 /// nand, max, min, umax, umin). It takes the corresponding instruction to
1003 /// expand, the associated machine basic block, and the associated X86
1004 /// opcodes for reg/reg.
1005 MachineBasicBlock *EmitAtomicLoadArith(MachineInstr *MI,
1006 MachineBasicBlock *MBB) const;
Dale Johannesen867d5492008-10-02 18:53:47 +00001007
Michael Liao32376622012-09-20 03:06:15 +00001008 /// Utility function to emit atomic-load-arith operations (and, or, xor,
1009 /// nand, add, sub, swap) for 64-bit operands on 32-bit target.
1010 MachineBasicBlock *EmitAtomicLoadArith6432(MachineInstr *MI,
1011 MachineBasicBlock *MBB) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +00001012
Dan Gohman395a8982010-10-12 18:00:49 +00001013 // Utility function to emit the low-level va_arg code for X86-64.
1014 MachineBasicBlock *EmitVAARG64WithCustomInserter(
1015 MachineInstr *MI,
1016 MachineBasicBlock *MBB) const;
1017
Dan Gohman0700a562009-08-15 01:38:56 +00001018 /// Utility function to emit the xmm reg save portion of va_start.
1019 MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter(
1020 MachineInstr *BInstr,
1021 MachineBasicBlock *BB) const;
1022
Chris Lattnerd5f4fcc2009-09-02 05:57:00 +00001023 MachineBasicBlock *EmitLoweredSelect(MachineInstr *I,
Dan Gohman25c16532010-05-01 00:01:06 +00001024 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +00001025
Michael J. Spencerf509c6c2010-10-21 01:41:01 +00001026 MachineBasicBlock *EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00001027 MachineBasicBlock *BB) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +00001028
Rafael Espindola94d32532011-08-30 19:47:04 +00001029 MachineBasicBlock *EmitLoweredSegAlloca(MachineInstr *MI,
Pavel Chupinbe9f1212014-09-22 13:11:35 +00001030 MachineBasicBlock *BB) const;
Rafael Espindola94d32532011-08-30 19:47:04 +00001031
Eric Christopherb0e1a452010-06-03 04:07:48 +00001032 MachineBasicBlock *EmitLoweredTLSCall(MachineInstr *MI,
1033 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +00001034
Rafael Espindola5d882892010-11-27 20:43:02 +00001035 MachineBasicBlock *emitLoweredTLSAddr(MachineInstr *MI,
1036 MachineBasicBlock *BB) const;
1037
Michael Liao97bf3632012-10-15 22:39:43 +00001038 MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr *MI,
1039 MachineBasicBlock *MBB) const;
1040
1041 MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr *MI,
1042 MachineBasicBlock *MBB) const;
1043
Lang Hames23de2112014-01-23 20:23:36 +00001044 MachineBasicBlock *emitFMA3Instr(MachineInstr *MI,
1045 MachineBasicBlock *MBB) const;
1046
Dan Gohman55d7b2a2009-03-04 19:44:21 +00001047 /// Emit nodes that will be selected as "test Op0,Op0", or something
Dan Gohmanff659b52009-03-07 01:58:32 +00001048 /// equivalent, for use with the given x86 condition code.
David Blaikie9027aba2014-04-14 22:23:06 +00001049 SDValue EmitTest(SDValue Op0, unsigned X86CC, SDLoc dl,
David Blaikie269e0fb2014-04-13 06:39:55 +00001050 SelectionDAG &DAG) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +00001051
1052 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
Tim Northover7b9f86d2014-06-10 10:50:11 +00001053 /// equivalent, for use with the given x86 condition code.
1054 SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC, SDLoc dl,
1055 SelectionDAG &DAG) const;
Benjamin Kramer913da4b2012-04-27 12:07:43 +00001056
1057 /// Convert a comparison if required by the subtarget.
1058 SDValue ConvertCmpIfNecessary(SDValue Cmp, SelectionDAG &DAG) const;
Sanjay Patel957efc232014-10-24 17:02:16 +00001059
1060 /// Use rsqrt* to speed up sqrt calculations.
1061 SDValue getRsqrtEstimate(SDValue Operand, DAGCombinerInfo &DCI,
1062 unsigned &RefinementSteps,
1063 bool &UseOneConstNR) const override;
Sanjay Patele2e58922014-11-11 20:51:00 +00001064
1065 /// Use rcp* to speed up fdiv calculations.
1066 SDValue getRecipEstimate(SDValue Operand, DAGCombinerInfo &DCI,
1067 unsigned &RefinementSteps) const override;
Chris Lattner76ac0682005-11-15 00:40:23 +00001068 };
Evan Cheng24422d42008-09-03 00:03:49 +00001069
1070 namespace X86 {
Bob Wilson3e6fa462012-08-03 04:06:28 +00001071 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
1072 const TargetLibraryInfo *libInfo);
Evan Cheng24422d42008-09-03 00:03:49 +00001073 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001074}
1075
Chris Lattner76ac0682005-11-15 00:40:23 +00001076#endif // X86ISELLOWERING_H