Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- AMDGPUISelLowering.h - AMDGPU Lowering Interface --------*- C++ -*-===// |
| 2 | // |
Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
| 4 | // See https://llvm.org/LICENSE.txt for license information. |
| 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 6 | // |
| 7 | //===----------------------------------------------------------------------===// |
| 8 | // |
| 9 | /// \file |
Adrian Prantl | 5f8f34e4 | 2018-05-01 15:54:18 +0000 | [diff] [blame] | 10 | /// Interface definition of the TargetLowering class that is common |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 11 | /// to all AMD GPUs. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Matt Arsenault | 6b6a2c3 | 2016-03-11 08:00:27 +0000 | [diff] [blame] | 15 | #ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUISELLOWERING_H |
| 16 | #define LLVM_LIB_TARGET_AMDGPU_AMDGPUISELLOWERING_H |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 17 | |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 18 | #include "AMDGPU.h" |
Matt Arsenault | e622dc3 | 2017-04-11 22:29:24 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/CallingConvLower.h" |
David Blaikie | b3bde2e | 2017-11-17 01:07:10 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/TargetLowering.h" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 21 | |
| 22 | namespace llvm { |
| 23 | |
Tom Stellard | c026e8b | 2013-06-28 15:47:08 +0000 | [diff] [blame] | 24 | class AMDGPUMachineFunction; |
Tom Stellard | 5bfbae5 | 2018-07-11 20:59:01 +0000 | [diff] [blame] | 25 | class AMDGPUSubtarget; |
Matt Arsenault | 8623e8d | 2017-08-03 23:00:29 +0000 | [diff] [blame] | 26 | struct ArgDescriptor; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 27 | |
| 28 | class AMDGPUTargetLowering : public TargetLowering { |
Konstantin Zhuravlyov | d971a11 | 2016-11-01 17:49:33 +0000 | [diff] [blame] | 29 | private: |
Tom Stellard | 5bfbae5 | 2018-07-11 20:59:01 +0000 | [diff] [blame] | 30 | const AMDGPUSubtarget *Subtarget; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 31 | |
Konstantin Zhuravlyov | d971a11 | 2016-11-01 17:49:33 +0000 | [diff] [blame] | 32 | /// \returns AMDGPUISD::FFBH_U32 node if the incoming \p Op may have been |
| 33 | /// legalized from a smaller type VT. Need to match pre-legalized type because |
| 34 | /// the generic legalization inserts the add/sub between the select and |
| 35 | /// compare. |
Wei Ding | 5676aca | 2017-10-12 19:37:14 +0000 | [diff] [blame] | 36 | SDValue getFFBX_U32(SelectionDAG &DAG, SDValue Op, const SDLoc &DL, unsigned Opc) const; |
Konstantin Zhuravlyov | d971a11 | 2016-11-01 17:49:33 +0000 | [diff] [blame] | 37 | |
Stanislav Mekhanoshin | a96ec3f | 2017-05-23 15:59:58 +0000 | [diff] [blame] | 38 | public: |
Matt Arsenault | 4f6318f | 2017-11-06 17:04:37 +0000 | [diff] [blame] | 39 | static unsigned numBitsUnsigned(SDValue Op, SelectionDAG &DAG); |
| 40 | static unsigned numBitsSigned(SDValue Op, SelectionDAG &DAG); |
Stanislav Mekhanoshin | a96ec3f | 2017-05-23 15:59:58 +0000 | [diff] [blame] | 41 | |
Matt Arsenault | 41e2f2b | 2014-02-24 21:01:28 +0000 | [diff] [blame] | 42 | protected: |
Tom Stellard | d86003e | 2013-08-14 23:25:00 +0000 | [diff] [blame] | 43 | SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const; |
| 44 | SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const; |
Adrian Prantl | 5f8f34e4 | 2018-05-01 15:54:18 +0000 | [diff] [blame] | 45 | /// Split a vector store into multiple scalar stores. |
Matt Arsenault | 209a7b9 | 2014-04-18 07:40:20 +0000 | [diff] [blame] | 46 | /// \returns The resulting chain. |
Matt Arsenault | 1578aa7 | 2014-06-15 20:08:02 +0000 | [diff] [blame] | 47 | |
Matt Arsenault | 16e3133 | 2014-09-10 21:44:27 +0000 | [diff] [blame] | 48 | SDValue LowerFREM(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | 4601093 | 2014-06-18 17:05:30 +0000 | [diff] [blame] | 49 | SDValue LowerFCEIL(SDValue Op, SelectionDAG &DAG) const; |
| 50 | SDValue LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | e8208ec | 2014-06-18 17:05:26 +0000 | [diff] [blame] | 51 | SDValue LowerFRINT(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | 692bd5e | 2014-06-18 22:03:45 +0000 | [diff] [blame] | 52 | SDValue LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | b005548 | 2015-01-21 18:18:25 +0000 | [diff] [blame] | 53 | |
Matt Arsenault | b5d2327 | 2017-03-24 20:04:18 +0000 | [diff] [blame] | 54 | SDValue LowerFROUND32_16(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | b005548 | 2015-01-21 18:18:25 +0000 | [diff] [blame] | 55 | SDValue LowerFROUND64(SDValue Op, SelectionDAG &DAG) const; |
| 56 | SDValue LowerFROUND(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | 4601093 | 2014-06-18 17:05:30 +0000 | [diff] [blame] | 57 | SDValue LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | 7121bed | 2018-08-16 17:07:52 +0000 | [diff] [blame] | 58 | SDValue LowerFLOG(SDValue Op, SelectionDAG &DAG, |
Vedran Miletic | ad21f26 | 2017-11-27 13:26:38 +0000 | [diff] [blame] | 59 | double Log2BaseInverted) const; |
Matt Arsenault | 7121bed | 2018-08-16 17:07:52 +0000 | [diff] [blame] | 60 | SDValue lowerFEXP(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | 4601093 | 2014-06-18 17:05:30 +0000 | [diff] [blame] | 61 | |
Wei Ding | 5676aca | 2017-10-12 19:37:14 +0000 | [diff] [blame] | 62 | SDValue LowerCTLZ_CTTZ(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | f058d67 | 2016-01-11 16:50:29 +0000 | [diff] [blame] | 63 | |
Matt Arsenault | 5e0bdb8 | 2016-01-11 22:01:48 +0000 | [diff] [blame] | 64 | SDValue LowerINT_TO_FP32(SDValue Op, SelectionDAG &DAG, bool Signed) const; |
Matt Arsenault | f7c95e3 | 2014-10-03 23:54:41 +0000 | [diff] [blame] | 65 | SDValue LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG, bool Signed) const; |
Tom Stellard | c947d8c | 2013-10-30 17:22:05 +0000 | [diff] [blame] | 66 | SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | f7c95e3 | 2014-10-03 23:54:41 +0000 | [diff] [blame] | 67 | SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 68 | |
Matt Arsenault | c996175 | 2014-10-03 23:54:56 +0000 | [diff] [blame] | 69 | SDValue LowerFP64_TO_INT(SDValue Op, SelectionDAG &DAG, bool Signed) const; |
Tom Stellard | 94c21bc | 2016-11-01 16:31:48 +0000 | [diff] [blame] | 70 | SDValue LowerFP_TO_FP16(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | c996175 | 2014-10-03 23:54:56 +0000 | [diff] [blame] | 71 | SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const; |
| 72 | SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const; |
| 73 | |
Matt Arsenault | 14d4645 | 2014-06-15 20:23:38 +0000 | [diff] [blame] | 74 | SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const; |
| 75 | |
Matt Arsenault | 6e3a451 | 2016-01-18 22:01:13 +0000 | [diff] [blame] | 76 | protected: |
Matt Arsenault | 8af47a0 | 2016-07-01 22:55:55 +0000 | [diff] [blame] | 77 | bool shouldCombineMemoryType(EVT VT) const; |
Matt Arsenault | 327bb5a | 2016-07-01 22:47:50 +0000 | [diff] [blame] | 78 | SDValue performLoadCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Matt Arsenault | ca3976f | 2014-07-15 02:06:31 +0000 | [diff] [blame] | 79 | SDValue performStoreCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Matt Arsenault | b346355 | 2017-07-15 05:52:59 +0000 | [diff] [blame] | 80 | SDValue performAssertSZExtCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Matt Arsenault | fa5f767 | 2016-09-14 15:19:03 +0000 | [diff] [blame] | 81 | |
| 82 | SDValue splitBinaryBitConstantOpImpl(DAGCombinerInfo &DCI, const SDLoc &SL, |
| 83 | unsigned Opc, SDValue LHS, |
| 84 | uint32_t ValLo, uint32_t ValHi) const; |
Matt Arsenault | 2469211 | 2015-07-14 18:20:33 +0000 | [diff] [blame] | 85 | SDValue performShlCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Matt Arsenault | 6e3a451 | 2016-01-18 22:01:13 +0000 | [diff] [blame] | 86 | SDValue performSraCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Matt Arsenault | 80edab9 | 2016-01-18 21:43:36 +0000 | [diff] [blame] | 87 | SDValue performSrlCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Matt Arsenault | 762d498 | 2018-05-09 18:37:39 +0000 | [diff] [blame] | 88 | SDValue performTruncateCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Matt Arsenault | d0e0f0a | 2014-06-30 17:55:48 +0000 | [diff] [blame] | 89 | SDValue performMulCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Matt Arsenault | 2712d4a | 2016-08-27 01:32:27 +0000 | [diff] [blame] | 90 | SDValue performMulhsCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
| 91 | SDValue performMulhuCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
| 92 | SDValue performMulLoHi24Combine(SDNode *N, DAGCombinerInfo &DCI) const; |
Wei Ding | 5676aca | 2017-10-12 19:37:14 +0000 | [diff] [blame] | 93 | SDValue performCtlz_CttzCombine(const SDLoc &SL, SDValue Cond, SDValue LHS, |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 94 | SDValue RHS, DAGCombinerInfo &DCI) const; |
Matt Arsenault | de5fbe9 | 2016-01-11 17:02:00 +0000 | [diff] [blame] | 95 | SDValue performSelectCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Matt Arsenault | 6c7ba82 | 2018-08-15 21:03:55 +0000 | [diff] [blame] | 96 | |
| 97 | bool isConstantCostlierToNegate(SDValue N) const; |
Matt Arsenault | 2529fba | 2017-01-12 00:09:34 +0000 | [diff] [blame] | 98 | SDValue performFNegCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Matt Arsenault | 9dba9bd | 2017-02-02 02:27:04 +0000 | [diff] [blame] | 99 | SDValue performFAbsCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Stanislav Mekhanoshin | 1a1687f | 2018-06-27 15:33:33 +0000 | [diff] [blame] | 100 | SDValue performRcpCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Matt Arsenault | d0e0f0a | 2014-06-30 17:55:48 +0000 | [diff] [blame] | 101 | |
Matt Arsenault | c9df794 | 2014-06-11 03:29:54 +0000 | [diff] [blame] | 102 | static EVT getEquivalentMemType(LLVMContext &Context, EVT VT); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 103 | |
Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 104 | virtual SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op, |
| 105 | SelectionDAG &DAG) const; |
Matt Arsenault | 83e6058 | 2014-07-24 17:10:35 +0000 | [diff] [blame] | 106 | |
Matt Arsenault | 6e3a451 | 2016-01-18 22:01:13 +0000 | [diff] [blame] | 107 | /// Return 64-bit value Op as two 32-bit integers. |
| 108 | std::pair<SDValue, SDValue> split64BitValue(SDValue Op, |
| 109 | SelectionDAG &DAG) const; |
Matt Arsenault | 33e3ece | 2016-01-18 22:09:04 +0000 | [diff] [blame] | 110 | SDValue getLoHalf64(SDValue Op, SelectionDAG &DAG) const; |
| 111 | SDValue getHiHalf64(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | 6e3a451 | 2016-01-18 22:01:13 +0000 | [diff] [blame] | 112 | |
Adrian Prantl | 5f8f34e4 | 2018-05-01 15:54:18 +0000 | [diff] [blame] | 113 | /// Split a vector load into 2 loads of half the vector. |
Matt Arsenault | 83e6058 | 2014-07-24 17:10:35 +0000 | [diff] [blame] | 114 | SDValue SplitVectorLoad(SDValue Op, SelectionDAG &DAG) const; |
| 115 | |
Adrian Prantl | 5f8f34e4 | 2018-05-01 15:54:18 +0000 | [diff] [blame] | 116 | /// Split a vector store into 2 stores of half the vector. |
Tom Stellard | af77543 | 2013-10-23 00:44:32 +0000 | [diff] [blame] | 117 | SDValue SplitVectorStore(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | 83e6058 | 2014-07-24 17:10:35 +0000 | [diff] [blame] | 118 | |
Tom Stellard | 2ffc330 | 2013-08-26 15:05:44 +0000 | [diff] [blame] | 119 | SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const; |
Jan Vesely | 343cd6f0 | 2014-06-22 21:43:01 +0000 | [diff] [blame] | 120 | SDValue LowerSDIVREM(SDValue Op, SelectionDAG &DAG) const; |
Jan Vesely | 5f715d3 | 2015-01-22 23:42:43 +0000 | [diff] [blame] | 121 | SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const; |
Jan Vesely | e5ca27d | 2014-08-12 17:31:20 +0000 | [diff] [blame] | 122 | SDValue LowerDIVREM24(SDValue Op, SelectionDAG &DAG, bool sign) const; |
Tom Stellard | bf69d76 | 2014-11-15 01:07:53 +0000 | [diff] [blame] | 123 | void LowerUDIVREM64(SDValue Op, SelectionDAG &DAG, |
| 124 | SmallVectorImpl<SDValue> &Results) const; |
Matt Arsenault | 4bec7d4 | 2018-07-20 09:05:08 +0000 | [diff] [blame] | 125 | |
| 126 | void analyzeFormalArgumentsCompute( |
| 127 | CCState &State, |
| 128 | const SmallVectorImpl<ISD::InputArg> &Ins) const; |
| 129 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 130 | public: |
Tom Stellard | 5bfbae5 | 2018-07-11 20:59:01 +0000 | [diff] [blame] | 131 | AMDGPUTargetLowering(const TargetMachine &TM, const AMDGPUSubtarget &STI); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 132 | |
Matt Arsenault | 3e6f9b5 | 2017-01-19 06:35:27 +0000 | [diff] [blame] | 133 | bool mayIgnoreSignedZero(SDValue Op) const { |
Matt Arsenault | 74a576e | 2017-01-25 06:27:02 +0000 | [diff] [blame] | 134 | if (getTargetMachine().Options.NoSignedZerosFPMath) |
Matt Arsenault | 3e6f9b5 | 2017-01-19 06:35:27 +0000 | [diff] [blame] | 135 | return true; |
| 136 | |
Amara Emerson | d28f0cd4 | 2017-05-01 15:17:51 +0000 | [diff] [blame] | 137 | const auto Flags = Op.getNode()->getFlags(); |
| 138 | if (Flags.isDefined()) |
| 139 | return Flags.hasNoSignedZeros(); |
Matt Arsenault | 3e6f9b5 | 2017-01-19 06:35:27 +0000 | [diff] [blame] | 140 | |
| 141 | return false; |
| 142 | } |
| 143 | |
Matt Arsenault | 67a9815 | 2018-05-16 11:47:30 +0000 | [diff] [blame] | 144 | static inline SDValue stripBitcast(SDValue Val) { |
| 145 | return Val.getOpcode() == ISD::BITCAST ? Val.getOperand(0) : Val; |
| 146 | } |
| 147 | |
Matt Arsenault | bf5482e | 2017-05-11 17:26:25 +0000 | [diff] [blame] | 148 | static bool allUsesHaveSourceMods(const SDNode *N, |
| 149 | unsigned CostThreshold = 4); |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 150 | bool isFAbsFree(EVT VT) const override; |
| 151 | bool isFNegFree(EVT VT) const override; |
| 152 | bool isTruncateFree(EVT Src, EVT Dest) const override; |
| 153 | bool isTruncateFree(Type *Src, Type *Dest) const override; |
Matt Arsenault | b517c81 | 2014-03-27 17:23:31 +0000 | [diff] [blame] | 154 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 155 | bool isZExtFree(Type *Src, Type *Dest) const override; |
| 156 | bool isZExtFree(EVT Src, EVT Dest) const override; |
Aaron Ballman | 3c81e46 | 2014-06-26 13:45:47 +0000 | [diff] [blame] | 157 | bool isZExtFree(SDValue Val, EVT VT2) const override; |
Matt Arsenault | b517c81 | 2014-03-27 17:23:31 +0000 | [diff] [blame] | 158 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 159 | bool isNarrowingProfitable(EVT VT1, EVT VT2) const override; |
Matt Arsenault | a7f1e0c | 2014-03-24 19:43:31 +0000 | [diff] [blame] | 160 | |
Mehdi Amini | 44ede33 | 2015-07-09 02:09:04 +0000 | [diff] [blame] | 161 | MVT getVectorIdxTy(const DataLayout &) const override; |
Matt Arsenault | 1d555c4 | 2014-06-23 18:00:55 +0000 | [diff] [blame] | 162 | bool isSelectSupported(SelectSupportKind) const override; |
Matt Arsenault | 14d4645 | 2014-06-15 20:23:38 +0000 | [diff] [blame] | 163 | |
| 164 | bool isFPImmLegal(const APFloat &Imm, EVT VT) const override; |
| 165 | bool ShouldShrinkFPConstant(EVT VT) const override; |
Matt Arsenault | 810cb62 | 2014-12-12 00:00:24 +0000 | [diff] [blame] | 166 | bool shouldReduceLoadWidth(SDNode *Load, |
| 167 | ISD::LoadExtType ExtType, |
| 168 | EVT ExtVT) const override; |
Matt Arsenault | 14d4645 | 2014-06-15 20:23:38 +0000 | [diff] [blame] | 169 | |
Matt Arsenault | 327bb5a | 2016-07-01 22:47:50 +0000 | [diff] [blame] | 170 | bool isLoadBitCastBeneficial(EVT, EVT) const final; |
Matt Arsenault | 65ad160 | 2015-05-24 00:51:27 +0000 | [diff] [blame] | 171 | |
| 172 | bool storeOfVectorConstantIsCheap(EVT MemVT, |
| 173 | unsigned NumElem, |
| 174 | unsigned AS) const override; |
Matt Arsenault | 61dc235 | 2015-10-12 23:59:50 +0000 | [diff] [blame] | 175 | bool aggressivelyPreferBuildVectorSources(EVT VecVT) const override; |
Matt Arsenault | b56d843 | 2015-01-13 19:46:48 +0000 | [diff] [blame] | 176 | bool isCheapToSpeculateCttz() const override; |
| 177 | bool isCheapToSpeculateCtlz() const override; |
| 178 | |
Matt Arsenault | 4cc0b85 | 2018-03-05 16:25:10 +0000 | [diff] [blame] | 179 | bool isSDNodeAlwaysUniform(const SDNode *N) const override; |
Matt Arsenault | e622dc3 | 2017-04-11 22:29:24 +0000 | [diff] [blame] | 180 | static CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool IsVarArg); |
Matt Arsenault | 2b1f9aa | 2017-05-17 21:56:25 +0000 | [diff] [blame] | 181 | static CCAssignFn *CCAssignFnForReturn(CallingConv::ID CC, bool IsVarArg); |
| 182 | |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 183 | SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg, |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 184 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 185 | const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL, |
| 186 | SelectionDAG &DAG) const override; |
Matt Arsenault | a176cc5 | 2017-08-03 23:32:41 +0000 | [diff] [blame] | 187 | |
Matt Arsenault | 71bcbd4 | 2017-08-11 20:42:08 +0000 | [diff] [blame] | 188 | SDValue addTokenForArgument(SDValue Chain, |
| 189 | SelectionDAG &DAG, |
| 190 | MachineFrameInfo &MFI, |
| 191 | int ClobberedFI) const; |
| 192 | |
Matt Arsenault | a176cc5 | 2017-08-03 23:32:41 +0000 | [diff] [blame] | 193 | SDValue lowerUnhandledCall(CallLoweringInfo &CLI, |
| 194 | SmallVectorImpl<SDValue> &InVals, |
| 195 | StringRef Reason) const; |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 196 | SDValue LowerCall(CallLoweringInfo &CLI, |
| 197 | SmallVectorImpl<SDValue> &InVals) const override; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 198 | |
Matt Arsenault | 19c5488 | 2015-08-26 18:37:13 +0000 | [diff] [blame] | 199 | SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, |
| 200 | SelectionDAG &DAG) const; |
| 201 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 202 | SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override; |
Matt Arsenault | 14d4645 | 2014-06-15 20:23:38 +0000 | [diff] [blame] | 203 | SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override; |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 204 | void ReplaceNodeResults(SDNode * N, |
| 205 | SmallVectorImpl<SDValue> &Results, |
| 206 | SelectionDAG &DAG) const override; |
Matt Arsenault | d125d74 | 2014-03-27 17:23:24 +0000 | [diff] [blame] | 207 | |
Matt Arsenault | da7a656 | 2017-02-01 00:42:40 +0000 | [diff] [blame] | 208 | SDValue combineFMinMaxLegacy(const SDLoc &DL, EVT VT, SDValue LHS, |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 209 | SDValue RHS, SDValue True, SDValue False, |
| 210 | SDValue CC, DAGCombinerInfo &DCI) const; |
Matt Arsenault | d28a7fd | 2014-11-14 18:30:06 +0000 | [diff] [blame] | 211 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 212 | const char* getTargetNodeName(unsigned Opcode) const override; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 213 | |
James Y Knight | 5d71fc5 | 2019-01-29 16:37:27 +0000 | [diff] [blame] | 214 | // FIXME: Turn off MergeConsecutiveStores() before Instruction Selection for |
| 215 | // AMDGPU. Commit r319036, |
| 216 | // (https://github.com/llvm/llvm-project/commit/db77e57ea86d941a4262ef60261692f4cb6893e6) |
| 217 | // turned on MergeConsecutiveStores() before Instruction Selection for all |
| 218 | // targets. Enough AMDGPU compiles go into an infinite loop ( |
| 219 | // MergeConsecutiveStores() merges two stores; LegalizeStoreOps() un-merges; |
| 220 | // MergeConsecutiveStores() re-merges, etc. ) to warrant turning it off for |
| 221 | // now. |
Mark Searles | e4f067e | 2017-12-19 19:26:23 +0000 | [diff] [blame] | 222 | bool mergeStoresAfterLegalization() const override { return false; } |
| 223 | |
Nikolai Bozhenov | f679530 | 2016-08-04 12:47:28 +0000 | [diff] [blame] | 224 | bool isFsqrtCheap(SDValue Operand, SelectionDAG &DAG) const override { |
| 225 | return true; |
| 226 | } |
Evandro Menezes | 21f9ce1 | 2016-11-10 23:31:06 +0000 | [diff] [blame] | 227 | SDValue getSqrtEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled, |
| 228 | int &RefinementSteps, bool &UseOneConstNR, |
| 229 | bool Reciprocal) const override; |
Sanjay Patel | 0051efc | 2016-10-20 16:55:45 +0000 | [diff] [blame] | 230 | SDValue getRecipEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled, |
| 231 | int &RefinementSteps) const override; |
Matt Arsenault | e93d06a | 2015-01-13 20:53:18 +0000 | [diff] [blame] | 232 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 233 | virtual SDNode *PostISelFolding(MachineSDNode *N, |
Matt Arsenault | 6b6a2c3 | 2016-03-11 08:00:27 +0000 | [diff] [blame] | 234 | SelectionDAG &DAG) const = 0; |
Christian Konig | d910b7d | 2013-02-26 17:52:16 +0000 | [diff] [blame] | 235 | |
Adrian Prantl | 5f8f34e4 | 2018-05-01 15:54:18 +0000 | [diff] [blame] | 236 | /// Determine which of the bits specified in \p Mask are known to be |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 237 | /// either zero or one and return them in the \p KnownZero and \p KnownOne |
| 238 | /// bitsets. |
Jay Foad | a0653a3 | 2014-05-14 21:14:37 +0000 | [diff] [blame] | 239 | void computeKnownBitsForTargetNode(const SDValue Op, |
Craig Topper | d0af7e8 | 2017-04-28 05:31:46 +0000 | [diff] [blame] | 240 | KnownBits &Known, |
Simon Pilgrim | 37b536e | 2017-03-31 11:24:16 +0000 | [diff] [blame] | 241 | const APInt &DemandedElts, |
Jay Foad | a0653a3 | 2014-05-14 21:14:37 +0000 | [diff] [blame] | 242 | const SelectionDAG &DAG, |
| 243 | unsigned Depth = 0) const override; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 244 | |
Simon Pilgrim | 3c81c34d | 2017-03-31 13:54:09 +0000 | [diff] [blame] | 245 | unsigned ComputeNumSignBitsForTargetNode(SDValue Op, const APInt &DemandedElts, |
| 246 | const SelectionDAG &DAG, |
Benjamin Kramer | 8c90fd7 | 2014-09-03 11:41:21 +0000 | [diff] [blame] | 247 | unsigned Depth = 0) const override; |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 248 | |
Matt Arsenault | c3dc8e6 | 2018-08-03 18:27:52 +0000 | [diff] [blame] | 249 | bool isKnownNeverNaNForTargetNode(SDValue Op, |
| 250 | const SelectionDAG &DAG, |
| 251 | bool SNaN = false, |
| 252 | unsigned Depth = 0) const override; |
| 253 | |
Adrian Prantl | 5f8f34e4 | 2018-05-01 15:54:18 +0000 | [diff] [blame] | 254 | /// Helper function that adds Reg to the LiveIn list of the DAG's |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 255 | /// MachineFunction. |
| 256 | /// |
Matt Arsenault | e0e68a7 | 2017-06-19 21:52:45 +0000 | [diff] [blame] | 257 | /// \returns a RegisterSDNode representing Reg if \p RawReg is true, otherwise |
| 258 | /// a copy from the register. |
| 259 | SDValue CreateLiveInRegister(SelectionDAG &DAG, |
| 260 | const TargetRegisterClass *RC, |
| 261 | unsigned Reg, EVT VT, |
| 262 | const SDLoc &SL, |
| 263 | bool RawReg = false) const; |
| 264 | SDValue CreateLiveInRegister(SelectionDAG &DAG, |
| 265 | const TargetRegisterClass *RC, |
| 266 | unsigned Reg, EVT VT) const { |
| 267 | return CreateLiveInRegister(DAG, RC, Reg, VT, SDLoc(DAG.getEntryNode())); |
| 268 | } |
| 269 | |
| 270 | // Returns the raw live in register rather than a copy from it. |
| 271 | SDValue CreateLiveInRegisterRaw(SelectionDAG &DAG, |
| 272 | const TargetRegisterClass *RC, |
| 273 | unsigned Reg, EVT VT) const { |
| 274 | return CreateLiveInRegister(DAG, RC, Reg, VT, SDLoc(DAG.getEntryNode()), true); |
| 275 | } |
Tom Stellard | dcb9f09 | 2015-07-09 21:20:37 +0000 | [diff] [blame] | 276 | |
Matt Arsenault | 8623e8d | 2017-08-03 23:00:29 +0000 | [diff] [blame] | 277 | /// Similar to CreateLiveInRegister, except value maybe loaded from a stack |
| 278 | /// slot rather than passed in a register. |
| 279 | SDValue loadStackInputValue(SelectionDAG &DAG, |
| 280 | EVT VT, |
| 281 | const SDLoc &SL, |
| 282 | int64_t Offset) const; |
| 283 | |
| 284 | SDValue storeStackInputValue(SelectionDAG &DAG, |
| 285 | const SDLoc &SL, |
| 286 | SDValue Chain, |
Matt Arsenault | 8623e8d | 2017-08-03 23:00:29 +0000 | [diff] [blame] | 287 | SDValue ArgVal, |
| 288 | int64_t Offset) const; |
| 289 | |
| 290 | SDValue loadInputValue(SelectionDAG &DAG, |
| 291 | const TargetRegisterClass *RC, |
| 292 | EVT VT, const SDLoc &SL, |
| 293 | const ArgDescriptor &Arg) const; |
| 294 | |
Tom Stellard | dcb9f09 | 2015-07-09 21:20:37 +0000 | [diff] [blame] | 295 | enum ImplicitParameter { |
Jan Vesely | fea814d | 2016-06-21 20:46:20 +0000 | [diff] [blame] | 296 | FIRST_IMPLICIT, |
| 297 | GRID_DIM = FIRST_IMPLICIT, |
| 298 | GRID_OFFSET, |
Tom Stellard | dcb9f09 | 2015-07-09 21:20:37 +0000 | [diff] [blame] | 299 | }; |
| 300 | |
Adrian Prantl | 5f8f34e4 | 2018-05-01 15:54:18 +0000 | [diff] [blame] | 301 | /// Helper function that returns the byte offset of the given |
Tom Stellard | dcb9f09 | 2015-07-09 21:20:37 +0000 | [diff] [blame] | 302 | /// type of implicit parameter. |
Matt Arsenault | 75e7192 | 2018-06-28 10:18:55 +0000 | [diff] [blame] | 303 | uint32_t getImplicitParameterOffset(const MachineFunction &MF, |
Tom Stellard | dcb9f09 | 2015-07-09 21:20:37 +0000 | [diff] [blame] | 304 | const ImplicitParameter Param) const; |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 305 | |
Yaxun Liu | fd23a0c | 2017-04-24 18:26:27 +0000 | [diff] [blame] | 306 | MVT getFenceOperandTy(const DataLayout &DL) const override { |
| 307 | return MVT::i32; |
| 308 | } |
Matt Arsenault | ab41193 | 2018-10-02 03:50:56 +0000 | [diff] [blame] | 309 | |
| 310 | AtomicExpansionKind shouldExpandAtomicRMWInIR(AtomicRMWInst *) const override; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 311 | }; |
| 312 | |
| 313 | namespace AMDGPUISD { |
| 314 | |
Matthias Braun | d04893f | 2015-05-07 21:33:59 +0000 | [diff] [blame] | 315 | enum NodeType : unsigned { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 316 | // AMDIL ISD Opcodes |
| 317 | FIRST_NUMBER = ISD::BUILTIN_OP_END, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 318 | UMUL, // 32bit unsigned multiplication |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 319 | BRANCH_COND, |
| 320 | // End AMDIL ISD Opcodes |
Matt Arsenault | c5b641a | 2017-03-17 20:41:45 +0000 | [diff] [blame] | 321 | |
Matt Arsenault | 5b20fbb | 2017-03-21 22:18:10 +0000 | [diff] [blame] | 322 | // Function call. |
| 323 | CALL, |
Matt Arsenault | 71bcbd4 | 2017-08-11 20:42:08 +0000 | [diff] [blame] | 324 | TC_RETURN, |
Matt Arsenault | 3e02538 | 2017-04-24 17:49:13 +0000 | [diff] [blame] | 325 | TRAP, |
Matt Arsenault | 5b20fbb | 2017-03-21 22:18:10 +0000 | [diff] [blame] | 326 | |
Matt Arsenault | c5b641a | 2017-03-17 20:41:45 +0000 | [diff] [blame] | 327 | // Masked control flow nodes. |
| 328 | IF, |
| 329 | ELSE, |
| 330 | LOOP, |
| 331 | |
Matt Arsenault | 5b20fbb | 2017-03-21 22:18:10 +0000 | [diff] [blame] | 332 | // A uniform kernel return that terminates the wavefront. |
Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 333 | ENDPGM, |
Matt Arsenault | 5b20fbb | 2017-03-21 22:18:10 +0000 | [diff] [blame] | 334 | |
| 335 | // Return to a shader part's epilog code. |
| 336 | RETURN_TO_EPILOG, |
| 337 | |
| 338 | // Return with values from a non-entry function. |
| 339 | RET_FLAG, |
| 340 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 341 | DWORDADDR, |
| 342 | FRACT, |
Matt Arsenault | 2fdf2a1 | 2017-02-21 23:35:48 +0000 | [diff] [blame] | 343 | |
| 344 | /// CLAMP value between 0.0 and 1.0. NaN clamped to 0, following clamp output |
| 345 | /// modifier behavior with dx10_enable. |
Matt Arsenault | 5d47d4a | 2014-06-12 21:15:44 +0000 | [diff] [blame] | 346 | CLAMP, |
Matt Arsenault | 2fdf2a1 | 2017-02-21 23:35:48 +0000 | [diff] [blame] | 347 | |
Matt Arsenault | 2712d4a | 2016-08-27 01:32:27 +0000 | [diff] [blame] | 348 | // This is SETCC with the full mask result which is used for a compare with a |
Wei Ding | 07e0371 | 2016-07-28 16:42:13 +0000 | [diff] [blame] | 349 | // result bit per item in the wavefront. |
Matt Arsenault | 2712d4a | 2016-08-27 01:32:27 +0000 | [diff] [blame] | 350 | SETCC, |
Tom Stellard | 8485fa0 | 2016-12-07 02:42:15 +0000 | [diff] [blame] | 351 | SETREG, |
| 352 | // FP ops with input and output chain. |
| 353 | FMA_W_CHAIN, |
| 354 | FMUL_W_CHAIN, |
Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 355 | |
| 356 | // SIN_HW, COS_HW - f32 for SI, 1 ULP max error, valid from -100 pi to 100 pi. |
| 357 | // Denormals handled on some parts. |
Vincent Lejeune | b55940c | 2013-07-09 15:03:11 +0000 | [diff] [blame] | 358 | COS_HW, |
| 359 | SIN_HW, |
Matt Arsenault | da59f3d | 2014-11-13 23:03:09 +0000 | [diff] [blame] | 360 | FMAX_LEGACY, |
Matt Arsenault | da59f3d | 2014-11-13 23:03:09 +0000 | [diff] [blame] | 361 | FMIN_LEGACY, |
Matt Arsenault | 687ec75 | 2018-10-22 16:27:27 +0000 | [diff] [blame] | 362 | |
Matt Arsenault | cc3c2b3 | 2014-11-14 20:08:52 +0000 | [diff] [blame] | 363 | FMAX3, |
| 364 | SMAX3, |
| 365 | UMAX3, |
| 366 | FMIN3, |
| 367 | SMIN3, |
| 368 | UMIN3, |
Matt Arsenault | f639c32 | 2016-01-28 20:53:42 +0000 | [diff] [blame] | 369 | FMED3, |
| 370 | SMED3, |
| 371 | UMED3, |
Farhana Aleen | c370d7b | 2018-07-16 18:19:59 +0000 | [diff] [blame] | 372 | FDOT2, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 373 | URECIP, |
Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 374 | DIV_SCALE, |
| 375 | DIV_FMAS, |
| 376 | DIV_FIXUP, |
Wei Ding | 4d3d4ca | 2017-02-24 23:00:29 +0000 | [diff] [blame] | 377 | // For emitting ISD::FMAD when f32 denormals are enabled because mac/mad is |
| 378 | // treated as an illegal operation. |
| 379 | FMAD_FTZ, |
Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 380 | TRIG_PREOP, // 1 ULP max error for f64 |
| 381 | |
| 382 | // RCP, RSQ - For f32, 1 ULP max error, no denormal handling. |
| 383 | // For f64, max error 2^29 ULP, handles denormals. |
| 384 | RCP, |
| 385 | RSQ, |
Matt Arsenault | 32fc527 | 2016-07-26 16:45:45 +0000 | [diff] [blame] | 386 | RCP_LEGACY, |
Matt Arsenault | 257d48d | 2014-06-24 22:13:39 +0000 | [diff] [blame] | 387 | RSQ_LEGACY, |
Stanislav Mekhanoshin | 1a1687f | 2018-06-27 15:33:33 +0000 | [diff] [blame] | 388 | RCP_IFLAG, |
Matt Arsenault | 32fc527 | 2016-07-26 16:45:45 +0000 | [diff] [blame] | 389 | FMUL_LEGACY, |
Matt Arsenault | 79963e8 | 2016-02-13 01:03:00 +0000 | [diff] [blame] | 390 | RSQ_CLAMP, |
Matt Arsenault | 2e7cc48 | 2014-08-15 17:30:25 +0000 | [diff] [blame] | 391 | LDEXP, |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 392 | FP_CLASS, |
Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 393 | DOT4, |
Jan Vesely | 808fff5 | 2015-04-30 17:15:56 +0000 | [diff] [blame] | 394 | CARRY, |
| 395 | BORROW, |
Matt Arsenault | fae0298 | 2014-03-17 18:58:11 +0000 | [diff] [blame] | 396 | BFE_U32, // Extract range of bits with zero extension to 32-bits. |
| 397 | BFE_I32, // Extract range of bits with sign extension to 32-bits. |
Matt Arsenault | b345836 | 2014-03-31 18:21:13 +0000 | [diff] [blame] | 398 | BFI, // (src0 & src1) | (~src0 & src2) |
| 399 | BFM, // Insert a range of bits into a 32-bit word. |
Matt Arsenault | de5fbe9 | 2016-01-11 17:02:00 +0000 | [diff] [blame] | 400 | FFBH_U32, // ctlz with -1 if input is zero. |
Matt Arsenault | c96e1de | 2016-07-18 18:35:05 +0000 | [diff] [blame] | 401 | FFBH_I32, |
Wei Ding | 5676aca | 2017-10-12 19:37:14 +0000 | [diff] [blame] | 402 | FFBL_B32, // cttz with -1 if input is zero. |
Tom Stellard | 50122a5 | 2014-04-07 19:45:41 +0000 | [diff] [blame] | 403 | MUL_U24, |
| 404 | MUL_I24, |
Matt Arsenault | 2712d4a | 2016-08-27 01:32:27 +0000 | [diff] [blame] | 405 | MULHI_U24, |
| 406 | MULHI_I24, |
Matt Arsenault | eb26020 | 2014-05-22 18:00:15 +0000 | [diff] [blame] | 407 | MAD_U24, |
| 408 | MAD_I24, |
Matt Arsenault | 4f6318f | 2017-11-06 17:04:37 +0000 | [diff] [blame] | 409 | MAD_U64_U32, |
| 410 | MAD_I64_I32, |
Matt Arsenault | 2712d4a | 2016-08-27 01:32:27 +0000 | [diff] [blame] | 411 | MUL_LOHI_I24, |
| 412 | MUL_LOHI_U24, |
Stanislav Mekhanoshin | 8fd3c4e | 2018-06-12 23:50:37 +0000 | [diff] [blame] | 413 | PERM, |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 414 | TEXTURE_FETCH, |
Matt Arsenault | 7bee6ac | 2016-12-05 20:23:10 +0000 | [diff] [blame] | 415 | EXPORT, // exp on SI+ |
| 416 | EXPORT_DONE, // exp on SI+ with done bit set |
| 417 | R600_EXPORT, |
Tom Stellard | ff62c35 | 2013-01-23 02:09:03 +0000 | [diff] [blame] | 418 | CONST_ADDRESS, |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 419 | REGISTER_LOAD, |
| 420 | REGISTER_STORE, |
Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 421 | SAMPLE, |
| 422 | SAMPLEB, |
| 423 | SAMPLED, |
| 424 | SAMPLEL, |
Matt Arsenault | 364a674 | 2014-06-11 17:50:44 +0000 | [diff] [blame] | 425 | |
| 426 | // These cvt_f32_ubyte* nodes need to remain consecutive and in order. |
| 427 | CVT_F32_UBYTE0, |
| 428 | CVT_F32_UBYTE1, |
| 429 | CVT_F32_UBYTE2, |
| 430 | CVT_F32_UBYTE3, |
Matt Arsenault | 1f17c66 | 2017-02-22 00:27:34 +0000 | [diff] [blame] | 431 | |
| 432 | // Convert two float 32 numbers into a single register holding two packed f16 |
| 433 | // with round to zero. |
| 434 | CVT_PKRTZ_F16_F32, |
Marek Olsak | 13e4741 | 2018-01-31 20:18:04 +0000 | [diff] [blame] | 435 | CVT_PKNORM_I16_F32, |
| 436 | CVT_PKNORM_U16_F32, |
| 437 | CVT_PK_I16_I32, |
| 438 | CVT_PK_U16_U32, |
Matt Arsenault | 1f17c66 | 2017-02-22 00:27:34 +0000 | [diff] [blame] | 439 | |
Matt Arsenault | 86e02ce | 2017-03-15 19:04:26 +0000 | [diff] [blame] | 440 | // Same as the standard node, except the high bits of the resulting integer |
| 441 | // are known 0. |
| 442 | FP_TO_FP16, |
| 443 | |
Matt Arsenault | 8edfaee | 2017-03-31 19:53:03 +0000 | [diff] [blame] | 444 | // Wrapper around fp16 results that are known to zero the high bits. |
| 445 | FP16_ZEXT, |
| 446 | |
Tom Stellard | 880a80a | 2014-06-17 16:53:14 +0000 | [diff] [blame] | 447 | /// This node is for VLIW targets and it is used to represent a vector |
| 448 | /// that is stored in consecutive registers with the same channel. |
| 449 | /// For example: |
| 450 | /// |X |Y|Z|W| |
| 451 | /// T0|v.x| | | | |
| 452 | /// T1|v.y| | | | |
| 453 | /// T2|v.z| | | | |
| 454 | /// T3|v.w| | | | |
| 455 | BUILD_VERTICAL_VECTOR, |
Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 456 | /// Pointer to the start of the shader's constant data. |
| 457 | CONST_DATA_PTR, |
Marek Olsak | 2d82590 | 2017-04-28 20:21:58 +0000 | [diff] [blame] | 458 | INIT_EXEC, |
| 459 | INIT_EXEC_FROM_INPUT, |
Tom Stellard | fc92e77 | 2015-05-12 14:18:14 +0000 | [diff] [blame] | 460 | SENDMSG, |
Jan Vesely | d48445d | 2017-01-04 18:06:55 +0000 | [diff] [blame] | 461 | SENDMSGHALT, |
Tom Stellard | 2a9d947 | 2015-05-12 15:00:46 +0000 | [diff] [blame] | 462 | INTERP_MOV, |
| 463 | INTERP_P1, |
| 464 | INTERP_P2, |
Tim Corringham | 824ca3f | 2019-01-28 13:48:59 +0000 | [diff] [blame] | 465 | INTERP_P1LL_F16, |
| 466 | INTERP_P1LV_F16, |
| 467 | INTERP_P2_F16, |
Tom Stellard | bf3e6e5 | 2016-06-14 20:29:59 +0000 | [diff] [blame] | 468 | PC_ADD_REL_OFFSET, |
Matt Arsenault | 03006fd | 2016-07-19 16:27:56 +0000 | [diff] [blame] | 469 | KILL, |
Jan Vesely | f170504 | 2017-01-20 21:24:26 +0000 | [diff] [blame] | 470 | DUMMY_CHAIN, |
Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 471 | FIRST_MEM_OPCODE_NUMBER = ISD::FIRST_TARGET_MEMORY_OPCODE, |
Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 472 | STORE_MSKOR, |
Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 473 | LOAD_CONSTANT, |
Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 474 | TBUFFER_STORE_FORMAT, |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 475 | TBUFFER_STORE_FORMAT_X3, |
Changpeng Fang | 44dfa1d | 2018-01-12 21:12:19 +0000 | [diff] [blame] | 476 | TBUFFER_STORE_FORMAT_D16, |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 477 | TBUFFER_LOAD_FORMAT, |
Changpeng Fang | 44dfa1d | 2018-01-12 21:12:19 +0000 | [diff] [blame] | 478 | TBUFFER_LOAD_FORMAT_D16, |
Marek Olsak | c5cec5e | 2019-01-16 15:43:53 +0000 | [diff] [blame] | 479 | DS_ORDERED_COUNT, |
Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 480 | ATOMIC_CMP_SWAP, |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 481 | ATOMIC_INC, |
| 482 | ATOMIC_DEC, |
Daniil Fukalov | d5fca55 | 2018-01-17 14:05:05 +0000 | [diff] [blame] | 483 | ATOMIC_LOAD_FMIN, |
| 484 | ATOMIC_LOAD_FMAX, |
Tom Stellard | 6f9ef14 | 2016-12-20 17:19:44 +0000 | [diff] [blame] | 485 | BUFFER_LOAD, |
| 486 | BUFFER_LOAD_FORMAT, |
Changpeng Fang | 44dfa1d | 2018-01-12 21:12:19 +0000 | [diff] [blame] | 487 | BUFFER_LOAD_FORMAT_D16, |
Tim Renouf | 904343f | 2018-08-25 14:53:17 +0000 | [diff] [blame] | 488 | SBUFFER_LOAD, |
Marek Olsak | 5cec641 | 2017-11-09 01:52:48 +0000 | [diff] [blame] | 489 | BUFFER_STORE, |
| 490 | BUFFER_STORE_FORMAT, |
Changpeng Fang | 44dfa1d | 2018-01-12 21:12:19 +0000 | [diff] [blame] | 491 | BUFFER_STORE_FORMAT_D16, |
Marek Olsak | 5cec641 | 2017-11-09 01:52:48 +0000 | [diff] [blame] | 492 | BUFFER_ATOMIC_SWAP, |
| 493 | BUFFER_ATOMIC_ADD, |
| 494 | BUFFER_ATOMIC_SUB, |
| 495 | BUFFER_ATOMIC_SMIN, |
| 496 | BUFFER_ATOMIC_UMIN, |
| 497 | BUFFER_ATOMIC_SMAX, |
| 498 | BUFFER_ATOMIC_UMAX, |
| 499 | BUFFER_ATOMIC_AND, |
| 500 | BUFFER_ATOMIC_OR, |
| 501 | BUFFER_ATOMIC_XOR, |
| 502 | BUFFER_ATOMIC_CMPSWAP, |
Changpeng Fang | 4737e89 | 2018-01-18 22:08:53 +0000 | [diff] [blame] | 503 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 504 | LAST_AMDGPU_ISD_NUMBER |
| 505 | }; |
| 506 | |
| 507 | |
| 508 | } // End namespace AMDGPUISD |
| 509 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 510 | } // End namespace llvm |
| 511 | |
Benjamin Kramer | a7c40ef | 2014-08-13 16:26:38 +0000 | [diff] [blame] | 512 | #endif |