blob: 359e16cfa5617715d519abb644f410ea3ad83f6e [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.h - AMDGPU Lowering Interface --------*- C++ -*-===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard75aadc22012-12-11 21:25:42 +00006//
7//===----------------------------------------------------------------------===//
8//
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// Interface definition of the TargetLowering class that is common
Tom Stellard75aadc22012-12-11 21:25:42 +000011/// to all AMD GPUs.
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000015#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUISELLOWERING_H
16#define LLVM_LIB_TARGET_AMDGPU_AMDGPUISELLOWERING_H
Tom Stellard75aadc22012-12-11 21:25:42 +000017
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000018#include "AMDGPU.h"
Matt Arsenaulte622dc32017-04-11 22:29:24 +000019#include "llvm/CodeGen/CallingConvLower.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000020#include "llvm/CodeGen/TargetLowering.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021
22namespace llvm {
23
Tom Stellardc026e8b2013-06-28 15:47:08 +000024class AMDGPUMachineFunction;
Tom Stellard5bfbae52018-07-11 20:59:01 +000025class AMDGPUSubtarget;
Matt Arsenault8623e8d2017-08-03 23:00:29 +000026struct ArgDescriptor;
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28class AMDGPUTargetLowering : public TargetLowering {
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +000029private:
Tom Stellard5bfbae52018-07-11 20:59:01 +000030 const AMDGPUSubtarget *Subtarget;
Tom Stellardc5a154d2018-06-28 23:47:12 +000031
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +000032 /// \returns AMDGPUISD::FFBH_U32 node if the incoming \p Op may have been
33 /// legalized from a smaller type VT. Need to match pre-legalized type because
34 /// the generic legalization inserts the add/sub between the select and
35 /// compare.
Wei Ding5676aca2017-10-12 19:37:14 +000036 SDValue getFFBX_U32(SelectionDAG &DAG, SDValue Op, const SDLoc &DL, unsigned Opc) const;
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +000037
Stanislav Mekhanoshina96ec3f2017-05-23 15:59:58 +000038public:
Matt Arsenault4f6318f2017-11-06 17:04:37 +000039 static unsigned numBitsUnsigned(SDValue Op, SelectionDAG &DAG);
40 static unsigned numBitsSigned(SDValue Op, SelectionDAG &DAG);
Stanislav Mekhanoshina96ec3f2017-05-23 15:59:58 +000041
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000042protected:
Tom Stellardd86003e2013-08-14 23:25:00 +000043 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
44 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000045 /// Split a vector store into multiple scalar stores.
Matt Arsenault209a7b92014-04-18 07:40:20 +000046 /// \returns The resulting chain.
Matt Arsenault1578aa72014-06-15 20:08:02 +000047
Matt Arsenault16e31332014-09-10 21:44:27 +000048 SDValue LowerFREM(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000049 SDValue LowerFCEIL(SDValue Op, SelectionDAG &DAG) const;
50 SDValue LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulte8208ec2014-06-18 17:05:26 +000051 SDValue LowerFRINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault692bd5e2014-06-18 22:03:45 +000052 SDValue LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultb0055482015-01-21 18:18:25 +000053
Matt Arsenaultb5d23272017-03-24 20:04:18 +000054 SDValue LowerFROUND32_16(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultb0055482015-01-21 18:18:25 +000055 SDValue LowerFROUND64(SDValue Op, SelectionDAG &DAG) const;
56 SDValue LowerFROUND(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000057 SDValue LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault7121bed2018-08-16 17:07:52 +000058 SDValue LowerFLOG(SDValue Op, SelectionDAG &DAG,
Vedran Mileticad21f262017-11-27 13:26:38 +000059 double Log2BaseInverted) const;
Matt Arsenault7121bed2018-08-16 17:07:52 +000060 SDValue lowerFEXP(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000061
Wei Ding5676aca2017-10-12 19:37:14 +000062 SDValue LowerCTLZ_CTTZ(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultf058d672016-01-11 16:50:29 +000063
Matt Arsenault5e0bdb82016-01-11 22:01:48 +000064 SDValue LowerINT_TO_FP32(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000065 SDValue LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Tom Stellardc947d8c2013-10-30 17:22:05 +000066 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000067 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000068
Matt Arsenaultc9961752014-10-03 23:54:56 +000069 SDValue LowerFP64_TO_INT(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Tom Stellard94c21bc2016-11-01 16:31:48 +000070 SDValue LowerFP_TO_FP16(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultc9961752014-10-03 23:54:56 +000071 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
72 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
73
Matt Arsenault14d46452014-06-15 20:23:38 +000074 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
75
Matt Arsenault6e3a4512016-01-18 22:01:13 +000076protected:
Matt Arsenault8af47a02016-07-01 22:55:55 +000077 bool shouldCombineMemoryType(EVT VT) const;
Matt Arsenault327bb5a2016-07-01 22:47:50 +000078 SDValue performLoadCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultca3976f2014-07-15 02:06:31 +000079 SDValue performStoreCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultb3463552017-07-15 05:52:59 +000080 SDValue performAssertSZExtCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultfa5f7672016-09-14 15:19:03 +000081
82 SDValue splitBinaryBitConstantOpImpl(DAGCombinerInfo &DCI, const SDLoc &SL,
83 unsigned Opc, SDValue LHS,
84 uint32_t ValLo, uint32_t ValHi) const;
Matt Arsenault24692112015-07-14 18:20:33 +000085 SDValue performShlCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault6e3a4512016-01-18 22:01:13 +000086 SDValue performSraCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault80edab92016-01-18 21:43:36 +000087 SDValue performSrlCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault762d4982018-05-09 18:37:39 +000088 SDValue performTruncateCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +000089 SDValue performMulCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault2712d4a2016-08-27 01:32:27 +000090 SDValue performMulhsCombine(SDNode *N, DAGCombinerInfo &DCI) const;
91 SDValue performMulhuCombine(SDNode *N, DAGCombinerInfo &DCI) const;
92 SDValue performMulLoHi24Combine(SDNode *N, DAGCombinerInfo &DCI) const;
Wei Ding5676aca2017-10-12 19:37:14 +000093 SDValue performCtlz_CttzCombine(const SDLoc &SL, SDValue Cond, SDValue LHS,
Benjamin Kramerbdc49562016-06-12 15:39:02 +000094 SDValue RHS, DAGCombinerInfo &DCI) const;
Matt Arsenaultde5fbe92016-01-11 17:02:00 +000095 SDValue performSelectCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault6c7ba822018-08-15 21:03:55 +000096
97 bool isConstantCostlierToNegate(SDValue N) const;
Matt Arsenault2529fba2017-01-12 00:09:34 +000098 SDValue performFNegCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault9dba9bd2017-02-02 02:27:04 +000099 SDValue performFAbsCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Stanislav Mekhanoshin1a1687f2018-06-27 15:33:33 +0000100 SDValue performRcpCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +0000101
Matt Arsenaultc9df7942014-06-11 03:29:54 +0000102 static EVT getEquivalentMemType(LLVMContext &Context, EVT VT);
Tom Stellard75aadc22012-12-11 21:25:42 +0000103
Tom Stellard067c8152014-07-21 14:01:14 +0000104 virtual SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
105 SelectionDAG &DAG) const;
Matt Arsenault83e60582014-07-24 17:10:35 +0000106
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000107 /// Return 64-bit value Op as two 32-bit integers.
108 std::pair<SDValue, SDValue> split64BitValue(SDValue Op,
109 SelectionDAG &DAG) const;
Matt Arsenault33e3ece2016-01-18 22:09:04 +0000110 SDValue getLoHalf64(SDValue Op, SelectionDAG &DAG) const;
111 SDValue getHiHalf64(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000112
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000113 /// Split a vector load into 2 loads of half the vector.
Matt Arsenault83e60582014-07-24 17:10:35 +0000114 SDValue SplitVectorLoad(SDValue Op, SelectionDAG &DAG) const;
115
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000116 /// Split a vector store into 2 stores of half the vector.
Tom Stellardaf775432013-10-23 00:44:32 +0000117 SDValue SplitVectorStore(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault83e60582014-07-24 17:10:35 +0000118
Tom Stellard2ffc3302013-08-26 15:05:44 +0000119 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Jan Vesely343cd6f02014-06-22 21:43:01 +0000120 SDValue LowerSDIVREM(SDValue Op, SelectionDAG &DAG) const;
Jan Vesely5f715d32015-01-22 23:42:43 +0000121 SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const;
Jan Veselye5ca27d2014-08-12 17:31:20 +0000122 SDValue LowerDIVREM24(SDValue Op, SelectionDAG &DAG, bool sign) const;
Tom Stellardbf69d762014-11-15 01:07:53 +0000123 void LowerUDIVREM64(SDValue Op, SelectionDAG &DAG,
124 SmallVectorImpl<SDValue> &Results) const;
Matt Arsenault4bec7d42018-07-20 09:05:08 +0000125
126 void analyzeFormalArgumentsCompute(
127 CCState &State,
128 const SmallVectorImpl<ISD::InputArg> &Ins) const;
129
Tom Stellard75aadc22012-12-11 21:25:42 +0000130public:
Tom Stellard5bfbae52018-07-11 20:59:01 +0000131 AMDGPUTargetLowering(const TargetMachine &TM, const AMDGPUSubtarget &STI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000132
Matt Arsenault3e6f9b52017-01-19 06:35:27 +0000133 bool mayIgnoreSignedZero(SDValue Op) const {
Matt Arsenault74a576e2017-01-25 06:27:02 +0000134 if (getTargetMachine().Options.NoSignedZerosFPMath)
Matt Arsenault3e6f9b52017-01-19 06:35:27 +0000135 return true;
136
Amara Emersond28f0cd42017-05-01 15:17:51 +0000137 const auto Flags = Op.getNode()->getFlags();
138 if (Flags.isDefined())
139 return Flags.hasNoSignedZeros();
Matt Arsenault3e6f9b52017-01-19 06:35:27 +0000140
141 return false;
142 }
143
Matt Arsenault67a98152018-05-16 11:47:30 +0000144 static inline SDValue stripBitcast(SDValue Val) {
145 return Val.getOpcode() == ISD::BITCAST ? Val.getOperand(0) : Val;
146 }
147
Matt Arsenaultbf5482e2017-05-11 17:26:25 +0000148 static bool allUsesHaveSourceMods(const SDNode *N,
149 unsigned CostThreshold = 4);
Craig Topper5656db42014-04-29 07:57:24 +0000150 bool isFAbsFree(EVT VT) const override;
151 bool isFNegFree(EVT VT) const override;
152 bool isTruncateFree(EVT Src, EVT Dest) const override;
153 bool isTruncateFree(Type *Src, Type *Dest) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000154
Craig Topper5656db42014-04-29 07:57:24 +0000155 bool isZExtFree(Type *Src, Type *Dest) const override;
156 bool isZExtFree(EVT Src, EVT Dest) const override;
Aaron Ballman3c81e462014-06-26 13:45:47 +0000157 bool isZExtFree(SDValue Val, EVT VT2) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000158
Craig Topper5656db42014-04-29 07:57:24 +0000159 bool isNarrowingProfitable(EVT VT1, EVT VT2) const override;
Matt Arsenaulta7f1e0c2014-03-24 19:43:31 +0000160
Mehdi Amini44ede332015-07-09 02:09:04 +0000161 MVT getVectorIdxTy(const DataLayout &) const override;
Matt Arsenault1d555c42014-06-23 18:00:55 +0000162 bool isSelectSupported(SelectSupportKind) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000163
164 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
165 bool ShouldShrinkFPConstant(EVT VT) const override;
Matt Arsenault810cb622014-12-12 00:00:24 +0000166 bool shouldReduceLoadWidth(SDNode *Load,
167 ISD::LoadExtType ExtType,
168 EVT ExtVT) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000169
Matt Arsenault327bb5a2016-07-01 22:47:50 +0000170 bool isLoadBitCastBeneficial(EVT, EVT) const final;
Matt Arsenault65ad1602015-05-24 00:51:27 +0000171
172 bool storeOfVectorConstantIsCheap(EVT MemVT,
173 unsigned NumElem,
174 unsigned AS) const override;
Matt Arsenault61dc2352015-10-12 23:59:50 +0000175 bool aggressivelyPreferBuildVectorSources(EVT VecVT) const override;
Matt Arsenaultb56d8432015-01-13 19:46:48 +0000176 bool isCheapToSpeculateCttz() const override;
177 bool isCheapToSpeculateCtlz() const override;
178
Matt Arsenault4cc0b852018-03-05 16:25:10 +0000179 bool isSDNodeAlwaysUniform(const SDNode *N) const override;
Matt Arsenaulte622dc32017-04-11 22:29:24 +0000180 static CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool IsVarArg);
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000181 static CCAssignFn *CCAssignFnForReturn(CallingConv::ID CC, bool IsVarArg);
182
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000183 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
Craig Topper5656db42014-04-29 07:57:24 +0000184 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000185 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
186 SelectionDAG &DAG) const override;
Matt Arsenaulta176cc52017-08-03 23:32:41 +0000187
Matt Arsenault71bcbd42017-08-11 20:42:08 +0000188 SDValue addTokenForArgument(SDValue Chain,
189 SelectionDAG &DAG,
190 MachineFrameInfo &MFI,
191 int ClobberedFI) const;
192
Matt Arsenaulta176cc52017-08-03 23:32:41 +0000193 SDValue lowerUnhandledCall(CallLoweringInfo &CLI,
194 SmallVectorImpl<SDValue> &InVals,
195 StringRef Reason) const;
Craig Topper5656db42014-04-29 07:57:24 +0000196 SDValue LowerCall(CallLoweringInfo &CLI,
197 SmallVectorImpl<SDValue> &InVals) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000198
Matt Arsenault19c54882015-08-26 18:37:13 +0000199 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op,
200 SelectionDAG &DAG) const;
201
Craig Topper5656db42014-04-29 07:57:24 +0000202 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000203 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Craig Topper5656db42014-04-29 07:57:24 +0000204 void ReplaceNodeResults(SDNode * N,
205 SmallVectorImpl<SDValue> &Results,
206 SelectionDAG &DAG) const override;
Matt Arsenaultd125d742014-03-27 17:23:24 +0000207
Matt Arsenaultda7a6562017-02-01 00:42:40 +0000208 SDValue combineFMinMaxLegacy(const SDLoc &DL, EVT VT, SDValue LHS,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000209 SDValue RHS, SDValue True, SDValue False,
210 SDValue CC, DAGCombinerInfo &DCI) const;
Matt Arsenaultd28a7fd2014-11-14 18:30:06 +0000211
Craig Topper5656db42014-04-29 07:57:24 +0000212 const char* getTargetNodeName(unsigned Opcode) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000213
James Y Knight5d71fc52019-01-29 16:37:27 +0000214 // FIXME: Turn off MergeConsecutiveStores() before Instruction Selection for
215 // AMDGPU. Commit r319036,
216 // (https://github.com/llvm/llvm-project/commit/db77e57ea86d941a4262ef60261692f4cb6893e6)
217 // turned on MergeConsecutiveStores() before Instruction Selection for all
218 // targets. Enough AMDGPU compiles go into an infinite loop (
219 // MergeConsecutiveStores() merges two stores; LegalizeStoreOps() un-merges;
220 // MergeConsecutiveStores() re-merges, etc. ) to warrant turning it off for
221 // now.
Mark Searlese4f067e2017-12-19 19:26:23 +0000222 bool mergeStoresAfterLegalization() const override { return false; }
223
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000224 bool isFsqrtCheap(SDValue Operand, SelectionDAG &DAG) const override {
225 return true;
226 }
Evandro Menezes21f9ce12016-11-10 23:31:06 +0000227 SDValue getSqrtEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled,
228 int &RefinementSteps, bool &UseOneConstNR,
229 bool Reciprocal) const override;
Sanjay Patel0051efc2016-10-20 16:55:45 +0000230 SDValue getRecipEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled,
231 int &RefinementSteps) const override;
Matt Arsenaulte93d06a2015-01-13 20:53:18 +0000232
Craig Topper5656db42014-04-29 07:57:24 +0000233 virtual SDNode *PostISelFolding(MachineSDNode *N,
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000234 SelectionDAG &DAG) const = 0;
Christian Konigd910b7d2013-02-26 17:52:16 +0000235
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000236 /// Determine which of the bits specified in \p Mask are known to be
Tom Stellard75aadc22012-12-11 21:25:42 +0000237 /// either zero or one and return them in the \p KnownZero and \p KnownOne
238 /// bitsets.
Jay Foada0653a32014-05-14 21:14:37 +0000239 void computeKnownBitsForTargetNode(const SDValue Op,
Craig Topperd0af7e82017-04-28 05:31:46 +0000240 KnownBits &Known,
Simon Pilgrim37b536e2017-03-31 11:24:16 +0000241 const APInt &DemandedElts,
Jay Foada0653a32014-05-14 21:14:37 +0000242 const SelectionDAG &DAG,
243 unsigned Depth = 0) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000244
Simon Pilgrim3c81c34d2017-03-31 13:54:09 +0000245 unsigned ComputeNumSignBitsForTargetNode(SDValue Op, const APInt &DemandedElts,
246 const SelectionDAG &DAG,
Benjamin Kramer8c90fd72014-09-03 11:41:21 +0000247 unsigned Depth = 0) const override;
Tom Stellardb02094e2014-07-21 15:45:01 +0000248
Matt Arsenaultc3dc8e62018-08-03 18:27:52 +0000249 bool isKnownNeverNaNForTargetNode(SDValue Op,
250 const SelectionDAG &DAG,
251 bool SNaN = false,
252 unsigned Depth = 0) const override;
253
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000254 /// Helper function that adds Reg to the LiveIn list of the DAG's
Tom Stellardb02094e2014-07-21 15:45:01 +0000255 /// MachineFunction.
256 ///
Matt Arsenaulte0e68a72017-06-19 21:52:45 +0000257 /// \returns a RegisterSDNode representing Reg if \p RawReg is true, otherwise
258 /// a copy from the register.
259 SDValue CreateLiveInRegister(SelectionDAG &DAG,
260 const TargetRegisterClass *RC,
261 unsigned Reg, EVT VT,
262 const SDLoc &SL,
263 bool RawReg = false) const;
264 SDValue CreateLiveInRegister(SelectionDAG &DAG,
265 const TargetRegisterClass *RC,
266 unsigned Reg, EVT VT) const {
267 return CreateLiveInRegister(DAG, RC, Reg, VT, SDLoc(DAG.getEntryNode()));
268 }
269
270 // Returns the raw live in register rather than a copy from it.
271 SDValue CreateLiveInRegisterRaw(SelectionDAG &DAG,
272 const TargetRegisterClass *RC,
273 unsigned Reg, EVT VT) const {
274 return CreateLiveInRegister(DAG, RC, Reg, VT, SDLoc(DAG.getEntryNode()), true);
275 }
Tom Stellarddcb9f092015-07-09 21:20:37 +0000276
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000277 /// Similar to CreateLiveInRegister, except value maybe loaded from a stack
278 /// slot rather than passed in a register.
279 SDValue loadStackInputValue(SelectionDAG &DAG,
280 EVT VT,
281 const SDLoc &SL,
282 int64_t Offset) const;
283
284 SDValue storeStackInputValue(SelectionDAG &DAG,
285 const SDLoc &SL,
286 SDValue Chain,
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000287 SDValue ArgVal,
288 int64_t Offset) const;
289
290 SDValue loadInputValue(SelectionDAG &DAG,
291 const TargetRegisterClass *RC,
292 EVT VT, const SDLoc &SL,
293 const ArgDescriptor &Arg) const;
294
Tom Stellarddcb9f092015-07-09 21:20:37 +0000295 enum ImplicitParameter {
Jan Veselyfea814d2016-06-21 20:46:20 +0000296 FIRST_IMPLICIT,
297 GRID_DIM = FIRST_IMPLICIT,
298 GRID_OFFSET,
Tom Stellarddcb9f092015-07-09 21:20:37 +0000299 };
300
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000301 /// Helper function that returns the byte offset of the given
Tom Stellarddcb9f092015-07-09 21:20:37 +0000302 /// type of implicit parameter.
Matt Arsenault75e71922018-06-28 10:18:55 +0000303 uint32_t getImplicitParameterOffset(const MachineFunction &MF,
Tom Stellarddcb9f092015-07-09 21:20:37 +0000304 const ImplicitParameter Param) const;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000305
Yaxun Liufd23a0c2017-04-24 18:26:27 +0000306 MVT getFenceOperandTy(const DataLayout &DL) const override {
307 return MVT::i32;
308 }
Matt Arsenaultab411932018-10-02 03:50:56 +0000309
310 AtomicExpansionKind shouldExpandAtomicRMWInIR(AtomicRMWInst *) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000311};
312
313namespace AMDGPUISD {
314
Matthias Braund04893f2015-05-07 21:33:59 +0000315enum NodeType : unsigned {
Tom Stellard75aadc22012-12-11 21:25:42 +0000316 // AMDIL ISD Opcodes
317 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Tom Stellard75aadc22012-12-11 21:25:42 +0000318 UMUL, // 32bit unsigned multiplication
Tom Stellard75aadc22012-12-11 21:25:42 +0000319 BRANCH_COND,
320 // End AMDIL ISD Opcodes
Matt Arsenaultc5b641a2017-03-17 20:41:45 +0000321
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000322 // Function call.
323 CALL,
Matt Arsenault71bcbd42017-08-11 20:42:08 +0000324 TC_RETURN,
Matt Arsenault3e025382017-04-24 17:49:13 +0000325 TRAP,
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000326
Matt Arsenaultc5b641a2017-03-17 20:41:45 +0000327 // Masked control flow nodes.
328 IF,
329 ELSE,
330 LOOP,
331
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000332 // A uniform kernel return that terminates the wavefront.
Matt Arsenault9babdf42016-06-22 20:15:28 +0000333 ENDPGM,
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000334
335 // Return to a shader part's epilog code.
336 RETURN_TO_EPILOG,
337
338 // Return with values from a non-entry function.
339 RET_FLAG,
340
Tom Stellard75aadc22012-12-11 21:25:42 +0000341 DWORDADDR,
342 FRACT,
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000343
344 /// CLAMP value between 0.0 and 1.0. NaN clamped to 0, following clamp output
345 /// modifier behavior with dx10_enable.
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000346 CLAMP,
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000347
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000348 // This is SETCC with the full mask result which is used for a compare with a
Wei Ding07e03712016-07-28 16:42:13 +0000349 // result bit per item in the wavefront.
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000350 SETCC,
Tom Stellard8485fa02016-12-07 02:42:15 +0000351 SETREG,
352 // FP ops with input and output chain.
353 FMA_W_CHAIN,
354 FMUL_W_CHAIN,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000355
356 // SIN_HW, COS_HW - f32 for SI, 1 ULP max error, valid from -100 pi to 100 pi.
357 // Denormals handled on some parts.
Vincent Lejeuneb55940c2013-07-09 15:03:11 +0000358 COS_HW,
359 SIN_HW,
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000360 FMAX_LEGACY,
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000361 FMIN_LEGACY,
Matt Arsenault687ec752018-10-22 16:27:27 +0000362
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +0000363 FMAX3,
364 SMAX3,
365 UMAX3,
366 FMIN3,
367 SMIN3,
368 UMIN3,
Matt Arsenaultf639c322016-01-28 20:53:42 +0000369 FMED3,
370 SMED3,
371 UMED3,
Farhana Aleenc370d7b2018-07-16 18:19:59 +0000372 FDOT2,
Tom Stellard75aadc22012-12-11 21:25:42 +0000373 URECIP,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000374 DIV_SCALE,
375 DIV_FMAS,
376 DIV_FIXUP,
Wei Ding4d3d4ca2017-02-24 23:00:29 +0000377 // For emitting ISD::FMAD when f32 denormals are enabled because mac/mad is
378 // treated as an illegal operation.
379 FMAD_FTZ,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000380 TRIG_PREOP, // 1 ULP max error for f64
381
382 // RCP, RSQ - For f32, 1 ULP max error, no denormal handling.
383 // For f64, max error 2^29 ULP, handles denormals.
384 RCP,
385 RSQ,
Matt Arsenault32fc5272016-07-26 16:45:45 +0000386 RCP_LEGACY,
Matt Arsenault257d48d2014-06-24 22:13:39 +0000387 RSQ_LEGACY,
Stanislav Mekhanoshin1a1687f2018-06-27 15:33:33 +0000388 RCP_IFLAG,
Matt Arsenault32fc5272016-07-26 16:45:45 +0000389 FMUL_LEGACY,
Matt Arsenault79963e82016-02-13 01:03:00 +0000390 RSQ_CLAMP,
Matt Arsenault2e7cc482014-08-15 17:30:25 +0000391 LDEXP,
Matt Arsenault4831ce52015-01-06 23:00:37 +0000392 FP_CLASS,
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000393 DOT4,
Jan Vesely808fff52015-04-30 17:15:56 +0000394 CARRY,
395 BORROW,
Matt Arsenaultfae02982014-03-17 18:58:11 +0000396 BFE_U32, // Extract range of bits with zero extension to 32-bits.
397 BFE_I32, // Extract range of bits with sign extension to 32-bits.
Matt Arsenaultb3458362014-03-31 18:21:13 +0000398 BFI, // (src0 & src1) | (~src0 & src2)
399 BFM, // Insert a range of bits into a 32-bit word.
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000400 FFBH_U32, // ctlz with -1 if input is zero.
Matt Arsenaultc96e1de2016-07-18 18:35:05 +0000401 FFBH_I32,
Wei Ding5676aca2017-10-12 19:37:14 +0000402 FFBL_B32, // cttz with -1 if input is zero.
Tom Stellard50122a52014-04-07 19:45:41 +0000403 MUL_U24,
404 MUL_I24,
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000405 MULHI_U24,
406 MULHI_I24,
Matt Arsenaulteb260202014-05-22 18:00:15 +0000407 MAD_U24,
408 MAD_I24,
Matt Arsenault4f6318f2017-11-06 17:04:37 +0000409 MAD_U64_U32,
410 MAD_I64_I32,
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000411 MUL_LOHI_I24,
412 MUL_LOHI_U24,
Stanislav Mekhanoshin8fd3c4e2018-06-12 23:50:37 +0000413 PERM,
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000414 TEXTURE_FETCH,
Matt Arsenault7bee6ac2016-12-05 20:23:10 +0000415 EXPORT, // exp on SI+
416 EXPORT_DONE, // exp on SI+ with done bit set
417 R600_EXPORT,
Tom Stellardff62c352013-01-23 02:09:03 +0000418 CONST_ADDRESS,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000419 REGISTER_LOAD,
420 REGISTER_STORE,
Tom Stellard9fa17912013-08-14 23:24:45 +0000421 SAMPLE,
422 SAMPLEB,
423 SAMPLED,
424 SAMPLEL,
Matt Arsenault364a6742014-06-11 17:50:44 +0000425
426 // These cvt_f32_ubyte* nodes need to remain consecutive and in order.
427 CVT_F32_UBYTE0,
428 CVT_F32_UBYTE1,
429 CVT_F32_UBYTE2,
430 CVT_F32_UBYTE3,
Matt Arsenault1f17c662017-02-22 00:27:34 +0000431
432 // Convert two float 32 numbers into a single register holding two packed f16
433 // with round to zero.
434 CVT_PKRTZ_F16_F32,
Marek Olsak13e47412018-01-31 20:18:04 +0000435 CVT_PKNORM_I16_F32,
436 CVT_PKNORM_U16_F32,
437 CVT_PK_I16_I32,
438 CVT_PK_U16_U32,
Matt Arsenault1f17c662017-02-22 00:27:34 +0000439
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000440 // Same as the standard node, except the high bits of the resulting integer
441 // are known 0.
442 FP_TO_FP16,
443
Matt Arsenault8edfaee2017-03-31 19:53:03 +0000444 // Wrapper around fp16 results that are known to zero the high bits.
445 FP16_ZEXT,
446
Tom Stellard880a80a2014-06-17 16:53:14 +0000447 /// This node is for VLIW targets and it is used to represent a vector
448 /// that is stored in consecutive registers with the same channel.
449 /// For example:
450 /// |X |Y|Z|W|
451 /// T0|v.x| | | |
452 /// T1|v.y| | | |
453 /// T2|v.z| | | |
454 /// T3|v.w| | | |
455 BUILD_VERTICAL_VECTOR,
Tom Stellard067c8152014-07-21 14:01:14 +0000456 /// Pointer to the start of the shader's constant data.
457 CONST_DATA_PTR,
Marek Olsak2d825902017-04-28 20:21:58 +0000458 INIT_EXEC,
459 INIT_EXEC_FROM_INPUT,
Tom Stellardfc92e772015-05-12 14:18:14 +0000460 SENDMSG,
Jan Veselyd48445d2017-01-04 18:06:55 +0000461 SENDMSGHALT,
Tom Stellard2a9d9472015-05-12 15:00:46 +0000462 INTERP_MOV,
463 INTERP_P1,
464 INTERP_P2,
Tim Corringham824ca3f2019-01-28 13:48:59 +0000465 INTERP_P1LL_F16,
466 INTERP_P1LV_F16,
467 INTERP_P2_F16,
Tom Stellardbf3e6e52016-06-14 20:29:59 +0000468 PC_ADD_REL_OFFSET,
Matt Arsenault03006fd2016-07-19 16:27:56 +0000469 KILL,
Jan Veselyf1705042017-01-20 21:24:26 +0000470 DUMMY_CHAIN,
Tom Stellard9fa17912013-08-14 23:24:45 +0000471 FIRST_MEM_OPCODE_NUMBER = ISD::FIRST_TARGET_MEMORY_OPCODE,
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000472 STORE_MSKOR,
Tom Stellard9fa17912013-08-14 23:24:45 +0000473 LOAD_CONSTANT,
Tom Stellardafcf12f2013-09-12 02:55:14 +0000474 TBUFFER_STORE_FORMAT,
David Stuttard70e8bc12017-06-22 16:29:22 +0000475 TBUFFER_STORE_FORMAT_X3,
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000476 TBUFFER_STORE_FORMAT_D16,
David Stuttard70e8bc12017-06-22 16:29:22 +0000477 TBUFFER_LOAD_FORMAT,
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000478 TBUFFER_LOAD_FORMAT_D16,
Marek Olsakc5cec5e2019-01-16 15:43:53 +0000479 DS_ORDERED_COUNT,
Tom Stellard354a43c2016-04-01 18:27:37 +0000480 ATOMIC_CMP_SWAP,
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000481 ATOMIC_INC,
482 ATOMIC_DEC,
Daniil Fukalovd5fca552018-01-17 14:05:05 +0000483 ATOMIC_LOAD_FMIN,
484 ATOMIC_LOAD_FMAX,
Tom Stellard6f9ef142016-12-20 17:19:44 +0000485 BUFFER_LOAD,
486 BUFFER_LOAD_FORMAT,
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000487 BUFFER_LOAD_FORMAT_D16,
Tim Renouf904343f2018-08-25 14:53:17 +0000488 SBUFFER_LOAD,
Marek Olsak5cec6412017-11-09 01:52:48 +0000489 BUFFER_STORE,
490 BUFFER_STORE_FORMAT,
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000491 BUFFER_STORE_FORMAT_D16,
Marek Olsak5cec6412017-11-09 01:52:48 +0000492 BUFFER_ATOMIC_SWAP,
493 BUFFER_ATOMIC_ADD,
494 BUFFER_ATOMIC_SUB,
495 BUFFER_ATOMIC_SMIN,
496 BUFFER_ATOMIC_UMIN,
497 BUFFER_ATOMIC_SMAX,
498 BUFFER_ATOMIC_UMAX,
499 BUFFER_ATOMIC_AND,
500 BUFFER_ATOMIC_OR,
501 BUFFER_ATOMIC_XOR,
502 BUFFER_ATOMIC_CMPSWAP,
Changpeng Fang4737e892018-01-18 22:08:53 +0000503
Tom Stellard75aadc22012-12-11 21:25:42 +0000504 LAST_AMDGPU_ISD_NUMBER
505};
506
507
508} // End namespace AMDGPUISD
509
Tom Stellard75aadc22012-12-11 21:25:42 +0000510} // End namespace llvm
511
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000512#endif