blob: 606800541690d9480c44646045d4fae4bfa62122 [file] [log] [blame]
Matt Arsenault382d9452016-01-26 04:49:22 +00001//===-- AMDGPU.td - AMDGPU Tablegen files --------*- tablegen -*-===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Matt Arsenault382d9452016-01-26 04:49:22 +00008//===------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00009
Tom Stellardbc5b5372014-06-13 16:38:59 +000010include "llvm/Target/Target.td"
Tom Stellard75aadc22012-12-11 21:25:42 +000011
Matt Arsenault382d9452016-01-26 04:49:22 +000012//===------------------------------------------------------------===//
13// Subtarget Features (device properties)
14//===------------------------------------------------------------===//
Tom Stellard783893a2013-11-18 19:43:33 +000015
Matt Arsenaultf5e29972014-06-20 06:50:05 +000016def FeatureFP64 : SubtargetFeature<"fp64",
Matt Arsenault382d9452016-01-26 04:49:22 +000017 "FP64",
18 "true",
19 "Enable double precision operations"
20>;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000021
Matt Arsenaultb035a572015-01-29 19:34:25 +000022def FeatureFastFMAF32 : SubtargetFeature<"fast-fmaf",
Matt Arsenault382d9452016-01-26 04:49:22 +000023 "FastFMAF32",
24 "true",
25 "Assuming f32 fma is at least as fast as mul + add"
26>;
Matt Arsenaultb035a572015-01-29 19:34:25 +000027
Matt Arsenaulte83690c2016-01-18 21:13:50 +000028def HalfRate64Ops : SubtargetFeature<"half-rate-64-ops",
Matt Arsenault382d9452016-01-26 04:49:22 +000029 "HalfRate64Ops",
30 "true",
31 "Most fp64 instructions are half rate instead of quarter"
32>;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000033
Tom Stellard99792772013-06-07 20:28:49 +000034def FeatureR600ALUInst : SubtargetFeature<"R600ALUInst",
Matt Arsenault382d9452016-01-26 04:49:22 +000035 "R600ALUInst",
36 "false",
37 "Older version of ALU instructions encoding"
38>;
Tom Stellard99792772013-06-07 20:28:49 +000039
40def FeatureVertexCache : SubtargetFeature<"HasVertexCache",
Matt Arsenault382d9452016-01-26 04:49:22 +000041 "HasVertexCache",
42 "true",
43 "Specify use of dedicated vertex cache"
44>;
Tom Stellard99792772013-06-07 20:28:49 +000045
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000046def FeatureCaymanISA : SubtargetFeature<"caymanISA",
Matt Arsenault382d9452016-01-26 04:49:22 +000047 "CaymanISA",
48 "true",
49 "Use Cayman ISA"
50>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000051
Tom Stellard348273d2014-01-23 16:18:02 +000052def FeatureCFALUBug : SubtargetFeature<"cfalubug",
Matt Arsenault382d9452016-01-26 04:49:22 +000053 "CFALUBug",
54 "true",
55 "GPU has CF_ALU bug"
56>;
Changpeng Fangb41574a2015-12-22 20:55:23 +000057
Matt Arsenault3f981402014-09-15 15:41:53 +000058def FeatureFlatAddressSpace : SubtargetFeature<"flat-address-space",
Matt Arsenault382d9452016-01-26 04:49:22 +000059 "FlatAddressSpace",
60 "true",
61 "Support flat address space"
62>;
Matt Arsenault3f981402014-09-15 15:41:53 +000063
Matt Arsenault7f681ac2016-07-01 23:03:44 +000064def FeatureUnalignedBufferAccess : SubtargetFeature<"unaligned-buffer-access",
65 "UnalignedBufferAccess",
66 "true",
67 "Support unaligned global loads and stores"
68>;
69
Nicolai Haehnle5b504972016-01-04 23:35:53 +000070def FeatureXNACK : SubtargetFeature<"xnack",
Matt Arsenault382d9452016-01-26 04:49:22 +000071 "EnableXNACK",
72 "true",
73 "Enable XNACK support"
74>;
Tom Stellarde99fb652015-01-20 19:33:04 +000075
Marek Olsak4d00dd22015-03-09 15:48:09 +000076def FeatureSGPRInitBug : SubtargetFeature<"sgpr-init-bug",
Matt Arsenault382d9452016-01-26 04:49:22 +000077 "SGPRInitBug",
78 "true",
79 "VI SGPR initilization bug requiring a fixed SGPR allocation size"
80>;
Tom Stellardde008d32016-01-21 04:28:34 +000081
Tom Stellard3498e4f2013-06-07 20:28:55 +000082class SubtargetFeatureFetchLimit <string Value> :
83 SubtargetFeature <"fetch"#Value,
Matt Arsenault382d9452016-01-26 04:49:22 +000084 "TexVTXClauseSize",
85 Value,
86 "Limit the maximum number of fetches in a clause to "#Value
87>;
Tom Stellard99792772013-06-07 20:28:49 +000088
Tom Stellard3498e4f2013-06-07 20:28:55 +000089def FeatureFetchLimit8 : SubtargetFeatureFetchLimit <"8">;
90def FeatureFetchLimit16 : SubtargetFeatureFetchLimit <"16">;
91
Tom Stellard8c347b02014-01-22 21:55:40 +000092class SubtargetFeatureWavefrontSize <int Value> : SubtargetFeature<
Matt Arsenault382d9452016-01-26 04:49:22 +000093 "wavefrontsize"#Value,
94 "WavefrontSize",
95 !cast<string>(Value),
96 "The number of threads per wavefront"
97>;
Tom Stellard8c347b02014-01-22 21:55:40 +000098
99def FeatureWavefrontSize16 : SubtargetFeatureWavefrontSize<16>;
100def FeatureWavefrontSize32 : SubtargetFeatureWavefrontSize<32>;
101def FeatureWavefrontSize64 : SubtargetFeatureWavefrontSize<64>;
102
Tom Stellardec87f842015-05-25 16:15:54 +0000103class SubtargetFeatureLDSBankCount <int Value> : SubtargetFeature <
Matt Arsenault382d9452016-01-26 04:49:22 +0000104 "ldsbankcount"#Value,
105 "LDSBankCount",
106 !cast<string>(Value),
107 "The number of LDS banks per compute unit."
108>;
Tom Stellardec87f842015-05-25 16:15:54 +0000109
110def FeatureLDSBankCount16 : SubtargetFeatureLDSBankCount<16>;
111def FeatureLDSBankCount32 : SubtargetFeatureLDSBankCount<32>;
112
Tom Stellard347ac792015-06-26 21:15:07 +0000113class SubtargetFeatureISAVersion <int Major, int Minor, int Stepping>
114 : SubtargetFeature <
Matt Arsenault382d9452016-01-26 04:49:22 +0000115 "isaver"#Major#"."#Minor#"."#Stepping,
116 "IsaVersion",
117 "ISAVersion"#Major#"_"#Minor#"_"#Stepping,
118 "Instruction set version number"
Tom Stellard347ac792015-06-26 21:15:07 +0000119>;
120
121def FeatureISAVersion7_0_0 : SubtargetFeatureISAVersion <7,0,0>;
122def FeatureISAVersion7_0_1 : SubtargetFeatureISAVersion <7,0,1>;
123def FeatureISAVersion8_0_0 : SubtargetFeatureISAVersion <8,0,0>;
124def FeatureISAVersion8_0_1 : SubtargetFeatureISAVersion <8,0,1>;
Changpeng Fangc16be002016-01-13 20:39:25 +0000125def FeatureISAVersion8_0_3 : SubtargetFeatureISAVersion <8,0,3>;
Tom Stellard347ac792015-06-26 21:15:07 +0000126
Tom Stellard880a80a2014-06-17 16:53:14 +0000127class SubtargetFeatureLocalMemorySize <int Value> : SubtargetFeature<
Matt Arsenault382d9452016-01-26 04:49:22 +0000128 "localmemorysize"#Value,
129 "LocalMemorySize",
130 !cast<string>(Value),
131 "The size of local memory in bytes"
132>;
Tom Stellard880a80a2014-06-17 16:53:14 +0000133
Tom Stellardd7e6f132015-04-08 01:09:26 +0000134def FeatureGCN : SubtargetFeature<"gcn",
Matt Arsenault382d9452016-01-26 04:49:22 +0000135 "IsGCN",
136 "true",
137 "GCN or newer GPU"
138>;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000139
140def FeatureGCN1Encoding : SubtargetFeature<"gcn1-encoding",
Matt Arsenault382d9452016-01-26 04:49:22 +0000141 "GCN1Encoding",
142 "true",
143 "Encoding format for SI and CI"
144>;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000145
146def FeatureGCN3Encoding : SubtargetFeature<"gcn3-encoding",
Matt Arsenault382d9452016-01-26 04:49:22 +0000147 "GCN3Encoding",
148 "true",
149 "Encoding format for VI"
150>;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000151
152def FeatureCIInsts : SubtargetFeature<"ci-insts",
Matt Arsenault382d9452016-01-26 04:49:22 +0000153 "CIInsts",
154 "true",
155 "Additional intstructions for CI+"
156>;
157
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000158def FeatureSMemRealTime : SubtargetFeature<"s-memrealtime",
159 "HasSMemRealTime",
Matt Arsenault61738cb2016-02-27 08:53:46 +0000160 "true",
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000161 "Has s_memrealtime instruction"
162>;
163
164def Feature16BitInsts : SubtargetFeature<"16-bit-insts",
165 "Has16BitInsts",
166 "true",
167 "Has i16/f16 instructions"
Matt Arsenault61738cb2016-02-27 08:53:46 +0000168>;
169
Matt Arsenault382d9452016-01-26 04:49:22 +0000170//===------------------------------------------------------------===//
171// Subtarget Features (options and debugging)
172//===------------------------------------------------------------===//
173
174// Some instructions do not support denormals despite this flag. Using
175// fp32 denormals also causes instructions to run at the double
176// precision rate for the device.
177def FeatureFP32Denormals : SubtargetFeature<"fp32-denormals",
178 "FP32Denormals",
179 "true",
180 "Enable single precision denormal handling"
181>;
182
183def FeatureFP64Denormals : SubtargetFeature<"fp64-denormals",
184 "FP64Denormals",
185 "true",
186 "Enable double precision denormal handling",
187 [FeatureFP64]
188>;
189
Matt Arsenaultf639c322016-01-28 20:53:42 +0000190def FeatureFPExceptions : SubtargetFeature<"fp-exceptions",
191 "FPExceptions",
192 "true",
193 "Enable floating point exceptions"
194>;
195
Matt Arsenault24ee0782016-02-12 02:40:47 +0000196class FeatureMaxPrivateElementSize<int size> : SubtargetFeature<
197 "max-private-element-size-"#size,
198 "MaxPrivateElementSize",
199 !cast<string>(size),
200 "Maximum private access size may be "#size
201>;
202
203def FeatureMaxPrivateElementSize4 : FeatureMaxPrivateElementSize<4>;
204def FeatureMaxPrivateElementSize8 : FeatureMaxPrivateElementSize<8>;
205def FeatureMaxPrivateElementSize16 : FeatureMaxPrivateElementSize<16>;
206
Matt Arsenault382d9452016-01-26 04:49:22 +0000207def FeatureVGPRSpilling : SubtargetFeature<"vgpr-spilling",
208 "EnableVGPRSpilling",
209 "true",
210 "Enable spilling of VGPRs to scratch memory"
211>;
212
213def FeatureDumpCode : SubtargetFeature <"DumpCode",
214 "DumpCode",
215 "true",
216 "Dump MachineInstrs in the CodeEmitter"
217>;
218
219def FeatureDumpCodeLower : SubtargetFeature <"dumpcode",
220 "DumpCode",
221 "true",
222 "Dump MachineInstrs in the CodeEmitter"
223>;
224
Matt Arsenault382d9452016-01-26 04:49:22 +0000225def FeaturePromoteAlloca : SubtargetFeature <"promote-alloca",
226 "EnablePromoteAlloca",
227 "true",
228 "Enable promote alloca pass"
229>;
230
231// XXX - This should probably be removed once enabled by default
232def FeatureEnableLoadStoreOpt : SubtargetFeature <"load-store-opt",
233 "EnableLoadStoreOpt",
234 "true",
235 "Enable SI load/store optimizer pass"
236>;
237
238// Performance debugging feature. Allow using DS instruction immediate
239// offsets even if the base pointer can't be proven to be base. On SI,
240// base pointer values that won't give the same result as a 16-bit add
241// are not safe to fold, but this will override the conservative test
242// for the base pointer.
243def FeatureEnableUnsafeDSOffsetFolding : SubtargetFeature <
244 "unsafe-ds-offset-folding",
245 "EnableUnsafeDSOffsetFolding",
246 "true",
247 "Force using DS instruction immediate offsets on SI"
248>;
249
Matt Arsenault382d9452016-01-26 04:49:22 +0000250def FeatureEnableSIScheduler : SubtargetFeature<"si-scheduler",
251 "EnableSIScheduler",
252 "true",
253 "Enable SI Machine Scheduler"
254>;
255
256def FeatureFlatForGlobal : SubtargetFeature<"flat-for-global",
257 "FlatForGlobal",
258 "true",
259 "Force to generate flat instruction for global"
260>;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000261
262// Dummy feature used to disable assembler instructions.
263def FeatureDisable : SubtargetFeature<"",
Matt Arsenault382d9452016-01-26 04:49:22 +0000264 "FeatureDisable","true",
265 "Dummy feature to disable assembler instructions"
266>;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000267
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000268class SubtargetFeatureGeneration <string Value,
269 list<SubtargetFeature> Implies> :
270 SubtargetFeature <Value, "Gen", "AMDGPUSubtarget::"#Value,
271 Value#" GPU generation", Implies>;
272
Tom Stellard880a80a2014-06-17 16:53:14 +0000273def FeatureLocalMemorySize0 : SubtargetFeatureLocalMemorySize<0>;
274def FeatureLocalMemorySize32768 : SubtargetFeatureLocalMemorySize<32768>;
275def FeatureLocalMemorySize65536 : SubtargetFeatureLocalMemorySize<65536>;
276
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000277def FeatureR600 : SubtargetFeatureGeneration<"R600",
Matt Arsenault382d9452016-01-26 04:49:22 +0000278 [FeatureR600ALUInst, FeatureFetchLimit8, FeatureLocalMemorySize0]
279>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000280
281def FeatureR700 : SubtargetFeatureGeneration<"R700",
Matt Arsenault382d9452016-01-26 04:49:22 +0000282 [FeatureFetchLimit16, FeatureLocalMemorySize0]
283>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000284
285def FeatureEvergreen : SubtargetFeatureGeneration<"EVERGREEN",
Matt Arsenault382d9452016-01-26 04:49:22 +0000286 [FeatureFetchLimit16, FeatureLocalMemorySize32768]
287>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000288
289def FeatureNorthernIslands : SubtargetFeatureGeneration<"NORTHERN_ISLANDS",
Matt Arsenault382d9452016-01-26 04:49:22 +0000290 [FeatureFetchLimit16, FeatureWavefrontSize64,
291 FeatureLocalMemorySize32768]
Tom Stellard880a80a2014-06-17 16:53:14 +0000292>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000293
294def FeatureSouthernIslands : SubtargetFeatureGeneration<"SOUTHERN_ISLANDS",
Matt Arsenault382d9452016-01-26 04:49:22 +0000295 [FeatureFP64, FeatureLocalMemorySize32768,
296 FeatureWavefrontSize64, FeatureGCN, FeatureGCN1Encoding,
297 FeatureLDSBankCount32]
298>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000299
Tom Stellard6e1ee472013-10-29 16:37:28 +0000300def FeatureSeaIslands : SubtargetFeatureGeneration<"SEA_ISLANDS",
Matt Arsenault382d9452016-01-26 04:49:22 +0000301 [FeatureFP64, FeatureLocalMemorySize65536,
302 FeatureWavefrontSize64, FeatureGCN, FeatureFlatAddressSpace,
303 FeatureGCN1Encoding, FeatureCIInsts]
304>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000305
306def FeatureVolcanicIslands : SubtargetFeatureGeneration<"VOLCANIC_ISLANDS",
Matt Arsenault382d9452016-01-26 04:49:22 +0000307 [FeatureFP64, FeatureLocalMemorySize65536,
308 FeatureWavefrontSize64, FeatureFlatAddressSpace, FeatureGCN,
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000309 FeatureGCN3Encoding, FeatureCIInsts, Feature16BitInsts,
310 FeatureSMemRealTime
311 ]
Matt Arsenault382d9452016-01-26 04:49:22 +0000312>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000313
Tom Stellard3498e4f2013-06-07 20:28:55 +0000314//===----------------------------------------------------------------------===//
Konstantin Zhuravlyov8c273ad2016-04-18 16:28:23 +0000315// Debugger related subtarget features.
316//===----------------------------------------------------------------------===//
317
318def FeatureDebuggerInsertNops : SubtargetFeature<
319 "amdgpu-debugger-insert-nops",
320 "DebuggerInsertNops",
321 "true",
Konstantin Zhuravlyove3d322a2016-05-13 18:21:28 +0000322 "Insert one nop instruction for each high level source statement"
Konstantin Zhuravlyov8c273ad2016-04-18 16:28:23 +0000323>;
324
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +0000325def FeatureDebuggerReserveRegs : SubtargetFeature<
326 "amdgpu-debugger-reserve-regs",
327 "DebuggerReserveRegs",
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000328 "true",
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +0000329 "Reserve registers for debugger usage"
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000330>;
331
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000332def FeatureDebuggerEmitPrologue : SubtargetFeature<
333 "amdgpu-debugger-emit-prologue",
334 "DebuggerEmitPrologue",
335 "true",
336 "Emit debugger prologue"
337>;
338
Konstantin Zhuravlyov8c273ad2016-04-18 16:28:23 +0000339//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000340
341def AMDGPUInstrInfo : InstrInfo {
342 let guessInstructionProperties = 1;
Matt Arsenault1ecac062015-02-18 02:15:32 +0000343 let noNamedPositionallyEncodedOperands = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000344}
345
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000346def AMDGPUAsmParser : AsmParser {
347 // Some of the R600 registers have the same name, so this crashes.
348 // For example T0_XYZW and T0_XY both have the asm name T0.
349 let ShouldEmitMatchRegisterName = 0;
350}
351
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000352def AMDGPUAsmWriter : AsmWriter {
353 int PassSubtarget = 1;
354}
355
Sam Koltond63d8a72016-09-09 09:37:51 +0000356def AMDGPUAsmVariants {
357 string Default = "Default";
358 int Default_ID = 0;
359 string VOP3 = "VOP3";
360 int VOP3_ID = 1;
361 string SDWA = "SDWA";
362 int SDWA_ID = 2;
363 string DPP = "DPP";
364 int DPP_ID = 3;
Sam Koltonfb0d9d92016-09-12 14:42:43 +0000365 string Disable = "Disable";
366 int Disable_ID = 4;
Sam Koltond63d8a72016-09-09 09:37:51 +0000367}
368
369def DefaultAMDGPUAsmParserVariant : AsmParserVariant {
370 let Variant = AMDGPUAsmVariants.Default_ID;
371 let Name = AMDGPUAsmVariants.Default;
372}
373
374def VOP3AsmParserVariant : AsmParserVariant {
375 let Variant = AMDGPUAsmVariants.VOP3_ID;
376 let Name = AMDGPUAsmVariants.VOP3;
377}
378
379def SDWAAsmParserVariant : AsmParserVariant {
380 let Variant = AMDGPUAsmVariants.SDWA_ID;
381 let Name = AMDGPUAsmVariants.SDWA;
382}
383
384def DPPAsmParserVariant : AsmParserVariant {
385 let Variant = AMDGPUAsmVariants.DPP_ID;
386 let Name = AMDGPUAsmVariants.DPP;
387}
388
Tom Stellard75aadc22012-12-11 21:25:42 +0000389def AMDGPU : Target {
390 // Pull in Instruction Info:
391 let InstructionSet = AMDGPUInstrInfo;
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000392 let AssemblyParsers = [AMDGPUAsmParser];
Sam Koltond63d8a72016-09-09 09:37:51 +0000393 let AssemblyParserVariants = [DefaultAMDGPUAsmParserVariant,
394 VOP3AsmParserVariant,
395 SDWAAsmParserVariant,
396 DPPAsmParserVariant];
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000397 let AssemblyWriters = [AMDGPUAsmWriter];
Tom Stellard75aadc22012-12-11 21:25:42 +0000398}
399
Tom Stellardbc5b5372014-06-13 16:38:59 +0000400// Dummy Instruction itineraries for pseudo instructions
401def ALU_NULL : FuncUnit;
402def NullALU : InstrItinClass;
403
Tom Stellard0e70de52014-05-16 20:56:45 +0000404//===----------------------------------------------------------------------===//
405// Predicate helper class
406//===----------------------------------------------------------------------===//
407
Tom Stellardd1f0f022015-04-23 19:33:54 +0000408def TruePredicate : Predicate<"true">;
Matt Arsenault382d9452016-01-26 04:49:22 +0000409
Tom Stellardd1f0f022015-04-23 19:33:54 +0000410def isSICI : Predicate<
411 "Subtarget->getGeneration() == AMDGPUSubtarget::SOUTHERN_ISLANDS ||"
412 "Subtarget->getGeneration() == AMDGPUSubtarget::SEA_ISLANDS"
413>, AssemblerPredicate<"FeatureGCN1Encoding">;
414
Tom Stellard5ebdfbe2015-12-24 03:18:18 +0000415def isVI : Predicate <
416 "Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS">,
417 AssemblerPredicate<"FeatureGCN3Encoding">;
418
Matt Arsenault382d9452016-01-26 04:49:22 +0000419def isCIVI : Predicate <
420 "Subtarget->getGeneration() == AMDGPUSubtarget::SEA_ISLANDS || "
421 "Subtarget->getGeneration() == AMDGPUSubtarget::VOLCANIC_ISLANDS"
422>, AssemblerPredicate<"FeatureCIInsts">;
423
424def HasFlatAddressSpace : Predicate<"Subtarget->hasFlatAddressSpace()">;
425
Tom Stellard0e70de52014-05-16 20:56:45 +0000426class PredicateControl {
427 Predicate SubtargetPredicate;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000428 Predicate SIAssemblerPredicate = isSICI;
Tom Stellard5ebdfbe2015-12-24 03:18:18 +0000429 Predicate VIAssemblerPredicate = isVI;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000430 list<Predicate> AssemblerPredicates = [];
Tom Stellardd1f0f022015-04-23 19:33:54 +0000431 Predicate AssemblerPredicate = TruePredicate;
Tom Stellard0e70de52014-05-16 20:56:45 +0000432 list<Predicate> OtherPredicates = [];
Tom Stellardd1f0f022015-04-23 19:33:54 +0000433 list<Predicate> Predicates = !listconcat([SubtargetPredicate, AssemblerPredicate],
Tom Stellardd7e6f132015-04-08 01:09:26 +0000434 AssemblerPredicates,
Tom Stellard0e70de52014-05-16 20:56:45 +0000435 OtherPredicates);
436}
437
Tom Stellard75aadc22012-12-11 21:25:42 +0000438// Include AMDGPU TD files
439include "R600Schedule.td"
440include "SISchedule.td"
441include "Processors.td"
442include "AMDGPUInstrInfo.td"
443include "AMDGPUIntrinsics.td"
444include "AMDGPURegisterInfo.td"
445include "AMDGPUInstructions.td"
Christian Konig2c8f6d52013-03-07 09:03:52 +0000446include "AMDGPUCallingConv.td"