blob: 9b291dfdb4ccc07124af4c45065de45b05a21fc8 [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng10043e22007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindolae45a79a2006-09-11 17:25:40 +000017
Evan Cheng10043e22007-01-19 07:51:42 +000018// Type profiles.
Bill Wendling77b13af2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola708cb602006-11-08 17:07:32 +000021
Evan Cheng10043e22007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola19398ec2006-10-17 18:04:53 +000023
Chris Lattnerb8a74272010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindolae45a79a2006-09-11 17:25:40 +000025
Evan Cheng10043e22007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola708cb602006-11-08 17:07:32 +000029
Evan Cheng10043e22007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Chengc6d70ae2009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng0cc4ad92010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac64ed02010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Cheng10043e22007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha570d052010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000060
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilson7ed59712010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach53e88542009-12-10 00:11:09 +000064
Dale Johannesend679ff72010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach11013ed2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Cheng10043e22007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng10043e22007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendling77b13af2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling97925ec2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendling77b13af2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling97925ec2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng10043e22007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner04336992010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Chengc3c949b42007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner04336992010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Cheng10043e22007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner04336992010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Cheng10043e22007-01-19 07:51:42 +000088
Chris Lattner9a249b02008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Cheng10043e22007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Chengc6d70ae2009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000104
Evan Cheng0cc4ad92010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Cheng10043e22007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwindbf11ba2009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling8fc2b592010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +0000113
Evan Cheng10043e22007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola19398ec2006-10-17 18:04:53 +0000119
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachc98892f2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +0000128
Evan Cheng6e809de2010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilson7ed59712010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng6e809de2010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng21acf9f2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Cheng8740ee32010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach53e88542009-12-10 00:11:09 +0000135
Evan Cheng6c0fb922010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbach696fe9d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesend679ff72010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach11013ed2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach0190a642010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Cheng8740ee32010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin3b9c52c2009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng10043e22007-01-19 07:51:42 +0000174
Anton Korobeynikov25229082009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling8fc2b592010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
178def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach34de7762010-03-24 22:31:46 +0000179
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Cheng10043e22007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000201}]>;
202
Evan Cheng10043e22007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Cheng10043e22007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Cheng10043e22007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmaneffb8942008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
Evan Cheng0fc80842010-11-12 22:42:47 +0000215 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000216 }], so_imm_neg_XFORM>;
Evan Cheng10043e22007-01-19 07:51:42 +0000217
Evan Cheng5be3e092007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmaneffb8942008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
Evan Cheng0fc80842010-11-12 22:42:47 +0000220 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000221 }], so_imm_not_XFORM>;
Evan Cheng10043e22007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Cheng10043e22007-01-19 07:51:42 +0000226}]>;
227
Evan Cheng40398232009-07-06 22:23:46 +0000228/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
229/// e.g., 0xf000ffff
230def bf_inv_mask_imm : Operand<i32>,
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000231 PatLeaf<(imm), [{
Jim Grosbach11013ed2010-07-16 23:05:05 +0000232 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng40398232009-07-06 22:23:46 +0000233}] > {
Chris Lattner63274cb2010-11-15 05:19:05 +0000234 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng40398232009-07-06 22:23:46 +0000235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov25229082009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000247
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng2d37f192008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Cheng10043e22007-01-19 07:51:42 +0000256
Jim Grosbach0a334d02010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Cheng7f8ab6e2010-11-17 20:13:28 +0000272// An 'and' node with a single use.
273def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
274 return N->hasOneUse();
275}]>;
276
277// An 'xor' node with a single use.
278def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
279 return N->hasOneUse();
280}]>;
281
Evan Cheng10043e22007-01-19 07:51:42 +0000282//===----------------------------------------------------------------------===//
283// Operand Definitions.
284//
285
286// Branch target.
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000287def brtarget : Operand<OtherVT> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000288 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000289}
Evan Cheng10043e22007-01-19 07:51:42 +0000290
Jim Grosbachc33f28b2010-11-11 20:05:40 +0000291// Call target.
292def bltarget : Operand<i32> {
293 // Encoded the same as branch targets.
Chris Lattner63274cb2010-11-15 05:19:05 +0000294 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc33f28b2010-11-11 20:05:40 +0000295}
296
Evan Cheng10043e22007-01-19 07:51:42 +0000297// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling424601a2010-11-08 00:39:58 +0000298def RegListAsmOperand : AsmOperandClass {
299 let Name = "RegList";
300 let SuperClasses = [];
301}
302
Bill Wendling9898ac92010-11-17 04:32:08 +0000303def DPRRegListAsmOperand : AsmOperandClass {
304 let Name = "DPRRegList";
305 let SuperClasses = [];
306}
307
308def SPRRegListAsmOperand : AsmOperandClass {
309 let Name = "SPRRegList";
310 let SuperClasses = [];
311}
312
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000313def reglist : Operand<i32> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000314 let EncoderMethod = "getRegisterListOpValue";
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000315 let ParserMatchClass = RegListAsmOperand;
316 let PrintMethod = "printRegisterList";
317}
318
Bill Wendling9898ac92010-11-17 04:32:08 +0000319def dpr_reglist : Operand<i32> {
320 let EncoderMethod = "getRegisterListOpValue";
321 let ParserMatchClass = DPRRegListAsmOperand;
322 let PrintMethod = "printRegisterList";
323}
324
325def spr_reglist : Operand<i32> {
326 let EncoderMethod = "getRegisterListOpValue";
327 let ParserMatchClass = SPRRegListAsmOperand;
328 let PrintMethod = "printRegisterList";
329}
330
Evan Cheng10043e22007-01-19 07:51:42 +0000331// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
332def cpinst_operand : Operand<i32> {
333 let PrintMethod = "printCPInstOperand";
334}
335
Evan Cheng10043e22007-01-19 07:51:42 +0000336// Local PC labels.
337def pclabel : Operand<i32> {
338 let PrintMethod = "printPCLabel";
339}
340
Owen Andersonfadb9512010-10-27 22:49:00 +0000341def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000342 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Andersonfadb9512010-10-27 22:49:00 +0000343}
344
Jim Grosbach1e7db682010-10-13 19:56:10 +0000345// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
346def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner63274cb2010-11-15 05:19:05 +0000347 int32_t v = (int32_t)N->getZExtValue();
348 return v == 8 || v == 16 || v == 24; }]> {
349 let EncoderMethod = "getRotImmOpValue";
Jim Grosbach1e7db682010-10-13 19:56:10 +0000350}
351
Bob Wilson481d7a92010-08-16 18:27:34 +0000352// shift_imm: An integer that encodes a shift amount and the type of shift
353// (currently either asr or lsl) using the same encoding used for the
354// immediates in so_reg operands.
355def shift_imm : Operand<i32> {
356 let PrintMethod = "printShiftImmOperand";
357}
358
Evan Cheng10043e22007-01-19 07:51:42 +0000359// shifter_operand operands: so_reg and so_imm.
360def so_reg : Operand<i32>, // reg reg imm
Bob Wilsonae08a732010-03-20 22:13:40 +0000361 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Cheng10043e22007-01-19 07:51:42 +0000362 [shl,srl,sra,rotr]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000363 let EncoderMethod = "getSORegOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000364 let PrintMethod = "printSORegOperand";
365 let MIOperandInfo = (ops GPR, GPR, i32imm);
366}
Evan Cheng59bbc542010-10-27 23:41:30 +0000367def shift_so_reg : Operand<i32>, // reg reg imm
368 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
369 [shl,srl,sra,rotr]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000370 let EncoderMethod = "getSORegOpValue";
Evan Cheng59bbc542010-10-27 23:41:30 +0000371 let PrintMethod = "printSORegOperand";
372 let MIOperandInfo = (ops GPR, GPR, i32imm);
373}
Evan Cheng10043e22007-01-19 07:51:42 +0000374
375// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
376// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
377// represented in the imm field in the same 12-bit form that they are encoded
378// into so_imm instructions: the 8-bit immediate is the least significant bits
379// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesene2cbaf62010-08-17 20:39:04 +0000380def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000381 let EncoderMethod = "getSOImmOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000382 let PrintMethod = "printSOImmOperand";
383}
384
Evan Cheng9e7b8382007-03-20 08:11:30 +0000385// Break so_imm's up into two pieces. This handles immediates with up to 16
386// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
387// get the first/second pieces.
Evan Cheng9c40af42010-11-12 23:46:13 +0000388def so_imm2part : PatLeaf<(imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +0000389 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng9c40af42010-11-12 23:46:13 +0000390}]>;
391
392/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
393///
394def arm_i32imm : PatLeaf<(imm), [{
395 if (Subtarget->hasV6T2Ops())
396 return true;
397 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
398}]>;
Evan Cheng9e7b8382007-03-20 08:11:30 +0000399
400def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmaneffb8942008-09-12 16:56:44 +0000401 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson9f944592009-08-11 20:47:22 +0000402 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Cheng9e7b8382007-03-20 08:11:30 +0000403}]>;
404
405def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmaneffb8942008-09-12 16:56:44 +0000406 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson9f944592009-08-11 20:47:22 +0000407 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Cheng9e7b8382007-03-20 08:11:30 +0000408}]>;
409
Jim Grosbach04c0e762009-11-23 20:35:53 +0000410def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
411 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
412 }]> {
413 let PrintMethod = "printSOImm2PartOperand";
414}
415
416def so_neg_imm2part_1 : SDNodeXForm<imm, [{
417 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
418 return CurDAG->getTargetConstant(V, MVT::i32);
419}]>;
420
421def so_neg_imm2part_2 : SDNodeXForm<imm, [{
422 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
423 return CurDAG->getTargetConstant(V, MVT::i32);
424}]>;
425
Sandeep Patel423e42b2009-10-13 18:59:48 +0000426/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
427def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
428 return (int32_t)N->getZExtValue() < 32;
429}]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000430
Jim Grosbach68a335e2010-10-15 17:15:16 +0000431/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
432def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
433 return (int32_t)N->getZExtValue() < 32;
434}]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000435 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach68a335e2010-10-15 17:15:16 +0000436}
437
Jason W Kim5a97bd82010-11-18 23:37:15 +0000438// For movt/movw - sets the MC Encoder method.
439// The imm is split into imm{15-12}, imm{11-0}
440//
441def movt_imm : Operand<i32> {
442 let EncoderMethod = "getMovtImmOpValue";
443}
444
Evan Cheng10043e22007-01-19 07:51:42 +0000445// Define ARM specific addressing modes.
446
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000447
448// addrmode_imm12 := reg +/- imm12
Jim Grosbach08605202010-09-29 19:03:54 +0000449//
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000450def addrmode_imm12 : Operand<i32>,
451 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbach505607e2010-10-28 18:34:10 +0000452 // 12-bit immediate operand. Note that instructions using this encode
453 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
454 // immediate values are as normal.
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000455
Chris Lattner63274cb2010-11-15 05:19:05 +0000456 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000457 let PrintMethod = "printAddrModeImm12Operand";
458 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach08605202010-09-29 19:03:54 +0000459}
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000460// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach08605202010-09-29 19:03:54 +0000461//
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000462def ldst_so_reg : Operand<i32>,
463 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000464 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000465 // FIXME: Simplify the printer
Jim Grosbach08605202010-09-29 19:03:54 +0000466 let PrintMethod = "printAddrMode2Operand";
467 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
468}
469
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000470// addrmode2 := reg +/- imm12
471// := reg +/- reg shop imm
Evan Cheng10043e22007-01-19 07:51:42 +0000472//
473def addrmode2 : Operand<i32>,
474 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach38b469e2010-11-15 20:47:07 +0000475 string EncoderMethod = "getAddrMode2OpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000476 let PrintMethod = "printAddrMode2Operand";
477 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
478}
479
480def am2offset : Operand<i32>,
Chris Lattner0e023ea2010-09-21 20:31:19 +0000481 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
482 [], [SDNPWantRoot]> {
Jim Grosbach38b469e2010-11-15 20:47:07 +0000483 string EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000484 let PrintMethod = "printAddrMode2OffsetOperand";
485 let MIOperandInfo = (ops GPR, i32imm);
486}
487
488// addrmode3 := reg +/- reg
489// addrmode3 := reg +/- imm8
490//
491def addrmode3 : Operand<i32>,
492 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000493 let EncoderMethod = "getAddrMode3OpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000494 let PrintMethod = "printAddrMode3Operand";
495 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
496}
497
498def am3offset : Operand<i32>,
Chris Lattner0e023ea2010-09-21 20:31:19 +0000499 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
500 [], [SDNPWantRoot]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000501 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000502 let PrintMethod = "printAddrMode3OffsetOperand";
503 let MIOperandInfo = (ops GPR, i32imm);
504}
505
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000506// ldstm_mode := {ia, ib, da, db}
Evan Cheng10043e22007-01-19 07:51:42 +0000507//
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000508def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000509 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000510 let PrintMethod = "printLdStmModeOperand";
Evan Cheng10043e22007-01-19 07:51:42 +0000511}
512
Bill Wendling424601a2010-11-08 00:39:58 +0000513def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner5d6f6a02010-10-29 00:27:31 +0000514 let Name = "MemMode5";
515 let SuperClasses = [];
516}
517
Evan Cheng10043e22007-01-19 07:51:42 +0000518// addrmode5 := reg +/- imm8*4
519//
520def addrmode5 : Operand<i32>,
521 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
522 let PrintMethod = "printAddrMode5Operand";
Bob Wilson947f04b2010-03-13 01:08:20 +0000523 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling424601a2010-11-08 00:39:58 +0000524 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner63274cb2010-11-15 05:19:05 +0000525 let EncoderMethod = "getAddrMode5OpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000526}
527
Bob Wilsondeb35af2009-07-01 23:16:05 +0000528// addrmode6 := reg with optional writeback
529//
530def addrmode6 : Operand<i32>,
Bob Wilsondd9fbaa2010-11-01 23:40:51 +0000531 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilsondeb35af2009-07-01 23:16:05 +0000532 let PrintMethod = "printAddrMode6Operand";
Bob Wilsonae08a732010-03-20 22:13:40 +0000533 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner63274cb2010-11-15 05:19:05 +0000534 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilsonae08a732010-03-20 22:13:40 +0000535}
536
537def am6offset : Operand<i32> {
538 let PrintMethod = "printAddrMode6OffsetOperand";
539 let MIOperandInfo = (ops GPR);
Chris Lattner63274cb2010-11-15 05:19:05 +0000540 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilsondeb35af2009-07-01 23:16:05 +0000541}
542
Bob Wilson318ce7c2010-11-30 00:00:42 +0000543// Special version of addrmode6 to handle alignment encoding for VLD-dup
544// instructions, specifically VLD4-dup.
545def addrmode6dup : Operand<i32>,
546 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
547 let PrintMethod = "printAddrMode6Operand";
548 let MIOperandInfo = (ops GPR:$addr, i32imm);
549 let EncoderMethod = "getAddrMode6DupAddressOpValue";
550}
551
Evan Cheng10043e22007-01-19 07:51:42 +0000552// addrmodepc := pc + reg
553//
554def addrmodepc : Operand<i32>,
555 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
556 let PrintMethod = "printAddrModePCOperand";
557 let MIOperandInfo = (ops GPR, i32imm);
558}
559
Bob Wilsonceffeb62009-08-21 21:58:55 +0000560def nohash_imm : Operand<i32> {
561 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000562}
563
Evan Cheng10043e22007-01-19 07:51:42 +0000564//===----------------------------------------------------------------------===//
Evan Chengf7c6eff2007-08-07 01:37:15 +0000565
Evan Cheng2d37f192008-08-28 23:39:26 +0000566include "ARMInstrFormats.td"
Evan Chengf7c6eff2007-08-07 01:37:15 +0000567
568//===----------------------------------------------------------------------===//
Evan Cheng2d37f192008-08-28 23:39:26 +0000569// Multiclass helpers...
Evan Cheng10043e22007-01-19 07:51:42 +0000570//
571
Evan Cheng9f717af2008-08-29 07:36:24 +0000572/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Cheng10043e22007-01-19 07:51:42 +0000573/// binop that produces a value.
Evan Chengc35d7bb2010-09-29 00:27:46 +0000574multiclass AsI1_bin_irs<bits<4> opcod, string opc,
575 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
576 PatFrag opnode, bit Commutable = 0> {
Jim Grosbachfef37282010-08-30 19:49:58 +0000577 // The register-immediate version is re-materializable. This is useful
578 // in particular for taking the address of a local.
579 let isReMaterializable = 1 in {
Jim Grosbach6fead932010-10-12 17:11:26 +0000580 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
581 iii, opc, "\t$Rd, $Rn, $imm",
582 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
583 bits<4> Rd;
584 bits<4> Rn;
Jim Grosbach12e493a2010-10-12 23:18:08 +0000585 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000586 let Inst{25} = 1;
Jim Grosbach6fead932010-10-12 17:11:26 +0000587 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000588 let Inst{15-12} = Rd;
Jim Grosbach12e493a2010-10-12 23:18:08 +0000589 let Inst{11-0} = imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000590 }
Jim Grosbachfef37282010-08-30 19:49:58 +0000591 }
Jim Grosbach5476a272010-10-11 18:51:51 +0000592 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
593 iir, opc, "\t$Rd, $Rn, $Rm",
594 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbachc43c9302010-10-08 21:45:55 +0000595 bits<4> Rd;
596 bits<4> Rn;
597 bits<4> Rm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000598 let Inst{25} = 0;
Evan Cheng5bf90112009-06-26 00:19:44 +0000599 let isCommutable = Commutable;
Jim Grosbachc43c9302010-10-08 21:45:55 +0000600 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000601 let Inst{15-12} = Rd;
602 let Inst{11-4} = 0b00000000;
603 let Inst{3-0} = Rm;
Evan Cheng5bf90112009-06-26 00:19:44 +0000604 }
Jim Grosbachefd53692010-10-12 23:53:58 +0000605 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
606 iis, opc, "\t$Rd, $Rn, $shift",
607 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbachb7c29622010-10-11 23:16:21 +0000608 bits<4> Rd;
609 bits<4> Rn;
Jim Grosbachefd53692010-10-12 23:53:58 +0000610 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000611 let Inst{25} = 0;
Jim Grosbachb7c29622010-10-11 23:16:21 +0000612 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000613 let Inst{15-12} = Rd;
614 let Inst{11-0} = shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000615 }
Evan Cheng10043e22007-01-19 07:51:42 +0000616}
617
Evan Chengc7ea8df2009-06-25 20:59:23 +0000618/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsondc7d1ce2009-10-06 20:18:46 +0000619/// instruction modifies the CPSR register.
Evan Cheng3e18e502007-09-11 19:55:27 +0000620let Defs = [CPSR] in {
Evan Chengc35d7bb2010-09-29 00:27:46 +0000621multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
622 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
623 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000624 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
625 iii, opc, "\t$Rd, $Rn, $imm",
626 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
627 bits<4> Rd;
628 bits<4> Rn;
629 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000630 let Inst{25} = 1;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000631 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000632 let Inst{19-16} = Rn;
633 let Inst{15-12} = Rd;
634 let Inst{11-0} = imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000635 }
Jim Grosbach8c519c02010-10-13 00:50:27 +0000636 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
637 iir, opc, "\t$Rd, $Rn, $Rm",
638 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
639 bits<4> Rd;
640 bits<4> Rn;
641 bits<4> Rm;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000642 let isCommutable = Commutable;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000643 let Inst{25} = 0;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000644 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000645 let Inst{19-16} = Rn;
646 let Inst{15-12} = Rd;
647 let Inst{11-4} = 0b00000000;
648 let Inst{3-0} = Rm;
Evan Cheng5bf90112009-06-26 00:19:44 +0000649 }
Jim Grosbach8c519c02010-10-13 00:50:27 +0000650 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
651 iis, opc, "\t$Rd, $Rn, $shift",
652 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
653 bits<4> Rd;
654 bits<4> Rn;
655 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000656 let Inst{25} = 0;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000657 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000658 let Inst{19-16} = Rn;
659 let Inst{15-12} = Rd;
660 let Inst{11-0} = shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000661 }
Evan Cheng3e18e502007-09-11 19:55:27 +0000662}
Evan Chengaa3b8012007-07-05 07:13:32 +0000663}
664
665/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng9d41b312007-07-10 18:08:01 +0000666/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengaa3b8012007-07-05 07:13:32 +0000667/// a explicit result, only implicitly set CPSR.
Bill Wendling920f74a2010-08-11 00:22:27 +0000668let isCompare = 1, Defs = [CPSR] in {
Evan Cheng2259d672010-09-29 00:49:25 +0000669multiclass AI1_cmp_irs<bits<4> opcod, string opc,
670 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
671 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000672 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
673 opc, "\t$Rn, $imm",
674 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000675 bits<4> Rn;
676 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000677 let Inst{25} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000678 let Inst{20} = 1;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000679 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000680 let Inst{15-12} = 0b0000;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000681 let Inst{11-0} = imm;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000682 }
683 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
684 opc, "\t$Rn, $Rm",
685 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000686 bits<4> Rn;
687 bits<4> Rm;
Evan Cheng5bf90112009-06-26 00:19:44 +0000688 let isCommutable = Commutable;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000689 let Inst{25} = 0;
Bob Wilson453a06e2009-10-13 17:35:30 +0000690 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000691 let Inst{19-16} = Rn;
692 let Inst{15-12} = 0b0000;
693 let Inst{11-4} = 0b00000000;
694 let Inst{3-0} = Rm;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000695 }
696 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
697 opc, "\t$Rn, $shift",
698 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000699 bits<4> Rn;
700 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000701 let Inst{25} = 0;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000702 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000703 let Inst{19-16} = Rn;
704 let Inst{15-12} = 0b0000;
705 let Inst{11-0} = shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000706 }
Evan Cheng3e18e502007-09-11 19:55:27 +0000707}
Evan Cheng10043e22007-01-19 07:51:42 +0000708}
709
Evan Cheng62d626c2010-09-25 00:49:35 +0000710/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Cheng10043e22007-01-19 07:51:42 +0000711/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng49d66522008-11-06 22:15:19 +0000712/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng62d626c2010-09-25 00:49:35 +0000713multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000714 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
715 IIC_iEXTr, opc, "\t$Rd, $Rm",
716 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng49d66522008-11-06 22:15:19 +0000717 Requires<[IsARM, HasV6]> {
Jim Grosbach118c4232010-10-15 02:29:58 +0000718 bits<4> Rd;
719 bits<4> Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000720 let Inst{19-16} = 0b1111;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000721 let Inst{15-12} = Rd;
722 let Inst{11-10} = 0b00;
723 let Inst{3-0} = Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000724 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000725 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
726 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
727 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng49d66522008-11-06 22:15:19 +0000728 Requires<[IsARM, HasV6]> {
Jim Grosbach118c4232010-10-15 02:29:58 +0000729 bits<4> Rd;
730 bits<4> Rm;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000731 bits<2> rot;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000732 let Inst{19-16} = 0b1111;
Jim Grosbach118c4232010-10-15 02:29:58 +0000733 let Inst{15-12} = Rd;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000734 let Inst{11-10} = rot;
Jim Grosbach118c4232010-10-15 02:29:58 +0000735 let Inst{3-0} = Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000736 }
Evan Cheng10043e22007-01-19 07:51:42 +0000737}
738
Evan Cheng62d626c2010-09-25 00:49:35 +0000739multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000740 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
741 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000742 [/* For disassembly only; pattern left blank */]>,
743 Requires<[IsARM, HasV6]> {
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000744 let Inst{19-16} = 0b1111;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000745 let Inst{11-10} = 0b00;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000746 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000747 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
748 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000749 [/* For disassembly only; pattern left blank */]>,
750 Requires<[IsARM, HasV6]> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000751 bits<2> rot;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000752 let Inst{19-16} = 0b1111;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000753 let Inst{11-10} = rot;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000754 }
755}
756
Evan Cheng62d626c2010-09-25 00:49:35 +0000757/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Cheng10043e22007-01-19 07:51:42 +0000758/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng62d626c2010-09-25 00:49:35 +0000759multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000760 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
761 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
762 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chendf5dcda2009-10-27 18:44:24 +0000763 Requires<[IsARM, HasV6]> {
Jim Grosbacha391c972010-11-18 23:24:22 +0000764 bits<4> Rd;
765 bits<4> Rm;
766 bits<4> Rn;
767 let Inst{19-16} = Rn;
768 let Inst{15-12} = Rd;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000769 let Inst{11-10} = 0b00;
Jim Grosbacha391c972010-11-18 23:24:22 +0000770 let Inst{9-4} = 0b000111;
771 let Inst{3-0} = Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000772 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000773 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
774 rot_imm:$rot),
775 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
776 [(set GPR:$Rd, (opnode GPR:$Rn,
777 (rotr GPR:$Rm, rot_imm:$rot)))]>,
778 Requires<[IsARM, HasV6]> {
Jim Grosbacha391c972010-11-18 23:24:22 +0000779 bits<4> Rd;
780 bits<4> Rm;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000781 bits<4> Rn;
782 bits<2> rot;
783 let Inst{19-16} = Rn;
Jim Grosbacha391c972010-11-18 23:24:22 +0000784 let Inst{15-12} = Rd;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000785 let Inst{11-10} = rot;
Jim Grosbacha391c972010-11-18 23:24:22 +0000786 let Inst{9-4} = 0b000111;
787 let Inst{3-0} = Rm;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000788 }
Evan Cheng10043e22007-01-19 07:51:42 +0000789}
790
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000791// For disassembly only.
Evan Cheng62d626c2010-09-25 00:49:35 +0000792multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000793 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
794 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000795 [/* For disassembly only; pattern left blank */]>,
796 Requires<[IsARM, HasV6]> {
797 let Inst{11-10} = 0b00;
798 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000799 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
800 rot_imm:$rot),
801 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000802 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach1e7db682010-10-13 19:56:10 +0000803 Requires<[IsARM, HasV6]> {
804 bits<4> Rn;
805 bits<2> rot;
806 let Inst{19-16} = Rn;
807 let Inst{11-10} = rot;
808 }
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000809}
810
Evan Cheng97727a62009-06-25 23:34:10 +0000811/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
812let Uses = [CPSR] in {
Evan Cheng5bf90112009-06-26 00:19:44 +0000813multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
814 bit Commutable = 0> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000815 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
816 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
817 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000818 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000819 bits<4> Rd;
820 bits<4> Rn;
821 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000822 let Inst{25} = 1;
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000823 let Inst{15-12} = Rd;
824 let Inst{19-16} = Rn;
825 let Inst{11-0} = imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000826 }
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000827 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
828 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
829 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000830 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000831 bits<4> Rd;
832 bits<4> Rn;
833 bits<4> Rm;
Johnny Chen3467dcb2009-11-07 00:54:36 +0000834 let Inst{11-4} = 0b00000000;
Evan Cheng2cff0762009-07-07 23:40:25 +0000835 let Inst{25} = 0;
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000836 let isCommutable = Commutable;
837 let Inst{3-0} = Rm;
838 let Inst{15-12} = Rd;
839 let Inst{19-16} = Rn;
Evan Cheng5bf90112009-06-26 00:19:44 +0000840 }
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000841 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
842 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
843 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000844 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000845 bits<4> Rd;
846 bits<4> Rn;
847 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000848 let Inst{25} = 0;
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000849 let Inst{11-0} = shift;
850 let Inst{15-12} = Rd;
851 let Inst{19-16} = Rn;
Evan Cheng2cff0762009-07-07 23:40:25 +0000852 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000853}
854// Carry setting variants
855let Defs = [CPSR] in {
856multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
857 bit Commutable = 0> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000858 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
859 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
860 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000861 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000862 bits<4> Rd;
863 bits<4> Rn;
864 bits<12> imm;
865 let Inst{15-12} = Rd;
866 let Inst{19-16} = Rn;
867 let Inst{11-0} = imm;
Bob Wilsona6aba772009-10-26 22:34:44 +0000868 let Inst{20} = 1;
Evan Cheng2cff0762009-07-07 23:40:25 +0000869 let Inst{25} = 1;
Evan Cheng5bf90112009-06-26 00:19:44 +0000870 }
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000871 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
872 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
873 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000874 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000875 bits<4> Rd;
876 bits<4> Rn;
877 bits<4> Rm;
Johnny Chen3467dcb2009-11-07 00:54:36 +0000878 let Inst{11-4} = 0b00000000;
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000879 let isCommutable = Commutable;
880 let Inst{3-0} = Rm;
881 let Inst{15-12} = Rd;
882 let Inst{19-16} = Rn;
Bob Wilsona6aba772009-10-26 22:34:44 +0000883 let Inst{20} = 1;
Evan Cheng2cff0762009-07-07 23:40:25 +0000884 let Inst{25} = 0;
Evan Cheng5bf90112009-06-26 00:19:44 +0000885 }
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000886 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
887 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
888 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000889 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000890 bits<4> Rd;
891 bits<4> Rn;
892 bits<12> shift;
893 let Inst{11-0} = shift;
894 let Inst{15-12} = Rd;
895 let Inst{19-16} = Rn;
Bob Wilsona6aba772009-10-26 22:34:44 +0000896 let Inst{20} = 1;
Evan Cheng2cff0762009-07-07 23:40:25 +0000897 let Inst{25} = 0;
Evan Cheng5bf90112009-06-26 00:19:44 +0000898 }
Evan Cheng3e18e502007-09-11 19:55:27 +0000899}
Evan Chengaa3b8012007-07-05 07:13:32 +0000900}
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000901}
Evan Chengaa3b8012007-07-05 07:13:32 +0000902
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000903let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach2f790742010-11-13 00:35:48 +0000904multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000905 InstrItinClass iir, PatFrag opnode> {
906 // Note: We use the complex addrmode_imm12 rather than just an input
907 // GPR and a constrained immediate so that we can use this to match
908 // frame index references and avoid matching constant pool references.
Jim Grosbach4a22eba2010-11-19 21:07:51 +0000909 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000910 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
911 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendlinge84eb992010-11-03 01:49:29 +0000912 bits<4> Rt;
913 bits<17> addr;
914 let Inst{23} = addr{12}; // U (add = ('U' == 1))
915 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000916 let Inst{15-12} = Rt;
917 let Inst{11-0} = addr{11-0}; // imm12
918 }
Jim Grosbach4a22eba2010-11-19 21:07:51 +0000919 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000920 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
921 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendlinge84eb992010-11-03 01:49:29 +0000922 bits<4> Rt;
923 bits<17> shift;
924 let Inst{23} = shift{12}; // U (add = ('U' == 1))
925 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbach7e510952010-11-09 18:43:54 +0000926 let Inst{15-12} = Rt;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000927 let Inst{11-0} = shift{11-0};
928 }
929}
930}
931
Jim Grosbach2f790742010-11-13 00:35:48 +0000932multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach338de3e2010-10-27 23:12:14 +0000933 InstrItinClass iir, PatFrag opnode> {
934 // Note: We use the complex addrmode_imm12 rather than just an input
935 // GPR and a constrained immediate so that we can use this to match
936 // frame index references and avoid matching constant pool references.
Jim Grosbach4a22eba2010-11-19 21:07:51 +0000937 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach338de3e2010-10-27 23:12:14 +0000938 (ins GPR:$Rt, addrmode_imm12:$addr),
939 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
940 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
941 bits<4> Rt;
942 bits<17> addr;
943 let Inst{23} = addr{12}; // U (add = ('U' == 1))
944 let Inst{19-16} = addr{16-13}; // Rn
945 let Inst{15-12} = Rt;
946 let Inst{11-0} = addr{11-0}; // imm12
947 }
Jim Grosbach4a22eba2010-11-19 21:07:51 +0000948 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach338de3e2010-10-27 23:12:14 +0000949 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
950 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
951 bits<4> Rt;
952 bits<17> shift;
953 let Inst{23} = shift{12}; // U (add = ('U' == 1))
954 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbach7e510952010-11-09 18:43:54 +0000955 let Inst{15-12} = Rt;
Jim Grosbach338de3e2010-10-27 23:12:14 +0000956 let Inst{11-0} = shift{11-0};
957 }
958}
Rafael Espindola203922d2006-10-16 17:57:20 +0000959//===----------------------------------------------------------------------===//
960// Instructions
961//===----------------------------------------------------------------------===//
962
Evan Cheng10043e22007-01-19 07:51:42 +0000963//===----------------------------------------------------------------------===//
964// Miscellaneous Instructions.
965//
Rafael Espindolafe03fe92006-08-24 16:13:15 +0000966
Evan Cheng10043e22007-01-19 07:51:42 +0000967/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
968/// the function. The first operand is the ID# for this instruction, the second
969/// is the index into the MachineConstantPool that this is, the third is the
970/// size in bytes of this constant pool entry.
Evan Chengd93b5b62009-06-12 20:46:18 +0000971let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Cheng10043e22007-01-19 07:51:42 +0000972def CONSTPOOL_ENTRY :
Evan Cheng94b5a802007-07-19 01:14:50 +0000973PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +0000974 i32imm:$size), NoItinerary, []>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000975
Jim Grosbach45fceea2010-02-22 23:10:38 +0000976// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
977// from removing one half of the matched pairs. That breaks PEI, which assumes
978// these will always be in pairs, and asserts if it finds otherwise. Better way?
979let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng10043e22007-01-19 07:51:42 +0000980def ADJCALLSTACKUP :
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +0000981PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattner27539552008-10-11 22:08:30 +0000982 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindola29e48752006-08-24 17:19:08 +0000983
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000984def ADJCALLSTACKDOWN :
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +0000985PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattner27539552008-10-11 22:08:30 +0000986 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000987}
Rafael Espindolad0dee772006-08-21 22:00:32 +0000988
Johnny Chen29a91032010-02-12 22:53:19 +0000989def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chenc7e14702010-02-10 18:02:25 +0000990 [/* For disassembly only; pattern left blank */]>,
991 Requires<[IsARM, HasV6T2]> {
992 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +0000993 let Inst{15-8} = 0b11110000;
Johnny Chenc7e14702010-02-10 18:02:25 +0000994 let Inst{7-0} = 0b00000000;
995}
996
Johnny Chen29a91032010-02-12 22:53:19 +0000997def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
998 [/* For disassembly only; pattern left blank */]>,
999 Requires<[IsARM, HasV6T2]> {
1000 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001001 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001002 let Inst{7-0} = 0b00000001;
1003}
1004
1005def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1006 [/* For disassembly only; pattern left blank */]>,
1007 Requires<[IsARM, HasV6T2]> {
1008 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001009 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001010 let Inst{7-0} = 0b00000010;
1011}
1012
1013def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1014 [/* For disassembly only; pattern left blank */]>,
1015 Requires<[IsARM, HasV6T2]> {
1016 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001017 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001018 let Inst{7-0} = 0b00000011;
1019}
1020
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001021def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1022 "\t$dst, $a, $b",
1023 [/* For disassembly only; pattern left blank */]>,
1024 Requires<[IsARM, HasV6]> {
Jim Grosbachefc06682010-10-13 20:30:55 +00001025 bits<4> Rd;
1026 bits<4> Rn;
1027 bits<4> Rm;
1028 let Inst{3-0} = Rm;
1029 let Inst{15-12} = Rd;
1030 let Inst{19-16} = Rn;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001031 let Inst{27-20} = 0b01101000;
1032 let Inst{7-4} = 0b1011;
Jim Grosbachefc06682010-10-13 20:30:55 +00001033 let Inst{11-8} = 0b1111;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001034}
1035
Johnny Chen29a91032010-02-12 22:53:19 +00001036def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1037 [/* For disassembly only; pattern left blank */]>,
1038 Requires<[IsARM, HasV6T2]> {
1039 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001040 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001041 let Inst{7-0} = 0b00000100;
1042}
1043
Johnny Chenf40b8e02010-02-11 18:12:29 +00001044// The i32imm operand $val can be used by a debugger to store more information
1045// about the breakpoint.
Johnny Chen29a91032010-02-12 22:53:19 +00001046def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenf40b8e02010-02-11 18:12:29 +00001047 [/* For disassembly only; pattern left blank */]>,
1048 Requires<[IsARM]> {
Jim Grosbachefc06682010-10-13 20:30:55 +00001049 bits<16> val;
1050 let Inst{3-0} = val{3-0};
1051 let Inst{19-8} = val{15-4};
Johnny Chenf40b8e02010-02-11 18:12:29 +00001052 let Inst{27-20} = 0b00010010;
1053 let Inst{7-4} = 0b0111;
1054}
1055
Johnny Chencf20cbe2010-02-12 18:55:33 +00001056// Change Processor State is a system instruction -- for disassembly only.
1057// The singleton $opt operand contains the following information:
1058// opt{4-0} = mode from Inst{4-0}
1059// opt{5} = changemode from Inst{17}
1060// opt{8-6} = AIF from Inst{8-6}
1061// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbachfb07ef12010-10-13 20:38:04 +00001062// FIXME: Integrated assembler will need these split out.
Johnny Chen9a3e2392010-03-10 18:59:38 +00001063def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chencf20cbe2010-02-12 18:55:33 +00001064 [/* For disassembly only; pattern left blank */]>,
1065 Requires<[IsARM]> {
1066 let Inst{31-28} = 0b1111;
1067 let Inst{27-20} = 0b00010000;
1068 let Inst{16} = 0;
1069 let Inst{5} = 0;
1070}
1071
Johnny Chena07c9c72010-02-21 04:42:01 +00001072// Preload signals the memory system of possible future data/instruction access.
1073// These are for disassembly only.
Evan Cheng21acf9f2010-11-04 05:19:35 +00001074multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chena07c9c72010-02-21 04:42:01 +00001075
Evan Cheng8740ee32010-11-03 06:34:55 +00001076 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Cheng6f360422010-11-03 05:14:24 +00001077 !strconcat(opc, "\t$addr"),
Evan Cheng21acf9f2010-11-04 05:19:35 +00001078 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbach505607e2010-10-28 18:34:10 +00001079 bits<4> Rt;
1080 bits<17> addr;
Johnny Chena07c9c72010-02-21 04:42:01 +00001081 let Inst{31-26} = 0b111101;
1082 let Inst{25} = 0; // 0 for immediate form
Evan Cheng21acf9f2010-11-04 05:19:35 +00001083 let Inst{24} = data;
Jim Grosbach505607e2010-10-28 18:34:10 +00001084 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng21acf9f2010-11-04 05:19:35 +00001085 let Inst{22} = read;
Johnny Chena07c9c72010-02-21 04:42:01 +00001086 let Inst{21-20} = 0b01;
Jim Grosbach505607e2010-10-28 18:34:10 +00001087 let Inst{19-16} = addr{16-13}; // Rn
1088 let Inst{15-12} = Rt;
1089 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chena07c9c72010-02-21 04:42:01 +00001090 }
1091
Evan Cheng8740ee32010-11-03 06:34:55 +00001092 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Cheng6f360422010-11-03 05:14:24 +00001093 !strconcat(opc, "\t$shift"),
Evan Cheng21acf9f2010-11-04 05:19:35 +00001094 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbach505607e2010-10-28 18:34:10 +00001095 bits<4> Rt;
1096 bits<17> shift;
Johnny Chena07c9c72010-02-21 04:42:01 +00001097 let Inst{31-26} = 0b111101;
1098 let Inst{25} = 1; // 1 for register form
Evan Cheng21acf9f2010-11-04 05:19:35 +00001099 let Inst{24} = data;
Jim Grosbach505607e2010-10-28 18:34:10 +00001100 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng21acf9f2010-11-04 05:19:35 +00001101 let Inst{22} = read;
Johnny Chena07c9c72010-02-21 04:42:01 +00001102 let Inst{21-20} = 0b01;
Jim Grosbach505607e2010-10-28 18:34:10 +00001103 let Inst{19-16} = shift{16-13}; // Rn
1104 let Inst{11-0} = shift{11-0};
Johnny Chena07c9c72010-02-21 04:42:01 +00001105 }
1106}
1107
Evan Cheng21acf9f2010-11-04 05:19:35 +00001108defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1109defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1110defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chena07c9c72010-02-21 04:42:01 +00001111
Jim Grosbach7e72ec62010-10-13 21:00:04 +00001112def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1113 "setend\t$end",
1114 [/* For disassembly only; pattern left blank */]>,
Johnny Chen52a6ab32010-02-13 02:51:09 +00001115 Requires<[IsARM]> {
Jim Grosbach7e72ec62010-10-13 21:00:04 +00001116 bits<1> end;
1117 let Inst{31-10} = 0b1111000100000001000000;
1118 let Inst{9} = end;
1119 let Inst{8-0} = 0;
Johnny Chen52a6ab32010-02-13 02:51:09 +00001120}
1121
Johnny Chen29a91032010-02-12 22:53:19 +00001122def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chenc7e14702010-02-10 18:02:25 +00001123 [/* For disassembly only; pattern left blank */]>,
1124 Requires<[IsARM, HasV7]> {
Jim Grosbach9874b7d2010-10-13 21:32:30 +00001125 bits<4> opt;
1126 let Inst{27-4} = 0b001100100000111100001111;
1127 let Inst{3-0} = opt;
Johnny Chenc7e14702010-02-10 18:02:25 +00001128}
1129
Johnny Chen9c13dfb2010-02-11 17:14:31 +00001130// A5.4 Permanently UNDEFINED instructions.
Evan Cheng2fa5a7e2010-05-11 07:26:32 +00001131let isBarrier = 1, isTerminator = 1 in
Jim Grosbach696fe9d2010-10-22 23:48:29 +00001132def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach85030542010-09-23 18:05:37 +00001133 "trap", [(trap)]>,
Johnny Chen9c13dfb2010-02-11 17:14:31 +00001134 Requires<[IsARM]> {
Bill Wendlingc01d6792010-11-21 11:05:29 +00001135 let Inst = 0xe7ffdefe;
Johnny Chen9c13dfb2010-02-11 17:14:31 +00001136}
1137
Evan Chengaa03cd32008-11-06 17:48:05 +00001138// Address computation and loads and stores in PIC mode.
Evan Chenga7ca6242007-06-19 01:26:51 +00001139let isNotDuplicable = 1 in {
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001140def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1141 Size4Bytes, IIC_iALUr,
1142 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001143
Evan Cheng72501202008-01-07 23:56:57 +00001144let AddedComplexity = 10 in {
Jim Grosbachcfb66202010-11-18 01:15:56 +00001145def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001146 Size4Bytes, IIC_iLoad_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001147 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola75269be2006-07-16 01:02:57 +00001148
Jim Grosbachcfb66202010-11-18 01:15:56 +00001149def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001150 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001151 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach8e7f8df2010-11-18 00:46:58 +00001152
Jim Grosbachcfb66202010-11-18 01:15:56 +00001153def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001154 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001155 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001156
Jim Grosbachcfb66202010-11-18 01:15:56 +00001157def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001158 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001159 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001160
Jim Grosbachcfb66202010-11-18 01:15:56 +00001161def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001162 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001163 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001164}
Chris Lattnerf4d55ec2008-01-06 05:55:01 +00001165let AddedComplexity = 10 in {
Jim Grosbachd6e5c9f2010-11-19 21:14:02 +00001166def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001167 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001168
Jim Grosbachd6e5c9f2010-11-19 21:14:02 +00001169def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001170 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001171
Jim Grosbachd6e5c9f2010-11-19 21:14:02 +00001172def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001173 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001174}
Evan Chengaa03cd32008-11-06 17:48:05 +00001175} // isNotDuplicable = 1
Dale Johannesen7d55f372007-05-21 22:14:33 +00001176
Evan Cheng6a42ec32009-06-23 05:25:29 +00001177
1178// LEApcrel - Load a pc-relative address into a register without offending the
1179// assembler.
Bill Wendlingce3d6ca2010-11-30 00:08:20 +00001180let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach56f47172010-11-17 23:33:14 +00001181// FIXME: We want one cannonical LEApcrel instruction and to express one or
Jim Grosbachbfbf3572010-12-01 04:01:17 +00001182// both of these as pseudo-instructions that get expanded to it. In particular,
1183// the cannonical "adr" pattern should take a single label operand, and the
1184// JT version should be a pseudo that when lowered to MC, xforms the insn
1185// to the canonical form referencing the correct symbol.
Jim Grosbach56f47172010-11-17 23:33:14 +00001186def LEApcrel : AXI1<0, (outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1187 MiscFrm, IIC_iALUi,
Bill Wendlingce3d6ca2010-11-30 00:08:20 +00001188 "adr${p}\t$Rd, #$label", []>;
Evan Cheng6a42ec32009-06-23 05:25:29 +00001189
Jim Grosbach56f47172010-11-17 23:33:14 +00001190def LEApcrelJT : AXI1<0b0100, (outs GPR:$Rd),
Bob Wilsonceffeb62009-08-21 21:58:55 +00001191 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Jim Grosbach56f47172010-11-17 23:33:14 +00001192 MiscFrm, IIC_iALUi,
Bill Wendlingce3d6ca2010-11-30 00:08:20 +00001193 "adr${p}\t$Rd, #${label}_${id}", []> {
Jim Grosbach56f47172010-11-17 23:33:14 +00001194 bits<4> p;
1195 bits<4> Rd;
1196 let Inst{31-28} = p;
1197 let Inst{27-25} = 0b001;
1198 let Inst{20} = 0;
1199 let Inst{19-16} = 0b1111;
1200 let Inst{15-12} = Rd;
1201 // FIXME: Add label encoding/fixup
Evan Cheng2cff0762009-07-07 23:40:25 +00001202}
Evan Cheng6a42ec32009-06-23 05:25:29 +00001203
Evan Cheng10043e22007-01-19 07:51:42 +00001204//===----------------------------------------------------------------------===//
1205// Control Flow Instructions.
1206//
Rafael Espindolad55c0a42006-10-02 19:30:56 +00001207
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001208let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1209 // ARMV4T and above
Jim Grosbachfba7fce2010-02-16 21:07:46 +00001210 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001211 "bx", "\tlr", [(ARMretflag)]>,
1212 Requires<[IsARM, HasV4T]> {
Jim Grosbach2a4d99a2010-10-13 21:48:54 +00001213 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001214 }
1215
1216 // ARMV4 only
Jim Grosbach696fe9d2010-10-22 23:48:29 +00001217 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001218 "mov", "\tpc, lr", [(ARMretflag)]>,
1219 Requires<[IsARM, NoV4T]> {
Jim Grosbach2a4d99a2010-10-13 21:48:54 +00001220 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001221 }
Evan Cheng7848cfc2008-09-17 07:53:38 +00001222}
Rafael Espindola53f78be2006-09-29 21:20:16 +00001223
Bob Wilsone4b80c92009-10-28 00:37:03 +00001224// Indirect branches
1225let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001226 // ARMV4T and above
Jim Grosbach027bd472010-11-30 00:24:05 +00001227 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001228 [(brind GPR:$dst)]>,
1229 Requires<[IsARM, HasV4T]> {
Jim Grosbach5476a272010-10-11 18:51:51 +00001230 bits<4> dst;
Jim Grosbach2a4d99a2010-10-13 21:48:54 +00001231 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00001232 let Inst{3-0} = dst;
Bob Wilsone4b80c92009-10-28 00:37:03 +00001233 }
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001234
1235 // ARMV4 only
Jim Grosbach3b4e2ab2010-11-30 18:56:36 +00001236 // FIXME: We would really like to define this as a vanilla ARMPat like:
1237 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1238 // With that, however, we can't set isBranch, isTerminator, etc..
1239 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1240 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1241 Requires<[IsARM, NoV4T]>;
Bob Wilsone4b80c92009-10-28 00:37:03 +00001242}
1243
Evan Cheng9a133f62010-11-29 22:43:27 +00001244// All calls clobber the non-callee saved registers. SP is marked as
1245// a use to prevent stack-pointer assignments that appear immediately
1246// before calls from potentially appearing dead.
David Goodwinb369ee42009-08-12 18:31:53 +00001247let isCall = 1,
Evan Cheng9a133f62010-11-29 22:43:27 +00001248 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng4b02b2f2009-07-22 06:46:53 +00001249 Defs = [R0, R1, R2, R3, R12, LR,
1250 D0, D1, D2, D3, D4, D5, D6, D7,
1251 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng9a133f62010-11-29 22:43:27 +00001252 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1253 Uses = [SP] in {
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001254 def BL : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbachf49540c2010-10-06 21:36:43 +00001255 IIC_Br, "bl\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +00001256 [(ARMcall tglobaladdr:$func)]>,
Johnny Chen4f36aff2009-10-27 20:45:15 +00001257 Requires<[IsARM, IsNotDarwin]> {
1258 let Inst{31-28} = 0b1110;
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001259 bits<24> func;
1260 let Inst{23-0} = func;
Johnny Chen4f36aff2009-10-27 20:45:15 +00001261 }
Evan Chengc3c949b42007-06-19 21:05:09 +00001262
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001263 def BL_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbachf49540c2010-10-06 21:36:43 +00001264 IIC_Br, "bl", "\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +00001265 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001266 Requires<[IsARM, IsNotDarwin]> {
1267 bits<24> func;
1268 let Inst{23-0} = func;
1269 }
Evan Chengc3c949b42007-06-19 21:05:09 +00001270
Evan Cheng10043e22007-01-19 07:51:42 +00001271 // ARMv5T and above
Evan Chengaa03cd32008-11-06 17:48:05 +00001272 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng13edef52009-10-26 23:45:59 +00001273 IIC_Br, "blx\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +00001274 [(ARMcall GPR:$func)]>,
1275 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach5476a272010-10-11 18:51:51 +00001276 bits<4> func;
Jim Grosbach2aeb8b92010-11-19 00:27:09 +00001277 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach5476a272010-10-11 18:51:51 +00001278 let Inst{3-0} = func;
Evan Cheng7848cfc2008-09-17 07:53:38 +00001279 }
1280
Evan Chengbd9ba422009-07-14 01:49:27 +00001281 // ARMv4T
Bob Wilson70aa8d02010-02-16 17:24:15 +00001282 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001283 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1284 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1285 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001286
1287 // ARMv4
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001288 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1289 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1290 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00001291}
1292
David Goodwinb369ee42009-08-12 18:31:53 +00001293let isCall = 1,
Evan Cheng9a133f62010-11-29 22:43:27 +00001294 // On Darwin R9 is call-clobbered.
1295 // R7 is marked as a use to prevent frame-pointer assignments from being
1296 // moved above / below calls.
Evan Cheng4b02b2f2009-07-22 06:46:53 +00001297 Defs = [R0, R1, R2, R3, R9, R12, LR,
1298 D0, D1, D2, D3, D4, D5, D6, D7,
1299 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng9a133f62010-11-29 22:43:27 +00001300 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1301 Uses = [R7, SP] in {
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001302 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbachf49540c2010-10-06 21:36:43 +00001303 IIC_Br, "bl\t$func",
Johnny Chen4f36aff2009-10-27 20:45:15 +00001304 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1305 let Inst{31-28} = 0b1110;
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001306 bits<24> func;
1307 let Inst{23-0} = func;
Johnny Chen4f36aff2009-10-27 20:45:15 +00001308 }
Bob Wilson45825302009-06-22 21:01:46 +00001309
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001310 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbachf49540c2010-10-06 21:36:43 +00001311 IIC_Br, "bl", "\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +00001312 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001313 Requires<[IsARM, IsDarwin]> {
1314 bits<24> func;
1315 let Inst{23-0} = func;
1316 }
Bob Wilson45825302009-06-22 21:01:46 +00001317
1318 // ARMv5T and above
1319 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng13edef52009-10-26 23:45:59 +00001320 IIC_Br, "blx\t$func",
Bob Wilson45825302009-06-22 21:01:46 +00001321 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach16db3282010-10-13 22:09:34 +00001322 bits<4> func;
Jim Grosbach2aeb8b92010-11-19 00:27:09 +00001323 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach16db3282010-10-13 22:09:34 +00001324 let Inst{3-0} = func;
Bob Wilson45825302009-06-22 21:01:46 +00001325 }
1326
Evan Chengbd9ba422009-07-14 01:49:27 +00001327 // ARMv4T
Bob Wilson70aa8d02010-02-16 17:24:15 +00001328 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001329 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1330 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1331 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001332
1333 // ARMv4
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001334 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1335 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1336 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindolabf3a17c2006-07-18 17:00:30 +00001337}
Rafael Espindolab15597b2006-05-18 21:45:49 +00001338
Dale Johannesend679ff72010-06-03 21:09:53 +00001339// Tail calls.
1340
Jim Grosbach16db3282010-10-13 22:09:34 +00001341// FIXME: These should probably be xformed into the non-TC versions of the
1342// instructions as part of MC lowering.
Jim Grosbach49408ce2010-11-30 00:09:06 +00001343// FIXME: These seem to be used for both Thumb and ARM instruction selection.
1344// Thumb should have its own version since the instruction is actually
1345// different, even though the mnemonic is the same.
Dale Johannesend679ff72010-06-03 21:09:53 +00001346let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1347 // Darwin versions.
1348 let Defs = [R0, R1, R2, R3, R9, R12,
1349 D0, D1, D2, D3, D4, D5, D6, D7,
1350 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1351 D27, D28, D29, D30, D31, PC],
1352 Uses = [SP] in {
Jim Grosbach49408ce2010-11-30 00:09:06 +00001353 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1354 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001355
Jim Grosbach49408ce2010-11-30 00:09:06 +00001356 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1357 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001358
Evan Chenge5fcd332010-06-19 00:11:54 +00001359 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesene2289282010-07-08 01:18:23 +00001360 IIC_Br, "b\t$dst @ TAILCALL",
Jim Grosbach49408ce2010-11-30 00:09:06 +00001361 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesene2289282010-07-08 01:18:23 +00001362
1363 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Chenge5fcd332010-06-19 00:11:54 +00001364 IIC_Br, "b.w\t$dst @ TAILCALL",
Jim Grosbach49408ce2010-11-30 00:09:06 +00001365 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001366
Evan Chenge5fcd332010-06-19 00:11:54 +00001367 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1368 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1369 []>, Requires<[IsDarwin]> {
Jim Grosbach82291532010-10-14 17:24:28 +00001370 bits<4> dst;
1371 let Inst{31-4} = 0b1110000100101111111111110001;
1372 let Inst{3-0} = dst;
Evan Chenge5fcd332010-06-19 00:11:54 +00001373 }
Dale Johannesend679ff72010-06-03 21:09:53 +00001374 }
1375
1376 // Non-Darwin versions (the difference is R9).
1377 let Defs = [R0, R1, R2, R3, R12,
1378 D0, D1, D2, D3, D4, D5, D6, D7,
1379 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1380 D27, D28, D29, D30, D31, PC],
1381 Uses = [SP] in {
Jim Grosbach49408ce2010-11-30 00:09:06 +00001382 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1383 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001384
Jim Grosbach49408ce2010-11-30 00:09:06 +00001385 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1386 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001387
Evan Chenge5fcd332010-06-19 00:11:54 +00001388 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1389 IIC_Br, "b\t$dst @ TAILCALL",
1390 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesena06c2f72010-06-18 20:44:28 +00001391
Evan Chenge5fcd332010-06-19 00:11:54 +00001392 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1393 IIC_Br, "b.w\t$dst @ TAILCALL",
1394 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001395
Dale Johannesend5c58b72010-06-21 18:21:49 +00001396 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Chenge5fcd332010-06-19 00:11:54 +00001397 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1398 []>, Requires<[IsNotDarwin]> {
Jim Grosbach82291532010-10-14 17:24:28 +00001399 bits<4> dst;
1400 let Inst{31-4} = 0b1110000100101111111111110001;
1401 let Inst{3-0} = dst;
Evan Chenge5fcd332010-06-19 00:11:54 +00001402 }
Dale Johannesend679ff72010-06-03 21:09:53 +00001403 }
1404}
1405
David Goodwinb369ee42009-08-12 18:31:53 +00001406let isBranch = 1, isTerminator = 1 in {
Evan Chengdcd6cdf2007-05-16 20:50:01 +00001407 // B is "predicable" since it can be xformed into a Bcc.
Evan Cheng01a42272007-05-16 07:45:54 +00001408 let isBarrier = 1 in {
Evan Chengdcd6cdf2007-05-16 20:50:01 +00001409 let isPredicable = 1 in
David Goodwinb062c232009-08-06 16:52:47 +00001410 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbach9d6d77a2010-11-11 18:04:49 +00001411 "b\t$target", [(br bb:$target)]> {
1412 bits<24> target;
Jim Grosbach3fd74112010-11-12 18:13:26 +00001413 let Inst{31-28} = 0b1110;
Jim Grosbach9d6d77a2010-11-11 18:04:49 +00001414 let Inst{23-0} = target;
1415 }
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001416
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001417 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1418 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach05916562010-11-29 18:53:24 +00001419 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001420 SizeSpecial, IIC_Br,
1421 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001422 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1423 // into i12 and rs suffixed versions.
1424 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach05916562010-11-29 18:53:24 +00001425 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001426 SizeSpecial, IIC_Br,
Chris Lattnercc5dce82010-11-02 23:40:41 +00001427 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001428 imm:$id)]>;
Jim Grosbache040a462010-11-21 01:26:01 +00001429 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach05916562010-11-29 18:53:24 +00001430 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001431 SizeSpecial, IIC_Br,
Jim Grosbach08c562b2010-11-17 21:05:55 +00001432 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001433 imm:$id)]>;
Chris Lattnercc5dce82010-11-02 23:40:41 +00001434 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng7095cd22008-11-07 09:06:08 +00001435 } // isBarrier = 1
Evan Cheng01a42272007-05-16 07:45:54 +00001436
Evan Chengaa3b8012007-07-05 07:13:32 +00001437 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbachfba7fce2010-02-16 21:07:46 +00001438 // a two-value operand where a dag node expects two operands. :(
Evan Chengaa03cd32008-11-06 17:48:05 +00001439 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng13edef52009-10-26 23:45:59 +00001440 IIC_Br, "b", "\t$target",
Jim Grosbach9d6d77a2010-11-11 18:04:49 +00001441 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1442 bits<24> target;
1443 let Inst{23-0} = target;
1444 }
Rafael Espindola8b7bd822006-08-01 18:53:10 +00001445}
Rafael Espindola75269be2006-07-16 01:02:57 +00001446
Johnny Chen52a6ab32010-02-13 02:51:09 +00001447// Branch and Exchange Jazelle -- for disassembly only
1448def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1449 [/* For disassembly only; pattern left blank */]> {
1450 let Inst{23-20} = 0b0010;
1451 //let Inst{19-8} = 0xfff;
1452 let Inst{7-4} = 0b0010;
1453}
1454
Johnny Chen4c444bf2010-02-16 21:59:54 +00001455// Secure Monitor Call is a system instruction -- for disassembly only
1456def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1457 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach0708e742010-10-13 22:38:23 +00001458 bits<4> opt;
1459 let Inst{23-4} = 0b01100000000000000111;
1460 let Inst{3-0} = opt;
Johnny Chen4c444bf2010-02-16 21:59:54 +00001461}
1462
Johnny Chen46c39d42010-02-16 20:04:27 +00001463// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng9a133f62010-11-29 22:43:27 +00001464let isCall = 1, Uses = [SP] in {
Johnny Chenc7e14702010-02-10 18:02:25 +00001465def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach0708e742010-10-13 22:38:23 +00001466 [/* For disassembly only; pattern left blank */]> {
1467 bits<24> svc;
1468 let Inst{23-0} = svc;
1469}
Johnny Chenc7e14702010-02-10 18:02:25 +00001470}
1471
Johnny Chen5454e062010-02-17 21:39:10 +00001472// Store Return State is a system instruction -- for disassembly only
Chris Lattner33fc3e02010-10-31 19:10:56 +00001473let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001474def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1475 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen46c39d42010-02-16 20:04:27 +00001476 [/* For disassembly only; pattern left blank */]> {
1477 let Inst{31-28} = 0b1111;
1478 let Inst{22-20} = 0b110; // W = 1
1479}
1480
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001481def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1482 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen46c39d42010-02-16 20:04:27 +00001483 [/* For disassembly only; pattern left blank */]> {
1484 let Inst{31-28} = 0b1111;
1485 let Inst{22-20} = 0b100; // W = 0
1486}
1487
Johnny Chen5454e062010-02-17 21:39:10 +00001488// Return From Exception is a system instruction -- for disassembly only
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001489def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1490 NoItinerary, "rfe${amode}\t$base!",
Johnny Chen5454e062010-02-17 21:39:10 +00001491 [/* For disassembly only; pattern left blank */]> {
1492 let Inst{31-28} = 0b1111;
1493 let Inst{22-20} = 0b011; // W = 1
1494}
1495
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001496def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1497 NoItinerary, "rfe${amode}\t$base",
Johnny Chen5454e062010-02-17 21:39:10 +00001498 [/* For disassembly only; pattern left blank */]> {
1499 let Inst{31-28} = 0b1111;
1500 let Inst{22-20} = 0b001; // W = 0
1501}
Chris Lattner33fc3e02010-10-31 19:10:56 +00001502} // isCodeGenOnly = 1
Johnny Chen5454e062010-02-17 21:39:10 +00001503
Evan Cheng10043e22007-01-19 07:51:42 +00001504//===----------------------------------------------------------------------===//
1505// Load / store Instructions.
1506//
Rafael Espindola677ee832006-10-16 17:17:22 +00001507
Evan Cheng10043e22007-01-19 07:51:42 +00001508// Load
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001509
1510
Evan Chengff310732010-10-28 06:47:08 +00001511defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001512 UnOpFrag<(load node:$Src)>>;
Evan Chengff310732010-10-28 06:47:08 +00001513defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001514 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Chengff310732010-10-28 06:47:08 +00001515defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001516 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Chengff310732010-10-28 06:47:08 +00001517defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001518 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola677ee832006-10-16 17:17:22 +00001519
Evan Chengee2763f2007-03-19 07:20:03 +00001520// Special LDR for loads from non-pc-relative constpools.
Evan Chengdd7f5662010-05-19 06:07:03 +00001521let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1522 isReMaterializable = 1 in
Jim Grosbach4a22eba2010-11-19 21:07:51 +00001523def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach2f790742010-11-13 00:35:48 +00001524 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1525 []> {
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001526 bits<4> Rt;
1527 bits<17> addr;
1528 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1529 let Inst{19-16} = 0b1111;
1530 let Inst{15-12} = Rt;
1531 let Inst{11-0} = addr{11-0}; // imm12
1532}
Evan Chengee2763f2007-03-19 07:20:03 +00001533
Evan Cheng10043e22007-01-19 07:51:42 +00001534// Loads with zero extension
Jim Grosbach76aed402010-11-19 18:16:46 +00001535def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach88397752010-11-17 18:11:11 +00001536 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1537 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola677ee832006-10-16 17:17:22 +00001538
Evan Cheng10043e22007-01-19 07:51:42 +00001539// Loads with sign extension
Jim Grosbach76aed402010-11-19 18:16:46 +00001540def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach88397752010-11-17 18:11:11 +00001541 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1542 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001543
Jim Grosbach76aed402010-11-19 18:16:46 +00001544def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach88397752010-11-17 18:11:11 +00001545 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1546 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolab43efe82006-10-23 20:34:27 +00001547
Chris Lattnercc5dce82010-11-02 23:40:41 +00001548let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1549 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbach76aed402010-11-19 18:16:46 +00001550// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1551// how to represent that such that tblgen is happy and we don't
1552// mark this codegen only?
Evan Cheng10043e22007-01-19 07:51:42 +00001553// Load doubleword
Jim Grosbach76aed402010-11-19 18:16:46 +00001554def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1555 (ins addrmode3:$addr), LdMiscFrm,
1556 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukman209baa52009-08-27 14:14:21 +00001557 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach003c6e72010-11-19 19:41:26 +00001558}
Rafael Espindolab43efe82006-10-23 20:34:27 +00001559
Evan Cheng10043e22007-01-19 07:51:42 +00001560// Indexed loads
Jim Grosbach1aa58632010-11-13 01:28:30 +00001561multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach69fd90e2010-11-13 01:07:20 +00001562 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1563 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach38b469e2010-11-15 20:47:07 +00001564 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1565 // {17-14} Rn
1566 // {13} 1 == Rm, 0 == imm12
1567 // {12} isAdd
1568 // {11-0} imm12/Rm
1569 bits<18> addr;
1570 let Inst{25} = addr{13};
1571 let Inst{23} = addr{12};
1572 let Inst{19-16} = addr{17-14};
1573 let Inst{11-0} = addr{11-0};
1574 }
Jim Grosbach69fd90e2010-11-13 01:07:20 +00001575 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1576 (ins GPR:$Rn, am2offset:$offset),
1577 IndexModePost, LdFrm, itin,
Jim Grosbach38b469e2010-11-15 20:47:07 +00001578 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1579 // {13} 1 == Rm, 0 == imm12
1580 // {12} isAdd
1581 // {11-0} imm12/Rm
1582 bits<14> offset;
1583 bits<4> Rn;
1584 let Inst{25} = offset{13};
1585 let Inst{23} = offset{12};
1586 let Inst{19-16} = Rn;
1587 let Inst{11-0} = offset{11-0};
1588 }
Jim Grosbach2f790742010-11-13 00:35:48 +00001589}
Rafael Espindolab15597b2006-05-18 21:45:49 +00001590
Jim Grosbach003c6e72010-11-19 19:41:26 +00001591let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach1aa58632010-11-13 01:28:30 +00001592defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1593defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach003c6e72010-11-19 19:41:26 +00001594}
Rafael Espindola1bbe5812006-12-12 00:37:38 +00001595
Jim Grosbach003c6e72010-11-19 19:41:26 +00001596multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1597 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1598 (ins addrmode3:$addr), IndexModePre,
1599 LdMiscFrm, itin,
1600 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1601 bits<14> addr;
1602 let Inst{23} = addr{8}; // U bit
1603 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1604 let Inst{19-16} = addr{12-9}; // Rn
1605 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1606 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1607 }
1608 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1609 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1610 LdMiscFrm, itin,
1611 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach2aff3922010-11-19 23:14:43 +00001612 bits<10> offset;
Jim Grosbach003c6e72010-11-19 19:41:26 +00001613 bits<4> Rn;
Jim Grosbach2aff3922010-11-19 23:14:43 +00001614 let Inst{23} = offset{8}; // U bit
1615 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach003c6e72010-11-19 19:41:26 +00001616 let Inst{19-16} = Rn;
Jim Grosbach2aff3922010-11-19 23:14:43 +00001617 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1618 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach003c6e72010-11-19 19:41:26 +00001619 }
1620}
Rafael Espindola4443c7d2006-09-08 16:59:47 +00001621
Jim Grosbach003c6e72010-11-19 19:41:26 +00001622let mayLoad = 1, neverHasSideEffects = 1 in {
1623defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1624defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1625defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1626let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1627defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1628} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng10043e22007-01-19 07:51:42 +00001629
Johnny Chen74c90452010-02-18 03:27:42 +00001630// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach003c6e72010-11-19 19:41:26 +00001631let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach2f790742010-11-13 00:35:48 +00001632def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1633 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1634 LdFrm, IIC_iLoad_ru,
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001635 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1636 let Inst{21} = 1; // overwrite
1637}
Jim Grosbach2f790742010-11-13 00:35:48 +00001638def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Jim Grosbach003c6e72010-11-19 19:41:26 +00001639 (ins GPR:$base, am2offset:$offset), IndexModeNone,
Jim Grosbach2f790742010-11-13 00:35:48 +00001640 LdFrm, IIC_iLoad_bh_ru,
Johnny Chen74c90452010-02-18 03:27:42 +00001641 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1642 let Inst{21} = 1; // overwrite
1643}
Jim Grosbach003c6e72010-11-19 19:41:26 +00001644def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1645 (ins GPR:$base, am3offset:$offset), IndexModePost,
1646 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chen74c90452010-02-18 03:27:42 +00001647 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1648 let Inst{21} = 1; // overwrite
1649}
Jim Grosbach003c6e72010-11-19 19:41:26 +00001650def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1651 (ins GPR:$base, am3offset:$offset), IndexModePost,
1652 LdMiscFrm, IIC_iLoad_bh_ru,
1653 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chen74c90452010-02-18 03:27:42 +00001654 let Inst{21} = 1; // overwrite
1655}
Jim Grosbach003c6e72010-11-19 19:41:26 +00001656def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1657 (ins GPR:$base, am3offset:$offset), IndexModePost,
1658 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chen74c90452010-02-18 03:27:42 +00001659 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001660 let Inst{21} = 1; // overwrite
1661}
Jim Grosbach003c6e72010-11-19 19:41:26 +00001662}
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001663
Evan Cheng10043e22007-01-19 07:51:42 +00001664// Store
Evan Cheng10043e22007-01-19 07:51:42 +00001665
1666// Stores with truncate
Jim Grosbach09d7bfd2010-11-19 22:14:31 +00001667def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach607efcb2010-11-11 01:09:40 +00001668 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1669 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001670
Evan Cheng10043e22007-01-19 07:51:42 +00001671// Store doubleword
Chris Lattnercc5dce82010-11-02 23:40:41 +00001672let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1673 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach09d7bfd2010-11-19 22:14:31 +00001674def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001675 StMiscFrm, IIC_iStore_d_r,
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001676 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001677
1678// Indexed stores
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001679def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach38b469e2010-11-15 20:47:07 +00001680 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach2f790742010-11-13 00:35:48 +00001681 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00001682 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1683 [(set GPR:$Rn_wb,
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001684 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001685
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001686def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach38b469e2010-11-15 20:47:07 +00001687 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach2f790742010-11-13 00:35:48 +00001688 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00001689 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1690 [(set GPR:$Rn_wb,
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001691 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001692
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00001693def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1694 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1695 IndexModePre, StFrm, IIC_iStore_bh_ru,
1696 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1697 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1698 GPR:$Rn, am2offset:$offset))]>;
1699def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1700 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1701 IndexModePost, StFrm, IIC_iStore_bh_ru,
1702 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1703 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1704 GPR:$Rn, am2offset:$offset))]>;
1705
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001706def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1707 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1708 IndexModePre, StMiscFrm, IIC_iStore_ru,
1709 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1710 [(set GPR:$Rn_wb,
1711 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001712
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001713def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1714 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1715 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1716 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1717 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1718 GPR:$Rn, am3offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001719
Johnny Chen688a90e2010-02-18 22:31:18 +00001720// For disassembly only
1721def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1722 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001723 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen688a90e2010-02-18 22:31:18 +00001724 "strd", "\t$src1, $src2, [$base, $offset]!",
1725 "$base = $base_wb", []>;
1726
1727// For disassembly only
1728def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1729 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001730 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen688a90e2010-02-18 22:31:18 +00001731 "strd", "\t$src1, $src2, [$base], $offset",
1732 "$base = $base_wb", []>;
1733
Johnny Chen718ed8a2010-03-01 19:22:00 +00001734// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001735
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001736def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1737 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach2f790742010-11-13 00:35:48 +00001738 IndexModeNone, StFrm, IIC_iStore_ru,
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001739 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001740 [/* For disassembly only; pattern left blank */]> {
1741 let Inst{21} = 1; // overwrite
1742}
1743
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001744def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1745 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach2f790742010-11-13 00:35:48 +00001746 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001747 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001748 [/* For disassembly only; pattern left blank */]> {
1749 let Inst{21} = 1; // overwrite
1750}
1751
Johnny Chen718ed8a2010-03-01 19:22:00 +00001752def STRHT: AI3sthpo<(outs GPR:$base_wb),
1753 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001754 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chen718ed8a2010-03-01 19:22:00 +00001755 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1756 [/* For disassembly only; pattern left blank */]> {
1757 let Inst{21} = 1; // overwrite
1758}
1759
Evan Cheng10043e22007-01-19 07:51:42 +00001760//===----------------------------------------------------------------------===//
1761// Load / store multiple Instructions.
1762//
1763
Bill Wendlinge69afc62010-11-13 09:09:38 +00001764multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1765 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001766 def IA :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001767 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1768 IndexModeNone, f, itin,
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001769 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendlinge69afc62010-11-13 09:09:38 +00001770 let Inst{24-23} = 0b01; // Increment After
1771 let Inst{21} = 0; // No writeback
1772 let Inst{20} = L_bit;
1773 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001774 def IA_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001775 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1776 IndexModeUpd, f, itin_upd,
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001777 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendlinge69afc62010-11-13 09:09:38 +00001778 let Inst{24-23} = 0b01; // Increment After
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001779 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001780 let Inst{20} = L_bit;
1781 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001782 def DA :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001783 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1784 IndexModeNone, f, itin,
1785 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1786 let Inst{24-23} = 0b00; // Decrement After
1787 let Inst{21} = 0; // No writeback
1788 let Inst{20} = L_bit;
1789 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001790 def DA_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001791 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1792 IndexModeUpd, f, itin_upd,
1793 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1794 let Inst{24-23} = 0b00; // Decrement After
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001795 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001796 let Inst{20} = L_bit;
1797 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001798 def DB :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001799 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1800 IndexModeNone, f, itin,
1801 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1802 let Inst{24-23} = 0b10; // Decrement Before
1803 let Inst{21} = 0; // No writeback
1804 let Inst{20} = L_bit;
1805 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001806 def DB_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001807 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1808 IndexModeUpd, f, itin_upd,
1809 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1810 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001811 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001812 let Inst{20} = L_bit;
1813 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001814 def IB :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001815 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1816 IndexModeNone, f, itin,
1817 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1818 let Inst{24-23} = 0b11; // Increment Before
1819 let Inst{21} = 0; // No writeback
1820 let Inst{20} = L_bit;
1821 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001822 def IB_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001823 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1824 IndexModeUpd, f, itin_upd,
1825 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1826 let Inst{24-23} = 0b11; // Increment Before
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001827 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001828 let Inst{20} = L_bit;
1829 }
1830}
1831
Bill Wendling9430eb42010-11-13 11:20:05 +00001832let neverHasSideEffects = 1 in {
Bill Wendling705ec772010-11-13 10:57:02 +00001833
1834let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1835defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1836
1837let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1838defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1839
1840} // neverHasSideEffects
1841
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001842// Load / Store Multiple Mnemnoic Aliases
1843def : MnemonicAlias<"ldm", "ldmia">;
1844def : MnemonicAlias<"stm", "stmia">;
1845
1846// FIXME: remove when we have a way to marking a MI with these properties.
1847// FIXME: Should pc be an implicit operand like PICADD, etc?
1848let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1849 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach23389052010-11-30 19:25:56 +00001850// FIXME: Should be a pseudo-instruction.
Bill Wendling3bd60ef2010-11-16 02:08:45 +00001851def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendlinga8974af2010-11-16 23:44:49 +00001852 reglist:$regs, variable_ops),
Bill Wendling3bd60ef2010-11-16 02:08:45 +00001853 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendlinga8974af2010-11-16 23:44:49 +00001854 "ldmia${p}\t$Rn!, $regs",
Bill Wendling3bd60ef2010-11-16 02:08:45 +00001855 "$Rn = $wb", []> {
1856 let Inst{24-23} = 0b01; // Increment After
1857 let Inst{21} = 1; // Writeback
1858 let Inst{20} = 1; // Load
Jim Grosbach58ef5982010-11-10 23:18:49 +00001859}
Evan Cheng10043e22007-01-19 07:51:42 +00001860
Evan Cheng10043e22007-01-19 07:51:42 +00001861//===----------------------------------------------------------------------===//
1862// Move Instructions.
1863//
1864
Evan Chengd93b5b62009-06-12 20:46:18 +00001865let neverHasSideEffects = 1 in
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001866def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1867 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1868 bits<4> Rd;
1869 bits<4> Rm;
Jim Grosbachc43c9302010-10-08 21:45:55 +00001870
Johnny Chen3467dcb2009-11-07 00:54:36 +00001871 let Inst{11-4} = 0b00000000;
Bob Wilson1a791ee2009-10-14 19:00:24 +00001872 let Inst{25} = 0;
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001873 let Inst{3-0} = Rm;
1874 let Inst{15-12} = Rd;
Bob Wilson1a791ee2009-10-14 19:00:24 +00001875}
1876
Dale Johannesen438c35b2010-06-15 22:24:08 +00001877// A version for the smaller set of tail call registers.
1878let neverHasSideEffects = 1 in
Jim Grosbach696fe9d2010-10-22 23:48:29 +00001879def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001880 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1881 bits<4> Rd;
1882 bits<4> Rm;
Jim Grosbachc43c9302010-10-08 21:45:55 +00001883
Dale Johannesen438c35b2010-06-15 22:24:08 +00001884 let Inst{11-4} = 0b00000000;
1885 let Inst{25} = 0;
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001886 let Inst{3-0} = Rm;
1887 let Inst{15-12} = Rd;
Dale Johannesen438c35b2010-06-15 22:24:08 +00001888}
1889
Evan Cheng59bbc542010-10-27 23:41:30 +00001890def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00001891 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng59bbc542010-10-27 23:41:30 +00001892 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1893 UnaryDP {
Jim Grosbach19c6cb92010-10-14 23:28:31 +00001894 bits<4> Rd;
Jim Grosbacheafcb272010-10-14 18:54:27 +00001895 bits<12> src;
Jim Grosbach19c6cb92010-10-14 23:28:31 +00001896 let Inst{15-12} = Rd;
Jim Grosbacheafcb272010-10-14 18:54:27 +00001897 let Inst{11-0} = src;
Bob Wilson1a791ee2009-10-14 19:00:24 +00001898 let Inst{25} = 0;
1899}
Evan Cheng5be3e092007-03-19 07:09:02 +00001900
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00001901let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach12e493a2010-10-12 23:18:08 +00001902def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1903 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001904 bits<4> Rd;
Jim Grosbach12e493a2010-10-12 23:18:08 +00001905 bits<12> imm;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00001906 let Inst{25} = 1;
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001907 let Inst{15-12} = Rd;
1908 let Inst{19-16} = 0b0000;
Jim Grosbach12e493a2010-10-12 23:18:08 +00001909 let Inst{11-0} = imm;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00001910}
1911
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00001912let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jason W Kim5a97bd82010-11-18 23:37:15 +00001913def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins movt_imm:$imm),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00001914 DPFrm, IIC_iMOVi,
Jim Grosbacheafcb272010-10-14 18:54:27 +00001915 "movw", "\t$Rd, $imm",
1916 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen5b66b312010-02-01 23:06:04 +00001917 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbacheafcb272010-10-14 18:54:27 +00001918 bits<4> Rd;
1919 bits<16> imm;
1920 let Inst{15-12} = Rd;
1921 let Inst{11-0} = imm{11-0};
1922 let Inst{19-16} = imm{15-12};
Bob Wilson453a06e2009-10-13 17:35:30 +00001923 let Inst{20} = 0;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00001924 let Inst{25} = 1;
1925}
1926
Jim Grosbacheafcb272010-10-14 18:54:27 +00001927let Constraints = "$src = $Rd" in
Jason W Kim5a97bd82010-11-18 23:37:15 +00001928def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, movt_imm:$imm),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00001929 DPFrm, IIC_iMOVi,
Jim Grosbacheafcb272010-10-14 18:54:27 +00001930 "movt", "\t$Rd, $imm",
1931 [(set GPR:$Rd,
Jim Grosbachfba7fce2010-02-16 21:07:46 +00001932 (or (and GPR:$src, 0xffff),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00001933 lo16AllZero:$imm))]>, UnaryDP,
1934 Requires<[IsARM, HasV6T2]> {
Jim Grosbacheafcb272010-10-14 18:54:27 +00001935 bits<4> Rd;
1936 bits<16> imm;
1937 let Inst{15-12} = Rd;
1938 let Inst{11-0} = imm{11-0};
1939 let Inst{19-16} = imm{15-12};
Bob Wilson453a06e2009-10-13 17:35:30 +00001940 let Inst{20} = 0;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00001941 let Inst{25} = 1;
Evan Cheng9fa83452009-09-09 01:47:07 +00001942}
Evan Cheng9d41b312007-07-10 18:08:01 +00001943
Evan Cheng786b15f2009-10-21 08:15:52 +00001944def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1945 Requires<[IsARM, HasV6T2]>;
1946
David Goodwin5f582b72009-09-01 18:32:09 +00001947let Uses = [CPSR] in
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00001948def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00001949 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1950 Requires<[IsARM]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001951
1952// These aren't really mov instructions, but we have to define them this way
1953// due to flag operands.
1954
Evan Cheng3e18e502007-09-11 19:55:27 +00001955let Defs = [CPSR] in {
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00001956def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00001957 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1958 Requires<[IsARM]>;
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00001959def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00001960 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1961 Requires<[IsARM]>;
Evan Cheng3e18e502007-09-11 19:55:27 +00001962}
Evan Cheng10043e22007-01-19 07:51:42 +00001963
Evan Cheng10043e22007-01-19 07:51:42 +00001964//===----------------------------------------------------------------------===//
1965// Extend Instructions.
1966//
1967
1968// Sign extenders
1969
Evan Cheng62d626c2010-09-25 00:49:35 +00001970defm SXTB : AI_ext_rrot<0b01101010,
1971 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1972defm SXTH : AI_ext_rrot<0b01101011,
1973 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng10043e22007-01-19 07:51:42 +00001974
Evan Cheng62d626c2010-09-25 00:49:35 +00001975defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng49d66522008-11-06 22:15:19 +00001976 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng62d626c2010-09-25 00:49:35 +00001977defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng49d66522008-11-06 22:15:19 +00001978 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng10043e22007-01-19 07:51:42 +00001979
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001980// For disassembly only
Evan Cheng62d626c2010-09-25 00:49:35 +00001981defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001982
1983// For disassembly only
Evan Cheng62d626c2010-09-25 00:49:35 +00001984defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Cheng10043e22007-01-19 07:51:42 +00001985
1986// Zero extenders
1987
1988let AddedComplexity = 16 in {
Evan Cheng62d626c2010-09-25 00:49:35 +00001989defm UXTB : AI_ext_rrot<0b01101110,
1990 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1991defm UXTH : AI_ext_rrot<0b01101111,
1992 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1993defm UXTB16 : AI_ext_rrot<0b01101100,
1994 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Cheng10043e22007-01-19 07:51:42 +00001995
Jim Grosbachc445a7d2010-07-28 23:25:44 +00001996// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1997// The transformation should probably be done as a combiner action
1998// instead so we can include a check for masking back in the upper
1999// eight bits of the source into the lower eight bits of the result.
2000//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2001// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilsone67b7702009-06-22 22:08:29 +00002002def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Cheng10043e22007-01-19 07:51:42 +00002003 (UXTB16r_rot GPR:$Src, 8)>;
2004
Evan Cheng62d626c2010-09-25 00:49:35 +00002005defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Cheng10043e22007-01-19 07:51:42 +00002006 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng62d626c2010-09-25 00:49:35 +00002007defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Cheng10043e22007-01-19 07:51:42 +00002008 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindolad0dee772006-08-21 22:00:32 +00002009}
2010
Evan Cheng10043e22007-01-19 07:51:42 +00002011// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002012// For disassembly only
Evan Cheng62d626c2010-09-25 00:49:35 +00002013defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindolac7829d62006-09-11 19:24:19 +00002014
Evan Cheng10043e22007-01-19 07:51:42 +00002015
Jim Grosbach68a335e2010-10-15 17:15:16 +00002016def SBFX : I<(outs GPR:$Rd),
2017 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng2fb20b12010-09-30 01:08:25 +00002018 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach68a335e2010-10-15 17:15:16 +00002019 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel423e42b2009-10-13 18:59:48 +00002020 Requires<[IsARM, HasV6T2]> {
Jim Grosbach68a335e2010-10-15 17:15:16 +00002021 bits<4> Rd;
2022 bits<4> Rn;
2023 bits<5> lsb;
2024 bits<5> width;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002025 let Inst{27-21} = 0b0111101;
2026 let Inst{6-4} = 0b101;
Jim Grosbach68a335e2010-10-15 17:15:16 +00002027 let Inst{20-16} = width;
2028 let Inst{15-12} = Rd;
2029 let Inst{11-7} = lsb;
2030 let Inst{3-0} = Rn;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002031}
2032
Jim Grosbach68a335e2010-10-15 17:15:16 +00002033def UBFX : I<(outs GPR:$Rd),
2034 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng2fb20b12010-09-30 01:08:25 +00002035 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach68a335e2010-10-15 17:15:16 +00002036 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel423e42b2009-10-13 18:59:48 +00002037 Requires<[IsARM, HasV6T2]> {
Jim Grosbach68a335e2010-10-15 17:15:16 +00002038 bits<4> Rd;
2039 bits<4> Rn;
2040 bits<5> lsb;
2041 bits<5> width;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002042 let Inst{27-21} = 0b0111111;
2043 let Inst{6-4} = 0b101;
Jim Grosbach68a335e2010-10-15 17:15:16 +00002044 let Inst{20-16} = width;
2045 let Inst{15-12} = Rd;
2046 let Inst{11-7} = lsb;
2047 let Inst{3-0} = Rn;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002048}
2049
Evan Cheng10043e22007-01-19 07:51:42 +00002050//===----------------------------------------------------------------------===//
2051// Arithmetic Instructions.
2052//
2053
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002054defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002055 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002056 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002057defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002058 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7848cfc2008-09-17 07:53:38 +00002059 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002060
Evan Chengaa3b8012007-07-05 07:13:32 +00002061// ADD and SUB with 's' bit set.
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002062defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002063 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002064 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2065defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002066 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Chengc7ea8df2009-06-25 20:59:23 +00002067 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chenge8c3cbf2007-06-06 10:17:05 +00002068
Evan Cheng97727a62009-06-25 23:34:10 +00002069defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a334d02010-02-16 20:17:57 +00002070 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng97727a62009-06-25 23:34:10 +00002071defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a334d02010-02-16 20:17:57 +00002072 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002073defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a334d02010-02-16 20:17:57 +00002074 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002075defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a334d02010-02-16 20:17:57 +00002076 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Cheng10043e22007-01-19 07:51:42 +00002077
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002078def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2079 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2080 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2081 bits<4> Rd;
2082 bits<4> Rn;
2083 bits<12> imm;
2084 let Inst{25} = 1;
2085 let Inst{15-12} = Rd;
2086 let Inst{19-16} = Rn;
2087 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002088}
Evan Cheng9d41b312007-07-10 18:08:01 +00002089
Bob Wilsonadb93e52010-08-05 18:23:43 +00002090// The reg/reg form is only defined for the disassembler; for codegen it is
2091// equivalent to SUBrr.
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002092def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2093 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilsonb1021392010-08-05 19:00:21 +00002094 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002095 bits<4> Rd;
2096 bits<4> Rn;
2097 bits<4> Rm;
2098 let Inst{11-4} = 0b00000000;
2099 let Inst{25} = 0;
2100 let Inst{3-0} = Rm;
2101 let Inst{15-12} = Rd;
2102 let Inst{19-16} = Rn;
Bob Wilsonadb93e52010-08-05 18:23:43 +00002103}
2104
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002105def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2106 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2107 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2108 bits<4> Rd;
2109 bits<4> Rn;
2110 bits<12> shift;
2111 let Inst{25} = 0;
2112 let Inst{11-0} = shift;
2113 let Inst{15-12} = Rd;
2114 let Inst{19-16} = Rn;
Bob Wilsona6aba772009-10-26 22:34:44 +00002115}
Evan Chengaa3b8012007-07-05 07:13:32 +00002116
2117// RSB with 's' bit set.
Evan Cheng3e18e502007-09-11 19:55:27 +00002118let Defs = [CPSR] in {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002119def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2120 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2121 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2122 bits<4> Rd;
2123 bits<4> Rn;
2124 bits<12> imm;
2125 let Inst{25} = 1;
2126 let Inst{20} = 1;
2127 let Inst{15-12} = Rd;
2128 let Inst{19-16} = Rn;
2129 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002130}
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002131def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2132 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2133 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2134 bits<4> Rd;
2135 bits<4> Rn;
2136 bits<12> shift;
2137 let Inst{25} = 0;
2138 let Inst{20} = 1;
2139 let Inst{11-0} = shift;
2140 let Inst{15-12} = Rd;
2141 let Inst{19-16} = Rn;
Bob Wilsona6aba772009-10-26 22:34:44 +00002142}
Evan Cheng3e18e502007-09-11 19:55:27 +00002143}
Evan Chengaa3b8012007-07-05 07:13:32 +00002144
Evan Cheng97727a62009-06-25 23:34:10 +00002145let Uses = [CPSR] in {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002146def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2147 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2148 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002149 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002150 bits<4> Rd;
2151 bits<4> Rn;
2152 bits<12> imm;
2153 let Inst{25} = 1;
2154 let Inst{15-12} = Rd;
2155 let Inst{19-16} = Rn;
2156 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002157}
Bob Wilson72de3072010-08-05 18:59:36 +00002158// The reg/reg form is only defined for the disassembler; for codegen it is
2159// equivalent to SUBrr.
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002160def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2161 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilson72de3072010-08-05 18:59:36 +00002162 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002163 bits<4> Rd;
2164 bits<4> Rn;
2165 bits<4> Rm;
2166 let Inst{11-4} = 0b00000000;
2167 let Inst{25} = 0;
2168 let Inst{3-0} = Rm;
2169 let Inst{15-12} = Rd;
2170 let Inst{19-16} = Rn;
Bob Wilson72de3072010-08-05 18:59:36 +00002171}
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002172def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2173 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2174 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002175 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002176 bits<4> Rd;
2177 bits<4> Rn;
2178 bits<12> shift;
2179 let Inst{25} = 0;
2180 let Inst{11-0} = shift;
2181 let Inst{15-12} = Rd;
2182 let Inst{19-16} = Rn;
Bob Wilsona33fa472009-10-26 22:59:12 +00002183}
Evan Cheng97727a62009-06-25 23:34:10 +00002184}
2185
2186// FIXME: Allow these to be predicated.
Evan Chengc7ea8df2009-06-25 20:59:23 +00002187let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002188def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2189 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2190 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002191 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002192 bits<4> Rd;
2193 bits<4> Rn;
2194 bits<12> imm;
2195 let Inst{25} = 1;
2196 let Inst{20} = 1;
2197 let Inst{15-12} = Rd;
2198 let Inst{19-16} = Rn;
2199 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002200}
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002201def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2202 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2203 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002204 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002205 bits<4> Rd;
2206 bits<4> Rn;
2207 bits<12> shift;
2208 let Inst{25} = 0;
2209 let Inst{20} = 1;
2210 let Inst{11-0} = shift;
2211 let Inst{15-12} = Rd;
2212 let Inst{19-16} = Rn;
Bob Wilsona33fa472009-10-26 22:59:12 +00002213}
Evan Cheng3e18e502007-09-11 19:55:27 +00002214}
Evan Chenge8c3cbf2007-06-06 10:17:05 +00002215
Evan Cheng10043e22007-01-19 07:51:42 +00002216// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbacha90af1b2010-07-14 17:45:16 +00002217// The assume-no-carry-in form uses the negation of the input since add/sub
2218// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2219// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2220// details.
Evan Cheng10043e22007-01-19 07:51:42 +00002221def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2222 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbacha90af1b2010-07-14 17:45:16 +00002223def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2224 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2225// The with-carry-in form matches bitwise not instead of the negation.
2226// Effectively, the inverse interpretation of the carry flag already accounts
2227// for part of the negation.
2228def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2229 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Cheng10043e22007-01-19 07:51:42 +00002230
2231// Note: These are implemented in C++ code, because they have to generate
2232// ADD/SUBrs instructions, which use a complex pattern that a xform function
2233// cannot produce.
2234// (mul X, 2^n+1) -> (add (X << n), X)
2235// (mul X, 2^n-1) -> (rsb X, (X << n))
2236
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002237// ARM Arithmetic Instruction -- for disassembly only
Johnny Chenc95a8142010-02-14 06:32:20 +00002238// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002239class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman7010a712010-07-29 17:56:55 +00002240 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002241 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2242 opc, "\t$Rd, $Rn, $Rm", pattern> {
2243 bits<4> Rd;
2244 bits<4> Rn;
2245 bits<4> Rm;
Johnny Chenb0208d22010-02-13 01:21:01 +00002246 let Inst{27-20} = op27_20;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002247 let Inst{11-4} = op11_4;
2248 let Inst{19-16} = Rn;
2249 let Inst{15-12} = Rd;
2250 let Inst{3-0} = Rm;
Johnny Chenb0208d22010-02-13 01:21:01 +00002251}
2252
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002253// Saturating add/subtract -- for disassembly only
2254
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002255def QADD : AAI<0b00010000, 0b00000101, "qadd",
2256 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2257def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2258 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2259def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2260def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2261
2262def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2263def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2264def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2265def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2266def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2267def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2268def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2269def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2270def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2271def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2272def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2273def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002274
2275// Signed/Unsigned add/subtract -- for disassembly only
2276
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002277def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2278def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2279def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2280def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2281def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2282def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2283def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2284def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2285def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2286def USAX : AAI<0b01100101, 0b11110101, "usax">;
2287def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2288def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002289
2290// Signed/Unsigned halving add/subtract -- for disassembly only
2291
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002292def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2293def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2294def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2295def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2296def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2297def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2298def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2299def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2300def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2301def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2302def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2303def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002304
Johnny Chen38e7bb62010-02-26 22:04:29 +00002305// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002306
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002307def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002308 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002309 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002310 Requires<[IsARM, HasV6]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002311 bits<4> Rd;
2312 bits<4> Rn;
2313 bits<4> Rm;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002314 let Inst{27-20} = 0b01111000;
2315 let Inst{15-12} = 0b1111;
2316 let Inst{7-4} = 0b0001;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002317 let Inst{19-16} = Rd;
2318 let Inst{11-8} = Rm;
2319 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002320}
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002321def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002322 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002323 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002324 Requires<[IsARM, HasV6]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002325 bits<4> Rd;
2326 bits<4> Rn;
2327 bits<4> Rm;
2328 bits<4> Ra;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002329 let Inst{27-20} = 0b01111000;
2330 let Inst{7-4} = 0b0001;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002331 let Inst{19-16} = Rd;
2332 let Inst{15-12} = Ra;
2333 let Inst{11-8} = Rm;
2334 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002335}
2336
2337// Signed/Unsigned saturate -- for disassembly only
2338
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002339def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2340 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsonadd513112010-08-11 23:10:46 +00002341 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002342 bits<4> Rd;
2343 bits<5> sat_imm;
2344 bits<4> Rn;
2345 bits<8> sh;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002346 let Inst{27-21} = 0b0110101;
Bob Wilsonadd513112010-08-11 23:10:46 +00002347 let Inst{5-4} = 0b01;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002348 let Inst{20-16} = sat_imm;
2349 let Inst{15-12} = Rd;
2350 let Inst{11-7} = sh{7-3};
2351 let Inst{6} = sh{0};
2352 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002353}
2354
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002355def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2356 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002357 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002358 bits<4> Rd;
2359 bits<4> sat_imm;
2360 bits<4> Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002361 let Inst{27-20} = 0b01101010;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002362 let Inst{11-4} = 0b11110011;
2363 let Inst{15-12} = Rd;
2364 let Inst{19-16} = sat_imm;
2365 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002366}
2367
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002368def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2369 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsonadd513112010-08-11 23:10:46 +00002370 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002371 bits<4> Rd;
2372 bits<5> sat_imm;
2373 bits<4> Rn;
2374 bits<8> sh;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002375 let Inst{27-21} = 0b0110111;
Bob Wilsonadd513112010-08-11 23:10:46 +00002376 let Inst{5-4} = 0b01;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002377 let Inst{15-12} = Rd;
2378 let Inst{11-7} = sh{7-3};
2379 let Inst{6} = sh{0};
2380 let Inst{20-16} = sat_imm;
2381 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002382}
2383
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002384def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2385 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002386 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002387 bits<4> Rd;
2388 bits<4> sat_imm;
2389 bits<4> Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002390 let Inst{27-20} = 0b01101110;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002391 let Inst{11-4} = 0b11110011;
2392 let Inst{15-12} = Rd;
2393 let Inst{19-16} = sat_imm;
2394 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002395}
Evan Cheng10043e22007-01-19 07:51:42 +00002396
Bob Wilsonadd513112010-08-11 23:10:46 +00002397def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2398def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begemanc4a96c02010-07-29 22:48:09 +00002399
Evan Cheng10043e22007-01-19 07:51:42 +00002400//===----------------------------------------------------------------------===//
2401// Bitwise Instructions.
2402//
2403
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002404defm AND : AsI1_bin_irs<0b0000, "and",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002405 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002406 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002407defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002408 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002409 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002410defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002411 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002412 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002413defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002414 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7848cfc2008-09-17 07:53:38 +00002415 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002416
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002417def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin5ac6f242009-11-02 17:28:36 +00002418 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002419 "bfc", "\t$Rd, $imm", "$src = $Rd",
2420 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng40398232009-07-06 22:23:46 +00002421 Requires<[IsARM, HasV6T2]> {
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002422 bits<4> Rd;
2423 bits<10> imm;
Evan Cheng40398232009-07-06 22:23:46 +00002424 let Inst{27-21} = 0b0111110;
2425 let Inst{6-0} = 0b0011111;
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002426 let Inst{15-12} = Rd;
2427 let Inst{11-7} = imm{4-0}; // lsb
2428 let Inst{20-16} = imm{9-5}; // width
Evan Cheng40398232009-07-06 22:23:46 +00002429}
2430
Johnny Chen036b2f62010-02-17 06:31:48 +00002431// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002432def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chen036b2f62010-02-17 06:31:48 +00002433 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002434 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2435 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach11013ed2010-07-16 23:05:05 +00002436 bf_inv_mask_imm:$imm))]>,
Johnny Chen036b2f62010-02-17 06:31:48 +00002437 Requires<[IsARM, HasV6T2]> {
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002438 bits<4> Rd;
2439 bits<4> Rn;
2440 bits<10> imm;
Johnny Chen036b2f62010-02-17 06:31:48 +00002441 let Inst{27-21} = 0b0111110;
2442 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002443 let Inst{15-12} = Rd;
2444 let Inst{11-7} = imm{4-0}; // lsb
2445 let Inst{20-16} = imm{9-5}; // width
2446 let Inst{3-0} = Rn;
Johnny Chen036b2f62010-02-17 06:31:48 +00002447}
2448
Jim Grosbacha97becf2010-10-21 22:19:32 +00002449def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2450 "mvn", "\t$Rd, $Rm",
2451 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2452 bits<4> Rd;
2453 bits<4> Rm;
Johnny Chenb3562f72010-01-31 11:22:28 +00002454 let Inst{25} = 0;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002455 let Inst{19-16} = 0b0000;
Johnny Chen3467dcb2009-11-07 00:54:36 +00002456 let Inst{11-4} = 0b00000000;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002457 let Inst{15-12} = Rd;
2458 let Inst{3-0} = Rm;
Bob Wilson1a791ee2009-10-14 19:00:24 +00002459}
Jim Grosbacha97becf2010-10-21 22:19:32 +00002460def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2461 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2462 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2463 bits<4> Rd;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002464 bits<12> shift;
Johnny Chenb3562f72010-01-31 11:22:28 +00002465 let Inst{25} = 0;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002466 let Inst{19-16} = 0b0000;
2467 let Inst{15-12} = Rd;
2468 let Inst{11-0} = shift;
Johnny Chenb3562f72010-01-31 11:22:28 +00002469}
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00002470let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbacha97becf2010-10-21 22:19:32 +00002471def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2472 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2473 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2474 bits<4> Rd;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002475 bits<12> imm;
2476 let Inst{25} = 1;
2477 let Inst{19-16} = 0b0000;
2478 let Inst{15-12} = Rd;
2479 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002480}
Evan Cheng10043e22007-01-19 07:51:42 +00002481
2482def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2483 (BICri GPR:$src, so_imm_not:$imm)>;
2484
2485//===----------------------------------------------------------------------===//
2486// Multiply Instructions.
2487//
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002488class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2489 string opc, string asm, list<dag> pattern>
2490 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2491 bits<4> Rd;
2492 bits<4> Rm;
2493 bits<4> Rn;
2494 let Inst{19-16} = Rd;
2495 let Inst{11-8} = Rm;
2496 let Inst{3-0} = Rn;
2497}
2498class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2499 string opc, string asm, list<dag> pattern>
2500 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2501 bits<4> RdLo;
2502 bits<4> RdHi;
2503 bits<4> Rm;
2504 bits<4> Rn;
Jim Grosbach22261602010-10-22 17:16:17 +00002505 let Inst{19-16} = RdHi;
2506 let Inst{15-12} = RdLo;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002507 let Inst{11-8} = Rm;
2508 let Inst{3-0} = Rn;
2509}
Evan Cheng10043e22007-01-19 07:51:42 +00002510
Evan Cheng5bf90112009-06-26 00:19:44 +00002511let isCommutable = 1 in
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002512def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2513 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2514 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002515
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002516def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2517 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2518 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2519 bits<4> Ra;
2520 let Inst{15-12} = Ra;
2521}
Evan Cheng10043e22007-01-19 07:51:42 +00002522
Jim Grosbach48bf4f82010-11-19 22:22:37 +00002523def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2524 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2525 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002526 Requires<[IsARM, HasV6T2]> {
2527 bits<4> Rd;
2528 bits<4> Rm;
2529 bits<4> Rn;
Jim Grosbach48bf4f82010-11-19 22:22:37 +00002530 bits<4> Ra;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002531 let Inst{19-16} = Rd;
Jim Grosbach48bf4f82010-11-19 22:22:37 +00002532 let Inst{15-12} = Ra;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002533 let Inst{11-8} = Rm;
2534 let Inst{3-0} = Rn;
2535}
Evan Chenge63b0e62009-07-06 22:05:45 +00002536
Evan Cheng10043e22007-01-19 07:51:42 +00002537// Extra precision multiplies with low / high results
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002538
Evan Chengd93b5b62009-06-12 20:46:18 +00002539let neverHasSideEffects = 1 in {
Evan Cheng5bf90112009-06-26 00:19:44 +00002540let isCommutable = 1 in {
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002541def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2542 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2543 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng10043e22007-01-19 07:51:42 +00002544
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002545def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2546 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2547 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5bf90112009-06-26 00:19:44 +00002548}
Evan Cheng10043e22007-01-19 07:51:42 +00002549
2550// Multiply + accumulate
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002551def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2552 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2553 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng10043e22007-01-19 07:51:42 +00002554
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002555def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2556 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2557 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng10043e22007-01-19 07:51:42 +00002558
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002559def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2560 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2561 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2562 Requires<[IsARM, HasV6]> {
2563 bits<4> RdLo;
2564 bits<4> RdHi;
2565 bits<4> Rm;
2566 bits<4> Rn;
2567 let Inst{19-16} = RdLo;
2568 let Inst{15-12} = RdHi;
2569 let Inst{11-8} = Rm;
2570 let Inst{3-0} = Rn;
2571}
Evan Chengd93b5b62009-06-12 20:46:18 +00002572} // neverHasSideEffects
Evan Cheng10043e22007-01-19 07:51:42 +00002573
2574// Most significant word multiply
Jim Grosbach22261602010-10-22 17:16:17 +00002575def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2576 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2577 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Cheng2686c8f2008-11-06 01:21:28 +00002578 Requires<[IsARM, HasV6]> {
Evan Cheng2686c8f2008-11-06 01:21:28 +00002579 let Inst{15-12} = 0b1111;
2580}
Evan Cheng9d41b312007-07-10 18:08:01 +00002581
Jim Grosbach22261602010-10-22 17:16:17 +00002582def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2583 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002584 [/* For disassembly only; pattern left blank */]>,
2585 Requires<[IsARM, HasV6]> {
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002586 let Inst{15-12} = 0b1111;
2587}
2588
Jim Grosbach22261602010-10-22 17:16:17 +00002589def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2590 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2591 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2592 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2593 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002594
Jim Grosbach22261602010-10-22 17:16:17 +00002595def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2596 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2597 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002598 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach22261602010-10-22 17:16:17 +00002599 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002600
Jim Grosbach22261602010-10-22 17:16:17 +00002601def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2602 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2603 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2604 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2605 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002606
Jim Grosbach22261602010-10-22 17:16:17 +00002607def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2608 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2609 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002610 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach22261602010-10-22 17:16:17 +00002611 Requires<[IsARM, HasV6]>;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002612
Raul Herbster73489272007-08-30 23:25:47 +00002613multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach6956a602010-10-22 18:35:16 +00002614 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2615 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2616 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2617 (sext_inreg GPR:$Rm, i16)))]>,
2618 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002619
Jim Grosbach6956a602010-10-22 18:35:16 +00002620 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2621 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2622 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2623 (sra GPR:$Rm, (i32 16))))]>,
2624 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002625
Jim Grosbach6956a602010-10-22 18:35:16 +00002626 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2627 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2628 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2629 (sext_inreg GPR:$Rm, i16)))]>,
2630 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002631
Jim Grosbach6956a602010-10-22 18:35:16 +00002632 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2633 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2634 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2635 (sra GPR:$Rm, (i32 16))))]>,
2636 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002637
Jim Grosbach6956a602010-10-22 18:35:16 +00002638 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2639 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2640 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2641 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2642 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002643
Jim Grosbach6956a602010-10-22 18:35:16 +00002644 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2645 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2646 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2647 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2648 Requires<[IsARM, HasV5TE]>;
Rafael Espindola595dc4c2006-10-16 16:33:29 +00002649}
2650
Raul Herbster73489272007-08-30 23:25:47 +00002651
2652multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbache967c0a2010-11-11 01:27:41 +00002653 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002654 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2655 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2656 [(set GPR:$Rd, (add GPR:$Ra,
2657 (opnode (sext_inreg GPR:$Rn, i16),
2658 (sext_inreg GPR:$Rm, i16))))]>,
2659 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002660
Jim Grosbache967c0a2010-11-11 01:27:41 +00002661 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002662 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2663 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2664 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2665 (sra GPR:$Rm, (i32 16)))))]>,
2666 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002667
Jim Grosbache967c0a2010-11-11 01:27:41 +00002668 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002669 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2670 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2671 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2672 (sext_inreg GPR:$Rm, i16))))]>,
2673 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002674
Jim Grosbache967c0a2010-11-11 01:27:41 +00002675 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002676 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2677 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2678 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2679 (sra GPR:$Rm, (i32 16)))))]>,
2680 Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002681
Jim Grosbache967c0a2010-11-11 01:27:41 +00002682 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002683 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2684 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2685 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2686 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2687 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002688
Jim Grosbache967c0a2010-11-11 01:27:41 +00002689 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002690 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2691 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2692 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2693 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2694 Requires<[IsARM, HasV5TE]>;
Rafael Espindola01dd97a2006-10-18 16:20:57 +00002695}
Rafael Espindola778769a2006-09-08 12:47:03 +00002696
Raul Herbster73489272007-08-30 23:25:47 +00002697defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2698defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00002699
Johnny Chendc2051c2010-02-12 21:59:23 +00002700// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach6956a602010-10-22 18:35:16 +00002701def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2702 (ins GPR:$Rn, GPR:$Rm),
2703 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002704 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002705 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002706
Jim Grosbach6956a602010-10-22 18:35:16 +00002707def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2708 (ins GPR:$Rn, GPR:$Rm),
2709 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002710 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002711 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002712
Jim Grosbach6956a602010-10-22 18:35:16 +00002713def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2714 (ins GPR:$Rn, GPR:$Rm),
2715 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002716 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002717 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002718
Jim Grosbach6956a602010-10-22 18:35:16 +00002719def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2720 (ins GPR:$Rn, GPR:$Rm),
2721 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002722 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002723 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002724
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002725// Helper class for AI_smld -- for disassembly only
Jim Grosbach2b805432010-10-22 19:15:30 +00002726class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2727 InstrItinClass itin, string opc, string asm>
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002728 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach2b805432010-10-22 19:15:30 +00002729 bits<4> Rn;
2730 bits<4> Rm;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002731 let Inst{4} = 1;
2732 let Inst{5} = swap;
2733 let Inst{6} = sub;
2734 let Inst{7} = 0;
2735 let Inst{21-20} = 0b00;
2736 let Inst{22} = long;
2737 let Inst{27-23} = 0b01110;
Jim Grosbach2b805432010-10-22 19:15:30 +00002738 let Inst{11-8} = Rm;
2739 let Inst{3-0} = Rn;
2740}
2741class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2742 InstrItinClass itin, string opc, string asm>
2743 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2744 bits<4> Rd;
2745 let Inst{15-12} = 0b1111;
2746 let Inst{19-16} = Rd;
2747}
2748class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2749 InstrItinClass itin, string opc, string asm>
2750 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2751 bits<4> Ra;
2752 let Inst{15-12} = Ra;
2753}
2754class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2755 InstrItinClass itin, string opc, string asm>
2756 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2757 bits<4> RdLo;
2758 bits<4> RdHi;
2759 let Inst{19-16} = RdHi;
2760 let Inst{15-12} = RdLo;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002761}
2762
2763multiclass AI_smld<bit sub, string opc> {
2764
Jim Grosbach2b805432010-10-22 19:15:30 +00002765 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2766 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002767
Jim Grosbach2b805432010-10-22 19:15:30 +00002768 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2769 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002770
Jim Grosbach2b805432010-10-22 19:15:30 +00002771 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2772 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2773 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002774
Jim Grosbach2b805432010-10-22 19:15:30 +00002775 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2776 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2777 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002778
2779}
2780
2781defm SMLA : AI_smld<0, "smla">;
2782defm SMLS : AI_smld<1, "smls">;
2783
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002784multiclass AI_sdml<bit sub, string opc> {
2785
Jim Grosbach2b805432010-10-22 19:15:30 +00002786 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2787 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2788 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2789 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002790}
2791
2792defm SMUA : AI_sdml<0, "smua">;
2793defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola3874a162006-10-13 13:14:59 +00002794
Evan Cheng10043e22007-01-19 07:51:42 +00002795//===----------------------------------------------------------------------===//
2796// Misc. Arithmetic Instructions.
2797//
Rafael Espindolad1a4ea42006-10-10 16:33:47 +00002798
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002799def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2800 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2801 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac31ee942006-10-17 13:13:23 +00002802
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002803def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2804 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2805 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2806 Requires<[IsARM, HasV6T2]>;
Jim Grosbach8546ec92010-01-18 19:58:49 +00002807
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002808def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2809 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2810 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindolac31ee942006-10-17 13:13:23 +00002811
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002812def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2813 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2814 [(set GPR:$Rd,
2815 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2816 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2817 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2818 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2819 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00002820
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002821def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2822 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2823 [(set GPR:$Rd,
Evan Cheng10043e22007-01-19 07:51:42 +00002824 (sext_inreg
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002825 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2826 (shl GPR:$Rm, (i32 8))), i16))]>,
2827 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00002828
Bob Wilson942b10f2010-08-17 17:23:19 +00002829def lsl_shift_imm : SDNodeXForm<imm, [{
2830 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2831 return CurDAG->getTargetConstant(Sh, MVT::i32);
2832}]>;
2833
2834def lsl_amt : PatLeaf<(i32 imm), [{
2835 return (N->getZExtValue() < 32);
2836}], lsl_shift_imm>;
2837
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002838def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2839 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2840 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2841 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2842 (and (shl GPR:$Rm, lsl_amt:$sh),
2843 0xFFFF0000)))]>,
2844 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00002845
Evan Cheng10043e22007-01-19 07:51:42 +00002846// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002847def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2848 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2849def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2850 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +00002851
Bob Wilson942b10f2010-08-17 17:23:19 +00002852def asr_shift_imm : SDNodeXForm<imm, [{
2853 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2854 return CurDAG->getTargetConstant(Sh, MVT::i32);
2855}]>;
2856
2857def asr_amt : PatLeaf<(i32 imm), [{
2858 return (N->getZExtValue() <= 32);
2859}], asr_shift_imm>;
Rafael Espindolae04df412006-10-05 16:48:49 +00002860
Bob Wilson804f6152010-08-16 22:26:55 +00002861// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2862// will match the pattern below.
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002863def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2864 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2865 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2866 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2867 (and (sra GPR:$Rm, asr_amt:$sh),
2868 0xFFFF)))]>,
2869 Requires<[IsARM, HasV6]>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +00002870
Evan Cheng10043e22007-01-19 07:51:42 +00002871// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2872// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson804f6152010-08-16 22:26:55 +00002873def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilson942b10f2010-08-17 17:23:19 +00002874 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Cheng10043e22007-01-19 07:51:42 +00002875def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilson942b10f2010-08-17 17:23:19 +00002876 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2877 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindola57d109f2006-10-10 18:55:14 +00002878
Evan Cheng10043e22007-01-19 07:51:42 +00002879//===----------------------------------------------------------------------===//
2880// Comparison Instructions...
2881//
Rafael Espindola57d109f2006-10-10 18:55:14 +00002882
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002883defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng2259d672010-09-29 00:49:25 +00002884 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Chengf7c6eff2007-08-07 01:37:15 +00002885 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendlinga9c03f42010-08-26 18:33:51 +00002886
Bill Wendlingac0ad0f2010-09-10 10:31:11 +00002887// FIXME: We have to be careful when using the CMN instruction and comparison
2888// with 0. One would expect these two pieces of code should give identical
Bill Wendlinga9c03f42010-08-26 18:33:51 +00002889// results:
2890//
2891// rsbs r1, r1, 0
2892// cmp r0, r1
2893// mov r0, #0
2894// it ls
2895// mov r0, #1
2896//
2897// and:
Jim Grosbach696fe9d2010-10-22 23:48:29 +00002898//
Bill Wendlinga9c03f42010-08-26 18:33:51 +00002899// cmn r0, r1
2900// mov r0, #0
2901// it ls
2902// mov r0, #1
2903//
2904// However, the CMN gives the *opposite* result when r1 is 0. This is because
2905// the carry flag is set in the CMP case but not in the CMN case. In short, the
2906// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2907// value of r0 and the carry bit (because the "carry bit" parameter to
2908// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2909// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2910// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2911// parameter to AddWithCarry is defined as 0).
2912//
Bill Wendlingac0ad0f2010-09-10 10:31:11 +00002913// When x is 0 and unsigned:
Bill Wendlinga9c03f42010-08-26 18:33:51 +00002914//
2915// x = 0
2916// ~x = 0xFFFF FFFF
2917// ~x + 1 = 0x1 0000 0000
2918// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2919//
Bill Wendlingac0ad0f2010-09-10 10:31:11 +00002920// Therefore, we should disable CMN when comparing against zero, until we can
2921// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2922// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendlinga9c03f42010-08-26 18:33:51 +00002923//
2924// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2925//
2926// This is related to <rdar://problem/7569620>.
2927//
Jim Grosbach267430f2010-01-22 00:08:13 +00002928//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2929// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolab5093882006-10-07 14:24:52 +00002930
Evan Cheng10043e22007-01-19 07:51:42 +00002931// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Cheng47b546d2008-11-06 08:47:38 +00002932defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng2259d672010-09-29 00:49:25 +00002933 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00002934 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Cheng47b546d2008-11-06 08:47:38 +00002935defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng2259d672010-09-29 00:49:25 +00002936 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00002937 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00002938
David Goodwindbf11ba2009-06-29 15:33:01 +00002939defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng2259d672010-09-29 00:49:25 +00002940 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwindbf11ba2009-06-29 15:33:01 +00002941 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2942defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng2259d672010-09-29 00:49:25 +00002943 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwindbf11ba2009-06-29 15:33:01 +00002944 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Chenge8c3cbf2007-06-06 10:17:05 +00002945
Jim Grosbach267430f2010-01-22 00:08:13 +00002946//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2947// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00002948
David Goodwindbf11ba2009-06-29 15:33:01 +00002949def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbach267430f2010-01-22 00:08:13 +00002950 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00002951
Evan Cheng0cc4ad92010-07-13 19:27:42 +00002952// Pseudo i64 compares for some floating point compares.
2953let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2954 Defs = [CPSR] in {
2955def BCCi64 : PseudoInst<(outs),
Jim Grosbach62800a92010-08-17 18:39:16 +00002956 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00002957 IIC_Br,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00002958 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2959
2960def BCCZi64 : PseudoInst<(outs),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00002961 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00002962 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2963} // usesCustomInserter
2964
Rafael Espindolab5093882006-10-07 14:24:52 +00002965
Evan Cheng10043e22007-01-19 07:51:42 +00002966// Conditional moves
Evan Chengaa3b8012007-07-05 07:13:32 +00002967// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbachfba7fce2010-02-16 21:07:46 +00002968// a two-value operand where a dag node expects two operands. :(
Jim Grosbach742adc32010-10-07 00:42:42 +00002969// FIXME: These should all be pseudo-instructions that get expanded to
2970// the normal MOV instructions. That would fix the dependency on
2971// special casing them in tblgen.
Owen Anderson2c5df612010-09-23 23:45:25 +00002972let neverHasSideEffects = 1 in {
Jim Grosbach8c519c02010-10-13 00:50:27 +00002973def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2974 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2975 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2976 RegConstraint<"$false = $Rd">, UnaryDP {
2977 bits<4> Rd;
2978 bits<4> Rm;
Jim Grosbach8c519c02010-10-13 00:50:27 +00002979 let Inst{25} = 0;
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00002980 let Inst{20} = 0;
Jim Grosbach8c519c02010-10-13 00:50:27 +00002981 let Inst{15-12} = Rd;
Johnny Chen3467dcb2009-11-07 00:54:36 +00002982 let Inst{11-4} = 0b00000000;
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00002983 let Inst{3-0} = Rm;
Bob Wilson1a791ee2009-10-14 19:00:24 +00002984}
Rafael Espindola8429e1f2006-10-10 20:38:57 +00002985
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00002986def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
2987 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
2988 "mov", "\t$Rd, $shift",
2989 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
2990 RegConstraint<"$false = $Rd">, UnaryDP {
2991 bits<4> Rd;
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00002992 bits<12> shift;
Bob Wilson1a791ee2009-10-14 19:00:24 +00002993 let Inst{25} = 0;
Jim Grosbach742adc32010-10-07 00:42:42 +00002994 let Inst{20} = 0;
Jim Grosbache600aba2010-11-16 18:13:42 +00002995 let Inst{19-16} = 0;
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00002996 let Inst{15-12} = Rd;
2997 let Inst{11-0} = shift;
Jim Grosbach742adc32010-10-07 00:42:42 +00002998}
2999
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003000let isMoveImm = 1 in
Jason W Kim5a97bd82010-11-18 23:37:15 +00003001def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, movt_imm:$imm),
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00003002 DPFrm, IIC_iMOVi,
3003 "movw", "\t$Rd, $imm",
3004 []>,
3005 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3006 UnaryDP {
3007 bits<4> Rd;
3008 bits<16> imm;
Bob Wilson1a791ee2009-10-14 19:00:24 +00003009 let Inst{25} = 1;
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00003010 let Inst{20} = 0;
3011 let Inst{19-16} = imm{15-12};
3012 let Inst{15-12} = Rd;
3013 let Inst{11-0} = imm{11-0};
3014}
3015
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003016let isMoveImm = 1 in
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00003017def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3018 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3019 "mov", "\t$Rd, $imm",
3020 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3021 RegConstraint<"$false = $Rd">, UnaryDP {
3022 bits<4> Rd;
3023 bits<12> imm;
3024 let Inst{25} = 1;
3025 let Inst{20} = 0;
3026 let Inst{19-16} = 0b0000;
3027 let Inst{15-12} = Rd;
3028 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00003029}
Evan Cheng0fc80842010-11-12 22:42:47 +00003030
Evan Cheng2bcb8da2010-11-13 02:25:14 +00003031// Two instruction predicate mov immediate.
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003032let isMoveImm = 1 in
Evan Cheng2bcb8da2010-11-13 02:25:14 +00003033def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3034 (ins GPR:$false, i32imm:$src, pred:$p),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003035 IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng2bcb8da2010-11-13 02:25:14 +00003036
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003037let isMoveImm = 1 in
Evan Cheng0fc80842010-11-12 22:42:47 +00003038def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3039 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3040 "mvn", "\t$Rd, $imm",
3041 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3042 RegConstraint<"$false = $Rd">, UnaryDP {
3043 bits<4> Rd;
3044 bits<12> imm;
3045 let Inst{25} = 1;
3046 let Inst{20} = 0;
3047 let Inst{19-16} = 0b0000;
3048 let Inst{15-12} = Rd;
3049 let Inst{11-0} = imm;
3050}
Owen Anderson2c5df612010-09-23 23:45:25 +00003051} // neverHasSideEffects
Rafael Espindola40f5dd22006-10-07 13:46:42 +00003052
Jim Grosbach53e88542009-12-10 00:11:09 +00003053//===----------------------------------------------------------------------===//
3054// Atomic operations intrinsics
3055//
3056
Bob Wilson7ed59712010-10-30 00:54:37 +00003057def memb_opt : Operand<i32> {
3058 let PrintMethod = "printMemBOption";
Jim Grosbachfed78cc2009-12-10 18:35:32 +00003059}
Jim Grosbach53e88542009-12-10 00:11:09 +00003060
Bob Wilson7ed59712010-10-30 00:54:37 +00003061// memory barriers protect the atomic sequences
3062let hasSideEffects = 1 in {
3063def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3064 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3065 Requires<[IsARM, HasDB]> {
3066 bits<4> opt;
3067 let Inst{31-4} = 0xf57ff05;
3068 let Inst{3-0} = opt;
Jim Grosbachfed78cc2009-12-10 18:35:32 +00003069}
Jim Grosbach3c4f0412009-12-14 21:24:16 +00003070
Johnny Chend59c73f2010-08-11 23:35:12 +00003071def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach3c4f0412009-12-14 21:24:16 +00003072 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng6e809de2010-08-11 06:22:01 +00003073 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach3c4f0412009-12-14 21:24:16 +00003074 Requires<[IsARM, HasV6]> {
Jim Grosbach3c4f0412009-12-14 21:24:16 +00003075 // FIXME: add encoding
3076}
Jim Grosbach53e88542009-12-10 00:11:09 +00003077}
Rafael Espindolad15c8922006-10-10 12:56:00 +00003078
Bob Wilson7ed59712010-10-30 00:54:37 +00003079def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3080 "dsb", "\t$opt",
3081 [/* For disassembly only; pattern left blank */]>,
3082 Requires<[IsARM, HasDB]> {
3083 bits<4> opt;
3084 let Inst{31-4} = 0xf57ff04;
3085 let Inst{3-0} = opt;
Johnny Chenf3d79a52010-02-18 00:19:08 +00003086}
3087
Johnny Chenf3d79a52010-02-18 00:19:08 +00003088// ISB has only full system option -- for disassembly only
Bob Wilson7ed59712010-10-30 00:54:37 +00003089def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3090 Requires<[IsARM, HasDB]> {
Johnny Chen8e8f1c12010-08-12 20:46:17 +00003091 let Inst{31-4} = 0xf57ff06;
Johnny Chenf3d79a52010-02-18 00:19:08 +00003092 let Inst{3-0} = 0b1111;
3093}
3094
Jim Grosbachafdddae2009-12-11 18:52:41 +00003095let usesCustomInserter = 1 in {
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003096 let Uses = [CPSR] in {
3097 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003098 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003099 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3100 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003101 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003102 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3103 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003104 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003105 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3106 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003107 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003108 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3109 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003110 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003111 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3112 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003113 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003114 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3115 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003116 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003117 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3118 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003119 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003120 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3121 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003122 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003123 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3124 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003125 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003126 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3127 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003128 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003129 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3130 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003131 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003132 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3133 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003134 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003135 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3136 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003137 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003138 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3139 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003140 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003141 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3142 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003143 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003144 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3145 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003146 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003147 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3148 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003149 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003150 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3151
3152 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003153 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003154 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3155 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003156 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003157 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3158 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003159 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003160 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3161
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003162 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003163 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003164 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3165 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003166 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003167 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3168 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003169 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003170 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3171}
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003172}
3173
3174let mayLoad = 1 in {
Jim Grosbach4e57b522010-10-29 19:58:57 +00003175def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3176 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003177 []>;
Jim Grosbach4e57b522010-10-29 19:58:57 +00003178def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3179 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003180 []>;
Jim Grosbach4e57b522010-10-29 19:58:57 +00003181def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3182 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003183 []>;
Jim Grosbach4e57b522010-10-29 19:58:57 +00003184def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbach9d6410d2009-12-14 17:02:55 +00003185 NoItinerary,
Jim Grosbach4e57b522010-10-29 19:58:57 +00003186 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbach9d6410d2009-12-14 17:02:55 +00003187 []>;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003188}
3189
Jim Grosbach4e57b522010-10-29 19:58:57 +00003190let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3191def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbach9d6410d2009-12-14 17:02:55 +00003192 NoItinerary,
Jim Grosbach4e57b522010-10-29 19:58:57 +00003193 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003194 []>;
Jim Grosbach4e57b522010-10-29 19:58:57 +00003195def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003196 NoItinerary,
Jim Grosbach4e57b522010-10-29 19:58:57 +00003197 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003198 []>;
Jim Grosbach4e57b522010-10-29 19:58:57 +00003199def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach9d6410d2009-12-14 17:02:55 +00003200 NoItinerary,
Jim Grosbach4e57b522010-10-29 19:58:57 +00003201 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003202 []>;
Jim Grosbach4e57b522010-10-29 19:58:57 +00003203def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3204 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbach9d6410d2009-12-14 17:02:55 +00003205 NoItinerary,
Jim Grosbach4e57b522010-10-29 19:58:57 +00003206 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbach9d6410d2009-12-14 17:02:55 +00003207 []>;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003208}
3209
Johnny Chen1d793a52010-02-17 22:37:58 +00003210// Clear-Exclusive is for disassembly only.
3211def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3212 [/* For disassembly only; pattern left blank */]>,
3213 Requires<[IsARM, HasV7]> {
Jim Grosbach3b7e05b2010-10-29 20:21:36 +00003214 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chen1d793a52010-02-17 22:37:58 +00003215}
3216
Johnny Chenbdf1b952010-02-12 20:48:24 +00003217// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3218let mayLoad = 1 in {
Jim Grosbach3b7e05b2010-10-29 20:21:36 +00003219def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3220 [/* For disassembly only; pattern left blank */]>;
3221def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3222 [/* For disassembly only; pattern left blank */]>;
Johnny Chenbdf1b952010-02-12 20:48:24 +00003223}
3224
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00003225//===----------------------------------------------------------------------===//
3226// TLS Instructions
3227//
3228
3229// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbach3b7e05b2010-10-29 20:21:36 +00003230// FIXME: This needs to be a pseudo of some sort so that we can get the
3231// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng9d41b312007-07-10 18:08:01 +00003232let isCall = 1,
Evan Cheng9a133f62010-11-29 22:43:27 +00003233 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwinb062c232009-08-06 16:52:47 +00003234 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng13edef52009-10-26 23:45:59 +00003235 "bl\t__aeabi_read_tp",
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00003236 [(set R0, ARMthread_pointer)]>;
3237}
Rafael Espindola99bf1332006-10-17 20:33:13 +00003238
Evan Cheng10043e22007-01-19 07:51:42 +00003239//===----------------------------------------------------------------------===//
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003240// SJLJ Exception handling intrinsics
Jim Grosbachc96e88f2009-08-13 15:11:43 +00003241// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach06928192009-05-14 00:46:35 +00003242// address and save #0 in R0 for the non-longjmp case.
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003243// Since by its nature we may be coming from some other function to get
3244// here, and we're using the stack frame for the containing function to
3245// save/restore registers, we can't keep anything live in regs across
Jim Grosbach06928192009-05-14 00:46:35 +00003246// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003247// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbach06928192009-05-14 00:46:35 +00003248// except for our own input by listing the relevant registers in Defs. By
3249// doing so, we also cause the prologue/epilogue code to actively preserve
3250// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha570d052010-02-08 23:22:00 +00003251// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbach3b7e05b2010-10-29 20:21:36 +00003252//
3253// These are pseudo-instructions and are lowered to individual MC-insts, so
3254// no encoding information is necessary.
Jim Grosbacha570d052010-02-08 23:22:00 +00003255let Defs =
Jim Grosbacheba70d82009-08-13 16:59:44 +00003256 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3257 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0d98d8b2009-07-29 20:10:36 +00003258 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach37eb2c22010-05-28 17:37:40 +00003259 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbach9de9a732010-11-29 23:51:31 +00003260 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3261 NoItinerary,
Bob Wilson01060632010-04-09 20:41:18 +00003262 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3263 Requires<[IsARM, HasVFP2]>;
3264}
3265
3266let Defs =
Jim Grosbach37eb2c22010-05-28 17:37:40 +00003267 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3268 hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbach9de9a732010-11-29 23:51:31 +00003269 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3270 NoItinerary,
Bob Wilson01060632010-04-09 20:41:18 +00003271 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3272 Requires<[IsARM, NoVFP]>;
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003273}
3274
Jim Grosbachbd9485d2010-05-22 01:06:18 +00003275// FIXME: Non-Darwin version(s)
3276let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3277 Defs = [ R7, LR, SP ] in {
Jim Grosbach9de9a732010-11-29 23:51:31 +00003278def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3279 NoItinerary,
Jim Grosbachbd9485d2010-05-22 01:06:18 +00003280 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3281 Requires<[IsARM, IsDarwin]>;
3282}
3283
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00003284// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbachcb8aec82010-10-29 20:21:49 +00003285// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00003286// handled when the pseudo is expanded (which happens before any passes
3287// that need the instruction size).
3288let isBarrier = 1, hasSideEffects = 1 in
3289def Int_eh_sjlj_dispatchsetup :
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003290 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00003291 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3292 Requires<[IsDarwin]>;
3293
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003294//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00003295// Non-Instruction Patterns
3296//
Rafael Espindola58c368b2006-10-07 14:03:39 +00003297
Evan Cheng10043e22007-01-19 07:51:42 +00003298// Large immediate handling.
Rafael Espindolaf719c5f2006-10-16 21:10:32 +00003299
Evan Chengf478cf92010-11-12 23:03:38 +00003300// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner2f69ed82009-10-20 00:40:56 +00003301// This is a single pseudo instruction, the benefit is that it can be remat'd
3302// as a single unit instead of having to handle reg inputs.
3303// FIXME: Remove this when we can do generalized remat.
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003304let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003305def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng9c40af42010-11-12 23:46:13 +00003306 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Chengf478cf92010-11-12 23:03:38 +00003307 Requires<[IsARM]>;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00003308
Anton Korobeynikov25229082009-11-24 00:44:37 +00003309// ConstantPool, GlobalAddress, and JumpTable
3310def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3311 Requires<[IsARM, DontUseMovt]>;
3312def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3313def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3314 Requires<[IsARM, UseMovt]>;
3315def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3316 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3317
Evan Cheng10043e22007-01-19 07:51:42 +00003318// TODO: add,sub,and, 3-instr forms?
Rafael Espindolaf719c5f2006-10-16 21:10:32 +00003319
Dale Johannesend679ff72010-06-03 21:09:53 +00003320// Tail calls
Dale Johannesen438c35b2010-06-15 22:24:08 +00003321def : ARMPat<(ARMtcret tcGPR:$dst),
3322 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00003323
3324def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3325 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3326
3327def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3328 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3329
Dale Johannesen438c35b2010-06-15 22:24:08 +00003330def : ARMPat<(ARMtcret tcGPR:$dst),
3331 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00003332
3333def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3334 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3335
3336def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3337 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola336d62e2006-10-19 17:05:03 +00003338
Evan Cheng10043e22007-01-19 07:51:42 +00003339// Direct calls
Bob Wilson45825302009-06-22 21:01:46 +00003340def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng175bd142009-07-29 21:26:42 +00003341 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00003342def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng175bd142009-07-29 21:26:42 +00003343 Requires<[IsARM, IsDarwin]>;
Rafael Espindola0cd8d142006-11-01 14:13:27 +00003344
Evan Cheng10043e22007-01-19 07:51:42 +00003345// zextload i1 -> zextload i8
Jim Grosbach5a7c7152010-10-27 00:19:44 +00003346def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3347def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venanciod0ced3f2006-12-26 19:30:42 +00003348
Evan Cheng10043e22007-01-19 07:51:42 +00003349// extload -> zextload
Jim Grosbach5a7c7152010-10-27 00:19:44 +00003350def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3351def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3352def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3353def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3354
Evan Cheng10043e22007-01-19 07:51:42 +00003355def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola0cd8d142006-11-01 14:13:27 +00003356
Evan Chengfd2adbf2008-11-05 23:22:34 +00003357def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3358def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3359
Evan Cheng77c15de2007-01-19 20:27:35 +00003360// smul* and smla*
Bob Wilsone67b7702009-06-22 22:08:29 +00003361def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3362 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng77c15de2007-01-19 20:27:35 +00003363 (SMULBB GPR:$a, GPR:$b)>;
3364def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3365 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilsone67b7702009-06-22 22:08:29 +00003366def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3367 (sra GPR:$b, (i32 16))),
Evan Cheng77c15de2007-01-19 20:27:35 +00003368 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilsone67b7702009-06-22 22:08:29 +00003369def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng77c15de2007-01-19 20:27:35 +00003370 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilsone67b7702009-06-22 22:08:29 +00003371def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3372 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng77c15de2007-01-19 20:27:35 +00003373 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilsone67b7702009-06-22 22:08:29 +00003374def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng77c15de2007-01-19 20:27:35 +00003375 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilsone67b7702009-06-22 22:08:29 +00003376def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3377 (i32 16)),
Evan Cheng77c15de2007-01-19 20:27:35 +00003378 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilsone67b7702009-06-22 22:08:29 +00003379def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng77c15de2007-01-19 20:27:35 +00003380 (SMULWB GPR:$a, GPR:$b)>;
3381
3382def : ARMV5TEPat<(add GPR:$acc,
Bob Wilsone67b7702009-06-22 22:08:29 +00003383 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3384 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng77c15de2007-01-19 20:27:35 +00003385 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3386def : ARMV5TEPat<(add GPR:$acc,
3387 (mul sext_16_node:$a, sext_16_node:$b)),
3388 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3389def : ARMV5TEPat<(add GPR:$acc,
Bob Wilsone67b7702009-06-22 22:08:29 +00003390 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3391 (sra GPR:$b, (i32 16)))),
Evan Cheng77c15de2007-01-19 20:27:35 +00003392 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3393def : ARMV5TEPat<(add GPR:$acc,
Bob Wilsone67b7702009-06-22 22:08:29 +00003394 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng77c15de2007-01-19 20:27:35 +00003395 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3396def : ARMV5TEPat<(add GPR:$acc,
Bob Wilsone67b7702009-06-22 22:08:29 +00003397 (mul (sra GPR:$a, (i32 16)),
3398 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng77c15de2007-01-19 20:27:35 +00003399 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3400def : ARMV5TEPat<(add GPR:$acc,
Bob Wilsone67b7702009-06-22 22:08:29 +00003401 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng77c15de2007-01-19 20:27:35 +00003402 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3403def : ARMV5TEPat<(add GPR:$acc,
Bob Wilsone67b7702009-06-22 22:08:29 +00003404 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3405 (i32 16))),
Evan Cheng77c15de2007-01-19 20:27:35 +00003406 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3407def : ARMV5TEPat<(add GPR:$acc,
Bob Wilsone67b7702009-06-22 22:08:29 +00003408 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng77c15de2007-01-19 20:27:35 +00003409 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3410
Evan Cheng10043e22007-01-19 07:51:42 +00003411//===----------------------------------------------------------------------===//
3412// Thumb Support
3413//
3414
3415include "ARMInstrThumb.td"
3416
3417//===----------------------------------------------------------------------===//
Anton Korobeynikov02bb33c2009-06-17 18:13:58 +00003418// Thumb2 Support
3419//
3420
3421include "ARMInstrThumb2.td"
3422
3423//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00003424// Floating Point Support
3425//
3426
3427include "ARMInstrVFP.td"
Bob Wilson2e076c42009-06-22 23:27:02 +00003428
3429//===----------------------------------------------------------------------===//
3430// Advanced SIMD (NEON) Support
3431//
3432
3433include "ARMInstrNEON.td"
Johnny Chen905a2d72010-02-12 01:44:23 +00003434
3435//===----------------------------------------------------------------------===//
3436// Coprocessor Instructions. For disassembly only.
3437//
3438
3439def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3440 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3441 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3442 [/* For disassembly only; pattern left blank */]> {
3443 let Inst{4} = 0;
3444}
3445
3446def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3447 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3448 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3449 [/* For disassembly only; pattern left blank */]> {
3450 let Inst{31-28} = 0b1111;
3451 let Inst{4} = 0;
3452}
3453
Johnny Chen46c39d42010-02-16 20:04:27 +00003454class ACI<dag oops, dag iops, string opc, string asm>
3455 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3456 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3457 let Inst{27-25} = 0b110;
3458}
3459
3460multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3461
3462 def _OFFSET : ACI<(outs),
3463 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3464 opc, "\tp$cop, cr$CRd, $addr"> {
3465 let Inst{31-28} = op31_28;
3466 let Inst{24} = 1; // P = 1
3467 let Inst{21} = 0; // W = 0
3468 let Inst{22} = 0; // D = 0
3469 let Inst{20} = load;
3470 }
3471
3472 def _PRE : ACI<(outs),
3473 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3474 opc, "\tp$cop, cr$CRd, $addr!"> {
3475 let Inst{31-28} = op31_28;
3476 let Inst{24} = 1; // P = 1
3477 let Inst{21} = 1; // W = 1
3478 let Inst{22} = 0; // D = 0
3479 let Inst{20} = load;
3480 }
3481
3482 def _POST : ACI<(outs),
3483 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3484 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3485 let Inst{31-28} = op31_28;
3486 let Inst{24} = 0; // P = 0
3487 let Inst{21} = 1; // W = 1
3488 let Inst{22} = 0; // D = 0
3489 let Inst{20} = load;
3490 }
3491
3492 def _OPTION : ACI<(outs),
3493 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3494 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3495 let Inst{31-28} = op31_28;
3496 let Inst{24} = 0; // P = 0
3497 let Inst{23} = 1; // U = 1
3498 let Inst{21} = 0; // W = 0
3499 let Inst{22} = 0; // D = 0
3500 let Inst{20} = load;
3501 }
3502
3503 def L_OFFSET : ACI<(outs),
3504 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen807e1742010-04-16 19:33:23 +00003505 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003506 let Inst{31-28} = op31_28;
3507 let Inst{24} = 1; // P = 1
3508 let Inst{21} = 0; // W = 0
3509 let Inst{22} = 1; // D = 1
3510 let Inst{20} = load;
3511 }
3512
3513 def L_PRE : ACI<(outs),
3514 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen807e1742010-04-16 19:33:23 +00003515 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003516 let Inst{31-28} = op31_28;
3517 let Inst{24} = 1; // P = 1
3518 let Inst{21} = 1; // W = 1
3519 let Inst{22} = 1; // D = 1
3520 let Inst{20} = load;
3521 }
3522
3523 def L_POST : ACI<(outs),
3524 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen807e1742010-04-16 19:33:23 +00003525 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003526 let Inst{31-28} = op31_28;
3527 let Inst{24} = 0; // P = 0
3528 let Inst{21} = 1; // W = 1
3529 let Inst{22} = 1; // D = 1
3530 let Inst{20} = load;
3531 }
3532
3533 def L_OPTION : ACI<(outs),
3534 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen807e1742010-04-16 19:33:23 +00003535 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003536 let Inst{31-28} = op31_28;
3537 let Inst{24} = 0; // P = 0
3538 let Inst{23} = 1; // U = 1
3539 let Inst{21} = 0; // W = 0
3540 let Inst{22} = 1; // D = 1
3541 let Inst{20} = load;
3542 }
3543}
3544
3545defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3546defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3547defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3548defm STC2 : LdStCop<0b1111, 0, "stc2">;
3549
Johnny Chen905a2d72010-02-12 01:44:23 +00003550def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3551 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3552 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3553 [/* For disassembly only; pattern left blank */]> {
3554 let Inst{20} = 0;
3555 let Inst{4} = 1;
3556}
3557
3558def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3559 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3560 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3561 [/* For disassembly only; pattern left blank */]> {
3562 let Inst{31-28} = 0b1111;
3563 let Inst{20} = 0;
3564 let Inst{4} = 1;
3565}
3566
3567def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3568 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3569 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3570 [/* For disassembly only; pattern left blank */]> {
3571 let Inst{20} = 1;
3572 let Inst{4} = 1;
3573}
3574
3575def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3576 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3577 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3578 [/* For disassembly only; pattern left blank */]> {
3579 let Inst{31-28} = 0b1111;
3580 let Inst{20} = 1;
3581 let Inst{4} = 1;
3582}
3583
3584def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3585 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3586 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3587 [/* For disassembly only; pattern left blank */]> {
3588 let Inst{23-20} = 0b0100;
3589}
3590
3591def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3592 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3593 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3594 [/* For disassembly only; pattern left blank */]> {
3595 let Inst{31-28} = 0b1111;
3596 let Inst{23-20} = 0b0100;
3597}
3598
3599def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3600 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3601 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3602 [/* For disassembly only; pattern left blank */]> {
3603 let Inst{23-20} = 0b0101;
3604}
3605
3606def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3607 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3608 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3609 [/* For disassembly only; pattern left blank */]> {
3610 let Inst{31-28} = 0b1111;
3611 let Inst{23-20} = 0b0101;
3612}
3613
Johnny Chencf20cbe2010-02-12 18:55:33 +00003614//===----------------------------------------------------------------------===//
3615// Move between special register and ARM core register -- for disassembly only
3616//
3617
3618def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3619 [/* For disassembly only; pattern left blank */]> {
3620 let Inst{23-20} = 0b0000;
3621 let Inst{7-4} = 0b0000;
3622}
3623
3624def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3625 [/* For disassembly only; pattern left blank */]> {
3626 let Inst{23-20} = 0b0100;
3627 let Inst{7-4} = 0b0000;
3628}
3629
Johnny Chen9a3e2392010-03-10 18:59:38 +00003630def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3631 "msr", "\tcpsr$mask, $src",
Johnny Chencf20cbe2010-02-12 18:55:33 +00003632 [/* For disassembly only; pattern left blank */]> {
3633 let Inst{23-20} = 0b0010;
3634 let Inst{7-4} = 0b0000;
3635}
3636
Johnny Chen9a3e2392010-03-10 18:59:38 +00003637def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3638 "msr", "\tcpsr$mask, $a",
Johnny Chen46c39d42010-02-16 20:04:27 +00003639 [/* For disassembly only; pattern left blank */]> {
3640 let Inst{23-20} = 0b0010;
3641 let Inst{7-4} = 0b0000;
3642}
3643
Johnny Chen9a3e2392010-03-10 18:59:38 +00003644def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3645 "msr", "\tspsr$mask, $src",
Johnny Chen46c39d42010-02-16 20:04:27 +00003646 [/* For disassembly only; pattern left blank */]> {
3647 let Inst{23-20} = 0b0110;
3648 let Inst{7-4} = 0b0000;
3649}
3650
Johnny Chen9a3e2392010-03-10 18:59:38 +00003651def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3652 "msr", "\tspsr$mask, $a",
Johnny Chencf20cbe2010-02-12 18:55:33 +00003653 [/* For disassembly only; pattern left blank */]> {
3654 let Inst{23-20} = 0b0110;
3655 let Inst{7-4} = 0b0000;
3656}