blob: c8b7bb2e8ac6bb8b18e23a78f96c059ef95a9205 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains instruction defs that are common to all hw codegen
11// targets.
12//
13//===----------------------------------------------------------------------===//
14
15class AMDGPUInst <dag outs, dag ins, string asm, list<dag> pattern> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000016 field bit isRegisterLoad = 0;
17 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000018
19 let Namespace = "AMDGPU";
20 let OutOperandList = outs;
21 let InOperandList = ins;
22 let AsmString = asm;
23 let Pattern = pattern;
24 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000025
26 let TSFlags{63} = isRegisterLoad;
27 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000028}
29
30class AMDGPUShaderInst <dag outs, dag ins, string asm, list<dag> pattern>
31 : AMDGPUInst<outs, ins, asm, pattern> {
32
33 field bits<32> Inst = 0xffffffff;
34
35}
36
Matt Arsenaultf171cf22014-07-14 23:40:49 +000037def FP32Denormals : Predicate<"Subtarget.hasFP32Denormals()">;
38def FP64Denormals : Predicate<"Subtarget.hasFP64Denormals()">;
Matt Arsenault1d077742014-07-15 20:18:24 +000039def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000040
Tom Stellard75aadc22012-12-11 21:25:42 +000041def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
Tom Stellard81d871d2013-11-13 23:36:50 +000042def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>;
Tom Stellard75aadc22012-12-11 21:25:42 +000043
Tom Stellardb02094e2014-07-21 15:45:01 +000044let OperandType = "OPERAND_IMMEDIATE" in {
45
Matt Arsenault4d7d3832014-04-15 22:32:49 +000046def u32imm : Operand<i32> {
47 let PrintMethod = "printU32ImmOperand";
48}
49
50def u16imm : Operand<i16> {
51 let PrintMethod = "printU16ImmOperand";
52}
53
54def u8imm : Operand<i8> {
55 let PrintMethod = "printU8ImmOperand";
56}
57
Tom Stellardb02094e2014-07-21 15:45:01 +000058} // End OperandType = "OPERAND_IMMEDIATE"
59
Tom Stellardbc5b5372014-06-13 16:38:59 +000060//===--------------------------------------------------------------------===//
61// Custom Operands
62//===--------------------------------------------------------------------===//
63def brtarget : Operand<OtherVT>;
64
Tom Stellardc0845332013-11-22 23:07:58 +000065//===----------------------------------------------------------------------===//
66// PatLeafs for floating-point comparisons
67//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000068
Tom Stellard0351ea22013-09-28 02:50:50 +000069def COND_OEQ : PatLeaf <
70 (cond),
71 [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}]
72>;
73
Matt Arsenault9cded7a2014-12-11 22:15:35 +000074def COND_ONE : PatLeaf <
75 (cond),
76 [{return N->get() == ISD::SETONE || N->get() == ISD::SETNE;}]
77>;
78
Tom Stellard0351ea22013-09-28 02:50:50 +000079def COND_OGT : PatLeaf <
80 (cond),
81 [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}]
82>;
83
Tom Stellard0351ea22013-09-28 02:50:50 +000084def COND_OGE : PatLeaf <
85 (cond),
86 [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}]
87>;
88
Tom Stellardc0845332013-11-22 23:07:58 +000089def COND_OLT : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +000090 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +000091 [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}]
Tom Stellard75aadc22012-12-11 21:25:42 +000092>;
93
Tom Stellardc0845332013-11-22 23:07:58 +000094def COND_OLE : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +000095 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +000096 [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}]
97>;
98
Tom Stellardc0845332013-11-22 23:07:58 +000099
100def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>;
101def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>;
102
103//===----------------------------------------------------------------------===//
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000104// PatLeafs for unsigned / unordered comparisons
Tom Stellardc0845332013-11-22 23:07:58 +0000105//===----------------------------------------------------------------------===//
106
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000107def COND_UEQ : PatLeaf <(cond), [{return N->get() == ISD::SETUEQ;}]>;
108def COND_UNE : PatLeaf <(cond), [{return N->get() == ISD::SETUNE;}]>;
Tom Stellardc0845332013-11-22 23:07:58 +0000109def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>;
110def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>;
111def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>;
112def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>;
113
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000114// XXX - For some reason R600 version is preferring to use unordered
115// for setne?
116def COND_UNE_NE : PatLeaf <
117 (cond),
118 [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}]
119>;
120
Tom Stellardc0845332013-11-22 23:07:58 +0000121//===----------------------------------------------------------------------===//
122// PatLeafs for signed comparisons
123//===----------------------------------------------------------------------===//
124
125def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>;
126def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>;
127def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>;
128def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>;
129
130//===----------------------------------------------------------------------===//
131// PatLeafs for integer equality
132//===----------------------------------------------------------------------===//
133
134def COND_EQ : PatLeaf <
135 (cond),
136 [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}]
137>;
138
139def COND_NE : PatLeaf <
140 (cond),
141 [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000142>;
143
Christian Konigb19849a2013-02-21 15:17:04 +0000144def COND_NULL : PatLeaf <
145 (cond),
Tom Stellardaa9a1a82014-08-01 02:05:57 +0000146 [{(void)N; return false;}]
Christian Konigb19849a2013-02-21 15:17:04 +0000147>;
148
Tom Stellard75aadc22012-12-11 21:25:42 +0000149//===----------------------------------------------------------------------===//
150// Load/Store Pattern Fragments
151//===----------------------------------------------------------------------===//
152
Tom Stellardb02094e2014-07-21 15:45:01 +0000153class PrivateMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
154 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS;
155}]>;
156
157class PrivateLoad <SDPatternOperator op> : PrivateMemOp <
158 (ops node:$ptr), (op node:$ptr)
159>;
160
161class PrivateStore <SDPatternOperator op> : PrivateMemOp <
162 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
163>;
164
Tom Stellardb02094e2014-07-21 15:45:01 +0000165def load_private : PrivateLoad <load>;
166
167def truncstorei8_private : PrivateStore <truncstorei8>;
168def truncstorei16_private : PrivateStore <truncstorei16>;
169def store_private : PrivateStore <store>;
170
Tom Stellardbc5b5372014-06-13 16:38:59 +0000171def global_store : PatFrag<(ops node:$val, node:$ptr),
172 (store node:$val, node:$ptr), [{
173 return isGlobalStore(dyn_cast<StoreSDNode>(N));
174}]>;
175
176// Global address space loads
177def global_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
178 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
179}]>;
180
181// Constant address space loads
182def constant_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
183 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
184}]>;
185
Tom Stellard381a94a2015-05-12 15:00:49 +0000186class AZExtLoadBase <SDPatternOperator ld_node>: PatFrag<(ops node:$ptr),
187 (ld_node node:$ptr), [{
Tom Stellard31209cc2013-07-15 19:00:09 +0000188 LoadSDNode *L = cast<LoadSDNode>(N);
189 return L->getExtensionType() == ISD::ZEXTLOAD ||
190 L->getExtensionType() == ISD::EXTLOAD;
191}]>;
192
Tom Stellard381a94a2015-05-12 15:00:49 +0000193def az_extload : AZExtLoadBase <unindexedload>;
194
Tom Stellard33dd04b2013-07-23 01:47:52 +0000195def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
196 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;
197}]>;
198
Tom Stellardc6f4a292013-08-26 15:05:59 +0000199def az_extloadi8_global : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
200 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
201}]>;
202
Tom Stellard9f950332013-07-23 01:48:35 +0000203def sextloadi8_global : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
Tom Stellard75aadc22012-12-11 21:25:42 +0000204 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
205}]>;
206
Tom Stellard33dd04b2013-07-23 01:47:52 +0000207def az_extloadi8_constant : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
Tom Stellard9f950332013-07-23 01:48:35 +0000208 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
209}]>;
210
211def sextloadi8_constant : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
212 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
213}]>;
214
Tom Stellardc6f4a292013-08-26 15:05:59 +0000215def az_extloadi8_local : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
216 return isLocalLoad(dyn_cast<LoadSDNode>(N));
217}]>;
218
219def sextloadi8_local : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
220 return isLocalLoad(dyn_cast<LoadSDNode>(N));
Tom Stellard33dd04b2013-07-23 01:47:52 +0000221}]>;
222
Tom Stellardbc377682015-02-17 16:36:00 +0000223def extloadi8_private : PrivateLoad <az_extloadi8>;
224def sextloadi8_private : PrivateLoad <sextloadi8>;
225
Tom Stellard33dd04b2013-07-23 01:47:52 +0000226def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
227 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;
228}]>;
229
230def az_extloadi16_global : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
231 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
232}]>;
233
Tom Stellard9f950332013-07-23 01:48:35 +0000234def sextloadi16_global : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
Tom Stellard07a10a32013-06-03 17:39:43 +0000235 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
236}]>;
237
Tom Stellard9f950332013-07-23 01:48:35 +0000238def az_extloadi16_constant : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
239 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
240}]>;
241
242def sextloadi16_constant : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
243 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
244}]>;
245
Tom Stellardc6f4a292013-08-26 15:05:59 +0000246def az_extloadi16_local : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
247 return isLocalLoad(dyn_cast<LoadSDNode>(N));
248}]>;
249
250def sextloadi16_local : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
251 return isLocalLoad(dyn_cast<LoadSDNode>(N));
252}]>;
253
Tom Stellardbc377682015-02-17 16:36:00 +0000254def extloadi16_private : PrivateLoad <az_extloadi16>;
255def sextloadi16_private : PrivateLoad <sextloadi16>;
256
Tom Stellard31209cc2013-07-15 19:00:09 +0000257def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
258 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32;
259}]>;
260
261def az_extloadi32_global : PatFrag<(ops node:$ptr),
262 (az_extloadi32 node:$ptr), [{
263 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
264}]>;
265
Matt Arsenault3f981402014-09-15 15:41:53 +0000266def az_extloadi32_flat : PatFrag<(ops node:$ptr),
267 (az_extloadi32 node:$ptr), [{
268 return isFlatLoad(dyn_cast<LoadSDNode>(N));
269}]>;
270
Tom Stellard31209cc2013-07-15 19:00:09 +0000271def az_extloadi32_constant : PatFrag<(ops node:$ptr),
272 (az_extloadi32 node:$ptr), [{
273 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
274}]>;
275
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000276def truncstorei8_global : PatFrag<(ops node:$val, node:$ptr),
277 (truncstorei8 node:$val, node:$ptr), [{
278 return isGlobalStore(dyn_cast<StoreSDNode>(N));
279}]>;
280
281def truncstorei16_global : PatFrag<(ops node:$val, node:$ptr),
282 (truncstorei16 node:$val, node:$ptr), [{
283 return isGlobalStore(dyn_cast<StoreSDNode>(N));
284}]>;
285
Tom Stellardc026e8b2013-06-28 15:47:08 +0000286def local_store : PatFrag<(ops node:$val, node:$ptr),
287 (store node:$val, node:$ptr), [{
Tom Stellardf3d166a2013-08-26 15:05:49 +0000288 return isLocalStore(dyn_cast<StoreSDNode>(N));
289}]>;
290
291def truncstorei8_local : PatFrag<(ops node:$val, node:$ptr),
292 (truncstorei8 node:$val, node:$ptr), [{
293 return isLocalStore(dyn_cast<StoreSDNode>(N));
294}]>;
295
296def truncstorei16_local : PatFrag<(ops node:$val, node:$ptr),
297 (truncstorei16 node:$val, node:$ptr), [{
298 return isLocalStore(dyn_cast<StoreSDNode>(N));
299}]>;
300
301def local_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
302 return isLocalLoad(dyn_cast<LoadSDNode>(N));
Tom Stellardc026e8b2013-06-28 15:47:08 +0000303}]>;
304
Tom Stellardf3fc5552014-08-22 18:49:35 +0000305class Aligned8Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{
306 return cast<MemSDNode>(N)->getAlignment() % 8 == 0;
307}]>;
308
309def local_load_aligned8bytes : Aligned8Bytes <
310 (ops node:$ptr), (local_load node:$ptr)
311>;
312
313def local_store_aligned8bytes : Aligned8Bytes <
314 (ops node:$val, node:$ptr), (local_store node:$val, node:$ptr)
315>;
Matt Arsenault72574102014-06-11 18:08:34 +0000316
317class local_binary_atomic_op<SDNode atomic_op> :
318 PatFrag<(ops node:$ptr, node:$value),
319 (atomic_op node:$ptr, node:$value), [{
320 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000321}]>;
322
Matt Arsenault72574102014-06-11 18:08:34 +0000323
324def atomic_swap_local : local_binary_atomic_op<atomic_swap>;
325def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>;
326def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>;
327def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>;
328def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>;
329def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>;
330def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>;
331def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>;
332def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>;
333def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>;
334def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000335
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000336def mskor_global : PatFrag<(ops node:$val, node:$ptr),
337 (AMDGPUstore_mskor node:$val, node:$ptr), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000338 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000339}]>;
340
Tom Stellard381a94a2015-05-12 15:00:49 +0000341multiclass AtomicCmpSwapLocal <SDNode cmp_swap_node> {
Matt Arsenault3f981402014-09-15 15:41:53 +0000342
Tom Stellard381a94a2015-05-12 15:00:49 +0000343 def _32_local : PatFrag <
344 (ops node:$ptr, node:$cmp, node:$swap),
345 (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{
346 AtomicSDNode *AN = cast<AtomicSDNode>(N);
347 return AN->getMemoryVT() == MVT::i32 &&
348 AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
349 }]>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000350
Tom Stellard381a94a2015-05-12 15:00:49 +0000351 def _64_local : PatFrag<
352 (ops node:$ptr, node:$cmp, node:$swap),
353 (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{
354 AtomicSDNode *AN = cast<AtomicSDNode>(N);
355 return AN->getMemoryVT() == MVT::i64 &&
356 AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
357 }]>;
358}
359
360defm atomic_cmp_swap : AtomicCmpSwapLocal <atomic_cmp_swap>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000361
Matt Arsenault3f981402014-09-15 15:41:53 +0000362def mskor_flat : PatFrag<(ops node:$val, node:$ptr),
363 (AMDGPUstore_mskor node:$val, node:$ptr), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000364 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::FLAT_ADDRESS;
Matt Arsenault3f981402014-09-15 15:41:53 +0000365}]>;
366
Tom Stellard7980fc82014-09-25 18:30:26 +0000367class global_binary_atomic_op<SDNode atomic_op> : PatFrag<
368 (ops node:$ptr, node:$value),
369 (atomic_op node:$ptr, node:$value),
370 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;}]
371>;
372
Aaron Watry81144372014-10-17 23:33:03 +0000373def atomic_swap_global : global_binary_atomic_op<atomic_swap>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000374def atomic_add_global : global_binary_atomic_op<atomic_load_add>;
Aaron Watry62127802014-10-17 23:32:54 +0000375def atomic_and_global : global_binary_atomic_op<atomic_load_and>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000376def atomic_max_global : global_binary_atomic_op<atomic_load_max>;
Aaron Watry58c99922014-10-17 23:32:57 +0000377def atomic_min_global : global_binary_atomic_op<atomic_load_min>;
Aaron Watry8a911e62014-10-17 23:32:59 +0000378def atomic_or_global : global_binary_atomic_op<atomic_load_or>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000379def atomic_sub_global : global_binary_atomic_op<atomic_load_sub>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000380def atomic_umax_global : global_binary_atomic_op<atomic_load_umax>;
Aaron Watry58c99922014-10-17 23:32:57 +0000381def atomic_umin_global : global_binary_atomic_op<atomic_load_umin>;
Aaron Watryd672ee22014-10-17 23:33:01 +0000382def atomic_xor_global : global_binary_atomic_op<atomic_load_xor>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000383
Tom Stellardb4a313a2014-08-01 00:32:39 +0000384//===----------------------------------------------------------------------===//
385// Misc Pattern Fragments
386//===----------------------------------------------------------------------===//
387
Tom Stellard75aadc22012-12-11 21:25:42 +0000388class Constants {
389int TWO_PI = 0x40c90fdb;
390int PI = 0x40490fdb;
391int TWO_PI_INV = 0x3e22f983;
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000392int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000393int FP32_NEG_ONE = 0xbf800000;
394int FP32_ONE = 0x3f800000;
Tom Stellard75aadc22012-12-11 21:25:42 +0000395}
396def CONST : Constants;
397
398def FP_ZERO : PatLeaf <
399 (fpimm),
400 [{return N->getValueAPF().isZero();}]
401>;
402
403def FP_ONE : PatLeaf <
404 (fpimm),
405 [{return N->isExactlyValue(1.0);}]
406>;
407
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000408def FP_HALF : PatLeaf <
409 (fpimm),
410 [{return N->isExactlyValue(0.5);}]
411>;
412
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000413let isCodeGenOnly = 1, isPseudo = 1 in {
414
415let usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000416
417class CLAMP <RegisterClass rc> : AMDGPUShaderInst <
418 (outs rc:$dst),
419 (ins rc:$src0),
420 "CLAMP $dst, $src0",
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000421 [(set f32:$dst, (AMDGPUclamp f32:$src0, (f32 FP_ZERO), (f32 FP_ONE)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000422>;
423
424class FABS <RegisterClass rc> : AMDGPUShaderInst <
425 (outs rc:$dst),
426 (ins rc:$src0),
427 "FABS $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000428 [(set f32:$dst, (fabs f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000429>;
430
431class FNEG <RegisterClass rc> : AMDGPUShaderInst <
432 (outs rc:$dst),
433 (ins rc:$src0),
434 "FNEG $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000435 [(set f32:$dst, (fneg f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000436>;
437
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000438} // usesCustomInserter = 1
439
440multiclass RegisterLoadStore <RegisterClass dstClass, Operand addrClass,
441 ComplexPattern addrPat> {
Tom Stellard81d871d2013-11-13 23:36:50 +0000442let UseNamedOperandTable = 1 in {
443
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000444 def RegisterLoad : AMDGPUShaderInst <
445 (outs dstClass:$dst),
446 (ins addrClass:$addr, i32imm:$chan),
447 "RegisterLoad $dst, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000448 [(set i32:$dst, (AMDGPUregister_load addrPat:$addr, (i32 timm:$chan)))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000449 > {
450 let isRegisterLoad = 1;
451 }
452
453 def RegisterStore : AMDGPUShaderInst <
454 (outs),
455 (ins dstClass:$val, addrClass:$addr, i32imm:$chan),
456 "RegisterStore $val, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000457 [(AMDGPUregister_store i32:$val, addrPat:$addr, (i32 timm:$chan))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000458 > {
459 let isRegisterStore = 1;
460 }
461}
Tom Stellard81d871d2013-11-13 23:36:50 +0000462}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000463
464} // End isCodeGenOnly = 1, isPseudo = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000465
466/* Generic helper patterns for intrinsics */
467/* -------------------------------------- */
468
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000469class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
470 : Pat <
471 (fpow f32:$src0, f32:$src1),
472 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000473>;
474
475/* Other helper patterns */
476/* --------------------- */
477
478/* Extract element pattern */
Matt Arsenault530dde42014-02-26 23:00:58 +0000479class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000480 SubRegIndex sub_reg>
481 : Pat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000482 (sub_type (extractelt vec_type:$src, sub_idx)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000483 (EXTRACT_SUBREG $src, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000484>;
485
486/* Insert element pattern */
487class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000488 int sub_idx, SubRegIndex sub_reg>
489 : Pat <
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000490 (insertelt vec_type:$vec, elem_type:$elem, sub_idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000491 (INSERT_SUBREG $vec, $elem, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000492>;
493
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000494// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
495// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000496// bitconvert pattern
497class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : Pat <
498 (dt (bitconvert (st rc:$src0))),
499 (dt rc:$src0)
500>;
501
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000502// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
503// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000504class DwordAddrPat<ValueType vt, RegisterClass rc> : Pat <
505 (vt (AMDGPUdwordaddr (vt rc:$addr))),
506 (vt rc:$addr)
507>;
508
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000509// BFI_INT patterns
510
Matt Arsenault7d858d82014-11-02 23:46:54 +0000511multiclass BFIPatterns <Instruction BFI_INT,
512 Instruction LoadImm32,
513 RegisterClass RC64> {
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000514 // Definition from ISA doc:
515 // (y & x) | (z & ~x)
516 def : Pat <
517 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
518 (BFI_INT $x, $y, $z)
519 >;
520
521 // SHA-256 Ch function
522 // z ^ (x & (y ^ z))
523 def : Pat <
524 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
525 (BFI_INT $x, $y, $z)
526 >;
527
Matt Arsenault6e439652014-06-10 19:00:20 +0000528 def : Pat <
529 (fcopysign f32:$src0, f32:$src1),
530 (BFI_INT (LoadImm32 0x7fffffff), $src0, $src1)
531 >;
532
533 def : Pat <
534 (f64 (fcopysign f64:$src0, f64:$src1)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000535 (REG_SEQUENCE RC64,
536 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Matt Arsenault6e439652014-06-10 19:00:20 +0000537 (BFI_INT (LoadImm32 0x7fffffff),
538 (i32 (EXTRACT_SUBREG $src0, sub1)),
539 (i32 (EXTRACT_SUBREG $src1, sub1))), sub1)
540 >;
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000541}
542
Tom Stellardeac65dd2013-05-03 17:21:20 +0000543// SHA-256 Ma patterns
544
545// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
546class SHA256MaPattern <Instruction BFI_INT, Instruction XOR> : Pat <
547 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
548 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
549>;
550
Tom Stellard2b971eb2013-05-10 02:09:45 +0000551// Bitfield extract patterns
552
Marek Olsak949f5da2015-03-24 13:40:34 +0000553def IMMZeroBasedBitfieldMask : PatLeaf <(imm), [{
554 return isMask_32(N->getZExtValue());
555}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000556
Marek Olsak949f5da2015-03-24 13:40:34 +0000557def IMMPopCount : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000558 return CurDAG->getTargetConstant(countPopulation(N->getZExtValue()), SDLoc(N),
Marek Olsak949f5da2015-03-24 13:40:34 +0000559 MVT::i32);
560}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000561
Marek Olsak949f5da2015-03-24 13:40:34 +0000562class BFEPattern <Instruction BFE, Instruction MOV> : Pat <
563 (i32 (and (i32 (srl i32:$src, i32:$rshift)), IMMZeroBasedBitfieldMask:$mask)),
564 (BFE $src, $rshift, (MOV (i32 (IMMPopCount $mask))))
Tom Stellard2b971eb2013-05-10 02:09:45 +0000565>;
566
Tom Stellard5643c4a2013-05-20 15:02:19 +0000567// rotr pattern
568class ROTRPattern <Instruction BIT_ALIGN> : Pat <
569 (rotr i32:$src0, i32:$src1),
570 (BIT_ALIGN $src0, $src0, $src1)
571>;
572
Tom Stellard41fc7852013-07-23 01:48:42 +0000573// 24-bit arithmetic patterns
574def umul24 : PatFrag <(ops node:$x, node:$y), (mul node:$x, node:$y)>;
575
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000576// Special conversion patterns
577
578def cvt_rpi_i32_f32 : PatFrag <
579 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000580 (fp_to_sint (ffloor (fadd $src, FP_HALF))),
581 [{ (void) N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000582>;
583
584def cvt_flr_i32_f32 : PatFrag <
585 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000586 (fp_to_sint (ffloor $src)),
587 [{ (void)N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000588>;
589
Matt Arsenaulteb260202014-05-22 18:00:15 +0000590class IMad24Pat<Instruction Inst> : Pat <
591 (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2),
592 (Inst $src0, $src1, $src2)
593>;
594
595class UMad24Pat<Instruction Inst> : Pat <
596 (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2),
597 (Inst $src0, $src1, $src2)
598>;
599
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000600class RcpPat<Instruction RcpInst, ValueType vt> : Pat <
601 (fdiv FP_ONE, vt:$src),
602 (RcpInst $src)
603>;
604
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +0000605class RsqPat<Instruction RsqInst, ValueType vt> : Pat <
606 (AMDGPUrcp (fsqrt vt:$src)),
607 (RsqInst $src)
608>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000609
Tom Stellard75aadc22012-12-11 21:25:42 +0000610include "R600Instructions.td"
Tom Stellard2c1c9de2014-03-24 16:07:25 +0000611include "R700Instructions.td"
612include "EvergreenInstructions.td"
613include "CaymanInstructions.td"
Tom Stellard75aadc22012-12-11 21:25:42 +0000614
615include "SIInstrInfo.td"
616