blob: 8e425ddcdada82854305ad0882f350d491a1f56a [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Jim Grosbachd0d13292010-12-01 03:45:07 +000015#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARM.h"
Evan Chenge45d6852011-01-11 21:46:47 +000017#include "ARMConstantPoolValue.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000018#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000019#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000020#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000021#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
23#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000024#include "llvm/ADT/SetVector.h"
25#include "llvm/ADT/SmallString.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000026#include "llvm/BinaryFormat/COFF.h"
27#include "llvm/BinaryFormat/ELF.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000028#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000029#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000031#include "llvm/IR/Constants.h"
32#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000033#include "llvm/IR/DebugInfo.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000034#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000035#include "llvm/IR/Module.h"
36#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000037#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000038#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000039#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000040#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000041#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000042#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000043#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000044#include "llvm/MC/MCSectionMachO.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000045#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000046#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000047#include "llvm/Support/ARMBuildAttributes.h"
Devang Patela52ddc42010-08-04 22:39:39 +000048#include "llvm/Support/Debug.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000049#include "llvm/Support/ErrorHandling.h"
Mehdi Aminib550cb12016-04-18 09:17:29 +000050#include "llvm/Support/TargetParser.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000051#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000052#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000054#include <cctype>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000055using namespace llvm;
56
Chandler Carruth84e68b22014-04-22 02:41:26 +000057#define DEBUG_TYPE "asm-printer"
58
David Blaikie94598322015-01-18 20:29:04 +000059ARMAsmPrinter::ARMAsmPrinter(TargetMachine &TM,
60 std::unique_ptr<MCStreamer> Streamer)
61 : AsmPrinter(TM, std::move(Streamer)), AFI(nullptr), MCP(nullptr),
Artyom Skrobove9b3fb82015-12-07 14:22:39 +000062 InConstantPool(false), OptimizationGoals(-1) {}
David Blaikie94598322015-01-18 20:29:04 +000063
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000064void ARMAsmPrinter::EmitFunctionBodyEnd() {
65 // Make sure to terminate any constant pools that were at the end
66 // of the function.
67 if (!InConstantPool)
68 return;
69 InConstantPool = false;
Lang Hames9ff69c82015-04-24 19:11:51 +000070 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000071}
Owen Anderson0ca562e2011-10-04 23:26:17 +000072
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000073void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +000074 if (AFI->isThumbFunction()) {
Lang Hames9ff69c82015-04-24 19:11:51 +000075 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
76 OutStreamer->EmitThumbFunc(CurrentFnSym);
Pablo Barriobb6984d2016-09-13 12:18:15 +000077 } else {
78 OutStreamer->EmitAssemblerFlag(MCAF_Code32);
Chris Lattner56db8c32010-01-27 23:58:11 +000079 }
Lang Hames9ff69c82015-04-24 19:11:51 +000080 OutStreamer->EmitLabel(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000081}
82
Mehdi Aminibd7287e2015-07-16 06:11:10 +000083void ARMAsmPrinter::EmitXXStructor(const DataLayout &DL, const Constant *CV) {
84 uint64_t Size = getDataLayout().getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +000085 assert(Size && "C++ constructor pointer had zero size!");
86
Bill Wendlingdfb45f42012-02-15 09:14:08 +000087 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +000088 assert(GV && "C++ constructor pointer was not a GlobalValue!");
89
Jim Grosbach13760bd2015-05-30 01:25:56 +000090 const MCExpr *E = MCSymbolRefExpr::create(GetARMGVSymbol(GV,
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +000091 ARMII::MO_NO_FLAG),
Tim Northoverd6a729b2014-01-06 14:28:05 +000092 (Subtarget->isTargetELF()
93 ? MCSymbolRefExpr::VK_ARM_TARGET1
94 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +000095 OutContext);
Jim Grosbach1a597112014-04-03 23:43:18 +000096
Lang Hames9ff69c82015-04-24 19:11:51 +000097 OutStreamer->EmitValue(E, Size);
James Molloy6685c082012-01-26 09:25:43 +000098}
99
James Molloy9abb2fa2016-09-26 07:26:24 +0000100void ARMAsmPrinter::EmitGlobalVariable(const GlobalVariable *GV) {
101 if (PromotedGlobals.count(GV))
102 // The global was promoted into a constant pool. It should not be emitted.
103 return;
104 AsmPrinter::EmitGlobalVariable(GV);
105}
106
Jim Grosbach080fdf42010-09-30 01:57:53 +0000107/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000108/// method to print assembly for each instruction.
109///
110bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +0000111 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +0000112 MCP = MF.getConstantPool();
Eric Christophera49d68e2015-02-17 20:02:32 +0000113 Subtarget = &MF.getSubtarget<ARMSubtarget>();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000114
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000115 SetupMachineFunction(MF);
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000116 const Function* F = MF.getFunction();
117 const TargetMachine& TM = MF.getTarget();
118
James Molloy9abb2fa2016-09-26 07:26:24 +0000119 // Collect all globals that had their storage promoted to a constant pool.
120 // Functions are emitted before variables, so this accumulates promoted
121 // globals from all functions in PromotedGlobals.
122 for (auto *GV : AFI->getGlobalsPromotedToConstantPool())
123 PromotedGlobals.insert(GV);
124
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000125 // Calculate this function's optimization goal.
126 unsigned OptimizationGoal;
127 if (F->hasFnAttribute(Attribute::OptimizeNone))
128 // For best debugging illusion, speed and small size sacrificed
129 OptimizationGoal = 6;
130 else if (F->optForMinSize())
131 // Aggressively for small size, speed and debug illusion sacrificed
132 OptimizationGoal = 4;
133 else if (F->optForSize())
134 // For small size, but speed and debugging illusion preserved
135 OptimizationGoal = 3;
136 else if (TM.getOptLevel() == CodeGenOpt::Aggressive)
137 // Aggressively for speed, small size and debug illusion sacrificed
138 OptimizationGoal = 2;
139 else if (TM.getOptLevel() > CodeGenOpt::None)
140 // For speed, but small size and good debug illusion preserved
141 OptimizationGoal = 1;
142 else // TM.getOptLevel() == CodeGenOpt::None
143 // For good debugging, but speed and small size preserved
144 OptimizationGoal = 5;
145
146 // Combine a new optimization goal with existing ones.
147 if (OptimizationGoals == -1) // uninitialized goals
148 OptimizationGoals = OptimizationGoal;
149 else if (OptimizationGoals != (int)OptimizationGoal) // conflicting goals
150 OptimizationGoals = 0;
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000151
152 if (Subtarget->isTargetCOFF()) {
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000153 bool Internal = F->hasInternalLinkage();
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000154 COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
155 : COFF::IMAGE_SYM_CLASS_EXTERNAL;
156 int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
157
Lang Hames9ff69c82015-04-24 19:11:51 +0000158 OutStreamer->BeginCOFFSymbolDef(CurrentFnSym);
159 OutStreamer->EmitCOFFSymbolStorageClass(Scl);
160 OutStreamer->EmitCOFFSymbolType(Type);
161 OutStreamer->EndCOFFSymbolDef();
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000162 }
163
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000164 // Emit the rest of the function body.
165 EmitFunctionBody();
166
Serge Rogatchf83d2a22017-01-19 20:24:23 +0000167 // Emit the XRay table for this function.
168 emitXRayTable();
169
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000170 // If we need V4T thumb mode Register Indirect Jump pads, emit them.
171 // These are created per function, rather than per TU, since it's
172 // relatively easy to exceed the thumb branch range within a TU.
173 if (! ThumbIndirectPads.empty()) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000174 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000175 EmitAlignment(1);
Javed Absar5766b8e2017-08-29 10:04:18 +0000176 for (std::pair<unsigned, MCSymbol *> &TIP : ThumbIndirectPads) {
177 OutStreamer->EmitLabel(TIP.second);
Lang Hames9ff69c82015-04-24 19:11:51 +0000178 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Javed Absar5766b8e2017-08-29 10:04:18 +0000179 .addReg(TIP.first)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000180 // Add predicate operands.
181 .addImm(ARMCC::AL)
182 .addReg(0));
183 }
184 ThumbIndirectPads.clear();
185 }
186
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000187 // We didn't modify anything.
188 return false;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000189}
190
Evan Chengb23b50d2009-06-29 07:51:04 +0000191void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Tim Northoverb4c61f82015-05-13 20:28:41 +0000192 raw_ostream &O) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000193 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000194 unsigned TF = MO.getTargetFlags();
195
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000196 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000197 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000198 case MachineOperand::MO_Register: {
199 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000200 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000201 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000202 if(ARM::GPRPairRegClass.contains(Reg)) {
203 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000204 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000205 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
206 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000207 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000208 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000209 }
Evan Cheng10043e22007-01-19 07:51:42 +0000210 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000211 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000212 O << '#';
Tim Northoverb4c61f82015-05-13 20:28:41 +0000213 if (TF == ARMII::MO_LO16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000214 O << ":lower16:";
Tim Northoverb4c61f82015-05-13 20:28:41 +0000215 else if (TF == ARMII::MO_HI16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000216 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000217 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000218 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000219 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000220 case MachineOperand::MO_MachineBasicBlock:
Matt Arsenault8b643552015-06-09 00:31:39 +0000221 MO.getMBB()->getSymbol()->print(O, MAI);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000222 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000223 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000224 const GlobalValue *GV = MO.getGlobal();
Tim Northoverb4c61f82015-05-13 20:28:41 +0000225 if (TF & ARMII::MO_LO16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000226 O << ":lower16:";
Tim Northoverb4c61f82015-05-13 20:28:41 +0000227 else if (TF & ARMII::MO_HI16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000228 O << ":upper16:";
Matt Arsenault8b643552015-06-09 00:31:39 +0000229 GetARMGVSymbol(GV, TF)->print(O, MAI);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000230
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000231 printOffset(MO.getOffset(), O);
Evan Cheng10043e22007-01-19 07:51:42 +0000232 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000233 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000234 case MachineOperand::MO_ConstantPoolIndex:
Prakhar Bahuguna52a7dd72016-12-15 07:59:08 +0000235 if (Subtarget->genExecuteOnly())
236 llvm_unreachable("execute-only should not generate constant pools");
Matt Arsenault8b643552015-06-09 00:31:39 +0000237 GetCPISymbol(MO.getIndex())->print(O, MAI);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000238 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000239 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000240}
241
Evan Chengb23b50d2009-06-29 07:51:04 +0000242//===--------------------------------------------------------------------===//
243
Chris Lattner68d64aa2010-01-25 19:51:38 +0000244MCSymbol *ARMAsmPrinter::
Tim Northover4998a472015-05-13 20:28:38 +0000245GetARMJTIPICJumpTableLabel(unsigned uid) const {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000246 const DataLayout &DL = getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000247 SmallString<60> Name;
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000248 raw_svector_ostream(Name) << DL.getPrivateGlobalPrefix() << "JTI"
Tim Northover4998a472015-05-13 20:28:38 +0000249 << getFunctionNumber() << '_' << uid;
Jim Grosbach6f482002015-05-18 18:43:14 +0000250 return OutContext.getOrCreateSymbol(Name);
Chris Lattner6330d532010-01-25 19:39:52 +0000251}
252
Evan Chengb23b50d2009-06-29 07:51:04 +0000253bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000254 unsigned AsmVariant, const char *ExtraCode,
255 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000256 // Does this asm operand have a single letter operand modifier?
257 if (ExtraCode && ExtraCode[0]) {
258 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000259
Evan Cheng10043e22007-01-19 07:51:42 +0000260 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000261 default:
262 // See if this is a generic print operand
263 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000264 case 'a': // Print as a memory address.
265 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000266 O << "["
267 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
268 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000269 return false;
270 }
Justin Bognerb03fd122016-08-17 05:10:15 +0000271 LLVM_FALLTHROUGH;
Bob Wilson9ce44e22009-07-09 23:54:51 +0000272 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000273 if (!MI->getOperand(OpNum).isImm())
274 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000275 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000276 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000277 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000278 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000279 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000280 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000281 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000282 if (MI->getOperand(OpNum).isReg()) {
283 unsigned Reg = MI->getOperand(OpNum).getReg();
Eric Christopherfc6de422014-08-05 02:39:49 +0000284 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000285 // Find the 'd' register that has this 's' register as a sub-register,
286 // and determine the lane number.
287 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
288 if (!ARM::DPRRegClass.contains(*SR))
289 continue;
290 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
291 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
292 return false;
293 }
Eric Christopher76178832011-05-24 22:10:34 +0000294 }
Eric Christopher1b724942011-05-24 23:27:13 +0000295 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000296 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000297 if (!MI->getOperand(OpNum).isImm())
298 return true;
299 O << ~(MI->getOperand(OpNum).getImm());
300 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000301 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000302 if (!MI->getOperand(OpNum).isImm())
303 return true;
304 O << (MI->getOperand(OpNum).getImm() & 0xffff);
305 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000306 case 'M': { // A register range suitable for LDM/STM.
307 if (!MI->getOperand(OpNum).isReg())
308 return true;
309 const MachineOperand &MO = MI->getOperand(OpNum);
310 unsigned RegBegin = MO.getReg();
311 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
312 // already got the operands in registers that are operands to the
313 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000314 O << "{";
315 if (ARM::GPRPairRegClass.contains(RegBegin)) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000316 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000317 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
Alp Toker98444342014-04-19 23:56:35 +0000318 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000319 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
320 }
321 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000322
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000323 // FIXME: The register allocator not only may not have given us the
324 // registers in sequence, but may not be in ascending registers. This
325 // will require changes in the register allocator that'll need to be
326 // propagated down here if the operands change.
327 unsigned RegOps = OpNum + 1;
328 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000329 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000330 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
331 RegOps++;
332 }
333
334 O << "}";
335
336 return false;
337 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000338 case 'R': // The most significant register of a pair.
339 case 'Q': { // The least significant register of a pair.
340 if (OpNum == 0)
341 return true;
342 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
343 if (!FlagsOP.isImm())
344 return true;
345 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000346
347 // This operand may not be the one that actually provides the register. If
348 // it's tied to a previous one then we should refer instead to that one
349 // for registers and their classes.
350 unsigned TiedIdx;
351 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
352 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
353 unsigned OpFlags = MI->getOperand(OpNum).getImm();
354 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
355 }
356 Flags = MI->getOperand(OpNum).getImm();
357
358 // Later code expects OpNum to be pointing at the register rather than
359 // the flags.
360 OpNum += 1;
361 }
362
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000363 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000364 unsigned RC;
365 InlineAsm::hasRegClassConstraint(Flags, RC);
366 if (RC == ARM::GPRPairRegClassID) {
367 if (NumVals != 1)
368 return true;
369 const MachineOperand &MO = MI->getOperand(OpNum);
370 if (!MO.isReg())
371 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000372 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000373 unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ?
374 ARM::gsub_0 : ARM::gsub_1);
375 O << ARMInstPrinter::getRegisterName(Reg);
376 return false;
377 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000378 if (NumVals != 2)
379 return true;
380 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
381 if (RegOp >= MI->getNumOperands())
382 return true;
383 const MachineOperand &MO = MI->getOperand(RegOp);
384 if (!MO.isReg())
385 return true;
386 unsigned Reg = MO.getReg();
387 O << ARMInstPrinter::getRegisterName(Reg);
388 return false;
389 }
390
Eric Christopherd4562562011-05-24 22:27:43 +0000391 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000392 case 'f': { // The high doubleword register of a NEON quad register.
393 if (!MI->getOperand(OpNum).isReg())
394 return true;
395 unsigned Reg = MI->getOperand(OpNum).getReg();
396 if (!ARM::QPRRegClass.contains(Reg))
397 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000398 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000399 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
400 ARM::dsub_0 : ARM::dsub_1);
401 O << ARMInstPrinter::getRegisterName(SubReg);
402 return false;
403 }
404
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000405 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000406 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000407 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000408 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000409 const MachineOperand &MO = MI->getOperand(OpNum);
410 if (!MO.isReg())
411 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000412 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000413 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000414 unsigned Reg = MO.getReg();
415 if(!ARM::GPRPairRegClass.contains(Reg))
416 return false;
417 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000418 O << ARMInstPrinter::getRegisterName(Reg);
419 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000420 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000421 }
Evan Cheng10043e22007-01-19 07:51:42 +0000422 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000423
Chris Lattner76c564b2010-04-04 04:47:45 +0000424 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000425 return false;
426}
427
Bob Wilsona2c462b2009-05-19 05:53:42 +0000428bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000429 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000430 const char *ExtraCode,
431 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000432 // Does this asm operand have a single letter operand modifier?
433 if (ExtraCode && ExtraCode[0]) {
434 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000435
Eric Christopher8c5e4192011-05-25 20:51:58 +0000436 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000437 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000438 default: return true; // Unknown modifier.
439 case 'm': // The base register of a memory operand.
440 if (!MI->getOperand(OpNum).isReg())
441 return true;
442 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
443 return false;
444 }
445 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000446
Bob Wilson3b515602009-10-13 20:50:28 +0000447 const MachineOperand &MO = MI->getOperand(OpNum);
448 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000449 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000450 return false;
451}
452
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000453static bool isThumb(const MCSubtargetInfo& STI) {
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000454 return STI.getFeatureBits()[ARM::ModeThumb];
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000455}
456
457void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
David Peixottoea2bcb92014-02-06 18:19:40 +0000458 const MCSubtargetInfo *EndInfo) const {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000459 // If either end mode is unknown (EndInfo == NULL) or different than
460 // the start mode, then restore the start mode.
461 const bool WasThumb = isThumb(StartInfo);
Craig Topper062a2ba2014-04-25 05:30:21 +0000462 if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000463 OutStreamer->EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000464 }
465}
466
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000467void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Daniel Sandersc81f4502015-06-16 15:44:21 +0000468 const Triple &TT = TM.getTargetTriple();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000469 // Use unified assembler syntax.
Lang Hames9ff69c82015-04-24 19:11:51 +0000470 OutStreamer->EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000471
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000472 // Emit ARM Build Attributes
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000473 if (TT.isOSBinFormatELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000474 emitAttributes();
Akira Hatanaka16e47ff2014-07-25 05:12:49 +0000475
Eric Christophera49d68e2015-02-17 20:02:32 +0000476 // Use the triple's architecture and subarchitecture to determine
477 // if we're thumb for the purposes of the top level code16 assembler
478 // flag.
Florian Hahna5ba4ee2017-08-12 17:40:18 +0000479 if (!M.getModuleInlineAsm().empty() && TT.isThumb())
Lang Hames9ff69c82015-04-24 19:11:51 +0000480 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000481}
482
Tim Northover23723012014-04-29 10:06:05 +0000483static void
484emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel,
485 MachineModuleInfoImpl::StubValueTy &MCSym) {
486 // L_foo$stub:
487 OutStreamer.EmitLabel(StubLabel);
488 // .indirect_symbol _foo
489 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol);
490
491 if (MCSym.getInt())
492 // External to current translation unit.
493 OutStreamer.EmitIntValue(0, 4/*size*/);
494 else
495 // Internal to current translation unit.
496 //
497 // When we place the LSDA into the TEXT section, the type info
498 // pointers need to be indirect and pc-rel. We accomplish this by
499 // using NLPs; however, sometimes the types are local to the file.
500 // We need to fill in the value for the NLP in those cases.
501 OutStreamer.EmitValue(
Jim Grosbach13760bd2015-05-30 01:25:56 +0000502 MCSymbolRefExpr::create(MCSym.getPointer(), OutStreamer.getContext()),
Tim Northover23723012014-04-29 10:06:05 +0000503 4 /*size*/);
504}
505
Anton Korobeynikov04083522008-08-07 09:54:23 +0000506
Chris Lattneree9399a2009-10-19 17:59:19 +0000507void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Daniel Sandersc81f4502015-06-16 15:44:21 +0000508 const Triple &TT = TM.getTargetTriple();
Eric Christophera49d68e2015-02-17 20:02:32 +0000509 if (TT.isOSBinFormatMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000510 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000511 const TargetLoweringObjectFileMachO &TLOFMacho =
512 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000513 MachineModuleInfoMachO &MMIMacho =
514 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000515
Evan Cheng10043e22007-01-19 07:51:42 +0000516 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000517 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000518
Chris Lattner6462adc2009-10-19 18:38:33 +0000519 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000520 // Switch with ".non_lazy_symbol_pointer" directive.
Lang Hames9ff69c82015-04-24 19:11:51 +0000521 OutStreamer->SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000522 EmitAlignment(2);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000523
Tim Northover23723012014-04-29 10:06:05 +0000524 for (auto &Stub : Stubs)
Lang Hames9ff69c82015-04-24 19:11:51 +0000525 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000526
527 Stubs.clear();
Lang Hames9ff69c82015-04-24 19:11:51 +0000528 OutStreamer->AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000529 }
530
Tim Northover5c3140f2016-04-25 21:12:04 +0000531 Stubs = MMIMacho.GetThreadLocalGVStubList();
532 if (!Stubs.empty()) {
533 // Switch with ".non_lazy_symbol_pointer" directive.
534 OutStreamer->SwitchSection(TLOFMacho.getThreadLocalPointerSection());
535 EmitAlignment(2);
536
537 for (auto &Stub : Stubs)
538 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
539
540 Stubs.clear();
541 OutStreamer->AddBlankLine();
542 }
543
Evan Cheng10043e22007-01-19 07:51:42 +0000544 // Funny Darwin hack: This flag tells the linker that no global symbols
545 // contain code that falls through to other global symbols (e.g. the obvious
546 // implementation of multiple entry points). If this doesn't occur, the
547 // linker can safely perform dead code stripping. Since LLVM never
548 // generates code that does this, it is always safe to set.
Lang Hames9ff69c82015-04-24 19:11:51 +0000549 OutStreamer->EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000550 }
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000551
Saleem Abdulrasool8df2f492016-05-14 18:58:34 +0000552 if (TT.isOSBinFormatCOFF()) {
553 const auto &TLOF =
554 static_cast<const TargetLoweringObjectFileCOFF &>(getObjFileLowering());
555
556 std::string Flags;
557 raw_string_ostream OS(Flags);
558
559 for (const auto &Function : M)
Eric Christopher4367c7f2016-09-16 07:33:15 +0000560 TLOF.emitLinkerFlagsForGlobal(OS, &Function);
Saleem Abdulrasool8df2f492016-05-14 18:58:34 +0000561 for (const auto &Global : M.globals())
Eric Christopher4367c7f2016-09-16 07:33:15 +0000562 TLOF.emitLinkerFlagsForGlobal(OS, &Global);
Saleem Abdulrasool8df2f492016-05-14 18:58:34 +0000563 for (const auto &Alias : M.aliases())
Eric Christopher4367c7f2016-09-16 07:33:15 +0000564 TLOF.emitLinkerFlagsForGlobal(OS, &Alias);
Saleem Abdulrasool8df2f492016-05-14 18:58:34 +0000565
566 OS.flush();
567
568 // Output collected flags
569 if (!Flags.empty()) {
570 OutStreamer->SwitchSection(TLOF.getDrectveSection());
571 OutStreamer->EmitBytes(Flags);
572 }
573 }
574
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000575 // The last attribute to be emitted is ABI_optimization_goals
576 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
577 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
578
Saleem Abdulrasool778c2682015-12-13 05:27:45 +0000579 if (OptimizationGoals > 0 &&
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000580 (Subtarget->isTargetAEABI() || Subtarget->isTargetGNUAEABI() ||
581 Subtarget->isTargetMuslAEABI()))
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000582 ATS.emitAttribute(ARMBuildAttrs::ABI_optimization_goals, OptimizationGoals);
583 OptimizationGoals = -1;
584
585 ATS.finishAttributeSection();
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000586}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000587
Chris Lattner71eb0772009-10-19 20:20:46 +0000588//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000589// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
590// FIXME:
591// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000592// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000593// Instead of subclassing the MCELFStreamer, we do the work here.
594
Sjoerd Meijer2fc4cb62016-10-19 13:43:02 +0000595// Returns true if all functions have the same function attribute value.
596// It also returns true when the module has no functions.
597static bool checkFunctionsAttributeConsistency(const Module &M, StringRef Attr,
598 StringRef Value) {
599 return !any_of(M, [&](const Function &F) {
600 return F.getFnAttribute(Attr).getValueAsString() != Value;
601 });
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000602}
603
Jason W Kimbff84d42010-10-06 22:36:46 +0000604void ARMAsmPrinter::emitAttributes() {
Lang Hames9ff69c82015-04-24 19:11:51 +0000605 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Logan Chien8cbb80d2013-10-28 17:51:12 +0000606 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000607
Charlie Turner8b2caa42015-01-05 13:12:17 +0000608 ATS.emitTextAttribute(ARMBuildAttrs::conformance, "2.09");
609
Logan Chien8cbb80d2013-10-28 17:51:12 +0000610 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000611
Eric Christophera49d68e2015-02-17 20:02:32 +0000612 // Compute ARM ELF Attributes based on the default subtarget that
613 // we'd have constructed. The existing ARM behavior isn't LTO clean
614 // anyhow.
615 // FIXME: For ifunc related functions we could iterate over and look
616 // for a feature string that doesn't match the default one.
Daniel Sandersc81f4502015-06-16 15:44:21 +0000617 const Triple &TT = TM.getTargetTriple();
Eric Christophera49d68e2015-02-17 20:02:32 +0000618 StringRef CPU = TM.getTargetCPU();
619 StringRef FS = TM.getTargetFeatureString();
Daniel Sanders50f17232015-09-15 16:17:27 +0000620 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Eric Christophera49d68e2015-02-17 20:02:32 +0000621 if (!FS.empty()) {
622 if (!ArchFS.empty())
Yaron Keren075759a2015-03-30 15:42:36 +0000623 ArchFS = (Twine(ArchFS) + "," + FS).str();
Eric Christophera49d68e2015-02-17 20:02:32 +0000624 else
625 ArchFS = FS;
626 }
627 const ARMBaseTargetMachine &ATM =
628 static_cast<const ARMBaseTargetMachine &>(TM);
629 const ARMSubtarget STI(TT, CPU, ArchFS, ATM, ATM.isLittleEndian());
630
Oliver Stannard7ad2e8a2017-04-18 12:52:35 +0000631 // Emit build attributes for the available hardware.
632 ATS.emitTargetAttributes(STI);
Jason W Kimbff84d42010-10-06 22:36:46 +0000633
Oliver Stannard8331aae2016-08-08 15:28:31 +0000634 // RW data addressing.
Rafael Espindola3d6a1302016-06-21 14:21:53 +0000635 if (isPositionIndependent()) {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000636 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
637 ARMBuildAttrs::AddressRWPCRel);
Oliver Stannard8331aae2016-08-08 15:28:31 +0000638 } else if (STI.isRWPI()) {
639 // RWPI specific attributes.
640 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
641 ARMBuildAttrs::AddressRWSBRel);
642 }
643
644 // RO data addressing.
645 if (isPositionIndependent() || STI.isROPI()) {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000646 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data,
647 ARMBuildAttrs::AddressROPCRel);
Oliver Stannard8331aae2016-08-08 15:28:31 +0000648 }
649
650 // GOT use.
651 if (isPositionIndependent()) {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000652 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
653 ARMBuildAttrs::AddressGOT);
654 } else {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000655 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
656 ARMBuildAttrs::AddressDirect);
657 }
658
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000659 // Set FP Denormals.
Sjoerd Meijer2fc4cb62016-10-19 13:43:02 +0000660 if (checkFunctionsAttributeConsistency(*MMI->getModule(),
661 "denormal-fp-math",
662 "preserve-sign") ||
Sjoerd Meijer535529b2016-10-04 08:03:36 +0000663 TM.Options.FPDenormalMode == FPDenormal::PreserveSign)
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000664 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
665 ARMBuildAttrs::PreserveFPSign);
Sjoerd Meijer2fc4cb62016-10-19 13:43:02 +0000666 else if (checkFunctionsAttributeConsistency(*MMI->getModule(),
667 "denormal-fp-math",
668 "positive-zero") ||
Sjoerd Meijer535529b2016-10-04 08:03:36 +0000669 TM.Options.FPDenormalMode == FPDenormal::PositiveZero)
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000670 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
671 ARMBuildAttrs::PositiveZero);
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000672 else if (!TM.Options.UnsafeFPMath)
Charlie Turner15f91c52014-12-02 08:22:29 +0000673 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
674 ARMBuildAttrs::IEEEDenormals);
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000675 else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000676 if (!STI.hasVFP2()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000677 // When the target doesn't have an FPU (by design or
678 // intention), the assumptions made on the software support
679 // mirror that of the equivalent hardware support *if it
680 // existed*. For v7 and better we indicate that denormals are
681 // flushed preserving sign, and for V6 we indicate that
682 // denormals are flushed to positive zero.
Eric Christophera49d68e2015-02-17 20:02:32 +0000683 if (STI.hasV7Ops())
Charlie Turner15f91c52014-12-02 08:22:29 +0000684 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
685 ARMBuildAttrs::PreserveFPSign);
Eric Christophera49d68e2015-02-17 20:02:32 +0000686 } else if (STI.hasVFP3()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000687 // In VFPv4, VFPv4U, VFPv3, or VFPv3U, it is preserved. That is,
688 // the sign bit of the zero matches the sign bit of the input or
689 // result that is being flushed to zero.
690 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
691 ARMBuildAttrs::PreserveFPSign);
692 }
693 // For VFPv2 implementations it is implementation defined as
694 // to whether denormals are flushed to positive zero or to
695 // whatever the sign of zero is (ARM v7AR ARM 2.7.5). Historically
696 // LLVM has chosen to flush this to positive zero (most likely for
697 // GCC compatibility), so that's the chosen value here (the
698 // absence of its emission implies zero).
Amara Emerson5035ee02013-10-07 16:55:23 +0000699 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000700
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000701 // Set FP exceptions and rounding
Sjoerd Meijer2fc4cb62016-10-19 13:43:02 +0000702 if (checkFunctionsAttributeConsistency(*MMI->getModule(),
703 "no-trapping-math", "true") ||
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000704 TM.Options.NoTrappingFPMath)
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000705 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
706 ARMBuildAttrs::Not_Allowed);
707 else if (!TM.Options.UnsafeFPMath) {
708 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions, ARMBuildAttrs::Allowed);
709
710 // If the user has permitted this code to choose the IEEE 754
711 // rounding at run-time, emit the rounding attribute.
712 if (TM.Options.HonorSignDependentRoundingFPMathOption)
713 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_rounding, ARMBuildAttrs::Allowed);
714 }
715
Charlie Turnerc96e95c2014-12-05 08:22:47 +0000716 // TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath is the
717 // equivalent of GCC's -ffinite-math-only flag.
Amara Emersonac695082013-10-11 16:03:43 +0000718 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000719 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
720 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000721 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000722 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
Sam Parkerdf7c6ef2017-01-18 13:52:12 +0000723 ARMBuildAttrs::AllowIEEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000724
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +0000725 // FIXME: add more flags to ARMBuildAttributes.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000726 // 8-bytes alignment stuff.
Saleem Abdulrasool196c3212014-01-19 08:25:35 +0000727 ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
728 ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000729
730 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000731 if (STI.isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
Bradley Smithc848beb2013-11-01 11:21:16 +0000732 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
733
Charlie Turner1a539962014-12-12 11:59:18 +0000734 // FIXME: To support emitting this build attribute as GCC does, the
735 // -mfp16-format option and associated plumbing must be
736 // supported. For now the __fp16 type is exposed by default, so this
737 // attribute should be emitted with value 1.
738 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_16bit_format,
739 ARMBuildAttrs::FP16FormatIEEE);
740
Oliver Stannard5dc29342014-06-20 10:08:11 +0000741 if (MMI) {
742 if (const Module *SourceModule = MMI->getModule()) {
743 // ABI_PCS_wchar_t to indicate wchar_t width
744 // FIXME: There is no way to emit value 0 (wchar_t prohibited).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000745 if (auto WCharWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000746 SourceModule->getModuleFlag("wchar_size"))) {
747 int WCharWidth = WCharWidthValue->getZExtValue();
748 assert((WCharWidth == 2 || WCharWidth == 4) &&
749 "wchar_t width must be 2 or 4 bytes");
750 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth);
751 }
752
753 // ABI_enum_size to indicate enum width
754 // FIXME: There is no way to emit value 0 (enums prohibited) or value 3
755 // (all enums contain a value needing 32 bits to encode).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000756 if (auto EnumWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000757 SourceModule->getModuleFlag("min_enum_size"))) {
758 int EnumWidth = EnumWidthValue->getZExtValue();
759 assert((EnumWidth == 1 || EnumWidth == 4) &&
760 "Minimum enum width must be 1 or 4 bytes");
761 int EnumBuildAttr = EnumWidth == 1 ? 1 : 2;
762 ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr);
763 }
764 }
765 }
766
Oliver Stannard8331aae2016-08-08 15:28:31 +0000767 // We currently do not support using R9 as the TLS pointer.
768 if (STI.isRWPI())
769 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
770 ARMBuildAttrs::R9IsSB);
771 else if (STI.isR9Reserved())
772 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
773 ARMBuildAttrs::R9Reserved);
Amara Emerson115d2df2014-07-25 14:03:14 +0000774 else
Oliver Stannard8331aae2016-08-08 15:28:31 +0000775 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
776 ARMBuildAttrs::R9IsGPR);
Jason W Kimbff84d42010-10-06 22:36:46 +0000777}
778
Jason W Kimbff84d42010-10-06 22:36:46 +0000779//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000780
Mehdi Amini48878ae2016-10-01 05:57:55 +0000781static MCSymbol *getPICLabel(StringRef Prefix, unsigned FunctionNumber,
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000782 unsigned LabelId, MCContext &Ctx) {
783
Jim Grosbach6f482002015-05-18 18:43:14 +0000784 MCSymbol *Label = Ctx.getOrCreateSymbol(Twine(Prefix)
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000785 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
786 return Label;
787}
788
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000789static MCSymbolRefExpr::VariantKind
790getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
791 switch (Modifier) {
Saleem Abdulrasoolce4eee42016-06-07 03:15:01 +0000792 case ARMCP::no_modifier:
793 return MCSymbolRefExpr::VK_None;
794 case ARMCP::TLSGD:
795 return MCSymbolRefExpr::VK_TLSGD;
796 case ARMCP::TPOFF:
797 return MCSymbolRefExpr::VK_TPOFF;
798 case ARMCP::GOTTPOFF:
799 return MCSymbolRefExpr::VK_GOTTPOFF;
Oliver Stannard8331aae2016-08-08 15:28:31 +0000800 case ARMCP::SBREL:
801 return MCSymbolRefExpr::VK_ARM_SBREL;
Saleem Abdulrasoolce4eee42016-06-07 03:15:01 +0000802 case ARMCP::GOT_PREL:
803 return MCSymbolRefExpr::VK_ARM_GOT_PREL;
Saleem Abdulrasool532dcbc2016-06-07 03:15:07 +0000804 case ARMCP::SECREL:
805 return MCSymbolRefExpr::VK_SECREL;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000806 }
David Blaikie46a9f012012-01-20 21:51:11 +0000807 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000808}
809
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000810MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
811 unsigned char TargetFlags) {
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000812 if (Subtarget->isTargetMachO()) {
Rafael Espindola5ac8f5c2016-06-28 15:38:13 +0000813 bool IsIndirect =
814 (TargetFlags & ARMII::MO_NONLAZY) && Subtarget->isGVIndirectSymbol(GV);
Evan Chengdfce83c2011-01-17 08:03:18 +0000815
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000816 if (!IsIndirect)
817 return getSymbol(GV);
818
819 // FIXME: Remove this when Darwin transition to @GOT like syntax.
820 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
821 MachineModuleInfoMachO &MMIMachO =
822 MMI->getObjFileInfo<MachineModuleInfoMachO>();
823 MachineModuleInfoImpl::StubValueTy &StubSym =
Rafael Espindola712f9572016-05-17 16:01:32 +0000824 GV->isThreadLocal() ? MMIMachO.getThreadLocalGVStubEntry(MCSym)
825 : MMIMachO.getGVStubEntry(MCSym);
Tim Northover5c3140f2016-04-25 21:12:04 +0000826
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000827 if (!StubSym.getPointer())
828 StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV),
829 !GV->hasInternalLinkage());
830 return MCSym;
831 } else if (Subtarget->isTargetCOFF()) {
832 assert(Subtarget->isTargetWindows() &&
833 "Windows is the only supported COFF target");
Reid Klecknerc35e7f52015-06-11 01:31:48 +0000834
835 bool IsIndirect = (TargetFlags & ARMII::MO_DLLIMPORT);
836 if (!IsIndirect)
837 return getSymbol(GV);
838
839 SmallString<128> Name;
840 Name = "__imp_";
841 getNameWithPrefix(Name, GV);
842
843 return OutContext.getOrCreateSymbol(Name);
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000844 } else if (Subtarget->isTargetELF()) {
845 return getSymbol(GV);
846 }
847 llvm_unreachable("unexpected target");
Evan Chengdfce83c2011-01-17 08:03:18 +0000848}
849
Jim Grosbach38f8e762010-11-09 18:45:04 +0000850void ARMAsmPrinter::
851EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000852 const DataLayout &DL = getDataLayout();
853 int Size = DL.getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000854
855 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000856
James Molloy9abb2fa2016-09-26 07:26:24 +0000857 if (ACPV->isPromotedGlobal()) {
858 // This constant pool entry is actually a global whose storage has been
859 // promoted into the constant pool. This global may be referenced still
860 // by debug information, and due to the way AsmPrinter is set up, the debug
861 // info is immutable by the time we decide to promote globals to constant
862 // pools. Because of this, we need to ensure we emit a symbol for the global
863 // with private linkage (the default) so debug info can refer to it.
864 //
865 // However, if this global is promoted into several functions we must ensure
866 // we don't try and emit duplicate symbols!
867 auto *ACPC = cast<ARMConstantPoolConstant>(ACPV);
868 auto *GV = ACPC->getPromotedGlobal();
869 if (!EmittedPromotedGlobalLabels.count(GV)) {
870 MCSymbol *GVSym = getSymbol(GV);
871 OutStreamer->EmitLabel(GVSym);
872 EmittedPromotedGlobalLabels.insert(GV);
873 }
874 return EmitGlobalConstant(DL, ACPC->getPromotedGlobalInit());
875 }
876
Jim Grosbachca21cd72010-11-10 17:59:10 +0000877 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +0000878 if (ACPV->isLSDA()) {
Rafael Espindoladc4263c2015-03-17 13:57:48 +0000879 MCSym = getCurExceptionSym();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000880 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000881 const BlockAddress *BA =
882 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
883 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000884 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000885 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000886
887 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
888 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +0000889 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +0000890 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +0000891 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +0000892 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +0000893 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000894 } else {
895 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Mehdi Amini5b007702016-10-05 01:41:06 +0000896 auto Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
Bill Wendlingc214cb02011-10-01 08:58:29 +0000897 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000898 }
899
900 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000901 const MCExpr *Expr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000902 MCSymbolRefExpr::create(MCSym, getModifierVariantKind(ACPV->getModifier()),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000903 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000904
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000905 if (ACPV->getPCAdjustment()) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000906 MCSymbol *PCLabel =
907 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
908 ACPV->getLabelId(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000909 const MCExpr *PCRelExpr = MCSymbolRefExpr::create(PCLabel, OutContext);
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000910 PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000911 MCBinaryExpr::createAdd(PCRelExpr,
912 MCConstantExpr::create(ACPV->getPCAdjustment(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000913 OutContext),
914 OutContext);
915 if (ACPV->mustAddCurrentAddress()) {
916 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
917 // label, so just emit a local label end reference that instead.
Jim Grosbach6f482002015-05-18 18:43:14 +0000918 MCSymbol *DotSym = OutContext.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +0000919 OutStreamer->EmitLabel(DotSym);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000920 const MCExpr *DotExpr = MCSymbolRefExpr::create(DotSym, OutContext);
921 PCRelExpr = MCBinaryExpr::createSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000922 }
Jim Grosbach13760bd2015-05-30 01:25:56 +0000923 Expr = MCBinaryExpr::createSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000924 }
Lang Hames9ff69c82015-04-24 19:11:51 +0000925 OutStreamer->EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000926}
927
Tim Northovera603c402015-05-31 19:22:07 +0000928void ARMAsmPrinter::EmitJumpTableAddrs(const MachineInstr *MI) {
929 const MachineOperand &MO1 = MI->getOperand(1);
Peter Collingbourne7e814d12015-05-21 23:20:55 +0000930 unsigned JTI = MO1.getIndex();
Tim Northover12c41af2015-05-18 17:10:40 +0000931
Tim Northovera603c402015-05-31 19:22:07 +0000932 // Make sure the Thumb jump table is 4-byte aligned. This will be a nop for
933 // ARM mode tables.
934 EmitAlignment(2);
935
Jim Grosbach284eebc2010-09-22 17:39:48 +0000936 // Emit a label for the jump table.
Tim Northover4998a472015-05-13 20:28:38 +0000937 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
Lang Hames9ff69c82015-04-24 19:11:51 +0000938 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000939
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000940 // Mark the jump table as data-in-code.
Lang Hames9ff69c82015-04-24 19:11:51 +0000941 OutStreamer->EmitDataRegion(MCDR_DataRegionJT32);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000942
Jim Grosbach284eebc2010-09-22 17:39:48 +0000943 // Emit each entry of the table.
944 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
945 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
946 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
947
Javed Absar5766b8e2017-08-29 10:04:18 +0000948 for (MachineBasicBlock *MBB : JTBBs) {
Jim Grosbach284eebc2010-09-22 17:39:48 +0000949 // Construct an MCExpr for the entry. We want a value of the form:
950 // (BasicBlockAddr - TableBeginAddr)
951 //
952 // For example, a table with entries jumping to basic blocks BB0 and BB1
953 // would look like:
954 // LJTI_0_0:
955 // .word (LBB0 - LJTI_0_0)
956 // .word (LBB1 - LJTI_0_0)
Jim Grosbach13760bd2015-05-30 01:25:56 +0000957 const MCExpr *Expr = MCSymbolRefExpr::create(MBB->getSymbol(), OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000958
Oliver Stannard8331aae2016-08-08 15:28:31 +0000959 if (isPositionIndependent() || Subtarget->isROPI())
Jim Grosbach13760bd2015-05-30 01:25:56 +0000960 Expr = MCBinaryExpr::createSub(Expr, MCSymbolRefExpr::create(JTISymbol,
Jim Grosbach284eebc2010-09-22 17:39:48 +0000961 OutContext),
962 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +0000963 // If we're generating a table of Thumb addresses in static relocation
964 // model, we need to add one to keep interworking correctly.
965 else if (AFI->isThumbFunction())
Jim Grosbach13760bd2015-05-30 01:25:56 +0000966 Expr = MCBinaryExpr::createAdd(Expr, MCConstantExpr::create(1,OutContext),
Jim Grosbache1995f22011-08-31 22:23:09 +0000967 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +0000968 OutStreamer->EmitValue(Expr, 4);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000969 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000970 // Mark the end of jump table data-in-code region.
Lang Hames9ff69c82015-04-24 19:11:51 +0000971 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000972}
973
Tim Northovera603c402015-05-31 19:22:07 +0000974void ARMAsmPrinter::EmitJumpTableInsts(const MachineInstr *MI) {
975 const MachineOperand &MO1 = MI->getOperand(1);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000976 unsigned JTI = MO1.getIndex();
977
Sanne Wouda490d4a62017-02-13 14:07:45 +0000978 // Make sure the Thumb jump table is 4-byte aligned. This will be a nop for
979 // ARM mode tables.
980 EmitAlignment(2);
981
982 // Emit a label for the jump table.
Tim Northover4998a472015-05-13 20:28:38 +0000983 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
Lang Hames9ff69c82015-04-24 19:11:51 +0000984 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000985
986 // Emit each entry of the table.
987 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
988 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
989 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000990
Javed Absar5766b8e2017-08-29 10:04:18 +0000991 for (MachineBasicBlock *MBB : JTBBs) {
Jim Grosbach13760bd2015-05-30 01:25:56 +0000992 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +0000993 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000994 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Tim Northovera603c402015-05-31 19:22:07 +0000995 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000996 .addExpr(MBBSymbolExpr)
997 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000998 .addReg(0));
Tim Northovera603c402015-05-31 19:22:07 +0000999 }
1000}
1001
1002void ARMAsmPrinter::EmitJumpTableTBInst(const MachineInstr *MI,
1003 unsigned OffsetWidth) {
1004 assert((OffsetWidth == 1 || OffsetWidth == 2) && "invalid tbb/tbh width");
1005 const MachineOperand &MO1 = MI->getOperand(1);
1006 unsigned JTI = MO1.getIndex();
1007
James Molloy70a3d6d2016-11-01 13:37:41 +00001008 if (Subtarget->isThumb1Only())
1009 EmitAlignment(2);
1010
Tim Northovera603c402015-05-31 19:22:07 +00001011 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
1012 OutStreamer->EmitLabel(JTISymbol);
1013
1014 // Emit each entry of the table.
1015 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1016 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1017 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1018
1019 // Mark the jump table as data-in-code.
1020 OutStreamer->EmitDataRegion(OffsetWidth == 1 ? MCDR_DataRegionJT8
1021 : MCDR_DataRegionJT16);
1022
1023 for (auto MBB : JTBBs) {
1024 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
1025 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001026 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +00001027 // MCExpr for the entry. We want a value of the form:
Tim Northovera603c402015-05-31 19:22:07 +00001028 // (BasicBlockAddr - TBBInstAddr + 4) / 2
Jim Grosbach1573b292010-09-22 17:15:35 +00001029 //
1030 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1031 // would look like:
1032 // LJTI_0_0:
Tim Northovera603c402015-05-31 19:22:07 +00001033 // .byte (LBB0 - (LCPI0_0 + 4)) / 2
1034 // .byte (LBB1 - (LCPI0_0 + 4)) / 2
1035 // where LCPI0_0 is a label defined just before the TBB instruction using
1036 // this table.
1037 MCSymbol *TBInstPC = GetCPISymbol(MI->getOperand(0).getImm());
1038 const MCExpr *Expr = MCBinaryExpr::createAdd(
1039 MCSymbolRefExpr::create(TBInstPC, OutContext),
1040 MCConstantExpr::create(4, OutContext), OutContext);
1041 Expr = MCBinaryExpr::createSub(MBBSymbolExpr, Expr, OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001042 Expr = MCBinaryExpr::createDiv(Expr, MCConstantExpr::create(2, OutContext),
Jim Grosbach1573b292010-09-22 17:15:35 +00001043 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001044 OutStreamer->EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001045 }
Jim Grosbach2597f832012-05-21 23:34:42 +00001046 // Mark the end of jump table data-in-code region. 32-bit offsets use
1047 // actual branch instructions here, so we don't mark those as a data-region
1048 // at all.
Tim Northovera603c402015-05-31 19:22:07 +00001049 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
1050
1051 // Make sure the next instruction is 2-byte aligned.
1052 EmitAlignment(1);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001053}
1054
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001055void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1056 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1057 "Only instruction which are involved into frame setup code are allowed");
1058
Lang Hames9ff69c82015-04-24 19:11:51 +00001059 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001060 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001061 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +00001062 const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001063 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001064
1065 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001066 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001067 unsigned SrcReg, DstReg;
1068
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001069 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1070 // Two special cases:
1071 // 1) tPUSH does not have src/dst regs.
1072 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1073 // load. Yes, this is pretty fragile, but for now I don't see better
1074 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001075 SrcReg = DstReg = ARM::SP;
1076 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001077 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001078 DstReg = MI->getOperand(0).getReg();
1079 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001080
1081 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001082 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001083 // Register saves.
1084 assert(DstReg == ARM::SP &&
1085 "Only stack pointer as a destination reg is supported");
1086
1087 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001088 // Skip src & dst reg, and pred ops.
1089 unsigned StartOp = 2 + 2;
1090 // Use all the operands.
1091 unsigned NumOffset = 0;
1092
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001093 switch (Opc) {
1094 default:
Matthias Braun8c209aa2017-01-28 02:02:38 +00001095 MI->print(errs());
Craig Toppere55c5562012-02-07 02:50:20 +00001096 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001097 case ARM::tPUSH:
1098 // Special case here: no src & dst reg, but two extra imp ops.
1099 StartOp = 2; NumOffset = 2;
Simon Pilgrime2d84d92017-07-08 18:42:04 +00001100 LLVM_FALLTHROUGH;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001101 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001102 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001103 case ARM::VSTMDDB_UPD:
1104 assert(SrcReg == ARM::SP &&
1105 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001106 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001107 i != NumOps; ++i) {
1108 const MachineOperand &MO = MI->getOperand(i);
1109 // Actually, there should never be any impdef stuff here. Skip it
1110 // temporary to workaround PR11902.
1111 if (MO.isImplicit())
1112 continue;
1113 RegList.push_back(MO.getReg());
1114 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001115 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001116 case ARM::STR_PRE_IMM:
1117 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001118 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001119 assert(MI->getOperand(2).getReg() == ARM::SP &&
1120 "Only stack pointer as a source reg is supported");
1121 RegList.push_back(SrcReg);
1122 break;
1123 }
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001124 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM)
1125 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001126 } else {
1127 // Changes of stack / frame pointer.
1128 if (SrcReg == ARM::SP) {
1129 int64_t Offset = 0;
1130 switch (Opc) {
1131 default:
Matthias Braun8c209aa2017-01-28 02:02:38 +00001132 MI->print(errs());
Craig Toppere55c5562012-02-07 02:50:20 +00001133 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001134 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001135 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001136 Offset = 0;
1137 break;
1138 case ARM::ADDri:
Akira Hatanaka3bfc3e22015-11-10 00:10:41 +00001139 case ARM::t2ADDri:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001140 Offset = -MI->getOperand(2).getImm();
1141 break;
1142 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001143 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001144 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001145 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001146 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001147 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001148 break;
1149 case ARM::tADDspi:
1150 case ARM::tADDrSPi:
1151 Offset = -MI->getOperand(2).getImm()*4;
1152 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001153 case ARM::tLDRpci: {
1154 // Grab the constpool index and check, whether it corresponds to
1155 // original or cloned constpool entry.
1156 unsigned CPI = MI->getOperand(1).getIndex();
1157 const MachineConstantPool *MCP = MF.getConstantPool();
1158 if (CPI >= MCP->getConstants().size())
1159 CPI = AFI.getOriginalCPIdx(CPI);
1160 assert(CPI != -1U && "Invalid constpool index");
1161
1162 // Derive the actual offset.
1163 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1164 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1165 // FIXME: Check for user, it should be "add" instruction!
1166 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001167 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001168 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001169 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001170
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001171 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
1172 if (DstReg == FramePtr && FramePtr != ARM::SP)
1173 // Set-up of the frame pointer. Positive values correspond to "add"
1174 // instruction.
1175 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
1176 else if (DstReg == ARM::SP) {
1177 // Change of SP by an offset. Positive values correspond to "sub"
1178 // instruction.
1179 ATS.emitPad(Offset);
1180 } else {
1181 // Move of SP to a register. Positive values correspond to an "add"
1182 // instruction.
1183 ATS.emitMovSP(DstReg, -Offset);
1184 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001185 }
1186 } else if (DstReg == ARM::SP) {
Matthias Braun8c209aa2017-01-28 02:02:38 +00001187 MI->print(errs());
Craig Toppere55c5562012-02-07 02:50:20 +00001188 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001189 }
1190 else {
Matthias Braun8c209aa2017-01-28 02:02:38 +00001191 MI->print(errs());
Craig Toppere55c5562012-02-07 02:50:20 +00001192 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001193 }
1194 }
1195}
1196
Jim Grosbach95dee402011-07-08 17:40:42 +00001197// Simple pseudo-instructions have their lowering (with expansion to real
1198// instructions) auto-generated.
1199#include "ARMGenMCPseudoLowering.inc"
1200
Jim Grosbach05eccf02010-09-29 15:23:40 +00001201void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001202 const DataLayout &DL = getDataLayout();
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001203 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
1204 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Rafael Espindola58873562014-01-03 19:21:54 +00001205
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001206 // If we just ended a constant pool, mark it as such.
1207 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001208 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001209 InConstantPool = false;
1210 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001211
Jim Grosbach51b55422011-08-23 21:32:34 +00001212 // Emit unwinding stuff for frame-related instructions
Renato Golin78a6eba2014-02-07 20:12:49 +00001213 if (Subtarget->isTargetEHABICompatible() &&
Renato Golin8cea6e82014-01-29 11:50:56 +00001214 MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001215 EmitUnwindingInstruction(MI);
1216
Jim Grosbach95dee402011-07-08 17:40:42 +00001217 // Do any auto-generated pseudo lowerings.
Lang Hames9ff69c82015-04-24 19:11:51 +00001218 if (emitPseudoExpansionLowering(*OutStreamer, MI))
Jim Grosbach95dee402011-07-08 17:40:42 +00001219 return;
1220
Andrew Trick924123a2011-09-21 02:20:46 +00001221 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1222 "Pseudo flag setting opcode should be expanded early");
1223
Jim Grosbach95dee402011-07-08 17:40:42 +00001224 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001225 unsigned Opc = MI->getOpcode();
1226 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001227 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001228 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001229 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001230 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001231 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001232 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001233 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
Lang Hames9ff69c82015-04-24 19:11:51 +00001234 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1235 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001236 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1237 : ARM::ADR))
1238 .addReg(MI->getOperand(0).getReg())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001239 .addExpr(MCSymbolRefExpr::create(CPISymbol, OutContext))
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001240 // Add predicate operands.
1241 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001242 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001243 return;
1244 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001245 case ARM::LEApcrelJT:
1246 case ARM::tLEApcrelJT:
1247 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001248 MCSymbol *JTIPICSymbol =
Tim Northover4998a472015-05-13 20:28:38 +00001249 GetARMJTIPICJumpTableLabel(MI->getOperand(1).getIndex());
Lang Hames9ff69c82015-04-24 19:11:51 +00001250 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1251 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001252 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1253 : ARM::ADR))
1254 .addReg(MI->getOperand(0).getReg())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001255 .addExpr(MCSymbolRefExpr::create(JTIPICSymbol, OutContext))
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001256 // Add predicate operands.
Tim Northover4998a472015-05-13 20:28:38 +00001257 .addImm(MI->getOperand(2).getImm())
1258 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001259 return;
1260 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001261 // Darwin call instructions are just normal call instructions with different
1262 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001263 case ARM::BX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001264 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001265 .addReg(ARM::LR)
1266 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001267 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001268 .addImm(ARMCC::AL)
1269 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001270 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001271 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001272
Joerg Sonnenberger0f76a352017-08-28 20:20:47 +00001273 assert(Subtarget->hasV4TOps());
Lang Hames9ff69c82015-04-24 19:11:51 +00001274 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001275 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001276 return;
1277 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001278 case ARM::tBX_CALL: {
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001279 if (Subtarget->hasV5TOps())
1280 llvm_unreachable("Expected BLX to be selected for v5t+");
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001281
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001282 // On ARM v4t, when doing a call from thumb mode, we need to ensure
1283 // that the saved lr has its LSB set correctly (the arch doesn't
1284 // have blx).
1285 // So here we generate a bl to a small jump pad that does bx rN.
1286 // The jump pads are emitted after the function body.
1287
1288 unsigned TReg = MI->getOperand(0).getReg();
1289 MCSymbol *TRegSym = nullptr;
Javed Absar5766b8e2017-08-29 10:04:18 +00001290 for (std::pair<unsigned, MCSymbol *> &TIP : ThumbIndirectPads) {
1291 if (TIP.first == TReg) {
1292 TRegSym = TIP.second;
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001293 break;
1294 }
1295 }
1296
1297 if (!TRegSym) {
Jim Grosbach6f482002015-05-18 18:43:14 +00001298 TRegSym = OutContext.createTempSymbol();
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001299 ThumbIndirectPads.push_back(std::make_pair(TReg, TRegSym));
1300 }
1301
1302 // Create a link-saving branch to the Reg Indirect Jump Pad.
Lang Hames9ff69c82015-04-24 19:11:51 +00001303 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBL)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001304 // Predicate comes first here.
1305 .addImm(ARMCC::AL).addReg(0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001306 .addExpr(MCSymbolRefExpr::create(TRegSym, OutContext)));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001307 return;
1308 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001309 case ARM::BMOVPCRX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001310 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001311 .addReg(ARM::LR)
1312 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001313 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001314 .addImm(ARMCC::AL)
1315 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001316 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001317 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001318
Lang Hames9ff69c82015-04-24 19:11:51 +00001319 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001320 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001321 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001322 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001323 .addImm(ARMCC::AL)
1324 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001325 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001326 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001327 return;
1328 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001329 case ARM::BMOVPCB_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001330 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001331 .addReg(ARM::LR)
1332 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001333 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001334 .addImm(ARMCC::AL)
1335 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001336 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001337 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001338
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001339 const MachineOperand &Op = MI->getOperand(0);
1340 const GlobalValue *GV = Op.getGlobal();
1341 const unsigned TF = Op.getTargetFlags();
1342 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001343 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001344 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001345 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001346 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001347 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001348 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001349 return;
1350 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001351 case ARM::MOVi16_ga_pcrel:
1352 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001353 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001354 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001355 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001356
Evan Cheng2f2435d2011-01-21 18:55:51 +00001357 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001358 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001359 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001360 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001361
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001362 MCSymbol *LabelSym =
1363 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1364 MI->getOperand(2).getImm(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001365 const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001366 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1367 const MCExpr *PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001368 ARMMCExpr::createLower16(MCBinaryExpr::createSub(GVSymExpr,
1369 MCBinaryExpr::createAdd(LabelSymExpr,
1370 MCConstantExpr::create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001371 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001372 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001373
Evan Chengdfce83c2011-01-17 08:03:18 +00001374 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001375 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1376 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001377 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001378 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001379 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001380 return;
1381 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001382 case ARM::MOVTi16_ga_pcrel:
1383 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001384 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001385 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1386 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001387 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1388 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001389
Evan Cheng2f2435d2011-01-21 18:55:51 +00001390 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001391 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001392 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001393 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001394
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001395 MCSymbol *LabelSym =
1396 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1397 MI->getOperand(3).getImm(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001398 const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001399 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1400 const MCExpr *PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001401 ARMMCExpr::createUpper16(MCBinaryExpr::createSub(GVSymExpr,
1402 MCBinaryExpr::createAdd(LabelSymExpr,
1403 MCConstantExpr::create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001404 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001405 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001406 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001407 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1408 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001409 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001410 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001411 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001412 return;
1413 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001414 case ARM::tPICADD: {
1415 // This is a pseudo op for a label + instruction sequence, which looks like:
1416 // LPC0:
1417 // add r0, pc
1418 // This adds the address of LPC0 to r0.
1419
1420 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001421 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001422 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001423 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001424
1425 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001426 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001427 .addReg(MI->getOperand(0).getReg())
1428 .addReg(MI->getOperand(0).getReg())
1429 .addReg(ARM::PC)
1430 // Add predicate operands.
1431 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001432 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001433 return;
1434 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001435 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001436 // This is a pseudo op for a label + instruction sequence, which looks like:
1437 // LPC0:
1438 // add r0, pc, r0
1439 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001440
Chris Lattneradd57492009-10-19 22:23:04 +00001441 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001442 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001443 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001444 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001445
Jim Grosbach7ae94222010-09-14 21:05:34 +00001446 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001447 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001448 .addReg(MI->getOperand(0).getReg())
1449 .addReg(ARM::PC)
1450 .addReg(MI->getOperand(1).getReg())
1451 // Add predicate operands.
1452 .addImm(MI->getOperand(3).getImm())
1453 .addReg(MI->getOperand(4).getReg())
1454 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001455 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001456 return;
1457 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001458 case ARM::PICSTR:
1459 case ARM::PICSTRB:
1460 case ARM::PICSTRH:
1461 case ARM::PICLDR:
1462 case ARM::PICLDRB:
1463 case ARM::PICLDRH:
1464 case ARM::PICLDRSB:
1465 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001466 // This is a pseudo op for a label + instruction sequence, which looks like:
1467 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001468 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001469 // The LCP0 label is referenced by a constant pool entry in order to get
1470 // a PC-relative address at the ldr instruction.
1471
1472 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001473 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001474 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001475 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001476
1477 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001478 unsigned Opcode;
1479 switch (MI->getOpcode()) {
1480 default:
1481 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001482 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1483 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001484 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001485 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001486 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001487 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1488 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1489 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1490 }
Lang Hames9ff69c82015-04-24 19:11:51 +00001491 EmitToStreamer(*OutStreamer, MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001492 .addReg(MI->getOperand(0).getReg())
1493 .addReg(ARM::PC)
1494 .addReg(MI->getOperand(1).getReg())
1495 .addImm(0)
1496 // Add predicate operands.
1497 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001498 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001499
1500 return;
1501 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001502 case ARM::CONSTPOOL_ENTRY: {
Alexandros Lamprineas2b2b4202017-06-20 07:20:52 +00001503 if (Subtarget->genExecuteOnly())
1504 llvm_unreachable("execute-only should not generate constant pools");
1505
Chris Lattner186c6b02009-10-19 22:33:05 +00001506 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1507 /// in the function. The first operand is the ID# for this instruction, the
1508 /// second is the index into the MachineConstantPool that this is, the third
1509 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001510 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001511 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1512 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1513
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001514 // If this is the first entry of the pool, mark it.
1515 if (!InConstantPool) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001516 OutStreamer->EmitDataRegion(MCDR_DataRegion);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001517 InConstantPool = true;
1518 }
1519
Lang Hames9ff69c82015-04-24 19:11:51 +00001520 OutStreamer->EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001521
1522 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1523 if (MCPE.isMachineConstantPoolEntry())
1524 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1525 else
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001526 EmitGlobalConstant(DL, MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001527 return;
1528 }
Tim Northovera603c402015-05-31 19:22:07 +00001529 case ARM::JUMPTABLE_ADDRS:
1530 EmitJumpTableAddrs(MI);
1531 return;
1532 case ARM::JUMPTABLE_INSTS:
1533 EmitJumpTableInsts(MI);
1534 return;
1535 case ARM::JUMPTABLE_TBB:
1536 case ARM::JUMPTABLE_TBH:
1537 EmitJumpTableTBInst(MI, MI->getOpcode() == ARM::JUMPTABLE_TBB ? 1 : 2);
1538 return;
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001539 case ARM::t2BR_JT: {
1540 // Lower and emit the instruction itself, then the jump table following it.
Lang Hames9ff69c82015-04-24 19:11:51 +00001541 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001542 .addReg(ARM::PC)
1543 .addReg(MI->getOperand(0).getReg())
1544 // Add predicate operands.
1545 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001546 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001547 return;
1548 }
Tim Northovera603c402015-05-31 19:22:07 +00001549 case ARM::t2TBB_JT:
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001550 case ARM::t2TBH_JT: {
Tim Northovera603c402015-05-31 19:22:07 +00001551 unsigned Opc = MI->getOpcode() == ARM::t2TBB_JT ? ARM::t2TBB : ARM::t2TBH;
1552 // Lower and emit the PC label, then the instruction itself.
1553 OutStreamer->EmitLabel(GetCPISymbol(MI->getOperand(3).getImm()));
1554 EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
1555 .addReg(MI->getOperand(0).getReg())
1556 .addReg(MI->getOperand(1).getReg())
1557 // Add predicate operands.
1558 .addImm(ARMCC::AL)
1559 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001560 return;
1561 }
James Molloy70a3d6d2016-11-01 13:37:41 +00001562 case ARM::tTBB_JT:
1563 case ARM::tTBH_JT: {
1564
1565 bool Is8Bit = MI->getOpcode() == ARM::tTBB_JT;
1566 unsigned Base = MI->getOperand(0).getReg();
1567 unsigned Idx = MI->getOperand(1).getReg();
1568 assert(MI->getOperand(1).isKill() && "We need the index register as scratch!");
1569
1570 // Multiply up idx if necessary.
1571 if (!Is8Bit)
1572 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLSLri)
1573 .addReg(Idx)
1574 .addReg(ARM::CPSR)
1575 .addReg(Idx)
1576 .addImm(1)
1577 // Add predicate operands.
1578 .addImm(ARMCC::AL)
1579 .addReg(0));
1580
1581 if (Base == ARM::PC) {
1582 // TBB [base, idx] =
1583 // ADDS idx, idx, base
1584 // LDRB idx, [idx, #4] ; or LDRH if TBH
1585 // LSLS idx, #1
1586 // ADDS pc, pc, idx
1587
James Molloyb03e0872016-11-07 13:38:21 +00001588 // When using PC as the base, it's important that there is no padding
1589 // between the last ADDS and the start of the jump table. The jump table
1590 // is 4-byte aligned, so we ensure we're 4 byte aligned here too.
1591 //
1592 // FIXME: Ideally we could vary the LDRB index based on the padding
1593 // between the sequence and jump table, however that relies on MCExprs
1594 // for load indexes which are currently not supported.
1595 OutStreamer->EmitCodeAlignment(4);
James Molloy70a3d6d2016-11-01 13:37:41 +00001596 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
1597 .addReg(Idx)
1598 .addReg(Idx)
1599 .addReg(Base)
1600 // Add predicate operands.
1601 .addImm(ARMCC::AL)
1602 .addReg(0));
1603
1604 unsigned Opc = Is8Bit ? ARM::tLDRBi : ARM::tLDRHi;
1605 EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
1606 .addReg(Idx)
1607 .addReg(Idx)
1608 .addImm(Is8Bit ? 4 : 2)
1609 // Add predicate operands.
1610 .addImm(ARMCC::AL)
1611 .addReg(0));
1612 } else {
1613 // TBB [base, idx] =
1614 // LDRB idx, [base, idx] ; or LDRH if TBH
1615 // LSLS idx, #1
1616 // ADDS pc, pc, idx
1617
1618 unsigned Opc = Is8Bit ? ARM::tLDRBr : ARM::tLDRHr;
1619 EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
1620 .addReg(Idx)
1621 .addReg(Base)
1622 .addReg(Idx)
1623 // Add predicate operands.
1624 .addImm(ARMCC::AL)
1625 .addReg(0));
1626 }
1627
1628 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLSLri)
1629 .addReg(Idx)
1630 .addReg(ARM::CPSR)
1631 .addReg(Idx)
1632 .addImm(1)
1633 // Add predicate operands.
1634 .addImm(ARMCC::AL)
1635 .addReg(0));
1636
1637 OutStreamer->EmitLabel(GetCPISymbol(MI->getOperand(3).getImm()));
1638 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
1639 .addReg(ARM::PC)
1640 .addReg(ARM::PC)
1641 .addReg(Idx)
1642 // Add predicate operands.
1643 .addImm(ARMCC::AL)
1644 .addReg(0));
1645 return;
1646 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001647 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001648 case ARM::BR_JTr: {
1649 // Lower and emit the instruction itself, then the jump table following it.
1650 // mov pc, target
1651 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001652 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001653 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001654 TmpInst.setOpcode(Opc);
Jim Grosbache9119e42015-05-13 18:37:00 +00001655 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1656 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001657 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001658 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1659 TmpInst.addOperand(MCOperand::createReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001660 // Add 's' bit operand (always reg0 for this)
1661 if (Opc == ARM::MOVr)
Jim Grosbache9119e42015-05-13 18:37:00 +00001662 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001663 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001664 return;
1665 }
1666 case ARM::BR_JTm: {
1667 // Lower and emit the instruction itself, then the jump table following it.
1668 // ldr pc, target
1669 MCInst TmpInst;
1670 if (MI->getOperand(1).getReg() == 0) {
1671 // literal offset
1672 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbache9119e42015-05-13 18:37:00 +00001673 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1674 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1675 TmpInst.addOperand(MCOperand::createImm(MI->getOperand(2).getImm()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001676 } else {
1677 TmpInst.setOpcode(ARM::LDRrs);
Jim Grosbache9119e42015-05-13 18:37:00 +00001678 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1679 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1680 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
1681 TmpInst.addOperand(MCOperand::createImm(0));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001682 }
1683 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001684 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1685 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001686 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001687 return;
1688 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001689 case ARM::BR_JTadd: {
1690 // Lower and emit the instruction itself, then the jump table following it.
1691 // add pc, target, idx
Lang Hames9ff69c82015-04-24 19:11:51 +00001692 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001693 .addReg(ARM::PC)
1694 .addReg(MI->getOperand(0).getReg())
1695 .addReg(MI->getOperand(1).getReg())
1696 // Add predicate operands.
1697 .addImm(ARMCC::AL)
1698 .addReg(0)
1699 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001700 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001701 return;
1702 }
Tim Northover650b0ee52014-11-13 17:58:48 +00001703 case ARM::SPACE:
Lang Hames9ff69c82015-04-24 19:11:51 +00001704 OutStreamer->EmitZeros(MI->getOperand(1).getImm());
Tim Northover650b0ee52014-11-13 17:58:48 +00001705 return;
Jim Grosbach85030542010-09-23 18:05:37 +00001706 case ARM::TRAP: {
1707 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1708 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001709 if (!Subtarget->isTargetMachO()) {
Jim Grosbach7d348372010-09-23 19:42:17 +00001710 uint32_t Val = 0xe7ffdefeUL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001711 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001712 ATS.emitInst(Val);
Jim Grosbach85030542010-09-23 18:05:37 +00001713 return;
1714 }
1715 break;
1716 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001717 case ARM::TRAPNaCl: {
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001718 uint32_t Val = 0xe7fedef0UL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001719 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001720 ATS.emitInst(Val);
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001721 return;
1722 }
Jim Grosbach85030542010-09-23 18:05:37 +00001723 case ARM::tTRAP: {
1724 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1725 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001726 if (!Subtarget->isTargetMachO()) {
Benjamin Kramere38495d2010-09-23 18:57:26 +00001727 uint16_t Val = 0xdefe;
Lang Hames9ff69c82015-04-24 19:11:51 +00001728 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001729 ATS.emitInst(Val, 'n');
Jim Grosbach85030542010-09-23 18:05:37 +00001730 return;
1731 }
1732 break;
1733 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001734 case ARM::t2Int_eh_sjlj_setjmp:
1735 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001736 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001737 // Two incoming args: GPR:$src, GPR:$val
1738 // mov $val, pc
1739 // adds $val, #7
1740 // str $val, [$src, #4]
1741 // movs r0, #0
Matthias Braunda3d0d72015-07-16 22:34:20 +00001742 // b LSJLJEH
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001743 // movs r0, #1
Matthias Braunda3d0d72015-07-16 22:34:20 +00001744 // LSJLJEH:
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001745 unsigned SrcReg = MI->getOperand(0).getReg();
1746 unsigned ValReg = MI->getOperand(1).getReg();
Matthias Braunda3d0d72015-07-16 22:34:20 +00001747 MCSymbol *Label = OutContext.createTempSymbol("SJLJEH", false, true);
Lang Hames9ff69c82015-04-24 19:11:51 +00001748 OutStreamer->AddComment("eh_setjmp begin");
1749 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001750 .addReg(ValReg)
1751 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001752 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001753 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001754 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001755
Lang Hames9ff69c82015-04-24 19:11:51 +00001756 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001757 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001758 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001759 .addReg(ARM::CPSR)
1760 .addReg(ValReg)
1761 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001762 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001763 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001764 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001765
Lang Hames9ff69c82015-04-24 19:11:51 +00001766 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001767 .addReg(ValReg)
1768 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001769 // The offset immediate is #4. The operand value is scaled by 4 for the
1770 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001771 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001772 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001773 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001774 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001775
Lang Hames9ff69c82015-04-24 19:11:51 +00001776 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001777 .addReg(ARM::R0)
1778 .addReg(ARM::CPSR)
1779 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001780 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001781 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001782 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001783
Jim Grosbach13760bd2015-05-30 01:25:56 +00001784 const MCExpr *SymbolExpr = MCSymbolRefExpr::create(Label, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001785 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001786 .addExpr(SymbolExpr)
1787 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001788 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001789
Lang Hames9ff69c82015-04-24 19:11:51 +00001790 OutStreamer->AddComment("eh_setjmp end");
1791 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001792 .addReg(ARM::R0)
1793 .addReg(ARM::CPSR)
1794 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001795 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001796 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001797 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001798
Lang Hames9ff69c82015-04-24 19:11:51 +00001799 OutStreamer->EmitLabel(Label);
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001800 return;
1801 }
1802
Jim Grosbachc0aed712010-09-23 23:33:56 +00001803 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001804 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001805 // Two incoming args: GPR:$src, GPR:$val
1806 // add $val, pc, #8
1807 // str $val, [$src, #+4]
1808 // mov r0, #0
1809 // add pc, pc, #0
1810 // mov r0, #1
1811 unsigned SrcReg = MI->getOperand(0).getReg();
1812 unsigned ValReg = MI->getOperand(1).getReg();
1813
Lang Hames9ff69c82015-04-24 19:11:51 +00001814 OutStreamer->AddComment("eh_setjmp begin");
1815 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001816 .addReg(ValReg)
1817 .addReg(ARM::PC)
1818 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001819 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001820 .addImm(ARMCC::AL)
1821 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001822 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001823 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001824
Lang Hames9ff69c82015-04-24 19:11:51 +00001825 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001826 .addReg(ValReg)
1827 .addReg(SrcReg)
1828 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001829 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001830 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001831 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001832
Lang Hames9ff69c82015-04-24 19:11:51 +00001833 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001834 .addReg(ARM::R0)
1835 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001836 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001837 .addImm(ARMCC::AL)
1838 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001839 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001840 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001841
Lang Hames9ff69c82015-04-24 19:11:51 +00001842 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001843 .addReg(ARM::PC)
1844 .addReg(ARM::PC)
1845 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001846 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001847 .addImm(ARMCC::AL)
1848 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001849 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001850 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001851
Lang Hames9ff69c82015-04-24 19:11:51 +00001852 OutStreamer->AddComment("eh_setjmp end");
1853 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001854 .addReg(ARM::R0)
1855 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001856 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001857 .addImm(ARMCC::AL)
1858 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001859 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001860 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001861 return;
1862 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001863 case ARM::Int_eh_sjlj_longjmp: {
1864 // ldr sp, [$src, #8]
1865 // ldr $scratch, [$src, #4]
1866 // ldr r7, [$src]
1867 // bx $scratch
1868 unsigned SrcReg = MI->getOperand(0).getReg();
1869 unsigned ScratchReg = MI->getOperand(1).getReg();
Lang Hames9ff69c82015-04-24 19:11:51 +00001870 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001871 .addReg(ARM::SP)
1872 .addReg(SrcReg)
1873 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001874 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001875 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001876 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001877
Lang Hames9ff69c82015-04-24 19:11:51 +00001878 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001879 .addReg(ScratchReg)
1880 .addReg(SrcReg)
1881 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001882 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001883 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001884 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001885
Lang Hames9ff69c82015-04-24 19:11:51 +00001886 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001887 .addReg(ARM::R7)
1888 .addReg(SrcReg)
1889 .addImm(0)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001890 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001891 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001892 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001893
Joerg Sonnenberger0f76a352017-08-28 20:20:47 +00001894 assert(Subtarget->hasV4TOps());
Lang Hames9ff69c82015-04-24 19:11:51 +00001895 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001896 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001897 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001898 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001899 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001900 return;
1901 }
Saleem Abdulrasooleb059b02016-07-08 00:48:22 +00001902 case ARM::tInt_eh_sjlj_longjmp: {
Jim Grosbach175d6412010-09-27 22:28:11 +00001903 // ldr $scratch, [$src, #8]
1904 // mov sp, $scratch
1905 // ldr $scratch, [$src, #4]
1906 // ldr r7, [$src]
1907 // bx $scratch
1908 unsigned SrcReg = MI->getOperand(0).getReg();
1909 unsigned ScratchReg = MI->getOperand(1).getReg();
Saleem Abdulrasool8b30f982016-03-10 15:11:09 +00001910
Lang Hames9ff69c82015-04-24 19:11:51 +00001911 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001912 .addReg(ScratchReg)
1913 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001914 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001915 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001916 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001917 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001918 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001919 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001920
Lang Hames9ff69c82015-04-24 19:11:51 +00001921 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001922 .addReg(ARM::SP)
1923 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001924 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001925 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001926 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001927
Lang Hames9ff69c82015-04-24 19:11:51 +00001928 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001929 .addReg(ScratchReg)
1930 .addReg(SrcReg)
1931 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001932 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001933 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001934 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001935
Lang Hames9ff69c82015-04-24 19:11:51 +00001936 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Saleem Abdulrasooleb059b02016-07-08 00:48:22 +00001937 .addReg(ARM::R7)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001938 .addReg(SrcReg)
1939 .addImm(0)
Jim Grosbach175d6412010-09-27 22:28:11 +00001940 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001941 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001942 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001943
Lang Hames9ff69c82015-04-24 19:11:51 +00001944 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001945 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001946 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001947 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001948 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00001949 return;
1950 }
Saleem Abdulrasooleb059b02016-07-08 00:48:22 +00001951 case ARM::tInt_WIN_eh_sjlj_longjmp: {
1952 // ldr.w r11, [$src, #0]
1953 // ldr.w sp, [$src, #8]
1954 // ldr.w pc, [$src, #4]
1955
1956 unsigned SrcReg = MI->getOperand(0).getReg();
1957
1958 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
1959 .addReg(ARM::R11)
1960 .addReg(SrcReg)
1961 .addImm(0)
1962 // Predicate
1963 .addImm(ARMCC::AL)
1964 .addReg(0));
1965 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
1966 .addReg(ARM::SP)
1967 .addReg(SrcReg)
1968 .addImm(8)
1969 // Predicate
1970 .addImm(ARMCC::AL)
1971 .addReg(0));
1972 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
1973 .addReg(ARM::PC)
1974 .addReg(SrcReg)
1975 .addImm(4)
1976 // Predicate
1977 .addImm(ARMCC::AL)
1978 .addReg(0));
1979 return;
1980 }
Dean Michael Berris464015442016-09-19 00:54:35 +00001981 case ARM::PATCHABLE_FUNCTION_ENTER:
1982 LowerPATCHABLE_FUNCTION_ENTER(*MI);
1983 return;
1984 case ARM::PATCHABLE_FUNCTION_EXIT:
1985 LowerPATCHABLE_FUNCTION_EXIT(*MI);
1986 return;
Dean Michael Berris156f6ca2016-10-18 05:54:15 +00001987 case ARM::PATCHABLE_TAIL_CALL:
1988 LowerPATCHABLE_TAIL_CALL(*MI);
1989 return;
Chris Lattner71eb0772009-10-19 20:20:46 +00001990 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001991
Chris Lattner71eb0772009-10-19 20:20:46 +00001992 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00001993 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001994
Lang Hames9ff69c82015-04-24 19:11:51 +00001995 EmitToStreamer(*OutStreamer, TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00001996}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001997
1998//===----------------------------------------------------------------------===//
1999// Target Registry Stuff
2000//===----------------------------------------------------------------------===//
2001
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00002002// Force static initialization.
2003extern "C" void LLVMInitializeARMAsmPrinter() {
Mehdi Aminif42454b2016-10-09 23:00:34 +00002004 RegisterAsmPrinter<ARMAsmPrinter> X(getTheARMLETarget());
2005 RegisterAsmPrinter<ARMAsmPrinter> Y(getTheARMBETarget());
2006 RegisterAsmPrinter<ARMAsmPrinter> A(getTheThumbLETarget());
2007 RegisterAsmPrinter<ARMAsmPrinter> B(getTheThumbBETarget());
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00002008}