blob: bf1c35023fb416eee84569d56e56497618128612 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstrInfo.cpp - SI Instruction Information ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15
16#include "SIInstrInfo.h"
17#include "AMDGPUTargetMachine.h"
Tom Stellard16a9a202013-08-14 23:24:17 +000018#include "SIDefines.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "SIMachineFunctionInfo.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard4e07b1d2014-06-10 21:20:41 +000023#include "llvm/IR/Function.h"
Tom Stellard96468902014-09-24 01:33:17 +000024#include "llvm/CodeGen/RegisterScavenging.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "llvm/MC/MCInstrDesc.h"
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +000026#include "llvm/Support/Debug.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28using namespace llvm;
29
Tom Stellard2e59a452014-06-13 01:32:00 +000030SIInstrInfo::SIInstrInfo(const AMDGPUSubtarget &st)
Eric Christopher6c5b5112015-03-11 18:43:21 +000031 : AMDGPUInstrInfo(st), RI() {}
Tom Stellard75aadc22012-12-11 21:25:42 +000032
Tom Stellard82166022013-11-13 23:36:37 +000033//===----------------------------------------------------------------------===//
34// TargetInstrInfo callbacks
35//===----------------------------------------------------------------------===//
36
Matt Arsenaultc10853f2014-08-06 00:29:43 +000037static unsigned getNumOperandsNoGlue(SDNode *Node) {
38 unsigned N = Node->getNumOperands();
39 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
40 --N;
41 return N;
42}
43
44static SDValue findChainOperand(SDNode *Load) {
45 SDValue LastOp = Load->getOperand(getNumOperandsNoGlue(Load) - 1);
46 assert(LastOp.getValueType() == MVT::Other && "Chain missing from load node");
47 return LastOp;
48}
49
Tom Stellard155bbb72014-08-11 22:18:17 +000050/// \brief Returns true if both nodes have the same value for the given
51/// operand \p Op, or if both nodes do not have this operand.
52static bool nodesHaveSameOperandValue(SDNode *N0, SDNode* N1, unsigned OpName) {
53 unsigned Opc0 = N0->getMachineOpcode();
54 unsigned Opc1 = N1->getMachineOpcode();
55
56 int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0, OpName);
57 int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1, OpName);
58
59 if (Op0Idx == -1 && Op1Idx == -1)
60 return true;
61
62
63 if ((Op0Idx == -1 && Op1Idx != -1) ||
64 (Op1Idx == -1 && Op0Idx != -1))
65 return false;
66
67 // getNamedOperandIdx returns the index for the MachineInstr's operands,
68 // which includes the result as the first operand. We are indexing into the
69 // MachineSDNode's operands, so we need to skip the result operand to get
70 // the real index.
71 --Op0Idx;
72 --Op1Idx;
73
Tom Stellardb8b84132014-09-03 15:22:39 +000074 return N0->getOperand(Op0Idx) == N1->getOperand(Op1Idx);
Tom Stellard155bbb72014-08-11 22:18:17 +000075}
76
Matt Arsenaulta48b8662015-04-23 23:34:48 +000077bool SIInstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI,
78 AliasAnalysis *AA) const {
79 // TODO: The generic check fails for VALU instructions that should be
80 // rematerializable due to implicit reads of exec. We really want all of the
81 // generic logic for this except for this.
82 switch (MI->getOpcode()) {
83 case AMDGPU::V_MOV_B32_e32:
84 case AMDGPU::V_MOV_B32_e64:
85 return true;
86 default:
87 return false;
88 }
89}
90
Matt Arsenaultc10853f2014-08-06 00:29:43 +000091bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1,
92 int64_t &Offset0,
93 int64_t &Offset1) const {
94 if (!Load0->isMachineOpcode() || !Load1->isMachineOpcode())
95 return false;
96
97 unsigned Opc0 = Load0->getMachineOpcode();
98 unsigned Opc1 = Load1->getMachineOpcode();
99
100 // Make sure both are actually loads.
101 if (!get(Opc0).mayLoad() || !get(Opc1).mayLoad())
102 return false;
103
104 if (isDS(Opc0) && isDS(Opc1)) {
Tom Stellard20fa0be2014-10-07 21:09:20 +0000105
106 // FIXME: Handle this case:
107 if (getNumOperandsNoGlue(Load0) != getNumOperandsNoGlue(Load1))
108 return false;
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000109
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000110 // Check base reg.
111 if (Load0->getOperand(1) != Load1->getOperand(1))
112 return false;
113
114 // Check chain.
115 if (findChainOperand(Load0) != findChainOperand(Load1))
116 return false;
117
Matt Arsenault972c12a2014-09-17 17:48:32 +0000118 // Skip read2 / write2 variants for simplicity.
119 // TODO: We should report true if the used offsets are adjacent (excluded
120 // st64 versions).
121 if (AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::data1) != -1 ||
122 AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::data1) != -1)
123 return false;
124
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000125 Offset0 = cast<ConstantSDNode>(Load0->getOperand(2))->getZExtValue();
126 Offset1 = cast<ConstantSDNode>(Load1->getOperand(2))->getZExtValue();
127 return true;
128 }
129
130 if (isSMRD(Opc0) && isSMRD(Opc1)) {
131 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
132
133 // Check base reg.
134 if (Load0->getOperand(0) != Load1->getOperand(0))
135 return false;
136
Tom Stellardf0a575f2015-03-23 16:06:01 +0000137 const ConstantSDNode *Load0Offset =
138 dyn_cast<ConstantSDNode>(Load0->getOperand(1));
139 const ConstantSDNode *Load1Offset =
140 dyn_cast<ConstantSDNode>(Load1->getOperand(1));
141
142 if (!Load0Offset || !Load1Offset)
143 return false;
144
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000145 // Check chain.
146 if (findChainOperand(Load0) != findChainOperand(Load1))
147 return false;
148
Tom Stellardf0a575f2015-03-23 16:06:01 +0000149 Offset0 = Load0Offset->getZExtValue();
150 Offset1 = Load1Offset->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000151 return true;
152 }
153
154 // MUBUF and MTBUF can access the same addresses.
155 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) {
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000156
157 // MUBUF and MTBUF have vaddr at different indices.
Tom Stellard155bbb72014-08-11 22:18:17 +0000158 if (!nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::soffset) ||
159 findChainOperand(Load0) != findChainOperand(Load1) ||
160 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::vaddr) ||
Tom Stellardb8b84132014-09-03 15:22:39 +0000161 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::srsrc))
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000162 return false;
163
Tom Stellard155bbb72014-08-11 22:18:17 +0000164 int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset);
165 int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset);
166
167 if (OffIdx0 == -1 || OffIdx1 == -1)
168 return false;
169
170 // getNamedOperandIdx returns the index for MachineInstrs. Since they
171 // inlcude the output in the operand list, but SDNodes don't, we need to
172 // subtract the index by one.
173 --OffIdx0;
174 --OffIdx1;
175
176 SDValue Off0 = Load0->getOperand(OffIdx0);
177 SDValue Off1 = Load1->getOperand(OffIdx1);
178
179 // The offset might be a FrameIndexSDNode.
180 if (!isa<ConstantSDNode>(Off0) || !isa<ConstantSDNode>(Off1))
181 return false;
182
183 Offset0 = cast<ConstantSDNode>(Off0)->getZExtValue();
184 Offset1 = cast<ConstantSDNode>(Off1)->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000185 return true;
186 }
187
188 return false;
189}
190
Matt Arsenault2e991122014-09-10 23:26:16 +0000191static bool isStride64(unsigned Opc) {
192 switch (Opc) {
193 case AMDGPU::DS_READ2ST64_B32:
194 case AMDGPU::DS_READ2ST64_B64:
195 case AMDGPU::DS_WRITE2ST64_B32:
196 case AMDGPU::DS_WRITE2ST64_B64:
197 return true;
198 default:
199 return false;
200 }
201}
202
Sanjoy Dasb666ea32015-06-15 18:44:14 +0000203bool SIInstrInfo::getMemOpBaseRegImmOfs(MachineInstr *LdSt, unsigned &BaseReg,
204 unsigned &Offset,
205 const TargetRegisterInfo *TRI) const {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000206 unsigned Opc = LdSt->getOpcode();
207 if (isDS(Opc)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000208 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
209 AMDGPU::OpName::offset);
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000210 if (OffsetImm) {
211 // Normal, single offset LDS instruction.
212 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
213 AMDGPU::OpName::addr);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000214
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000215 BaseReg = AddrReg->getReg();
216 Offset = OffsetImm->getImm();
217 return true;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000218 }
219
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000220 // The 2 offset instructions use offset0 and offset1 instead. We can treat
221 // these as a load with a single offset if the 2 offsets are consecutive. We
222 // will use this for some partially aligned loads.
223 const MachineOperand *Offset0Imm = getNamedOperand(*LdSt,
224 AMDGPU::OpName::offset0);
225 const MachineOperand *Offset1Imm = getNamedOperand(*LdSt,
226 AMDGPU::OpName::offset1);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000227
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000228 uint8_t Offset0 = Offset0Imm->getImm();
229 uint8_t Offset1 = Offset1Imm->getImm();
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000230
Matt Arsenault84db5d92015-07-14 17:57:36 +0000231 if (Offset1 > Offset0 && Offset1 - Offset0 == 1) {
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000232 // Each of these offsets is in element sized units, so we need to convert
233 // to bytes of the individual reads.
234
235 unsigned EltSize;
236 if (LdSt->mayLoad())
237 EltSize = getOpRegClass(*LdSt, 0)->getSize() / 2;
238 else {
239 assert(LdSt->mayStore());
240 int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0);
241 EltSize = getOpRegClass(*LdSt, Data0Idx)->getSize();
242 }
243
Matt Arsenault2e991122014-09-10 23:26:16 +0000244 if (isStride64(Opc))
245 EltSize *= 64;
246
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000247 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
248 AMDGPU::OpName::addr);
249 BaseReg = AddrReg->getReg();
250 Offset = EltSize * Offset0;
251 return true;
252 }
253
254 return false;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000255 }
256
257 if (isMUBUF(Opc) || isMTBUF(Opc)) {
258 if (AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::soffset) != -1)
259 return false;
260
261 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
262 AMDGPU::OpName::vaddr);
263 if (!AddrReg)
264 return false;
265
266 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
267 AMDGPU::OpName::offset);
268 BaseReg = AddrReg->getReg();
269 Offset = OffsetImm->getImm();
270 return true;
271 }
272
273 if (isSMRD(Opc)) {
274 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
275 AMDGPU::OpName::offset);
276 if (!OffsetImm)
277 return false;
278
279 const MachineOperand *SBaseReg = getNamedOperand(*LdSt,
280 AMDGPU::OpName::sbase);
281 BaseReg = SBaseReg->getReg();
282 Offset = OffsetImm->getImm();
283 return true;
284 }
285
286 return false;
287}
288
Matt Arsenault0e75a062014-09-17 17:48:30 +0000289bool SIInstrInfo::shouldClusterLoads(MachineInstr *FirstLdSt,
290 MachineInstr *SecondLdSt,
291 unsigned NumLoads) const {
292 unsigned Opc0 = FirstLdSt->getOpcode();
293 unsigned Opc1 = SecondLdSt->getOpcode();
294
295 // TODO: This needs finer tuning
296 if (NumLoads > 4)
297 return false;
298
299 if (isDS(Opc0) && isDS(Opc1))
300 return true;
301
302 if (isSMRD(Opc0) && isSMRD(Opc1))
303 return true;
304
305 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1)))
306 return true;
307
308 return false;
309}
310
Tom Stellard75aadc22012-12-11 21:25:42 +0000311void
312SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Christian Konigd0e3da12013-03-01 09:46:27 +0000313 MachineBasicBlock::iterator MI, DebugLoc DL,
314 unsigned DestReg, unsigned SrcReg,
315 bool KillSrc) const {
316
Tom Stellard75aadc22012-12-11 21:25:42 +0000317 // If we are trying to copy to or from SCC, there is a bug somewhere else in
318 // the backend. While it may be theoretically possible to do this, it should
319 // never be necessary.
320 assert(DestReg != AMDGPU::SCC && SrcReg != AMDGPU::SCC);
321
Craig Topper0afd0ab2013-07-15 06:39:13 +0000322 static const int16_t Sub0_15[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000323 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
324 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
325 AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
326 AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15, 0
327 };
328
Craig Topper0afd0ab2013-07-15 06:39:13 +0000329 static const int16_t Sub0_7[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000330 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
331 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7, 0
332 };
333
Craig Topper0afd0ab2013-07-15 06:39:13 +0000334 static const int16_t Sub0_3[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000335 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3, 0
336 };
337
Craig Topper0afd0ab2013-07-15 06:39:13 +0000338 static const int16_t Sub0_2[] = {
Christian Konig8b1ed282013-04-10 08:39:16 +0000339 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, 0
340 };
341
Craig Topper0afd0ab2013-07-15 06:39:13 +0000342 static const int16_t Sub0_1[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000343 AMDGPU::sub0, AMDGPU::sub1, 0
344 };
345
346 unsigned Opcode;
347 const int16_t *SubIndices;
348
349 if (AMDGPU::SReg_32RegClass.contains(DestReg)) {
350 assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
351 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
352 .addReg(SrcReg, getKillRegState(KillSrc));
353 return;
354
Tom Stellardaac18892013-02-07 19:39:43 +0000355 } else if (AMDGPU::SReg_64RegClass.contains(DestReg)) {
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000356 if (DestReg == AMDGPU::VCC) {
Matt Arsenault99981682015-02-14 02:55:56 +0000357 if (AMDGPU::SReg_64RegClass.contains(SrcReg)) {
358 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), AMDGPU::VCC)
359 .addReg(SrcReg, getKillRegState(KillSrc));
360 } else {
361 // FIXME: Hack until VReg_1 removed.
362 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg));
Matt Arsenault46359152015-08-08 00:41:48 +0000363 BuildMI(MBB, MI, DL, get(AMDGPU::V_CMP_NE_I32_e32))
Matt Arsenault99981682015-02-14 02:55:56 +0000364 .addImm(0)
365 .addReg(SrcReg, getKillRegState(KillSrc));
366 }
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000367
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000368 return;
369 }
370
Tom Stellard75aadc22012-12-11 21:25:42 +0000371 assert(AMDGPU::SReg_64RegClass.contains(SrcReg));
372 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
373 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000374 return;
375
376 } else if (AMDGPU::SReg_128RegClass.contains(DestReg)) {
377 assert(AMDGPU::SReg_128RegClass.contains(SrcReg));
378 Opcode = AMDGPU::S_MOV_B32;
379 SubIndices = Sub0_3;
380
381 } else if (AMDGPU::SReg_256RegClass.contains(DestReg)) {
382 assert(AMDGPU::SReg_256RegClass.contains(SrcReg));
383 Opcode = AMDGPU::S_MOV_B32;
384 SubIndices = Sub0_7;
385
386 } else if (AMDGPU::SReg_512RegClass.contains(DestReg)) {
387 assert(AMDGPU::SReg_512RegClass.contains(SrcReg));
388 Opcode = AMDGPU::S_MOV_B32;
389 SubIndices = Sub0_15;
390
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000391 } else if (AMDGPU::VGPR_32RegClass.contains(DestReg)) {
392 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000393 AMDGPU::SReg_32RegClass.contains(SrcReg));
Tom Stellard75aadc22012-12-11 21:25:42 +0000394 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
395 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000396 return;
397
398 } else if (AMDGPU::VReg_64RegClass.contains(DestReg)) {
399 assert(AMDGPU::VReg_64RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000400 AMDGPU::SReg_64RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000401 Opcode = AMDGPU::V_MOV_B32_e32;
402 SubIndices = Sub0_1;
403
Christian Konig8b1ed282013-04-10 08:39:16 +0000404 } else if (AMDGPU::VReg_96RegClass.contains(DestReg)) {
405 assert(AMDGPU::VReg_96RegClass.contains(SrcReg));
406 Opcode = AMDGPU::V_MOV_B32_e32;
407 SubIndices = Sub0_2;
408
Christian Konigd0e3da12013-03-01 09:46:27 +0000409 } else if (AMDGPU::VReg_128RegClass.contains(DestReg)) {
410 assert(AMDGPU::VReg_128RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000411 AMDGPU::SReg_128RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000412 Opcode = AMDGPU::V_MOV_B32_e32;
413 SubIndices = Sub0_3;
414
415 } else if (AMDGPU::VReg_256RegClass.contains(DestReg)) {
416 assert(AMDGPU::VReg_256RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000417 AMDGPU::SReg_256RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000418 Opcode = AMDGPU::V_MOV_B32_e32;
419 SubIndices = Sub0_7;
420
421 } else if (AMDGPU::VReg_512RegClass.contains(DestReg)) {
422 assert(AMDGPU::VReg_512RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000423 AMDGPU::SReg_512RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000424 Opcode = AMDGPU::V_MOV_B32_e32;
425 SubIndices = Sub0_15;
426
Tom Stellard75aadc22012-12-11 21:25:42 +0000427 } else {
Christian Konigd0e3da12013-03-01 09:46:27 +0000428 llvm_unreachable("Can't copy register!");
429 }
430
431 while (unsigned SubIdx = *SubIndices++) {
432 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
433 get(Opcode), RI.getSubReg(DestReg, SubIdx));
434
435 Builder.addReg(RI.getSubReg(SrcReg, SubIdx), getKillRegState(KillSrc));
436
437 if (*SubIndices)
438 Builder.addReg(DestReg, RegState::Define | RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000439 }
440}
441
Marek Olsakcfbdba22015-06-26 20:29:10 +0000442int SIInstrInfo::commuteOpcode(const MachineInstr &MI) const {
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000443 const unsigned Opcode = MI.getOpcode();
444
Christian Konig3c145802013-03-27 09:12:59 +0000445 int NewOpc;
446
447 // Try to map original to commuted opcode
Marek Olsak191507e2015-02-03 17:38:12 +0000448 NewOpc = AMDGPU::getCommuteRev(Opcode);
Marek Olsakcfbdba22015-06-26 20:29:10 +0000449 if (NewOpc != -1)
450 // Check if the commuted (REV) opcode exists on the target.
451 return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1;
Christian Konig3c145802013-03-27 09:12:59 +0000452
453 // Try to map commuted to original opcode
Marek Olsak191507e2015-02-03 17:38:12 +0000454 NewOpc = AMDGPU::getCommuteOrig(Opcode);
Marek Olsakcfbdba22015-06-26 20:29:10 +0000455 if (NewOpc != -1)
456 // Check if the original (non-REV) opcode exists on the target.
457 return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1;
Christian Konig3c145802013-03-27 09:12:59 +0000458
459 return Opcode;
460}
461
Tom Stellardef3b8642015-01-07 19:56:17 +0000462unsigned SIInstrInfo::getMovOpcode(const TargetRegisterClass *DstRC) const {
463
464 if (DstRC->getSize() == 4) {
465 return RI.isSGPRClass(DstRC) ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
466 } else if (DstRC->getSize() == 8 && RI.isSGPRClass(DstRC)) {
467 return AMDGPU::S_MOV_B64;
Tom Stellard4842c052015-01-07 20:27:25 +0000468 } else if (DstRC->getSize() == 8 && !RI.isSGPRClass(DstRC)) {
469 return AMDGPU::V_MOV_B64_PSEUDO;
Tom Stellardef3b8642015-01-07 19:56:17 +0000470 }
471 return AMDGPU::COPY;
472}
473
Tom Stellardc149dc02013-11-27 21:23:35 +0000474void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
475 MachineBasicBlock::iterator MI,
476 unsigned SrcReg, bool isKill,
477 int FrameIndex,
478 const TargetRegisterClass *RC,
479 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000480 MachineFunction *MF = MBB.getParent();
Tom Stellard42fb60e2015-01-14 15:42:31 +0000481 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000482 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000483 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard96468902014-09-24 01:33:17 +0000484 int Opcode = -1;
Tom Stellardc149dc02013-11-27 21:23:35 +0000485
Tom Stellard96468902014-09-24 01:33:17 +0000486 if (RI.isSGPRClass(RC)) {
Tom Stellardeba61072014-05-02 15:41:42 +0000487 // We are only allowed to create one new instruction when spilling
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000488 // registers, so we need to use pseudo instruction for spilling
489 // SGPRs.
Tom Stellardeba61072014-05-02 15:41:42 +0000490 switch (RC->getSize() * 8) {
Tom Stellard96468902014-09-24 01:33:17 +0000491 case 32: Opcode = AMDGPU::SI_SPILL_S32_SAVE; break;
492 case 64: Opcode = AMDGPU::SI_SPILL_S64_SAVE; break;
493 case 128: Opcode = AMDGPU::SI_SPILL_S128_SAVE; break;
494 case 256: Opcode = AMDGPU::SI_SPILL_S256_SAVE; break;
495 case 512: Opcode = AMDGPU::SI_SPILL_S512_SAVE; break;
Tom Stellardc149dc02013-11-27 21:23:35 +0000496 }
Tom Stellarde99fb652015-01-20 19:33:04 +0000497 } else if(RI.hasVGPRs(RC) && ST.isVGPRSpillingEnabled(MFI)) {
Tom Stellard42fb60e2015-01-14 15:42:31 +0000498 MFI->setHasSpilledVGPRs();
499
Tom Stellard96468902014-09-24 01:33:17 +0000500 switch(RC->getSize() * 8) {
501 case 32: Opcode = AMDGPU::SI_SPILL_V32_SAVE; break;
502 case 64: Opcode = AMDGPU::SI_SPILL_V64_SAVE; break;
503 case 96: Opcode = AMDGPU::SI_SPILL_V96_SAVE; break;
504 case 128: Opcode = AMDGPU::SI_SPILL_V128_SAVE; break;
505 case 256: Opcode = AMDGPU::SI_SPILL_V256_SAVE; break;
506 case 512: Opcode = AMDGPU::SI_SPILL_V512_SAVE; break;
507 }
508 }
Tom Stellardeba61072014-05-02 15:41:42 +0000509
Tom Stellard96468902014-09-24 01:33:17 +0000510 if (Opcode != -1) {
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000511 MachinePointerInfo PtrInfo
512 = MachinePointerInfo::getFixedStack(*MF, FrameIndex);
513 unsigned Size = FrameInfo->getObjectSize(FrameIndex);
514 unsigned Align = FrameInfo->getObjectAlignment(FrameIndex);
515 MachineMemOperand *MMO
516 = MF->getMachineMemOperand(PtrInfo, MachineMemOperand::MOStore,
517 Size, Align);
518
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000519 FrameInfo->setObjectAlignment(FrameIndex, 4);
520 BuildMI(MBB, MI, DL, get(Opcode))
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000521 .addReg(SrcReg)
522 .addFrameIndex(FrameIndex)
523 // Place-holder registers, these will be filled in by
524 // SIPrepareScratchRegs.
525 .addReg(AMDGPU::SGPR0_SGPR1_SGPR2_SGPR3, RegState::Undef)
526 .addReg(AMDGPU::SGPR0, RegState::Undef)
527 .addMemOperand(MMO);
Tom Stellardeba61072014-05-02 15:41:42 +0000528 } else {
Tom Stellard96468902014-09-24 01:33:17 +0000529 LLVMContext &Ctx = MF->getFunction()->getContext();
530 Ctx.emitError("SIInstrInfo::storeRegToStackSlot - Do not know how to"
531 " spill register");
Tom Stellard0febe682015-01-14 15:42:34 +0000532 BuildMI(MBB, MI, DL, get(AMDGPU::KILL))
Tom Stellard96468902014-09-24 01:33:17 +0000533 .addReg(SrcReg);
Tom Stellardc149dc02013-11-27 21:23:35 +0000534 }
535}
536
537void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
538 MachineBasicBlock::iterator MI,
539 unsigned DestReg, int FrameIndex,
540 const TargetRegisterClass *RC,
541 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000542 MachineFunction *MF = MBB.getParent();
Tom Stellarde99fb652015-01-20 19:33:04 +0000543 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000544 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000545 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard96468902014-09-24 01:33:17 +0000546 int Opcode = -1;
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000547
Tom Stellard96468902014-09-24 01:33:17 +0000548 if (RI.isSGPRClass(RC)){
Tom Stellardeba61072014-05-02 15:41:42 +0000549 switch(RC->getSize() * 8) {
Tom Stellard96468902014-09-24 01:33:17 +0000550 case 32: Opcode = AMDGPU::SI_SPILL_S32_RESTORE; break;
551 case 64: Opcode = AMDGPU::SI_SPILL_S64_RESTORE; break;
552 case 128: Opcode = AMDGPU::SI_SPILL_S128_RESTORE; break;
553 case 256: Opcode = AMDGPU::SI_SPILL_S256_RESTORE; break;
554 case 512: Opcode = AMDGPU::SI_SPILL_S512_RESTORE; break;
Tom Stellardc149dc02013-11-27 21:23:35 +0000555 }
Tom Stellarde99fb652015-01-20 19:33:04 +0000556 } else if(RI.hasVGPRs(RC) && ST.isVGPRSpillingEnabled(MFI)) {
Tom Stellard96468902014-09-24 01:33:17 +0000557 switch(RC->getSize() * 8) {
558 case 32: Opcode = AMDGPU::SI_SPILL_V32_RESTORE; break;
559 case 64: Opcode = AMDGPU::SI_SPILL_V64_RESTORE; break;
560 case 96: Opcode = AMDGPU::SI_SPILL_V96_RESTORE; break;
561 case 128: Opcode = AMDGPU::SI_SPILL_V128_RESTORE; break;
562 case 256: Opcode = AMDGPU::SI_SPILL_V256_RESTORE; break;
563 case 512: Opcode = AMDGPU::SI_SPILL_V512_RESTORE; break;
564 }
565 }
Tom Stellardeba61072014-05-02 15:41:42 +0000566
Tom Stellard96468902014-09-24 01:33:17 +0000567 if (Opcode != -1) {
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000568 unsigned Align = 4;
569 FrameInfo->setObjectAlignment(FrameIndex, Align);
570 unsigned Size = FrameInfo->getObjectSize(FrameIndex);
Tom Stellard42fb60e2015-01-14 15:42:31 +0000571
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000572 MachinePointerInfo PtrInfo
573 = MachinePointerInfo::getFixedStack(*MF, FrameIndex);
574 MachineMemOperand *MMO = MF->getMachineMemOperand(
575 PtrInfo, MachineMemOperand::MOLoad, Size, Align);
576
577 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
578 .addFrameIndex(FrameIndex)
579 // Place-holder registers, these will be filled in by
580 // SIPrepareScratchRegs.
581 .addReg(AMDGPU::SGPR0_SGPR1_SGPR2_SGPR3, RegState::Undef)
582 .addReg(AMDGPU::SGPR0, RegState::Undef)
583 .addMemOperand(MMO);
Tom Stellardeba61072014-05-02 15:41:42 +0000584 } else {
Tom Stellard96468902014-09-24 01:33:17 +0000585 LLVMContext &Ctx = MF->getFunction()->getContext();
586 Ctx.emitError("SIInstrInfo::loadRegFromStackSlot - Do not know how to"
587 " restore register");
Tom Stellard0febe682015-01-14 15:42:34 +0000588 BuildMI(MBB, MI, DL, get(AMDGPU::IMPLICIT_DEF), DestReg);
Tom Stellardc149dc02013-11-27 21:23:35 +0000589 }
590}
591
Tom Stellard96468902014-09-24 01:33:17 +0000592/// \param @Offset Offset in bytes of the FrameIndex being spilled
593unsigned SIInstrInfo::calculateLDSSpillAddress(MachineBasicBlock &MBB,
594 MachineBasicBlock::iterator MI,
595 RegScavenger *RS, unsigned TmpReg,
596 unsigned FrameOffset,
597 unsigned Size) const {
598 MachineFunction *MF = MBB.getParent();
599 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Eric Christopher7792e322015-01-30 23:24:40 +0000600 const AMDGPUSubtarget &ST = MF->getSubtarget<AMDGPUSubtarget>();
Tom Stellard96468902014-09-24 01:33:17 +0000601 const SIRegisterInfo *TRI =
602 static_cast<const SIRegisterInfo*>(ST.getRegisterInfo());
603 DebugLoc DL = MBB.findDebugLoc(MI);
604 unsigned WorkGroupSize = MFI->getMaximumWorkGroupSize(*MF);
605 unsigned WavefrontSize = ST.getWavefrontSize();
606
607 unsigned TIDReg = MFI->getTIDReg();
608 if (!MFI->hasCalculatedTID()) {
609 MachineBasicBlock &Entry = MBB.getParent()->front();
610 MachineBasicBlock::iterator Insert = Entry.front();
611 DebugLoc DL = Insert->getDebugLoc();
612
Tom Stellard42fb60e2015-01-14 15:42:31 +0000613 TIDReg = RI.findUnusedRegister(MF->getRegInfo(), &AMDGPU::VGPR_32RegClass);
Tom Stellard96468902014-09-24 01:33:17 +0000614 if (TIDReg == AMDGPU::NoRegister)
615 return TIDReg;
616
617
618 if (MFI->getShaderType() == ShaderType::COMPUTE &&
619 WorkGroupSize > WavefrontSize) {
620
621 unsigned TIDIGXReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_X);
622 unsigned TIDIGYReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_Y);
623 unsigned TIDIGZReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_Z);
624 unsigned InputPtrReg =
625 TRI->getPreloadedValue(*MF, SIRegisterInfo::INPUT_PTR);
Benjamin Kramer7149aab2015-03-01 18:09:56 +0000626 for (unsigned Reg : {TIDIGXReg, TIDIGYReg, TIDIGZReg}) {
Tom Stellard96468902014-09-24 01:33:17 +0000627 if (!Entry.isLiveIn(Reg))
628 Entry.addLiveIn(Reg);
629 }
630
631 RS->enterBasicBlock(&Entry);
632 unsigned STmp0 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
633 unsigned STmp1 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
634 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp0)
635 .addReg(InputPtrReg)
636 .addImm(SI::KernelInputOffsets::NGROUPS_Z);
637 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp1)
638 .addReg(InputPtrReg)
639 .addImm(SI::KernelInputOffsets::NGROUPS_Y);
640
641 // NGROUPS.X * NGROUPS.Y
642 BuildMI(Entry, Insert, DL, get(AMDGPU::S_MUL_I32), STmp1)
643 .addReg(STmp1)
644 .addReg(STmp0);
645 // (NGROUPS.X * NGROUPS.Y) * TIDIG.X
646 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MUL_U32_U24_e32), TIDReg)
647 .addReg(STmp1)
648 .addReg(TIDIGXReg);
649 // NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)
650 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MAD_U32_U24), TIDReg)
651 .addReg(STmp0)
652 .addReg(TIDIGYReg)
653 .addReg(TIDReg);
654 // (NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)) + TIDIG.Z
655 BuildMI(Entry, Insert, DL, get(AMDGPU::V_ADD_I32_e32), TIDReg)
656 .addReg(TIDReg)
657 .addReg(TIDIGZReg);
658 } else {
659 // Get the wave id
660 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_LO_U32_B32_e64),
661 TIDReg)
662 .addImm(-1)
663 .addImm(0);
664
Marek Olsakc5368502015-01-15 18:43:01 +0000665 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_HI_U32_B32_e64),
Tom Stellard96468902014-09-24 01:33:17 +0000666 TIDReg)
667 .addImm(-1)
668 .addReg(TIDReg);
669 }
670
671 BuildMI(Entry, Insert, DL, get(AMDGPU::V_LSHLREV_B32_e32),
672 TIDReg)
673 .addImm(2)
674 .addReg(TIDReg);
675 MFI->setTIDReg(TIDReg);
676 }
677
678 // Add FrameIndex to LDS offset
679 unsigned LDSOffset = MFI->LDSSize + (FrameOffset * WorkGroupSize);
680 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), TmpReg)
681 .addImm(LDSOffset)
682 .addReg(TIDReg);
683
684 return TmpReg;
685}
686
Tom Stellardeba61072014-05-02 15:41:42 +0000687void SIInstrInfo::insertNOPs(MachineBasicBlock::iterator MI,
688 int Count) const {
689 while (Count > 0) {
690 int Arg;
691 if (Count >= 8)
692 Arg = 7;
693 else
694 Arg = Count - 1;
695 Count -= 8;
696 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(AMDGPU::S_NOP))
697 .addImm(Arg);
698 }
699}
700
701bool SIInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
Tom Stellardeba61072014-05-02 15:41:42 +0000702 MachineBasicBlock &MBB = *MI->getParent();
703 DebugLoc DL = MBB.findDebugLoc(MI);
704 switch (MI->getOpcode()) {
705 default: return AMDGPUInstrInfo::expandPostRAPseudo(MI);
706
Tom Stellard067c8152014-07-21 14:01:14 +0000707 case AMDGPU::SI_CONSTDATA_PTR: {
708 unsigned Reg = MI->getOperand(0).getReg();
709 unsigned RegLo = RI.getSubReg(Reg, AMDGPU::sub0);
710 unsigned RegHi = RI.getSubReg(Reg, AMDGPU::sub1);
711
712 BuildMI(MBB, MI, DL, get(AMDGPU::S_GETPC_B64), Reg);
713
714 // Add 32-bit offset from this instruction to the start of the constant data.
Tom Stellard80942a12014-09-05 14:07:59 +0000715 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADD_U32), RegLo)
Tom Stellard067c8152014-07-21 14:01:14 +0000716 .addReg(RegLo)
717 .addTargetIndex(AMDGPU::TI_CONSTDATA_START)
718 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit);
719 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADDC_U32), RegHi)
720 .addReg(RegHi)
721 .addImm(0)
722 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit)
723 .addReg(AMDGPU::SCC, RegState::Implicit);
724 MI->eraseFromParent();
725 break;
726 }
Tom Stellard60024a02014-09-24 01:33:24 +0000727 case AMDGPU::SGPR_USE:
728 // This is just a placeholder for register allocation.
729 MI->eraseFromParent();
730 break;
Tom Stellard4842c052015-01-07 20:27:25 +0000731
732 case AMDGPU::V_MOV_B64_PSEUDO: {
733 unsigned Dst = MI->getOperand(0).getReg();
734 unsigned DstLo = RI.getSubReg(Dst, AMDGPU::sub0);
735 unsigned DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
736
737 const MachineOperand &SrcOp = MI->getOperand(1);
738 // FIXME: Will this work for 64-bit floating point immediates?
739 assert(!SrcOp.isFPImm());
740 if (SrcOp.isImm()) {
741 APInt Imm(64, SrcOp.getImm());
742 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
743 .addImm(Imm.getLoBits(32).getZExtValue())
744 .addReg(Dst, RegState::Implicit);
745 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
746 .addImm(Imm.getHiBits(32).getZExtValue())
747 .addReg(Dst, RegState::Implicit);
748 } else {
749 assert(SrcOp.isReg());
750 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
751 .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub0))
752 .addReg(Dst, RegState::Implicit);
753 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
754 .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub1))
755 .addReg(Dst, RegState::Implicit);
756 }
757 MI->eraseFromParent();
758 break;
759 }
Marek Olsak7d777282015-03-24 13:40:15 +0000760
761 case AMDGPU::V_CNDMASK_B64_PSEUDO: {
762 unsigned Dst = MI->getOperand(0).getReg();
763 unsigned DstLo = RI.getSubReg(Dst, AMDGPU::sub0);
764 unsigned DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
765 unsigned Src0 = MI->getOperand(1).getReg();
766 unsigned Src1 = MI->getOperand(2).getReg();
767 const MachineOperand &SrcCond = MI->getOperand(3);
768
769 BuildMI(MBB, MI, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstLo)
770 .addReg(RI.getSubReg(Src0, AMDGPU::sub0))
771 .addReg(RI.getSubReg(Src1, AMDGPU::sub0))
772 .addOperand(SrcCond);
773 BuildMI(MBB, MI, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstHi)
774 .addReg(RI.getSubReg(Src0, AMDGPU::sub1))
775 .addReg(RI.getSubReg(Src1, AMDGPU::sub1))
776 .addOperand(SrcCond);
777 MI->eraseFromParent();
778 break;
779 }
Tom Stellardeba61072014-05-02 15:41:42 +0000780 }
781 return true;
782}
783
Christian Konig76edd4f2013-02-26 17:52:29 +0000784MachineInstr *SIInstrInfo::commuteInstruction(MachineInstr *MI,
785 bool NewMI) const {
Tom Stellard05992972015-01-07 22:44:19 +0000786
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000787 if (MI->getNumOperands() < 3)
Craig Topper062a2ba2014-04-25 05:30:21 +0000788 return nullptr;
Christian Konig76edd4f2013-02-26 17:52:29 +0000789
Marek Olsakcfbdba22015-06-26 20:29:10 +0000790 int CommutedOpcode = commuteOpcode(*MI);
791 if (CommutedOpcode == -1)
792 return nullptr;
793
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000794 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
795 AMDGPU::OpName::src0);
796 assert(Src0Idx != -1 && "Should always have src0 operand");
797
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000798 MachineOperand &Src0 = MI->getOperand(Src0Idx);
799 if (!Src0.isReg())
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000800 return nullptr;
801
802 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
803 AMDGPU::OpName::src1);
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000804 if (Src1Idx == -1)
Tom Stellard0e975cf2014-08-01 00:32:35 +0000805 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000806
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000807 MachineOperand &Src1 = MI->getOperand(Src1Idx);
808
Matt Arsenault933c38d2014-10-17 18:02:31 +0000809 // Make sure it's legal to commute operands for VOP2.
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000810 if (isVOP2(MI->getOpcode()) &&
811 (!isOperandLegal(MI, Src0Idx, &Src1) ||
Tom Stellard05992972015-01-07 22:44:19 +0000812 !isOperandLegal(MI, Src1Idx, &Src0))) {
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000813 return nullptr;
Matt Arsenault3c34ae22015-02-18 02:04:31 +0000814 }
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000815
816 if (!Src1.isReg()) {
Tom Stellardfb77f002015-01-13 22:59:41 +0000817 // Allow commuting instructions with Imm operands.
818 if (NewMI || !Src1.isImm() ||
Tom Stellard82166022013-11-13 23:36:37 +0000819 (!isVOP2(MI->getOpcode()) && !isVOP3(MI->getOpcode()))) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000820 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000821 }
822
Matt Arsenaultd282ada2014-10-17 18:00:48 +0000823 // Be sure to copy the source modifiers to the right place.
824 if (MachineOperand *Src0Mods
825 = getNamedOperand(*MI, AMDGPU::OpName::src0_modifiers)) {
826 MachineOperand *Src1Mods
827 = getNamedOperand(*MI, AMDGPU::OpName::src1_modifiers);
828
829 int Src0ModsVal = Src0Mods->getImm();
830 if (!Src1Mods && Src0ModsVal != 0)
831 return nullptr;
832
833 // XXX - This assert might be a lie. It might be useful to have a neg
834 // modifier with 0.0.
835 int Src1ModsVal = Src1Mods->getImm();
836 assert((Src1ModsVal == 0) && "Not expecting modifiers with immediates");
837
838 Src1Mods->setImm(Src0ModsVal);
839 Src0Mods->setImm(Src1ModsVal);
840 }
841
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000842 unsigned Reg = Src0.getReg();
843 unsigned SubReg = Src0.getSubReg();
Matt Arsenault6d3cd542014-10-17 18:00:39 +0000844 if (Src1.isImm())
845 Src0.ChangeToImmediate(Src1.getImm());
Matt Arsenault6d3cd542014-10-17 18:00:39 +0000846 else
847 llvm_unreachable("Should only have immediates");
848
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000849 Src1.ChangeToRegister(Reg, false);
850 Src1.setSubReg(SubReg);
Tom Stellard82166022013-11-13 23:36:37 +0000851 } else {
852 MI = TargetInstrInfo::commuteInstruction(MI, NewMI);
853 }
Christian Konig3c145802013-03-27 09:12:59 +0000854
855 if (MI)
Marek Olsakcfbdba22015-06-26 20:29:10 +0000856 MI->setDesc(get(CommutedOpcode));
Christian Konig3c145802013-03-27 09:12:59 +0000857
858 return MI;
Christian Konig76edd4f2013-02-26 17:52:29 +0000859}
860
Matt Arsenault92befe72014-09-26 17:54:54 +0000861// This needs to be implemented because the source modifiers may be inserted
862// between the true commutable operands, and the base
863// TargetInstrInfo::commuteInstruction uses it.
864bool SIInstrInfo::findCommutedOpIndices(MachineInstr *MI,
865 unsigned &SrcOpIdx1,
866 unsigned &SrcOpIdx2) const {
867 const MCInstrDesc &MCID = MI->getDesc();
868 if (!MCID.isCommutable())
869 return false;
870
871 unsigned Opc = MI->getOpcode();
872 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
873 if (Src0Idx == -1)
874 return false;
875
876 // FIXME: Workaround TargetInstrInfo::commuteInstruction asserting on
877 // immediate.
878 if (!MI->getOperand(Src0Idx).isReg())
879 return false;
880
881 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
882 if (Src1Idx == -1)
883 return false;
884
885 if (!MI->getOperand(Src1Idx).isReg())
886 return false;
887
Matt Arsenaultace5b762014-10-17 18:00:43 +0000888 // If any source modifiers are set, the generic instruction commuting won't
889 // understand how to copy the source modifiers.
890 if (hasModifiersSet(*MI, AMDGPU::OpName::src0_modifiers) ||
891 hasModifiersSet(*MI, AMDGPU::OpName::src1_modifiers))
892 return false;
893
Matt Arsenault92befe72014-09-26 17:54:54 +0000894 SrcOpIdx1 = Src0Idx;
895 SrcOpIdx2 = Src1Idx;
896 return true;
897}
898
Tom Stellard26a3b672013-10-22 18:19:10 +0000899MachineInstr *SIInstrInfo::buildMovInstr(MachineBasicBlock *MBB,
900 MachineBasicBlock::iterator I,
901 unsigned DstReg,
902 unsigned SrcReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +0000903 return BuildMI(*MBB, I, MBB->findDebugLoc(I), get(AMDGPU::V_MOV_B32_e32),
904 DstReg) .addReg(SrcReg);
Tom Stellard26a3b672013-10-22 18:19:10 +0000905}
906
Tom Stellard75aadc22012-12-11 21:25:42 +0000907bool SIInstrInfo::isMov(unsigned Opcode) const {
908 switch(Opcode) {
909 default: return false;
910 case AMDGPU::S_MOV_B32:
911 case AMDGPU::S_MOV_B64:
912 case AMDGPU::V_MOV_B32_e32:
913 case AMDGPU::V_MOV_B32_e64:
Tom Stellard75aadc22012-12-11 21:25:42 +0000914 return true;
915 }
916}
917
Matt Arsenault0325d3d2015-02-21 21:29:07 +0000918static void removeModOperands(MachineInstr &MI) {
919 unsigned Opc = MI.getOpcode();
920 int Src0ModIdx = AMDGPU::getNamedOperandIdx(Opc,
921 AMDGPU::OpName::src0_modifiers);
922 int Src1ModIdx = AMDGPU::getNamedOperandIdx(Opc,
923 AMDGPU::OpName::src1_modifiers);
924 int Src2ModIdx = AMDGPU::getNamedOperandIdx(Opc,
925 AMDGPU::OpName::src2_modifiers);
926
927 MI.RemoveOperand(Src2ModIdx);
928 MI.RemoveOperand(Src1ModIdx);
929 MI.RemoveOperand(Src0ModIdx);
930}
931
932bool SIInstrInfo::FoldImmediate(MachineInstr *UseMI, MachineInstr *DefMI,
933 unsigned Reg, MachineRegisterInfo *MRI) const {
934 if (!MRI->hasOneNonDBGUse(Reg))
935 return false;
936
937 unsigned Opc = UseMI->getOpcode();
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000938 if (Opc == AMDGPU::V_MAD_F32 || Opc == AMDGPU::V_MAC_F32_e64) {
Matt Arsenault0325d3d2015-02-21 21:29:07 +0000939 // Don't fold if we are using source modifiers. The new VOP2 instructions
940 // don't have them.
941 if (hasModifiersSet(*UseMI, AMDGPU::OpName::src0_modifiers) ||
942 hasModifiersSet(*UseMI, AMDGPU::OpName::src1_modifiers) ||
943 hasModifiersSet(*UseMI, AMDGPU::OpName::src2_modifiers)) {
944 return false;
945 }
946
947 MachineOperand *Src0 = getNamedOperand(*UseMI, AMDGPU::OpName::src0);
948 MachineOperand *Src1 = getNamedOperand(*UseMI, AMDGPU::OpName::src1);
949 MachineOperand *Src2 = getNamedOperand(*UseMI, AMDGPU::OpName::src2);
950
Matt Arsenaultf0783302015-02-21 21:29:10 +0000951 // Multiplied part is the constant: Use v_madmk_f32
952 // We should only expect these to be on src0 due to canonicalizations.
953 if (Src0->isReg() && Src0->getReg() == Reg) {
954 if (!Src1->isReg() ||
955 (Src1->isReg() && RI.isSGPRClass(MRI->getRegClass(Src1->getReg()))))
956 return false;
957
958 if (!Src2->isReg() ||
959 (Src2->isReg() && RI.isSGPRClass(MRI->getRegClass(Src2->getReg()))))
960 return false;
961
962 // We need to do some weird looking operand shuffling since the madmk
963 // operands are out of the normal expected order with the multiplied
964 // constant as the last operand.
965 //
966 // v_mad_f32 src0, src1, src2 -> v_madmk_f32 src0 * src2K + src1
967 // src0 -> src2 K
968 // src1 -> src0
969 // src2 -> src1
970
971 const int64_t Imm = DefMI->getOperand(1).getImm();
972
973 // FIXME: This would be a lot easier if we could return a new instruction
974 // instead of having to modify in place.
975
976 // Remove these first since they are at the end.
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000977 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenaultf0783302015-02-21 21:29:10 +0000978 AMDGPU::OpName::omod));
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000979 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenaultf0783302015-02-21 21:29:10 +0000980 AMDGPU::OpName::clamp));
981
982 unsigned Src1Reg = Src1->getReg();
983 unsigned Src1SubReg = Src1->getSubReg();
984 unsigned Src2Reg = Src2->getReg();
985 unsigned Src2SubReg = Src2->getSubReg();
986 Src0->setReg(Src1Reg);
987 Src0->setSubReg(Src1SubReg);
Matt Arsenault5e100162015-04-24 01:57:58 +0000988 Src0->setIsKill(Src1->isKill());
989
Matt Arsenaultf0783302015-02-21 21:29:10 +0000990 Src1->setReg(Src2Reg);
991 Src1->setSubReg(Src2SubReg);
Matt Arsenault5e100162015-04-24 01:57:58 +0000992 Src1->setIsKill(Src2->isKill());
Matt Arsenaultf0783302015-02-21 21:29:10 +0000993
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000994 if (Opc == AMDGPU::V_MAC_F32_e64) {
995 UseMI->untieRegOperand(
996 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2));
997 }
998
999 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
1000 AMDGPU::OpName::src2));
1001 // ChangingToImmediate adds Src2 back to the instruction.
Matt Arsenaultf0783302015-02-21 21:29:10 +00001002 Src2->ChangeToImmediate(Imm);
1003
1004 removeModOperands(*UseMI);
1005 UseMI->setDesc(get(AMDGPU::V_MADMK_F32));
1006
1007 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
1008 if (DeleteDef)
1009 DefMI->eraseFromParent();
1010
1011 return true;
1012 }
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001013
1014 // Added part is the constant: Use v_madak_f32
1015 if (Src2->isReg() && Src2->getReg() == Reg) {
1016 // Not allowed to use constant bus for another operand.
1017 // We can however allow an inline immediate as src0.
1018 if (!Src0->isImm() &&
1019 (Src0->isReg() && RI.isSGPRClass(MRI->getRegClass(Src0->getReg()))))
1020 return false;
1021
1022 if (!Src1->isReg() ||
1023 (Src1->isReg() && RI.isSGPRClass(MRI->getRegClass(Src1->getReg()))))
1024 return false;
1025
1026 const int64_t Imm = DefMI->getOperand(1).getImm();
1027
1028 // FIXME: This would be a lot easier if we could return a new instruction
1029 // instead of having to modify in place.
1030
1031 // Remove these first since they are at the end.
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001032 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001033 AMDGPU::OpName::omod));
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001034 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001035 AMDGPU::OpName::clamp));
1036
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001037 if (Opc == AMDGPU::V_MAC_F32_e64) {
1038 UseMI->untieRegOperand(
1039 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2));
1040 }
1041
1042 // ChangingToImmediate adds Src2 back to the instruction.
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001043 Src2->ChangeToImmediate(Imm);
1044
1045 // These come before src2.
1046 removeModOperands(*UseMI);
1047 UseMI->setDesc(get(AMDGPU::V_MADAK_F32));
1048
1049 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
1050 if (DeleteDef)
1051 DefMI->eraseFromParent();
1052
1053 return true;
1054 }
1055 }
1056
1057 return false;
1058}
1059
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001060static bool offsetsDoNotOverlap(int WidthA, int OffsetA,
1061 int WidthB, int OffsetB) {
1062 int LowOffset = OffsetA < OffsetB ? OffsetA : OffsetB;
1063 int HighOffset = OffsetA < OffsetB ? OffsetB : OffsetA;
1064 int LowWidth = (LowOffset == OffsetA) ? WidthA : WidthB;
1065 return LowOffset + LowWidth <= HighOffset;
1066}
1067
1068bool SIInstrInfo::checkInstOffsetsDoNotOverlap(MachineInstr *MIa,
1069 MachineInstr *MIb) const {
1070 unsigned BaseReg0, Offset0;
1071 unsigned BaseReg1, Offset1;
1072
Sanjoy Dasb666ea32015-06-15 18:44:14 +00001073 if (getMemOpBaseRegImmOfs(MIa, BaseReg0, Offset0, &RI) &&
1074 getMemOpBaseRegImmOfs(MIb, BaseReg1, Offset1, &RI)) {
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001075 assert(MIa->hasOneMemOperand() && MIb->hasOneMemOperand() &&
1076 "read2 / write2 not expected here yet");
1077 unsigned Width0 = (*MIa->memoperands_begin())->getSize();
1078 unsigned Width1 = (*MIb->memoperands_begin())->getSize();
1079 if (BaseReg0 == BaseReg1 &&
1080 offsetsDoNotOverlap(Width0, Offset0, Width1, Offset1)) {
1081 return true;
1082 }
1083 }
1084
1085 return false;
1086}
1087
1088bool SIInstrInfo::areMemAccessesTriviallyDisjoint(MachineInstr *MIa,
1089 MachineInstr *MIb,
1090 AliasAnalysis *AA) const {
1091 unsigned Opc0 = MIa->getOpcode();
1092 unsigned Opc1 = MIb->getOpcode();
1093
1094 assert(MIa && (MIa->mayLoad() || MIa->mayStore()) &&
1095 "MIa must load from or modify a memory location");
1096 assert(MIb && (MIb->mayLoad() || MIb->mayStore()) &&
1097 "MIb must load from or modify a memory location");
1098
1099 if (MIa->hasUnmodeledSideEffects() || MIb->hasUnmodeledSideEffects())
1100 return false;
1101
1102 // XXX - Can we relax this between address spaces?
1103 if (MIa->hasOrderedMemoryRef() || MIb->hasOrderedMemoryRef())
1104 return false;
1105
1106 // TODO: Should we check the address space from the MachineMemOperand? That
1107 // would allow us to distinguish objects we know don't alias based on the
Benjamin Kramerdf005cb2015-08-08 18:27:36 +00001108 // underlying address space, even if it was lowered to a different one,
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001109 // e.g. private accesses lowered to use MUBUF instructions on a scratch
1110 // buffer.
1111 if (isDS(Opc0)) {
1112 if (isDS(Opc1))
1113 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1114
1115 return !isFLAT(Opc1);
1116 }
1117
1118 if (isMUBUF(Opc0) || isMTBUF(Opc0)) {
1119 if (isMUBUF(Opc1) || isMTBUF(Opc1))
1120 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1121
1122 return !isFLAT(Opc1) && !isSMRD(Opc1);
1123 }
1124
1125 if (isSMRD(Opc0)) {
1126 if (isSMRD(Opc1))
1127 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1128
1129 return !isFLAT(Opc1) && !isMUBUF(Opc0) && !isMTBUF(Opc0);
1130 }
1131
1132 if (isFLAT(Opc0)) {
1133 if (isFLAT(Opc1))
1134 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1135
1136 return false;
1137 }
1138
1139 return false;
1140}
1141
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001142MachineInstr *SIInstrInfo::convertToThreeAddress(MachineFunction::iterator &MBB,
1143 MachineBasicBlock::iterator &MI,
1144 LiveVariables *LV) const {
1145
1146 switch (MI->getOpcode()) {
1147 default: return nullptr;
1148 case AMDGPU::V_MAC_F32_e64: break;
1149 case AMDGPU::V_MAC_F32_e32: {
1150 const MachineOperand *Src0 = getNamedOperand(*MI, AMDGPU::OpName::src0);
1151 if (Src0->isImm() && !isInlineConstant(*Src0, 4))
1152 return nullptr;
1153 break;
1154 }
1155 }
1156
1157 const MachineOperand *Dst = getNamedOperand(*MI, AMDGPU::OpName::dst);
1158 const MachineOperand *Src0 = getNamedOperand(*MI, AMDGPU::OpName::src0);
1159 const MachineOperand *Src1 = getNamedOperand(*MI, AMDGPU::OpName::src1);
1160 const MachineOperand *Src2 = getNamedOperand(*MI, AMDGPU::OpName::src2);
1161
1162 return BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_MAD_F32))
1163 .addOperand(*Dst)
1164 .addImm(0) // Src0 mods
1165 .addOperand(*Src0)
1166 .addImm(0) // Src1 mods
1167 .addOperand(*Src1)
1168 .addImm(0) // Src mods
1169 .addOperand(*Src2)
1170 .addImm(0) // clamp
1171 .addImm(0); // omod
1172}
1173
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001174bool SIInstrInfo::isInlineConstant(const APInt &Imm) const {
Matt Arsenault303011a2014-12-17 21:04:08 +00001175 int64_t SVal = Imm.getSExtValue();
1176 if (SVal >= -16 && SVal <= 64)
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001177 return true;
Tom Stellardd0084462014-03-17 17:03:52 +00001178
Matt Arsenault303011a2014-12-17 21:04:08 +00001179 if (Imm.getBitWidth() == 64) {
1180 uint64_t Val = Imm.getZExtValue();
1181 return (DoubleToBits(0.0) == Val) ||
1182 (DoubleToBits(1.0) == Val) ||
1183 (DoubleToBits(-1.0) == Val) ||
1184 (DoubleToBits(0.5) == Val) ||
1185 (DoubleToBits(-0.5) == Val) ||
1186 (DoubleToBits(2.0) == Val) ||
1187 (DoubleToBits(-2.0) == Val) ||
1188 (DoubleToBits(4.0) == Val) ||
1189 (DoubleToBits(-4.0) == Val);
1190 }
1191
Tom Stellardd0084462014-03-17 17:03:52 +00001192 // The actual type of the operand does not seem to matter as long
1193 // as the bits match one of the inline immediate values. For example:
1194 //
1195 // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
1196 // so it is a legal inline immediate.
1197 //
1198 // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
1199 // floating-point, so it is a legal inline immediate.
Matt Arsenault303011a2014-12-17 21:04:08 +00001200 uint32_t Val = Imm.getZExtValue();
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001201
Matt Arsenault303011a2014-12-17 21:04:08 +00001202 return (FloatToBits(0.0f) == Val) ||
1203 (FloatToBits(1.0f) == Val) ||
1204 (FloatToBits(-1.0f) == Val) ||
1205 (FloatToBits(0.5f) == Val) ||
1206 (FloatToBits(-0.5f) == Val) ||
1207 (FloatToBits(2.0f) == Val) ||
1208 (FloatToBits(-2.0f) == Val) ||
1209 (FloatToBits(4.0f) == Val) ||
1210 (FloatToBits(-4.0f) == Val);
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001211}
1212
Matt Arsenault11a4d672015-02-13 19:05:03 +00001213bool SIInstrInfo::isInlineConstant(const MachineOperand &MO,
1214 unsigned OpSize) const {
1215 if (MO.isImm()) {
1216 // MachineOperand provides no way to tell the true operand size, since it
1217 // only records a 64-bit value. We need to know the size to determine if a
1218 // 32-bit floating point immediate bit pattern is legal for an integer
1219 // immediate. It would be for any 32-bit integer operand, but would not be
1220 // for a 64-bit one.
1221
1222 unsigned BitSize = 8 * OpSize;
1223 return isInlineConstant(APInt(BitSize, MO.getImm(), true));
1224 }
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001225
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001226 return false;
Tom Stellard93fabce2013-10-10 17:11:55 +00001227}
1228
Matt Arsenault11a4d672015-02-13 19:05:03 +00001229bool SIInstrInfo::isLiteralConstant(const MachineOperand &MO,
1230 unsigned OpSize) const {
1231 return MO.isImm() && !isInlineConstant(MO, OpSize);
Tom Stellard93fabce2013-10-10 17:11:55 +00001232}
1233
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001234static bool compareMachineOp(const MachineOperand &Op0,
1235 const MachineOperand &Op1) {
1236 if (Op0.getType() != Op1.getType())
1237 return false;
1238
1239 switch (Op0.getType()) {
1240 case MachineOperand::MO_Register:
1241 return Op0.getReg() == Op1.getReg();
1242 case MachineOperand::MO_Immediate:
1243 return Op0.getImm() == Op1.getImm();
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001244 default:
1245 llvm_unreachable("Didn't expect to be comparing these operand types");
1246 }
1247}
1248
Tom Stellardb02094e2014-07-21 15:45:01 +00001249bool SIInstrInfo::isImmOperandLegal(const MachineInstr *MI, unsigned OpNo,
1250 const MachineOperand &MO) const {
1251 const MCOperandInfo &OpInfo = get(MI->getOpcode()).OpInfo[OpNo];
1252
Tom Stellardfb77f002015-01-13 22:59:41 +00001253 assert(MO.isImm() || MO.isTargetIndex() || MO.isFI());
Tom Stellardb02094e2014-07-21 15:45:01 +00001254
1255 if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE)
1256 return true;
1257
1258 if (OpInfo.RegClass < 0)
1259 return false;
1260
Matt Arsenault11a4d672015-02-13 19:05:03 +00001261 unsigned OpSize = RI.getRegClass(OpInfo.RegClass)->getSize();
1262 if (isLiteralConstant(MO, OpSize))
Tom Stellardb6550522015-01-12 19:33:18 +00001263 return RI.opCanUseLiteralConstant(OpInfo.OperandType);
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001264
Tom Stellardb6550522015-01-12 19:33:18 +00001265 return RI.opCanUseInlineConstant(OpInfo.OperandType);
Tom Stellardb02094e2014-07-21 15:45:01 +00001266}
1267
Tom Stellard86d12eb2014-08-01 00:32:28 +00001268bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode) const {
Marek Olsaka93603d2015-01-15 18:42:51 +00001269 int Op32 = AMDGPU::getVOPe32(Opcode);
1270 if (Op32 == -1)
1271 return false;
1272
1273 return pseudoToMCOpcode(Op32) != -1;
Tom Stellard86d12eb2014-08-01 00:32:28 +00001274}
1275
Tom Stellardb4a313a2014-08-01 00:32:39 +00001276bool SIInstrInfo::hasModifiers(unsigned Opcode) const {
1277 // The src0_modifier operand is present on all instructions
1278 // that have modifiers.
1279
1280 return AMDGPU::getNamedOperandIdx(Opcode,
1281 AMDGPU::OpName::src0_modifiers) != -1;
1282}
1283
Matt Arsenaultace5b762014-10-17 18:00:43 +00001284bool SIInstrInfo::hasModifiersSet(const MachineInstr &MI,
1285 unsigned OpName) const {
1286 const MachineOperand *Mods = getNamedOperand(MI, OpName);
1287 return Mods && Mods->getImm();
1288}
1289
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001290bool SIInstrInfo::usesConstantBus(const MachineRegisterInfo &MRI,
Matt Arsenault11a4d672015-02-13 19:05:03 +00001291 const MachineOperand &MO,
1292 unsigned OpSize) const {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001293 // Literal constants use the constant bus.
Matt Arsenault11a4d672015-02-13 19:05:03 +00001294 if (isLiteralConstant(MO, OpSize))
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001295 return true;
1296
1297 if (!MO.isReg() || !MO.isUse())
1298 return false;
1299
1300 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1301 return RI.isSGPRClass(MRI.getRegClass(MO.getReg()));
1302
1303 // FLAT_SCR is just an SGPR pair.
1304 if (!MO.isImplicit() && (MO.getReg() == AMDGPU::FLAT_SCR))
1305 return true;
1306
1307 // EXEC register uses the constant bus.
1308 if (!MO.isImplicit() && MO.getReg() == AMDGPU::EXEC)
1309 return true;
1310
1311 // SGPRs use the constant bus
1312 if (MO.getReg() == AMDGPU::M0 || MO.getReg() == AMDGPU::VCC ||
1313 (!MO.isImplicit() &&
1314 (AMDGPU::SGPR_32RegClass.contains(MO.getReg()) ||
1315 AMDGPU::SGPR_64RegClass.contains(MO.getReg())))) {
1316 return true;
1317 }
1318
1319 return false;
1320}
1321
Tom Stellard93fabce2013-10-10 17:11:55 +00001322bool SIInstrInfo::verifyInstruction(const MachineInstr *MI,
1323 StringRef &ErrInfo) const {
1324 uint16_t Opcode = MI->getOpcode();
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001325 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard93fabce2013-10-10 17:11:55 +00001326 int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
1327 int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
1328 int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
1329
Tom Stellardca700e42014-03-17 17:03:49 +00001330 // Make sure the number of operands is correct.
1331 const MCInstrDesc &Desc = get(Opcode);
1332 if (!Desc.isVariadic() &&
1333 Desc.getNumOperands() != MI->getNumExplicitOperands()) {
1334 ErrInfo = "Instruction has wrong number of operands.";
1335 return false;
1336 }
1337
1338 // Make sure the register classes are correct
Tom Stellardb4a313a2014-08-01 00:32:39 +00001339 for (int i = 0, e = Desc.getNumOperands(); i != e; ++i) {
Tom Stellardfb77f002015-01-13 22:59:41 +00001340 if (MI->getOperand(i).isFPImm()) {
1341 ErrInfo = "FPImm Machine Operands are not supported. ISel should bitcast "
1342 "all fp values to integers.";
1343 return false;
1344 }
1345
Marek Olsak8eeebcc2015-02-18 22:12:41 +00001346 int RegClass = Desc.OpInfo[i].RegClass;
1347
Tom Stellardca700e42014-03-17 17:03:49 +00001348 switch (Desc.OpInfo[i].OperandType) {
Tom Stellard1106b1c2015-01-20 17:49:41 +00001349 case MCOI::OPERAND_REGISTER:
Matt Arsenault63bef0d2015-02-13 02:47:22 +00001350 if (MI->getOperand(i).isImm()) {
Tom Stellard1106b1c2015-01-20 17:49:41 +00001351 ErrInfo = "Illegal immediate value for operand.";
1352 return false;
1353 }
1354 break;
1355 case AMDGPU::OPERAND_REG_IMM32:
1356 break;
1357 case AMDGPU::OPERAND_REG_INLINE_C:
Marek Olsak8eeebcc2015-02-18 22:12:41 +00001358 if (isLiteralConstant(MI->getOperand(i),
1359 RI.getRegClass(RegClass)->getSize())) {
1360 ErrInfo = "Illegal immediate value for operand.";
1361 return false;
Tom Stellarda305f932014-07-02 20:53:44 +00001362 }
Tom Stellardca700e42014-03-17 17:03:49 +00001363 break;
1364 case MCOI::OPERAND_IMMEDIATE:
Tom Stellardb02094e2014-07-21 15:45:01 +00001365 // Check if this operand is an immediate.
1366 // FrameIndex operands will be replaced by immediates, so they are
1367 // allowed.
Tom Stellardfb77f002015-01-13 22:59:41 +00001368 if (!MI->getOperand(i).isImm() && !MI->getOperand(i).isFI()) {
Tom Stellardca700e42014-03-17 17:03:49 +00001369 ErrInfo = "Expected immediate, but got non-immediate";
1370 return false;
1371 }
1372 // Fall-through
1373 default:
1374 continue;
1375 }
1376
1377 if (!MI->getOperand(i).isReg())
1378 continue;
1379
Tom Stellardca700e42014-03-17 17:03:49 +00001380 if (RegClass != -1) {
1381 unsigned Reg = MI->getOperand(i).getReg();
1382 if (TargetRegisterInfo::isVirtualRegister(Reg))
1383 continue;
1384
1385 const TargetRegisterClass *RC = RI.getRegClass(RegClass);
1386 if (!RC->contains(Reg)) {
1387 ErrInfo = "Operand has incorrect register class.";
1388 return false;
1389 }
1390 }
1391 }
1392
1393
Tom Stellard93fabce2013-10-10 17:11:55 +00001394 // Verify VOP*
1395 if (isVOP1(Opcode) || isVOP2(Opcode) || isVOP3(Opcode) || isVOPC(Opcode)) {
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001396 // Only look at the true operands. Only a real operand can use the constant
1397 // bus, and we don't want to check pseudo-operands like the source modifier
1398 // flags.
1399 const int OpIndices[] = { Src0Idx, Src1Idx, Src2Idx };
1400
Tom Stellard93fabce2013-10-10 17:11:55 +00001401 unsigned ConstantBusCount = 0;
1402 unsigned SGPRUsed = AMDGPU::NoRegister;
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001403 for (int OpIdx : OpIndices) {
1404 if (OpIdx == -1)
1405 break;
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001406 const MachineOperand &MO = MI->getOperand(OpIdx);
Matt Arsenault11a4d672015-02-13 19:05:03 +00001407 if (usesConstantBus(MRI, MO, getOpSize(Opcode, OpIdx))) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001408 if (MO.isReg()) {
1409 if (MO.getReg() != SGPRUsed)
Tom Stellard93fabce2013-10-10 17:11:55 +00001410 ++ConstantBusCount;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001411 SGPRUsed = MO.getReg();
1412 } else {
1413 ++ConstantBusCount;
Tom Stellard93fabce2013-10-10 17:11:55 +00001414 }
1415 }
Tom Stellard93fabce2013-10-10 17:11:55 +00001416 }
1417 if (ConstantBusCount > 1) {
1418 ErrInfo = "VOP* instruction uses the constant bus more than once";
1419 return false;
1420 }
1421 }
1422
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001423 // Verify misc. restrictions on specific instructions.
1424 if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 ||
1425 Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) {
Matt Arsenault262407b2014-09-24 02:17:09 +00001426 const MachineOperand &Src0 = MI->getOperand(Src0Idx);
1427 const MachineOperand &Src1 = MI->getOperand(Src1Idx);
1428 const MachineOperand &Src2 = MI->getOperand(Src2Idx);
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001429 if (Src0.isReg() && Src1.isReg() && Src2.isReg()) {
1430 if (!compareMachineOp(Src0, Src1) &&
1431 !compareMachineOp(Src0, Src2)) {
1432 ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2";
1433 return false;
1434 }
1435 }
1436 }
1437
Tom Stellard93fabce2013-10-10 17:11:55 +00001438 return true;
1439}
1440
Matt Arsenaultf14032a2013-11-15 22:02:28 +00001441unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) {
Tom Stellard82166022013-11-13 23:36:37 +00001442 switch (MI.getOpcode()) {
1443 default: return AMDGPU::INSTRUCTION_LIST_END;
1444 case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE;
1445 case AMDGPU::COPY: return AMDGPU::COPY;
1446 case AMDGPU::PHI: return AMDGPU::PHI;
Tom Stellard204e61b2014-04-07 19:45:45 +00001447 case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG;
Tom Stellarde0387202014-03-21 15:51:54 +00001448 case AMDGPU::S_MOV_B32:
1449 return MI.getOperand(1).isReg() ?
Tom Stellard8c12fd92014-03-24 16:12:34 +00001450 AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001451 case AMDGPU::S_ADD_I32:
1452 case AMDGPU::S_ADD_U32: return AMDGPU::V_ADD_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001453 case AMDGPU::S_ADDC_U32: return AMDGPU::V_ADDC_U32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001454 case AMDGPU::S_SUB_I32:
1455 case AMDGPU::S_SUB_U32: return AMDGPU::V_SUB_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001456 case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32;
Matt Arsenault869cd072014-09-03 23:24:35 +00001457 case AMDGPU::S_MUL_I32: return AMDGPU::V_MUL_LO_I32;
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001458 case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e32;
1459 case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e32;
1460 case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e32;
1461 case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e32;
1462 case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e32;
1463 case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e32;
1464 case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +00001465 case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32;
1466 case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64;
1467 case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32;
1468 case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64;
1469 case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32;
1470 case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64;
Matt Arsenault27cc9582014-04-18 01:53:18 +00001471 case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32;
1472 case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32;
Matt Arsenault78b86702014-04-18 05:19:26 +00001473 case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32;
1474 case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32;
Marek Olsak63a7b082015-03-24 13:40:21 +00001475 case AMDGPU::S_BFM_B32: return AMDGPU::V_BFM_B32_e64;
Matt Arsenault43160e72014-06-18 17:13:57 +00001476 case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32;
Matt Arsenault2c335622014-04-09 07:16:16 +00001477 case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault689f3252014-06-09 16:36:31 +00001478 case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault0cb92e12014-04-11 19:25:18 +00001479 case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32;
1480 case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32;
1481 case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32;
1482 case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32;
1483 case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32;
1484 case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32;
Tom Stellard4c00b522014-05-09 16:42:22 +00001485 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001486 case AMDGPU::S_LOAD_DWORD_SGPR: return AMDGPU::BUFFER_LOAD_DWORD_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001487 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001488 case AMDGPU::S_LOAD_DWORDX2_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX2_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001489 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001490 case AMDGPU::S_LOAD_DWORDX4_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX4_ADDR64;
Marek Olsakc5368502015-01-15 18:43:01 +00001491 case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e64;
Matt Arsenault295b86e2014-06-17 17:36:27 +00001492 case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32;
Matt Arsenault85796012014-06-17 17:36:24 +00001493 case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32;
Marek Olsakd2af89d2015-03-04 17:33:45 +00001494 case AMDGPU::S_FLBIT_I32: return AMDGPU::V_FFBH_I32_e64;
Tom Stellard82166022013-11-13 23:36:37 +00001495 }
1496}
1497
1498bool SIInstrInfo::isSALUOpSupportedOnVALU(const MachineInstr &MI) const {
1499 return getVALUOp(MI) != AMDGPU::INSTRUCTION_LIST_END;
1500}
1501
1502const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI,
1503 unsigned OpNo) const {
1504 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
1505 const MCInstrDesc &Desc = get(MI.getOpcode());
1506 if (MI.isVariadic() || OpNo >= Desc.getNumOperands() ||
Matt Arsenault102a7042014-12-11 23:37:34 +00001507 Desc.OpInfo[OpNo].RegClass == -1) {
1508 unsigned Reg = MI.getOperand(OpNo).getReg();
1509
1510 if (TargetRegisterInfo::isVirtualRegister(Reg))
1511 return MRI.getRegClass(Reg);
Matt Arsenault11a4d672015-02-13 19:05:03 +00001512 return RI.getPhysRegClass(Reg);
Matt Arsenault102a7042014-12-11 23:37:34 +00001513 }
Tom Stellard82166022013-11-13 23:36:37 +00001514
1515 unsigned RCID = Desc.OpInfo[OpNo].RegClass;
1516 return RI.getRegClass(RCID);
1517}
1518
1519bool SIInstrInfo::canReadVGPR(const MachineInstr &MI, unsigned OpNo) const {
1520 switch (MI.getOpcode()) {
1521 case AMDGPU::COPY:
1522 case AMDGPU::REG_SEQUENCE:
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001523 case AMDGPU::PHI:
Tom Stellarda5687382014-05-15 14:41:55 +00001524 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001525 return RI.hasVGPRs(getOpRegClass(MI, 0));
1526 default:
1527 return RI.hasVGPRs(getOpRegClass(MI, OpNo));
1528 }
1529}
1530
1531void SIInstrInfo::legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const {
1532 MachineBasicBlock::iterator I = MI;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001533 MachineBasicBlock *MBB = MI->getParent();
Tom Stellard82166022013-11-13 23:36:37 +00001534 MachineOperand &MO = MI->getOperand(OpIdx);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001535 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
Tom Stellard82166022013-11-13 23:36:37 +00001536 unsigned RCID = get(MI->getOpcode()).OpInfo[OpIdx].RegClass;
1537 const TargetRegisterClass *RC = RI.getRegClass(RCID);
1538 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001539 if (MO.isReg())
Tom Stellard82166022013-11-13 23:36:37 +00001540 Opcode = AMDGPU::COPY;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001541 else if (RI.isSGPRClass(RC))
Matt Arsenault671a0052013-11-14 10:08:50 +00001542 Opcode = AMDGPU::S_MOV_B32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001543
Tom Stellard82166022013-11-13 23:36:37 +00001544
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001545 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001546 if (RI.getCommonSubClass(&AMDGPU::VReg_64RegClass, VRC))
Tom Stellard0c93c9e2014-09-05 14:08:01 +00001547 VRC = &AMDGPU::VReg_64RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001548 else
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001549 VRC = &AMDGPU::VGPR_32RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001550
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001551 unsigned Reg = MRI.createVirtualRegister(VRC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001552 DebugLoc DL = MBB->findDebugLoc(I);
1553 BuildMI(*MI->getParent(), I, DL, get(Opcode), Reg)
1554 .addOperand(MO);
Tom Stellard82166022013-11-13 23:36:37 +00001555 MO.ChangeToRegister(Reg, false);
1556}
1557
Tom Stellard15834092014-03-21 15:51:57 +00001558unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI,
1559 MachineRegisterInfo &MRI,
1560 MachineOperand &SuperReg,
1561 const TargetRegisterClass *SuperRC,
1562 unsigned SubIdx,
1563 const TargetRegisterClass *SubRC)
1564 const {
1565 assert(SuperReg.isReg());
1566
1567 unsigned NewSuperReg = MRI.createVirtualRegister(SuperRC);
1568 unsigned SubReg = MRI.createVirtualRegister(SubRC);
1569
1570 // Just in case the super register is itself a sub-register, copy it to a new
Matt Arsenault08d84942014-06-03 23:06:13 +00001571 // value so we don't need to worry about merging its subreg index with the
1572 // SubIdx passed to this function. The register coalescer should be able to
Tom Stellard15834092014-03-21 15:51:57 +00001573 // eliminate this extra copy.
Matt Arsenault7480a0e2014-11-17 21:11:37 +00001574 MachineBasicBlock *MBB = MI->getParent();
1575 DebugLoc DL = MI->getDebugLoc();
Tom Stellard15834092014-03-21 15:51:57 +00001576
Matt Arsenault7480a0e2014-11-17 21:11:37 +00001577 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), NewSuperReg)
1578 .addReg(SuperReg.getReg(), 0, SuperReg.getSubReg());
1579
1580 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
1581 .addReg(NewSuperReg, 0, SubIdx);
1582
Tom Stellard15834092014-03-21 15:51:57 +00001583 return SubReg;
1584}
1585
Matt Arsenault248b7b62014-03-24 20:08:09 +00001586MachineOperand SIInstrInfo::buildExtractSubRegOrImm(
1587 MachineBasicBlock::iterator MII,
1588 MachineRegisterInfo &MRI,
1589 MachineOperand &Op,
1590 const TargetRegisterClass *SuperRC,
1591 unsigned SubIdx,
1592 const TargetRegisterClass *SubRC) const {
1593 if (Op.isImm()) {
1594 // XXX - Is there a better way to do this?
1595 if (SubIdx == AMDGPU::sub0)
1596 return MachineOperand::CreateImm(Op.getImm() & 0xFFFFFFFF);
1597 if (SubIdx == AMDGPU::sub1)
1598 return MachineOperand::CreateImm(Op.getImm() >> 32);
1599
1600 llvm_unreachable("Unhandled register index for immediate");
1601 }
1602
1603 unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC,
1604 SubIdx, SubRC);
1605 return MachineOperand::CreateReg(SubReg, false);
1606}
1607
Marek Olsakbe047802014-12-07 12:19:03 +00001608// Change the order of operands from (0, 1, 2) to (0, 2, 1)
1609void SIInstrInfo::swapOperands(MachineBasicBlock::iterator Inst) const {
1610 assert(Inst->getNumExplicitOperands() == 3);
1611 MachineOperand Op1 = Inst->getOperand(1);
1612 Inst->RemoveOperand(1);
1613 Inst->addOperand(Op1);
1614}
1615
Tom Stellard0e975cf2014-08-01 00:32:35 +00001616bool SIInstrInfo::isOperandLegal(const MachineInstr *MI, unsigned OpIdx,
1617 const MachineOperand *MO) const {
1618 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
1619 const MCInstrDesc &InstDesc = get(MI->getOpcode());
1620 const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpIdx];
1621 const TargetRegisterClass *DefinedRC =
1622 OpInfo.RegClass != -1 ? RI.getRegClass(OpInfo.RegClass) : nullptr;
1623 if (!MO)
1624 MO = &MI->getOperand(OpIdx);
1625
Matt Arsenault11a4d672015-02-13 19:05:03 +00001626 if (isVALU(InstDesc.Opcode) &&
1627 usesConstantBus(MRI, *MO, DefinedRC->getSize())) {
Aaron Ballmanf086a142014-09-24 13:54:56 +00001628 unsigned SGPRUsed =
1629 MO->isReg() ? MO->getReg() : (unsigned)AMDGPU::NoRegister;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001630 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1631 if (i == OpIdx)
1632 continue;
Matt Arsenault11a4d672015-02-13 19:05:03 +00001633 const MachineOperand &Op = MI->getOperand(i);
1634 if (Op.isReg() && Op.getReg() != SGPRUsed &&
1635 usesConstantBus(MRI, Op, getOpSize(*MI, i))) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001636 return false;
1637 }
1638 }
1639 }
1640
Tom Stellard0e975cf2014-08-01 00:32:35 +00001641 if (MO->isReg()) {
1642 assert(DefinedRC);
Tom Stellard9ebf7ca2015-07-09 16:30:27 +00001643 const TargetRegisterClass *RC =
1644 TargetRegisterInfo::isVirtualRegister(MO->getReg()) ?
1645 MRI.getRegClass(MO->getReg()) :
1646 RI.getPhysRegClass(MO->getReg());
Tom Stellarde0ddfd12014-11-19 16:58:49 +00001647
1648 // In order to be legal, the common sub-class must be equal to the
1649 // class of the current operand. For example:
1650 //
1651 // v_mov_b32 s0 ; Operand defined as vsrc_32
1652 // ; RI.getCommonSubClass(s0,vsrc_32) = sgpr ; LEGAL
1653 //
1654 // s_sendmsg 0, s0 ; Operand defined as m0reg
1655 // ; RI.getCommonSubClass(s0,m0reg) = m0reg ; NOT LEGAL
Tom Stellard05992972015-01-07 22:44:19 +00001656
Tom Stellarde0ddfd12014-11-19 16:58:49 +00001657 return RI.getCommonSubClass(RC, RI.getRegClass(OpInfo.RegClass)) == RC;
Tom Stellard0e975cf2014-08-01 00:32:35 +00001658 }
1659
1660
1661 // Handle non-register types that are treated like immediates.
Tom Stellardfb77f002015-01-13 22:59:41 +00001662 assert(MO->isImm() || MO->isTargetIndex() || MO->isFI());
Tom Stellard0e975cf2014-08-01 00:32:35 +00001663
Matt Arsenault4364fef2014-09-23 18:30:57 +00001664 if (!DefinedRC) {
1665 // This operand expects an immediate.
Tom Stellard0e975cf2014-08-01 00:32:35 +00001666 return true;
Matt Arsenault4364fef2014-09-23 18:30:57 +00001667 }
Tom Stellard0e975cf2014-08-01 00:32:35 +00001668
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001669 return isImmOperandLegal(MI, OpIdx, *MO);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001670}
1671
Tom Stellard82166022013-11-13 23:36:37 +00001672void SIInstrInfo::legalizeOperands(MachineInstr *MI) const {
1673 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard0e975cf2014-08-01 00:32:35 +00001674
Tom Stellard82166022013-11-13 23:36:37 +00001675 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1676 AMDGPU::OpName::src0);
1677 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1678 AMDGPU::OpName::src1);
1679 int Src2Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1680 AMDGPU::OpName::src2);
1681
1682 // Legalize VOP2
1683 if (isVOP2(MI->getOpcode()) && Src1Idx != -1) {
Tom Stellard0e975cf2014-08-01 00:32:35 +00001684 // Legalize src0
1685 if (!isOperandLegal(MI, Src0Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001686 legalizeOpWithMove(MI, Src0Idx);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001687
1688 // Legalize src1
1689 if (isOperandLegal(MI, Src1Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001690 return;
Tom Stellard0e975cf2014-08-01 00:32:35 +00001691
1692 // Usually src0 of VOP2 instructions allow more types of inputs
1693 // than src1, so try to commute the instruction to decrease our
1694 // chances of having to insert a MOV instruction to legalize src1.
1695 if (MI->isCommutable()) {
1696 if (commuteInstruction(MI))
1697 // If we are successful in commuting, then we know MI is legal, so
1698 // we are done.
1699 return;
Matt Arsenault08f7e372013-11-18 20:09:50 +00001700 }
1701
Tom Stellard0e975cf2014-08-01 00:32:35 +00001702 legalizeOpWithMove(MI, Src1Idx);
1703 return;
Tom Stellard82166022013-11-13 23:36:37 +00001704 }
1705
Matt Arsenault08f7e372013-11-18 20:09:50 +00001706 // XXX - Do any VOP3 instructions read VCC?
Tom Stellard82166022013-11-13 23:36:37 +00001707 // Legalize VOP3
1708 if (isVOP3(MI->getOpcode())) {
Matt Arsenault5885bef2014-09-26 17:54:52 +00001709 int VOP3Idx[3] = { Src0Idx, Src1Idx, Src2Idx };
1710
Matt Arsenault6a0919f2014-09-26 17:55:03 +00001711 // Find the one SGPR operand we are allowed to use.
Matt Arsenaultee522bf2014-09-26 17:55:06 +00001712 unsigned SGPRReg = findUsedSGPR(MI, VOP3Idx);
Matt Arsenault5885bef2014-09-26 17:54:52 +00001713
Tom Stellard82166022013-11-13 23:36:37 +00001714 for (unsigned i = 0; i < 3; ++i) {
1715 int Idx = VOP3Idx[i];
1716 if (Idx == -1)
Matt Arsenault2dd31292014-09-26 17:55:14 +00001717 break;
Tom Stellard82166022013-11-13 23:36:37 +00001718 MachineOperand &MO = MI->getOperand(Idx);
1719
1720 if (MO.isReg()) {
1721 if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
1722 continue; // VGPRs are legal
1723
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00001724 assert(MO.getReg() != AMDGPU::SCC && "SCC operand to VOP3 instruction");
1725
Tom Stellard82166022013-11-13 23:36:37 +00001726 if (SGPRReg == AMDGPU::NoRegister || SGPRReg == MO.getReg()) {
1727 SGPRReg = MO.getReg();
1728 // We can use one SGPR in each VOP3 instruction.
1729 continue;
1730 }
Matt Arsenault11a4d672015-02-13 19:05:03 +00001731 } else if (!isLiteralConstant(MO, getOpSize(MI->getOpcode(), Idx))) {
Tom Stellard82166022013-11-13 23:36:37 +00001732 // If it is not a register and not a literal constant, then it must be
1733 // an inline constant which is always legal.
1734 continue;
1735 }
1736 // If we make it this far, then the operand is not legal and we must
1737 // legalize it.
1738 legalizeOpWithMove(MI, Idx);
1739 }
1740 }
1741
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001742 // Legalize REG_SEQUENCE and PHI
Tom Stellard82166022013-11-13 23:36:37 +00001743 // The register class of the operands much be the same type as the register
1744 // class of the output.
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001745 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE ||
1746 MI->getOpcode() == AMDGPU::PHI) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001747 const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr;
Tom Stellard82166022013-11-13 23:36:37 +00001748 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1749 if (!MI->getOperand(i).isReg() ||
1750 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1751 continue;
1752 const TargetRegisterClass *OpRC =
1753 MRI.getRegClass(MI->getOperand(i).getReg());
1754 if (RI.hasVGPRs(OpRC)) {
1755 VRC = OpRC;
1756 } else {
1757 SRC = OpRC;
1758 }
1759 }
1760
1761 // If any of the operands are VGPR registers, then they all most be
1762 // otherwise we will create illegal VGPR->SGPR copies when legalizing
1763 // them.
1764 if (VRC || !RI.isSGPRClass(getOpRegClass(*MI, 0))) {
1765 if (!VRC) {
1766 assert(SRC);
1767 VRC = RI.getEquivalentVGPRClass(SRC);
1768 }
1769 RC = VRC;
1770 } else {
1771 RC = SRC;
1772 }
1773
1774 // Update all the operands so they have the same type.
1775 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1776 if (!MI->getOperand(i).isReg() ||
1777 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1778 continue;
1779 unsigned DstReg = MRI.createVirtualRegister(RC);
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001780 MachineBasicBlock *InsertBB;
1781 MachineBasicBlock::iterator Insert;
1782 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE) {
1783 InsertBB = MI->getParent();
1784 Insert = MI;
1785 } else {
1786 // MI is a PHI instruction.
1787 InsertBB = MI->getOperand(i + 1).getMBB();
1788 Insert = InsertBB->getFirstTerminator();
1789 }
1790 BuildMI(*InsertBB, Insert, MI->getDebugLoc(),
Tom Stellard82166022013-11-13 23:36:37 +00001791 get(AMDGPU::COPY), DstReg)
1792 .addOperand(MI->getOperand(i));
1793 MI->getOperand(i).setReg(DstReg);
1794 }
1795 }
Tom Stellard15834092014-03-21 15:51:57 +00001796
Tom Stellarda5687382014-05-15 14:41:55 +00001797 // Legalize INSERT_SUBREG
1798 // src0 must have the same register class as dst
1799 if (MI->getOpcode() == AMDGPU::INSERT_SUBREG) {
1800 unsigned Dst = MI->getOperand(0).getReg();
1801 unsigned Src0 = MI->getOperand(1).getReg();
1802 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst);
1803 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0);
1804 if (DstRC != Src0RC) {
1805 MachineBasicBlock &MBB = *MI->getParent();
1806 unsigned NewSrc0 = MRI.createVirtualRegister(DstRC);
1807 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), NewSrc0)
1808 .addReg(Src0);
1809 MI->getOperand(1).setReg(NewSrc0);
1810 }
1811 return;
1812 }
1813
Tom Stellard15834092014-03-21 15:51:57 +00001814 // Legalize MUBUF* instructions
1815 // FIXME: If we start using the non-addr64 instructions for compute, we
1816 // may need to legalize them here.
Tom Stellard155bbb72014-08-11 22:18:17 +00001817 int SRsrcIdx =
1818 AMDGPU::getNamedOperandIdx(MI->getOpcode(), AMDGPU::OpName::srsrc);
1819 if (SRsrcIdx != -1) {
1820 // We have an MUBUF instruction
1821 MachineOperand *SRsrc = &MI->getOperand(SRsrcIdx);
1822 unsigned SRsrcRC = get(MI->getOpcode()).OpInfo[SRsrcIdx].RegClass;
1823 if (RI.getCommonSubClass(MRI.getRegClass(SRsrc->getReg()),
1824 RI.getRegClass(SRsrcRC))) {
1825 // The operands are legal.
1826 // FIXME: We may need to legalize operands besided srsrc.
1827 return;
1828 }
Tom Stellard15834092014-03-21 15:51:57 +00001829
Tom Stellard155bbb72014-08-11 22:18:17 +00001830 MachineBasicBlock &MBB = *MI->getParent();
Matt Arsenaultef67d762015-09-09 17:03:29 +00001831
Eric Christopher572e03a2015-06-19 01:53:21 +00001832 // Extract the ptr from the resource descriptor.
Matt Arsenaultef67d762015-09-09 17:03:29 +00001833 unsigned SRsrcPtr = buildExtractSubReg(MI, MRI, *SRsrc,
1834 &AMDGPU::VReg_128RegClass, AMDGPU::sub0_sub1, &AMDGPU::VReg_64RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001835
Tom Stellard155bbb72014-08-11 22:18:17 +00001836 // Create an empty resource descriptor
1837 unsigned Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1838 unsigned SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1839 unsigned SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1840 unsigned NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard794c8c02014-12-02 17:05:41 +00001841 uint64_t RsrcDataFormat = getDefaultRsrcDataFormat();
Tom Stellard15834092014-03-21 15:51:57 +00001842
Tom Stellard155bbb72014-08-11 22:18:17 +00001843 // Zero64 = 0
1844 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B64),
1845 Zero64)
1846 .addImm(0);
Tom Stellard15834092014-03-21 15:51:57 +00001847
Tom Stellard155bbb72014-08-11 22:18:17 +00001848 // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
1849 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1850 SRsrcFormatLo)
Tom Stellard794c8c02014-12-02 17:05:41 +00001851 .addImm(RsrcDataFormat & 0xFFFFFFFF);
Tom Stellard15834092014-03-21 15:51:57 +00001852
Tom Stellard155bbb72014-08-11 22:18:17 +00001853 // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
1854 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1855 SRsrcFormatHi)
Tom Stellard794c8c02014-12-02 17:05:41 +00001856 .addImm(RsrcDataFormat >> 32);
Tom Stellard15834092014-03-21 15:51:57 +00001857
Tom Stellard155bbb72014-08-11 22:18:17 +00001858 // NewSRsrc = {Zero64, SRsrcFormat}
Matt Arsenaultef67d762015-09-09 17:03:29 +00001859 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewSRsrc)
1860 .addReg(Zero64)
1861 .addImm(AMDGPU::sub0_sub1)
1862 .addReg(SRsrcFormatLo)
1863 .addImm(AMDGPU::sub2)
1864 .addReg(SRsrcFormatHi)
1865 .addImm(AMDGPU::sub3);
Tom Stellard155bbb72014-08-11 22:18:17 +00001866
1867 MachineOperand *VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
1868 unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
Tom Stellard155bbb72014-08-11 22:18:17 +00001869 if (VAddr) {
1870 // This is already an ADDR64 instruction so we need to add the pointer
1871 // extracted from the resource descriptor to the current value of VAddr.
Matt Arsenaultef67d762015-09-09 17:03:29 +00001872 unsigned NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1873 unsigned NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Tom Stellard155bbb72014-08-11 22:18:17 +00001874
Matt Arsenaultef67d762015-09-09 17:03:29 +00001875 // NewVaddrLo = SRsrcPtr:sub0 + VAddr:sub0
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00001876 DebugLoc DL = MI->getDebugLoc();
1877 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), NewVAddrLo)
Matt Arsenaultef67d762015-09-09 17:03:29 +00001878 .addReg(SRsrcPtr, 0, AMDGPU::sub0)
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00001879 .addReg(VAddr->getReg(), 0, AMDGPU::sub0);
Tom Stellard15834092014-03-21 15:51:57 +00001880
Matt Arsenaultef67d762015-09-09 17:03:29 +00001881 // NewVaddrHi = SRsrcPtr:sub1 + VAddr:sub1
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00001882 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADDC_U32_e32), NewVAddrHi)
Matt Arsenaultef67d762015-09-09 17:03:29 +00001883 .addReg(SRsrcPtr, 0, AMDGPU::sub1)
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00001884 .addReg(VAddr->getReg(), 0, AMDGPU::sub1);
Tom Stellard15834092014-03-21 15:51:57 +00001885
Matt Arsenaultef67d762015-09-09 17:03:29 +00001886 // NewVaddr = {NewVaddrHi, NewVaddrLo}
1887 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewVAddr)
1888 .addReg(NewVAddrLo)
1889 .addImm(AMDGPU::sub0)
1890 .addReg(NewVAddrHi)
1891 .addImm(AMDGPU::sub1);
Tom Stellard155bbb72014-08-11 22:18:17 +00001892 } else {
1893 // This instructions is the _OFFSET variant, so we need to convert it to
1894 // ADDR64.
1895 MachineOperand *VData = getNamedOperand(*MI, AMDGPU::OpName::vdata);
1896 MachineOperand *Offset = getNamedOperand(*MI, AMDGPU::OpName::offset);
1897 MachineOperand *SOffset = getNamedOperand(*MI, AMDGPU::OpName::soffset);
Tom Stellard15834092014-03-21 15:51:57 +00001898
Tom Stellard155bbb72014-08-11 22:18:17 +00001899 // Create the new instruction.
1900 unsigned Addr64Opcode = AMDGPU::getAddr64Inst(MI->getOpcode());
1901 MachineInstr *Addr64 =
Matt Arsenault5c004a72015-08-29 06:48:46 +00001902 BuildMI(MBB, MI, MI->getDebugLoc(), get(Addr64Opcode))
1903 .addOperand(*VData)
1904 .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
1905 // This will be replaced later
1906 // with the new value of vaddr.
1907 .addOperand(*SRsrc)
1908 .addOperand(*SOffset)
1909 .addOperand(*Offset)
1910 .addImm(0) // glc
1911 .addImm(0) // slc
1912 .addImm(0) // tfe
1913 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Tom Stellard15834092014-03-21 15:51:57 +00001914
Tom Stellard155bbb72014-08-11 22:18:17 +00001915 MI->removeFromParent();
1916 MI = Addr64;
Tom Stellard15834092014-03-21 15:51:57 +00001917
Matt Arsenaultef67d762015-09-09 17:03:29 +00001918 // NewVaddr = {NewVaddrHi, NewVaddrLo}
1919 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewVAddr)
1920 .addReg(SRsrcPtr, 0, AMDGPU::sub0)
1921 .addImm(AMDGPU::sub0)
1922 .addReg(SRsrcPtr, 0, AMDGPU::sub1)
1923 .addImm(AMDGPU::sub1);
1924
Tom Stellard155bbb72014-08-11 22:18:17 +00001925 VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
1926 SRsrc = getNamedOperand(*MI, AMDGPU::OpName::srsrc);
Tom Stellard15834092014-03-21 15:51:57 +00001927 }
Tom Stellard155bbb72014-08-11 22:18:17 +00001928
Tom Stellard155bbb72014-08-11 22:18:17 +00001929 // Update the instruction to use NewVaddr
1930 VAddr->setReg(NewVAddr);
1931 // Update the instruction to use NewSRsrc
1932 SRsrc->setReg(NewSRsrc);
Tom Stellard15834092014-03-21 15:51:57 +00001933 }
Tom Stellard82166022013-11-13 23:36:37 +00001934}
1935
Tom Stellard745f2ed2014-08-21 20:41:00 +00001936void SIInstrInfo::splitSMRD(MachineInstr *MI,
1937 const TargetRegisterClass *HalfRC,
1938 unsigned HalfImmOp, unsigned HalfSGPROp,
1939 MachineInstr *&Lo, MachineInstr *&Hi) const {
1940
1941 DebugLoc DL = MI->getDebugLoc();
1942 MachineBasicBlock *MBB = MI->getParent();
1943 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1944 unsigned RegLo = MRI.createVirtualRegister(HalfRC);
1945 unsigned RegHi = MRI.createVirtualRegister(HalfRC);
1946 unsigned HalfSize = HalfRC->getSize();
1947 const MachineOperand *OffOp =
1948 getNamedOperand(*MI, AMDGPU::OpName::offset);
1949 const MachineOperand *SBase = getNamedOperand(*MI, AMDGPU::OpName::sbase);
1950
Marek Olsak58f61a82014-12-07 17:17:38 +00001951 // The SMRD has an 8-bit offset in dwords on SI and a 20-bit offset in bytes
1952 // on VI.
Tom Stellard4d6c99d2015-03-10 16:16:48 +00001953
1954 bool IsKill = SBase->isKill();
Tom Stellard745f2ed2014-08-21 20:41:00 +00001955 if (OffOp) {
Eric Christopher6c5b5112015-03-11 18:43:21 +00001956 bool isVI =
1957 MBB->getParent()->getSubtarget<AMDGPUSubtarget>().getGeneration() >=
1958 AMDGPUSubtarget::VOLCANIC_ISLANDS;
Marek Olsak58f61a82014-12-07 17:17:38 +00001959 unsigned OffScale = isVI ? 1 : 4;
Tom Stellard745f2ed2014-08-21 20:41:00 +00001960 // Handle the _IMM variant
Marek Olsak58f61a82014-12-07 17:17:38 +00001961 unsigned LoOffset = OffOp->getImm() * OffScale;
1962 unsigned HiOffset = LoOffset + HalfSize;
Tom Stellard745f2ed2014-08-21 20:41:00 +00001963 Lo = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegLo)
Tom Stellard4d6c99d2015-03-10 16:16:48 +00001964 // Use addReg instead of addOperand
1965 // to make sure kill flag is cleared.
1966 .addReg(SBase->getReg(), 0, SBase->getSubReg())
Marek Olsak58f61a82014-12-07 17:17:38 +00001967 .addImm(LoOffset / OffScale);
Tom Stellard745f2ed2014-08-21 20:41:00 +00001968
Marek Olsak58f61a82014-12-07 17:17:38 +00001969 if (!isUInt<20>(HiOffset) || (!isVI && !isUInt<8>(HiOffset / OffScale))) {
Tom Stellard745f2ed2014-08-21 20:41:00 +00001970 unsigned OffsetSGPR =
1971 MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
1972 BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32), OffsetSGPR)
Marek Olsak58f61a82014-12-07 17:17:38 +00001973 .addImm(HiOffset); // The offset in register is in bytes.
Tom Stellard745f2ed2014-08-21 20:41:00 +00001974 Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegHi)
Tom Stellard4d6c99d2015-03-10 16:16:48 +00001975 .addReg(SBase->getReg(), getKillRegState(IsKill),
1976 SBase->getSubReg())
Tom Stellard745f2ed2014-08-21 20:41:00 +00001977 .addReg(OffsetSGPR);
1978 } else {
1979 Hi = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegHi)
Tom Stellard4d6c99d2015-03-10 16:16:48 +00001980 .addReg(SBase->getReg(), getKillRegState(IsKill),
1981 SBase->getSubReg())
Marek Olsak58f61a82014-12-07 17:17:38 +00001982 .addImm(HiOffset / OffScale);
Tom Stellard745f2ed2014-08-21 20:41:00 +00001983 }
1984 } else {
1985 // Handle the _SGPR variant
1986 MachineOperand *SOff = getNamedOperand(*MI, AMDGPU::OpName::soff);
1987 Lo = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegLo)
Tom Stellard4d6c99d2015-03-10 16:16:48 +00001988 .addReg(SBase->getReg(), 0, SBase->getSubReg())
Tom Stellard745f2ed2014-08-21 20:41:00 +00001989 .addOperand(*SOff);
1990 unsigned OffsetSGPR = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
1991 BuildMI(*MBB, MI, DL, get(AMDGPU::S_ADD_I32), OffsetSGPR)
1992 .addOperand(*SOff)
1993 .addImm(HalfSize);
1994 Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp))
Tom Stellard4d6c99d2015-03-10 16:16:48 +00001995 .addReg(SBase->getReg(), getKillRegState(IsKill),
1996 SBase->getSubReg())
Tom Stellard745f2ed2014-08-21 20:41:00 +00001997 .addReg(OffsetSGPR);
1998 }
1999
2000 unsigned SubLo, SubHi;
2001 switch (HalfSize) {
2002 case 4:
2003 SubLo = AMDGPU::sub0;
2004 SubHi = AMDGPU::sub1;
2005 break;
2006 case 8:
2007 SubLo = AMDGPU::sub0_sub1;
2008 SubHi = AMDGPU::sub2_sub3;
2009 break;
2010 case 16:
2011 SubLo = AMDGPU::sub0_sub1_sub2_sub3;
2012 SubHi = AMDGPU::sub4_sub5_sub6_sub7;
2013 break;
2014 case 32:
2015 SubLo = AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7;
2016 SubHi = AMDGPU::sub8_sub9_sub10_sub11_sub12_sub13_sub14_sub15;
2017 break;
2018 default:
2019 llvm_unreachable("Unhandled HalfSize");
2020 }
2021
2022 BuildMI(*MBB, MI, DL, get(AMDGPU::REG_SEQUENCE))
2023 .addOperand(MI->getOperand(0))
2024 .addReg(RegLo)
2025 .addImm(SubLo)
2026 .addReg(RegHi)
2027 .addImm(SubHi);
2028}
2029
Tom Stellard0c354f22014-04-30 15:31:29 +00002030void SIInstrInfo::moveSMRDToVALU(MachineInstr *MI, MachineRegisterInfo &MRI) const {
2031 MachineBasicBlock *MBB = MI->getParent();
Tom Stellard4229aa92015-07-30 16:20:42 +00002032 int DstIdx = AMDGPU::getNamedOperandIdx(MI->getOpcode(), AMDGPU::OpName::dst);
2033 assert(DstIdx != -1);
2034 unsigned DstRCID = get(MI->getOpcode()).OpInfo[DstIdx].RegClass;
2035 switch(RI.getRegClass(DstRCID)->getSize()) {
2036 case 4:
2037 case 8:
2038 case 16: {
Tom Stellard0c354f22014-04-30 15:31:29 +00002039 unsigned NewOpcode = getVALUOp(*MI);
Tom Stellard4c00b522014-05-09 16:42:22 +00002040 unsigned RegOffset;
2041 unsigned ImmOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00002042
Tom Stellard4c00b522014-05-09 16:42:22 +00002043 if (MI->getOperand(2).isReg()) {
2044 RegOffset = MI->getOperand(2).getReg();
2045 ImmOffset = 0;
2046 } else {
2047 assert(MI->getOperand(2).isImm());
Marek Olsak58f61a82014-12-07 17:17:38 +00002048 // SMRD instructions take a dword offsets on SI and byte offset on VI
2049 // and MUBUF instructions always take a byte offset.
2050 ImmOffset = MI->getOperand(2).getImm();
Eric Christopher6c5b5112015-03-11 18:43:21 +00002051 if (MBB->getParent()->getSubtarget<AMDGPUSubtarget>().getGeneration() <=
2052 AMDGPUSubtarget::SEA_ISLANDS)
Marek Olsak58f61a82014-12-07 17:17:38 +00002053 ImmOffset <<= 2;
Tom Stellard4c00b522014-05-09 16:42:22 +00002054 RegOffset = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
Marek Olsak58f61a82014-12-07 17:17:38 +00002055
Tom Stellard4c00b522014-05-09 16:42:22 +00002056 if (isUInt<12>(ImmOffset)) {
2057 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
2058 RegOffset)
2059 .addImm(0);
2060 } else {
2061 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
2062 RegOffset)
2063 .addImm(ImmOffset);
2064 ImmOffset = 0;
2065 }
2066 }
Tom Stellard0c354f22014-04-30 15:31:29 +00002067
2068 unsigned SRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard4c00b522014-05-09 16:42:22 +00002069 unsigned DWord0 = RegOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00002070 unsigned DWord1 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2071 unsigned DWord2 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2072 unsigned DWord3 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
Tom Stellard794c8c02014-12-02 17:05:41 +00002073 uint64_t RsrcDataFormat = getDefaultRsrcDataFormat();
Tom Stellard0c354f22014-04-30 15:31:29 +00002074
2075 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord1)
2076 .addImm(0);
2077 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord2)
Tom Stellard794c8c02014-12-02 17:05:41 +00002078 .addImm(RsrcDataFormat & 0xFFFFFFFF);
Tom Stellard0c354f22014-04-30 15:31:29 +00002079 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord3)
Tom Stellard794c8c02014-12-02 17:05:41 +00002080 .addImm(RsrcDataFormat >> 32);
Tom Stellard0c354f22014-04-30 15:31:29 +00002081 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), SRsrc)
2082 .addReg(DWord0)
2083 .addImm(AMDGPU::sub0)
2084 .addReg(DWord1)
2085 .addImm(AMDGPU::sub1)
2086 .addReg(DWord2)
2087 .addImm(AMDGPU::sub2)
2088 .addReg(DWord3)
2089 .addImm(AMDGPU::sub3);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002090 MI->setDesc(get(NewOpcode));
2091 if (MI->getOperand(2).isReg()) {
Tom Stellardc229baa2015-03-10 16:16:49 +00002092 MI->getOperand(2).setReg(SRsrc);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002093 } else {
Tom Stellardc229baa2015-03-10 16:16:49 +00002094 MI->getOperand(2).ChangeToRegister(SRsrc, false);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002095 }
Tom Stellardc53861a2015-02-11 00:34:32 +00002096 MI->addOperand(*MBB->getParent(), MachineOperand::CreateImm(0));
Tom Stellard745f2ed2014-08-21 20:41:00 +00002097 MI->addOperand(*MBB->getParent(), MachineOperand::CreateImm(ImmOffset));
Tom Stellard1f9939f2015-02-27 14:59:41 +00002098 MI->addOperand(*MBB->getParent(), MachineOperand::CreateImm(0)); // glc
2099 MI->addOperand(*MBB->getParent(), MachineOperand::CreateImm(0)); // slc
2100 MI->addOperand(*MBB->getParent(), MachineOperand::CreateImm(0)); // tfe
Tom Stellard745f2ed2014-08-21 20:41:00 +00002101
2102 const TargetRegisterClass *NewDstRC =
2103 RI.getRegClass(get(NewOpcode).OpInfo[0].RegClass);
2104
2105 unsigned DstReg = MI->getOperand(0).getReg();
2106 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
2107 MRI.replaceRegWith(DstReg, NewDstReg);
2108 break;
2109 }
Tom Stellard4229aa92015-07-30 16:20:42 +00002110 case 32: {
Tom Stellard745f2ed2014-08-21 20:41:00 +00002111 MachineInstr *Lo, *Hi;
2112 splitSMRD(MI, &AMDGPU::SReg_128RegClass, AMDGPU::S_LOAD_DWORDX4_IMM,
2113 AMDGPU::S_LOAD_DWORDX4_SGPR, Lo, Hi);
2114 MI->eraseFromParent();
2115 moveSMRDToVALU(Lo, MRI);
2116 moveSMRDToVALU(Hi, MRI);
2117 break;
2118 }
2119
Tom Stellard4229aa92015-07-30 16:20:42 +00002120 case 64: {
Tom Stellard745f2ed2014-08-21 20:41:00 +00002121 MachineInstr *Lo, *Hi;
2122 splitSMRD(MI, &AMDGPU::SReg_256RegClass, AMDGPU::S_LOAD_DWORDX8_IMM,
2123 AMDGPU::S_LOAD_DWORDX8_SGPR, Lo, Hi);
2124 MI->eraseFromParent();
2125 moveSMRDToVALU(Lo, MRI);
2126 moveSMRDToVALU(Hi, MRI);
2127 break;
2128 }
Tom Stellard0c354f22014-04-30 15:31:29 +00002129 }
2130}
2131
Tom Stellard82166022013-11-13 23:36:37 +00002132void SIInstrInfo::moveToVALU(MachineInstr &TopInst) const {
2133 SmallVector<MachineInstr *, 128> Worklist;
2134 Worklist.push_back(&TopInst);
2135
2136 while (!Worklist.empty()) {
2137 MachineInstr *Inst = Worklist.pop_back_val();
Tom Stellarde0387202014-03-21 15:51:54 +00002138 MachineBasicBlock *MBB = Inst->getParent();
2139 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
2140
Matt Arsenault27cc9582014-04-18 01:53:18 +00002141 unsigned Opcode = Inst->getOpcode();
Tom Stellard0c354f22014-04-30 15:31:29 +00002142 unsigned NewOpcode = getVALUOp(*Inst);
Matt Arsenault27cc9582014-04-18 01:53:18 +00002143
Tom Stellarde0387202014-03-21 15:51:54 +00002144 // Handle some special cases
Matt Arsenault27cc9582014-04-18 01:53:18 +00002145 switch (Opcode) {
Tom Stellard0c354f22014-04-30 15:31:29 +00002146 default:
2147 if (isSMRD(Inst->getOpcode())) {
2148 moveSMRDToVALU(Inst, MRI);
2149 }
2150 break;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002151 case AMDGPU::S_AND_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002152 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_AND_B32_e64);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002153 Inst->eraseFromParent();
2154 continue;
2155
2156 case AMDGPU::S_OR_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002157 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_OR_B32_e64);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002158 Inst->eraseFromParent();
2159 continue;
2160
2161 case AMDGPU::S_XOR_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002162 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_XOR_B32_e64);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002163 Inst->eraseFromParent();
2164 continue;
2165
2166 case AMDGPU::S_NOT_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002167 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::V_NOT_B32_e32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002168 Inst->eraseFromParent();
2169 continue;
2170
Matt Arsenault8333e432014-06-10 19:18:24 +00002171 case AMDGPU::S_BCNT1_I32_B64:
2172 splitScalar64BitBCNT(Worklist, Inst);
2173 Inst->eraseFromParent();
2174 continue;
2175
Matt Arsenault94812212014-11-14 18:18:16 +00002176 case AMDGPU::S_BFE_I64: {
2177 splitScalar64BitBFE(Worklist, Inst);
2178 Inst->eraseFromParent();
2179 continue;
2180 }
2181
Marek Olsakbe047802014-12-07 12:19:03 +00002182 case AMDGPU::S_LSHL_B32:
2183 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2184 NewOpcode = AMDGPU::V_LSHLREV_B32_e64;
2185 swapOperands(Inst);
2186 }
2187 break;
2188 case AMDGPU::S_ASHR_I32:
2189 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2190 NewOpcode = AMDGPU::V_ASHRREV_I32_e64;
2191 swapOperands(Inst);
2192 }
2193 break;
2194 case AMDGPU::S_LSHR_B32:
2195 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2196 NewOpcode = AMDGPU::V_LSHRREV_B32_e64;
2197 swapOperands(Inst);
2198 }
2199 break;
Marek Olsak707a6d02015-02-03 21:53:01 +00002200 case AMDGPU::S_LSHL_B64:
2201 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2202 NewOpcode = AMDGPU::V_LSHLREV_B64;
2203 swapOperands(Inst);
2204 }
2205 break;
2206 case AMDGPU::S_ASHR_I64:
2207 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2208 NewOpcode = AMDGPU::V_ASHRREV_I64;
2209 swapOperands(Inst);
2210 }
2211 break;
2212 case AMDGPU::S_LSHR_B64:
2213 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2214 NewOpcode = AMDGPU::V_LSHRREV_B64;
2215 swapOperands(Inst);
2216 }
2217 break;
Marek Olsakbe047802014-12-07 12:19:03 +00002218
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002219 case AMDGPU::S_BFE_U64:
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002220 case AMDGPU::S_BFM_B64:
2221 llvm_unreachable("Moving this op to VALU not implemented");
Tom Stellarde0387202014-03-21 15:51:54 +00002222 }
2223
Tom Stellard15834092014-03-21 15:51:57 +00002224 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
2225 // We cannot move this instruction to the VALU, so we should try to
2226 // legalize its operands instead.
2227 legalizeOperands(Inst);
Tom Stellard82166022013-11-13 23:36:37 +00002228 continue;
Tom Stellard15834092014-03-21 15:51:57 +00002229 }
Tom Stellard82166022013-11-13 23:36:37 +00002230
Tom Stellard82166022013-11-13 23:36:37 +00002231 // Use the new VALU Opcode.
2232 const MCInstrDesc &NewDesc = get(NewOpcode);
2233 Inst->setDesc(NewDesc);
2234
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00002235 // Remove any references to SCC. Vector instructions can't read from it, and
2236 // We're just about to add the implicit use / defs of VCC, and we don't want
2237 // both.
2238 for (unsigned i = Inst->getNumOperands() - 1; i > 0; --i) {
2239 MachineOperand &Op = Inst->getOperand(i);
2240 if (Op.isReg() && Op.getReg() == AMDGPU::SCC)
2241 Inst->RemoveOperand(i);
2242 }
2243
Matt Arsenault27cc9582014-04-18 01:53:18 +00002244 if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
2245 // We are converting these to a BFE, so we need to add the missing
2246 // operands for the size and offset.
2247 unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
2248 Inst->addOperand(MachineOperand::CreateImm(0));
2249 Inst->addOperand(MachineOperand::CreateImm(Size));
2250
Matt Arsenaultb5b51102014-06-10 19:18:21 +00002251 } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) {
2252 // The VALU version adds the second operand to the result, so insert an
2253 // extra 0 operand.
2254 Inst->addOperand(MachineOperand::CreateImm(0));
Tom Stellard82166022013-11-13 23:36:37 +00002255 }
2256
Alex Lorenzb4d0d6a2015-07-31 23:30:09 +00002257 Inst->addImplicitDefUseOperands(*Inst->getParent()->getParent());
Tom Stellard82166022013-11-13 23:36:37 +00002258
Matt Arsenault78b86702014-04-18 05:19:26 +00002259 if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
2260 const MachineOperand &OffsetWidthOp = Inst->getOperand(2);
2261 // If we need to move this to VGPRs, we need to unpack the second operand
2262 // back into the 2 separate ones for bit offset and width.
2263 assert(OffsetWidthOp.isImm() &&
2264 "Scalar BFE is only implemented for constant width and offset");
2265 uint32_t Imm = OffsetWidthOp.getImm();
2266
2267 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2268 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
Matt Arsenault78b86702014-04-18 05:19:26 +00002269 Inst->RemoveOperand(2); // Remove old immediate.
2270 Inst->addOperand(MachineOperand::CreateImm(Offset));
Vincent Lejeune94af31f2014-05-10 19:18:33 +00002271 Inst->addOperand(MachineOperand::CreateImm(BitWidth));
Matt Arsenault78b86702014-04-18 05:19:26 +00002272 }
2273
Tom Stellard82166022013-11-13 23:36:37 +00002274 // Update the destination register class.
Tom Stellarde1a24452014-04-17 21:00:01 +00002275
Tom Stellard82166022013-11-13 23:36:37 +00002276 const TargetRegisterClass *NewDstRC = getOpRegClass(*Inst, 0);
2277
Matt Arsenault27cc9582014-04-18 01:53:18 +00002278 switch (Opcode) {
Tom Stellard82166022013-11-13 23:36:37 +00002279 // For target instructions, getOpRegClass just returns the virtual
2280 // register class associated with the operand, so we need to find an
2281 // equivalent VGPR register class in order to move the instruction to the
2282 // VALU.
2283 case AMDGPU::COPY:
2284 case AMDGPU::PHI:
2285 case AMDGPU::REG_SEQUENCE:
Tom Stellard204e61b2014-04-07 19:45:45 +00002286 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00002287 if (RI.hasVGPRs(NewDstRC))
2288 continue;
2289 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
2290 if (!NewDstRC)
2291 continue;
2292 break;
2293 default:
2294 break;
2295 }
2296
2297 unsigned DstReg = Inst->getOperand(0).getReg();
2298 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
2299 MRI.replaceRegWith(DstReg, NewDstReg);
2300
Tom Stellarde1a24452014-04-17 21:00:01 +00002301 // Legalize the operands
2302 legalizeOperands(Inst);
2303
Matt Arsenaultf003c382015-08-26 20:47:50 +00002304 addUsersToMoveToVALUWorklist(NewDstReg, MRI, Worklist);
Tom Stellard82166022013-11-13 23:36:37 +00002305 }
2306}
2307
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002308//===----------------------------------------------------------------------===//
2309// Indirect addressing callbacks
2310//===----------------------------------------------------------------------===//
2311
2312unsigned SIInstrInfo::calculateIndirectAddress(unsigned RegIndex,
2313 unsigned Channel) const {
2314 assert(Channel == 0);
2315 return RegIndex;
2316}
2317
Tom Stellard26a3b672013-10-22 18:19:10 +00002318const TargetRegisterClass *SIInstrInfo::getIndirectAddrRegClass() const {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002319 return &AMDGPU::VGPR_32RegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002320}
2321
Matt Arsenault689f3252014-06-09 16:36:31 +00002322void SIInstrInfo::splitScalar64BitUnaryOp(
2323 SmallVectorImpl<MachineInstr *> &Worklist,
2324 MachineInstr *Inst,
2325 unsigned Opcode) const {
2326 MachineBasicBlock &MBB = *Inst->getParent();
2327 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2328
2329 MachineOperand &Dest = Inst->getOperand(0);
2330 MachineOperand &Src0 = Inst->getOperand(1);
2331 DebugLoc DL = Inst->getDebugLoc();
2332
2333 MachineBasicBlock::iterator MII = Inst;
2334
2335 const MCInstrDesc &InstDesc = get(Opcode);
2336 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2337 MRI.getRegClass(Src0.getReg()) :
2338 &AMDGPU::SGPR_32RegClass;
2339
2340 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2341
2342 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2343 AMDGPU::sub0, Src0SubRC);
2344
2345 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
Matt Arsenaultf003c382015-08-26 20:47:50 +00002346 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
2347 const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0);
Matt Arsenault689f3252014-06-09 16:36:31 +00002348
Matt Arsenaultf003c382015-08-26 20:47:50 +00002349 unsigned DestSub0 = MRI.createVirtualRegister(NewDestSubRC);
2350 BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault689f3252014-06-09 16:36:31 +00002351 .addOperand(SrcReg0Sub0);
2352
2353 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2354 AMDGPU::sub1, Src0SubRC);
2355
Matt Arsenaultf003c382015-08-26 20:47:50 +00002356 unsigned DestSub1 = MRI.createVirtualRegister(NewDestSubRC);
2357 BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault689f3252014-06-09 16:36:31 +00002358 .addOperand(SrcReg0Sub1);
2359
Matt Arsenaultf003c382015-08-26 20:47:50 +00002360 unsigned FullDestReg = MRI.createVirtualRegister(NewDestRC);
Matt Arsenault689f3252014-06-09 16:36:31 +00002361 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2362 .addReg(DestSub0)
2363 .addImm(AMDGPU::sub0)
2364 .addReg(DestSub1)
2365 .addImm(AMDGPU::sub1);
2366
2367 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2368
Matt Arsenaultf003c382015-08-26 20:47:50 +00002369 // We don't need to legalizeOperands here because for a single operand, src0
2370 // will support any kind of input.
2371
2372 // Move all users of this moved value.
2373 addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
Matt Arsenault689f3252014-06-09 16:36:31 +00002374}
2375
2376void SIInstrInfo::splitScalar64BitBinaryOp(
2377 SmallVectorImpl<MachineInstr *> &Worklist,
2378 MachineInstr *Inst,
2379 unsigned Opcode) const {
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002380 MachineBasicBlock &MBB = *Inst->getParent();
2381 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2382
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002383 MachineOperand &Dest = Inst->getOperand(0);
2384 MachineOperand &Src0 = Inst->getOperand(1);
2385 MachineOperand &Src1 = Inst->getOperand(2);
2386 DebugLoc DL = Inst->getDebugLoc();
2387
2388 MachineBasicBlock::iterator MII = Inst;
2389
2390 const MCInstrDesc &InstDesc = get(Opcode);
Matt Arsenault684dc802014-03-24 20:08:13 +00002391 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2392 MRI.getRegClass(Src0.getReg()) :
2393 &AMDGPU::SGPR_32RegClass;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002394
Matt Arsenault684dc802014-03-24 20:08:13 +00002395 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2396 const TargetRegisterClass *Src1RC = Src1.isReg() ?
2397 MRI.getRegClass(Src1.getReg()) :
2398 &AMDGPU::SGPR_32RegClass;
2399
2400 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
2401
2402 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2403 AMDGPU::sub0, Src0SubRC);
2404 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2405 AMDGPU::sub0, Src1SubRC);
2406
2407 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
Matt Arsenaultf003c382015-08-26 20:47:50 +00002408 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
2409 const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0);
Matt Arsenault684dc802014-03-24 20:08:13 +00002410
Matt Arsenaultf003c382015-08-26 20:47:50 +00002411 unsigned DestSub0 = MRI.createVirtualRegister(NewDestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002412 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002413 .addOperand(SrcReg0Sub0)
2414 .addOperand(SrcReg1Sub0);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002415
Matt Arsenault684dc802014-03-24 20:08:13 +00002416 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2417 AMDGPU::sub1, Src0SubRC);
2418 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2419 AMDGPU::sub1, Src1SubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002420
Matt Arsenaultf003c382015-08-26 20:47:50 +00002421 unsigned DestSub1 = MRI.createVirtualRegister(NewDestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002422 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002423 .addOperand(SrcReg0Sub1)
2424 .addOperand(SrcReg1Sub1);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002425
Matt Arsenaultf003c382015-08-26 20:47:50 +00002426 unsigned FullDestReg = MRI.createVirtualRegister(NewDestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002427 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2428 .addReg(DestSub0)
2429 .addImm(AMDGPU::sub0)
2430 .addReg(DestSub1)
2431 .addImm(AMDGPU::sub1);
2432
2433 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2434
2435 // Try to legalize the operands in case we need to swap the order to keep it
2436 // valid.
Matt Arsenaultf003c382015-08-26 20:47:50 +00002437 legalizeOperands(LoHalf);
2438 legalizeOperands(HiHalf);
2439
2440 // Move all users of this moved vlaue.
2441 addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002442}
2443
Matt Arsenault8333e432014-06-10 19:18:24 +00002444void SIInstrInfo::splitScalar64BitBCNT(SmallVectorImpl<MachineInstr *> &Worklist,
2445 MachineInstr *Inst) const {
2446 MachineBasicBlock &MBB = *Inst->getParent();
2447 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2448
2449 MachineBasicBlock::iterator MII = Inst;
2450 DebugLoc DL = Inst->getDebugLoc();
2451
2452 MachineOperand &Dest = Inst->getOperand(0);
2453 MachineOperand &Src = Inst->getOperand(1);
2454
Marek Olsakc5368502015-01-15 18:43:01 +00002455 const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e64);
Matt Arsenault8333e432014-06-10 19:18:24 +00002456 const TargetRegisterClass *SrcRC = Src.isReg() ?
2457 MRI.getRegClass(Src.getReg()) :
2458 &AMDGPU::SGPR_32RegClass;
2459
2460 unsigned MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2461 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2462
2463 const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0);
2464
2465 MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2466 AMDGPU::sub0, SrcSubRC);
2467 MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2468 AMDGPU::sub1, SrcSubRC);
2469
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002470 BuildMI(MBB, MII, DL, InstDesc, MidReg)
Matt Arsenault8333e432014-06-10 19:18:24 +00002471 .addOperand(SrcRegSub0)
2472 .addImm(0);
2473
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002474 BuildMI(MBB, MII, DL, InstDesc, ResultReg)
Matt Arsenault8333e432014-06-10 19:18:24 +00002475 .addOperand(SrcRegSub1)
2476 .addReg(MidReg);
2477
2478 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2479
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002480 // We don't need to legalize operands here. src0 for etiher instruction can be
2481 // an SGPR, and the second input is unused or determined here.
2482 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault8333e432014-06-10 19:18:24 +00002483}
2484
Matt Arsenault94812212014-11-14 18:18:16 +00002485void SIInstrInfo::splitScalar64BitBFE(SmallVectorImpl<MachineInstr *> &Worklist,
2486 MachineInstr *Inst) const {
2487 MachineBasicBlock &MBB = *Inst->getParent();
2488 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2489 MachineBasicBlock::iterator MII = Inst;
2490 DebugLoc DL = Inst->getDebugLoc();
2491
2492 MachineOperand &Dest = Inst->getOperand(0);
2493 uint32_t Imm = Inst->getOperand(2).getImm();
2494 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2495 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
2496
Matt Arsenault6ad34262014-11-14 18:40:49 +00002497 (void) Offset;
2498
Matt Arsenault94812212014-11-14 18:18:16 +00002499 // Only sext_inreg cases handled.
2500 assert(Inst->getOpcode() == AMDGPU::S_BFE_I64 &&
2501 BitWidth <= 32 &&
2502 Offset == 0 &&
2503 "Not implemented");
2504
2505 if (BitWidth < 32) {
2506 unsigned MidRegLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2507 unsigned MidRegHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2508 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2509
2510 BuildMI(MBB, MII, DL, get(AMDGPU::V_BFE_I32), MidRegLo)
2511 .addReg(Inst->getOperand(1).getReg(), 0, AMDGPU::sub0)
2512 .addImm(0)
2513 .addImm(BitWidth);
2514
2515 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e32), MidRegHi)
2516 .addImm(31)
2517 .addReg(MidRegLo);
2518
2519 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2520 .addReg(MidRegLo)
2521 .addImm(AMDGPU::sub0)
2522 .addReg(MidRegHi)
2523 .addImm(AMDGPU::sub1);
2524
2525 MRI.replaceRegWith(Dest.getReg(), ResultReg);
Matt Arsenault445833c2015-08-26 20:47:58 +00002526 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault94812212014-11-14 18:18:16 +00002527 return;
2528 }
2529
2530 MachineOperand &Src = Inst->getOperand(1);
2531 unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2532 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2533
2534 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e64), TmpReg)
2535 .addImm(31)
2536 .addReg(Src.getReg(), 0, AMDGPU::sub0);
2537
2538 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2539 .addReg(Src.getReg(), 0, AMDGPU::sub0)
2540 .addImm(AMDGPU::sub0)
2541 .addReg(TmpReg)
2542 .addImm(AMDGPU::sub1);
2543
2544 MRI.replaceRegWith(Dest.getReg(), ResultReg);
Matt Arsenault445833c2015-08-26 20:47:58 +00002545 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault94812212014-11-14 18:18:16 +00002546}
2547
Matt Arsenaultf003c382015-08-26 20:47:50 +00002548void SIInstrInfo::addUsersToMoveToVALUWorklist(
2549 unsigned DstReg,
2550 MachineRegisterInfo &MRI,
2551 SmallVectorImpl<MachineInstr *> &Worklist) const {
2552 for (MachineRegisterInfo::use_iterator I = MRI.use_begin(DstReg),
2553 E = MRI.use_end(); I != E; ++I) {
2554 MachineInstr &UseMI = *I->getParent();
2555 if (!canReadVGPR(UseMI, I.getOperandNo())) {
2556 Worklist.push_back(&UseMI);
2557 }
2558 }
2559}
2560
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002561unsigned SIInstrInfo::findUsedSGPR(const MachineInstr *MI,
2562 int OpIndices[3]) const {
2563 const MCInstrDesc &Desc = get(MI->getOpcode());
2564
2565 // Find the one SGPR operand we are allowed to use.
2566 unsigned SGPRReg = AMDGPU::NoRegister;
2567
2568 // First we need to consider the instruction's operand requirements before
2569 // legalizing. Some operands are required to be SGPRs, such as implicit uses
2570 // of VCC, but we are still bound by the constant bus requirement to only use
2571 // one.
2572 //
2573 // If the operand's class is an SGPR, we can never move it.
2574
2575 for (const MachineOperand &MO : MI->implicit_operands()) {
2576 // We only care about reads.
2577 if (MO.isDef())
2578 continue;
2579
2580 if (MO.getReg() == AMDGPU::VCC)
2581 return AMDGPU::VCC;
2582
2583 if (MO.getReg() == AMDGPU::FLAT_SCR)
2584 return AMDGPU::FLAT_SCR;
2585 }
2586
2587 unsigned UsedSGPRs[3] = { AMDGPU::NoRegister };
2588 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
2589
2590 for (unsigned i = 0; i < 3; ++i) {
2591 int Idx = OpIndices[i];
2592 if (Idx == -1)
2593 break;
2594
2595 const MachineOperand &MO = MI->getOperand(Idx);
2596 if (RI.isSGPRClassID(Desc.OpInfo[Idx].RegClass))
2597 SGPRReg = MO.getReg();
2598
2599 if (MO.isReg() && RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
2600 UsedSGPRs[i] = MO.getReg();
2601 }
2602
2603 if (SGPRReg != AMDGPU::NoRegister)
2604 return SGPRReg;
2605
2606 // We don't have a required SGPR operand, so we have a bit more freedom in
2607 // selecting operands to move.
2608
2609 // Try to select the most used SGPR. If an SGPR is equal to one of the
2610 // others, we choose that.
2611 //
2612 // e.g.
2613 // V_FMA_F32 v0, s0, s0, s0 -> No moves
2614 // V_FMA_F32 v0, s0, s1, s0 -> Move s1
2615
2616 if (UsedSGPRs[0] != AMDGPU::NoRegister) {
2617 if (UsedSGPRs[0] == UsedSGPRs[1] || UsedSGPRs[0] == UsedSGPRs[2])
2618 SGPRReg = UsedSGPRs[0];
2619 }
2620
2621 if (SGPRReg == AMDGPU::NoRegister && UsedSGPRs[1] != AMDGPU::NoRegister) {
2622 if (UsedSGPRs[1] == UsedSGPRs[2])
2623 SGPRReg = UsedSGPRs[1];
2624 }
2625
2626 return SGPRReg;
2627}
2628
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002629MachineInstrBuilder SIInstrInfo::buildIndirectWrite(
2630 MachineBasicBlock *MBB,
2631 MachineBasicBlock::iterator I,
2632 unsigned ValueReg,
2633 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002634 const DebugLoc &DL = MBB->findDebugLoc(I);
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002635 unsigned IndirectBaseReg = AMDGPU::VGPR_32RegClass.getRegister(
Tom Stellard81d871d2013-11-13 23:36:50 +00002636 getIndirectIndexBegin(*MBB->getParent()));
2637
2638 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_DST_V1))
2639 .addReg(IndirectBaseReg, RegState::Define)
2640 .addOperand(I->getOperand(0))
2641 .addReg(IndirectBaseReg)
2642 .addReg(OffsetReg)
2643 .addImm(0)
2644 .addReg(ValueReg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002645}
2646
2647MachineInstrBuilder SIInstrInfo::buildIndirectRead(
2648 MachineBasicBlock *MBB,
2649 MachineBasicBlock::iterator I,
2650 unsigned ValueReg,
2651 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002652 const DebugLoc &DL = MBB->findDebugLoc(I);
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002653 unsigned IndirectBaseReg = AMDGPU::VGPR_32RegClass.getRegister(
Tom Stellard81d871d2013-11-13 23:36:50 +00002654 getIndirectIndexBegin(*MBB->getParent()));
2655
2656 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_SRC))
2657 .addOperand(I->getOperand(0))
2658 .addOperand(I->getOperand(1))
2659 .addReg(IndirectBaseReg)
2660 .addReg(OffsetReg)
2661 .addImm(0);
2662
2663}
2664
2665void SIInstrInfo::reserveIndirectRegisters(BitVector &Reserved,
2666 const MachineFunction &MF) const {
2667 int End = getIndirectIndexEnd(MF);
2668 int Begin = getIndirectIndexBegin(MF);
2669
2670 if (End == -1)
2671 return;
2672
2673
2674 for (int Index = Begin; Index <= End; ++Index)
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002675 Reserved.set(AMDGPU::VGPR_32RegClass.getRegister(Index));
Tom Stellard81d871d2013-11-13 23:36:50 +00002676
Tom Stellard415ef6d2013-11-13 23:58:51 +00002677 for (int Index = std::max(0, Begin - 1); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002678 Reserved.set(AMDGPU::VReg_64RegClass.getRegister(Index));
2679
Tom Stellard415ef6d2013-11-13 23:58:51 +00002680 for (int Index = std::max(0, Begin - 2); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002681 Reserved.set(AMDGPU::VReg_96RegClass.getRegister(Index));
2682
Tom Stellard415ef6d2013-11-13 23:58:51 +00002683 for (int Index = std::max(0, Begin - 3); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002684 Reserved.set(AMDGPU::VReg_128RegClass.getRegister(Index));
2685
Tom Stellard415ef6d2013-11-13 23:58:51 +00002686 for (int Index = std::max(0, Begin - 7); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002687 Reserved.set(AMDGPU::VReg_256RegClass.getRegister(Index));
2688
Tom Stellard415ef6d2013-11-13 23:58:51 +00002689 for (int Index = std::max(0, Begin - 15); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002690 Reserved.set(AMDGPU::VReg_512RegClass.getRegister(Index));
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002691}
Tom Stellard1aaad692014-07-21 16:55:33 +00002692
Tom Stellard6407e1e2014-08-01 00:32:33 +00002693MachineOperand *SIInstrInfo::getNamedOperand(MachineInstr &MI,
Matt Arsenaultace5b762014-10-17 18:00:43 +00002694 unsigned OperandName) const {
Tom Stellard1aaad692014-07-21 16:55:33 +00002695 int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName);
2696 if (Idx == -1)
2697 return nullptr;
2698
2699 return &MI.getOperand(Idx);
2700}
Tom Stellard794c8c02014-12-02 17:05:41 +00002701
2702uint64_t SIInstrInfo::getDefaultRsrcDataFormat() const {
2703 uint64_t RsrcDataFormat = AMDGPU::RSRC_DATA_FORMAT;
Tom Stellard4694ed02015-06-26 21:58:42 +00002704 if (ST.isAmdHsaOS()) {
Tom Stellard794c8c02014-12-02 17:05:41 +00002705 RsrcDataFormat |= (1ULL << 56);
2706
Tom Stellard4694ed02015-06-26 21:58:42 +00002707 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
2708 // Set MTYPE = 2
2709 RsrcDataFormat |= (2ULL << 59);
2710 }
2711
Tom Stellard794c8c02014-12-02 17:05:41 +00002712 return RsrcDataFormat;
2713}