Matt Arsenault | 0c90e95 | 2015-11-06 18:17:45 +0000 | [diff] [blame] | 1 | //=====-- AMDGPUSubtarget.h - Define Subtarget for AMDGPU ------*- C++ -*-====// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //==-----------------------------------------------------------------------===// |
| 9 | // |
| 10 | /// \file |
| 11 | /// \brief AMDGPU specific subclass of TargetSubtarget. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Matt Arsenault | 0c90e95 | 2015-11-06 18:17:45 +0000 | [diff] [blame] | 15 | #ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H |
| 16 | #define LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H |
Matt Arsenault | f59e538 | 2015-11-06 18:23:00 +0000 | [diff] [blame] | 17 | |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 18 | #include "AMDGPU.h" |
Quentin Colombet | 61d71a1 | 2017-08-15 22:31:51 +0000 | [diff] [blame] | 19 | #include "AMDGPUCallLowering.h" |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 20 | #include "R600FrameLowering.h" |
Chandler Carruth | 6bda14b | 2017-06-06 11:49:48 +0000 | [diff] [blame] | 21 | #include "R600ISelLowering.h" |
| 22 | #include "R600InstrInfo.h" |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 23 | #include "SIFrameLowering.h" |
Chandler Carruth | 6bda14b | 2017-06-06 11:49:48 +0000 | [diff] [blame] | 24 | #include "SIISelLowering.h" |
| 25 | #include "SIInstrInfo.h" |
Valery Pykhtin | fd4c410 | 2017-03-21 13:15:46 +0000 | [diff] [blame] | 26 | #include "SIMachineFunctionInfo.h" |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 27 | #include "Utils/AMDGPUBaseInfo.h" |
Eugene Zelenko | 2bc2f33 | 2016-12-09 22:06:55 +0000 | [diff] [blame] | 28 | #include "llvm/ADT/Triple.h" |
Quentin Colombet | 61d71a1 | 2017-08-15 22:31:51 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/GlobalISel/InstructionSelector.h" |
| 30 | #include "llvm/CodeGen/GlobalISel/LegalizerInfo.h" |
| 31 | #include "llvm/CodeGen/GlobalISel/RegisterBankInfo.h" |
Eugene Zelenko | 2bc2f33 | 2016-12-09 22:06:55 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/MachineFunction.h" |
Matt Arsenault | 56684d4 | 2016-08-11 17:31:42 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/SelectionDAGTargetInfo.h" |
Eugene Zelenko | 2bc2f33 | 2016-12-09 22:06:55 +0000 | [diff] [blame] | 34 | #include "llvm/MC/MCInstrItineraries.h" |
| 35 | #include "llvm/Support/MathExtras.h" |
| 36 | #include <cassert> |
| 37 | #include <cstdint> |
| 38 | #include <memory> |
| 39 | #include <utility> |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 40 | |
| 41 | #define GET_SUBTARGETINFO_HEADER |
| 42 | #include "AMDGPUGenSubtargetInfo.inc" |
| 43 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 44 | namespace llvm { |
| 45 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 46 | class StringRef; |
Tom Stellard | e99fb65 | 2015-01-20 19:33:04 +0000 | [diff] [blame] | 47 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 48 | class AMDGPUSubtarget : public AMDGPUGenSubtargetInfo { |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 49 | public: |
| 50 | enum Generation { |
| 51 | R600 = 0, |
| 52 | R700, |
| 53 | EVERGREEN, |
| 54 | NORTHERN_ISLANDS, |
Tom Stellard | 6e1ee47 | 2013-10-29 16:37:28 +0000 | [diff] [blame] | 55 | SOUTHERN_ISLANDS, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 56 | SEA_ISLANDS, |
| 57 | VOLCANIC_ISLANDS, |
Matt Arsenault | e823d92 | 2017-02-18 18:29:53 +0000 | [diff] [blame] | 58 | GFX9, |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 59 | }; |
| 60 | |
Marek Olsak | 4d00dd2 | 2015-03-09 15:48:09 +0000 | [diff] [blame] | 61 | enum { |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 62 | ISAVersion0_0_0, |
Wei Ding | 7c3e511 | 2017-06-10 03:53:19 +0000 | [diff] [blame] | 63 | ISAVersion6_0_0, |
| 64 | ISAVersion6_0_1, |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 65 | ISAVersion7_0_0, |
| 66 | ISAVersion7_0_1, |
Yaxun Liu | 94add85 | 2016-10-26 16:37:56 +0000 | [diff] [blame] | 67 | ISAVersion7_0_2, |
Wei Ding | 7c3e511 | 2017-06-10 03:53:19 +0000 | [diff] [blame] | 68 | ISAVersion7_0_3, |
Konstantin Zhuravlyov | c40d9f2 | 2017-12-08 20:52:28 +0000 | [diff] [blame] | 69 | ISAVersion7_0_4, |
Changpeng Fang | c16be00 | 2016-01-13 20:39:25 +0000 | [diff] [blame] | 70 | ISAVersion8_0_1, |
Changpeng Fang | 98317d2 | 2016-10-11 16:00:47 +0000 | [diff] [blame] | 71 | ISAVersion8_0_2, |
Yaxun Liu | 94add85 | 2016-10-26 16:37:56 +0000 | [diff] [blame] | 72 | ISAVersion8_0_3, |
Yaxun Liu | 94add85 | 2016-10-26 16:37:56 +0000 | [diff] [blame] | 73 | ISAVersion8_1_0, |
Matt Arsenault | e823d92 | 2017-02-18 18:29:53 +0000 | [diff] [blame] | 74 | ISAVersion9_0_0, |
Konstantin Zhuravlyov | c40d9f2 | 2017-12-08 20:52:28 +0000 | [diff] [blame] | 75 | ISAVersion9_0_2 |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 76 | }; |
| 77 | |
Wei Ding | 205bfdb | 2017-02-10 02:15:29 +0000 | [diff] [blame] | 78 | enum TrapHandlerAbi { |
| 79 | TrapHandlerAbiNone = 0, |
| 80 | TrapHandlerAbiHsa = 1 |
| 81 | }; |
| 82 | |
Wei Ding | f2cce02 | 2017-02-22 23:22:19 +0000 | [diff] [blame] | 83 | enum TrapID { |
| 84 | TrapIDHardwareReserved = 0, |
| 85 | TrapIDHSADebugTrap = 1, |
| 86 | TrapIDLLVMTrap = 2, |
| 87 | TrapIDLLVMDebugTrap = 3, |
| 88 | TrapIDDebugBreakpoint = 7, |
| 89 | TrapIDDebugReserved8 = 8, |
| 90 | TrapIDDebugReservedFE = 0xfe, |
| 91 | TrapIDDebugReservedFF = 0xff |
Wei Ding | 205bfdb | 2017-02-10 02:15:29 +0000 | [diff] [blame] | 92 | }; |
| 93 | |
| 94 | enum TrapRegValues { |
Wei Ding | f2cce02 | 2017-02-22 23:22:19 +0000 | [diff] [blame] | 95 | LLVMTrapHandlerRegValue = 1 |
Wei Ding | 205bfdb | 2017-02-10 02:15:29 +0000 | [diff] [blame] | 96 | }; |
| 97 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 98 | protected: |
| 99 | // Basic subtarget description. |
| 100 | Triple TargetTriple; |
Matt Arsenault | d782d05 | 2014-06-27 17:57:00 +0000 | [diff] [blame] | 101 | Generation Gen; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 102 | unsigned IsaVersion; |
| 103 | unsigned WavefrontSize; |
| 104 | int LocalMemorySize; |
| 105 | int LDSBankCount; |
| 106 | unsigned MaxPrivateElementSize; |
| 107 | |
| 108 | // Possibly statically set by tablegen, but may want to be overridden. |
Matt Arsenault | b035a57 | 2015-01-29 19:34:25 +0000 | [diff] [blame] | 109 | bool FastFMAF32; |
Matt Arsenault | e83690c | 2016-01-18 21:13:50 +0000 | [diff] [blame] | 110 | bool HalfRate64Ops; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 111 | |
| 112 | // Dynamially set bits that enable features. |
| 113 | bool FP32Denormals; |
Matt Arsenault | a6867fd | 2017-01-23 22:31:03 +0000 | [diff] [blame] | 114 | bool FP64FP16Denormals; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 115 | bool FPExceptions; |
Matt Arsenault | 2fdf2a1 | 2017-02-21 23:35:48 +0000 | [diff] [blame] | 116 | bool DX10Clamp; |
Changpeng Fang | b41574a | 2015-12-22 20:55:23 +0000 | [diff] [blame] | 117 | bool FlatForGlobal; |
Konstantin Zhuravlyov | be6c0ca | 2017-06-02 17:40:26 +0000 | [diff] [blame] | 118 | bool AutoWaitcntBeforeBarrier; |
Konstantin Zhuravlyov | eda425e | 2017-10-14 15:59:07 +0000 | [diff] [blame] | 119 | bool CodeObjectV3; |
Tom Stellard | 64a9d08 | 2016-10-14 18:10:39 +0000 | [diff] [blame] | 120 | bool UnalignedScratchAccess; |
Matt Arsenault | 7f681ac | 2016-07-01 23:03:44 +0000 | [diff] [blame] | 121 | bool UnalignedBufferAccess; |
Matt Arsenault | e823d92 | 2017-02-18 18:29:53 +0000 | [diff] [blame] | 122 | bool HasApertureRegs; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 123 | bool EnableXNACK; |
Wei Ding | 205bfdb | 2017-02-10 02:15:29 +0000 | [diff] [blame] | 124 | bool TrapHandler; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 125 | bool DebuggerInsertNops; |
| 126 | bool DebuggerReserveRegs; |
Konstantin Zhuravlyov | f2f3d14 | 2016-06-25 03:11:28 +0000 | [diff] [blame] | 127 | bool DebuggerEmitPrologue; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 128 | |
| 129 | // Used as options. |
Matt Arsenault | 45b9818 | 2017-11-15 00:45:43 +0000 | [diff] [blame] | 130 | bool EnableHugePrivateBuffer; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 131 | bool EnableVGPRSpilling; |
Matt Arsenault | d9a23ab | 2014-07-13 02:08:26 +0000 | [diff] [blame] | 132 | bool EnablePromoteAlloca; |
Matt Arsenault | 4103328 | 2014-10-10 22:01:59 +0000 | [diff] [blame] | 133 | bool EnableLoadStoreOpt; |
Matt Arsenault | 706f930 | 2015-07-06 16:01:58 +0000 | [diff] [blame] | 134 | bool EnableUnsafeDSOffsetFolding; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 135 | bool EnableSIScheduler; |
| 136 | bool DumpCode; |
| 137 | |
| 138 | // Subtarget statically properties set by tablegen |
| 139 | bool FP64; |
Jan Vesely | 39aeab4 | 2017-12-04 23:07:28 +0000 | [diff] [blame] | 140 | bool FMA; |
Dmitry Preobrazhensky | e3271ae | 2018-02-05 12:45:43 +0000 | [diff] [blame] | 141 | bool MIMG_R128; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 142 | bool IsGCN; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 143 | bool GCN3Encoding; |
Tom Stellard | d1f0f02 | 2015-04-23 19:33:54 +0000 | [diff] [blame] | 144 | bool CIInsts; |
Matt Arsenault | 2021f08 | 2017-02-18 19:12:26 +0000 | [diff] [blame] | 145 | bool GFX9Insts; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 146 | bool SGPRInitBug; |
Matt Arsenault | 9d82ee7 | 2016-02-27 08:53:55 +0000 | [diff] [blame] | 147 | bool HasSMemRealTime; |
| 148 | bool Has16BitInsts; |
Dmitry Preobrazhensky | ff64aa5 | 2017-08-16 13:51:56 +0000 | [diff] [blame] | 149 | bool HasIntClamp; |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 150 | bool HasVOP3PInsts; |
Matt Arsenault | 28f52e5 | 2017-10-25 07:00:51 +0000 | [diff] [blame] | 151 | bool HasMadMixInsts; |
Matt Arsenault | cc88ce3 | 2016-10-12 18:00:51 +0000 | [diff] [blame] | 152 | bool HasMovrel; |
| 153 | bool HasVGPRIndexMode; |
Matt Arsenault | 7b64755 | 2016-10-28 21:55:15 +0000 | [diff] [blame] | 154 | bool HasScalarStores; |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 155 | bool HasInv2PiInlineImm; |
Sam Kolton | 07dbde2 | 2017-01-20 10:01:25 +0000 | [diff] [blame] | 156 | bool HasSDWA; |
Sam Kolton | 3c4933f | 2017-06-22 06:26:41 +0000 | [diff] [blame] | 157 | bool HasSDWAOmod; |
| 158 | bool HasSDWAScalar; |
| 159 | bool HasSDWASdst; |
| 160 | bool HasSDWAMac; |
Sam Kolton | a179d25 | 2017-06-27 15:02:23 +0000 | [diff] [blame] | 161 | bool HasSDWAOutModsVOPC; |
Sam Kolton | 07dbde2 | 2017-01-20 10:01:25 +0000 | [diff] [blame] | 162 | bool HasDPP; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 163 | bool FlatAddressSpace; |
Matt Arsenault | acdc765 | 2017-05-10 21:19:05 +0000 | [diff] [blame] | 164 | bool FlatInstOffsets; |
| 165 | bool FlatGlobalInsts; |
| 166 | bool FlatScratchInsts; |
Matt Arsenault | c37fe66 | 2017-07-20 17:42:47 +0000 | [diff] [blame] | 167 | bool AddNoCarryInsts; |
Changpeng Fang | 44dfa1d | 2018-01-12 21:12:19 +0000 | [diff] [blame] | 168 | bool HasUnpackedD16VMem; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 169 | bool R600ALUInst; |
| 170 | bool CaymanISA; |
| 171 | bool CFALUBug; |
| 172 | bool HasVertexCache; |
| 173 | short TexVTXClauseSize; |
Alexander Timofeev | 1800956 | 2016-12-08 17:28:47 +0000 | [diff] [blame] | 174 | bool ScalarizeGlobal; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 175 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 176 | // Dummy feature to use for assembler in tablegen. |
| 177 | bool FeatureDisable; |
| 178 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 179 | InstrItineraryData InstrItins; |
Matt Arsenault | 56684d4 | 2016-08-11 17:31:42 +0000 | [diff] [blame] | 180 | SelectionDAGTargetInfo TSInfo; |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 181 | AMDGPUAS AS; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 182 | |
| 183 | public: |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 184 | AMDGPUSubtarget(const Triple &TT, StringRef GPU, StringRef FS, |
| 185 | const TargetMachine &TM); |
Eugene Zelenko | 2bc2f33 | 2016-12-09 22:06:55 +0000 | [diff] [blame] | 186 | ~AMDGPUSubtarget() override; |
| 187 | |
Daniel Sanders | a73f1fd | 2015-06-10 12:11:26 +0000 | [diff] [blame] | 188 | AMDGPUSubtarget &initializeSubtargetDependencies(const Triple &TT, |
| 189 | StringRef GPU, StringRef FS); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 190 | |
Matt Arsenault | f9245b7 | 2016-07-22 17:01:25 +0000 | [diff] [blame] | 191 | const AMDGPUInstrInfo *getInstrInfo() const override = 0; |
| 192 | const AMDGPUFrameLowering *getFrameLowering() const override = 0; |
| 193 | const AMDGPUTargetLowering *getTargetLowering() const override = 0; |
| 194 | const AMDGPURegisterInfo *getRegisterInfo() const override = 0; |
Tom Stellard | 000c5af | 2016-04-14 19:09:28 +0000 | [diff] [blame] | 195 | |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 196 | const InstrItineraryData *getInstrItineraryData() const override { |
| 197 | return &InstrItins; |
| 198 | } |
Matt Arsenault | d782d05 | 2014-06-27 17:57:00 +0000 | [diff] [blame] | 199 | |
Matt Arsenault | 56684d4 | 2016-08-11 17:31:42 +0000 | [diff] [blame] | 200 | // Nothing implemented, just prevent crashes on use. |
| 201 | const SelectionDAGTargetInfo *getSelectionDAGInfo() const override { |
| 202 | return &TSInfo; |
| 203 | } |
| 204 | |
Craig Topper | ee7b0f3 | 2014-04-30 05:53:27 +0000 | [diff] [blame] | 205 | void ParseSubtargetFeatures(StringRef CPU, StringRef FS); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 206 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 207 | bool isAmdHsaOS() const { |
| 208 | return TargetTriple.getOS() == Triple::AMDHSA; |
Matt Arsenault | d782d05 | 2014-06-27 17:57:00 +0000 | [diff] [blame] | 209 | } |
| 210 | |
Tom Stellard | 0b76fc4c | 2016-09-16 21:34:26 +0000 | [diff] [blame] | 211 | bool isMesa3DOS() const { |
| 212 | return TargetTriple.getOS() == Triple::Mesa3D; |
| 213 | } |
| 214 | |
Tom Stellard | e88bbc3 | 2016-09-23 01:33:26 +0000 | [diff] [blame] | 215 | bool isOpenCLEnv() const { |
Yaxun Liu | a618acf | 2017-06-01 21:31:53 +0000 | [diff] [blame] | 216 | return TargetTriple.getEnvironment() == Triple::OpenCL || |
| 217 | TargetTriple.getEnvironmentName() == "amdgizcl"; |
Tom Stellard | e88bbc3 | 2016-09-23 01:33:26 +0000 | [diff] [blame] | 218 | } |
| 219 | |
Tim Renouf | 9f7ead3 | 2017-09-29 09:48:12 +0000 | [diff] [blame] | 220 | bool isAmdPalOS() const { |
| 221 | return TargetTriple.getOS() == Triple::AMDPAL; |
| 222 | } |
| 223 | |
Matt Arsenault | d782d05 | 2014-06-27 17:57:00 +0000 | [diff] [blame] | 224 | Generation getGeneration() const { |
| 225 | return Gen; |
| 226 | } |
| 227 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 228 | unsigned getWavefrontSize() const { |
| 229 | return WavefrontSize; |
| 230 | } |
| 231 | |
Matt Arsenault | 4eea3f3 | 2017-11-13 22:55:05 +0000 | [diff] [blame] | 232 | unsigned getWavefrontSizeLog2() const { |
| 233 | return Log2_32(WavefrontSize); |
| 234 | } |
| 235 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 236 | int getLocalMemorySize() const { |
| 237 | return LocalMemorySize; |
| 238 | } |
| 239 | |
| 240 | int getLDSBankCount() const { |
| 241 | return LDSBankCount; |
| 242 | } |
| 243 | |
| 244 | unsigned getMaxPrivateElementSize() const { |
| 245 | return MaxPrivateElementSize; |
| 246 | } |
| 247 | |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 248 | AMDGPUAS getAMDGPUAS() const { |
| 249 | return AS; |
| 250 | } |
| 251 | |
Konstantin Zhuravlyov | d971a11 | 2016-11-01 17:49:33 +0000 | [diff] [blame] | 252 | bool has16BitInsts() const { |
| 253 | return Has16BitInsts; |
| 254 | } |
| 255 | |
Dmitry Preobrazhensky | ff64aa5 | 2017-08-16 13:51:56 +0000 | [diff] [blame] | 256 | bool hasIntClamp() const { |
| 257 | return HasIntClamp; |
| 258 | } |
| 259 | |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 260 | bool hasVOP3PInsts() const { |
| 261 | return HasVOP3PInsts; |
| 262 | } |
| 263 | |
Jan Vesely | d1c9b61 | 2017-12-04 22:57:29 +0000 | [diff] [blame] | 264 | bool hasFP64() const { |
Matt Arsenault | d782d05 | 2014-06-27 17:57:00 +0000 | [diff] [blame] | 265 | return FP64; |
| 266 | } |
| 267 | |
Dmitry Preobrazhensky | e3271ae | 2018-02-05 12:45:43 +0000 | [diff] [blame] | 268 | bool hasMIMG_R128() const { |
| 269 | return MIMG_R128; |
| 270 | } |
| 271 | |
Matt Arsenault | b035a57 | 2015-01-29 19:34:25 +0000 | [diff] [blame] | 272 | bool hasFastFMAF32() const { |
| 273 | return FastFMAF32; |
| 274 | } |
| 275 | |
Matt Arsenault | e83690c | 2016-01-18 21:13:50 +0000 | [diff] [blame] | 276 | bool hasHalfRate64Ops() const { |
| 277 | return HalfRate64Ops; |
| 278 | } |
| 279 | |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 280 | bool hasAddr64() const { |
| 281 | return (getGeneration() < VOLCANIC_ISLANDS); |
| 282 | } |
| 283 | |
Matt Arsenault | fae0298 | 2014-03-17 18:58:11 +0000 | [diff] [blame] | 284 | bool hasBFE() const { |
| 285 | return (getGeneration() >= EVERGREEN); |
| 286 | } |
| 287 | |
Matt Arsenault | 6e43965 | 2014-06-10 19:00:20 +0000 | [diff] [blame] | 288 | bool hasBFI() const { |
| 289 | return (getGeneration() >= EVERGREEN); |
| 290 | } |
| 291 | |
Matt Arsenault | fae0298 | 2014-03-17 18:58:11 +0000 | [diff] [blame] | 292 | bool hasBFM() const { |
| 293 | return hasBFE(); |
| 294 | } |
| 295 | |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 296 | bool hasBCNT(unsigned Size) const { |
| 297 | if (Size == 32) |
| 298 | return (getGeneration() >= EVERGREEN); |
| 299 | |
Matt Arsenault | 3dd43fc | 2014-07-18 06:07:13 +0000 | [diff] [blame] | 300 | if (Size == 64) |
| 301 | return (getGeneration() >= SOUTHERN_ISLANDS); |
| 302 | |
| 303 | return false; |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 304 | } |
| 305 | |
Tom Stellard | 50122a5 | 2014-04-07 19:45:41 +0000 | [diff] [blame] | 306 | bool hasMulU24() const { |
| 307 | return (getGeneration() >= EVERGREEN); |
| 308 | } |
| 309 | |
| 310 | bool hasMulI24() const { |
| 311 | return (getGeneration() >= SOUTHERN_ISLANDS || |
| 312 | hasCaymanISA()); |
| 313 | } |
| 314 | |
Jan Vesely | 6ddb8dd | 2014-07-15 15:51:09 +0000 | [diff] [blame] | 315 | bool hasFFBL() const { |
| 316 | return (getGeneration() >= EVERGREEN); |
| 317 | } |
| 318 | |
| 319 | bool hasFFBH() const { |
| 320 | return (getGeneration() >= EVERGREEN); |
| 321 | } |
| 322 | |
Matt Arsenault | 10268f9 | 2017-02-27 22:40:39 +0000 | [diff] [blame] | 323 | bool hasMed3_16() const { |
| 324 | return getGeneration() >= GFX9; |
| 325 | } |
| 326 | |
Matt Arsenault | ee324ff | 2017-05-17 19:25:06 +0000 | [diff] [blame] | 327 | bool hasMin3Max3_16() const { |
| 328 | return getGeneration() >= GFX9; |
| 329 | } |
| 330 | |
Matt Arsenault | d7e2303 | 2017-09-07 18:05:07 +0000 | [diff] [blame] | 331 | bool hasMadMixInsts() const { |
Matt Arsenault | 28f52e5 | 2017-10-25 07:00:51 +0000 | [diff] [blame] | 332 | return HasMadMixInsts; |
Matt Arsenault | d7e2303 | 2017-09-07 18:05:07 +0000 | [diff] [blame] | 333 | } |
| 334 | |
Jan Vesely | 808fff5 | 2015-04-30 17:15:56 +0000 | [diff] [blame] | 335 | bool hasCARRY() const { |
| 336 | return (getGeneration() >= EVERGREEN); |
| 337 | } |
| 338 | |
| 339 | bool hasBORROW() const { |
| 340 | return (getGeneration() >= EVERGREEN); |
| 341 | } |
| 342 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 343 | bool hasCaymanISA() const { |
| 344 | return CaymanISA; |
| 345 | } |
| 346 | |
Jan Vesely | 39aeab4 | 2017-12-04 23:07:28 +0000 | [diff] [blame] | 347 | bool hasFMA() const { |
| 348 | return FMA; |
| 349 | } |
| 350 | |
Wei Ding | 205bfdb | 2017-02-10 02:15:29 +0000 | [diff] [blame] | 351 | TrapHandlerAbi getTrapHandlerAbi() const { |
| 352 | return isAmdHsaOS() ? TrapHandlerAbiHsa : TrapHandlerAbiNone; |
| 353 | } |
| 354 | |
Matt Arsenault | 45b9818 | 2017-11-15 00:45:43 +0000 | [diff] [blame] | 355 | bool enableHugePrivateBuffer() const { |
| 356 | return EnableHugePrivateBuffer; |
| 357 | } |
| 358 | |
Matt Arsenault | d9a23ab | 2014-07-13 02:08:26 +0000 | [diff] [blame] | 359 | bool isPromoteAllocaEnabled() const { |
| 360 | return EnablePromoteAlloca; |
| 361 | } |
| 362 | |
Matt Arsenault | 706f930 | 2015-07-06 16:01:58 +0000 | [diff] [blame] | 363 | bool unsafeDSOffsetFoldingEnabled() const { |
| 364 | return EnableUnsafeDSOffsetFolding; |
| 365 | } |
| 366 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 367 | bool dumpCode() const { |
| 368 | return DumpCode; |
Matt Arsenault | d782d05 | 2014-06-27 17:57:00 +0000 | [diff] [blame] | 369 | } |
| 370 | |
Matt Arsenault | 8a028bf | 2016-05-16 21:19:59 +0000 | [diff] [blame] | 371 | /// Return the amount of LDS that can be used that will not restrict the |
| 372 | /// occupancy lower than WaveCount. |
Stanislav Mekhanoshin | 2b913b1 | 2017-02-01 22:59:50 +0000 | [diff] [blame] | 373 | unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount, |
| 374 | const Function &) const; |
Matt Arsenault | 8a028bf | 2016-05-16 21:19:59 +0000 | [diff] [blame] | 375 | |
| 376 | /// Inverse of getMaxLocalMemWithWaveCount. Return the maximum wavecount if |
| 377 | /// the given LDS memory size is the only constraint. |
Stanislav Mekhanoshin | 2b913b1 | 2017-02-01 22:59:50 +0000 | [diff] [blame] | 378 | unsigned getOccupancyWithLocalMemSize(uint32_t Bytes, const Function &) const; |
Matt Arsenault | 8a028bf | 2016-05-16 21:19:59 +0000 | [diff] [blame] | 379 | |
Valery Pykhtin | fd4c410 | 2017-03-21 13:15:46 +0000 | [diff] [blame] | 380 | unsigned getOccupancyWithLocalMemSize(const MachineFunction &MF) const { |
| 381 | const auto *MFI = MF.getInfo<SIMachineFunctionInfo>(); |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 382 | return getOccupancyWithLocalMemSize(MFI->getLDSSize(), MF.getFunction()); |
Valery Pykhtin | fd4c410 | 2017-03-21 13:15:46 +0000 | [diff] [blame] | 383 | } |
| 384 | |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 385 | bool hasFP16Denormals() const { |
Matt Arsenault | a6867fd | 2017-01-23 22:31:03 +0000 | [diff] [blame] | 386 | return FP64FP16Denormals; |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 387 | } |
Matt Arsenault | 8a028bf | 2016-05-16 21:19:59 +0000 | [diff] [blame] | 388 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 389 | bool hasFP32Denormals() const { |
| 390 | return FP32Denormals; |
Matt Arsenault | d782d05 | 2014-06-27 17:57:00 +0000 | [diff] [blame] | 391 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 392 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 393 | bool hasFP64Denormals() const { |
Matt Arsenault | a6867fd | 2017-01-23 22:31:03 +0000 | [diff] [blame] | 394 | return FP64FP16Denormals; |
Matt Arsenault | 24ee078 | 2016-02-12 02:40:47 +0000 | [diff] [blame] | 395 | } |
| 396 | |
Stanislav Mekhanoshin | dc2890a | 2017-07-13 23:59:15 +0000 | [diff] [blame] | 397 | bool supportsMinMaxDenormModes() const { |
| 398 | return getGeneration() >= AMDGPUSubtarget::GFX9; |
| 399 | } |
| 400 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 401 | bool hasFPExceptions() const { |
| 402 | return FPExceptions; |
Marek Olsak | 4d00dd2 | 2015-03-09 15:48:09 +0000 | [diff] [blame] | 403 | } |
| 404 | |
Matt Arsenault | 2fdf2a1 | 2017-02-21 23:35:48 +0000 | [diff] [blame] | 405 | bool enableDX10Clamp() const { |
| 406 | return DX10Clamp; |
| 407 | } |
| 408 | |
| 409 | bool enableIEEEBit(const MachineFunction &MF) const { |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 410 | return AMDGPU::isCompute(MF.getFunction().getCallingConv()); |
Matt Arsenault | 2fdf2a1 | 2017-02-21 23:35:48 +0000 | [diff] [blame] | 411 | } |
| 412 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 413 | bool useFlatForGlobal() const { |
| 414 | return FlatForGlobal; |
Tom Stellard | ec87f84 | 2015-05-25 16:15:54 +0000 | [diff] [blame] | 415 | } |
| 416 | |
Farhana Aleen | a7cb311 | 2018-03-09 17:41:39 +0000 | [diff] [blame] | 417 | /// \returns If target supports ds_read/write_b128 and user enables generation |
| 418 | /// of ds_read/write_b128. |
| 419 | bool useDS128(bool UserEnable) const { |
| 420 | return CIInsts && UserEnable; |
| 421 | } |
| 422 | |
Matt Arsenault | caf0ed4 | 2017-11-30 00:52:40 +0000 | [diff] [blame] | 423 | /// \returns If MUBUF instructions always perform range checking, even for |
| 424 | /// buffer resources used for private memory access. |
| 425 | bool privateMemoryResourceIsRangeChecked() const { |
| 426 | return getGeneration() < AMDGPUSubtarget::GFX9; |
| 427 | } |
| 428 | |
Konstantin Zhuravlyov | be6c0ca | 2017-06-02 17:40:26 +0000 | [diff] [blame] | 429 | bool hasAutoWaitcntBeforeBarrier() const { |
| 430 | return AutoWaitcntBeforeBarrier; |
| 431 | } |
| 432 | |
Konstantin Zhuravlyov | eda425e | 2017-10-14 15:59:07 +0000 | [diff] [blame] | 433 | bool hasCodeObjectV3() const { |
| 434 | return CodeObjectV3; |
| 435 | } |
| 436 | |
Matt Arsenault | 7f681ac | 2016-07-01 23:03:44 +0000 | [diff] [blame] | 437 | bool hasUnalignedBufferAccess() const { |
| 438 | return UnalignedBufferAccess; |
| 439 | } |
| 440 | |
Tom Stellard | 64a9d08 | 2016-10-14 18:10:39 +0000 | [diff] [blame] | 441 | bool hasUnalignedScratchAccess() const { |
| 442 | return UnalignedScratchAccess; |
| 443 | } |
| 444 | |
Matt Arsenault | e823d92 | 2017-02-18 18:29:53 +0000 | [diff] [blame] | 445 | bool hasApertureRegs() const { |
| 446 | return HasApertureRegs; |
| 447 | } |
| 448 | |
Wei Ding | 205bfdb | 2017-02-10 02:15:29 +0000 | [diff] [blame] | 449 | bool isTrapHandlerEnabled() const { |
| 450 | return TrapHandler; |
| 451 | } |
| 452 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 453 | bool isXNACKEnabled() const { |
| 454 | return EnableXNACK; |
| 455 | } |
Tom Stellard | b8fd6ef | 2014-12-02 22:00:07 +0000 | [diff] [blame] | 456 | |
Matt Arsenault | b6491cc | 2017-01-31 01:20:54 +0000 | [diff] [blame] | 457 | bool hasFlatAddressSpace() const { |
| 458 | return FlatAddressSpace; |
| 459 | } |
| 460 | |
Matt Arsenault | acdc765 | 2017-05-10 21:19:05 +0000 | [diff] [blame] | 461 | bool hasFlatInstOffsets() const { |
| 462 | return FlatInstOffsets; |
| 463 | } |
| 464 | |
| 465 | bool hasFlatGlobalInsts() const { |
| 466 | return FlatGlobalInsts; |
| 467 | } |
| 468 | |
| 469 | bool hasFlatScratchInsts() const { |
| 470 | return FlatScratchInsts; |
| 471 | } |
| 472 | |
Matt Arsenault | ed6e8f0 | 2017-09-01 18:36:06 +0000 | [diff] [blame] | 473 | bool hasD16LoadStore() const { |
| 474 | return getGeneration() >= GFX9; |
| 475 | } |
| 476 | |
Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 477 | /// Return if most LDS instructions have an m0 use that require m0 to be |
| 478 | /// iniitalized. |
| 479 | bool ldsRequiresM0Init() const { |
| 480 | return getGeneration() < GFX9; |
| 481 | } |
| 482 | |
Matt Arsenault | c37fe66 | 2017-07-20 17:42:47 +0000 | [diff] [blame] | 483 | bool hasAddNoCarry() const { |
| 484 | return AddNoCarryInsts; |
| 485 | } |
| 486 | |
Changpeng Fang | 44dfa1d | 2018-01-12 21:12:19 +0000 | [diff] [blame] | 487 | bool hasUnpackedD16VMem() const { |
| 488 | return HasUnpackedD16VMem; |
| 489 | } |
| 490 | |
Tom Stellard | 2f3f985 | 2017-01-25 01:25:13 +0000 | [diff] [blame] | 491 | bool isMesaKernel(const MachineFunction &MF) const { |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 492 | return isMesa3DOS() && !AMDGPU::isShader(MF.getFunction().getCallingConv()); |
Tom Stellard | 2f3f985 | 2017-01-25 01:25:13 +0000 | [diff] [blame] | 493 | } |
| 494 | |
| 495 | // Covers VS/PS/CS graphics shaders |
| 496 | bool isMesaGfxShader(const MachineFunction &MF) const { |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 497 | return isMesa3DOS() && AMDGPU::isShader(MF.getFunction().getCallingConv()); |
Tom Stellard | 2f3f985 | 2017-01-25 01:25:13 +0000 | [diff] [blame] | 498 | } |
| 499 | |
| 500 | bool isAmdCodeObjectV2(const MachineFunction &MF) const { |
| 501 | return isAmdHsaOS() || isMesaKernel(MF); |
Tom Stellard | 0b76fc4c | 2016-09-16 21:34:26 +0000 | [diff] [blame] | 502 | } |
| 503 | |
Matt Arsenault | 4f6318f | 2017-11-06 17:04:37 +0000 | [diff] [blame] | 504 | bool hasMad64_32() const { |
| 505 | return getGeneration() >= SEA_ISLANDS; |
| 506 | } |
| 507 | |
Matt Arsenault | da7a656 | 2017-02-01 00:42:40 +0000 | [diff] [blame] | 508 | bool hasFminFmaxLegacy() const { |
| 509 | return getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS; |
| 510 | } |
| 511 | |
Stanislav Mekhanoshin | 53a2129 | 2017-05-23 19:54:48 +0000 | [diff] [blame] | 512 | bool hasSDWA() const { |
| 513 | return HasSDWA; |
| 514 | } |
| 515 | |
Sam Kolton | 3c4933f | 2017-06-22 06:26:41 +0000 | [diff] [blame] | 516 | bool hasSDWAOmod() const { |
| 517 | return HasSDWAOmod; |
| 518 | } |
| 519 | |
| 520 | bool hasSDWAScalar() const { |
| 521 | return HasSDWAScalar; |
| 522 | } |
| 523 | |
| 524 | bool hasSDWASdst() const { |
| 525 | return HasSDWASdst; |
| 526 | } |
| 527 | |
| 528 | bool hasSDWAMac() const { |
| 529 | return HasSDWAMac; |
| 530 | } |
| 531 | |
Sam Kolton | a179d25 | 2017-06-27 15:02:23 +0000 | [diff] [blame] | 532 | bool hasSDWAOutModsVOPC() const { |
| 533 | return HasSDWAOutModsVOPC; |
Sam Kolton | 3c4933f | 2017-06-22 06:26:41 +0000 | [diff] [blame] | 534 | } |
| 535 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 536 | /// \brief Returns the offset in bytes from the start of the input buffer |
| 537 | /// of the first explicit kernel argument. |
Tom Stellard | 2f3f985 | 2017-01-25 01:25:13 +0000 | [diff] [blame] | 538 | unsigned getExplicitKernelArgOffset(const MachineFunction &MF) const { |
| 539 | return isAmdCodeObjectV2(MF) ? 0 : 36; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 540 | } |
| 541 | |
Tom Stellard | b2869eb | 2016-09-09 19:28:00 +0000 | [diff] [blame] | 542 | unsigned getAlignmentForImplicitArgPtr() const { |
| 543 | return isAmdHsaOS() ? 8 : 4; |
| 544 | } |
| 545 | |
Tom Stellard | 2f3f985 | 2017-01-25 01:25:13 +0000 | [diff] [blame] | 546 | unsigned getImplicitArgNumBytes(const MachineFunction &MF) const { |
| 547 | if (isMesaKernel(MF)) |
Tom Stellard | e88bbc3 | 2016-09-23 01:33:26 +0000 | [diff] [blame] | 548 | return 16; |
| 549 | if (isAmdHsaOS() && isOpenCLEnv()) |
| 550 | return 32; |
| 551 | return 0; |
| 552 | } |
| 553 | |
Matt Arsenault | 869fec2 | 2017-04-17 19:48:24 +0000 | [diff] [blame] | 554 | // Scratch is allocated in 256 dword per wave blocks for the entire |
| 555 | // wavefront. When viewed from the perspecive of an arbitrary workitem, this |
| 556 | // is 4-byte aligned. |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 557 | unsigned getStackAlignment() const { |
Matt Arsenault | 869fec2 | 2017-04-17 19:48:24 +0000 | [diff] [blame] | 558 | return 4; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 559 | } |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 560 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 561 | bool enableMachineScheduler() const override { |
Tom Stellard | 83f0bce | 2015-01-29 16:55:25 +0000 | [diff] [blame] | 562 | return true; |
Andrew Trick | 978674b | 2013-09-20 05:14:41 +0000 | [diff] [blame] | 563 | } |
| 564 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 565 | bool enableSubRegLiveness() const override { |
| 566 | return true; |
| 567 | } |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 568 | |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 569 | void setScalarizeGlobalBehavior(bool b) { ScalarizeGlobal = b;} |
| 570 | bool getScalarizeGlobalBehavior() const { return ScalarizeGlobal;} |
| 571 | |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 572 | /// \returns Number of execution units per compute unit supported by the |
| 573 | /// subtarget. |
| 574 | unsigned getEUsPerCU() const { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 575 | return AMDGPU::IsaInfo::getEUsPerCU(getFeatureBits()); |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 576 | } |
| 577 | |
| 578 | /// \returns Maximum number of work groups per compute unit supported by the |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 579 | /// subtarget and limited by given \p FlatWorkGroupSize. |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 580 | unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 581 | return AMDGPU::IsaInfo::getMaxWorkGroupsPerCU(getFeatureBits(), |
| 582 | FlatWorkGroupSize); |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 583 | } |
| 584 | |
| 585 | /// \returns Maximum number of waves per compute unit supported by the |
| 586 | /// subtarget without any kind of limitation. |
| 587 | unsigned getMaxWavesPerCU() const { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 588 | return AMDGPU::IsaInfo::getMaxWavesPerCU(getFeatureBits()); |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 589 | } |
| 590 | |
| 591 | /// \returns Maximum number of waves per compute unit supported by the |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 592 | /// subtarget and limited by given \p FlatWorkGroupSize. |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 593 | unsigned getMaxWavesPerCU(unsigned FlatWorkGroupSize) const { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 594 | return AMDGPU::IsaInfo::getMaxWavesPerCU(getFeatureBits(), |
| 595 | FlatWorkGroupSize); |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 596 | } |
| 597 | |
| 598 | /// \returns Minimum number of waves per execution unit supported by the |
| 599 | /// subtarget. |
| 600 | unsigned getMinWavesPerEU() const { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 601 | return AMDGPU::IsaInfo::getMinWavesPerEU(getFeatureBits()); |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 602 | } |
| 603 | |
| 604 | /// \returns Maximum number of waves per execution unit supported by the |
| 605 | /// subtarget without any kind of limitation. |
| 606 | unsigned getMaxWavesPerEU() const { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 607 | return AMDGPU::IsaInfo::getMaxWavesPerEU(getFeatureBits()); |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 608 | } |
| 609 | |
| 610 | /// \returns Maximum number of waves per execution unit supported by the |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 611 | /// subtarget and limited by given \p FlatWorkGroupSize. |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 612 | unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 613 | return AMDGPU::IsaInfo::getMaxWavesPerEU(getFeatureBits(), |
| 614 | FlatWorkGroupSize); |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 615 | } |
| 616 | |
| 617 | /// \returns Minimum flat work group size supported by the subtarget. |
| 618 | unsigned getMinFlatWorkGroupSize() const { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 619 | return AMDGPU::IsaInfo::getMinFlatWorkGroupSize(getFeatureBits()); |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 620 | } |
| 621 | |
| 622 | /// \returns Maximum flat work group size supported by the subtarget. |
| 623 | unsigned getMaxFlatWorkGroupSize() const { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 624 | return AMDGPU::IsaInfo::getMaxFlatWorkGroupSize(getFeatureBits()); |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 625 | } |
| 626 | |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 627 | /// \returns Number of waves per work group supported by the subtarget and |
| 628 | /// limited by given \p FlatWorkGroupSize. |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 629 | unsigned getWavesPerWorkGroup(unsigned FlatWorkGroupSize) const { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 630 | return AMDGPU::IsaInfo::getWavesPerWorkGroup(getFeatureBits(), |
| 631 | FlatWorkGroupSize); |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 632 | } |
| 633 | |
Matt Arsenault | b791802 | 2017-10-23 17:09:35 +0000 | [diff] [blame] | 634 | /// \returns Default range flat work group size for a calling convention. |
| 635 | std::pair<unsigned, unsigned> getDefaultFlatWorkGroupSize(CallingConv::ID CC) const; |
| 636 | |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 637 | /// \returns Subtarget's default pair of minimum/maximum flat work group sizes |
| 638 | /// for function \p F, or minimum/maximum flat work group sizes explicitly |
| 639 | /// requested using "amdgpu-flat-work-group-size" attribute attached to |
| 640 | /// function \p F. |
| 641 | /// |
| 642 | /// \returns Subtarget's default values if explicitly requested values cannot |
| 643 | /// be converted to integer, or violate subtarget's specifications. |
| 644 | std::pair<unsigned, unsigned> getFlatWorkGroupSizes(const Function &F) const; |
| 645 | |
| 646 | /// \returns Subtarget's default pair of minimum/maximum number of waves per |
| 647 | /// execution unit for function \p F, or minimum/maximum number of waves per |
| 648 | /// execution unit explicitly requested using "amdgpu-waves-per-eu" attribute |
| 649 | /// attached to function \p F. |
| 650 | /// |
| 651 | /// \returns Subtarget's default values if explicitly requested values cannot |
| 652 | /// be converted to integer, violate subtarget's specifications, or are not |
| 653 | /// compatible with minimum/maximum number of waves limited by flat work group |
| 654 | /// size, register usage, and/or lds usage. |
| 655 | std::pair<unsigned, unsigned> getWavesPerEU(const Function &F) const; |
Stanislav Mekhanoshin | c90347d | 2017-04-12 20:48:56 +0000 | [diff] [blame] | 656 | |
| 657 | /// Creates value range metadata on an workitemid.* inrinsic call or load. |
| 658 | bool makeLIDRangeMetadata(Instruction *I) const; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 659 | }; |
| 660 | |
| 661 | class R600Subtarget final : public AMDGPUSubtarget { |
| 662 | private: |
| 663 | R600InstrInfo InstrInfo; |
| 664 | R600FrameLowering FrameLowering; |
| 665 | R600TargetLowering TLInfo; |
| 666 | |
| 667 | public: |
| 668 | R600Subtarget(const Triple &TT, StringRef CPU, StringRef FS, |
| 669 | const TargetMachine &TM); |
| 670 | |
| 671 | const R600InstrInfo *getInstrInfo() const override { |
| 672 | return &InstrInfo; |
| 673 | } |
| 674 | |
| 675 | const R600FrameLowering *getFrameLowering() const override { |
| 676 | return &FrameLowering; |
| 677 | } |
| 678 | |
| 679 | const R600TargetLowering *getTargetLowering() const override { |
| 680 | return &TLInfo; |
| 681 | } |
| 682 | |
| 683 | const R600RegisterInfo *getRegisterInfo() const override { |
| 684 | return &InstrInfo.getRegisterInfo(); |
| 685 | } |
| 686 | |
| 687 | bool hasCFAluBug() const { |
| 688 | return CFALUBug; |
| 689 | } |
| 690 | |
| 691 | bool hasVertexCache() const { |
| 692 | return HasVertexCache; |
| 693 | } |
| 694 | |
| 695 | short getTexVTXClauseSize() const { |
| 696 | return TexVTXClauseSize; |
| 697 | } |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 698 | }; |
| 699 | |
| 700 | class SISubtarget final : public AMDGPUSubtarget { |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 701 | private: |
| 702 | SIInstrInfo InstrInfo; |
| 703 | SIFrameLowering FrameLowering; |
| 704 | SITargetLowering TLInfo; |
Quentin Colombet | 61d71a1 | 2017-08-15 22:31:51 +0000 | [diff] [blame] | 705 | |
| 706 | /// GlobalISel related APIs. |
| 707 | std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo; |
| 708 | std::unique_ptr<InstructionSelector> InstSelector; |
| 709 | std::unique_ptr<LegalizerInfo> Legalizer; |
| 710 | std::unique_ptr<RegisterBankInfo> RegBankInfo; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 711 | |
| 712 | public: |
| 713 | SISubtarget(const Triple &TT, StringRef CPU, StringRef FS, |
Matt Arsenault | c3fe46b | 2018-03-08 16:24:16 +0000 | [diff] [blame] | 714 | const GCNTargetMachine &TM); |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 715 | |
| 716 | const SIInstrInfo *getInstrInfo() const override { |
| 717 | return &InstrInfo; |
| 718 | } |
| 719 | |
| 720 | const SIFrameLowering *getFrameLowering() const override { |
| 721 | return &FrameLowering; |
| 722 | } |
| 723 | |
| 724 | const SITargetLowering *getTargetLowering() const override { |
| 725 | return &TLInfo; |
| 726 | } |
| 727 | |
| 728 | const CallLowering *getCallLowering() const override { |
Quentin Colombet | 61d71a1 | 2017-08-15 22:31:51 +0000 | [diff] [blame] | 729 | return CallLoweringInfo.get(); |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 730 | } |
| 731 | |
Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 732 | const InstructionSelector *getInstructionSelector() const override { |
Quentin Colombet | 61d71a1 | 2017-08-15 22:31:51 +0000 | [diff] [blame] | 733 | return InstSelector.get(); |
Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 734 | } |
| 735 | |
| 736 | const LegalizerInfo *getLegalizerInfo() const override { |
Quentin Colombet | 61d71a1 | 2017-08-15 22:31:51 +0000 | [diff] [blame] | 737 | return Legalizer.get(); |
Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 738 | } |
| 739 | |
| 740 | const RegisterBankInfo *getRegBankInfo() const override { |
Quentin Colombet | 61d71a1 | 2017-08-15 22:31:51 +0000 | [diff] [blame] | 741 | return RegBankInfo.get(); |
Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 742 | } |
| 743 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 744 | const SIRegisterInfo *getRegisterInfo() const override { |
| 745 | return &InstrInfo.getRegisterInfo(); |
| 746 | } |
| 747 | |
Matt Arsenault | 9f5e0ef | 2017-01-25 04:25:02 +0000 | [diff] [blame] | 748 | // XXX - Why is this here if it isn't in the default pass set? |
| 749 | bool enableEarlyIfConversion() const override { |
| 750 | return true; |
| 751 | } |
| 752 | |
Tom Stellard | 83f0bce | 2015-01-29 16:55:25 +0000 | [diff] [blame] | 753 | void overrideSchedPolicy(MachineSchedPolicy &Policy, |
Tom Stellard | 83f0bce | 2015-01-29 16:55:25 +0000 | [diff] [blame] | 754 | unsigned NumRegionInstrs) const override; |
| 755 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 756 | bool isVGPRSpillingEnabled(const Function& F) const; |
| 757 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 758 | unsigned getMaxNumUserSGPRs() const { |
| 759 | return 16; |
| 760 | } |
| 761 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 762 | bool hasSMemRealTime() const { |
| 763 | return HasSMemRealTime; |
| 764 | } |
| 765 | |
Matt Arsenault | cc88ce3 | 2016-10-12 18:00:51 +0000 | [diff] [blame] | 766 | bool hasMovrel() const { |
| 767 | return HasMovrel; |
| 768 | } |
| 769 | |
| 770 | bool hasVGPRIndexMode() const { |
| 771 | return HasVGPRIndexMode; |
| 772 | } |
| 773 | |
Marek Olsak | e22fdb9 | 2017-03-21 17:00:32 +0000 | [diff] [blame] | 774 | bool useVGPRIndexMode(bool UserEnable) const { |
| 775 | return !hasMovrel() || (UserEnable && hasVGPRIndexMode()); |
| 776 | } |
| 777 | |
Matt Arsenault | 7b1dc2c | 2016-09-17 02:02:19 +0000 | [diff] [blame] | 778 | bool hasScalarCompareEq64() const { |
| 779 | return getGeneration() >= VOLCANIC_ISLANDS; |
| 780 | } |
| 781 | |
Matt Arsenault | 7b64755 | 2016-10-28 21:55:15 +0000 | [diff] [blame] | 782 | bool hasScalarStores() const { |
| 783 | return HasScalarStores; |
| 784 | } |
| 785 | |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 786 | bool hasInv2PiInlineImm() const { |
| 787 | return HasInv2PiInlineImm; |
| 788 | } |
| 789 | |
Sam Kolton | 07dbde2 | 2017-01-20 10:01:25 +0000 | [diff] [blame] | 790 | bool hasDPP() const { |
| 791 | return HasDPP; |
| 792 | } |
| 793 | |
Tom Stellard | de008d3 | 2016-01-21 04:28:34 +0000 | [diff] [blame] | 794 | bool enableSIScheduler() const { |
| 795 | return EnableSIScheduler; |
| 796 | } |
| 797 | |
Konstantin Zhuravlyov | f2f3d14 | 2016-06-25 03:11:28 +0000 | [diff] [blame] | 798 | bool debuggerSupported() const { |
| 799 | return debuggerInsertNops() && debuggerReserveRegs() && |
| 800 | debuggerEmitPrologue(); |
| 801 | } |
| 802 | |
Konstantin Zhuravlyov | 8c273ad | 2016-04-18 16:28:23 +0000 | [diff] [blame] | 803 | bool debuggerInsertNops() const { |
| 804 | return DebuggerInsertNops; |
| 805 | } |
| 806 | |
Konstantin Zhuravlyov | 29ddd2b | 2016-05-24 18:37:18 +0000 | [diff] [blame] | 807 | bool debuggerReserveRegs() const { |
| 808 | return DebuggerReserveRegs; |
Konstantin Zhuravlyov | 1d99c4d | 2016-04-26 15:43:14 +0000 | [diff] [blame] | 809 | } |
| 810 | |
Konstantin Zhuravlyov | f2f3d14 | 2016-06-25 03:11:28 +0000 | [diff] [blame] | 811 | bool debuggerEmitPrologue() const { |
| 812 | return DebuggerEmitPrologue; |
| 813 | } |
| 814 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 815 | bool loadStoreOptEnabled() const { |
| 816 | return EnableLoadStoreOpt; |
Nicolai Haehnle | 5b50497 | 2016-01-04 23:35:53 +0000 | [diff] [blame] | 817 | } |
| 818 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 819 | bool hasSGPRInitBug() const { |
| 820 | return SGPRInitBug; |
Matt Arsenault | 41003af | 2015-11-30 21:16:07 +0000 | [diff] [blame] | 821 | } |
Tom Stellard | 0d23ebe | 2016-08-29 19:42:52 +0000 | [diff] [blame] | 822 | |
Tom Stellard | b133fbb | 2016-10-27 23:05:31 +0000 | [diff] [blame] | 823 | bool has12DWordStoreHazard() const { |
| 824 | return getGeneration() != AMDGPUSubtarget::SOUTHERN_ISLANDS; |
| 825 | } |
| 826 | |
Matt Arsenault | e823d92 | 2017-02-18 18:29:53 +0000 | [diff] [blame] | 827 | bool hasSMovFedHazard() const { |
| 828 | return getGeneration() >= AMDGPUSubtarget::GFX9; |
| 829 | } |
| 830 | |
Matt Arsenault | a41351e | 2017-11-17 21:35:32 +0000 | [diff] [blame] | 831 | bool hasReadM0MovRelInterpHazard() const { |
Matt Arsenault | e823d92 | 2017-02-18 18:29:53 +0000 | [diff] [blame] | 832 | return getGeneration() >= AMDGPUSubtarget::GFX9; |
| 833 | } |
| 834 | |
Matt Arsenault | a41351e | 2017-11-17 21:35:32 +0000 | [diff] [blame] | 835 | bool hasReadM0SendMsgHazard() const { |
| 836 | return getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS; |
| 837 | } |
| 838 | |
Matt Arsenault | 9166ce8 | 2017-07-28 15:52:08 +0000 | [diff] [blame] | 839 | unsigned getKernArgSegmentSize(const MachineFunction &MF, |
| 840 | unsigned ExplictArgBytes) const; |
Tom Stellard | e88bbc3 | 2016-09-23 01:33:26 +0000 | [diff] [blame] | 841 | |
Tom Stellard | 0d23ebe | 2016-08-29 19:42:52 +0000 | [diff] [blame] | 842 | /// Return the maximum number of waves per SIMD for kernels using \p SGPRs SGPRs |
| 843 | unsigned getOccupancyWithNumSGPRs(unsigned SGPRs) const; |
| 844 | |
| 845 | /// Return the maximum number of waves per SIMD for kernels using \p VGPRs VGPRs |
| 846 | unsigned getOccupancyWithNumVGPRs(unsigned VGPRs) const; |
Konstantin Zhuravlyov | d7bdf24 | 2016-09-30 16:50:36 +0000 | [diff] [blame] | 847 | |
Matt Arsenault | e823d92 | 2017-02-18 18:29:53 +0000 | [diff] [blame] | 848 | /// \returns true if the flat_scratch register should be initialized with the |
| 849 | /// pointer to the wave's scratch memory rather than a size and offset. |
| 850 | bool flatScratchIsPointer() const { |
| 851 | return getGeneration() >= GFX9; |
Konstantin Zhuravlyov | d7bdf24 | 2016-09-30 16:50:36 +0000 | [diff] [blame] | 852 | } |
Matt Arsenault | 4eae301 | 2016-10-28 20:31:47 +0000 | [diff] [blame] | 853 | |
Tim Renouf | 832f90f | 2018-02-26 14:46:43 +0000 | [diff] [blame] | 854 | /// \returns true if the machine has merged shaders in which s0-s7 are |
| 855 | /// reserved by the hardware and user SGPRs start at s8 |
| 856 | bool hasMergedShaders() const { |
| 857 | return getGeneration() >= GFX9; |
| 858 | } |
| 859 | |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 860 | /// \returns SGPR allocation granularity supported by the subtarget. |
| 861 | unsigned getSGPRAllocGranule() const { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 862 | return AMDGPU::IsaInfo::getSGPRAllocGranule(getFeatureBits()); |
Konstantin Zhuravlyov | e22fbcb | 2017-02-08 13:18:40 +0000 | [diff] [blame] | 863 | } |
| 864 | |
| 865 | /// \returns SGPR encoding granularity supported by the subtarget. |
| 866 | unsigned getSGPREncodingGranule() const { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 867 | return AMDGPU::IsaInfo::getSGPREncodingGranule(getFeatureBits()); |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 868 | } |
| 869 | |
| 870 | /// \returns Total number of SGPRs supported by the subtarget. |
| 871 | unsigned getTotalNumSGPRs() const { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 872 | return AMDGPU::IsaInfo::getTotalNumSGPRs(getFeatureBits()); |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 873 | } |
| 874 | |
| 875 | /// \returns Addressable number of SGPRs supported by the subtarget. |
| 876 | unsigned getAddressableNumSGPRs() const { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 877 | return AMDGPU::IsaInfo::getAddressableNumSGPRs(getFeatureBits()); |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 878 | } |
| 879 | |
| 880 | /// \returns Minimum number of SGPRs that meets the given number of waves per |
| 881 | /// execution unit requirement supported by the subtarget. |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 882 | unsigned getMinNumSGPRs(unsigned WavesPerEU) const { |
| 883 | return AMDGPU::IsaInfo::getMinNumSGPRs(getFeatureBits(), WavesPerEU); |
| 884 | } |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 885 | |
| 886 | /// \returns Maximum number of SGPRs that meets the given number of waves per |
| 887 | /// execution unit requirement supported by the subtarget. |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 888 | unsigned getMaxNumSGPRs(unsigned WavesPerEU, bool Addressable) const { |
| 889 | return AMDGPU::IsaInfo::getMaxNumSGPRs(getFeatureBits(), WavesPerEU, |
| 890 | Addressable); |
| 891 | } |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 892 | |
| 893 | /// \returns Reserved number of SGPRs for given function \p MF. |
| 894 | unsigned getReservedNumSGPRs(const MachineFunction &MF) const; |
| 895 | |
| 896 | /// \returns Maximum number of SGPRs that meets number of waves per execution |
| 897 | /// unit requirement for function \p MF, or number of SGPRs explicitly |
| 898 | /// requested using "amdgpu-num-sgpr" attribute attached to function \p MF. |
| 899 | /// |
| 900 | /// \returns Value that meets number of waves per execution unit requirement |
| 901 | /// if explicitly requested value cannot be converted to integer, violates |
| 902 | /// subtarget's specifications, or does not meet number of waves per execution |
| 903 | /// unit requirement. |
| 904 | unsigned getMaxNumSGPRs(const MachineFunction &MF) const; |
| 905 | |
| 906 | /// \returns VGPR allocation granularity supported by the subtarget. |
| 907 | unsigned getVGPRAllocGranule() const { |
Mandeep Singh Grang | 5e1697e | 2017-06-06 05:08:36 +0000 | [diff] [blame] | 908 | return AMDGPU::IsaInfo::getVGPRAllocGranule(getFeatureBits()); |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 909 | } |
| 910 | |
Konstantin Zhuravlyov | e22fbcb | 2017-02-08 13:18:40 +0000 | [diff] [blame] | 911 | /// \returns VGPR encoding granularity supported by the subtarget. |
| 912 | unsigned getVGPREncodingGranule() const { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 913 | return AMDGPU::IsaInfo::getVGPREncodingGranule(getFeatureBits()); |
Konstantin Zhuravlyov | e22fbcb | 2017-02-08 13:18:40 +0000 | [diff] [blame] | 914 | } |
| 915 | |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 916 | /// \returns Total number of VGPRs supported by the subtarget. |
| 917 | unsigned getTotalNumVGPRs() const { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 918 | return AMDGPU::IsaInfo::getTotalNumVGPRs(getFeatureBits()); |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 919 | } |
| 920 | |
| 921 | /// \returns Addressable number of VGPRs supported by the subtarget. |
| 922 | unsigned getAddressableNumVGPRs() const { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 923 | return AMDGPU::IsaInfo::getAddressableNumVGPRs(getFeatureBits()); |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 924 | } |
| 925 | |
| 926 | /// \returns Minimum number of VGPRs that meets given number of waves per |
| 927 | /// execution unit requirement supported by the subtarget. |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 928 | unsigned getMinNumVGPRs(unsigned WavesPerEU) const { |
| 929 | return AMDGPU::IsaInfo::getMinNumVGPRs(getFeatureBits(), WavesPerEU); |
| 930 | } |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 931 | |
| 932 | /// \returns Maximum number of VGPRs that meets given number of waves per |
| 933 | /// execution unit requirement supported by the subtarget. |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 934 | unsigned getMaxNumVGPRs(unsigned WavesPerEU) const { |
| 935 | return AMDGPU::IsaInfo::getMaxNumVGPRs(getFeatureBits(), WavesPerEU); |
| 936 | } |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 937 | |
| 938 | /// \returns Reserved number of VGPRs for given function \p MF. |
| 939 | unsigned getReservedNumVGPRs(const MachineFunction &MF) const { |
| 940 | return debuggerReserveRegs() ? 4 : 0; |
| 941 | } |
| 942 | |
| 943 | /// \returns Maximum number of VGPRs that meets number of waves per execution |
| 944 | /// unit requirement for function \p MF, or number of VGPRs explicitly |
| 945 | /// requested using "amdgpu-num-vgpr" attribute attached to function \p MF. |
| 946 | /// |
| 947 | /// \returns Value that meets number of waves per execution unit requirement |
| 948 | /// if explicitly requested value cannot be converted to integer, violates |
| 949 | /// subtarget's specifications, or does not meet number of waves per execution |
| 950 | /// unit requirement. |
| 951 | unsigned getMaxNumVGPRs(const MachineFunction &MF) const; |
Stanislav Mekhanoshin | d4ae470 | 2017-09-19 20:54:38 +0000 | [diff] [blame] | 952 | |
| 953 | void getPostRAMutations( |
| 954 | std::vector<std::unique_ptr<ScheduleDAGMutation>> &Mutations) |
| 955 | const override; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 956 | }; |
| 957 | |
Eugene Zelenko | 2bc2f33 | 2016-12-09 22:06:55 +0000 | [diff] [blame] | 958 | } // end namespace llvm |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 959 | |
Eugene Zelenko | 2bc2f33 | 2016-12-09 22:06:55 +0000 | [diff] [blame] | 960 | #endif // LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H |