blob: 0006636432fbc6e97ddb219ab5fe56c0e96e564b [file] [log] [blame]
Matt Arsenault0c90e952015-11-06 18:17:45 +00001//=====-- AMDGPUSubtarget.h - Define Subtarget for AMDGPU ------*- C++ -*-====//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief AMDGPU specific subclass of TargetSubtarget.
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault0c90e952015-11-06 18:17:45 +000015#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
16#define LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
Matt Arsenaultf59e5382015-11-06 18:23:00 +000017
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000018#include "AMDGPU.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000019#include "AMDGPUCallLowering.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000020#include "R600FrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000021#include "R600ISelLowering.h"
22#include "R600InstrInfo.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000023#include "SIFrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000024#include "SIISelLowering.h"
25#include "SIInstrInfo.h"
Valery Pykhtinfd4c4102017-03-21 13:15:46 +000026#include "SIMachineFunctionInfo.h"
Tom Stellard347ac792015-06-26 21:15:07 +000027#include "Utils/AMDGPUBaseInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000028#include "llvm/ADT/Triple.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000029#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
30#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
31#include "llvm/CodeGen/GlobalISel/RegisterBankInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000032#include "llvm/CodeGen/MachineFunction.h"
Matt Arsenault56684d42016-08-11 17:31:42 +000033#include "llvm/CodeGen/SelectionDAGTargetInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000034#include "llvm/MC/MCInstrItineraries.h"
35#include "llvm/Support/MathExtras.h"
36#include <cassert>
37#include <cstdint>
38#include <memory>
39#include <utility>
Tom Stellard75aadc22012-12-11 21:25:42 +000040
41#define GET_SUBTARGETINFO_HEADER
42#include "AMDGPUGenSubtargetInfo.inc"
43
Tom Stellard75aadc22012-12-11 21:25:42 +000044namespace llvm {
45
Matt Arsenault43e92fe2016-06-24 06:30:11 +000046class StringRef;
Tom Stellarde99fb652015-01-20 19:33:04 +000047
Tom Stellard75aadc22012-12-11 21:25:42 +000048class AMDGPUSubtarget : public AMDGPUGenSubtargetInfo {
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000049public:
50 enum Generation {
51 R600 = 0,
52 R700,
53 EVERGREEN,
54 NORTHERN_ISLANDS,
Tom Stellard6e1ee472013-10-29 16:37:28 +000055 SOUTHERN_ISLANDS,
Marek Olsak5df00d62014-12-07 12:18:57 +000056 SEA_ISLANDS,
57 VOLCANIC_ISLANDS,
Matt Arsenaulte823d922017-02-18 18:29:53 +000058 GFX9,
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000059 };
60
Marek Olsak4d00dd22015-03-09 15:48:09 +000061 enum {
Tom Stellard347ac792015-06-26 21:15:07 +000062 ISAVersion0_0_0,
Wei Ding7c3e5112017-06-10 03:53:19 +000063 ISAVersion6_0_0,
64 ISAVersion6_0_1,
Tom Stellard347ac792015-06-26 21:15:07 +000065 ISAVersion7_0_0,
66 ISAVersion7_0_1,
Yaxun Liu94add852016-10-26 16:37:56 +000067 ISAVersion7_0_2,
Wei Ding7c3e5112017-06-10 03:53:19 +000068 ISAVersion7_0_3,
Konstantin Zhuravlyovc40d9f22017-12-08 20:52:28 +000069 ISAVersion7_0_4,
Changpeng Fangc16be002016-01-13 20:39:25 +000070 ISAVersion8_0_1,
Changpeng Fang98317d22016-10-11 16:00:47 +000071 ISAVersion8_0_2,
Yaxun Liu94add852016-10-26 16:37:56 +000072 ISAVersion8_0_3,
Yaxun Liu94add852016-10-26 16:37:56 +000073 ISAVersion8_1_0,
Matt Arsenaulte823d922017-02-18 18:29:53 +000074 ISAVersion9_0_0,
Konstantin Zhuravlyovc40d9f22017-12-08 20:52:28 +000075 ISAVersion9_0_2
Tom Stellard347ac792015-06-26 21:15:07 +000076 };
77
Wei Ding205bfdb2017-02-10 02:15:29 +000078 enum TrapHandlerAbi {
79 TrapHandlerAbiNone = 0,
80 TrapHandlerAbiHsa = 1
81 };
82
Wei Dingf2cce022017-02-22 23:22:19 +000083 enum TrapID {
84 TrapIDHardwareReserved = 0,
85 TrapIDHSADebugTrap = 1,
86 TrapIDLLVMTrap = 2,
87 TrapIDLLVMDebugTrap = 3,
88 TrapIDDebugBreakpoint = 7,
89 TrapIDDebugReserved8 = 8,
90 TrapIDDebugReservedFE = 0xfe,
91 TrapIDDebugReservedFF = 0xff
Wei Ding205bfdb2017-02-10 02:15:29 +000092 };
93
94 enum TrapRegValues {
Wei Dingf2cce022017-02-22 23:22:19 +000095 LLVMTrapHandlerRegValue = 1
Wei Ding205bfdb2017-02-10 02:15:29 +000096 };
97
Matt Arsenault43e92fe2016-06-24 06:30:11 +000098protected:
99 // Basic subtarget description.
100 Triple TargetTriple;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000101 Generation Gen;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000102 unsigned IsaVersion;
103 unsigned WavefrontSize;
104 int LocalMemorySize;
105 int LDSBankCount;
106 unsigned MaxPrivateElementSize;
107
108 // Possibly statically set by tablegen, but may want to be overridden.
Matt Arsenaultb035a572015-01-29 19:34:25 +0000109 bool FastFMAF32;
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000110 bool HalfRate64Ops;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000111
112 // Dynamially set bits that enable features.
113 bool FP32Denormals;
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000114 bool FP64FP16Denormals;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000115 bool FPExceptions;
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000116 bool DX10Clamp;
Changpeng Fangb41574a2015-12-22 20:55:23 +0000117 bool FlatForGlobal;
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000118 bool AutoWaitcntBeforeBarrier;
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000119 bool CodeObjectV3;
Tom Stellard64a9d082016-10-14 18:10:39 +0000120 bool UnalignedScratchAccess;
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000121 bool UnalignedBufferAccess;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000122 bool HasApertureRegs;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000123 bool EnableXNACK;
Wei Ding205bfdb2017-02-10 02:15:29 +0000124 bool TrapHandler;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000125 bool DebuggerInsertNops;
126 bool DebuggerReserveRegs;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000127 bool DebuggerEmitPrologue;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000128
129 // Used as options.
Matt Arsenault45b98182017-11-15 00:45:43 +0000130 bool EnableHugePrivateBuffer;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000131 bool EnableVGPRSpilling;
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +0000132 bool EnablePromoteAlloca;
Matt Arsenault41033282014-10-10 22:01:59 +0000133 bool EnableLoadStoreOpt;
Matt Arsenault706f9302015-07-06 16:01:58 +0000134 bool EnableUnsafeDSOffsetFolding;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000135 bool EnableSIScheduler;
136 bool DumpCode;
137
138 // Subtarget statically properties set by tablegen
139 bool FP64;
Jan Vesely39aeab42017-12-04 23:07:28 +0000140 bool FMA;
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +0000141 bool MIMG_R128;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000142 bool IsGCN;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000143 bool GCN3Encoding;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000144 bool CIInsts;
Matt Arsenault2021f082017-02-18 19:12:26 +0000145 bool GFX9Insts;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000146 bool SGPRInitBug;
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000147 bool HasSMemRealTime;
148 bool Has16BitInsts;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000149 bool HasIntClamp;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000150 bool HasVOP3PInsts;
Matt Arsenault28f52e52017-10-25 07:00:51 +0000151 bool HasMadMixInsts;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000152 bool HasMovrel;
153 bool HasVGPRIndexMode;
Matt Arsenault7b647552016-10-28 21:55:15 +0000154 bool HasScalarStores;
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000155 bool HasInv2PiInlineImm;
Sam Kolton07dbde22017-01-20 10:01:25 +0000156 bool HasSDWA;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000157 bool HasSDWAOmod;
158 bool HasSDWAScalar;
159 bool HasSDWASdst;
160 bool HasSDWAMac;
Sam Koltona179d252017-06-27 15:02:23 +0000161 bool HasSDWAOutModsVOPC;
Sam Kolton07dbde22017-01-20 10:01:25 +0000162 bool HasDPP;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000163 bool FlatAddressSpace;
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000164 bool FlatInstOffsets;
165 bool FlatGlobalInsts;
166 bool FlatScratchInsts;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000167 bool AddNoCarryInsts;
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000168 bool HasUnpackedD16VMem;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000169 bool R600ALUInst;
170 bool CaymanISA;
171 bool CFALUBug;
172 bool HasVertexCache;
173 short TexVTXClauseSize;
Alexander Timofeev18009562016-12-08 17:28:47 +0000174 bool ScalarizeGlobal;
Tom Stellard75aadc22012-12-11 21:25:42 +0000175
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000176 // Dummy feature to use for assembler in tablegen.
177 bool FeatureDisable;
178
Tom Stellard75aadc22012-12-11 21:25:42 +0000179 InstrItineraryData InstrItins;
Matt Arsenault56684d42016-08-11 17:31:42 +0000180 SelectionDAGTargetInfo TSInfo;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000181 AMDGPUAS AS;
Tom Stellard75aadc22012-12-11 21:25:42 +0000182
183public:
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000184 AMDGPUSubtarget(const Triple &TT, StringRef GPU, StringRef FS,
185 const TargetMachine &TM);
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000186 ~AMDGPUSubtarget() override;
187
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000188 AMDGPUSubtarget &initializeSubtargetDependencies(const Triple &TT,
189 StringRef GPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000190
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000191 const AMDGPUInstrInfo *getInstrInfo() const override = 0;
192 const AMDGPUFrameLowering *getFrameLowering() const override = 0;
193 const AMDGPUTargetLowering *getTargetLowering() const override = 0;
194 const AMDGPURegisterInfo *getRegisterInfo() const override = 0;
Tom Stellard000c5af2016-04-14 19:09:28 +0000195
Eric Christopherd9134482014-08-04 21:25:23 +0000196 const InstrItineraryData *getInstrItineraryData() const override {
197 return &InstrItins;
198 }
Matt Arsenaultd782d052014-06-27 17:57:00 +0000199
Matt Arsenault56684d42016-08-11 17:31:42 +0000200 // Nothing implemented, just prevent crashes on use.
201 const SelectionDAGTargetInfo *getSelectionDAGInfo() const override {
202 return &TSInfo;
203 }
204
Craig Topperee7b0f32014-04-30 05:53:27 +0000205 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000206
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000207 bool isAmdHsaOS() const {
208 return TargetTriple.getOS() == Triple::AMDHSA;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000209 }
210
Tom Stellard0b76fc4c2016-09-16 21:34:26 +0000211 bool isMesa3DOS() const {
212 return TargetTriple.getOS() == Triple::Mesa3D;
213 }
214
Tom Stellarde88bbc32016-09-23 01:33:26 +0000215 bool isOpenCLEnv() const {
Yaxun Liua618acf2017-06-01 21:31:53 +0000216 return TargetTriple.getEnvironment() == Triple::OpenCL ||
217 TargetTriple.getEnvironmentName() == "amdgizcl";
Tom Stellarde88bbc32016-09-23 01:33:26 +0000218 }
219
Tim Renouf9f7ead32017-09-29 09:48:12 +0000220 bool isAmdPalOS() const {
221 return TargetTriple.getOS() == Triple::AMDPAL;
222 }
223
Matt Arsenaultd782d052014-06-27 17:57:00 +0000224 Generation getGeneration() const {
225 return Gen;
226 }
227
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000228 unsigned getWavefrontSize() const {
229 return WavefrontSize;
230 }
231
Matt Arsenault4eea3f32017-11-13 22:55:05 +0000232 unsigned getWavefrontSizeLog2() const {
233 return Log2_32(WavefrontSize);
234 }
235
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000236 int getLocalMemorySize() const {
237 return LocalMemorySize;
238 }
239
240 int getLDSBankCount() const {
241 return LDSBankCount;
242 }
243
244 unsigned getMaxPrivateElementSize() const {
245 return MaxPrivateElementSize;
246 }
247
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000248 AMDGPUAS getAMDGPUAS() const {
249 return AS;
250 }
251
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +0000252 bool has16BitInsts() const {
253 return Has16BitInsts;
254 }
255
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000256 bool hasIntClamp() const {
257 return HasIntClamp;
258 }
259
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000260 bool hasVOP3PInsts() const {
261 return HasVOP3PInsts;
262 }
263
Jan Veselyd1c9b612017-12-04 22:57:29 +0000264 bool hasFP64() const {
Matt Arsenaultd782d052014-06-27 17:57:00 +0000265 return FP64;
266 }
267
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +0000268 bool hasMIMG_R128() const {
269 return MIMG_R128;
270 }
271
Matt Arsenaultb035a572015-01-29 19:34:25 +0000272 bool hasFastFMAF32() const {
273 return FastFMAF32;
274 }
275
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000276 bool hasHalfRate64Ops() const {
277 return HalfRate64Ops;
278 }
279
Matt Arsenault88701812016-06-09 23:42:48 +0000280 bool hasAddr64() const {
281 return (getGeneration() < VOLCANIC_ISLANDS);
282 }
283
Matt Arsenaultfae02982014-03-17 18:58:11 +0000284 bool hasBFE() const {
285 return (getGeneration() >= EVERGREEN);
286 }
287
Matt Arsenault6e439652014-06-10 19:00:20 +0000288 bool hasBFI() const {
289 return (getGeneration() >= EVERGREEN);
290 }
291
Matt Arsenaultfae02982014-03-17 18:58:11 +0000292 bool hasBFM() const {
293 return hasBFE();
294 }
295
Matt Arsenault60425062014-06-10 19:18:28 +0000296 bool hasBCNT(unsigned Size) const {
297 if (Size == 32)
298 return (getGeneration() >= EVERGREEN);
299
Matt Arsenault3dd43fc2014-07-18 06:07:13 +0000300 if (Size == 64)
301 return (getGeneration() >= SOUTHERN_ISLANDS);
302
303 return false;
Matt Arsenault60425062014-06-10 19:18:28 +0000304 }
305
Tom Stellard50122a52014-04-07 19:45:41 +0000306 bool hasMulU24() const {
307 return (getGeneration() >= EVERGREEN);
308 }
309
310 bool hasMulI24() const {
311 return (getGeneration() >= SOUTHERN_ISLANDS ||
312 hasCaymanISA());
313 }
314
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000315 bool hasFFBL() const {
316 return (getGeneration() >= EVERGREEN);
317 }
318
319 bool hasFFBH() const {
320 return (getGeneration() >= EVERGREEN);
321 }
322
Matt Arsenault10268f92017-02-27 22:40:39 +0000323 bool hasMed3_16() const {
324 return getGeneration() >= GFX9;
325 }
326
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000327 bool hasMin3Max3_16() const {
328 return getGeneration() >= GFX9;
329 }
330
Matt Arsenaultd7e23032017-09-07 18:05:07 +0000331 bool hasMadMixInsts() const {
Matt Arsenault28f52e52017-10-25 07:00:51 +0000332 return HasMadMixInsts;
Matt Arsenaultd7e23032017-09-07 18:05:07 +0000333 }
334
Jan Vesely808fff52015-04-30 17:15:56 +0000335 bool hasCARRY() const {
336 return (getGeneration() >= EVERGREEN);
337 }
338
339 bool hasBORROW() const {
340 return (getGeneration() >= EVERGREEN);
341 }
342
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000343 bool hasCaymanISA() const {
344 return CaymanISA;
345 }
346
Jan Vesely39aeab42017-12-04 23:07:28 +0000347 bool hasFMA() const {
348 return FMA;
349 }
350
Wei Ding205bfdb2017-02-10 02:15:29 +0000351 TrapHandlerAbi getTrapHandlerAbi() const {
352 return isAmdHsaOS() ? TrapHandlerAbiHsa : TrapHandlerAbiNone;
353 }
354
Matt Arsenault45b98182017-11-15 00:45:43 +0000355 bool enableHugePrivateBuffer() const {
356 return EnableHugePrivateBuffer;
357 }
358
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +0000359 bool isPromoteAllocaEnabled() const {
360 return EnablePromoteAlloca;
361 }
362
Matt Arsenault706f9302015-07-06 16:01:58 +0000363 bool unsafeDSOffsetFoldingEnabled() const {
364 return EnableUnsafeDSOffsetFolding;
365 }
366
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000367 bool dumpCode() const {
368 return DumpCode;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000369 }
370
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000371 /// Return the amount of LDS that can be used that will not restrict the
372 /// occupancy lower than WaveCount.
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000373 unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount,
374 const Function &) const;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000375
376 /// Inverse of getMaxLocalMemWithWaveCount. Return the maximum wavecount if
377 /// the given LDS memory size is the only constraint.
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000378 unsigned getOccupancyWithLocalMemSize(uint32_t Bytes, const Function &) const;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000379
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000380 unsigned getOccupancyWithLocalMemSize(const MachineFunction &MF) const {
381 const auto *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matthias Braunf1caa282017-12-15 22:22:58 +0000382 return getOccupancyWithLocalMemSize(MFI->getLDSSize(), MF.getFunction());
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000383 }
384
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000385 bool hasFP16Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000386 return FP64FP16Denormals;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000387 }
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000388
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000389 bool hasFP32Denormals() const {
390 return FP32Denormals;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000391 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000392
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000393 bool hasFP64Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000394 return FP64FP16Denormals;
Matt Arsenault24ee0782016-02-12 02:40:47 +0000395 }
396
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +0000397 bool supportsMinMaxDenormModes() const {
398 return getGeneration() >= AMDGPUSubtarget::GFX9;
399 }
400
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000401 bool hasFPExceptions() const {
402 return FPExceptions;
Marek Olsak4d00dd22015-03-09 15:48:09 +0000403 }
404
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000405 bool enableDX10Clamp() const {
406 return DX10Clamp;
407 }
408
409 bool enableIEEEBit(const MachineFunction &MF) const {
Matthias Braunf1caa282017-12-15 22:22:58 +0000410 return AMDGPU::isCompute(MF.getFunction().getCallingConv());
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000411 }
412
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000413 bool useFlatForGlobal() const {
414 return FlatForGlobal;
Tom Stellardec87f842015-05-25 16:15:54 +0000415 }
416
Farhana Aleena7cb3112018-03-09 17:41:39 +0000417 /// \returns If target supports ds_read/write_b128 and user enables generation
418 /// of ds_read/write_b128.
419 bool useDS128(bool UserEnable) const {
420 return CIInsts && UserEnable;
421 }
422
Matt Arsenaultcaf0ed42017-11-30 00:52:40 +0000423 /// \returns If MUBUF instructions always perform range checking, even for
424 /// buffer resources used for private memory access.
425 bool privateMemoryResourceIsRangeChecked() const {
426 return getGeneration() < AMDGPUSubtarget::GFX9;
427 }
428
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000429 bool hasAutoWaitcntBeforeBarrier() const {
430 return AutoWaitcntBeforeBarrier;
431 }
432
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000433 bool hasCodeObjectV3() const {
434 return CodeObjectV3;
435 }
436
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000437 bool hasUnalignedBufferAccess() const {
438 return UnalignedBufferAccess;
439 }
440
Tom Stellard64a9d082016-10-14 18:10:39 +0000441 bool hasUnalignedScratchAccess() const {
442 return UnalignedScratchAccess;
443 }
444
Matt Arsenaulte823d922017-02-18 18:29:53 +0000445 bool hasApertureRegs() const {
446 return HasApertureRegs;
447 }
448
Wei Ding205bfdb2017-02-10 02:15:29 +0000449 bool isTrapHandlerEnabled() const {
450 return TrapHandler;
451 }
452
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000453 bool isXNACKEnabled() const {
454 return EnableXNACK;
455 }
Tom Stellardb8fd6ef2014-12-02 22:00:07 +0000456
Matt Arsenaultb6491cc2017-01-31 01:20:54 +0000457 bool hasFlatAddressSpace() const {
458 return FlatAddressSpace;
459 }
460
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000461 bool hasFlatInstOffsets() const {
462 return FlatInstOffsets;
463 }
464
465 bool hasFlatGlobalInsts() const {
466 return FlatGlobalInsts;
467 }
468
469 bool hasFlatScratchInsts() const {
470 return FlatScratchInsts;
471 }
472
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000473 bool hasD16LoadStore() const {
474 return getGeneration() >= GFX9;
475 }
476
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000477 /// Return if most LDS instructions have an m0 use that require m0 to be
478 /// iniitalized.
479 bool ldsRequiresM0Init() const {
480 return getGeneration() < GFX9;
481 }
482
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000483 bool hasAddNoCarry() const {
484 return AddNoCarryInsts;
485 }
486
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000487 bool hasUnpackedD16VMem() const {
488 return HasUnpackedD16VMem;
489 }
490
Tom Stellard2f3f9852017-01-25 01:25:13 +0000491 bool isMesaKernel(const MachineFunction &MF) const {
Matthias Braunf1caa282017-12-15 22:22:58 +0000492 return isMesa3DOS() && !AMDGPU::isShader(MF.getFunction().getCallingConv());
Tom Stellard2f3f9852017-01-25 01:25:13 +0000493 }
494
495 // Covers VS/PS/CS graphics shaders
496 bool isMesaGfxShader(const MachineFunction &MF) const {
Matthias Braunf1caa282017-12-15 22:22:58 +0000497 return isMesa3DOS() && AMDGPU::isShader(MF.getFunction().getCallingConv());
Tom Stellard2f3f9852017-01-25 01:25:13 +0000498 }
499
500 bool isAmdCodeObjectV2(const MachineFunction &MF) const {
501 return isAmdHsaOS() || isMesaKernel(MF);
Tom Stellard0b76fc4c2016-09-16 21:34:26 +0000502 }
503
Matt Arsenault4f6318f2017-11-06 17:04:37 +0000504 bool hasMad64_32() const {
505 return getGeneration() >= SEA_ISLANDS;
506 }
507
Matt Arsenaultda7a6562017-02-01 00:42:40 +0000508 bool hasFminFmaxLegacy() const {
509 return getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS;
510 }
511
Stanislav Mekhanoshin53a21292017-05-23 19:54:48 +0000512 bool hasSDWA() const {
513 return HasSDWA;
514 }
515
Sam Kolton3c4933f2017-06-22 06:26:41 +0000516 bool hasSDWAOmod() const {
517 return HasSDWAOmod;
518 }
519
520 bool hasSDWAScalar() const {
521 return HasSDWAScalar;
522 }
523
524 bool hasSDWASdst() const {
525 return HasSDWASdst;
526 }
527
528 bool hasSDWAMac() const {
529 return HasSDWAMac;
530 }
531
Sam Koltona179d252017-06-27 15:02:23 +0000532 bool hasSDWAOutModsVOPC() const {
533 return HasSDWAOutModsVOPC;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000534 }
535
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000536 /// \brief Returns the offset in bytes from the start of the input buffer
537 /// of the first explicit kernel argument.
Tom Stellard2f3f9852017-01-25 01:25:13 +0000538 unsigned getExplicitKernelArgOffset(const MachineFunction &MF) const {
539 return isAmdCodeObjectV2(MF) ? 0 : 36;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000540 }
541
Tom Stellardb2869eb2016-09-09 19:28:00 +0000542 unsigned getAlignmentForImplicitArgPtr() const {
543 return isAmdHsaOS() ? 8 : 4;
544 }
545
Tom Stellard2f3f9852017-01-25 01:25:13 +0000546 unsigned getImplicitArgNumBytes(const MachineFunction &MF) const {
547 if (isMesaKernel(MF))
Tom Stellarde88bbc32016-09-23 01:33:26 +0000548 return 16;
549 if (isAmdHsaOS() && isOpenCLEnv())
550 return 32;
551 return 0;
552 }
553
Matt Arsenault869fec22017-04-17 19:48:24 +0000554 // Scratch is allocated in 256 dword per wave blocks for the entire
555 // wavefront. When viewed from the perspecive of an arbitrary workitem, this
556 // is 4-byte aligned.
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000557 unsigned getStackAlignment() const {
Matt Arsenault869fec22017-04-17 19:48:24 +0000558 return 4;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000559 }
Tom Stellard347ac792015-06-26 21:15:07 +0000560
Craig Topper5656db42014-04-29 07:57:24 +0000561 bool enableMachineScheduler() const override {
Tom Stellard83f0bce2015-01-29 16:55:25 +0000562 return true;
Andrew Trick978674b2013-09-20 05:14:41 +0000563 }
564
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000565 bool enableSubRegLiveness() const override {
566 return true;
567 }
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000568
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000569 void setScalarizeGlobalBehavior(bool b) { ScalarizeGlobal = b;}
570 bool getScalarizeGlobalBehavior() const { return ScalarizeGlobal;}
571
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000572 /// \returns Number of execution units per compute unit supported by the
573 /// subtarget.
574 unsigned getEUsPerCU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000575 return AMDGPU::IsaInfo::getEUsPerCU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000576 }
577
578 /// \returns Maximum number of work groups per compute unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000579 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000580 unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000581 return AMDGPU::IsaInfo::getMaxWorkGroupsPerCU(getFeatureBits(),
582 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000583 }
584
585 /// \returns Maximum number of waves per compute unit supported by the
586 /// subtarget without any kind of limitation.
587 unsigned getMaxWavesPerCU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000588 return AMDGPU::IsaInfo::getMaxWavesPerCU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000589 }
590
591 /// \returns Maximum number of waves per compute unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000592 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000593 unsigned getMaxWavesPerCU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000594 return AMDGPU::IsaInfo::getMaxWavesPerCU(getFeatureBits(),
595 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000596 }
597
598 /// \returns Minimum number of waves per execution unit supported by the
599 /// subtarget.
600 unsigned getMinWavesPerEU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000601 return AMDGPU::IsaInfo::getMinWavesPerEU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000602 }
603
604 /// \returns Maximum number of waves per execution unit supported by the
605 /// subtarget without any kind of limitation.
606 unsigned getMaxWavesPerEU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000607 return AMDGPU::IsaInfo::getMaxWavesPerEU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000608 }
609
610 /// \returns Maximum number of waves per execution unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000611 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000612 unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000613 return AMDGPU::IsaInfo::getMaxWavesPerEU(getFeatureBits(),
614 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000615 }
616
617 /// \returns Minimum flat work group size supported by the subtarget.
618 unsigned getMinFlatWorkGroupSize() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000619 return AMDGPU::IsaInfo::getMinFlatWorkGroupSize(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000620 }
621
622 /// \returns Maximum flat work group size supported by the subtarget.
623 unsigned getMaxFlatWorkGroupSize() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000624 return AMDGPU::IsaInfo::getMaxFlatWorkGroupSize(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000625 }
626
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000627 /// \returns Number of waves per work group supported by the subtarget and
628 /// limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000629 unsigned getWavesPerWorkGroup(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000630 return AMDGPU::IsaInfo::getWavesPerWorkGroup(getFeatureBits(),
631 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000632 }
633
Matt Arsenaultb7918022017-10-23 17:09:35 +0000634 /// \returns Default range flat work group size for a calling convention.
635 std::pair<unsigned, unsigned> getDefaultFlatWorkGroupSize(CallingConv::ID CC) const;
636
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000637 /// \returns Subtarget's default pair of minimum/maximum flat work group sizes
638 /// for function \p F, or minimum/maximum flat work group sizes explicitly
639 /// requested using "amdgpu-flat-work-group-size" attribute attached to
640 /// function \p F.
641 ///
642 /// \returns Subtarget's default values if explicitly requested values cannot
643 /// be converted to integer, or violate subtarget's specifications.
644 std::pair<unsigned, unsigned> getFlatWorkGroupSizes(const Function &F) const;
645
646 /// \returns Subtarget's default pair of minimum/maximum number of waves per
647 /// execution unit for function \p F, or minimum/maximum number of waves per
648 /// execution unit explicitly requested using "amdgpu-waves-per-eu" attribute
649 /// attached to function \p F.
650 ///
651 /// \returns Subtarget's default values if explicitly requested values cannot
652 /// be converted to integer, violate subtarget's specifications, or are not
653 /// compatible with minimum/maximum number of waves limited by flat work group
654 /// size, register usage, and/or lds usage.
655 std::pair<unsigned, unsigned> getWavesPerEU(const Function &F) const;
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000656
657 /// Creates value range metadata on an workitemid.* inrinsic call or load.
658 bool makeLIDRangeMetadata(Instruction *I) const;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000659};
660
661class R600Subtarget final : public AMDGPUSubtarget {
662private:
663 R600InstrInfo InstrInfo;
664 R600FrameLowering FrameLowering;
665 R600TargetLowering TLInfo;
666
667public:
668 R600Subtarget(const Triple &TT, StringRef CPU, StringRef FS,
669 const TargetMachine &TM);
670
671 const R600InstrInfo *getInstrInfo() const override {
672 return &InstrInfo;
673 }
674
675 const R600FrameLowering *getFrameLowering() const override {
676 return &FrameLowering;
677 }
678
679 const R600TargetLowering *getTargetLowering() const override {
680 return &TLInfo;
681 }
682
683 const R600RegisterInfo *getRegisterInfo() const override {
684 return &InstrInfo.getRegisterInfo();
685 }
686
687 bool hasCFAluBug() const {
688 return CFALUBug;
689 }
690
691 bool hasVertexCache() const {
692 return HasVertexCache;
693 }
694
695 short getTexVTXClauseSize() const {
696 return TexVTXClauseSize;
697 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000698};
699
700class SISubtarget final : public AMDGPUSubtarget {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000701private:
702 SIInstrInfo InstrInfo;
703 SIFrameLowering FrameLowering;
704 SITargetLowering TLInfo;
Quentin Colombet61d71a12017-08-15 22:31:51 +0000705
706 /// GlobalISel related APIs.
707 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
708 std::unique_ptr<InstructionSelector> InstSelector;
709 std::unique_ptr<LegalizerInfo> Legalizer;
710 std::unique_ptr<RegisterBankInfo> RegBankInfo;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000711
712public:
713 SISubtarget(const Triple &TT, StringRef CPU, StringRef FS,
Matt Arsenaultc3fe46b2018-03-08 16:24:16 +0000714 const GCNTargetMachine &TM);
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000715
716 const SIInstrInfo *getInstrInfo() const override {
717 return &InstrInfo;
718 }
719
720 const SIFrameLowering *getFrameLowering() const override {
721 return &FrameLowering;
722 }
723
724 const SITargetLowering *getTargetLowering() const override {
725 return &TLInfo;
726 }
727
728 const CallLowering *getCallLowering() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000729 return CallLoweringInfo.get();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000730 }
731
Tom Stellardca166212017-01-30 21:56:46 +0000732 const InstructionSelector *getInstructionSelector() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000733 return InstSelector.get();
Tom Stellardca166212017-01-30 21:56:46 +0000734 }
735
736 const LegalizerInfo *getLegalizerInfo() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000737 return Legalizer.get();
Tom Stellardca166212017-01-30 21:56:46 +0000738 }
739
740 const RegisterBankInfo *getRegBankInfo() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000741 return RegBankInfo.get();
Tom Stellardca166212017-01-30 21:56:46 +0000742 }
743
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000744 const SIRegisterInfo *getRegisterInfo() const override {
745 return &InstrInfo.getRegisterInfo();
746 }
747
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000748 // XXX - Why is this here if it isn't in the default pass set?
749 bool enableEarlyIfConversion() const override {
750 return true;
751 }
752
Tom Stellard83f0bce2015-01-29 16:55:25 +0000753 void overrideSchedPolicy(MachineSchedPolicy &Policy,
Tom Stellard83f0bce2015-01-29 16:55:25 +0000754 unsigned NumRegionInstrs) const override;
755
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000756 bool isVGPRSpillingEnabled(const Function& F) const;
757
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000758 unsigned getMaxNumUserSGPRs() const {
759 return 16;
760 }
761
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000762 bool hasSMemRealTime() const {
763 return HasSMemRealTime;
764 }
765
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000766 bool hasMovrel() const {
767 return HasMovrel;
768 }
769
770 bool hasVGPRIndexMode() const {
771 return HasVGPRIndexMode;
772 }
773
Marek Olsake22fdb92017-03-21 17:00:32 +0000774 bool useVGPRIndexMode(bool UserEnable) const {
775 return !hasMovrel() || (UserEnable && hasVGPRIndexMode());
776 }
777
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000778 bool hasScalarCompareEq64() const {
779 return getGeneration() >= VOLCANIC_ISLANDS;
780 }
781
Matt Arsenault7b647552016-10-28 21:55:15 +0000782 bool hasScalarStores() const {
783 return HasScalarStores;
784 }
785
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000786 bool hasInv2PiInlineImm() const {
787 return HasInv2PiInlineImm;
788 }
789
Sam Kolton07dbde22017-01-20 10:01:25 +0000790 bool hasDPP() const {
791 return HasDPP;
792 }
793
Tom Stellardde008d32016-01-21 04:28:34 +0000794 bool enableSIScheduler() const {
795 return EnableSIScheduler;
796 }
797
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000798 bool debuggerSupported() const {
799 return debuggerInsertNops() && debuggerReserveRegs() &&
800 debuggerEmitPrologue();
801 }
802
Konstantin Zhuravlyov8c273ad2016-04-18 16:28:23 +0000803 bool debuggerInsertNops() const {
804 return DebuggerInsertNops;
805 }
806
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +0000807 bool debuggerReserveRegs() const {
808 return DebuggerReserveRegs;
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000809 }
810
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000811 bool debuggerEmitPrologue() const {
812 return DebuggerEmitPrologue;
813 }
814
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000815 bool loadStoreOptEnabled() const {
816 return EnableLoadStoreOpt;
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000817 }
818
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000819 bool hasSGPRInitBug() const {
820 return SGPRInitBug;
Matt Arsenault41003af2015-11-30 21:16:07 +0000821 }
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000822
Tom Stellardb133fbb2016-10-27 23:05:31 +0000823 bool has12DWordStoreHazard() const {
824 return getGeneration() != AMDGPUSubtarget::SOUTHERN_ISLANDS;
825 }
826
Matt Arsenaulte823d922017-02-18 18:29:53 +0000827 bool hasSMovFedHazard() const {
828 return getGeneration() >= AMDGPUSubtarget::GFX9;
829 }
830
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000831 bool hasReadM0MovRelInterpHazard() const {
Matt Arsenaulte823d922017-02-18 18:29:53 +0000832 return getGeneration() >= AMDGPUSubtarget::GFX9;
833 }
834
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000835 bool hasReadM0SendMsgHazard() const {
836 return getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS;
837 }
838
Matt Arsenault9166ce82017-07-28 15:52:08 +0000839 unsigned getKernArgSegmentSize(const MachineFunction &MF,
840 unsigned ExplictArgBytes) const;
Tom Stellarde88bbc32016-09-23 01:33:26 +0000841
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000842 /// Return the maximum number of waves per SIMD for kernels using \p SGPRs SGPRs
843 unsigned getOccupancyWithNumSGPRs(unsigned SGPRs) const;
844
845 /// Return the maximum number of waves per SIMD for kernels using \p VGPRs VGPRs
846 unsigned getOccupancyWithNumVGPRs(unsigned VGPRs) const;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000847
Matt Arsenaulte823d922017-02-18 18:29:53 +0000848 /// \returns true if the flat_scratch register should be initialized with the
849 /// pointer to the wave's scratch memory rather than a size and offset.
850 bool flatScratchIsPointer() const {
851 return getGeneration() >= GFX9;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000852 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000853
Tim Renouf832f90f2018-02-26 14:46:43 +0000854 /// \returns true if the machine has merged shaders in which s0-s7 are
855 /// reserved by the hardware and user SGPRs start at s8
856 bool hasMergedShaders() const {
857 return getGeneration() >= GFX9;
858 }
859
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000860 /// \returns SGPR allocation granularity supported by the subtarget.
861 unsigned getSGPRAllocGranule() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000862 return AMDGPU::IsaInfo::getSGPRAllocGranule(getFeatureBits());
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000863 }
864
865 /// \returns SGPR encoding granularity supported by the subtarget.
866 unsigned getSGPREncodingGranule() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000867 return AMDGPU::IsaInfo::getSGPREncodingGranule(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000868 }
869
870 /// \returns Total number of SGPRs supported by the subtarget.
871 unsigned getTotalNumSGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000872 return AMDGPU::IsaInfo::getTotalNumSGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000873 }
874
875 /// \returns Addressable number of SGPRs supported by the subtarget.
876 unsigned getAddressableNumSGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000877 return AMDGPU::IsaInfo::getAddressableNumSGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000878 }
879
880 /// \returns Minimum number of SGPRs that meets the given number of waves per
881 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000882 unsigned getMinNumSGPRs(unsigned WavesPerEU) const {
883 return AMDGPU::IsaInfo::getMinNumSGPRs(getFeatureBits(), WavesPerEU);
884 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000885
886 /// \returns Maximum number of SGPRs that meets the given number of waves per
887 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000888 unsigned getMaxNumSGPRs(unsigned WavesPerEU, bool Addressable) const {
889 return AMDGPU::IsaInfo::getMaxNumSGPRs(getFeatureBits(), WavesPerEU,
890 Addressable);
891 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000892
893 /// \returns Reserved number of SGPRs for given function \p MF.
894 unsigned getReservedNumSGPRs(const MachineFunction &MF) const;
895
896 /// \returns Maximum number of SGPRs that meets number of waves per execution
897 /// unit requirement for function \p MF, or number of SGPRs explicitly
898 /// requested using "amdgpu-num-sgpr" attribute attached to function \p MF.
899 ///
900 /// \returns Value that meets number of waves per execution unit requirement
901 /// if explicitly requested value cannot be converted to integer, violates
902 /// subtarget's specifications, or does not meet number of waves per execution
903 /// unit requirement.
904 unsigned getMaxNumSGPRs(const MachineFunction &MF) const;
905
906 /// \returns VGPR allocation granularity supported by the subtarget.
907 unsigned getVGPRAllocGranule() const {
Mandeep Singh Grang5e1697e2017-06-06 05:08:36 +0000908 return AMDGPU::IsaInfo::getVGPRAllocGranule(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000909 }
910
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000911 /// \returns VGPR encoding granularity supported by the subtarget.
912 unsigned getVGPREncodingGranule() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000913 return AMDGPU::IsaInfo::getVGPREncodingGranule(getFeatureBits());
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000914 }
915
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000916 /// \returns Total number of VGPRs supported by the subtarget.
917 unsigned getTotalNumVGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000918 return AMDGPU::IsaInfo::getTotalNumVGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000919 }
920
921 /// \returns Addressable number of VGPRs supported by the subtarget.
922 unsigned getAddressableNumVGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000923 return AMDGPU::IsaInfo::getAddressableNumVGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000924 }
925
926 /// \returns Minimum number of VGPRs that meets given number of waves per
927 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000928 unsigned getMinNumVGPRs(unsigned WavesPerEU) const {
929 return AMDGPU::IsaInfo::getMinNumVGPRs(getFeatureBits(), WavesPerEU);
930 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000931
932 /// \returns Maximum number of VGPRs that meets given number of waves per
933 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000934 unsigned getMaxNumVGPRs(unsigned WavesPerEU) const {
935 return AMDGPU::IsaInfo::getMaxNumVGPRs(getFeatureBits(), WavesPerEU);
936 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000937
938 /// \returns Reserved number of VGPRs for given function \p MF.
939 unsigned getReservedNumVGPRs(const MachineFunction &MF) const {
940 return debuggerReserveRegs() ? 4 : 0;
941 }
942
943 /// \returns Maximum number of VGPRs that meets number of waves per execution
944 /// unit requirement for function \p MF, or number of VGPRs explicitly
945 /// requested using "amdgpu-num-vgpr" attribute attached to function \p MF.
946 ///
947 /// \returns Value that meets number of waves per execution unit requirement
948 /// if explicitly requested value cannot be converted to integer, violates
949 /// subtarget's specifications, or does not meet number of waves per execution
950 /// unit requirement.
951 unsigned getMaxNumVGPRs(const MachineFunction &MF) const;
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000952
953 void getPostRAMutations(
954 std::vector<std::unique_ptr<ScheduleDAGMutation>> &Mutations)
955 const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000956};
957
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000958} // end namespace llvm
Tom Stellard75aadc22012-12-11 21:25:42 +0000959
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000960#endif // LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H