blob: 2a86fa8c707f0f2553c5affbf63e3e0951ba0d3d [file] [log] [blame]
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Evan Cheng559806f2006-01-27 08:10:46 +000018#include "X86Subtarget.h"
Anton Korobeynikov2365f512007-07-14 14:06:15 +000019#include "X86RegisterInfo.h"
Gordon Henriksen86737662008-01-05 16:56:59 +000020#include "X86MachineFunctionInfo.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/Target/TargetLowering.h"
Evan Chengddc419c2010-01-26 19:04:47 +000022#include "llvm/Target/TargetOptions.h"
Ted Kremenekb388eb82008-09-03 02:54:11 +000023#include "llvm/CodeGen/FastISel.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/CodeGen/SelectionDAG.h"
Rafael Espindola1b5dcc32007-08-31 15:06:30 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026
27namespace llvm {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000028 namespace X86ISD {
Evan Chengd9558e02006-01-06 00:43:03 +000029 // X86 Specific DAG Nodes
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030 enum NodeType {
31 // Start the numbering where the builtin ops leave off.
Dan Gohman0ba2bcf2008-09-23 18:42:32 +000032 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000033
Evan Cheng18efe262007-12-14 02:13:44 +000034 /// BSF - Bit scan forward.
35 /// BSR - Bit scan reverse.
36 BSF,
37 BSR,
38
Evan Chenge3413162006-01-09 18:33:28 +000039 /// SHLD, SHRD - Double shift instructions. These correspond to
40 /// X86::SHLDxx and X86::SHRDxx instructions.
41 SHLD,
42 SHRD,
43
Evan Chengef6ffb12006-01-31 03:14:29 +000044 /// FAND - Bitwise logical AND of floating point values. This corresponds
45 /// to X86::ANDPS or X86::ANDPD.
46 FAND,
47
Evan Cheng68c47cb2007-01-05 07:55:56 +000048 /// FOR - Bitwise logical OR of floating point values. This corresponds
49 /// to X86::ORPS or X86::ORPD.
50 FOR,
51
Evan Cheng223547a2006-01-31 22:28:30 +000052 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
53 /// to X86::XORPS or X86::XORPD.
54 FXOR,
55
Evan Cheng73d6cf12007-01-05 21:37:56 +000056 /// FSRL - Bitwise logical right shift of floating point values. These
57 /// corresponds to X86::PSRLDQ.
Evan Cheng68c47cb2007-01-05 07:55:56 +000058 FSRL,
59
Dan Gohman98ca4f22009-08-05 01:29:28 +000060 /// CALL - These operations represent an abstract X86 call
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000061 /// instruction, which includes a bunch of information. In particular the
62 /// operands of these node are:
63 ///
64 /// #0 - The incoming token chain
65 /// #1 - The callee
66 /// #2 - The number of arg bytes the caller pushes on the stack.
67 /// #3 - The number of arg bytes the callee pops off the stack.
68 /// #4 - The value to pass in AL/AX/EAX (optional)
69 /// #5 - The value to pass in DL/DX/EDX (optional)
70 ///
71 /// The result values of these nodes are:
72 ///
73 /// #0 - The outgoing token chain
74 /// #1 - The first register result value (optional)
75 /// #2 - The second register result value (optional)
76 ///
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000077 CALL,
Dan Gohman98ca4f22009-08-05 01:29:28 +000078
Andrew Lenharthb873ff32005-11-20 21:41:10 +000079 /// RDTSC_DAG - This operation implements the lowering for
80 /// readcyclecounter
81 RDTSC_DAG,
Evan Cheng7df96d62005-12-17 01:21:05 +000082
83 /// X86 compare and logical compare instructions.
Evan Cheng7d6ff3a2007-09-17 17:42:53 +000084 CMP, COMI, UCOMI,
Evan Cheng7df96d62005-12-17 01:21:05 +000085
Dan Gohmanc7a37d42008-12-23 22:45:23 +000086 /// X86 bit-test instructions.
87 BT,
88
Dan Gohman2004eb62009-03-23 15:40:10 +000089 /// X86 SetCC. Operand 0 is condition code, and operand 1 is the flag
Evan Chengd5781fc2005-12-21 20:21:51 +000090 /// operand produced by a CMP instruction.
91 SETCC,
92
Evan Chengad9c0a32009-12-15 00:53:42 +000093 // Same as SETCC except it's materialized with a sbb and the value is all
94 // one's or all zero's.
95 SETCC_CARRY,
96
Chris Lattner2b9f4342009-03-12 06:46:02 +000097 /// X86 conditional moves. Operand 0 and operand 1 are the two values
98 /// to select from. Operand 2 is the condition code, and operand 3 is the
99 /// flag operand produced by a CMP or TEST instruction. It also writes a
100 /// flag result.
Evan Cheng7df96d62005-12-17 01:21:05 +0000101 CMOV,
Evan Cheng898101c2005-12-19 23:12:38 +0000102
Dan Gohman2004eb62009-03-23 15:40:10 +0000103 /// X86 conditional branches. Operand 0 is the chain operand, operand 1
104 /// is the block to branch if condition is true, operand 2 is the
105 /// condition code, and operand 3 is the flag operand produced by a CMP
Evan Chengd5781fc2005-12-21 20:21:51 +0000106 /// or TEST instruction.
Evan Cheng898101c2005-12-19 23:12:38 +0000107 BRCOND,
Evan Chengb077b842005-12-21 02:39:21 +0000108
Dan Gohman2004eb62009-03-23 15:40:10 +0000109 /// Return with a flag operand. Operand 0 is the chain operand, operand
110 /// 1 is the number of bytes of stack to pop.
Evan Chengb077b842005-12-21 02:39:21 +0000111 RET_FLAG,
Evan Cheng67f92a72006-01-11 22:15:48 +0000112
113 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
114 REP_STOS,
115
116 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
117 REP_MOVS,
Evan Cheng223547a2006-01-31 22:28:30 +0000118
Evan Cheng7ccced62006-02-18 00:15:05 +0000119 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
120 /// at function entry, used for PIC code.
121 GlobalBaseReg,
Evan Chenga0ea0532006-02-23 02:43:52 +0000122
Bill Wendling056292f2008-09-16 21:48:12 +0000123 /// Wrapper - A wrapper node for TargetConstantPool,
124 /// TargetExternalSymbol, and TargetGlobalAddress.
Evan Cheng020d2e82006-02-23 20:41:18 +0000125 Wrapper,
Evan Cheng48090aa2006-03-21 23:01:21 +0000126
Evan Cheng0085a282006-11-30 21:55:46 +0000127 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
128 /// relative displacements.
129 WrapperRIP,
130
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000131 /// MOVQ2DQ - Copies a 64-bit value from a vector to another vector.
132 /// Can be used to move a vector value from a MMX register to a XMM
133 /// register.
134 MOVQ2DQ,
135
Nate Begeman14d12ca2008-02-11 04:19:36 +0000136 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
137 /// i32, corresponds to X86::PEXTRB.
138 PEXTRB,
139
Evan Chengb067a1e2006-03-31 19:22:53 +0000140 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
Evan Cheng653159f2006-03-31 21:55:24 +0000141 /// i32, corresponds to X86::PEXTRW.
Evan Chengb067a1e2006-03-31 19:22:53 +0000142 PEXTRW,
Evan Cheng653159f2006-03-31 21:55:24 +0000143
Nate Begeman14d12ca2008-02-11 04:19:36 +0000144 /// INSERTPS - Insert any element of a 4 x float vector into any element
145 /// of a destination 4 x floatvector.
146 INSERTPS,
147
148 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
149 /// corresponds to X86::PINSRB.
150 PINSRB,
151
Evan Cheng653159f2006-03-31 21:55:24 +0000152 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
153 /// corresponds to X86::PINSRW.
Chris Lattner8f2b4cc2010-02-23 02:07:48 +0000154 PINSRW, MMX_PINSRW,
Evan Cheng8ca29322006-11-10 21:43:37 +0000155
Nate Begemanb9a47b82009-02-23 08:49:38 +0000156 /// PSHUFB - Shuffle 16 8-bit values within a vector.
157 PSHUFB,
158
Evan Cheng8ca29322006-11-10 21:43:37 +0000159 /// FMAX, FMIN - Floating point max and min.
160 ///
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000161 FMAX, FMIN,
Dan Gohman20382522007-07-10 00:05:58 +0000162
163 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
164 /// approximation. Note that these typically require refinement
165 /// in order to obtain suitable precision.
166 FRSQRT, FRCP,
167
Rafael Espindola094fad32009-04-08 21:14:34 +0000168 // TLSADDR - Thread Local Storage.
169 TLSADDR,
Eric Christopher30ef0e52010-06-03 04:07:48 +0000170
171 // TLSCALL - Thread Local Storage. When calling to an OS provided
172 // thunk at the address from an earlier relocation.
173 TLSCALL,
Rafael Espindola094fad32009-04-08 21:14:34 +0000174
Evan Cheng7e2ff772008-05-08 00:57:18 +0000175 // EH_RETURN - Exception Handling helpers.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000176 EH_RETURN,
177
Arnold Schwaighofer4fe30732008-03-19 16:39:45 +0000178 /// TC_RETURN - Tail call return.
179 /// operand #0 chain
180 /// operand #1 callee (register or absolute)
181 /// operand #2 stack adjustment
182 /// operand #3 optional in flag
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +0000183 TC_RETURN,
184
Evan Chengd880b972008-05-09 21:53:03 +0000185 // VZEXT_MOVL - Vector move low and zero extend.
186 VZEXT_MOVL,
187
Evan Chengf26ffe92008-05-29 08:22:04 +0000188 // VSHL, VSRL - Vector logical left / right shift.
Nate Begeman30a0de92008-07-17 16:51:19 +0000189 VSHL, VSRL,
Nate Begeman9008ca62009-04-27 18:41:29 +0000190
191 // CMPPD, CMPPS - Vector double/float comparison.
Nate Begeman30a0de92008-07-17 16:51:19 +0000192 // CMPPD, CMPPS - Vector double/float comparison.
193 CMPPD, CMPPS,
194
195 // PCMP* - Vector integer comparisons.
196 PCMPEQB, PCMPEQW, PCMPEQD, PCMPEQQ,
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000197 PCMPGTB, PCMPGTW, PCMPGTD, PCMPGTQ,
198
Dan Gohman076aee32009-03-04 19:44:21 +0000199 // ADD, SUB, SMUL, UMUL, etc. - Arithmetic operations with FLAGS results.
200 ADD, SUB, SMUL, UMUL,
Dan Gohmane220c4b2009-09-18 19:59:53 +0000201 INC, DEC, OR, XOR, AND,
Evan Cheng73f24c92009-03-30 21:36:47 +0000202
203 // MUL_IMM - X86 specific multiply by immediate.
Eric Christopher71c67532009-07-29 00:28:05 +0000204 MUL_IMM,
205
206 // PTEST - Vector bitwise comparisons
Dan Gohmand6708ea2009-08-15 01:38:56 +0000207 PTEST,
208
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +0000209 // TESTP - Vector packed fp sign bitwise comparisons
210 TESTP,
211
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +0000212 // Several flavors of instructions with vector shuffle behaviors.
213 PALIGN,
214 PSHUFD,
215 PSHUFHW,
216 PSHUFLW,
217 PSHUFHW_LD,
218 PSHUFLW_LD,
219 SHUFPD,
220 SHUFPS,
221 MOVDDUP,
222 MOVSHDUP,
223 MOVSLDUP,
224 MOVSHDUP_LD,
225 MOVSLDUP_LD,
226 MOVLHPS,
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +0000227 MOVLHPD,
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +0000228 MOVHLPS,
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +0000229 MOVHLPD,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +0000230 MOVLPS,
231 MOVLPD,
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +0000232 MOVSD,
233 MOVSS,
234 UNPCKLPS,
235 UNPCKLPD,
236 UNPCKHPS,
237 UNPCKHPD,
238 PUNPCKLBW,
239 PUNPCKLWD,
240 PUNPCKLDQ,
241 PUNPCKLQDQ,
242 PUNPCKHBW,
243 PUNPCKHWD,
244 PUNPCKHDQ,
245 PUNPCKHQDQ,
246
Dan Gohmand6708ea2009-08-15 01:38:56 +0000247 // VASTART_SAVE_XMM_REGS - Save xmm argument registers to the stack,
248 // according to %al. An operator is needed so that this can be expanded
249 // with control flow.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000250 VASTART_SAVE_XMM_REGS,
251
Anton Korobeynikov043f3c22010-03-06 19:32:29 +0000252 // MINGW_ALLOCA - MingW's __alloca call to do stack probing.
253 MINGW_ALLOCA,
254
Dan Gohmanc76909a2009-09-25 20:36:54 +0000255 // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG,
256 // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG -
257 // Atomic 64-bit binary operations.
258 ATOMADD64_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE,
259 ATOMSUB64_DAG,
260 ATOMOR64_DAG,
261 ATOMXOR64_DAG,
262 ATOMAND64_DAG,
263 ATOMNAND64_DAG,
Eric Christopher9a9d2752010-07-22 02:48:34 +0000264 ATOMSWAP64_DAG,
265
266 // Memory barrier
267 MEMBARRIER,
268 MFENCE,
269 SFENCE,
Chris Lattner93c4a5b2010-09-21 23:59:42 +0000270 LFENCE,
271
272 // LCMPXCHG_DAG, LCMPXCHG8_DAG - Compare and swap.
273 LCMPXCHG_DAG,
Chris Lattner88641552010-09-22 00:34:38 +0000274 LCMPXCHG8_DAG,
Anton Korobeynikov043f3c22010-03-06 19:32:29 +0000275
Chris Lattner88641552010-09-22 00:34:38 +0000276 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
Chris Lattner07290932010-09-22 01:05:16 +0000277 VZEXT_LOAD,
278
Chris Lattner2156b792010-09-22 01:11:26 +0000279 // FNSTCW16m - Store FP control world into i16 memory.
280 FNSTCW16m,
Chris Lattner07290932010-09-22 01:05:16 +0000281
282 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
283 /// integer destination in memory and a FP reg source. This corresponds
284 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
285 /// has two inputs (token chain and address) and two outputs (int value
286 /// and token chain).
287 FP_TO_INT16_IN_MEM,
288 FP_TO_INT32_IN_MEM,
Chris Lattner492a43e2010-09-22 01:28:21 +0000289 FP_TO_INT64_IN_MEM,
290
291 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
292 /// integer source in memory and FP reg result. This corresponds to the
293 /// X86::FILD*m instructions. It has three inputs (token chain, address,
294 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
295 /// also produces a flag).
296 FILD,
297 FILD_FLAG,
298
299 /// FLD - This instruction implements an extending load to FP stack slots.
300 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
301 /// operand, ptr to load from, and a ValueType node indicating the type
302 /// to load to.
303 FLD,
304
305 /// FST - This instruction implements a truncating store to FP stack
306 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
307 /// chain operand, value to store, address, and a ValueType to store it
308 /// as.
309 FST
Chris Lattner88641552010-09-22 00:34:38 +0000310
Anton Korobeynikov043f3c22010-03-06 19:32:29 +0000311 // WARNING: Do not add anything in the end unless you want the node to
312 // have memop! In fact, starting from ATOMADD64_DAG all opcodes will be
313 // thought as target memory ops!
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000314 };
315 }
316
Evan Cheng0d9e9762008-01-29 19:34:22 +0000317 /// Define some predicates that are used for node matching.
318 namespace X86 {
319 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
320 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman9008ca62009-04-27 18:41:29 +0000321 bool isPSHUFDMask(ShuffleVectorSDNode *N);
Evan Cheng0188ecb2006-03-22 18:59:22 +0000322
Evan Cheng0d9e9762008-01-29 19:34:22 +0000323 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
324 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman9008ca62009-04-27 18:41:29 +0000325 bool isPSHUFHWMask(ShuffleVectorSDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000326
Evan Cheng0d9e9762008-01-29 19:34:22 +0000327 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
328 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman9008ca62009-04-27 18:41:29 +0000329 bool isPSHUFLWMask(ShuffleVectorSDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000330
Evan Cheng0d9e9762008-01-29 19:34:22 +0000331 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
332 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman9008ca62009-04-27 18:41:29 +0000333 bool isSHUFPMask(ShuffleVectorSDNode *N);
Evan Cheng14aed5e2006-03-24 01:18:28 +0000334
Evan Cheng0d9e9762008-01-29 19:34:22 +0000335 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
336 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +0000337 bool isMOVHLPSMask(ShuffleVectorSDNode *N);
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000338
Evan Cheng0d9e9762008-01-29 19:34:22 +0000339 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
340 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
341 /// <2, 3, 2, 3>
Nate Begeman9008ca62009-04-27 18:41:29 +0000342 bool isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N);
Evan Cheng6e56e2c2006-11-07 22:14:24 +0000343
Evan Cheng0d9e9762008-01-29 19:34:22 +0000344 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
Nate Begeman9008ca62009-04-27 18:41:29 +0000345 /// specifies a shuffle of elements that is suitable for MOVLP{S|D}.
346 bool isMOVLPMask(ShuffleVectorSDNode *N);
Evan Cheng5ced1d82006-04-06 23:23:56 +0000347
Evan Cheng0d9e9762008-01-29 19:34:22 +0000348 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Nate Begeman9008ca62009-04-27 18:41:29 +0000349 /// specifies a shuffle of elements that is suitable for MOVHP{S|D}.
Evan Cheng0d9e9762008-01-29 19:34:22 +0000350 /// as well as MOVLHPS.
Nate Begeman0b10b912009-11-07 23:17:15 +0000351 bool isMOVLHPSMask(ShuffleVectorSDNode *N);
Evan Cheng5ced1d82006-04-06 23:23:56 +0000352
Evan Cheng0d9e9762008-01-29 19:34:22 +0000353 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
354 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman9008ca62009-04-27 18:41:29 +0000355 bool isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
Evan Cheng0038e592006-03-28 00:39:58 +0000356
Evan Cheng0d9e9762008-01-29 19:34:22 +0000357 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
358 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman9008ca62009-04-27 18:41:29 +0000359 bool isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
Evan Cheng4fcb9222006-03-28 02:43:26 +0000360
Evan Cheng0d9e9762008-01-29 19:34:22 +0000361 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
362 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
363 /// <0, 0, 1, 1>
Nate Begeman9008ca62009-04-27 18:41:29 +0000364 bool isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N);
Evan Cheng1d5a8cc2006-04-05 07:20:06 +0000365
Evan Cheng0d9e9762008-01-29 19:34:22 +0000366 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
367 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
368 /// <2, 2, 3, 3>
Nate Begeman9008ca62009-04-27 18:41:29 +0000369 bool isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000370
Evan Cheng0d9e9762008-01-29 19:34:22 +0000371 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
372 /// specifies a shuffle of elements that is suitable for input to MOVSS,
373 /// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman9008ca62009-04-27 18:41:29 +0000374 bool isMOVLMask(ShuffleVectorSDNode *N);
Evan Chengd6d1cbd2006-04-11 00:19:04 +0000375
Evan Cheng0d9e9762008-01-29 19:34:22 +0000376 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
377 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +0000378 bool isMOVSHDUPMask(ShuffleVectorSDNode *N);
Evan Chengd9539472006-04-14 21:59:03 +0000379
Evan Cheng0d9e9762008-01-29 19:34:22 +0000380 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
381 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +0000382 bool isMOVSLDUPMask(ShuffleVectorSDNode *N);
Evan Chengf686d9b2006-10-27 21:08:32 +0000383
Evan Cheng0b457f02008-09-25 20:50:48 +0000384 /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
385 /// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +0000386 bool isMOVDDUPMask(ShuffleVectorSDNode *N);
Evan Cheng0b457f02008-09-25 20:50:48 +0000387
Nate Begemana09008b2009-10-19 02:17:23 +0000388 /// isPALIGNRMask - Return true if the specified VECTOR_SHUFFLE operand
389 /// specifies a shuffle of elements that is suitable for input to PALIGNR.
390 bool isPALIGNRMask(ShuffleVectorSDNode *N);
391
Evan Cheng0d9e9762008-01-29 19:34:22 +0000392 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
393 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
394 /// instructions.
395 unsigned getShuffleSHUFImmediate(SDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000396
Evan Cheng0d9e9762008-01-29 19:34:22 +0000397 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +0000398 /// the specified VECTOR_SHUFFLE mask with PSHUFHW instruction.
Evan Cheng0d9e9762008-01-29 19:34:22 +0000399 unsigned getShufflePSHUFHWImmediate(SDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000400
Nate Begemana09008b2009-10-19 02:17:23 +0000401 /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
402 /// the specified VECTOR_SHUFFLE mask with PSHUFLW instruction.
Evan Cheng0d9e9762008-01-29 19:34:22 +0000403 unsigned getShufflePSHUFLWImmediate(SDNode *N);
Evan Cheng37b73872009-07-30 08:33:02 +0000404
Nate Begemana09008b2009-10-19 02:17:23 +0000405 /// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
406 /// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
407 unsigned getShufflePALIGNRImmediate(SDNode *N);
408
Evan Cheng37b73872009-07-30 08:33:02 +0000409 /// isZeroNode - Returns true if Elt is a constant zero or a floating point
410 /// constant +0.0.
411 bool isZeroNode(SDValue Elt);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000412
413 /// isOffsetSuitableForCodeModel - Returns true of the given offset can be
414 /// fit into displacement field of the instruction.
415 bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
416 bool hasSymbolicDisplacement = true);
Evan Cheng0d9e9762008-01-29 19:34:22 +0000417 }
418
Chris Lattner91897772006-10-18 18:26:48 +0000419 //===--------------------------------------------------------------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000420 // X86TargetLowering - X86 Implementation of the TargetLowering interface
421 class X86TargetLowering : public TargetLowering {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000422 public:
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000423 explicit X86TargetLowering(X86TargetMachine &TM);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000424
Chris Lattner589c6f62010-01-26 06:28:43 +0000425 /// getPICBaseSymbol - Return the X86-32 PIC base.
426 MCSymbol *getPICBaseSymbol(const MachineFunction *MF, MCContext &Ctx) const;
427
Chris Lattnerc64daab2010-01-26 05:02:42 +0000428 virtual unsigned getJumpTableEncoding() const;
Chris Lattner5e1df8d2010-01-25 23:38:14 +0000429
Chris Lattnerc64daab2010-01-26 05:02:42 +0000430 virtual const MCExpr *
431 LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
432 const MachineBasicBlock *MBB, unsigned uid,
433 MCContext &Ctx) const;
434
Evan Chengcc415862007-11-09 01:32:10 +0000435 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
436 /// jumptable.
Chris Lattnerc64daab2010-01-26 05:02:42 +0000437 virtual SDValue getPICJumpTableRelocBase(SDValue Table,
438 SelectionDAG &DAG) const;
Chris Lattner589c6f62010-01-26 06:28:43 +0000439 virtual const MCExpr *
440 getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
441 unsigned JTI, MCContext &Ctx) const;
442
Chris Lattner54e3efd2007-02-26 04:01:25 +0000443 /// getStackPtrReg - Return the stack pointer register we are using: either
444 /// ESP or RSP.
445 unsigned getStackPtrReg() const { return X86StackPtr; }
Evan Cheng29286502008-01-23 23:17:41 +0000446
447 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
448 /// function arguments in the caller parameter area. For X86, aggregates
449 /// that contains are placed at 16-byte boundaries while the rest are at
450 /// 4-byte boundaries.
451 virtual unsigned getByValTypeAlignment(const Type *Ty) const;
Evan Chengf0df0312008-05-15 08:39:06 +0000452
453 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +0000454 /// and store operations as a result of memset, memcpy, and memmove
455 /// lowering. If DstAlign is zero that means it's safe to destination
456 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
457 /// means there isn't a need to check it against alignment requirement,
458 /// probably because the source does not need to be loaded. If
459 /// 'NonScalarIntSafe' is true, that means it's safe to return a
460 /// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +0000461 /// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
462 /// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +0000463 /// It returns EVT::Other if the type should be determined using generic
464 /// target-independent logic.
Evan Chengf28f8bc2010-04-02 19:36:14 +0000465 virtual EVT
Evan Chengc3b0c342010-04-08 07:37:57 +0000466 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
467 bool NonScalarIntSafe, bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +0000468 MachineFunction &MF) const;
Bill Wendlingaf566342009-08-15 21:21:19 +0000469
470 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
471 /// unaligned memory accesses. of the specified type.
472 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const {
473 return true;
474 }
Bill Wendling20c568f2009-06-30 22:38:32 +0000475
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000476 /// LowerOperation - Provide custom lowering hooks for some operations.
477 ///
Dan Gohmand858e902010-04-17 15:26:15 +0000478 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000479
Duncan Sands1607f052008-12-01 11:39:25 +0000480 /// ReplaceNodeResults - Replace the results of node with an illegal result
481 /// type with new values built out of custom code.
Chris Lattner27a6c732007-11-24 07:07:01 +0000482 ///
Duncan Sands1607f052008-12-01 11:39:25 +0000483 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +0000484 SelectionDAG &DAG) const;
Chris Lattner27a6c732007-11-24 07:07:01 +0000485
486
Dan Gohman475871a2008-07-27 21:46:04 +0000487 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Evan Cheng206ee9d2006-07-07 08:33:52 +0000488
Evan Chenge5b51ac2010-04-17 06:13:15 +0000489 /// isTypeDesirableForOp - Return true if the target has native support for
490 /// the specified value type and it is 'desirable' to use the type for the
491 /// given node type. e.g. On x86 i16 is legal, but undesirable since i16
492 /// instruction encodings are longer and some i16 instructions are slow.
493 virtual bool isTypeDesirableForOp(unsigned Opc, EVT VT) const;
494
495 /// isTypeDesirable - Return true if the target has native support for the
496 /// specified value type and it is 'desirable' to use the type. e.g. On x86
497 /// i16 is legal, but undesirable since i16 instruction encodings are longer
498 /// and some i16 instructions are slow.
499 virtual bool IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const;
Evan Cheng64b7bf72010-04-16 06:14:10 +0000500
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000501 virtual MachineBasicBlock *
502 EmitInstrWithCustomInserter(MachineInstr *MI,
503 MachineBasicBlock *MBB) const;
Evan Cheng4a460802006-01-11 00:33:36 +0000504
Mon P Wang63307c32008-05-05 19:05:59 +0000505
Evan Cheng72261582005-12-20 06:22:03 +0000506 /// getTargetNodeName - This method returns the name of a target specific
507 /// DAG node.
508 virtual const char *getTargetNodeName(unsigned Opcode) const;
509
Scott Michel5b8f82e2008-03-10 15:42:14 +0000510 /// getSetCCResultType - Return the ISD::SETCC ValueType
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 virtual MVT::SimpleValueType getSetCCResultType(EVT VT) const;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000512
Nate Begeman368e18d2006-02-16 21:11:51 +0000513 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
514 /// in Mask are known to be either zero or one and return them in the
515 /// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +0000516 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +0000517 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +0000518 APInt &KnownZero,
519 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000520 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +0000521 unsigned Depth = 0) const;
Evan Chengad4196b2008-05-12 19:56:52 +0000522
Owen Andersonbc146b02010-09-21 20:42:50 +0000523 // ComputeNumSignBitsForTargetNode - Determine the number of bits in the
524 // operation that are sign bits.
525 virtual unsigned ComputeNumSignBitsForTargetNode(SDValue Op,
526 unsigned Depth) const;
527
Evan Chengad4196b2008-05-12 19:56:52 +0000528 virtual bool
Dan Gohman46510a72010-04-15 01:51:59 +0000529 isGAPlusOffset(SDNode *N, const GlobalValue* &GA, int64_t &Offset) const;
Nate Begeman368e18d2006-02-16 21:11:51 +0000530
Dan Gohmand858e902010-04-17 15:26:15 +0000531 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG) const;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000532
Chris Lattnerb8105652009-07-20 17:51:36 +0000533 virtual bool ExpandInlineAsm(CallInst *CI) const;
534
Chris Lattner4234f572007-03-25 02:14:49 +0000535 ConstraintType getConstraintType(const std::string &Constraint) const;
John Thompsoneac6e1d2010-09-13 18:15:37 +0000536
537 /// Examine constraint string and operand type and determine a weight value,
538 /// where: -1 = invalid match, and 0 = so-so match to 3 = good match.
539 /// The operand object must already have been set up with the operand type.
540 virtual int getSingleConstraintMatchWeight(
541 AsmOperandInfo &info, const char *constraint) const;
Chris Lattnerf4dff842006-07-11 02:54:03 +0000542
Chris Lattner259e97c2006-01-31 19:43:35 +0000543 std::vector<unsigned>
Chris Lattner1efa40f2006-02-22 00:56:39 +0000544 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000545 EVT VT) const;
Chris Lattner48884cd2007-08-25 00:47:38 +0000546
Owen Andersone50ed302009-08-10 22:56:29 +0000547 virtual const char *LowerXConstraint(EVT ConstraintVT) const;
Dale Johannesenba2a0b92008-01-29 02:21:21 +0000548
Chris Lattner48884cd2007-08-25 00:47:38 +0000549 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +0000550 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
551 /// true it means one of the asm constraint of the inline asm instruction
552 /// being processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +0000553 virtual void LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +0000554 char ConstraintLetter,
Dan Gohman475871a2008-07-27 21:46:04 +0000555 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +0000556 SelectionDAG &DAG) const;
Chris Lattner22aaf1d2006-10-31 20:13:11 +0000557
Chris Lattner91897772006-10-18 18:26:48 +0000558 /// getRegForInlineAsmConstraint - Given a physical register constraint
559 /// (e.g. {edx}), return the register number and the register class for the
560 /// register. This should only be used for C_Register constraints. On
561 /// error, this returns a register number of 0.
Chris Lattnerf76d1802006-07-31 23:26:50 +0000562 std::pair<unsigned, const TargetRegisterClass*>
563 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000564 EVT VT) const;
Chris Lattnerf76d1802006-07-31 23:26:50 +0000565
Chris Lattnerc9addb72007-03-30 23:15:24 +0000566 /// isLegalAddressingMode - Return true if the addressing mode represented
567 /// by AM is legal for this target, for a load/store of the specified type.
568 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
569
Evan Cheng2bd122c2007-10-26 01:56:11 +0000570 /// isTruncateFree - Return true if it's free to truncate a value of
571 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
572 /// register EAX to i16 by referencing its sub-register AX.
573 virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const;
Owen Andersone50ed302009-08-10 22:56:29 +0000574 virtual bool isTruncateFree(EVT VT1, EVT VT2) const;
Dan Gohman97121ba2009-04-08 00:15:30 +0000575
576 /// isZExtFree - Return true if any actual instruction that defines a
577 /// value of type Ty1 implicit zero-extends the value to Ty2 in the result
578 /// register. This does not necessarily include registers defined in
579 /// unknown ways, such as incoming arguments, or copies from unknown
580 /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this
581 /// does not necessarily apply to truncate instructions. e.g. on x86-64,
582 /// all instructions that define 32-bit values implicit zero-extend the
583 /// result out to 64 bits.
584 virtual bool isZExtFree(const Type *Ty1, const Type *Ty2) const;
Owen Andersone50ed302009-08-10 22:56:29 +0000585 virtual bool isZExtFree(EVT VT1, EVT VT2) const;
Dan Gohman97121ba2009-04-08 00:15:30 +0000586
Evan Cheng8b944d32009-05-28 00:35:15 +0000587 /// isNarrowingProfitable - Return true if it's profitable to narrow
588 /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow
589 /// from i32 to i8 but not from i32 to i16.
Owen Andersone50ed302009-08-10 22:56:29 +0000590 virtual bool isNarrowingProfitable(EVT VT1, EVT VT2) const;
Evan Cheng8b944d32009-05-28 00:35:15 +0000591
Evan Chengeb2f9692009-10-27 19:56:55 +0000592 /// isFPImmLegal - Returns true if the target can instruction select the
593 /// specified FP immediate natively. If false, the legalizer will
594 /// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +0000595 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Evan Chengeb2f9692009-10-27 19:56:55 +0000596
Evan Cheng0188ecb2006-03-22 18:59:22 +0000597 /// isShuffleMaskLegal - Targets can use this to indicate that they only
598 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
Chris Lattner91897772006-10-18 18:26:48 +0000599 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
600 /// values are assumed to be legal.
Nate Begeman5a5ca152009-04-29 05:20:52 +0000601 virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +0000602 EVT VT) const;
Evan Cheng39623da2006-04-20 08:58:49 +0000603
604 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
605 /// used by Targets can use this to indicate if there is a suitable
606 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
607 /// pool entry.
Nate Begeman5a5ca152009-04-29 05:20:52 +0000608 virtual bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +0000609 EVT VT) const;
Evan Cheng6fd599f2008-03-05 01:30:59 +0000610
611 /// ShouldShrinkFPConstant - If true, then instruction selection should
612 /// seek to shrink the FP constant of the specified type to a smaller type
613 /// in order to save space and / or reduce runtime.
Owen Andersone50ed302009-08-10 22:56:29 +0000614 virtual bool ShouldShrinkFPConstant(EVT VT) const {
Evan Cheng6fd599f2008-03-05 01:30:59 +0000615 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
616 // expensive than a straight movsd. On the other hand, it's important to
617 // shrink long double fp constant since fldt is very slow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 return !X86ScalarSSEf64 || VT == MVT::f80;
Evan Cheng6fd599f2008-03-05 01:30:59 +0000619 }
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000620
Dan Gohman419e4f92010-05-11 16:21:03 +0000621 const X86Subtarget* getSubtarget() const {
Dan Gohman707e0182008-04-12 04:36:06 +0000622 return Subtarget;
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000623 }
624
Chris Lattner3d661852008-01-18 06:52:41 +0000625 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
626 /// computed in an SSE register, not on the X87 floating point stack.
Owen Andersone50ed302009-08-10 22:56:29 +0000627 bool isScalarFPTypeInSSEReg(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000628 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
629 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
Chris Lattner3d661852008-01-18 06:52:41 +0000630 }
Dan Gohmand9f3c482008-08-19 21:32:53 +0000631
632 /// createFastISel - This method returns a target specific FastISel object,
633 /// or null if the target does not support "fast" ISel.
Dan Gohmana4160c32010-07-07 16:29:44 +0000634 virtual FastISel *createFastISel(FunctionLoweringInfo &funcInfo) const;
Bill Wendling20c568f2009-06-30 22:38:32 +0000635
Bill Wendlingb4202b82009-07-01 18:50:55 +0000636 /// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000637 virtual unsigned getFunctionAlignment(const Function *F) const;
638
Evan Cheng70017e42010-07-24 00:39:05 +0000639 unsigned getRegPressureLimit(const TargetRegisterClass *RC,
640 MachineFunction &MF) const;
641
Eric Christopherf7a0c7b2010-07-06 05:18:56 +0000642 /// getStackCookieLocation - Return true if the target stores stack
643 /// protector cookies at a fixed offset in some non-standard address
644 /// space, and populates the address space and offset as
645 /// appropriate.
646 virtual bool getStackCookieLocation(unsigned &AddressSpace, unsigned &Offset) const;
647
Evan Chengdee81012010-07-26 21:50:05 +0000648 protected:
649 std::pair<const TargetRegisterClass*, uint8_t>
650 findRepresentativeClass(EVT VT) const;
651
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000652 private:
Evan Cheng0db9fe62006-04-25 20:13:52 +0000653 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
654 /// make the right decision when generating code for different targets.
655 const X86Subtarget *Subtarget;
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000656 const X86RegisterInfo *RegInfo;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000657 const TargetData *TD;
Evan Cheng0db9fe62006-04-25 20:13:52 +0000658
Evan Cheng25ab6902006-09-08 06:48:29 +0000659 /// X86StackPtr - X86 physical register used as stack ptr.
660 unsigned X86StackPtr;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000661
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000662 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
663 /// floating point ops.
664 /// When SSE is available, use it for f32 operations.
665 /// When SSE2 is available, use it for f64 operations.
666 bool X86ScalarSSEf32;
667 bool X86ScalarSSEf64;
Evan Cheng0d9e9762008-01-29 19:34:22 +0000668
Evan Chengeb2f9692009-10-27 19:56:55 +0000669 /// LegalFPImmediates - A list of legal fp immediates.
670 std::vector<APFloat> LegalFPImmediates;
671
672 /// addLegalFPImmediate - Indicate that this x86 target can instruction
673 /// select the specified FP immediate natively.
674 void addLegalFPImmediate(const APFloat& Imm) {
675 LegalFPImmediates.push_back(Imm);
676 }
677
Dan Gohman98ca4f22009-08-05 01:29:28 +0000678 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000679 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000680 const SmallVectorImpl<ISD::InputArg> &Ins,
681 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000682 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000683 SDValue LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000684 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000685 const SmallVectorImpl<ISD::InputArg> &ArgInfo,
686 DebugLoc dl, SelectionDAG &DAG,
687 const CCValAssign &VA, MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +0000688 unsigned i) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000689 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
690 DebugLoc dl, SelectionDAG &DAG,
691 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000692 ISD::ArgFlagsTy Flags) const;
Rafael Espindola1b5dcc32007-08-31 15:06:30 +0000693
Gordon Henriksen86737662008-01-05 16:56:59 +0000694 // Call lowering helpers.
Evan Cheng0c439eb2010-01-27 00:07:07 +0000695
696 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
697 /// for tail call optimization. Targets which want to do tail call
698 /// optimization should implement this function.
Evan Cheng022d9e12010-02-02 23:55:14 +0000699 bool IsEligibleForTailCallOptimization(SDValue Callee,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000700 CallingConv::ID CalleeCC,
701 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +0000702 bool isCalleeStructRet,
703 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +0000704 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000705 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +0000706 const SmallVectorImpl<ISD::InputArg> &Ins,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000707 SelectionDAG& DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000708 bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000709 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
710 SDValue Chain, bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +0000711 int FPDiff, DebugLoc dl) const;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +0000712
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000713 CCAssignFn *CCAssignFnForNode(CallingConv::ID CallConv) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000714 unsigned GetAlignedArgumentStackSize(unsigned StackSize,
715 SelectionDAG &DAG) const;
Evan Cheng559806f2006-01-27 08:10:46 +0000716
Eli Friedman948e95a2009-05-23 09:59:16 +0000717 std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000718 bool isSigned) const;
Evan Chengc3630942009-12-09 21:00:30 +0000719
720 SDValue LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +0000721 SelectionDAG &DAG) const;
722 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
723 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
724 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
725 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
726 SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const;
727 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
728 SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const;
729 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
730 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
731 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000732 SDValue LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
733 int64_t Offset, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000734 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
735 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
736 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const;
737 SDValue LowerShift(SDValue Op, SelectionDAG &DAG) const;
Owen Andersone50ed302009-08-10 22:56:29 +0000738 SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +0000739 SelectionDAG &DAG) const;
Dale Johannesen7d07b482010-05-21 00:52:33 +0000740 SDValue LowerBIT_CONVERT(SDValue op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000741 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
742 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
743 SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) const;
744 SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) const;
745 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
746 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
747 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG) const;
748 SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG) const;
749 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng5528e7b2010-04-21 01:47:12 +0000750 SDValue LowerToBT(SDValue And, ISD::CondCode CC,
751 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000752 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
753 SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) const;
754 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
755 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
756 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG) const;
757 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
758 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
759 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
760 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const;
761 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG) const;
762 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
763 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
764 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
765 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG) const;
766 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
767 SDValue LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
768 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
769 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) const;
770 SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG) const;
771 SDValue LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const;
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000772 SDValue LowerSHL(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000773 SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) const;
Bill Wendling41ea7e72008-11-24 19:21:46 +0000774
Dan Gohmand858e902010-04-17 15:26:15 +0000775 SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const;
776 SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const;
777 SDValue LowerREADCYCLECOUNTER(SDValue Op, SelectionDAG &DAG) const;
Eric Christopher9a9d2752010-07-22 02:48:34 +0000778 SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands1607f052008-12-01 11:39:25 +0000779
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +0000780 // Utility functions to help LowerVECTOR_SHUFFLE
781 SDValue LowerVECTOR_SHUFFLEv8i16(SDValue Op, SelectionDAG &DAG) const;
782
Dan Gohman98ca4f22009-08-05 01:29:28 +0000783 virtual SDValue
784 LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000785 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000786 const SmallVectorImpl<ISD::InputArg> &Ins,
787 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000788 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000789 virtual SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000790 LowerCall(SDValue Chain, SDValue Callee,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000791 CallingConv::ID CallConv, bool isVarArg, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000792 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000793 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000794 const SmallVectorImpl<ISD::InputArg> &Ins,
795 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000796 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000797
798 virtual SDValue
799 LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000800 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000801 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000802 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +0000803 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000804
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000805 virtual bool
806 CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +0000807 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +0000808 LLVMContext &Context) const;
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000809
Duncan Sands1607f052008-12-01 11:39:25 +0000810 void ReplaceATOMIC_BINARY_64(SDNode *N, SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +0000811 SelectionDAG &DAG, unsigned NewOp) const;
Duncan Sands1607f052008-12-01 11:39:25 +0000812
Eric Christopherb120ab42009-08-18 22:50:32 +0000813 /// Utility function to emit string processing sse4.2 instructions
814 /// that return in xmm0.
Evan Cheng431f7752009-09-19 10:09:15 +0000815 /// This takes the instruction to expand, the associated machine basic
816 /// block, the number of args, and whether or not the second arg is
817 /// in memory or not.
Eric Christopherb120ab42009-08-18 22:50:32 +0000818 MachineBasicBlock *EmitPCMP(MachineInstr *BInstr, MachineBasicBlock *BB,
Mon P Wang20adc9d2010-04-04 03:10:48 +0000819 unsigned argNum, bool inMem) const;
Eric Christopherb120ab42009-08-18 22:50:32 +0000820
Mon P Wang63307c32008-05-05 19:05:59 +0000821 /// Utility function to emit atomic bitwise operations (and, or, xor).
Evan Cheng431f7752009-09-19 10:09:15 +0000822 /// It takes the bitwise instruction to expand, the associated machine basic
823 /// block, and the associated X86 opcodes for reg/reg and reg/imm.
Mon P Wang63307c32008-05-05 19:05:59 +0000824 MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter(
825 MachineInstr *BInstr,
826 MachineBasicBlock *BB,
827 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +0000828 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +0000829 unsigned loadOpc,
830 unsigned cxchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +0000831 unsigned notOpc,
832 unsigned EAXreg,
833 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000834 bool invSrc = false) const;
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000835
836 MachineBasicBlock *EmitAtomicBit6432WithCustomInserter(
837 MachineInstr *BInstr,
838 MachineBasicBlock *BB,
839 unsigned regOpcL,
840 unsigned regOpcH,
841 unsigned immOpcL,
842 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000843 bool invSrc = false) const;
Mon P Wang63307c32008-05-05 19:05:59 +0000844
845 /// Utility function to emit atomic min and max. It takes the min/max
Bill Wendlingbddc4422009-03-26 01:46:56 +0000846 /// instruction to expand, the associated basic block, and the associated
847 /// cmov opcode for moving the min or max value.
Mon P Wang63307c32008-05-05 19:05:59 +0000848 MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr,
849 MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000850 unsigned cmovOpc) const;
Dan Gohman076aee32009-03-04 19:44:21 +0000851
Dan Gohmand6708ea2009-08-15 01:38:56 +0000852 /// Utility function to emit the xmm reg save portion of va_start.
853 MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter(
854 MachineInstr *BInstr,
855 MachineBasicBlock *BB) const;
856
Chris Lattner52600972009-09-02 05:57:00 +0000857 MachineBasicBlock *EmitLoweredSelect(MachineInstr *I,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000858 MachineBasicBlock *BB) const;
Anton Korobeynikov043f3c22010-03-06 19:32:29 +0000859
860 MachineBasicBlock *EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000861 MachineBasicBlock *BB) const;
Eric Christopher30ef0e52010-06-03 04:07:48 +0000862
863 MachineBasicBlock *EmitLoweredTLSCall(MachineInstr *MI,
864 MachineBasicBlock *BB) const;
Anton Korobeynikov043f3c22010-03-06 19:32:29 +0000865
Dan Gohman076aee32009-03-04 19:44:21 +0000866 /// Emit nodes that will be selected as "test Op0,Op0", or something
Dan Gohman31125812009-03-07 01:58:32 +0000867 /// equivalent, for use with the given x86 condition code.
Evan Cheng552f09a2010-04-26 19:06:11 +0000868 SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG) const;
Dan Gohman076aee32009-03-04 19:44:21 +0000869
870 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
Dan Gohman31125812009-03-07 01:58:32 +0000871 /// equivalent, for use with the given x86 condition code.
Evan Cheng552f09a2010-04-26 19:06:11 +0000872 SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Dan Gohmand858e902010-04-17 15:26:15 +0000873 SelectionDAG &DAG) const;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000874 };
Evan Chengc3f44b02008-09-03 00:03:49 +0000875
876 namespace X86 {
Dan Gohmana4160c32010-07-07 16:29:44 +0000877 FastISel *createFastISel(FunctionLoweringInfo &funcInfo);
Evan Chengc3f44b02008-09-03 00:03:49 +0000878 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000879}
880
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000881#endif // X86ISELLOWERING_H