Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1 | //===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the interfaces that X86 uses to lower LLVM code into a |
| 11 | // selection DAG. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #ifndef X86ISELLOWERING_H |
| 16 | #define X86ISELLOWERING_H |
| 17 | |
Evan Cheng | 559806f | 2006-01-27 08:10:46 +0000 | [diff] [blame] | 18 | #include "X86Subtarget.h" |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 19 | #include "X86RegisterInfo.h" |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 20 | #include "X86MachineFunctionInfo.h" |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 21 | #include "llvm/Target/TargetLowering.h" |
Evan Cheng | ddc419c | 2010-01-26 19:04:47 +0000 | [diff] [blame] | 22 | #include "llvm/Target/TargetOptions.h" |
Ted Kremenek | b388eb8 | 2008-09-03 02:54:11 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/FastISel.h" |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/SelectionDAG.h" |
Rafael Espindola | 1b5dcc3 | 2007-08-31 15:06:30 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/CallingConvLower.h" |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 26 | |
| 27 | namespace llvm { |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 28 | namespace X86ISD { |
Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 29 | // X86 Specific DAG Nodes |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 30 | enum NodeType { |
| 31 | // Start the numbering where the builtin ops leave off. |
Dan Gohman | 0ba2bcf | 2008-09-23 18:42:32 +0000 | [diff] [blame] | 32 | FIRST_NUMBER = ISD::BUILTIN_OP_END, |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 33 | |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 34 | /// BSF - Bit scan forward. |
| 35 | /// BSR - Bit scan reverse. |
| 36 | BSF, |
| 37 | BSR, |
| 38 | |
Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 39 | /// SHLD, SHRD - Double shift instructions. These correspond to |
| 40 | /// X86::SHLDxx and X86::SHRDxx instructions. |
| 41 | SHLD, |
| 42 | SHRD, |
| 43 | |
Evan Cheng | ef6ffb1 | 2006-01-31 03:14:29 +0000 | [diff] [blame] | 44 | /// FAND - Bitwise logical AND of floating point values. This corresponds |
| 45 | /// to X86::ANDPS or X86::ANDPD. |
| 46 | FAND, |
| 47 | |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 48 | /// FOR - Bitwise logical OR of floating point values. This corresponds |
| 49 | /// to X86::ORPS or X86::ORPD. |
| 50 | FOR, |
| 51 | |
Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 52 | /// FXOR - Bitwise logical XOR of floating point values. This corresponds |
| 53 | /// to X86::XORPS or X86::XORPD. |
| 54 | FXOR, |
| 55 | |
Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 56 | /// FSRL - Bitwise logical right shift of floating point values. These |
| 57 | /// corresponds to X86::PSRLDQ. |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 58 | FSRL, |
| 59 | |
Evan Cheng | e3de85b | 2006-02-04 02:20:30 +0000 | [diff] [blame] | 60 | /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the |
| 61 | /// integer source in memory and FP reg result. This corresponds to the |
| 62 | /// X86::FILD*m instructions. It has three inputs (token chain, address, |
| 63 | /// and source type) and two outputs (FP value and token chain). FILD_FLAG |
| 64 | /// also produces a flag). |
Evan Cheng | a3195e8 | 2006-01-12 22:54:21 +0000 | [diff] [blame] | 65 | FILD, |
Evan Cheng | e3de85b | 2006-02-04 02:20:30 +0000 | [diff] [blame] | 66 | FILD_FLAG, |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 67 | |
| 68 | /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the |
| 69 | /// integer destination in memory and a FP reg source. This corresponds |
| 70 | /// to the X86::FIST*m instructions and the rounding mode change stuff. It |
Chris Lattner | 9189777 | 2006-10-18 18:26:48 +0000 | [diff] [blame] | 71 | /// has two inputs (token chain and address) and two outputs (int value |
| 72 | /// and token chain). |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 73 | FP_TO_INT16_IN_MEM, |
| 74 | FP_TO_INT32_IN_MEM, |
| 75 | FP_TO_INT64_IN_MEM, |
| 76 | |
Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 77 | /// FLD - This instruction implements an extending load to FP stack slots. |
| 78 | /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain |
Evan Cheng | 38bcbaf | 2005-12-23 07:31:11 +0000 | [diff] [blame] | 79 | /// operand, ptr to load from, and a ValueType node indicating the type |
| 80 | /// to load to. |
Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 81 | FLD, |
| 82 | |
Evan Cheng | d90eb7f | 2006-01-05 00:27:02 +0000 | [diff] [blame] | 83 | /// FST - This instruction implements a truncating store to FP stack |
| 84 | /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a |
| 85 | /// chain operand, value to store, address, and a ValueType to store it |
| 86 | /// as. |
| 87 | FST, |
| 88 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 89 | /// CALL - These operations represent an abstract X86 call |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 90 | /// instruction, which includes a bunch of information. In particular the |
| 91 | /// operands of these node are: |
| 92 | /// |
| 93 | /// #0 - The incoming token chain |
| 94 | /// #1 - The callee |
| 95 | /// #2 - The number of arg bytes the caller pushes on the stack. |
| 96 | /// #3 - The number of arg bytes the callee pops off the stack. |
| 97 | /// #4 - The value to pass in AL/AX/EAX (optional) |
| 98 | /// #5 - The value to pass in DL/DX/EDX (optional) |
| 99 | /// |
| 100 | /// The result values of these nodes are: |
| 101 | /// |
| 102 | /// #0 - The outgoing token chain |
| 103 | /// #1 - The first register result value (optional) |
| 104 | /// #2 - The second register result value (optional) |
| 105 | /// |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 106 | CALL, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 107 | |
Andrew Lenharth | b873ff3 | 2005-11-20 21:41:10 +0000 | [diff] [blame] | 108 | /// RDTSC_DAG - This operation implements the lowering for |
| 109 | /// readcyclecounter |
| 110 | RDTSC_DAG, |
Evan Cheng | 7df96d6 | 2005-12-17 01:21:05 +0000 | [diff] [blame] | 111 | |
| 112 | /// X86 compare and logical compare instructions. |
Evan Cheng | 7d6ff3a | 2007-09-17 17:42:53 +0000 | [diff] [blame] | 113 | CMP, COMI, UCOMI, |
Evan Cheng | 7df96d6 | 2005-12-17 01:21:05 +0000 | [diff] [blame] | 114 | |
Dan Gohman | c7a37d4 | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 115 | /// X86 bit-test instructions. |
| 116 | BT, |
| 117 | |
Dan Gohman | 2004eb6 | 2009-03-23 15:40:10 +0000 | [diff] [blame] | 118 | /// X86 SetCC. Operand 0 is condition code, and operand 1 is the flag |
Evan Cheng | d5781fc | 2005-12-21 20:21:51 +0000 | [diff] [blame] | 119 | /// operand produced by a CMP instruction. |
| 120 | SETCC, |
| 121 | |
Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 122 | // Same as SETCC except it's materialized with a sbb and the value is all |
| 123 | // one's or all zero's. |
| 124 | SETCC_CARRY, |
| 125 | |
Chris Lattner | 2b9f434 | 2009-03-12 06:46:02 +0000 | [diff] [blame] | 126 | /// X86 conditional moves. Operand 0 and operand 1 are the two values |
| 127 | /// to select from. Operand 2 is the condition code, and operand 3 is the |
| 128 | /// flag operand produced by a CMP or TEST instruction. It also writes a |
| 129 | /// flag result. |
Evan Cheng | 7df96d6 | 2005-12-17 01:21:05 +0000 | [diff] [blame] | 130 | CMOV, |
Evan Cheng | 898101c | 2005-12-19 23:12:38 +0000 | [diff] [blame] | 131 | |
Dan Gohman | 2004eb6 | 2009-03-23 15:40:10 +0000 | [diff] [blame] | 132 | /// X86 conditional branches. Operand 0 is the chain operand, operand 1 |
| 133 | /// is the block to branch if condition is true, operand 2 is the |
| 134 | /// condition code, and operand 3 is the flag operand produced by a CMP |
Evan Cheng | d5781fc | 2005-12-21 20:21:51 +0000 | [diff] [blame] | 135 | /// or TEST instruction. |
Evan Cheng | 898101c | 2005-12-19 23:12:38 +0000 | [diff] [blame] | 136 | BRCOND, |
Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 137 | |
Dan Gohman | 2004eb6 | 2009-03-23 15:40:10 +0000 | [diff] [blame] | 138 | /// Return with a flag operand. Operand 0 is the chain operand, operand |
| 139 | /// 1 is the number of bytes of stack to pop. |
Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 140 | RET_FLAG, |
Evan Cheng | 67f92a7 | 2006-01-11 22:15:48 +0000 | [diff] [blame] | 141 | |
| 142 | /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx. |
| 143 | REP_STOS, |
| 144 | |
| 145 | /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx. |
| 146 | REP_MOVS, |
Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 147 | |
Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 148 | /// GlobalBaseReg - On Darwin, this node represents the result of the popl |
| 149 | /// at function entry, used for PIC code. |
| 150 | GlobalBaseReg, |
Evan Cheng | a0ea053 | 2006-02-23 02:43:52 +0000 | [diff] [blame] | 151 | |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 152 | /// Wrapper - A wrapper node for TargetConstantPool, |
| 153 | /// TargetExternalSymbol, and TargetGlobalAddress. |
Evan Cheng | 020d2e8 | 2006-02-23 20:41:18 +0000 | [diff] [blame] | 154 | Wrapper, |
Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 155 | |
Evan Cheng | 0085a28 | 2006-11-30 21:55:46 +0000 | [diff] [blame] | 156 | /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP |
| 157 | /// relative displacements. |
| 158 | WrapperRIP, |
| 159 | |
Mon P Wang | eb38ebf | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 160 | /// MOVQ2DQ - Copies a 64-bit value from a vector to another vector. |
| 161 | /// Can be used to move a vector value from a MMX register to a XMM |
| 162 | /// register. |
| 163 | MOVQ2DQ, |
| 164 | |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 165 | /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to |
| 166 | /// i32, corresponds to X86::PEXTRB. |
| 167 | PEXTRB, |
| 168 | |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 169 | /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to |
Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 170 | /// i32, corresponds to X86::PEXTRW. |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 171 | PEXTRW, |
Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 172 | |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 173 | /// INSERTPS - Insert any element of a 4 x float vector into any element |
| 174 | /// of a destination 4 x floatvector. |
| 175 | INSERTPS, |
| 176 | |
| 177 | /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector, |
| 178 | /// corresponds to X86::PINSRB. |
| 179 | PINSRB, |
| 180 | |
Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 181 | /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector, |
| 182 | /// corresponds to X86::PINSRW. |
Chris Lattner | 8f2b4cc | 2010-02-23 02:07:48 +0000 | [diff] [blame] | 183 | PINSRW, MMX_PINSRW, |
Evan Cheng | 8ca2932 | 2006-11-10 21:43:37 +0000 | [diff] [blame] | 184 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 185 | /// PSHUFB - Shuffle 16 8-bit values within a vector. |
| 186 | PSHUFB, |
| 187 | |
Evan Cheng | 8ca2932 | 2006-11-10 21:43:37 +0000 | [diff] [blame] | 188 | /// FMAX, FMIN - Floating point max and min. |
| 189 | /// |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 190 | FMAX, FMIN, |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 191 | |
| 192 | /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal |
| 193 | /// approximation. Note that these typically require refinement |
| 194 | /// in order to obtain suitable precision. |
| 195 | FRSQRT, FRCP, |
| 196 | |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 197 | // TLSADDR - Thread Local Storage. |
| 198 | TLSADDR, |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 199 | |
| 200 | // TLSCALL - Thread Local Storage. When calling to an OS provided |
| 201 | // thunk at the address from an earlier relocation. |
| 202 | TLSCALL, |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 203 | |
| 204 | // SegmentBaseAddress - The address segment:0 |
| 205 | SegmentBaseAddress, |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 206 | |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 207 | // EH_RETURN - Exception Handling helpers. |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 208 | EH_RETURN, |
| 209 | |
Arnold Schwaighofer | 4fe3073 | 2008-03-19 16:39:45 +0000 | [diff] [blame] | 210 | /// TC_RETURN - Tail call return. |
| 211 | /// operand #0 chain |
| 212 | /// operand #1 callee (register or absolute) |
| 213 | /// operand #2 stack adjustment |
| 214 | /// operand #3 optional in flag |
Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 215 | TC_RETURN, |
| 216 | |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 217 | // LCMPXCHG_DAG, LCMPXCHG8_DAG - Compare and swap. |
Andrew Lenharth | 26ed869 | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 218 | LCMPXCHG_DAG, |
Andrew Lenharth | d19189e | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 219 | LCMPXCHG8_DAG, |
Andrew Lenharth | 26ed869 | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 220 | |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 221 | // FNSTCW16m - Store FP control world into i16 memory. |
| 222 | FNSTCW16m, |
| 223 | |
Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 224 | // VZEXT_MOVL - Vector move low and zero extend. |
| 225 | VZEXT_MOVL, |
| 226 | |
| 227 | // VZEXT_LOAD - Load, scalar_to_vector, and zero extend. |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 228 | VZEXT_LOAD, |
| 229 | |
| 230 | // VSHL, VSRL - Vector logical left / right shift. |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 231 | VSHL, VSRL, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 232 | |
| 233 | // CMPPD, CMPPS - Vector double/float comparison. |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 234 | // CMPPD, CMPPS - Vector double/float comparison. |
| 235 | CMPPD, CMPPS, |
| 236 | |
| 237 | // PCMP* - Vector integer comparisons. |
| 238 | PCMPEQB, PCMPEQW, PCMPEQD, PCMPEQQ, |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 239 | PCMPGTB, PCMPGTW, PCMPGTD, PCMPGTQ, |
| 240 | |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 241 | // ADD, SUB, SMUL, UMUL, etc. - Arithmetic operations with FLAGS results. |
| 242 | ADD, SUB, SMUL, UMUL, |
Dan Gohman | e220c4b | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 243 | INC, DEC, OR, XOR, AND, |
Evan Cheng | 73f24c9 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 244 | |
| 245 | // MUL_IMM - X86 specific multiply by immediate. |
Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 246 | MUL_IMM, |
| 247 | |
| 248 | // PTEST - Vector bitwise comparisons |
Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 249 | PTEST, |
| 250 | |
Bruno Cardoso Lopes | 045573c | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 251 | // TESTP - Vector packed fp sign bitwise comparisons |
| 252 | TESTP, |
| 253 | |
Bruno Cardoso Lopes | 3157ef1 | 2010-08-20 22:55:05 +0000 | [diff] [blame^] | 254 | // Several flavors of instructions with vector shuffle behaviors. |
| 255 | PALIGN, |
| 256 | PSHUFD, |
| 257 | PSHUFHW, |
| 258 | PSHUFLW, |
| 259 | PSHUFHW_LD, |
| 260 | PSHUFLW_LD, |
| 261 | SHUFPD, |
| 262 | SHUFPS, |
| 263 | MOVDDUP, |
| 264 | MOVSHDUP, |
| 265 | MOVSLDUP, |
| 266 | MOVSHDUP_LD, |
| 267 | MOVSLDUP_LD, |
| 268 | MOVLHPS, |
| 269 | MOVHLPS, |
| 270 | MOVLHPD, |
| 271 | MOVHLPD, |
| 272 | MOVHPS, |
| 273 | MOVHPD, |
| 274 | MOVLPS, |
| 275 | MOVLPD, |
| 276 | MOVSD, |
| 277 | MOVSS, |
| 278 | UNPCKLPS, |
| 279 | UNPCKLPD, |
| 280 | UNPCKHPS, |
| 281 | UNPCKHPD, |
| 282 | PUNPCKLBW, |
| 283 | PUNPCKLWD, |
| 284 | PUNPCKLDQ, |
| 285 | PUNPCKLQDQ, |
| 286 | PUNPCKHBW, |
| 287 | PUNPCKHWD, |
| 288 | PUNPCKHDQ, |
| 289 | PUNPCKHQDQ, |
| 290 | |
Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 291 | // VASTART_SAVE_XMM_REGS - Save xmm argument registers to the stack, |
| 292 | // according to %al. An operator is needed so that this can be expanded |
| 293 | // with control flow. |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 294 | VASTART_SAVE_XMM_REGS, |
| 295 | |
Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 296 | // MINGW_ALLOCA - MingW's __alloca call to do stack probing. |
| 297 | MINGW_ALLOCA, |
| 298 | |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 299 | // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG, |
| 300 | // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG - |
| 301 | // Atomic 64-bit binary operations. |
| 302 | ATOMADD64_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE, |
| 303 | ATOMSUB64_DAG, |
| 304 | ATOMOR64_DAG, |
| 305 | ATOMXOR64_DAG, |
| 306 | ATOMAND64_DAG, |
| 307 | ATOMNAND64_DAG, |
Eric Christopher | 9a9d275 | 2010-07-22 02:48:34 +0000 | [diff] [blame] | 308 | ATOMSWAP64_DAG, |
| 309 | |
| 310 | // Memory barrier |
| 311 | MEMBARRIER, |
| 312 | MFENCE, |
| 313 | SFENCE, |
| 314 | LFENCE |
Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 315 | |
| 316 | // WARNING: Do not add anything in the end unless you want the node to |
| 317 | // have memop! In fact, starting from ATOMADD64_DAG all opcodes will be |
| 318 | // thought as target memory ops! |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 319 | }; |
| 320 | } |
| 321 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 322 | /// Define some predicates that are used for node matching. |
| 323 | namespace X86 { |
| 324 | /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand |
| 325 | /// specifies a shuffle of elements that is suitable for input to PSHUFD. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 326 | bool isPSHUFDMask(ShuffleVectorSDNode *N); |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 327 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 328 | /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand |
| 329 | /// specifies a shuffle of elements that is suitable for input to PSHUFD. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 330 | bool isPSHUFHWMask(ShuffleVectorSDNode *N); |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 331 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 332 | /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand |
| 333 | /// specifies a shuffle of elements that is suitable for input to PSHUFD. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 334 | bool isPSHUFLWMask(ShuffleVectorSDNode *N); |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 335 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 336 | /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 337 | /// specifies a shuffle of elements that is suitable for input to SHUFP*. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 338 | bool isSHUFPMask(ShuffleVectorSDNode *N); |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 339 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 340 | /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand |
| 341 | /// specifies a shuffle of elements that is suitable for input to MOVHLPS. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 342 | bool isMOVHLPSMask(ShuffleVectorSDNode *N); |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 343 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 344 | /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form |
| 345 | /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef, |
| 346 | /// <2, 3, 2, 3> |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 347 | bool isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N); |
Evan Cheng | 6e56e2c | 2006-11-07 22:14:24 +0000 | [diff] [blame] | 348 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 349 | /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 350 | /// specifies a shuffle of elements that is suitable for MOVLP{S|D}. |
| 351 | bool isMOVLPMask(ShuffleVectorSDNode *N); |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 352 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 353 | /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 354 | /// specifies a shuffle of elements that is suitable for MOVHP{S|D}. |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 355 | /// as well as MOVLHPS. |
Nate Begeman | 0b10b91 | 2009-11-07 23:17:15 +0000 | [diff] [blame] | 356 | bool isMOVLHPSMask(ShuffleVectorSDNode *N); |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 357 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 358 | /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand |
| 359 | /// specifies a shuffle of elements that is suitable for input to UNPCKL. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 360 | bool isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat = false); |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 361 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 362 | /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand |
| 363 | /// specifies a shuffle of elements that is suitable for input to UNPCKH. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 364 | bool isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat = false); |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 365 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 366 | /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form |
| 367 | /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef, |
| 368 | /// <0, 0, 1, 1> |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 369 | bool isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N); |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 370 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 371 | /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form |
| 372 | /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef, |
| 373 | /// <2, 2, 3, 3> |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 374 | bool isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N); |
Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 375 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 376 | /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand |
| 377 | /// specifies a shuffle of elements that is suitable for input to MOVSS, |
| 378 | /// MOVSD, and MOVD, i.e. setting the lowest element. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 379 | bool isMOVLMask(ShuffleVectorSDNode *N); |
Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 380 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 381 | /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 382 | /// specifies a shuffle of elements that is suitable for input to MOVSHDUP. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 383 | bool isMOVSHDUPMask(ShuffleVectorSDNode *N); |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 384 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 385 | /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 386 | /// specifies a shuffle of elements that is suitable for input to MOVSLDUP. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 387 | bool isMOVSLDUPMask(ShuffleVectorSDNode *N); |
Evan Cheng | f686d9b | 2006-10-27 21:08:32 +0000 | [diff] [blame] | 388 | |
Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 389 | /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 390 | /// specifies a shuffle of elements that is suitable for input to MOVDDUP. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 391 | bool isMOVDDUPMask(ShuffleVectorSDNode *N); |
Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 392 | |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 393 | /// isPALIGNRMask - Return true if the specified VECTOR_SHUFFLE operand |
| 394 | /// specifies a shuffle of elements that is suitable for input to PALIGNR. |
| 395 | bool isPALIGNRMask(ShuffleVectorSDNode *N); |
| 396 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 397 | /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle |
| 398 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP* |
| 399 | /// instructions. |
| 400 | unsigned getShuffleSHUFImmediate(SDNode *N); |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 401 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 402 | /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 403 | /// the specified VECTOR_SHUFFLE mask with PSHUFHW instruction. |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 404 | unsigned getShufflePSHUFHWImmediate(SDNode *N); |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 405 | |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 406 | /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle |
| 407 | /// the specified VECTOR_SHUFFLE mask with PSHUFLW instruction. |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 408 | unsigned getShufflePSHUFLWImmediate(SDNode *N); |
Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 409 | |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 410 | /// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle |
| 411 | /// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction. |
| 412 | unsigned getShufflePALIGNRImmediate(SDNode *N); |
| 413 | |
Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 414 | /// isZeroNode - Returns true if Elt is a constant zero or a floating point |
| 415 | /// constant +0.0. |
| 416 | bool isZeroNode(SDValue Elt); |
Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 417 | |
| 418 | /// isOffsetSuitableForCodeModel - Returns true of the given offset can be |
| 419 | /// fit into displacement field of the instruction. |
| 420 | bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M, |
| 421 | bool hasSymbolicDisplacement = true); |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 422 | } |
| 423 | |
Chris Lattner | 9189777 | 2006-10-18 18:26:48 +0000 | [diff] [blame] | 424 | //===--------------------------------------------------------------------===// |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 425 | // X86TargetLowering - X86 Implementation of the TargetLowering interface |
| 426 | class X86TargetLowering : public TargetLowering { |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 427 | public: |
Dan Gohman | c9f5f3f | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 428 | explicit X86TargetLowering(X86TargetMachine &TM); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 429 | |
Chris Lattner | 589c6f6 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 430 | /// getPICBaseSymbol - Return the X86-32 PIC base. |
| 431 | MCSymbol *getPICBaseSymbol(const MachineFunction *MF, MCContext &Ctx) const; |
| 432 | |
Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 433 | virtual unsigned getJumpTableEncoding() const; |
Chris Lattner | 5e1df8d | 2010-01-25 23:38:14 +0000 | [diff] [blame] | 434 | |
Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 435 | virtual const MCExpr * |
| 436 | LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI, |
| 437 | const MachineBasicBlock *MBB, unsigned uid, |
| 438 | MCContext &Ctx) const; |
| 439 | |
Evan Cheng | cc41586 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 440 | /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC |
| 441 | /// jumptable. |
Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 442 | virtual SDValue getPICJumpTableRelocBase(SDValue Table, |
| 443 | SelectionDAG &DAG) const; |
Chris Lattner | 589c6f6 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 444 | virtual const MCExpr * |
| 445 | getPICJumpTableRelocBaseExpr(const MachineFunction *MF, |
| 446 | unsigned JTI, MCContext &Ctx) const; |
| 447 | |
Chris Lattner | 54e3efd | 2007-02-26 04:01:25 +0000 | [diff] [blame] | 448 | /// getStackPtrReg - Return the stack pointer register we are using: either |
| 449 | /// ESP or RSP. |
| 450 | unsigned getStackPtrReg() const { return X86StackPtr; } |
Evan Cheng | 2928650 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 451 | |
| 452 | /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate |
| 453 | /// function arguments in the caller parameter area. For X86, aggregates |
| 454 | /// that contains are placed at 16-byte boundaries while the rest are at |
| 455 | /// 4-byte boundaries. |
| 456 | virtual unsigned getByValTypeAlignment(const Type *Ty) const; |
Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 457 | |
| 458 | /// getOptimalMemOpType - Returns the target specific optimal type for load |
Evan Cheng | f28f8bc | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 459 | /// and store operations as a result of memset, memcpy, and memmove |
| 460 | /// lowering. If DstAlign is zero that means it's safe to destination |
| 461 | /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it |
| 462 | /// means there isn't a need to check it against alignment requirement, |
| 463 | /// probably because the source does not need to be loaded. If |
| 464 | /// 'NonScalarIntSafe' is true, that means it's safe to return a |
| 465 | /// non-scalar-integer type, e.g. empty string source, constant, or loaded |
Evan Cheng | c3b0c34 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 466 | /// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is |
| 467 | /// constant so it does not need to be loaded. |
Dan Gohman | 37f32ee | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 468 | /// It returns EVT::Other if the type should be determined using generic |
| 469 | /// target-independent logic. |
Evan Cheng | f28f8bc | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 470 | virtual EVT |
Evan Cheng | c3b0c34 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 471 | getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign, |
| 472 | bool NonScalarIntSafe, bool MemcpyStrSrc, |
Dan Gohman | 37f32ee | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 473 | MachineFunction &MF) const; |
Bill Wendling | af56634 | 2009-08-15 21:21:19 +0000 | [diff] [blame] | 474 | |
| 475 | /// allowsUnalignedMemoryAccesses - Returns true if the target allows |
| 476 | /// unaligned memory accesses. of the specified type. |
| 477 | virtual bool allowsUnalignedMemoryAccesses(EVT VT) const { |
| 478 | return true; |
| 479 | } |
Bill Wendling | 20c568f | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 480 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 481 | /// LowerOperation - Provide custom lowering hooks for some operations. |
| 482 | /// |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 483 | virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const; |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 484 | |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 485 | /// ReplaceNodeResults - Replace the results of node with an illegal result |
| 486 | /// type with new values built out of custom code. |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 487 | /// |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 488 | virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 489 | SelectionDAG &DAG) const; |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 490 | |
| 491 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 492 | virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 493 | |
Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 494 | /// isTypeDesirableForOp - Return true if the target has native support for |
| 495 | /// the specified value type and it is 'desirable' to use the type for the |
| 496 | /// given node type. e.g. On x86 i16 is legal, but undesirable since i16 |
| 497 | /// instruction encodings are longer and some i16 instructions are slow. |
| 498 | virtual bool isTypeDesirableForOp(unsigned Opc, EVT VT) const; |
| 499 | |
| 500 | /// isTypeDesirable - Return true if the target has native support for the |
| 501 | /// specified value type and it is 'desirable' to use the type. e.g. On x86 |
| 502 | /// i16 is legal, but undesirable since i16 instruction encodings are longer |
| 503 | /// and some i16 instructions are slow. |
| 504 | virtual bool IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const; |
Evan Cheng | 64b7bf7 | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 505 | |
Dan Gohman | af1d8ca | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 506 | virtual MachineBasicBlock * |
| 507 | EmitInstrWithCustomInserter(MachineInstr *MI, |
| 508 | MachineBasicBlock *MBB) const; |
Evan Cheng | 4a46080 | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 509 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 510 | |
Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 511 | /// getTargetNodeName - This method returns the name of a target specific |
| 512 | /// DAG node. |
| 513 | virtual const char *getTargetNodeName(unsigned Opcode) const; |
| 514 | |
Scott Michel | 5b8f82e | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 515 | /// getSetCCResultType - Return the ISD::SETCC ValueType |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 516 | virtual MVT::SimpleValueType getSetCCResultType(EVT VT) const; |
Scott Michel | 5b8f82e | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 517 | |
Nate Begeman | 368e18d | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 518 | /// computeMaskedBitsForTargetNode - Determine which of the bits specified |
| 519 | /// in Mask are known to be either zero or one and return them in the |
| 520 | /// KnownZero/KnownOne bitsets. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 521 | virtual void computeMaskedBitsForTargetNode(const SDValue Op, |
Dan Gohman | 977a76f | 2008-02-13 22:28:48 +0000 | [diff] [blame] | 522 | const APInt &Mask, |
Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 523 | APInt &KnownZero, |
| 524 | APInt &KnownOne, |
Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 525 | const SelectionDAG &DAG, |
Nate Begeman | 368e18d | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 526 | unsigned Depth = 0) const; |
Evan Cheng | ad4196b | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 527 | |
| 528 | virtual bool |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 529 | isGAPlusOffset(SDNode *N, const GlobalValue* &GA, int64_t &Offset) const; |
Nate Begeman | 368e18d | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 530 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 531 | SDValue getReturnAddressFrameIndex(SelectionDAG &DAG) const; |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 532 | |
Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 533 | virtual bool ExpandInlineAsm(CallInst *CI) const; |
| 534 | |
Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 535 | ConstraintType getConstraintType(const std::string &Constraint) const; |
Chris Lattner | f4dff84 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 536 | |
Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 537 | std::vector<unsigned> |
Chris Lattner | 1efa40f | 2006-02-22 00:56:39 +0000 | [diff] [blame] | 538 | getRegClassForInlineAsmConstraint(const std::string &Constraint, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 539 | EVT VT) const; |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 540 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 541 | virtual const char *LowerXConstraint(EVT ConstraintVT) const; |
Dale Johannesen | ba2a0b9 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 542 | |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 543 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops |
Evan Cheng | da43bcf | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 544 | /// vector. If it is invalid, don't add anything to Ops. If hasMemory is |
| 545 | /// true it means one of the asm constraint of the inline asm instruction |
| 546 | /// being processed is 'm'. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 547 | virtual void LowerAsmOperandForConstraint(SDValue Op, |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 548 | char ConstraintLetter, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 549 | std::vector<SDValue> &Ops, |
Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 550 | SelectionDAG &DAG) const; |
Chris Lattner | 22aaf1d | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 551 | |
Chris Lattner | 9189777 | 2006-10-18 18:26:48 +0000 | [diff] [blame] | 552 | /// getRegForInlineAsmConstraint - Given a physical register constraint |
| 553 | /// (e.g. {edx}), return the register number and the register class for the |
| 554 | /// register. This should only be used for C_Register constraints. On |
| 555 | /// error, this returns a register number of 0. |
Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 556 | std::pair<unsigned, const TargetRegisterClass*> |
| 557 | getRegForInlineAsmConstraint(const std::string &Constraint, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 558 | EVT VT) const; |
Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 559 | |
Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 560 | /// isLegalAddressingMode - Return true if the addressing mode represented |
| 561 | /// by AM is legal for this target, for a load/store of the specified type. |
| 562 | virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const; |
| 563 | |
Evan Cheng | 2bd122c | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 564 | /// isTruncateFree - Return true if it's free to truncate a value of |
| 565 | /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in |
| 566 | /// register EAX to i16 by referencing its sub-register AX. |
| 567 | virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 568 | virtual bool isTruncateFree(EVT VT1, EVT VT2) const; |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 569 | |
| 570 | /// isZExtFree - Return true if any actual instruction that defines a |
| 571 | /// value of type Ty1 implicit zero-extends the value to Ty2 in the result |
| 572 | /// register. This does not necessarily include registers defined in |
| 573 | /// unknown ways, such as incoming arguments, or copies from unknown |
| 574 | /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this |
| 575 | /// does not necessarily apply to truncate instructions. e.g. on x86-64, |
| 576 | /// all instructions that define 32-bit values implicit zero-extend the |
| 577 | /// result out to 64 bits. |
| 578 | virtual bool isZExtFree(const Type *Ty1, const Type *Ty2) const; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 579 | virtual bool isZExtFree(EVT VT1, EVT VT2) const; |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 580 | |
Evan Cheng | 8b944d3 | 2009-05-28 00:35:15 +0000 | [diff] [blame] | 581 | /// isNarrowingProfitable - Return true if it's profitable to narrow |
| 582 | /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow |
| 583 | /// from i32 to i8 but not from i32 to i16. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 584 | virtual bool isNarrowingProfitable(EVT VT1, EVT VT2) const; |
Evan Cheng | 8b944d3 | 2009-05-28 00:35:15 +0000 | [diff] [blame] | 585 | |
Evan Cheng | eb2f969 | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 586 | /// isFPImmLegal - Returns true if the target can instruction select the |
| 587 | /// specified FP immediate natively. If false, the legalizer will |
| 588 | /// materialize the FP immediate as a load from a constant pool. |
Evan Cheng | a1eaa3c | 2009-10-28 01:43:28 +0000 | [diff] [blame] | 589 | virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const; |
Evan Cheng | eb2f969 | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 590 | |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 591 | /// isShuffleMaskLegal - Targets can use this to indicate that they only |
| 592 | /// support *some* VECTOR_SHUFFLE operations, those with specific masks. |
Chris Lattner | 9189777 | 2006-10-18 18:26:48 +0000 | [diff] [blame] | 593 | /// By default, if a target supports the VECTOR_SHUFFLE node, all mask |
| 594 | /// values are assumed to be legal. |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 595 | virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 596 | EVT VT) const; |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 597 | |
| 598 | /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is |
| 599 | /// used by Targets can use this to indicate if there is a suitable |
| 600 | /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant |
| 601 | /// pool entry. |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 602 | virtual bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 603 | EVT VT) const; |
Evan Cheng | 6fd599f | 2008-03-05 01:30:59 +0000 | [diff] [blame] | 604 | |
| 605 | /// ShouldShrinkFPConstant - If true, then instruction selection should |
| 606 | /// seek to shrink the FP constant of the specified type to a smaller type |
| 607 | /// in order to save space and / or reduce runtime. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 608 | virtual bool ShouldShrinkFPConstant(EVT VT) const { |
Evan Cheng | 6fd599f | 2008-03-05 01:30:59 +0000 | [diff] [blame] | 609 | // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more |
| 610 | // expensive than a straight movsd. On the other hand, it's important to |
| 611 | // shrink long double fp constant since fldt is very slow. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 612 | return !X86ScalarSSEf64 || VT == MVT::f80; |
Evan Cheng | 6fd599f | 2008-03-05 01:30:59 +0000 | [diff] [blame] | 613 | } |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 614 | |
Dan Gohman | 419e4f9 | 2010-05-11 16:21:03 +0000 | [diff] [blame] | 615 | const X86Subtarget* getSubtarget() const { |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 616 | return Subtarget; |
Rafael Espindola | f1ba1ca | 2007-11-05 23:12:20 +0000 | [diff] [blame] | 617 | } |
| 618 | |
Chris Lattner | 3d66185 | 2008-01-18 06:52:41 +0000 | [diff] [blame] | 619 | /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is |
| 620 | /// computed in an SSE register, not on the X87 floating point stack. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 621 | bool isScalarFPTypeInSSEReg(EVT VT) const { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 622 | return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2 |
| 623 | (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1 |
Chris Lattner | 3d66185 | 2008-01-18 06:52:41 +0000 | [diff] [blame] | 624 | } |
Dan Gohman | d9f3c48 | 2008-08-19 21:32:53 +0000 | [diff] [blame] | 625 | |
| 626 | /// createFastISel - This method returns a target specific FastISel object, |
| 627 | /// or null if the target does not support "fast" ISel. |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 628 | virtual FastISel *createFastISel(FunctionLoweringInfo &funcInfo) const; |
Bill Wendling | 20c568f | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 629 | |
Bill Wendling | b4202b8 | 2009-07-01 18:50:55 +0000 | [diff] [blame] | 630 | /// getFunctionAlignment - Return the Log2 alignment of this function. |
Bill Wendling | 20c568f | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 631 | virtual unsigned getFunctionAlignment(const Function *F) const; |
| 632 | |
Evan Cheng | 70017e4 | 2010-07-24 00:39:05 +0000 | [diff] [blame] | 633 | unsigned getRegPressureLimit(const TargetRegisterClass *RC, |
| 634 | MachineFunction &MF) const; |
| 635 | |
Eric Christopher | f7a0c7b | 2010-07-06 05:18:56 +0000 | [diff] [blame] | 636 | /// getStackCookieLocation - Return true if the target stores stack |
| 637 | /// protector cookies at a fixed offset in some non-standard address |
| 638 | /// space, and populates the address space and offset as |
| 639 | /// appropriate. |
| 640 | virtual bool getStackCookieLocation(unsigned &AddressSpace, unsigned &Offset) const; |
| 641 | |
Evan Cheng | dee8101 | 2010-07-26 21:50:05 +0000 | [diff] [blame] | 642 | protected: |
| 643 | std::pair<const TargetRegisterClass*, uint8_t> |
| 644 | findRepresentativeClass(EVT VT) const; |
| 645 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 646 | private: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 647 | /// Subtarget - Keep a pointer to the X86Subtarget around so that we can |
| 648 | /// make the right decision when generating code for different targets. |
| 649 | const X86Subtarget *Subtarget; |
Dan Gohman | c9f5f3f | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 650 | const X86RegisterInfo *RegInfo; |
Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 651 | const TargetData *TD; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 652 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 653 | /// X86StackPtr - X86 physical register used as stack ptr. |
| 654 | unsigned X86StackPtr; |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 655 | |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 656 | /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87 |
| 657 | /// floating point ops. |
| 658 | /// When SSE is available, use it for f32 operations. |
| 659 | /// When SSE2 is available, use it for f64 operations. |
| 660 | bool X86ScalarSSEf32; |
| 661 | bool X86ScalarSSEf64; |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 662 | |
Evan Cheng | eb2f969 | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 663 | /// LegalFPImmediates - A list of legal fp immediates. |
| 664 | std::vector<APFloat> LegalFPImmediates; |
| 665 | |
| 666 | /// addLegalFPImmediate - Indicate that this x86 target can instruction |
| 667 | /// select the specified FP immediate natively. |
| 668 | void addLegalFPImmediate(const APFloat& Imm) { |
| 669 | LegalFPImmediates.push_back(Imm); |
| 670 | } |
| 671 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 672 | SDValue LowerCallResult(SDValue Chain, SDValue InFlag, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 673 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 674 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 675 | DebugLoc dl, SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 676 | SmallVectorImpl<SDValue> &InVals) const; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 677 | SDValue LowerMemArgument(SDValue Chain, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 678 | CallingConv::ID CallConv, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 679 | const SmallVectorImpl<ISD::InputArg> &ArgInfo, |
| 680 | DebugLoc dl, SelectionDAG &DAG, |
| 681 | const CCValAssign &VA, MachineFrameInfo *MFI, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 682 | unsigned i) const; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 683 | SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg, |
| 684 | DebugLoc dl, SelectionDAG &DAG, |
| 685 | const CCValAssign &VA, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 686 | ISD::ArgFlagsTy Flags) const; |
Rafael Espindola | 1b5dcc3 | 2007-08-31 15:06:30 +0000 | [diff] [blame] | 687 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 688 | // Call lowering helpers. |
Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 689 | |
| 690 | /// IsEligibleForTailCallOptimization - Check whether the call is eligible |
| 691 | /// for tail call optimization. Targets which want to do tail call |
| 692 | /// optimization should implement this function. |
Evan Cheng | 022d9e1 | 2010-02-02 23:55:14 +0000 | [diff] [blame] | 693 | bool IsEligibleForTailCallOptimization(SDValue Callee, |
Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 694 | CallingConv::ID CalleeCC, |
| 695 | bool isVarArg, |
Evan Cheng | a375d47 | 2010-03-15 18:54:48 +0000 | [diff] [blame] | 696 | bool isCalleeStructRet, |
| 697 | bool isCallerStructRet, |
Evan Cheng | b171245 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 698 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 699 | const SmallVectorImpl<SDValue> &OutVals, |
Evan Cheng | b171245 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 700 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 701 | SelectionDAG& DAG) const; |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 702 | bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv) const; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 703 | SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr, |
| 704 | SDValue Chain, bool IsTailCall, bool Is64Bit, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 705 | int FPDiff, DebugLoc dl) const; |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 706 | |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 707 | CCAssignFn *CCAssignFnForNode(CallingConv::ID CallConv) const; |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 708 | unsigned GetAlignedArgumentStackSize(unsigned StackSize, |
| 709 | SelectionDAG &DAG) const; |
Evan Cheng | 559806f | 2006-01-27 08:10:46 +0000 | [diff] [blame] | 710 | |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 711 | std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 712 | bool isSigned) const; |
Evan Cheng | c363094 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 713 | |
| 714 | SDValue LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 715 | SelectionDAG &DAG) const; |
| 716 | SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const; |
| 717 | SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const; |
| 718 | SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const; |
| 719 | SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const; |
| 720 | SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const; |
| 721 | SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const; |
| 722 | SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const; |
| 723 | SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const; |
| 724 | SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const; |
| 725 | SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const; |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 726 | SDValue LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl, |
| 727 | int64_t Offset, SelectionDAG &DAG) const; |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 728 | SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const; |
| 729 | SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const; |
| 730 | SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const; |
| 731 | SDValue LowerShift(SDValue Op, SelectionDAG &DAG) const; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 732 | SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 733 | SelectionDAG &DAG) const; |
Dale Johannesen | 7d07b48 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 734 | SDValue LowerBIT_CONVERT(SDValue op, SelectionDAG &DAG) const; |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 735 | SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const; |
| 736 | SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const; |
| 737 | SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) const; |
| 738 | SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) const; |
| 739 | SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const; |
| 740 | SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const; |
| 741 | SDValue LowerFABS(SDValue Op, SelectionDAG &DAG) const; |
| 742 | SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG) const; |
| 743 | SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const; |
Evan Cheng | 5528e7b | 2010-04-21 01:47:12 +0000 | [diff] [blame] | 744 | SDValue LowerToBT(SDValue And, ISD::CondCode CC, |
| 745 | DebugLoc dl, SelectionDAG &DAG) const; |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 746 | SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const; |
| 747 | SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) const; |
| 748 | SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const; |
| 749 | SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const; |
| 750 | SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG) const; |
| 751 | SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const; |
| 752 | SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const; |
| 753 | SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const; |
| 754 | SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const; |
| 755 | SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG) const; |
| 756 | SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const; |
| 757 | SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const; |
| 758 | SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const; |
| 759 | SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG) const; |
| 760 | SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const; |
| 761 | SDValue LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) const; |
| 762 | SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const; |
| 763 | SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) const; |
| 764 | SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG) const; |
| 765 | SDValue LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const; |
Nate Begeman | bdcb5af | 2010-07-27 22:37:06 +0000 | [diff] [blame] | 766 | SDValue LowerSHL(SDValue Op, SelectionDAG &DAG) const; |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 767 | SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) const; |
Bill Wendling | 41ea7e7 | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 768 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 769 | SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const; |
| 770 | SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const; |
| 771 | SDValue LowerREADCYCLECOUNTER(SDValue Op, SelectionDAG &DAG) const; |
Eric Christopher | 9a9d275 | 2010-07-22 02:48:34 +0000 | [diff] [blame] | 772 | SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const; |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 773 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 774 | virtual SDValue |
| 775 | LowerFormalArguments(SDValue Chain, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 776 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 777 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 778 | DebugLoc dl, SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 779 | SmallVectorImpl<SDValue> &InVals) const; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 780 | virtual SDValue |
Evan Cheng | 022d9e1 | 2010-02-02 23:55:14 +0000 | [diff] [blame] | 781 | LowerCall(SDValue Chain, SDValue Callee, |
Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 782 | CallingConv::ID CallConv, bool isVarArg, bool &isTailCall, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 783 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 784 | const SmallVectorImpl<SDValue> &OutVals, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 785 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 786 | DebugLoc dl, SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 787 | SmallVectorImpl<SDValue> &InVals) const; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 788 | |
| 789 | virtual SDValue |
| 790 | LowerReturn(SDValue Chain, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 791 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 792 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 793 | const SmallVectorImpl<SDValue> &OutVals, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 794 | DebugLoc dl, SelectionDAG &DAG) const; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 795 | |
Kenneth Uildriks | b4997ae | 2009-11-07 02:11:54 +0000 | [diff] [blame] | 796 | virtual bool |
| 797 | CanLowerReturn(CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 798 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | c9af33c | 2010-07-06 22:19:37 +0000 | [diff] [blame] | 799 | LLVMContext &Context) const; |
Kenneth Uildriks | b4997ae | 2009-11-07 02:11:54 +0000 | [diff] [blame] | 800 | |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 801 | void ReplaceATOMIC_BINARY_64(SDNode *N, SmallVectorImpl<SDValue> &Results, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 802 | SelectionDAG &DAG, unsigned NewOp) const; |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 803 | |
Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 804 | /// Utility function to emit string processing sse4.2 instructions |
| 805 | /// that return in xmm0. |
Evan Cheng | 431f775 | 2009-09-19 10:09:15 +0000 | [diff] [blame] | 806 | /// This takes the instruction to expand, the associated machine basic |
| 807 | /// block, the number of args, and whether or not the second arg is |
| 808 | /// in memory or not. |
Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 809 | MachineBasicBlock *EmitPCMP(MachineInstr *BInstr, MachineBasicBlock *BB, |
Mon P Wang | 20adc9d | 2010-04-04 03:10:48 +0000 | [diff] [blame] | 810 | unsigned argNum, bool inMem) const; |
Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 811 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 812 | /// Utility function to emit atomic bitwise operations (and, or, xor). |
Evan Cheng | 431f775 | 2009-09-19 10:09:15 +0000 | [diff] [blame] | 813 | /// It takes the bitwise instruction to expand, the associated machine basic |
| 814 | /// block, and the associated X86 opcodes for reg/reg and reg/imm. |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 815 | MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter( |
| 816 | MachineInstr *BInstr, |
| 817 | MachineBasicBlock *BB, |
| 818 | unsigned regOpc, |
Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 819 | unsigned immOpc, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 820 | unsigned loadOpc, |
| 821 | unsigned cxchgOpc, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 822 | unsigned notOpc, |
| 823 | unsigned EAXreg, |
| 824 | TargetRegisterClass *RC, |
Dan Gohman | 1fdbc1d | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 825 | bool invSrc = false) const; |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 826 | |
| 827 | MachineBasicBlock *EmitAtomicBit6432WithCustomInserter( |
| 828 | MachineInstr *BInstr, |
| 829 | MachineBasicBlock *BB, |
| 830 | unsigned regOpcL, |
| 831 | unsigned regOpcH, |
| 832 | unsigned immOpcL, |
| 833 | unsigned immOpcH, |
Dan Gohman | 1fdbc1d | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 834 | bool invSrc = false) const; |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 835 | |
| 836 | /// Utility function to emit atomic min and max. It takes the min/max |
Bill Wendling | bddc442 | 2009-03-26 01:46:56 +0000 | [diff] [blame] | 837 | /// instruction to expand, the associated basic block, and the associated |
| 838 | /// cmov opcode for moving the min or max value. |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 839 | MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr, |
| 840 | MachineBasicBlock *BB, |
Dan Gohman | 1fdbc1d | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 841 | unsigned cmovOpc) const; |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 842 | |
Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 843 | /// Utility function to emit the xmm reg save portion of va_start. |
| 844 | MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter( |
| 845 | MachineInstr *BInstr, |
| 846 | MachineBasicBlock *BB) const; |
| 847 | |
Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 848 | MachineBasicBlock *EmitLoweredSelect(MachineInstr *I, |
Dan Gohman | af1d8ca | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 849 | MachineBasicBlock *BB) const; |
Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 850 | |
| 851 | MachineBasicBlock *EmitLoweredMingwAlloca(MachineInstr *MI, |
Dan Gohman | af1d8ca | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 852 | MachineBasicBlock *BB) const; |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 853 | |
| 854 | MachineBasicBlock *EmitLoweredTLSCall(MachineInstr *MI, |
| 855 | MachineBasicBlock *BB) const; |
Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 856 | |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 857 | /// Emit nodes that will be selected as "test Op0,Op0", or something |
Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 858 | /// equivalent, for use with the given x86 condition code. |
Evan Cheng | 552f09a | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 859 | SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG) const; |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 860 | |
| 861 | /// Emit nodes that will be selected as "cmp Op0,Op1", or something |
Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 862 | /// equivalent, for use with the given x86 condition code. |
Evan Cheng | 552f09a | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 863 | SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 864 | SelectionDAG &DAG) const; |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 865 | }; |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 866 | |
| 867 | namespace X86 { |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 868 | FastISel *createFastISel(FunctionLoweringInfo &funcInfo); |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 869 | } |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 870 | } |
| 871 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 872 | #endif // X86ISELLOWERING_H |