blob: ef0d181fb0075f6ef46897df8da3305d4acc49d4 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonc1d287b2009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson0ce37102009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000075
Bob Wilsonde95c1b82009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilsond8e17572009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000086 SDTCisSameAs<0, 2>,
87 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000088def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
89def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
90def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000091
Bob Wilson9f6c4c12010-02-18 06:05:53 +000092def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
93 SDTCisSameAs<0, 2>]>;
94def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
95def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
96
Bob Wilson5bafff32009-06-22 23:27:02 +000097//===----------------------------------------------------------------------===//
98// NEON operand definitions
99//===----------------------------------------------------------------------===//
100
Bob Wilson54c78ef2009-11-06 23:33:28 +0000101def h8imm : Operand<i8> {
102 let PrintMethod = "printHex8ImmOperand";
103}
104def h16imm : Operand<i16> {
105 let PrintMethod = "printHex16ImmOperand";
106}
107def h32imm : Operand<i32> {
108 let PrintMethod = "printHex32ImmOperand";
109}
110def h64imm : Operand<i64> {
111 let PrintMethod = "printHex64ImmOperand";
112}
113
Bob Wilson5bafff32009-06-22 23:27:02 +0000114//===----------------------------------------------------------------------===//
115// NEON load / store instructions
116//===----------------------------------------------------------------------===//
117
Bob Wilson621f1952010-03-23 05:25:43 +0000118let mayLoad = 1 in {
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000119// Use vldmia to load a Q register as a D register pair.
120// This is equivalent to VLDMD except that it has a Q register operand
121// instead of a pair of D registers.
122def VLDMQ
123 : AXDI5<(outs QPR:$dst), (ins addrmode5:$addr, pred:$p),
124 IndexModeNone, IIC_fpLoadm,
125 "vldm${addr:submode}${p}\t${addr:base}, ${dst:dregpair}", "", []>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000126
127// Use vld1 to load a Q register as a D register pair.
128// This alternative to VLDMQ allows an alignment to be specified.
129// This is equivalent to VLD1q64 except that it has a Q register operand.
130def VLD1q
131 : NLdSt<0,0b10,0b1010,0b1100, (outs QPR:$dst), (ins addrmode6:$addr),
132 IIC_VLD1, "vld1", "64", "${dst:dregpair}, $addr", "", []>;
Bob Wilson621f1952010-03-23 05:25:43 +0000133} // mayLoad = 1
134
Bob Wilson11d98992010-03-23 06:20:33 +0000135let mayStore = 1 in {
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000136// Use vstmia to store a Q register as a D register pair.
137// This is equivalent to VSTMD except that it has a Q register operand
138// instead of a pair of D registers.
139def VSTMQ
140 : AXDI5<(outs), (ins QPR:$src, addrmode5:$addr, pred:$p),
141 IndexModeNone, IIC_fpStorem,
142 "vstm${addr:submode}${p}\t${addr:base}, ${src:dregpair}", "", []>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000143
144// Use vst1 to store a Q register as a D register pair.
145// This alternative to VSTMQ allows an alignment to be specified.
146// This is equivalent to VST1q64 except that it has a Q register operand.
147def VST1q
148 : NLdSt<0,0b00,0b1010,0b1100, (outs), (ins addrmode6:$addr, QPR:$src),
149 IIC_VST, "vst1", "64", "${src:dregpair}, $addr", "", []>;
Bob Wilson11d98992010-03-23 06:20:33 +0000150} // mayStore = 1
151
Bob Wilson621f1952010-03-23 05:25:43 +0000152let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
153
Bob Wilson205a5ca2009-07-08 18:11:30 +0000154// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000155class VLD1D<bits<4> op7_4, string Dt>
156 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst),
157 (ins addrmode6:$addr), IIC_VLD1,
158 "vld1", Dt, "\\{$dst\\}, $addr", "", []>;
159class VLD1Q<bits<4> op7_4, string Dt>
160 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2),
161 (ins addrmode6:$addr), IIC_VLD1,
162 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000163
Bob Wilson621f1952010-03-23 05:25:43 +0000164def VLD1d8 : VLD1D<0b0000, "8">;
165def VLD1d16 : VLD1D<0b0100, "16">;
166def VLD1d32 : VLD1D<0b1000, "32">;
167def VLD1d64 : VLD1D<0b1100, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000168
Bob Wilson621f1952010-03-23 05:25:43 +0000169def VLD1q8 : VLD1Q<0b0000, "8">;
170def VLD1q16 : VLD1Q<0b0100, "16">;
171def VLD1q32 : VLD1Q<0b1000, "32">;
172def VLD1q64 : VLD1Q<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000173
174// ...with address register writeback:
175class VLD1DWB<bits<4> op7_4, string Dt>
176 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000177 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
178 "vld1", Dt, "\\{$dst\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000179 "$addr.addr = $wb", []>;
180class VLD1QWB<bits<4> op7_4, string Dt>
181 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000182 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
183 "vld1", Dt, "${dst:dregpair}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000184 "$addr.addr = $wb", []>;
185
186def VLD1d8_UPD : VLD1DWB<0b0000, "8">;
187def VLD1d16_UPD : VLD1DWB<0b0100, "16">;
188def VLD1d32_UPD : VLD1DWB<0b1000, "32">;
189def VLD1d64_UPD : VLD1DWB<0b1100, "64">;
190
191def VLD1q8_UPD : VLD1QWB<0b0000, "8">;
192def VLD1q16_UPD : VLD1QWB<0b0100, "16">;
193def VLD1q32_UPD : VLD1QWB<0b1000, "32">;
194def VLD1q64_UPD : VLD1QWB<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000195
Bob Wilson052ba452010-03-22 18:22:06 +0000196// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000197class VLD1D3<bits<4> op7_4, string Dt>
Bob Wilson667a13e2010-03-20 19:57:03 +0000198 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson95808322010-03-18 20:18:39 +0000199 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000200 "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000201class VLD1D3WB<bits<4> op7_4, string Dt>
202 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000203 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000204 "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000205
206def VLD1d8T : VLD1D3<0b0000, "8">;
207def VLD1d16T : VLD1D3<0b0100, "16">;
208def VLD1d32T : VLD1D3<0b1000, "32">;
209def VLD1d64T : VLD1D3<0b1100, "64">;
210
211def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">;
212def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">;
213def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">;
Bob Wilson62ef3c82010-03-22 20:31:39 +0000214def VLD1d64T_UPD : VLD1D3WB<0b1100, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000215
216// ...with 4 registers (some of these are only for the disassembler):
217class VLD1D4<bits<4> op7_4, string Dt>
218 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
219 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
220 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000221class VLD1D4WB<bits<4> op7_4, string Dt>
222 : NLdSt<0,0b10,0b0010,op7_4,
223 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000224 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
225 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb",
Bob Wilson58393bc2010-03-22 18:02:38 +0000226 []>;
Johnny Chend7283d92010-02-23 20:51:23 +0000227
Bob Wilson052ba452010-03-22 18:22:06 +0000228def VLD1d8Q : VLD1D4<0b0000, "8">;
229def VLD1d16Q : VLD1D4<0b0100, "16">;
230def VLD1d32Q : VLD1D4<0b1000, "32">;
231def VLD1d64Q : VLD1D4<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000232
233def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">;
234def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">;
235def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000236def VLD1d64Q_UPD : VLD1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000237
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000238// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000239class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
240 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000241 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000242 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
243class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000244 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000245 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000246 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000247 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000248
Bob Wilson00bf1d92010-03-20 18:14:26 +0000249def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
250def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
251def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000252
Bob Wilson95808322010-03-18 20:18:39 +0000253def VLD2q8 : VLD2Q<0b0000, "8">;
254def VLD2q16 : VLD2Q<0b0100, "16">;
255def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000256
Bob Wilson92cb9322010-03-20 20:10:51 +0000257// ...with address register writeback:
258class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
259 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000260 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
261 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000262 "$addr.addr = $wb", []>;
263class VLD2QWB<bits<4> op7_4, string Dt>
264 : NLdSt<0, 0b10, 0b0011, op7_4,
265 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000266 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
267 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000268 "$addr.addr = $wb", []>;
269
270def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
271def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
272def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000273
274def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
275def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
276def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
277
Bob Wilson00bf1d92010-03-20 18:14:26 +0000278// ...with double-spaced registers (for disassembly only):
279def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
280def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
281def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000282def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
283def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
284def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000285
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000286// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000287class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
288 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000289 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000290 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000291
Bob Wilson00bf1d92010-03-20 18:14:26 +0000292def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
293def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
294def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000295
Bob Wilson92cb9322010-03-20 20:10:51 +0000296// ...with address register writeback:
297class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
298 : NLdSt<0, 0b10, op11_8, op7_4,
299 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000300 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3,
301 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000302 "$addr.addr = $wb", []>;
303
304def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
305def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
306def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000307
308// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000309def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
310def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
311def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000312def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
313def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
314def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000315
Bob Wilson92cb9322010-03-20 20:10:51 +0000316// ...alternate versions to be allocated odd register numbers:
317def VLD3q8odd_UPD : VLD3DWB<0b0101, 0b0000, "8">;
318def VLD3q16odd_UPD : VLD3DWB<0b0101, 0b0100, "16">;
319def VLD3q32odd_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000320
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000321// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000322class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
323 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000324 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000325 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000326 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000327
Bob Wilson00bf1d92010-03-20 18:14:26 +0000328def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
329def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
330def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000331
Bob Wilson92cb9322010-03-20 20:10:51 +0000332// ...with address register writeback:
333class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
334 : NLdSt<0, 0b10, op11_8, op7_4,
335 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000336 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
337 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000338 "$addr.addr = $wb", []>;
339
340def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
341def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
342def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000343
344// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000345def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
346def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
347def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000348def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
349def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
350def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000351
Bob Wilson92cb9322010-03-20 20:10:51 +0000352// ...alternate versions to be allocated odd register numbers:
353def VLD4q8odd_UPD : VLD4DWB<0b0001, 0b0000, "8">;
354def VLD4q16odd_UPD : VLD4DWB<0b0001, 0b0100, "16">;
355def VLD4q32odd_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000356
357// VLD1LN : Vector Load (single element to one lane)
358// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000359
Bob Wilson243fcc52009-09-01 04:26:28 +0000360// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000361class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
362 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson41315282010-03-20 20:39:53 +0000363 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
364 IIC_VLD2, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
365 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000366
Bob Wilson39842552010-03-22 16:43:10 +0000367def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">;
368def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">;
369def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000370
Bob Wilson41315282010-03-20 20:39:53 +0000371// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000372def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">;
373def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000374
Bob Wilson41315282010-03-20 20:39:53 +0000375// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000376def VLD2LNq16odd : VLD2LN<0b0101, {?,?,1,?}, "16">;
377def VLD2LNq32odd : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000378
Bob Wilsona1023642010-03-20 20:47:18 +0000379// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000380class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
381 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000382 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000383 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2, "vld2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000384 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000385 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
386
Bob Wilson39842552010-03-22 16:43:10 +0000387def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">;
388def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">;
389def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000390
Bob Wilson39842552010-03-22 16:43:10 +0000391def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">;
392def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000393
Bob Wilson243fcc52009-09-01 04:26:28 +0000394// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000395class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
396 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson41315282010-03-20 20:39:53 +0000397 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
398 nohash_imm:$lane), IIC_VLD3, "vld3", Dt,
399 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
400 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000401
Bob Wilson39842552010-03-22 16:43:10 +0000402def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">;
403def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">;
404def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000405
Bob Wilson41315282010-03-20 20:39:53 +0000406// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000407def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">;
408def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000409
Bob Wilson41315282010-03-20 20:39:53 +0000410// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000411def VLD3LNq16odd : VLD3LN<0b0110, {?,?,1,0}, "16">;
412def VLD3LNq32odd : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000413
Bob Wilsona1023642010-03-20 20:47:18 +0000414// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000415class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
416 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000417 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000418 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000419 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
420 IIC_VLD3, "vld3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000421 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000422 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
423 []>;
424
Bob Wilson39842552010-03-22 16:43:10 +0000425def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">;
426def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">;
427def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000428
Bob Wilson39842552010-03-22 16:43:10 +0000429def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">;
430def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000431
Bob Wilson243fcc52009-09-01 04:26:28 +0000432// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000433class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
434 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilson41315282010-03-20 20:39:53 +0000435 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
436 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
437 nohash_imm:$lane), IIC_VLD4, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000438 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000439 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000440
Bob Wilson39842552010-03-22 16:43:10 +0000441def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">;
442def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">;
443def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000444
Bob Wilson41315282010-03-20 20:39:53 +0000445// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000446def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">;
447def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000448
Bob Wilson41315282010-03-20 20:39:53 +0000449// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000450def VLD4LNq16odd : VLD4LN<0b0111, {?,?,1,?}, "16">;
451def VLD4LNq32odd : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000452
Bob Wilsona1023642010-03-20 20:47:18 +0000453// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000454class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
455 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000456 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000457 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000458 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
459 IIC_VLD4, "vld4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000460"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000461"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
462 []>;
463
Bob Wilson39842552010-03-22 16:43:10 +0000464def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">;
465def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">;
466def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000467
Bob Wilson39842552010-03-22 16:43:10 +0000468def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">;
469def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000470
Bob Wilsonb07c1712009-10-07 21:53:04 +0000471// VLD1DUP : Vector Load (single element to all lanes)
472// VLD2DUP : Vector Load (single 2-element structure to all lanes)
473// VLD3DUP : Vector Load (single 3-element structure to all lanes)
474// VLD4DUP : Vector Load (single 4-element structure to all lanes)
475// FIXME: Not yet implemented.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000476} // mayLoad = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000477
Bob Wilson25eb5012010-03-20 20:54:36 +0000478let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
479
Bob Wilson11d98992010-03-23 06:20:33 +0000480// VST1 : Vector Store (multiple single elements)
481class VST1D<bits<4> op7_4, string Dt>
482 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
483 "vst1", Dt, "\\{$src\\}, $addr", "", []>;
484class VST1Q<bits<4> op7_4, string Dt>
485 : NLdSt<0,0b00,0b1010,op7_4, (outs),
486 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
487 "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
488
489def VST1d8 : VST1D<0b0000, "8">;
490def VST1d16 : VST1D<0b0100, "16">;
491def VST1d32 : VST1D<0b1000, "32">;
492def VST1d64 : VST1D<0b1100, "64">;
493
494def VST1q8 : VST1Q<0b0000, "8">;
495def VST1q16 : VST1Q<0b0100, "16">;
496def VST1q32 : VST1Q<0b1000, "32">;
497def VST1q64 : VST1Q<0b1100, "64">;
498
Bob Wilson25eb5012010-03-20 20:54:36 +0000499// ...with address register writeback:
500class VST1DWB<bits<4> op7_4, string Dt>
501 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000502 (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST,
503 "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000504class VST1QWB<bits<4> op7_4, string Dt>
505 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000506 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST,
507 "vst1", Dt, "${src:dregpair}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000508
509def VST1d8_UPD : VST1DWB<0b0000, "8">;
510def VST1d16_UPD : VST1DWB<0b0100, "16">;
511def VST1d32_UPD : VST1DWB<0b1000, "32">;
512def VST1d64_UPD : VST1DWB<0b1100, "64">;
513
514def VST1q8_UPD : VST1QWB<0b0000, "8">;
515def VST1q16_UPD : VST1QWB<0b0100, "16">;
516def VST1q32_UPD : VST1QWB<0b1000, "32">;
517def VST1q64_UPD : VST1QWB<0b1100, "64">;
518
Bob Wilson052ba452010-03-22 18:22:06 +0000519// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000520class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000521 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000522 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson58393bc2010-03-22 18:02:38 +0000523 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000524class VST1D3WB<bits<4> op7_4, string Dt>
525 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000526 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000527 DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson226036e2010-03-20 22:13:40 +0000528 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000529 "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000530
531def VST1d8T : VST1D3<0b0000, "8">;
532def VST1d16T : VST1D3<0b0100, "16">;
533def VST1d32T : VST1D3<0b1000, "32">;
534def VST1d64T : VST1D3<0b1100, "64">;
535
536def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
537def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
538def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
539def VST1d64T_UPD : VST1D3WB<0b1100, "64">;
540
541// ...with 4 registers (some of these are only for the disassembler):
542class VST1D4<bits<4> op7_4, string Dt>
543 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
544 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
545 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
546 []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000547class VST1D4WB<bits<4> op7_4, string Dt>
548 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000549 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000550 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000551 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000552 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000553
Bob Wilson052ba452010-03-22 18:22:06 +0000554def VST1d8Q : VST1D4<0b0000, "8">;
555def VST1d16Q : VST1D4<0b0100, "16">;
556def VST1d32Q : VST1D4<0b1000, "32">;
557def VST1d64Q : VST1D4<0b1100, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000558
559def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
560def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
561def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000562def VST1d64Q_UPD : VST1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000563
Bob Wilsonb36ec862009-08-06 18:47:44 +0000564// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000565class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
566 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
567 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
568 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000569class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000570 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000571 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000572 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000573 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000574
Bob Wilson068b18b2010-03-20 21:15:48 +0000575def VST2d8 : VST2D<0b1000, 0b0000, "8">;
576def VST2d16 : VST2D<0b1000, 0b0100, "16">;
577def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000578
Bob Wilson95808322010-03-18 20:18:39 +0000579def VST2q8 : VST2Q<0b0000, "8">;
580def VST2q16 : VST2Q<0b0100, "16">;
581def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000582
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000583// ...with address register writeback:
584class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
585 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000586 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
587 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000588 "$addr.addr = $wb", []>;
589class VST2QWB<bits<4> op7_4, string Dt>
590 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000591 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000592 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000593 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000594 "$addr.addr = $wb", []>;
595
596def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">;
597def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">;
598def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000599
600def VST2q8_UPD : VST2QWB<0b0000, "8">;
601def VST2q16_UPD : VST2QWB<0b0100, "16">;
602def VST2q32_UPD : VST2QWB<0b1000, "32">;
603
Bob Wilson068b18b2010-03-20 21:15:48 +0000604// ...with double-spaced registers (for disassembly only):
605def VST2b8 : VST2D<0b1001, 0b0000, "8">;
606def VST2b16 : VST2D<0b1001, 0b0100, "16">;
607def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000608def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">;
609def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">;
610def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000611
Bob Wilsonb36ec862009-08-06 18:47:44 +0000612// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000613class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
614 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000615 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000616 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000617
Bob Wilson068b18b2010-03-20 21:15:48 +0000618def VST3d8 : VST3D<0b0100, 0b0000, "8">;
619def VST3d16 : VST3D<0b0100, 0b0100, "16">;
620def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000621
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000622// ...with address register writeback:
623class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
624 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000625 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000626 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000627 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000628 "$addr.addr = $wb", []>;
629
630def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
631def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
632def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000633
634// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000635def VST3q8 : VST3D<0b0101, 0b0000, "8">;
636def VST3q16 : VST3D<0b0101, 0b0100, "16">;
637def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000638def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
639def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
640def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000641
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000642// ...alternate versions to be allocated odd register numbers:
643def VST3q8odd_UPD : VST3DWB<0b0101, 0b0000, "8">;
644def VST3q16odd_UPD : VST3DWB<0b0101, 0b0100, "16">;
645def VST3q32odd_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000646
Bob Wilsonb36ec862009-08-06 18:47:44 +0000647// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000648class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
649 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000650 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000651 IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000652 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000653
Bob Wilson068b18b2010-03-20 21:15:48 +0000654def VST4d8 : VST4D<0b0000, 0b0000, "8">;
655def VST4d16 : VST4D<0b0000, 0b0100, "16">;
656def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000657
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000658// ...with address register writeback:
659class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
660 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000661 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000662 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000663 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000664 "$addr.addr = $wb", []>;
665
666def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
667def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
668def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000669
670// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000671def VST4q8 : VST4D<0b0001, 0b0000, "8">;
672def VST4q16 : VST4D<0b0001, 0b0100, "16">;
673def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000674def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
675def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
676def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000677
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000678// ...alternate versions to be allocated odd register numbers:
679def VST4q8odd_UPD : VST4DWB<0b0001, 0b0000, "8">;
680def VST4q16odd_UPD : VST4DWB<0b0001, 0b0100, "16">;
681def VST4q32odd_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000682
683// VST1LN : Vector Store (single element from one lane)
684// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000685
Bob Wilson8a3198b2009-09-01 18:51:56 +0000686// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000687class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
688 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000689 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson95808322010-03-18 20:18:39 +0000690 IIC_VST, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000691 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000692
Bob Wilson39842552010-03-22 16:43:10 +0000693def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
694def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
695def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000696
Bob Wilson41315282010-03-20 20:39:53 +0000697// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000698def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
699def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000700
Bob Wilson41315282010-03-20 20:39:53 +0000701// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000702def VST2LNq16odd : VST2LN<0b0101, {?,?,1,?}, "16">;
703def VST2LNq32odd : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000704
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000705// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000706class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
707 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000708 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000709 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000710 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000711 "$addr.addr = $wb", []>;
712
Bob Wilson39842552010-03-22 16:43:10 +0000713def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
714def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
715def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000716
Bob Wilson39842552010-03-22 16:43:10 +0000717def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
718def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000719
Bob Wilson8a3198b2009-09-01 18:51:56 +0000720// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000721class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
722 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000723 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson95808322010-03-18 20:18:39 +0000724 nohash_imm:$lane), IIC_VST, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000725 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000726
Bob Wilson39842552010-03-22 16:43:10 +0000727def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
728def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
729def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000730
Bob Wilson41315282010-03-20 20:39:53 +0000731// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000732def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
733def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000734
Bob Wilson41315282010-03-20 20:39:53 +0000735// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000736def VST3LNq16odd : VST3LN<0b0110, {?,?,1,0}, "16">;
737def VST3LNq32odd : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000738
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000739// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000740class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
741 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000742 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000743 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
744 IIC_VST, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000745 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000746 "$addr.addr = $wb", []>;
747
Bob Wilson39842552010-03-22 16:43:10 +0000748def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
749def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
750def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000751
Bob Wilson39842552010-03-22 16:43:10 +0000752def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
753def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000754
Bob Wilson8a3198b2009-09-01 18:51:56 +0000755// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000756class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
757 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000758 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson95808322010-03-18 20:18:39 +0000759 nohash_imm:$lane), IIC_VST, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000760 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000761 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000762
Bob Wilson39842552010-03-22 16:43:10 +0000763def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
764def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
765def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000766
Bob Wilson41315282010-03-20 20:39:53 +0000767// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000768def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
769def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000770
Bob Wilson41315282010-03-20 20:39:53 +0000771// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000772def VST4LNq16odd : VST4LN<0b0111, {?,?,1,?}, "16">;
773def VST4LNq32odd : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000774
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000775// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000776class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
777 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000778 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000779 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
780 IIC_VST, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000781 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000782 "$addr.addr = $wb", []>;
783
Bob Wilson39842552010-03-22 16:43:10 +0000784def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
785def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
786def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000787
Bob Wilson39842552010-03-22 16:43:10 +0000788def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
789def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000790
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000791} // mayStore = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000792
Bob Wilson205a5ca2009-07-08 18:11:30 +0000793
Bob Wilson5bafff32009-06-22 23:27:02 +0000794//===----------------------------------------------------------------------===//
795// NEON pattern fragments
796//===----------------------------------------------------------------------===//
797
798// Extract D sub-registers of Q registers.
799// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000800def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000802}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000803def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000805}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000806def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000808}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000809def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000811}]>;
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +0000812def DSubReg_f64_other_reg : SDNodeXForm<imm, [{
813 return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32);
814}]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000815
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000816// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000817// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
818def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000820}]>;
821
Bob Wilson5bafff32009-06-22 23:27:02 +0000822// Translate lane numbers from Q registers to D subregs.
823def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000824 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000825}]>;
826def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000827 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000828}]>;
829def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000830 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000831}]>;
832
833//===----------------------------------------------------------------------===//
834// Instruction Classes
835//===----------------------------------------------------------------------===//
836
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000837// Basic 2-register operations: single-, double- and quad-register.
838class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
839 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
840 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000841 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
842 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
843 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000844class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000845 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
846 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000847 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
848 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
849 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000850class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000851 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
852 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000853 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
854 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
855 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000856
Bob Wilson69bfbd62010-02-17 22:42:54 +0000857// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +0000858class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +0000859 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000860 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000861 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
862 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000863 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000864 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
865class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000866 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000867 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000868 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
869 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000870 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000871 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
872
873// Narrow 2-register intrinsics.
874class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
875 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000876 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000877 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000878 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000879 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000880 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
881
Bob Wilson507df402009-10-21 02:15:46 +0000882// Long 2-register intrinsics (currently only used for VMOVL).
883class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
884 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000885 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000886 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +0000887 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000888 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000889 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
890
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000891// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +0000892class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000893 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000894 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +0000895 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000896 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +0000897class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +0000898 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000899 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000900 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000901 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000902
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000903// Basic 3-register operations: single-, double- and quad-register.
904class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
905 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
906 SDNode OpNode, bit Commutable>
907 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000908 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
909 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000910 let isCommutable = Commutable;
911}
912
Bob Wilson5bafff32009-06-22 23:27:02 +0000913class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000914 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000915 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000916 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000917 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000918 OpcodeStr, Dt, "$dst, $src1, $src2", "",
919 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
920 let isCommutable = Commutable;
921}
922// Same as N3VD but no data type.
923class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
924 InstrItinClass itin, string OpcodeStr,
925 ValueType ResTy, ValueType OpTy,
926 SDNode OpNode, bit Commutable>
927 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000928 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000929 OpcodeStr, "$dst, $src1, $src2", "",
930 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000931 let isCommutable = Commutable;
932}
Johnny Chen897dd0c2010-03-27 01:03:13 +0000933
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000934class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000935 InstrItinClass itin, string OpcodeStr, string Dt,
936 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000937 : N3V<0, 1, op21_20, op11_8, 1, 0,
938 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
939 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
940 [(set (Ty DPR:$dst),
941 (Ty (ShOp (Ty DPR:$src1),
942 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000943 let isCommutable = 0;
944}
945class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000946 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000947 : N3V<0, 1, op21_20, op11_8, 1, 0,
948 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
949 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
950 [(set (Ty DPR:$dst),
951 (Ty (ShOp (Ty DPR:$src1),
952 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000953 let isCommutable = 0;
954}
955
Bob Wilson5bafff32009-06-22 23:27:02 +0000956class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000957 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000958 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000959 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000960 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000961 OpcodeStr, Dt, "$dst, $src1, $src2", "",
962 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
963 let isCommutable = Commutable;
964}
965class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
966 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000967 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +0000968 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000969 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000970 OpcodeStr, "$dst, $src1, $src2", "",
971 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000972 let isCommutable = Commutable;
973}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000974class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000975 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000976 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000977 : N3V<1, 1, op21_20, op11_8, 1, 0,
978 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
979 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
980 [(set (ResTy QPR:$dst),
981 (ResTy (ShOp (ResTy QPR:$src1),
982 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
983 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000984 let isCommutable = 0;
985}
Bob Wilson9abe19d2010-02-17 00:31:29 +0000986class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +0000987 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000988 : N3V<1, 1, op21_20, op11_8, 1, 0,
989 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
990 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
991 [(set (ResTy QPR:$dst),
992 (ResTy (ShOp (ResTy QPR:$src1),
993 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
994 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000995 let isCommutable = 0;
996}
Bob Wilson5bafff32009-06-22 23:27:02 +0000997
998// Basic 3-register intrinsics, both double- and quad-register.
999class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001000 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001001 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001002 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1003 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), f, itin,
1004 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1005 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001006 let isCommutable = Commutable;
1007}
David Goodwin658ea602009-09-25 18:38:29 +00001008class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001009 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001010 : N3V<0, 1, op21_20, op11_8, 1, 0,
1011 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1012 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1013 [(set (Ty DPR:$dst),
1014 (Ty (IntOp (Ty DPR:$src1),
1015 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1016 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001017 let isCommutable = 0;
1018}
David Goodwin658ea602009-09-25 18:38:29 +00001019class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001020 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001021 : N3V<0, 1, op21_20, op11_8, 1, 0,
1022 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1023 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1024 [(set (Ty DPR:$dst),
1025 (Ty (IntOp (Ty DPR:$src1),
1026 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001027 let isCommutable = 0;
1028}
1029
Bob Wilson5bafff32009-06-22 23:27:02 +00001030class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001031 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001032 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001033 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1034 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), f, itin,
1035 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1036 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001037 let isCommutable = Commutable;
1038}
David Goodwin658ea602009-09-25 18:38:29 +00001039class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001040 string OpcodeStr, string Dt,
1041 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001042 : N3V<1, 1, op21_20, op11_8, 1, 0,
1043 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1044 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1045 [(set (ResTy QPR:$dst),
1046 (ResTy (IntOp (ResTy QPR:$src1),
1047 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1048 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001049 let isCommutable = 0;
1050}
David Goodwin658ea602009-09-25 18:38:29 +00001051class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001052 string OpcodeStr, string Dt,
1053 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001054 : N3V<1, 1, op21_20, op11_8, 1, 0,
1055 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1056 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1057 [(set (ResTy QPR:$dst),
1058 (ResTy (IntOp (ResTy QPR:$src1),
1059 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1060 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001061 let isCommutable = 0;
1062}
Bob Wilson5bafff32009-06-22 23:27:02 +00001063
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001064// Multiply-Add/Sub operations: single-, double- and quad-register.
1065class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1066 InstrItinClass itin, string OpcodeStr, string Dt,
1067 ValueType Ty, SDNode MulOp, SDNode OpNode>
1068 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1069 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001070 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001071 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1072
Bob Wilson5bafff32009-06-22 23:27:02 +00001073class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001074 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001075 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001076 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001077 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001078 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001079 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
1080 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001081class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001082 string OpcodeStr, string Dt,
1083 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001084 : N3V<0, 1, op21_20, op11_8, 1, 0,
1085 (outs DPR:$dst),
1086 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1087 NVMulSLFrm, itin,
1088 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1089 [(set (Ty DPR:$dst),
1090 (Ty (ShOp (Ty DPR:$src1),
1091 (Ty (MulOp DPR:$src2,
1092 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1093 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001094class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001095 string OpcodeStr, string Dt,
1096 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001097 : N3V<0, 1, op21_20, op11_8, 1, 0,
1098 (outs DPR:$dst),
1099 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1100 NVMulSLFrm, itin,
1101 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1102 [(set (Ty DPR:$dst),
1103 (Ty (ShOp (Ty DPR:$src1),
1104 (Ty (MulOp DPR:$src2,
1105 (Ty (NEONvduplane (Ty DPR_8:$src3),
1106 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001107
Bob Wilson5bafff32009-06-22 23:27:02 +00001108class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001109 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001110 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001111 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001112 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001113 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001114 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1115 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001116class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001117 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001118 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001119 : N3V<1, 1, op21_20, op11_8, 1, 0,
1120 (outs QPR:$dst),
1121 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1122 NVMulSLFrm, itin,
1123 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1124 [(set (ResTy QPR:$dst),
1125 (ResTy (ShOp (ResTy QPR:$src1),
1126 (ResTy (MulOp QPR:$src2,
1127 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1128 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001129class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001130 string OpcodeStr, string Dt,
1131 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001132 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001133 : N3V<1, 1, op21_20, op11_8, 1, 0,
1134 (outs QPR:$dst),
1135 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1136 NVMulSLFrm, itin,
1137 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1138 [(set (ResTy QPR:$dst),
1139 (ResTy (ShOp (ResTy QPR:$src1),
1140 (ResTy (MulOp QPR:$src2,
1141 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1142 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001143
1144// Neon 3-argument intrinsics, both double- and quad-register.
1145// The destination register is also used as the first source operand register.
1146class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001147 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001148 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001149 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001150 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001151 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001152 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1153 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1154class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001155 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001156 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001157 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001158 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001159 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001160 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1161 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1162
1163// Neon Long 3-argument intrinsic. The destination register is
1164// a quad-register and is also used as the first source operand register.
1165class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001166 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001167 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001168 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001169 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001170 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001171 [(set QPR:$dst,
1172 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001173class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001174 string OpcodeStr, string Dt,
1175 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001176 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1177 (outs QPR:$dst),
1178 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1179 NVMulSLFrm, itin,
1180 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1181 [(set (ResTy QPR:$dst),
1182 (ResTy (IntOp (ResTy QPR:$src1),
1183 (OpTy DPR:$src2),
1184 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1185 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001186class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1187 InstrItinClass itin, string OpcodeStr, string Dt,
1188 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001189 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1190 (outs QPR:$dst),
1191 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1192 NVMulSLFrm, itin,
1193 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1194 [(set (ResTy QPR:$dst),
1195 (ResTy (IntOp (ResTy QPR:$src1),
1196 (OpTy DPR:$src2),
1197 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1198 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001199
Bob Wilson5bafff32009-06-22 23:27:02 +00001200// Narrowing 3-register intrinsics.
1201class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001202 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001203 Intrinsic IntOp, bit Commutable>
1204 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001205 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001206 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001207 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1208 let isCommutable = Commutable;
1209}
1210
1211// Long 3-register intrinsics.
1212class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001213 InstrItinClass itin, string OpcodeStr, string Dt,
1214 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001215 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001216 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001217 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001218 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1219 let isCommutable = Commutable;
1220}
David Goodwin658ea602009-09-25 18:38:29 +00001221class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001222 string OpcodeStr, string Dt,
1223 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001224 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1225 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1226 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1227 [(set (ResTy QPR:$dst),
1228 (ResTy (IntOp (OpTy DPR:$src1),
1229 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1230 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001231class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1232 InstrItinClass itin, string OpcodeStr, string Dt,
1233 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001234 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1235 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1236 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1237 [(set (ResTy QPR:$dst),
1238 (ResTy (IntOp (OpTy DPR:$src1),
1239 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1240 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001241
1242// Wide 3-register intrinsics.
1243class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001244 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001245 Intrinsic IntOp, bit Commutable>
1246 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001247 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), N3RegFrm, IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001248 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001249 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
1250 let isCommutable = Commutable;
1251}
1252
1253// Pairwise long 2-register intrinsics, both double- and quad-register.
1254class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001255 bits<2> op17_16, bits<5> op11_7, bit op4,
1256 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001257 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1258 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001259 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001260 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1261class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001262 bits<2> op17_16, bits<5> op11_7, bit op4,
1263 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001264 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1265 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001266 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001267 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1268
1269// Pairwise long 2-register accumulate intrinsics,
1270// both double- and quad-register.
1271// The destination register is also used as the first source operand register.
1272class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001273 bits<2> op17_16, bits<5> op11_7, bit op4,
1274 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001275 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1276 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001277 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001278 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001279 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1280class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001281 bits<2> op17_16, bits<5> op11_7, bit op4,
1282 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001283 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1284 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001285 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001286 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001287 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1288
1289// Shift by immediate,
1290// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001291class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001292 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001293 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001294 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001295 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001296 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001297 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001298class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001299 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001300 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001301 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001302 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001303 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001304 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1305
Johnny Chen6c8648b2010-03-17 23:26:50 +00001306// Long shift by immediate.
1307class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1308 string OpcodeStr, string Dt,
1309 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1310 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001311 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001312 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001313 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1314 (i32 imm:$SIMM))))]>;
1315
Bob Wilson5bafff32009-06-22 23:27:02 +00001316// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001317class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001318 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001319 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001320 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001321 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001322 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001323 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1324 (i32 imm:$SIMM))))]>;
1325
1326// Shift right by immediate and accumulate,
1327// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001328class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001329 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001330 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001331 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001332 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001333 [(set DPR:$dst, (Ty (add DPR:$src1,
1334 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001335class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001336 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001337 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001338 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001339 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001340 [(set QPR:$dst, (Ty (add QPR:$src1,
1341 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1342
1343// Shift by immediate and insert,
1344// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001345class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001346 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001347 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001348 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), f, IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001349 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001350 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001351class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001352 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001353 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001354 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), f, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001355 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001356 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1357
1358// Convert, with fractional bits immediate,
1359// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001360class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001361 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001362 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001363 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001364 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NVCVTFrm,
1365 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001366 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001367class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001368 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001369 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001370 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001371 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NVCVTFrm,
1372 IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001373 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1374
1375//===----------------------------------------------------------------------===//
1376// Multiclasses
1377//===----------------------------------------------------------------------===//
1378
Bob Wilson916ac5b2009-10-03 04:44:16 +00001379// Abbreviations used in multiclass suffixes:
1380// Q = quarter int (8 bit) elements
1381// H = half int (16 bit) elements
1382// S = single int (32 bit) elements
1383// D = double int (64 bit) elements
1384
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001385// Neon 2-register vector operations -- for disassembly only.
1386
1387// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001388multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1389 bits<5> op11_7, bit op4, string opc, string Dt,
1390 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001391 // 64-bit vector types.
1392 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1393 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001394 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001395 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1396 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001397 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001398 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1399 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001400 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001401 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1402 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1403 opc, "f32", asm, "", []> {
1404 let Inst{10} = 1; // overwrite F = 1
1405 }
1406
1407 // 128-bit vector types.
1408 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1409 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001410 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001411 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1412 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001413 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001414 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1415 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001416 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001417 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1418 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1419 opc, "f32", asm, "", []> {
1420 let Inst{10} = 1; // overwrite F = 1
1421 }
1422}
1423
Bob Wilson5bafff32009-06-22 23:27:02 +00001424// Neon 3-register vector operations.
1425
1426// First with only element sizes of 8, 16 and 32 bits:
1427multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001428 InstrItinClass itinD16, InstrItinClass itinD32,
1429 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001430 string OpcodeStr, string Dt,
1431 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001432 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001433 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001434 OpcodeStr, !strconcat(Dt, "8"),
1435 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001436 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001437 OpcodeStr, !strconcat(Dt, "16"),
1438 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001439 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001440 OpcodeStr, !strconcat(Dt, "32"),
1441 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001442
1443 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001444 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001445 OpcodeStr, !strconcat(Dt, "8"),
1446 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001447 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001448 OpcodeStr, !strconcat(Dt, "16"),
1449 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001450 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001451 OpcodeStr, !strconcat(Dt, "32"),
1452 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001453}
1454
Evan Chengf81bf152009-11-23 21:57:23 +00001455multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1456 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1457 v4i16, ShOp>;
1458 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001459 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001460 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001461 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001462 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001463 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001464}
1465
Bob Wilson5bafff32009-06-22 23:27:02 +00001466// ....then also with element size 64 bits:
1467multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001468 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001469 string OpcodeStr, string Dt,
1470 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001471 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001472 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001473 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001474 OpcodeStr, !strconcat(Dt, "64"),
1475 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001476 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001477 OpcodeStr, !strconcat(Dt, "64"),
1478 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001479}
1480
1481
1482// Neon Narrowing 2-register vector intrinsics,
1483// source operand element sizes of 16, 32 and 64 bits:
1484multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001485 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001486 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001487 Intrinsic IntOp> {
1488 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001489 itin, OpcodeStr, !strconcat(Dt, "16"),
1490 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001491 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001492 itin, OpcodeStr, !strconcat(Dt, "32"),
1493 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001494 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001495 itin, OpcodeStr, !strconcat(Dt, "64"),
1496 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001497}
1498
1499
1500// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1501// source operand element sizes of 16, 32 and 64 bits:
Bob Wilson507df402009-10-21 02:15:46 +00001502multiclass N2VLInt_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001503 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001504 def v8i16 : N2VLInt<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001505 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001506 def v4i32 : N2VLInt<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001507 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001508 def v2i64 : N2VLInt<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001509 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001510}
1511
1512
1513// Neon 3-register vector intrinsics.
1514
1515// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001516multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001517 InstrItinClass itinD16, InstrItinClass itinD32,
1518 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001519 string OpcodeStr, string Dt,
1520 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001521 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001522 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001523 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001524 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001525 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001526 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001527 v2i32, v2i32, IntOp, Commutable>;
1528
1529 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001530 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001531 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001532 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001533 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001534 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001535 v4i32, v4i32, IntOp, Commutable>;
1536}
1537
David Goodwin658ea602009-09-25 18:38:29 +00001538multiclass N3VIntSL_HS<bits<4> op11_8,
1539 InstrItinClass itinD16, InstrItinClass itinD32,
1540 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001541 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001542 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001543 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001544 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001545 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001546 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001547 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001548 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001549 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001550}
1551
Bob Wilson5bafff32009-06-22 23:27:02 +00001552// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001553multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001554 InstrItinClass itinD16, InstrItinClass itinD32,
1555 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001556 string OpcodeStr, string Dt,
1557 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001558 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001559 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001560 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001561 OpcodeStr, !strconcat(Dt, "8"),
1562 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001563 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001564 OpcodeStr, !strconcat(Dt, "8"),
1565 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001566}
1567
1568// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001569multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001570 InstrItinClass itinD16, InstrItinClass itinD32,
1571 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001572 string OpcodeStr, string Dt,
1573 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001574 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001575 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001576 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001577 OpcodeStr, !strconcat(Dt, "64"),
1578 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001579 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001580 OpcodeStr, !strconcat(Dt, "64"),
1581 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001582}
1583
Bob Wilson5bafff32009-06-22 23:27:02 +00001584// Neon Narrowing 3-register vector intrinsics,
1585// source operand element sizes of 16, 32 and 64 bits:
1586multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001587 string OpcodeStr, string Dt,
1588 Intrinsic IntOp, bit Commutable = 0> {
1589 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1590 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001591 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001592 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1593 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001594 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001595 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1596 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001597 v2i32, v2i64, IntOp, Commutable>;
1598}
1599
1600
1601// Neon Long 3-register vector intrinsics.
1602
1603// First with only element sizes of 16 and 32 bits:
1604multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001605 InstrItinClass itin16, InstrItinClass itin32,
1606 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001607 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001608 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001609 OpcodeStr, !strconcat(Dt, "16"),
1610 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001611 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001612 OpcodeStr, !strconcat(Dt, "32"),
1613 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001614}
1615
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001616multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001617 InstrItinClass itin, string OpcodeStr, string Dt,
1618 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001619 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001620 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001621 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001622 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001623}
1624
Bob Wilson5bafff32009-06-22 23:27:02 +00001625// ....then also with element size of 8 bits:
1626multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001627 InstrItinClass itin16, InstrItinClass itin32,
1628 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001629 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001630 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001631 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001632 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001633 OpcodeStr, !strconcat(Dt, "8"),
1634 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001635}
1636
1637
1638// Neon Wide 3-register vector intrinsics,
1639// source operand element sizes of 8, 16 and 32 bits:
1640multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001641 string OpcodeStr, string Dt,
1642 Intrinsic IntOp, bit Commutable = 0> {
1643 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4,
1644 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001645 v8i16, v8i8, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001646 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4,
1647 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001648 v4i32, v4i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001649 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4,
1650 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001651 v2i64, v2i32, IntOp, Commutable>;
1652}
1653
1654
1655// Neon Multiply-Op vector operations,
1656// element sizes of 8, 16 and 32 bits:
1657multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001658 InstrItinClass itinD16, InstrItinClass itinD32,
1659 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001660 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001661 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001662 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001663 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001664 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001665 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001666 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001667 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001668
1669 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001670 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001671 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001672 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001673 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001674 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001675 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001676}
1677
David Goodwin658ea602009-09-25 18:38:29 +00001678multiclass N3VMulOpSL_HS<bits<4> op11_8,
1679 InstrItinClass itinD16, InstrItinClass itinD32,
1680 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001681 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001682 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001683 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001684 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001685 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001686 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001687 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
1688 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001689 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001690 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
1691 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001692}
Bob Wilson5bafff32009-06-22 23:27:02 +00001693
1694// Neon 3-argument intrinsics,
1695// element sizes of 8, 16 and 32 bits:
1696multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001697 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001698 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001699 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001700 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001701 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001702 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001703 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001704 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001705 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001706
1707 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001708 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001709 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001710 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001711 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001712 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001713 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001714}
1715
1716
1717// Neon Long 3-argument intrinsics.
1718
1719// First with only element sizes of 16 and 32 bits:
1720multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00001721 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001722 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00001723 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001724 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00001725 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001726 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001727}
1728
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001729multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001730 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001731 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001732 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001733 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001734 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001735}
1736
Bob Wilson5bafff32009-06-22 23:27:02 +00001737// ....then also with element size of 8 bits:
1738multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00001739 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001740 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00001741 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
1742 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001743 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001744}
1745
1746
1747// Neon 2-register vector intrinsics,
1748// element sizes of 8, 16 and 32 bits:
1749multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001750 bits<5> op11_7, bit op4,
1751 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001752 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001753 // 64-bit vector types.
1754 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001755 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001756 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001757 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001758 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001759 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001760
1761 // 128-bit vector types.
1762 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001763 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001764 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001765 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001766 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001767 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001768}
1769
1770
1771// Neon Pairwise long 2-register intrinsics,
1772// element sizes of 8, 16 and 32 bits:
1773multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1774 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001775 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001776 // 64-bit vector types.
1777 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001778 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001779 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001780 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001781 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001782 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001783
1784 // 128-bit vector types.
1785 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001786 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001787 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001788 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001789 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001790 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001791}
1792
1793
1794// Neon Pairwise long 2-register accumulate intrinsics,
1795// element sizes of 8, 16 and 32 bits:
1796multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1797 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001798 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001799 // 64-bit vector types.
1800 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001801 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001802 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001803 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001804 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001805 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001806
1807 // 128-bit vector types.
1808 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001809 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001810 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001811 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001812 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001813 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001814}
1815
1816
1817// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001818// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00001819// element sizes of 8, 16, 32 and 64 bits:
1820multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001821 InstrItinClass itin, string OpcodeStr, string Dt,
1822 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001823 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00001824 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001825 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001826 let Inst{21-19} = 0b001; // imm6 = 001xxx
1827 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001828 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001829 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001830 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1831 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001832 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001833 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001834 let Inst{21} = 0b1; // imm6 = 1xxxxx
1835 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001836 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001837 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001838 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001839
1840 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00001841 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001842 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001843 let Inst{21-19} = 0b001; // imm6 = 001xxx
1844 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001845 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001846 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001847 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1848 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001849 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001850 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001851 let Inst{21} = 0b1; // imm6 = 1xxxxx
1852 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001853 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001854 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001855 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001856}
1857
Bob Wilson5bafff32009-06-22 23:27:02 +00001858// Neon Shift-Accumulate vector operations,
1859// element sizes of 8, 16, 32 and 64 bits:
1860multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001861 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001862 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001863 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001864 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001865 let Inst{21-19} = 0b001; // imm6 = 001xxx
1866 }
1867 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001868 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001869 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1870 }
1871 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001872 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001873 let Inst{21} = 0b1; // imm6 = 1xxxxx
1874 }
1875 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001876 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001877 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001878
1879 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001880 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001881 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001882 let Inst{21-19} = 0b001; // imm6 = 001xxx
1883 }
1884 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001885 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001886 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1887 }
1888 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001889 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001890 let Inst{21} = 0b1; // imm6 = 1xxxxx
1891 }
1892 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001893 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001894 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001895}
1896
1897
1898// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001899// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00001900// element sizes of 8, 16, 32 and 64 bits:
1901multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001902 string OpcodeStr, SDNode ShOp,
1903 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001904 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001905 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001906 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001907 let Inst{21-19} = 0b001; // imm6 = 001xxx
1908 }
1909 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001910 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001911 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1912 }
1913 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001914 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001915 let Inst{21} = 0b1; // imm6 = 1xxxxx
1916 }
1917 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001918 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001919 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001920
1921 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001922 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001923 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001924 let Inst{21-19} = 0b001; // imm6 = 001xxx
1925 }
1926 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001927 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001928 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1929 }
1930 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001931 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001932 let Inst{21} = 0b1; // imm6 = 1xxxxx
1933 }
1934 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001935 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001936 // imm6 = xxxxxx
1937}
1938
1939// Neon Shift Long operations,
1940// element sizes of 8, 16, 32 bits:
1941multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001942 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001943 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001944 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001945 let Inst{21-19} = 0b001; // imm6 = 001xxx
1946 }
1947 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001948 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001949 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1950 }
1951 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001952 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001953 let Inst{21} = 0b1; // imm6 = 1xxxxx
1954 }
1955}
1956
1957// Neon Shift Narrow operations,
1958// element sizes of 16, 32, 64 bits:
1959multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001960 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00001961 SDNode OpNode> {
1962 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001963 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001964 let Inst{21-19} = 0b001; // imm6 = 001xxx
1965 }
1966 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001967 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001968 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1969 }
1970 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001971 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001972 let Inst{21} = 0b1; // imm6 = 1xxxxx
1973 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001974}
1975
1976//===----------------------------------------------------------------------===//
1977// Instruction Definitions.
1978//===----------------------------------------------------------------------===//
1979
1980// Vector Add Operations.
1981
1982// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00001983defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00001984 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001985def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001986 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001987def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001988 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001989// VADDL : Vector Add Long (Q = D + D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001990defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
1991 "vaddl", "s", int_arm_neon_vaddls, 1>;
1992defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
1993 "vaddl", "u", int_arm_neon_vaddlu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001994// VADDW : Vector Add Wide (Q = Q + D)
Evan Chengf81bf152009-11-23 21:57:23 +00001995defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw", "s", int_arm_neon_vaddws, 0>;
1996defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw", "u", int_arm_neon_vaddwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001997// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001998defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
1999 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2000 "vhadd", "s", int_arm_neon_vhadds, 1>;
2001defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2002 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2003 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002004// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002005defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2006 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2007 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2008defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2009 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2010 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002011// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002012defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2013 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2014 "vqadd", "s", int_arm_neon_vqadds, 1>;
2015defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2016 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2017 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002018// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002019defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2020 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002021// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002022defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2023 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002024
2025// Vector Multiply Operations.
2026
2027// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002028defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002029 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002030def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2031 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2032def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2033 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002034def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002035 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002036def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002037 v4f32, v4f32, fmul, 1>;
2038defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2039def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2040def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2041 v2f32, fmul>;
2042
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002043def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2044 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2045 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2046 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002047 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002048 (SubReg_i16_lane imm:$lane)))>;
2049def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2050 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2051 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2052 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002053 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002054 (SubReg_i32_lane imm:$lane)))>;
2055def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2056 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2057 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2058 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002059 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002060 (SubReg_i32_lane imm:$lane)))>;
2061
Bob Wilson5bafff32009-06-22 23:27:02 +00002062// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002063defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002064 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002065 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002066defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2067 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002068 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002069def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002070 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2071 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002072 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2073 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002074 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002075 (SubReg_i16_lane imm:$lane)))>;
2076def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002077 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2078 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002079 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2080 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002081 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002082 (SubReg_i32_lane imm:$lane)))>;
2083
Bob Wilson5bafff32009-06-22 23:27:02 +00002084// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002085defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
2086 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002087 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002088defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2089 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002090 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002091def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002092 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2093 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002094 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2095 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002096 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002097 (SubReg_i16_lane imm:$lane)))>;
2098def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002099 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2100 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002101 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2102 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002103 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002104 (SubReg_i32_lane imm:$lane)))>;
2105
Bob Wilson5bafff32009-06-22 23:27:02 +00002106// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002107defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2108 "vmull", "s", int_arm_neon_vmulls, 1>;
2109defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2110 "vmull", "u", int_arm_neon_vmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002111def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002112 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002113defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002114 int_arm_neon_vmulls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002115defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002116 int_arm_neon_vmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002117
Bob Wilson5bafff32009-06-22 23:27:02 +00002118// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002119defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
2120 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
2121defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
2122 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002123
2124// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2125
2126// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002127defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002128 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2129def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002130 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002131def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002132 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002133defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002134 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2135def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002136 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002137def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002138 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002139
2140def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002141 (mul (v8i16 QPR:$src2),
2142 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2143 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002144 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002145 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002146 (SubReg_i16_lane imm:$lane)))>;
2147
2148def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002149 (mul (v4i32 QPR:$src2),
2150 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2151 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002152 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002153 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002154 (SubReg_i32_lane imm:$lane)))>;
2155
2156def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002157 (fmul (v4f32 QPR:$src2),
2158 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002159 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2160 (v4f32 QPR:$src2),
2161 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002162 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002163 (SubReg_i32_lane imm:$lane)))>;
2164
Bob Wilson5bafff32009-06-22 23:27:02 +00002165// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002166defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002167 "vmlal", "s", int_arm_neon_vmlals>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002168defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002169 "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002170
Evan Chengf81bf152009-11-23 21:57:23 +00002171defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>;
2172defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002173
Bob Wilson5bafff32009-06-22 23:27:02 +00002174// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002175defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002176 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00002177defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002178
Bob Wilson5bafff32009-06-22 23:27:02 +00002179// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002180defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002181 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2182def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002183 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002184def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002185 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002186defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002187 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2188def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002189 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002190def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002191 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002192
2193def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002194 (mul (v8i16 QPR:$src2),
2195 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2196 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002197 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002198 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002199 (SubReg_i16_lane imm:$lane)))>;
2200
2201def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002202 (mul (v4i32 QPR:$src2),
2203 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2204 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002205 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002206 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002207 (SubReg_i32_lane imm:$lane)))>;
2208
2209def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002210 (fmul (v4f32 QPR:$src2),
2211 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2212 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002213 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002214 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002215 (SubReg_i32_lane imm:$lane)))>;
2216
Bob Wilson5bafff32009-06-22 23:27:02 +00002217// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002218defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002219 "vmlsl", "s", int_arm_neon_vmlsls>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002220defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002221 "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002222
Evan Chengf81bf152009-11-23 21:57:23 +00002223defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>;
2224defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002225
Bob Wilson5bafff32009-06-22 23:27:02 +00002226// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002227defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002228 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00002229defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002230
2231// Vector Subtract Operations.
2232
2233// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002234defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002235 "vsub", "i", sub, 0>;
2236def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002237 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002238def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002239 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002240// VSUBL : Vector Subtract Long (Q = D - D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002241defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2242 "vsubl", "s", int_arm_neon_vsubls, 1>;
2243defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2244 "vsubl", "u", int_arm_neon_vsublu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002245// VSUBW : Vector Subtract Wide (Q = Q - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002246defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw", "s", int_arm_neon_vsubws, 0>;
2247defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw", "u", int_arm_neon_vsubwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002248// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002249defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002250 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002251 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002252defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002253 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002254 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002255// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002256defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002257 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002258 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002259defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002260 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002261 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002262// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002263defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2264 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002265// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002266defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2267 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002268
2269// Vector Comparisons.
2270
2271// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002272defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2273 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002274def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002275 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002276def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002277 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002278// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002279defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
2280 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002281
Bob Wilson5bafff32009-06-22 23:27:02 +00002282// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002283defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2284 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
2285defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2286 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00002287def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
2288 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002289def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002290 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002291// For disassembly only.
2292defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2293 "$dst, $src, #0">;
2294// For disassembly only.
2295defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2296 "$dst, $src, #0">;
2297
Bob Wilson5bafff32009-06-22 23:27:02 +00002298// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002299defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2300 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
2301defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2302 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002303def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002304 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002305def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002306 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002307// For disassembly only.
2308defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2309 "$dst, $src, #0">;
2310// For disassembly only.
2311defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2312 "$dst, $src, #0">;
2313
Bob Wilson5bafff32009-06-22 23:27:02 +00002314// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002315def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
2316 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
2317def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
2318 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002319// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002320def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
2321 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
2322def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
2323 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002324// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002325defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002326 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002327
2328// Vector Bitwise Operations.
2329
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002330def vnot8 : PatFrag<(ops node:$in),
2331 (xor node:$in, (bitconvert (v8i8 immAllOnesV)))>;
2332def vnot16 : PatFrag<(ops node:$in),
2333 (xor node:$in, (bitconvert (v16i8 immAllOnesV)))>;
2334
2335
Bob Wilson5bafff32009-06-22 23:27:02 +00002336// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002337def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2338 v2i32, v2i32, and, 1>;
2339def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2340 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002341
2342// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002343def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2344 v2i32, v2i32, xor, 1>;
2345def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2346 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002347
2348// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002349def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2350 v2i32, v2i32, or, 1>;
2351def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2352 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002353
2354// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002355def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002356 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2357 "vbic", "$dst, $src1, $src2", "",
2358 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002359 (vnot8 DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002360def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002361 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2362 "vbic", "$dst, $src1, $src2", "",
2363 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002364 (vnot16 QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002365
2366// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002367def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002368 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2369 "vorn", "$dst, $src1, $src2", "",
2370 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002371 (vnot8 DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002372def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002373 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2374 "vorn", "$dst, $src1, $src2", "",
2375 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002376 (vnot16 QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002377
2378// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002379def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002380 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002381 "vmvn", "$dst, $src", "",
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002382 [(set DPR:$dst, (v2i32 (vnot8 DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002383def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002384 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002385 "vmvn", "$dst, $src", "",
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002386 [(set QPR:$dst, (v4i32 (vnot16 QPR:$src)))]>;
2387def : Pat<(v2i32 (vnot8 DPR:$src)), (VMVNd DPR:$src)>;
2388def : Pat<(v4i32 (vnot16 QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002389
2390// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002391def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002392 (ins DPR:$src1, DPR:$src2, DPR:$src3),
2393 N3RegFrm, IIC_VCNTiD,
2394 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2395 [(set DPR:$dst,
2396 (v2i32 (or (and DPR:$src2, DPR:$src1),
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002397 (and DPR:$src3, (vnot8 DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002398def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002399 (ins QPR:$src1, QPR:$src2, QPR:$src3),
2400 N3RegFrm, IIC_VCNTiQ,
2401 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2402 [(set QPR:$dst,
2403 (v4i32 (or (and QPR:$src2, QPR:$src1),
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002404 (and QPR:$src3, (vnot16 QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002405
2406// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002407// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002408def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2409 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002410 N3RegFrm, IIC_VBINiD,
2411 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002412 [/* For disassembly only; pattern left blank */]>;
2413def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2414 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002415 N3RegFrm, IIC_VBINiQ,
2416 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002417 [/* For disassembly only; pattern left blank */]>;
2418
Bob Wilson5bafff32009-06-22 23:27:02 +00002419// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002420// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002421def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2422 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002423 N3RegFrm, IIC_VBINiD,
2424 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002425 [/* For disassembly only; pattern left blank */]>;
2426def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2427 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002428 N3RegFrm, IIC_VBINiQ,
2429 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002430 [/* For disassembly only; pattern left blank */]>;
2431
2432// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002433// for equivalent operations with different register constraints; it just
2434// inserts copies.
2435
2436// Vector Absolute Differences.
2437
2438// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002439defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002440 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002441 "vabd", "s", int_arm_neon_vabds, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002442defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002443 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002444 "vabd", "u", int_arm_neon_vabdu, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002445def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +00002446 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002447def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002448 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002449
2450// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002451defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002452 "vabdl", "s", int_arm_neon_vabdls, 0>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002453defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002454 "vabdl", "u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002455
2456// VABA : Vector Absolute Difference and Accumulate
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002457defm VABAs : N3VInt3_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
2458 "vaba", "s", int_arm_neon_vabas>;
2459defm VABAu : N3VInt3_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
2460 "vaba", "u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002461
2462// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002463defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, IIC_VABAD, IIC_VABAD,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002464 "vabal", "s", int_arm_neon_vabals>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002465defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, IIC_VABAD, IIC_VABAD,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002466 "vabal", "u", int_arm_neon_vabalu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002467
2468// Vector Maximum and Minimum.
2469
2470// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002471defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002472 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002473 "vmax", "s", int_arm_neon_vmaxs, 1>;
2474defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002475 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002476 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002477def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
2478 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002479 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002480def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
2481 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002482 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
2483
2484// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002485defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
2486 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
2487 "vmin", "s", int_arm_neon_vmins, 1>;
2488defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
2489 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
2490 "vmin", "u", int_arm_neon_vminu, 1>;
2491def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
2492 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002493 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002494def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
2495 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002496 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002497
2498// Vector Pairwise Operations.
2499
2500// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002501def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2502 "vpadd", "i8",
2503 v8i8, v8i8, int_arm_neon_vpadd, 0>;
2504def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2505 "vpadd", "i16",
2506 v4i16, v4i16, int_arm_neon_vpadd, 0>;
2507def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2508 "vpadd", "i32",
2509 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00002510def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
2511 IIC_VBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002512 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002513
2514// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00002515defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002516 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002517defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002518 int_arm_neon_vpaddlu>;
2519
2520// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00002521defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002522 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00002523defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002524 int_arm_neon_vpadalu>;
2525
2526// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002527def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002528 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002529def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002530 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002531def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002532 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002533def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002534 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002535def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002536 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002537def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002538 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002539def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002540 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002541
2542// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002543def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002544 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002545def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002546 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002547def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002548 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002549def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002550 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002551def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002552 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002553def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002554 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002555def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002556 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002557
2558// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2559
2560// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002561def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002562 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002563 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002564def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002565 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002566 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002567def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002568 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002569 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002570def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002571 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002572 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002573
2574// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002575def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002576 IIC_VRECSD, "vrecps", "f32",
2577 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002578def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002579 IIC_VRECSQ, "vrecps", "f32",
2580 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002581
2582// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002583def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002584 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002585 v2i32, v2i32, int_arm_neon_vrsqrte>;
2586def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002587 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002588 v4i32, v4i32, int_arm_neon_vrsqrte>;
2589def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002590 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002591 v2f32, v2f32, int_arm_neon_vrsqrte>;
2592def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002593 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002594 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002595
2596// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002597def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002598 IIC_VRECSD, "vrsqrts", "f32",
2599 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002600def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002601 IIC_VRECSQ, "vrsqrts", "f32",
2602 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002603
2604// Vector Shifts.
2605
2606// VSHL : Vector Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002607defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, N3RegVShFrm,
2608 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
2609 "vshl", "s", int_arm_neon_vshifts, 0>;
2610defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, N3RegVShFrm,
2611 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
2612 "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002613// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002614defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
2615 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002616// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002617defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
2618 N2RegVShRFrm>;
2619defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
2620 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002621
2622// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00002623defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
2624defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002625
2626// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002627class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00002628 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00002629 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00002630 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
2631 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002632 let Inst{21-16} = op21_16;
2633}
Evan Chengf81bf152009-11-23 21:57:23 +00002634def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00002635 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002636def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00002637 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002638def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00002639 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002640
2641// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00002642defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
2643 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002644
2645// VRSHL : Vector Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002646defm VRSHLs : N3VInt_QHSD<0, 0, 0b0101, 0, N3RegVShFrm,
2647 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2648 "vrshl", "s", int_arm_neon_vrshifts, 0>;
2649defm VRSHLu : N3VInt_QHSD<1, 0, 0b0101, 0, N3RegVShFrm,
2650 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2651 "vrshl", "u", int_arm_neon_vrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002652// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00002653defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
2654 N2RegVShRFrm>;
2655defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
2656 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002657
2658// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002659defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00002660 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002661
2662// VQSHL : Vector Saturating Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002663defm VQSHLs : N3VInt_QHSD<0, 0, 0b0100, 1, N3RegVShFrm,
2664 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2665 "vqshl", "s", int_arm_neon_vqshifts, 0>;
2666defm VQSHLu : N3VInt_QHSD<1, 0, 0b0100, 1, N3RegVShFrm,
2667 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2668 "vqshl", "u", int_arm_neon_vqshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002669// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002670defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
2671 N2RegVShLFrm>;
2672defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
2673 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002674// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002675defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
2676 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002677
2678// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002679defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002680 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002681defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002682 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002683
2684// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002685defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002686 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002687
2688// VQRSHL : Vector Saturating Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002689defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, N3RegVShFrm,
2690 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2691 "vqrshl", "s", int_arm_neon_vqrshifts, 0>;
2692defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, N3RegVShFrm,
2693 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2694 "vqrshl", "u", int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002695
2696// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002697defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002698 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002699defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002700 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002701
2702// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002703defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002704 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002705
2706// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002707defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
2708defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002709// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002710defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
2711defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002712
2713// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00002714defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002715// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00002716defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002717
2718// Vector Absolute and Saturating Absolute.
2719
2720// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002721defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002722 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002723 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002724def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002725 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002726 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002727def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002728 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002729 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002730
2731// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002732defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002733 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002734 int_arm_neon_vqabs>;
2735
2736// Vector Negate.
2737
Chris Lattner0a00ed92010-03-28 08:39:10 +00002738def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
2739def vneg8 : PatFrag<(ops node:$in),
2740 (sub (bitconvert (v8i8 immAllZerosV)), node:$in)>;
2741def vneg16 : PatFrag<(ops node:$in),
2742 (sub (bitconvert (v16i8 immAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002743
Evan Chengf81bf152009-11-23 21:57:23 +00002744class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002745 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002746 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Chris Lattner0a00ed92010-03-28 08:39:10 +00002747 [(set DPR:$dst, (Ty (vneg8 DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002748class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002749 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002750 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Chris Lattner0a00ed92010-03-28 08:39:10 +00002751 [(set QPR:$dst, (Ty (vneg16 QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002752
Chris Lattner0a00ed92010-03-28 08:39:10 +00002753// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00002754def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
2755def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
2756def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
2757def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
2758def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
2759def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002760
2761// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002762def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002763 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00002764 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002765 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2766def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002767 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002768 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002769 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2770
Chris Lattner0a00ed92010-03-28 08:39:10 +00002771def : Pat<(v8i8 (vneg8 DPR:$src)), (VNEGs8d DPR:$src)>;
2772def : Pat<(v4i16 (vneg8 DPR:$src)), (VNEGs16d DPR:$src)>;
2773def : Pat<(v2i32 (vneg8 DPR:$src)), (VNEGs32d DPR:$src)>;
2774def : Pat<(v16i8 (vneg16 QPR:$src)), (VNEGs8q QPR:$src)>;
2775def : Pat<(v8i16 (vneg16 QPR:$src)), (VNEGs16q QPR:$src)>;
2776def : Pat<(v4i32 (vneg16 QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002777
2778// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00002779defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002780 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002781 int_arm_neon_vqneg>;
2782
2783// Vector Bit Counting Operations.
2784
2785// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00002786defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002787 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002788 int_arm_neon_vcls>;
2789// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00002790defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002791 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002792 int_arm_neon_vclz>;
2793// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00002794def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002795 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002796 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00002797def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002798 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002799 v16i8, v16i8, int_arm_neon_vcnt>;
2800
Johnny Chend8836042010-02-24 20:06:07 +00002801// Vector Swap -- for disassembly only.
2802def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
2803 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2804 "vswp", "$dst, $src", "", []>;
2805def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
2806 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2807 "vswp", "$dst, $src", "", []>;
2808
Bob Wilson5bafff32009-06-22 23:27:02 +00002809// Vector Move Operations.
2810
2811// VMOV : Vector Move (Register)
2812
Evan Cheng020cc1b2010-05-13 00:16:46 +00002813let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00002814def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002815 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00002816def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002817 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002818
Evan Cheng22c687b2010-05-14 02:13:41 +00002819// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00002820// be expanded after register allocation is completed.
2821def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
2822 NoItinerary, "@ vmov\t$dst, $src", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00002823
2824def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
2825 NoItinerary, "@ vmov\t$dst, $src", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00002826} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00002827
Bob Wilson5bafff32009-06-22 23:27:02 +00002828// VMOV : Vector Move (Immediate)
2829
2830// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
2831def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
2832 return ARM::getVMOVImm(N, 1, *CurDAG);
2833}]>;
2834def vmovImm8 : PatLeaf<(build_vector), [{
2835 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
2836}], VMOV_get_imm8>;
2837
2838// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
2839def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
2840 return ARM::getVMOVImm(N, 2, *CurDAG);
2841}]>;
2842def vmovImm16 : PatLeaf<(build_vector), [{
2843 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
2844}], VMOV_get_imm16>;
2845
2846// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
2847def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
2848 return ARM::getVMOVImm(N, 4, *CurDAG);
2849}]>;
2850def vmovImm32 : PatLeaf<(build_vector), [{
2851 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
2852}], VMOV_get_imm32>;
2853
2854// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
2855def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
2856 return ARM::getVMOVImm(N, 8, *CurDAG);
2857}]>;
2858def vmovImm64 : PatLeaf<(build_vector), [{
2859 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
2860}], VMOV_get_imm64>;
2861
2862// Note: Some of the cmode bits in the following VMOV instructions need to
2863// be encoded based on the immed values.
2864
2865def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002866 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002867 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002868 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
2869def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002870 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002871 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002872 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
2873
Johnny Chen208d76c2009-12-01 00:02:02 +00002874def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002875 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002876 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002877 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002878def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002879 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002880 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002881 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
2882
Johnny Chen208d76c2009-12-01 00:02:02 +00002883def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002884 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002885 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002886 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002887def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002888 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002889 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002890 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
2891
2892def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002893 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002894 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002895 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
2896def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002897 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002898 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002899 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
2900
2901// VMOV : Vector Get Lane (move scalar to ARM core register)
2902
Johnny Chen131c4a52009-11-23 17:48:17 +00002903def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002904 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002905 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002906 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2907 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002908def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002909 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002910 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002911 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2912 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002913def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002914 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002915 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002916 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2917 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002918def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002919 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002920 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002921 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2922 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002923def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002924 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002925 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002926 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2927 imm:$lane))]>;
2928// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2929def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2930 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002931 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002932 (SubReg_i8_lane imm:$lane))>;
2933def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2934 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002935 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002936 (SubReg_i16_lane imm:$lane))>;
2937def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2938 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002939 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002940 (SubReg_i8_lane imm:$lane))>;
2941def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2942 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002943 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002944 (SubReg_i16_lane imm:$lane))>;
2945def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2946 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002947 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002948 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002949def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002950 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002951 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002952def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002953 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002954 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002955//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002956// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002957def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002958 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002959
2960
2961// VMOV : Vector Set Lane (move ARM core register to scalar)
2962
2963let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00002964def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002965 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002966 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002967 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2968 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002969def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002970 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002971 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002972 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2973 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002974def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002975 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002976 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002977 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2978 GPR:$src2, imm:$lane))]>;
2979}
2980def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2981 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002982 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002983 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002984 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002985 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002986def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2987 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002988 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002989 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002990 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002991 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002992def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2993 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002994 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002995 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002996 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002997 (DSubReg_i32_reg imm:$lane)))>;
2998
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00002999def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003000 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3001 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003002def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003003 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3004 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003005
3006//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003007// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003008def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003009 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003010
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003011def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
3012 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003013def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003014 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
3015def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
3016 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
3017
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003018def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3019 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3020def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3021 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3022def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3023 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3024
3025def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3026 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3027 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
3028 arm_dsubreg_0)>;
3029def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3030 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3031 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
3032 arm_dsubreg_0)>;
3033def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3034 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3035 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
3036 arm_dsubreg_0)>;
3037
Bob Wilson5bafff32009-06-22 23:27:02 +00003038// VDUP : Vector Duplicate (from ARM core register to all elements)
3039
Evan Chengf81bf152009-11-23 21:57:23 +00003040class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003041 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003042 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003043 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003044class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003045 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003046 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003047 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003048
Evan Chengf81bf152009-11-23 21:57:23 +00003049def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3050def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3051def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3052def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3053def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3054def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003055
3056def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003057 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003058 [(set DPR:$dst, (v2f32 (NEONvdup
3059 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003060def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003061 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003062 [(set QPR:$dst, (v4f32 (NEONvdup
3063 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003064
3065// VDUP : Vector Duplicate Lane (from scalar to all elements)
3066
Johnny Chene4614f72010-03-25 17:01:27 +00003067class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3068 ValueType Ty>
3069 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3070 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3071 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003072
Johnny Chene4614f72010-03-25 17:01:27 +00003073class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003074 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00003075 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3076 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3077 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3078 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003079
Bob Wilson507df402009-10-21 02:15:46 +00003080// Inst{19-16} is partially specified depending on the element size.
3081
Johnny Chene4614f72010-03-25 17:01:27 +00003082def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8>;
3083def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16>;
3084def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32>;
3085def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32>;
3086def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8>;
3087def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16>;
3088def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32>;
3089def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003090
Bob Wilson0ce37102009-08-14 05:08:32 +00003091def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3092 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3093 (DSubReg_i8_reg imm:$lane))),
3094 (SubReg_i8_lane imm:$lane)))>;
3095def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3096 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3097 (DSubReg_i16_reg imm:$lane))),
3098 (SubReg_i16_lane imm:$lane)))>;
3099def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3100 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3101 (DSubReg_i32_reg imm:$lane))),
3102 (SubReg_i32_lane imm:$lane)))>;
3103def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3104 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3105 (DSubReg_i32_reg imm:$lane))),
3106 (SubReg_i32_lane imm:$lane)))>;
3107
Johnny Chenda1aea42009-11-23 21:00:43 +00003108def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
3109 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003110 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003111 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003112
Johnny Chenda1aea42009-11-23 21:00:43 +00003113def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
3114 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003115 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003116 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003117
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003118def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)),
3119 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003120 (i64 (EXTRACT_SUBREG QPR:$src,
3121 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003122 (DSubReg_f64_other_reg imm:$lane))>;
3123def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)),
3124 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003125 (f64 (EXTRACT_SUBREG QPR:$src,
3126 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003127 (DSubReg_f64_other_reg imm:$lane))>;
3128
Bob Wilson5bafff32009-06-22 23:27:02 +00003129// VMOVN : Vector Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003130defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
3131 "vmovn", "i", int_arm_neon_vmovn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003132// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003133defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3134 "vqmovn", "s", int_arm_neon_vqmovns>;
3135defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3136 "vqmovn", "u", int_arm_neon_vqmovnu>;
3137defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3138 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003139// VMOVL : Vector Lengthening Move
Evan Chengf81bf152009-11-23 21:57:23 +00003140defm VMOVLs : N2VLInt_QHS<0b01,0b10100,0,1, "vmovl", "s",
3141 int_arm_neon_vmovls>;
3142defm VMOVLu : N2VLInt_QHS<0b11,0b10100,0,1, "vmovl", "u",
3143 int_arm_neon_vmovlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003144
3145// Vector Conversions.
3146
Johnny Chen9e088762010-03-17 17:52:21 +00003147// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003148def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3149 v2i32, v2f32, fp_to_sint>;
3150def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3151 v2i32, v2f32, fp_to_uint>;
3152def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3153 v2f32, v2i32, sint_to_fp>;
3154def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3155 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003156
Johnny Chen6c8648b2010-03-17 23:26:50 +00003157def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3158 v4i32, v4f32, fp_to_sint>;
3159def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3160 v4i32, v4f32, fp_to_uint>;
3161def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3162 v4f32, v4i32, sint_to_fp>;
3163def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3164 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003165
3166// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003167def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003168 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003169def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003170 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003171def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003172 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003173def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003174 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3175
Evan Chengf81bf152009-11-23 21:57:23 +00003176def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003177 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003178def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003179 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003180def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003181 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003182def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003183 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3184
Bob Wilsond8e17572009-08-12 22:31:50 +00003185// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003186
3187// VREV64 : Vector Reverse elements within 64-bit doublewords
3188
Evan Chengf81bf152009-11-23 21:57:23 +00003189class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003190 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003191 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003192 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003193 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003194class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003195 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003196 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003197 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003198 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003199
Evan Chengf81bf152009-11-23 21:57:23 +00003200def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3201def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3202def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3203def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003204
Evan Chengf81bf152009-11-23 21:57:23 +00003205def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3206def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3207def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3208def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003209
3210// VREV32 : Vector Reverse elements within 32-bit words
3211
Evan Chengf81bf152009-11-23 21:57:23 +00003212class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003213 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003214 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003215 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003216 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003217class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003218 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003219 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003220 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003221 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003222
Evan Chengf81bf152009-11-23 21:57:23 +00003223def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3224def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003225
Evan Chengf81bf152009-11-23 21:57:23 +00003226def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3227def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003228
3229// VREV16 : Vector Reverse elements within 16-bit halfwords
3230
Evan Chengf81bf152009-11-23 21:57:23 +00003231class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003232 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003233 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003234 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003235 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003236class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003237 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003238 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003239 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003240 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003241
Evan Chengf81bf152009-11-23 21:57:23 +00003242def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3243def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003244
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003245// Other Vector Shuffles.
3246
3247// VEXT : Vector Extract
3248
Evan Chengf81bf152009-11-23 21:57:23 +00003249class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003250 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3251 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
3252 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3253 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
3254 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003255
Evan Chengf81bf152009-11-23 21:57:23 +00003256class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003257 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3258 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
3259 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3260 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
3261 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003262
Evan Chengf81bf152009-11-23 21:57:23 +00003263def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3264def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3265def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3266def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003267
Evan Chengf81bf152009-11-23 21:57:23 +00003268def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3269def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3270def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3271def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003272
Bob Wilson64efd902009-08-08 05:53:00 +00003273// VTRN : Vector Transpose
3274
Evan Chengf81bf152009-11-23 21:57:23 +00003275def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3276def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3277def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003278
Evan Chengf81bf152009-11-23 21:57:23 +00003279def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3280def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3281def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003282
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003283// VUZP : Vector Unzip (Deinterleave)
3284
Evan Chengf81bf152009-11-23 21:57:23 +00003285def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3286def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3287def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003288
Evan Chengf81bf152009-11-23 21:57:23 +00003289def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3290def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3291def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003292
3293// VZIP : Vector Zip (Interleave)
3294
Evan Chengf81bf152009-11-23 21:57:23 +00003295def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3296def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3297def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003298
Evan Chengf81bf152009-11-23 21:57:23 +00003299def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3300def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3301def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003302
Bob Wilson114a2662009-08-12 20:51:55 +00003303// Vector Table Lookup and Table Extension.
3304
3305// VTBL : Vector Table Lookup
3306def VTBL1
3307 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003308 (ins DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003309 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003310 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003311let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003312def VTBL2
3313 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003314 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTB2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003315 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003316 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
3317 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3318def VTBL3
3319 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003320 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NVTBLFrm, IIC_VTB3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003321 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003322 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
3323 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3324def VTBL4
3325 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003326 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003327 NVTBLFrm, IIC_VTB4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003328 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003329 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
3330 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003331} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003332
3333// VTBX : Vector Table Extension
3334def VTBX1
3335 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003336 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003337 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003338 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3339 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003340let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003341def VTBX2
3342 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003343 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTBX2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003344 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003345 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
3346 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3347def VTBX3
3348 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003349 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003350 NVTBLFrm, IIC_VTBX3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003351 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003352 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
3353 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3354def VTBX4
3355 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
Johnny Chen79c4d822010-03-29 01:14:22 +00003356 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NVTBLFrm, IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003357 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
3358 "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003359 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
3360 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003361} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003362
Bob Wilson5bafff32009-06-22 23:27:02 +00003363//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003364// NEON instructions for single-precision FP math
3365//===----------------------------------------------------------------------===//
3366
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003367class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3368 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003369 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
3370 SPR:$a, arm_ssubreg_0))),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003371 arm_ssubreg_0)>;
3372
3373class N3VSPat<SDNode OpNode, NeonI Inst>
3374 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003375 (EXTRACT_SUBREG (v2f32
3376 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3377 SPR:$a, arm_ssubreg_0),
3378 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3379 SPR:$b, arm_ssubreg_0))),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003380 arm_ssubreg_0)>;
3381
3382class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
3383 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
3384 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3385 SPR:$acc, arm_ssubreg_0),
3386 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3387 SPR:$a, arm_ssubreg_0),
3388 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3389 SPR:$b, arm_ssubreg_0)),
3390 arm_ssubreg_0)>;
3391
Evan Cheng1d2426c2009-08-07 19:30:41 +00003392// These need separate instructions because they must use DPR_VFP2 register
3393// class which have SPR sub-registers.
3394
3395// Vector Add Operations used for single-precision FP
3396let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003397def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
3398def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003399
David Goodwin338268c2009-08-10 22:17:39 +00003400// Vector Sub Operations used for single-precision FP
3401let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003402def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
3403def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003404
Evan Cheng1d2426c2009-08-07 19:30:41 +00003405// Vector Multiply Operations used for single-precision FP
3406let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003407def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3408def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003409
3410// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003411// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3412// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003413
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003414//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003415//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003416// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003417//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003418
3419//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003420//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003421// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003422//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003423
David Goodwin338268c2009-08-10 22:17:39 +00003424// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003425let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003426def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3427 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3428 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003429def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003430
David Goodwin338268c2009-08-10 22:17:39 +00003431// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003432let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003433def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3434 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3435 "vneg", "f32", "$dst, $src", "", []>;
3436def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003437
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003438// Vector Maximum used for single-precision FP
3439let neverHasSideEffects = 1 in
3440def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003441 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003442 "vmax", "f32", "$dst, $src1, $src2", "", []>;
3443def : N3VSPat<NEONfmax, VMAXfd_sfp>;
3444
3445// Vector Minimum used for single-precision FP
3446let neverHasSideEffects = 1 in
3447def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003448 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003449 "vmin", "f32", "$dst, $src1, $src2", "", []>;
3450def : N3VSPat<NEONfmin, VMINfd_sfp>;
3451
David Goodwin338268c2009-08-10 22:17:39 +00003452// Vector Convert between single-precision FP and integer
3453let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003454def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3455 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003456def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003457
3458let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003459def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3460 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003461def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003462
3463let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003464def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3465 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003466def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003467
3468let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003469def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3470 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003471def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003472
Evan Cheng1d2426c2009-08-07 19:30:41 +00003473//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003474// Non-Instruction Patterns
3475//===----------------------------------------------------------------------===//
3476
3477// bit_convert
3478def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3479def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3480def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3481def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3482def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3483def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3484def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3485def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3486def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3487def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3488def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3489def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3490def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3491def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3492def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3493def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3494def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3495def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3496def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3497def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3498def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3499def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3500def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3501def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3502def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3503def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3504def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3505def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3506def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3507def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3508
3509def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3510def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3511def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3512def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3513def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3514def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3515def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3516def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3517def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3518def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3519def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3520def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3521def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3522def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3523def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3524def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3525def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3526def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3527def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3528def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3529def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3530def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3531def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3532def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3533def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3534def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3535def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3536def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3537def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3538def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;