blob: bebf4e839994cf56c4631fffae919e20292b3f62 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenge5ad88e2008-12-10 21:54:21 +000015#include "ARMAddressingModes.h"
16#include "ARMConstantPoolValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000019#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson9adc0ab2009-07-14 23:09:55 +000024#include "llvm/LLVMContext.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
28#include "llvm/CodeGen/SelectionDAG.h"
29#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000030#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000031#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000032#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
35#include "llvm/Support/raw_ostream.h"
36
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000037using namespace llvm;
38
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000039//===--------------------------------------------------------------------===//
40/// ARMDAGToDAGISel - ARM specific code to select ARM machine
41/// instructions for SelectionDAG operations.
42///
43namespace {
44class ARMDAGToDAGISel : public SelectionDAGISel {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000045 ARMBaseTargetMachine &TM;
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000046
Evan Chenga8e29892007-01-19 07:51:42 +000047 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
48 /// make the right decision when generating code for different targets.
49 const ARMSubtarget *Subtarget;
50
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000051public:
Bob Wilson522ce972009-09-28 14:30:20 +000052 explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm,
53 CodeGenOpt::Level OptLevel)
54 : SelectionDAGISel(tm, OptLevel), TM(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000055 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056 }
57
Evan Chenga8e29892007-01-19 07:51:42 +000058 virtual const char *getPassName() const {
59 return "ARM Instruction Selection";
Anton Korobeynikov52237112009-06-17 18:13:58 +000060 }
61
Bob Wilsonaf4a8912009-10-08 18:51:31 +000062 /// getI32Imm - Return a target constant of type i32 with the specified
63 /// value.
Anton Korobeynikov52237112009-06-17 18:13:58 +000064 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +000065 return CurDAG->getTargetConstant(Imm, MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000066 }
67
Dan Gohman475871a2008-07-27 21:46:04 +000068 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000069 virtual void InstructionSelect();
Evan Cheng055b0312009-06-29 07:51:04 +000070 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
71 SDValue &B, SDValue &C);
Dan Gohman475871a2008-07-27 21:46:04 +000072 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
73 SDValue &Offset, SDValue &Opc);
74 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
75 SDValue &Offset, SDValue &Opc);
76 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
77 SDValue &Offset, SDValue &Opc);
78 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
79 SDValue &Offset, SDValue &Opc);
Anton Korobeynikovbaf31082009-08-08 13:35:48 +000080 bool SelectAddrMode4(SDValue Op, SDValue N, SDValue &Addr,
81 SDValue &Mode);
Dan Gohman475871a2008-07-27 21:46:04 +000082 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
83 SDValue &Offset);
Bob Wilson8b024a52009-07-01 23:16:05 +000084 bool SelectAddrMode6(SDValue Op, SDValue N, SDValue &Addr, SDValue &Update,
85 SDValue &Opc);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000086
Dan Gohman475871a2008-07-27 21:46:04 +000087 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
Bob Wilson8b024a52009-07-01 23:16:05 +000088 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000089
Dan Gohman475871a2008-07-27 21:46:04 +000090 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
91 SDValue &Offset);
92 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
93 SDValue &Base, SDValue &OffImm,
94 SDValue &Offset);
95 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
96 SDValue &OffImm, SDValue &Offset);
97 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
98 SDValue &OffImm, SDValue &Offset);
99 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
100 SDValue &OffImm, SDValue &Offset);
101 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
102 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +0000103
Evan Cheng9cb9e672009-06-27 02:26:13 +0000104 bool SelectT2ShifterOperandReg(SDValue Op, SDValue N,
105 SDValue &BaseReg, SDValue &Opc);
Evan Cheng055b0312009-06-29 07:51:04 +0000106 bool SelectT2AddrModeImm12(SDValue Op, SDValue N, SDValue &Base,
107 SDValue &OffImm);
108 bool SelectT2AddrModeImm8(SDValue Op, SDValue N, SDValue &Base,
109 SDValue &OffImm);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000110 bool SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
111 SDValue &OffImm);
David Goodwin6647cea2009-06-30 22:50:01 +0000112 bool SelectT2AddrModeImm8s4(SDValue Op, SDValue N, SDValue &Base,
113 SDValue &OffImm);
Evan Cheng055b0312009-06-29 07:51:04 +0000114 bool SelectT2AddrModeSoReg(SDValue Op, SDValue N, SDValue &Base,
115 SDValue &OffReg, SDValue &ShImm);
116
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000117 // Include the pieces autogenerated from the target description.
118#include "ARMGenDAGISel.inc"
Bob Wilson224c2442009-05-19 05:53:42 +0000119
120private:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000121 /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for
122 /// ARM.
Evan Chengaf4550f2009-07-02 01:23:32 +0000123 SDNode *SelectARMIndexedLoad(SDValue Op);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000124 SDNode *SelectT2IndexedLoad(SDValue Op);
125
Evan Cheng86198642009-08-07 00:34:42 +0000126 /// SelectDYN_ALLOC - Select dynamic alloc for Thumb.
127 SDNode *SelectDYN_ALLOC(SDValue Op);
Evan Chengaf4550f2009-07-02 01:23:32 +0000128
Bob Wilson3e36f132009-10-14 17:28:52 +0000129 /// SelectVLD - Select NEON load intrinsics. NumVecs should
130 /// be 2, 3 or 4. The opcode arrays specify the instructions used for
131 /// loads of D registers and even subregs and odd subregs of Q registers.
132 /// For NumVecs == 2, QOpcodes1 is not used.
133 SDNode *SelectVLD(SDValue Op, unsigned NumVecs, unsigned *DOpcodes,
134 unsigned *QOpcodes0, unsigned *QOpcodes1);
135
Bob Wilson96493442009-10-14 16:46:45 +0000136 /// SelectVLDSTLane - Select NEON load/store lane intrinsics. NumVecs should
Bob Wilsona7c397c2009-10-14 16:19:03 +0000137 /// be 2, 3 or 4. The opcode arrays specify the instructions used for
Bob Wilson96493442009-10-14 16:46:45 +0000138 /// load/store of D registers and even subregs and odd subregs of Q registers.
139 SDNode *SelectVLDSTLane(SDValue Op, bool IsLoad, unsigned NumVecs,
140 unsigned *DOpcodes, unsigned *QOpcodes0,
141 unsigned *QOpcodes1);
Bob Wilsona7c397c2009-10-14 16:19:03 +0000142
Sandeep Patel4e1ed882009-10-13 20:25:58 +0000143 /// SelectV6T2BitfieldExtractOp - Select SBFX/UBFX instructions for ARM.
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000144 SDNode *SelectV6T2BitfieldExtractOp(SDValue Op, unsigned Opc);
145
Evan Chengaf4550f2009-07-02 01:23:32 +0000146 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
147 /// inline asm expressions.
148 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
149 char ConstraintCode,
150 std::vector<SDValue> &OutOps);
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000151
152 /// PairDRegs - Insert a pair of double registers into an implicit def to
153 /// form a quad register.
154 SDNode *PairDRegs(EVT VT, SDValue V0, SDValue V1);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000155};
Evan Chenga8e29892007-01-19 07:51:42 +0000156}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000157
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000158/// isInt32Immediate - This method tests to see if the node is a 32-bit constant
159/// operand. If so Imm will receive the 32-bit value.
160static bool isInt32Immediate(SDNode *N, unsigned &Imm) {
161 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) {
162 Imm = cast<ConstantSDNode>(N)->getZExtValue();
163 return true;
164 }
165 return false;
166}
167
168// isInt32Immediate - This method tests to see if a constant operand.
169// If so Imm will receive the 32 bit value.
170static bool isInt32Immediate(SDValue N, unsigned &Imm) {
171 return isInt32Immediate(N.getNode(), Imm);
172}
173
174// isOpcWithIntImmediate - This method tests to see if the node is a specific
175// opcode and that it has a immediate integer right operand.
176// If so Imm will receive the 32 bit value.
177static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
178 return N->getOpcode() == Opc &&
179 isInt32Immediate(N->getOperand(1).getNode(), Imm);
180}
181
182
Dan Gohmanf350b272008-08-23 02:25:05 +0000183void ARMDAGToDAGISel::InstructionSelect() {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000184 DEBUG(BB->dump());
185
David Greene8ad4c002008-10-27 21:56:29 +0000186 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +0000187 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000188}
189
Evan Cheng055b0312009-06-29 07:51:04 +0000190bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
191 SDValue N,
192 SDValue &BaseReg,
193 SDValue &ShReg,
194 SDValue &Opc) {
195 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
196
197 // Don't match base register only case. That is matched to a separate
198 // lower complexity pattern with explicit register operand.
199 if (ShOpcVal == ARM_AM::no_shift) return false;
Jim Grosbach764ab522009-08-11 15:33:49 +0000200
Evan Cheng055b0312009-06-29 07:51:04 +0000201 BaseReg = N.getOperand(0);
202 unsigned ShImmVal = 0;
203 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 ShReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000205 ShImmVal = RHS->getZExtValue() & 31;
206 } else {
207 ShReg = N.getOperand(1);
208 }
209 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000211 return true;
212}
213
Dan Gohman475871a2008-07-27 21:46:04 +0000214bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
215 SDValue &Base, SDValue &Offset,
216 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000217 if (N.getOpcode() == ISD::MUL) {
218 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
219 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000221 if (RHSC & 1) {
222 RHSC = RHSC & ~1;
223 ARM_AM::AddrOpc AddSub = ARM_AM::add;
224 if (RHSC < 0) {
225 AddSub = ARM_AM::sub;
226 RHSC = - RHSC;
227 }
228 if (isPowerOf2_32(RHSC)) {
229 unsigned ShAmt = Log2_32(RHSC);
230 Base = Offset = N.getOperand(0);
231 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
232 ARM_AM::lsl),
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 MVT::i32);
Evan Chenga13fd102007-03-13 21:05:54 +0000234 return true;
235 }
236 }
237 }
238 }
239
Evan Chenga8e29892007-01-19 07:51:42 +0000240 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
241 Base = N;
242 if (N.getOpcode() == ISD::FrameIndex) {
243 int FI = cast<FrameIndexSDNode>(N)->getIndex();
244 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
245 } else if (N.getOpcode() == ARMISD::Wrapper) {
246 Base = N.getOperand(0);
247 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000249 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
250 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000252 return true;
253 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000254
Evan Chenga8e29892007-01-19 07:51:42 +0000255 // Match simple R +/- imm12 operands.
256 if (N.getOpcode() == ISD::ADD)
257 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000258 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000259 if ((RHSC >= 0 && RHSC < 0x1000) ||
260 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000261 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000262 if (Base.getOpcode() == ISD::FrameIndex) {
263 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
264 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
265 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000267
268 ARM_AM::AddrOpc AddSub = ARM_AM::add;
269 if (RHSC < 0) {
270 AddSub = ARM_AM::sub;
271 RHSC = - RHSC;
272 }
273 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000274 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000276 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000277 }
Evan Chenga8e29892007-01-19 07:51:42 +0000278 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000279
Evan Chenga8e29892007-01-19 07:51:42 +0000280 // Otherwise this is R +/- [possibly shifted] R
281 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
282 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
283 unsigned ShAmt = 0;
Jim Grosbach764ab522009-08-11 15:33:49 +0000284
Evan Chenga8e29892007-01-19 07:51:42 +0000285 Base = N.getOperand(0);
286 Offset = N.getOperand(1);
Jim Grosbach764ab522009-08-11 15:33:49 +0000287
Evan Chenga8e29892007-01-19 07:51:42 +0000288 if (ShOpcVal != ARM_AM::no_shift) {
289 // Check to see if the RHS of the shift is a constant, if not, we can't fold
290 // it.
291 if (ConstantSDNode *Sh =
292 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000293 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000294 Offset = N.getOperand(1).getOperand(0);
295 } else {
296 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000297 }
298 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000299
Evan Chenga8e29892007-01-19 07:51:42 +0000300 // Try matching (R shl C) + (R).
301 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
302 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
303 if (ShOpcVal != ARM_AM::no_shift) {
304 // Check to see if the RHS of the shift is a constant, if not, we can't
305 // fold it.
306 if (ConstantSDNode *Sh =
307 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000308 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000309 Offset = N.getOperand(0).getOperand(0);
310 Base = N.getOperand(1);
311 } else {
312 ShOpcVal = ARM_AM::no_shift;
313 }
314 }
315 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000316
Evan Chenga8e29892007-01-19 07:51:42 +0000317 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000319 return true;
320}
321
Dan Gohman475871a2008-07-27 21:46:04 +0000322bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
323 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000324 unsigned Opcode = Op.getOpcode();
325 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
326 ? cast<LoadSDNode>(Op)->getAddressingMode()
327 : cast<StoreSDNode>(Op)->getAddressingMode();
328 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
329 ? ARM_AM::add : ARM_AM::sub;
330 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000331 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000332 if (Val >= 0 && Val < 0x1000) { // 12 bits.
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000334 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
335 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000337 return true;
338 }
339 }
340
341 Offset = N;
342 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
343 unsigned ShAmt = 0;
344 if (ShOpcVal != ARM_AM::no_shift) {
345 // Check to see if the RHS of the shift is a constant, if not, we can't fold
346 // it.
347 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000348 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000349 Offset = N.getOperand(0);
350 } else {
351 ShOpcVal = ARM_AM::no_shift;
352 }
353 }
354
355 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000357 return true;
358}
359
Evan Chenga8e29892007-01-19 07:51:42 +0000360
Dan Gohman475871a2008-07-27 21:46:04 +0000361bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
362 SDValue &Base, SDValue &Offset,
363 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000364 if (N.getOpcode() == ISD::SUB) {
365 // X - C is canonicalize to X + -C, no need to handle it here.
366 Base = N.getOperand(0);
367 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000369 return true;
370 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000371
Evan Chenga8e29892007-01-19 07:51:42 +0000372 if (N.getOpcode() != ISD::ADD) {
373 Base = N;
374 if (N.getOpcode() == ISD::FrameIndex) {
375 int FI = cast<FrameIndexSDNode>(N)->getIndex();
376 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
377 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 Offset = CurDAG->getRegister(0, MVT::i32);
379 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000380 return true;
381 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000382
Evan Chenga8e29892007-01-19 07:51:42 +0000383 // If the RHS is +/- imm8, fold into addr mode.
384 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000385 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000386 if ((RHSC >= 0 && RHSC < 256) ||
387 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000388 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000389 if (Base.getOpcode() == ISD::FrameIndex) {
390 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
391 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
392 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000394
395 ARM_AM::AddrOpc AddSub = ARM_AM::add;
396 if (RHSC < 0) {
397 AddSub = ARM_AM::sub;
398 RHSC = - RHSC;
399 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000401 return true;
402 }
403 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000404
Evan Chenga8e29892007-01-19 07:51:42 +0000405 Base = N.getOperand(0);
406 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000408 return true;
409}
410
Dan Gohman475871a2008-07-27 21:46:04 +0000411bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
412 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000413 unsigned Opcode = Op.getOpcode();
414 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
415 ? cast<LoadSDNode>(Op)->getAddressingMode()
416 : cast<StoreSDNode>(Op)->getAddressingMode();
417 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
418 ? ARM_AM::add : ARM_AM::sub;
419 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000420 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000421 if (Val >= 0 && Val < 256) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 Offset = CurDAG->getRegister(0, MVT::i32);
423 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000424 return true;
425 }
426 }
427
428 Offset = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000430 return true;
431}
432
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000433bool ARMDAGToDAGISel::SelectAddrMode4(SDValue Op, SDValue N,
434 SDValue &Addr, SDValue &Mode) {
435 Addr = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 Mode = CurDAG->getTargetConstant(0, MVT::i32);
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000437 return true;
438}
Evan Chenga8e29892007-01-19 07:51:42 +0000439
Dan Gohman475871a2008-07-27 21:46:04 +0000440bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
441 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000442 if (N.getOpcode() != ISD::ADD) {
443 Base = N;
444 if (N.getOpcode() == ISD::FrameIndex) {
445 int FI = cast<FrameIndexSDNode>(N)->getIndex();
446 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
447 } else if (N.getOpcode() == ARMISD::Wrapper) {
448 Base = N.getOperand(0);
449 }
450 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000452 return true;
453 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000454
Evan Chenga8e29892007-01-19 07:51:42 +0000455 // If the RHS is +/- imm8, fold into addr mode.
456 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000457 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000458 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
459 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000460 if ((RHSC >= 0 && RHSC < 256) ||
461 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000462 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000463 if (Base.getOpcode() == ISD::FrameIndex) {
464 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
465 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
466 }
467
468 ARM_AM::AddrOpc AddSub = ARM_AM::add;
469 if (RHSC < 0) {
470 AddSub = ARM_AM::sub;
471 RHSC = - RHSC;
472 }
473 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000475 return true;
476 }
477 }
478 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000479
Evan Chenga8e29892007-01-19 07:51:42 +0000480 Base = N;
481 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000483 return true;
484}
485
Bob Wilson8b024a52009-07-01 23:16:05 +0000486bool ARMDAGToDAGISel::SelectAddrMode6(SDValue Op, SDValue N,
487 SDValue &Addr, SDValue &Update,
488 SDValue &Opc) {
489 Addr = N;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000490 // Default to no writeback.
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 Update = CurDAG->getRegister(0, MVT::i32);
492 Opc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(false), MVT::i32);
Bob Wilson8b024a52009-07-01 23:16:05 +0000493 return true;
494}
495
Dan Gohman475871a2008-07-27 21:46:04 +0000496bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
Evan Chengbba9f5f2009-08-14 19:01:37 +0000497 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000498 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
499 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000500 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000501 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000503 return true;
504 }
505 return false;
506}
507
Dan Gohman475871a2008-07-27 21:46:04 +0000508bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
509 SDValue &Base, SDValue &Offset){
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000510 // FIXME dl should come from the parent load or store, not the address
511 DebugLoc dl = Op.getDebugLoc();
Evan Chengc38f2bc2007-01-23 22:59:13 +0000512 if (N.getOpcode() != ISD::ADD) {
Evan Cheng2f297df2009-07-11 07:08:13 +0000513 ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N);
514 if (!NC || NC->getZExtValue() != 0)
515 return false;
516
517 Base = Offset = N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000518 return true;
519 }
520
Evan Chenga8e29892007-01-19 07:51:42 +0000521 Base = N.getOperand(0);
522 Offset = N.getOperand(1);
523 return true;
524}
525
Evan Cheng79d43262007-01-24 02:21:22 +0000526bool
Dan Gohman475871a2008-07-27 21:46:04 +0000527ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
528 unsigned Scale, SDValue &Base,
529 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000530 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000531 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000532 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
533 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000534 if (N.getOpcode() == ARMISD::Wrapper &&
535 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
536 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000537 }
538
Evan Chenga8e29892007-01-19 07:51:42 +0000539 if (N.getOpcode() != ISD::ADD) {
540 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 Offset = CurDAG->getRegister(0, MVT::i32);
542 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000543 return true;
544 }
545
Evan Chengad0e4652007-02-06 00:22:06 +0000546 // Thumb does not have [sp, r] address mode.
547 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
548 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
549 if ((LHSR && LHSR->getReg() == ARM::SP) ||
550 (RHSR && RHSR->getReg() == ARM::SP)) {
551 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000552 Offset = CurDAG->getRegister(0, MVT::i32);
553 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengad0e4652007-02-06 00:22:06 +0000554 return true;
555 }
556
Evan Chenga8e29892007-01-19 07:51:42 +0000557 // If the RHS is + imm5 * scale, fold into addr mode.
558 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000559 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000560 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
561 RHSC /= Scale;
562 if (RHSC >= 0 && RHSC < 32) {
563 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000564 Offset = CurDAG->getRegister(0, MVT::i32);
565 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000566 return true;
567 }
568 }
569 }
570
Evan Chengc38f2bc2007-01-23 22:59:13 +0000571 Base = N.getOperand(0);
572 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000573 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000574 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000575}
576
Dan Gohman475871a2008-07-27 21:46:04 +0000577bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
578 SDValue &Base, SDValue &OffImm,
579 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000580 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000581}
582
Dan Gohman475871a2008-07-27 21:46:04 +0000583bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
584 SDValue &Base, SDValue &OffImm,
585 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000586 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000587}
588
Dan Gohman475871a2008-07-27 21:46:04 +0000589bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
590 SDValue &Base, SDValue &OffImm,
591 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000592 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000593}
594
Dan Gohman475871a2008-07-27 21:46:04 +0000595bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
596 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000597 if (N.getOpcode() == ISD::FrameIndex) {
598 int FI = cast<FrameIndexSDNode>(N)->getIndex();
599 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000601 return true;
602 }
Evan Cheng79d43262007-01-24 02:21:22 +0000603
Evan Chengad0e4652007-02-06 00:22:06 +0000604 if (N.getOpcode() != ISD::ADD)
605 return false;
606
607 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000608 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
609 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000610 // If the RHS is + imm8 * scale, fold into addr mode.
611 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000612 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000613 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
614 RHSC >>= 2;
615 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000616 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000617 if (Base.getOpcode() == ISD::FrameIndex) {
618 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
619 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
620 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng79d43262007-01-24 02:21:22 +0000622 return true;
623 }
624 }
625 }
626 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000627
Evan Chenga8e29892007-01-19 07:51:42 +0000628 return false;
629}
630
Evan Cheng9cb9e672009-06-27 02:26:13 +0000631bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue Op, SDValue N,
632 SDValue &BaseReg,
633 SDValue &Opc) {
634 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
635
636 // Don't match base register only case. That is matched to a separate
637 // lower complexity pattern with explicit register operand.
638 if (ShOpcVal == ARM_AM::no_shift) return false;
639
640 BaseReg = N.getOperand(0);
641 unsigned ShImmVal = 0;
642 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
643 ShImmVal = RHS->getZExtValue() & 31;
644 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
645 return true;
646 }
647
648 return false;
649}
650
Evan Cheng055b0312009-06-29 07:51:04 +0000651bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue Op, SDValue N,
652 SDValue &Base, SDValue &OffImm) {
653 // Match simple R + imm12 operands.
David Goodwin31e7eba2009-07-20 15:55:39 +0000654
Evan Cheng3a214252009-08-11 08:52:18 +0000655 // Base only.
656 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
David Goodwin31e7eba2009-07-20 15:55:39 +0000657 if (N.getOpcode() == ISD::FrameIndex) {
Evan Cheng3a214252009-08-11 08:52:18 +0000658 // Match frame index...
David Goodwin31e7eba2009-07-20 15:55:39 +0000659 int FI = cast<FrameIndexSDNode>(N)->getIndex();
660 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
David Goodwin31e7eba2009-07-20 15:55:39 +0000662 return true;
Evan Cheng3a214252009-08-11 08:52:18 +0000663 } else if (N.getOpcode() == ARMISD::Wrapper) {
664 Base = N.getOperand(0);
665 if (Base.getOpcode() == ISD::TargetConstantPool)
666 return false; // We want to select t2LDRpci instead.
667 } else
668 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +0000670 return true;
David Goodwin31e7eba2009-07-20 15:55:39 +0000671 }
Evan Cheng055b0312009-06-29 07:51:04 +0000672
673 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Evan Cheng3a214252009-08-11 08:52:18 +0000674 if (SelectT2AddrModeImm8(Op, N, Base, OffImm))
675 // Let t2LDRi8 handle (R - imm8).
676 return false;
677
Evan Cheng055b0312009-06-29 07:51:04 +0000678 int RHSC = (int)RHS->getZExtValue();
David Goodwind8c95b52009-07-30 18:56:48 +0000679 if (N.getOpcode() == ISD::SUB)
680 RHSC = -RHSC;
681
682 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned)
Evan Cheng055b0312009-06-29 07:51:04 +0000683 Base = N.getOperand(0);
David Goodwind8c95b52009-07-30 18:56:48 +0000684 if (Base.getOpcode() == ISD::FrameIndex) {
685 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
686 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
687 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000689 return true;
690 }
691 }
692
Evan Cheng3a214252009-08-11 08:52:18 +0000693 // Base only.
694 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +0000696 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000697}
698
699bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue Op, SDValue N,
700 SDValue &Base, SDValue &OffImm) {
David Goodwind8c95b52009-07-30 18:56:48 +0000701 // Match simple R - imm8 operands.
Evan Cheng3a214252009-08-11 08:52:18 +0000702 if (N.getOpcode() == ISD::ADD || N.getOpcode() == ISD::SUB) {
David Goodwin07337c02009-07-30 22:45:52 +0000703 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
704 int RHSC = (int)RHS->getSExtValue();
705 if (N.getOpcode() == ISD::SUB)
706 RHSC = -RHSC;
Jim Grosbach764ab522009-08-11 15:33:49 +0000707
Evan Cheng3a214252009-08-11 08:52:18 +0000708 if ((RHSC >= -255) && (RHSC < 0)) { // 8 bits (always negative)
709 Base = N.getOperand(0);
David Goodwin07337c02009-07-30 22:45:52 +0000710 if (Base.getOpcode() == ISD::FrameIndex) {
711 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
712 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
713 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000714 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
David Goodwin07337c02009-07-30 22:45:52 +0000715 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000716 }
Evan Cheng055b0312009-06-29 07:51:04 +0000717 }
718 }
719
720 return false;
721}
722
Evan Chenge88d5ce2009-07-02 07:28:31 +0000723bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
724 SDValue &OffImm){
725 unsigned Opcode = Op.getOpcode();
726 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
727 ? cast<LoadSDNode>(Op)->getAddressingMode()
728 : cast<StoreSDNode>(Op)->getAddressingMode();
729 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N)) {
730 int RHSC = (int)RHS->getZExtValue();
731 if (RHSC >= 0 && RHSC < 0x100) { // 8 bits.
David Goodwin4cb73522009-07-14 21:29:29 +0000732 OffImm = ((AM == ISD::PRE_INC) || (AM == ISD::POST_INC))
Owen Anderson825b72b2009-08-11 20:47:22 +0000733 ? CurDAG->getTargetConstant(RHSC, MVT::i32)
734 : CurDAG->getTargetConstant(-RHSC, MVT::i32);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000735 return true;
736 }
737 }
738
739 return false;
740}
741
David Goodwin6647cea2009-06-30 22:50:01 +0000742bool ARMDAGToDAGISel::SelectT2AddrModeImm8s4(SDValue Op, SDValue N,
743 SDValue &Base, SDValue &OffImm) {
744 if (N.getOpcode() == ISD::ADD) {
745 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
746 int RHSC = (int)RHS->getZExtValue();
Evan Cheng5c874172009-07-09 22:21:59 +0000747 if (((RHSC & 0x3) == 0) &&
748 ((RHSC >= 0 && RHSC < 0x400) || (RHSC < 0 && RHSC > -0x400))) { // 8 bits.
David Goodwin6647cea2009-06-30 22:50:01 +0000749 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
David Goodwin6647cea2009-06-30 22:50:01 +0000751 return true;
752 }
753 }
754 } else if (N.getOpcode() == ISD::SUB) {
755 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
756 int RHSC = (int)RHS->getZExtValue();
757 if (((RHSC & 0x3) == 0) && (RHSC >= 0 && RHSC < 0x400)) { // 8 bits.
758 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000759 OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32);
David Goodwin6647cea2009-06-30 22:50:01 +0000760 return true;
761 }
762 }
763 }
764
765 return false;
766}
767
Evan Cheng055b0312009-06-29 07:51:04 +0000768bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue Op, SDValue N,
769 SDValue &Base,
770 SDValue &OffReg, SDValue &ShImm) {
Evan Cheng3a214252009-08-11 08:52:18 +0000771 // (R - imm8) should be handled by t2LDRi8. The rest are handled by t2LDRi12.
772 if (N.getOpcode() != ISD::ADD)
773 return false;
Evan Cheng055b0312009-06-29 07:51:04 +0000774
Evan Cheng3a214252009-08-11 08:52:18 +0000775 // Leave (R + imm12) for t2LDRi12, (R - imm8) for t2LDRi8.
776 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
777 int RHSC = (int)RHS->getZExtValue();
778 if (RHSC >= 0 && RHSC < 0x1000) // 12 bits (unsigned)
779 return false;
780 else if (RHSC < 0 && RHSC >= -255) // 8 bits
David Goodwind8c95b52009-07-30 18:56:48 +0000781 return false;
782 }
783
Evan Cheng055b0312009-06-29 07:51:04 +0000784 // Look for (R + R) or (R + (R << [1,2,3])).
785 unsigned ShAmt = 0;
786 Base = N.getOperand(0);
787 OffReg = N.getOperand(1);
788
789 // Swap if it is ((R << c) + R).
790 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg);
791 if (ShOpcVal != ARM_AM::lsl) {
792 ShOpcVal = ARM_AM::getShiftOpcForNode(Base);
793 if (ShOpcVal == ARM_AM::lsl)
794 std::swap(Base, OffReg);
Jim Grosbach764ab522009-08-11 15:33:49 +0000795 }
796
Evan Cheng055b0312009-06-29 07:51:04 +0000797 if (ShOpcVal == ARM_AM::lsl) {
798 // Check to see if the RHS of the shift is a constant, if not, we can't fold
799 // it.
800 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) {
801 ShAmt = Sh->getZExtValue();
802 if (ShAmt >= 4) {
803 ShAmt = 0;
804 ShOpcVal = ARM_AM::no_shift;
805 } else
806 OffReg = OffReg.getOperand(0);
807 } else {
808 ShOpcVal = ARM_AM::no_shift;
809 }
David Goodwin7ecc8502009-07-15 15:50:19 +0000810 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000811
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000813
814 return true;
815}
816
817//===--------------------------------------------------------------------===//
818
Evan Chengee568cf2007-07-05 07:15:27 +0000819/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000820static inline SDValue getAL(SelectionDAG *CurDAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
Evan Cheng44bec522007-05-15 01:29:07 +0000822}
823
Evan Chengaf4550f2009-07-02 01:23:32 +0000824SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDValue Op) {
825 LoadSDNode *LD = cast<LoadSDNode>(Op);
826 ISD::MemIndexedMode AM = LD->getAddressingMode();
827 if (AM == ISD::UNINDEXED)
828 return NULL;
829
Owen Andersone50ed302009-08-10 22:56:29 +0000830 EVT LoadedVT = LD->getMemoryVT();
Evan Chengaf4550f2009-07-02 01:23:32 +0000831 SDValue Offset, AMOpc;
832 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
833 unsigned Opcode = 0;
834 bool Match = false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 if (LoadedVT == MVT::i32 &&
Evan Chengaf4550f2009-07-02 01:23:32 +0000836 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
837 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
838 Match = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 } else if (LoadedVT == MVT::i16 &&
Evan Chengaf4550f2009-07-02 01:23:32 +0000840 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
841 Match = true;
842 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
843 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
844 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
Evan Chengaf4550f2009-07-02 01:23:32 +0000846 if (LD->getExtensionType() == ISD::SEXTLOAD) {
847 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
848 Match = true;
849 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
850 }
851 } else {
852 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
853 Match = true;
854 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
855 }
856 }
857 }
858
859 if (Match) {
860 SDValue Chain = LD->getChain();
861 SDValue Base = LD->getBasePtr();
862 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 CurDAG->getRegister(0, MVT::i32), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +0000864 return CurDAG->getMachineNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
865 MVT::Other, Ops, 6);
Evan Chengaf4550f2009-07-02 01:23:32 +0000866 }
867
868 return NULL;
869}
870
Evan Chenge88d5ce2009-07-02 07:28:31 +0000871SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDValue Op) {
872 LoadSDNode *LD = cast<LoadSDNode>(Op);
873 ISD::MemIndexedMode AM = LD->getAddressingMode();
874 if (AM == ISD::UNINDEXED)
875 return NULL;
876
Owen Andersone50ed302009-08-10 22:56:29 +0000877 EVT LoadedVT = LD->getMemoryVT();
Evan Cheng4fbb9962009-07-02 23:16:11 +0000878 bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000879 SDValue Offset;
880 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
881 unsigned Opcode = 0;
882 bool Match = false;
883 if (SelectT2AddrModeImm8Offset(Op, LD->getOffset(), Offset)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 switch (LoadedVT.getSimpleVT().SimpleTy) {
885 case MVT::i32:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000886 Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST;
887 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 case MVT::i16:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000889 if (isSExtLd)
890 Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST;
891 else
892 Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000893 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 case MVT::i8:
895 case MVT::i1:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000896 if (isSExtLd)
897 Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST;
898 else
899 Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000900 break;
901 default:
902 return NULL;
903 }
904 Match = true;
905 }
906
907 if (Match) {
908 SDValue Chain = LD->getChain();
909 SDValue Base = LD->getBasePtr();
910 SDValue Ops[]= { Base, Offset, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 CurDAG->getRegister(0, MVT::i32), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +0000912 return CurDAG->getMachineNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
913 MVT::Other, Ops, 5);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000914 }
915
916 return NULL;
917}
918
Evan Cheng86198642009-08-07 00:34:42 +0000919SDNode *ARMDAGToDAGISel::SelectDYN_ALLOC(SDValue Op) {
920 SDNode *N = Op.getNode();
921 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +0000922 EVT VT = Op.getValueType();
Evan Cheng86198642009-08-07 00:34:42 +0000923 SDValue Chain = Op.getOperand(0);
924 SDValue Size = Op.getOperand(1);
925 SDValue Align = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 SDValue SP = CurDAG->getRegister(ARM::SP, MVT::i32);
Evan Cheng86198642009-08-07 00:34:42 +0000927 int32_t AlignVal = cast<ConstantSDNode>(Align)->getSExtValue();
928 if (AlignVal < 0)
929 // We need to align the stack. Use Thumb1 tAND which is the only thumb
930 // instruction that can read and write SP. This matches to a pseudo
931 // instruction that has a chain to ensure the result is written back to
932 // the stack pointer.
Dan Gohman602b0c82009-09-25 18:54:59 +0000933 SP = SDValue(CurDAG->getMachineNode(ARM::tANDsp, dl, VT, SP, Align), 0);
Evan Cheng86198642009-08-07 00:34:42 +0000934
935 bool isC = isa<ConstantSDNode>(Size);
936 uint32_t C = isC ? cast<ConstantSDNode>(Size)->getZExtValue() : ~0UL;
937 // Handle the most common case for both Thumb1 and Thumb2:
938 // tSUBspi - immediate is between 0 ... 508 inclusive.
939 if (C <= 508 && ((C & 3) == 0))
940 // FIXME: tSUBspi encode scale 4 implicitly.
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 return CurDAG->SelectNodeTo(N, ARM::tSUBspi_, VT, MVT::Other, SP,
942 CurDAG->getTargetConstant(C/4, MVT::i32),
Evan Cheng86198642009-08-07 00:34:42 +0000943 Chain);
944
945 if (Subtarget->isThumb1Only()) {
Evan Chengb89030a2009-08-11 23:00:31 +0000946 // Use tADDspr since Thumb1 does not have a sub r, sp, r. ARMISelLowering
Evan Cheng86198642009-08-07 00:34:42 +0000947 // should have negated the size operand already. FIXME: We can't insert
948 // new target independent node at this stage so we are forced to negate
Jim Grosbach764ab522009-08-11 15:33:49 +0000949 // it earlier. Is there a better solution?
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 return CurDAG->SelectNodeTo(N, ARM::tADDspr_, VT, MVT::Other, SP, Size,
Evan Cheng86198642009-08-07 00:34:42 +0000951 Chain);
952 } else if (Subtarget->isThumb2()) {
953 if (isC && Predicate_t2_so_imm(Size.getNode())) {
954 // t2SUBrSPi
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
956 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi_, VT, MVT::Other, Ops, 3);
Evan Cheng86198642009-08-07 00:34:42 +0000957 } else if (isC && Predicate_imm0_4095(Size.getNode())) {
958 // t2SUBrSPi12
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
960 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi12_, VT, MVT::Other, Ops, 3);
Evan Cheng86198642009-08-07 00:34:42 +0000961 } else {
962 // t2SUBrSPs
963 SDValue Ops[] = { SP, Size,
964 getI32Imm(ARM_AM::getSORegOpc(ARM_AM::lsl,0)), Chain };
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPs_, VT, MVT::Other, Ops, 4);
Evan Cheng86198642009-08-07 00:34:42 +0000966 }
967 }
968
969 // FIXME: Add ADD / SUB sp instructions for ARM.
970 return 0;
971}
Evan Chenga8e29892007-01-19 07:51:42 +0000972
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000973/// PairDRegs - Insert a pair of double registers into an implicit def to
974/// form a quad register.
975SDNode *ARMDAGToDAGISel::PairDRegs(EVT VT, SDValue V0, SDValue V1) {
976 DebugLoc dl = V0.getNode()->getDebugLoc();
977 SDValue Undef =
978 SDValue(CurDAG->getMachineNode(TargetInstrInfo::IMPLICIT_DEF, dl, VT), 0);
979 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::DSUBREG_0, MVT::i32);
980 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::DSUBREG_1, MVT::i32);
981 SDNode *Pair = CurDAG->getMachineNode(TargetInstrInfo::INSERT_SUBREG, dl,
982 VT, Undef, V0, SubReg0);
983 return CurDAG->getMachineNode(TargetInstrInfo::INSERT_SUBREG, dl,
984 VT, SDValue(Pair, 0), V1, SubReg1);
985}
986
Bob Wilsona7c397c2009-10-14 16:19:03 +0000987/// GetNEONSubregVT - Given a type for a 128-bit NEON vector, return the type
988/// for a 64-bit subregister of the vector.
989static EVT GetNEONSubregVT(EVT VT) {
990 switch (VT.getSimpleVT().SimpleTy) {
991 default: llvm_unreachable("unhandled NEON type");
992 case MVT::v16i8: return MVT::v8i8;
993 case MVT::v8i16: return MVT::v4i16;
994 case MVT::v4f32: return MVT::v2f32;
995 case MVT::v4i32: return MVT::v2i32;
996 case MVT::v2i64: return MVT::v1i64;
997 }
998}
999
Bob Wilson3e36f132009-10-14 17:28:52 +00001000SDNode *ARMDAGToDAGISel::SelectVLD(SDValue Op, unsigned NumVecs,
1001 unsigned *DOpcodes, unsigned *QOpcodes0,
1002 unsigned *QOpcodes1) {
1003 assert(NumVecs >=2 && NumVecs <= 4 && "VLD NumVecs out-of-range");
1004 SDNode *N = Op.getNode();
1005 DebugLoc dl = N->getDebugLoc();
1006
1007 SDValue MemAddr, MemUpdate, MemOpc;
1008 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1009 return NULL;
1010
1011 SDValue Chain = N->getOperand(0);
1012 EVT VT = N->getValueType(0);
1013 bool is64BitVector = VT.is64BitVector();
1014
1015 unsigned OpcodeIndex;
1016 switch (VT.getSimpleVT().SimpleTy) {
1017 default: llvm_unreachable("unhandled vld type");
1018 // Double-register operations:
1019 case MVT::v8i8: OpcodeIndex = 0; break;
1020 case MVT::v4i16: OpcodeIndex = 1; break;
1021 case MVT::v2f32:
1022 case MVT::v2i32: OpcodeIndex = 2; break;
1023 case MVT::v1i64: OpcodeIndex = 3; break;
1024 // Quad-register operations:
1025 case MVT::v16i8: OpcodeIndex = 0; break;
1026 case MVT::v8i16: OpcodeIndex = 1; break;
1027 case MVT::v4f32:
1028 case MVT::v4i32: OpcodeIndex = 2; break;
1029 }
1030
1031 if (is64BitVector) {
1032 unsigned Opc = DOpcodes[OpcodeIndex];
1033 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain };
1034 std::vector<EVT> ResTys(NumVecs, VT);
1035 ResTys.push_back(MVT::Other);
1036 return CurDAG->getMachineNode(Opc, dl, ResTys, Ops, 4);
1037 }
1038
1039 EVT RegVT = GetNEONSubregVT(VT);
1040 if (NumVecs == 2) {
1041 // Quad registers are directly supported for VLD2,
1042 // loading 2 pairs of D regs.
1043 unsigned Opc = QOpcodes0[OpcodeIndex];
1044 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain };
1045 std::vector<EVT> ResTys(4, VT);
1046 ResTys.push_back(MVT::Other);
1047 SDNode *VLd = CurDAG->getMachineNode(Opc, dl, ResTys, Ops, 4);
1048 Chain = SDValue(VLd, 4);
1049
1050 // Combine the even and odd subregs to produce the result.
1051 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1052 SDNode *Q = PairDRegs(VT, SDValue(VLd, 2*Vec), SDValue(VLd, 2*Vec+1));
1053 ReplaceUses(SDValue(N, Vec), SDValue(Q, 0));
1054 }
1055 } else {
1056 // Otherwise, quad registers are loaded with two separate instructions,
1057 // where one loads the even registers and the other loads the odd registers.
1058
1059 // Enable writeback to the address register.
1060 MemOpc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(true), MVT::i32);
1061
1062 std::vector<EVT> ResTys(NumVecs, RegVT);
1063 ResTys.push_back(MemAddr.getValueType());
1064 ResTys.push_back(MVT::Other);
1065
1066 // Load the even subreg.
1067 unsigned Opc = QOpcodes0[OpcodeIndex];
1068 const SDValue OpsA[] = { MemAddr, MemUpdate, MemOpc, Chain };
1069 SDNode *VLdA = CurDAG->getMachineNode(Opc, dl, ResTys, OpsA, 4);
1070 Chain = SDValue(VLdA, NumVecs+1);
1071
1072 // Load the odd subreg.
1073 Opc = QOpcodes1[OpcodeIndex];
1074 const SDValue OpsB[] = { SDValue(VLdA, NumVecs), MemUpdate, MemOpc, Chain };
1075 SDNode *VLdB = CurDAG->getMachineNode(Opc, dl, ResTys, OpsB, 4);
1076 Chain = SDValue(VLdB, NumVecs+1);
1077
1078 // Combine the even and odd subregs to produce the result.
1079 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1080 SDNode *Q = PairDRegs(VT, SDValue(VLdA, Vec), SDValue(VLdB, Vec));
1081 ReplaceUses(SDValue(N, Vec), SDValue(Q, 0));
1082 }
1083 }
1084 ReplaceUses(SDValue(N, NumVecs), Chain);
1085 return NULL;
1086}
1087
Bob Wilson96493442009-10-14 16:46:45 +00001088SDNode *ARMDAGToDAGISel::SelectVLDSTLane(SDValue Op, bool IsLoad,
1089 unsigned NumVecs, unsigned *DOpcodes,
1090 unsigned *QOpcodes0,
1091 unsigned *QOpcodes1) {
1092 assert(NumVecs >=2 && NumVecs <= 4 && "VLDSTLane NumVecs out-of-range");
Bob Wilsona7c397c2009-10-14 16:19:03 +00001093 SDNode *N = Op.getNode();
1094 DebugLoc dl = N->getDebugLoc();
1095
1096 SDValue MemAddr, MemUpdate, MemOpc;
1097 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1098 return NULL;
1099
1100 SDValue Chain = N->getOperand(0);
1101 unsigned Lane =
1102 cast<ConstantSDNode>(N->getOperand(NumVecs+3))->getZExtValue();
Bob Wilson96493442009-10-14 16:46:45 +00001103 EVT VT = IsLoad ? N->getValueType(0) : N->getOperand(3).getValueType();
Bob Wilsona7c397c2009-10-14 16:19:03 +00001104 bool is64BitVector = VT.is64BitVector();
1105
Bob Wilson96493442009-10-14 16:46:45 +00001106 // Quad registers are handled by load/store of subregs. Find the subreg info.
Bob Wilsona7c397c2009-10-14 16:19:03 +00001107 unsigned NumElts = 0;
1108 int SubregIdx = 0;
1109 EVT RegVT = VT;
1110 if (!is64BitVector) {
1111 RegVT = GetNEONSubregVT(VT);
1112 NumElts = RegVT.getVectorNumElements();
1113 SubregIdx = (Lane < NumElts) ? ARM::DSUBREG_0 : ARM::DSUBREG_1;
1114 }
1115
1116 unsigned OpcodeIndex;
1117 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson96493442009-10-14 16:46:45 +00001118 default: llvm_unreachable("unhandled vld/vst lane type");
Bob Wilsona7c397c2009-10-14 16:19:03 +00001119 // Double-register operations:
1120 case MVT::v8i8: OpcodeIndex = 0; break;
1121 case MVT::v4i16: OpcodeIndex = 1; break;
1122 case MVT::v2f32:
1123 case MVT::v2i32: OpcodeIndex = 2; break;
1124 // Quad-register operations:
1125 case MVT::v8i16: OpcodeIndex = 0; break;
1126 case MVT::v4f32:
1127 case MVT::v4i32: OpcodeIndex = 1; break;
1128 }
1129
1130 SmallVector<SDValue, 9> Ops;
1131 Ops.push_back(MemAddr);
1132 Ops.push_back(MemUpdate);
1133 Ops.push_back(MemOpc);
1134
1135 unsigned Opc = 0;
1136 if (is64BitVector) {
1137 Opc = DOpcodes[OpcodeIndex];
1138 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1139 Ops.push_back(N->getOperand(Vec+3));
1140 } else {
1141 // Check if this is loading the even or odd subreg of a Q register.
1142 if (Lane < NumElts) {
1143 Opc = QOpcodes0[OpcodeIndex];
1144 } else {
1145 Lane -= NumElts;
1146 Opc = QOpcodes1[OpcodeIndex];
1147 }
1148 // Extract the subregs of the input vector.
1149 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1150 Ops.push_back(CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT,
1151 N->getOperand(Vec+3)));
1152 }
1153 Ops.push_back(getI32Imm(Lane));
1154 Ops.push_back(Chain);
1155
Bob Wilson96493442009-10-14 16:46:45 +00001156 if (!IsLoad)
1157 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops.data(), NumVecs+5);
1158
Bob Wilsona7c397c2009-10-14 16:19:03 +00001159 std::vector<EVT> ResTys(NumVecs, RegVT);
1160 ResTys.push_back(MVT::Other);
1161 SDNode *VLdLn =
1162 CurDAG->getMachineNode(Opc, dl, ResTys, Ops.data(), NumVecs+5);
1163 // For a 64-bit vector load to D registers, nothing more needs to be done.
1164 if (is64BitVector)
1165 return VLdLn;
1166
1167 // For 128-bit vectors, take the 64-bit results of the load and insert them
1168 // as subregs into the result.
1169 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1170 SDValue QuadVec = CurDAG->getTargetInsertSubreg(SubregIdx, dl, VT,
1171 N->getOperand(Vec+3),
1172 SDValue(VLdLn, Vec));
1173 ReplaceUses(SDValue(N, Vec), QuadVec);
1174 }
1175
1176 Chain = SDValue(VLdLn, NumVecs);
1177 ReplaceUses(SDValue(N, NumVecs), Chain);
1178 return NULL;
1179}
1180
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001181SDNode *ARMDAGToDAGISel::SelectV6T2BitfieldExtractOp(SDValue Op,
1182 unsigned Opc) {
1183 if (!Subtarget->hasV6T2Ops())
1184 return NULL;
Bob Wilson96493442009-10-14 16:46:45 +00001185
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001186 unsigned Shl_imm = 0;
1187 if (isOpcWithIntImmediate(Op.getOperand(0).getNode(), ISD::SHL, Shl_imm)){
1188 assert(Shl_imm > 0 && Shl_imm < 32 && "bad amount in shift node!");
1189 unsigned Srl_imm = 0;
1190 if (isInt32Immediate(Op.getOperand(1), Srl_imm)) {
1191 assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!");
1192 unsigned Width = 32 - Srl_imm;
1193 int LSB = Srl_imm - Shl_imm;
1194 if ((LSB + Width) > 32)
1195 return NULL;
1196 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
1197 SDValue Ops[] = { Op.getOperand(0).getOperand(0),
1198 CurDAG->getTargetConstant(LSB, MVT::i32),
1199 CurDAG->getTargetConstant(Width, MVT::i32),
1200 getAL(CurDAG), Reg0 };
1201 return CurDAG->SelectNodeTo(Op.getNode(), Opc, MVT::i32, Ops, 5);
1202 }
1203 }
1204 return NULL;
1205}
1206
Dan Gohman475871a2008-07-27 21:46:04 +00001207SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001208 SDNode *N = Op.getNode();
Dale Johannesened2eee62009-02-06 01:31:28 +00001209 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001210
Dan Gohmane8be6c62008-07-17 19:10:17 +00001211 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +00001212 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001213
1214 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +00001215 default: break;
1216 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001217 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001218 bool UseCP = true;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001219 if (Subtarget->hasThumb2())
1220 // Thumb2-aware targets have the MOVT instruction, so all immediates can
1221 // be done with MOV + MOVT, at worst.
1222 UseCP = 0;
1223 else {
1224 if (Subtarget->isThumb()) {
Bob Wilsone64e3cf2009-06-22 17:29:13 +00001225 UseCP = (Val > 255 && // MOV
1226 ~Val > 255 && // MOV + MVN
1227 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001228 } else
1229 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
1230 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
1231 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
1232 }
1233
Evan Chenga8e29892007-01-19 07:51:42 +00001234 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +00001235 SDValue CPIdx =
Owen Anderson1d0be152009-08-13 21:58:54 +00001236 CurDAG->getTargetConstantPool(ConstantInt::get(
1237 Type::getInt32Ty(*CurDAG->getContext()), Val),
Evan Chenga8e29892007-01-19 07:51:42 +00001238 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +00001239
1240 SDNode *ResNode;
Evan Cheng446c4282009-07-11 06:43:01 +00001241 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001242 SDValue Pred = CurDAG->getTargetConstant(0xEULL, MVT::i32);
1243 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng446c4282009-07-11 06:43:01 +00001244 SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() };
Dan Gohman602b0c82009-09-25 18:54:59 +00001245 ResNode = CurDAG->getMachineNode(ARM::tLDRcp, dl, MVT::i32, MVT::Other,
1246 Ops, 4);
Evan Cheng446c4282009-07-11 06:43:01 +00001247 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00001248 SDValue Ops[] = {
Jim Grosbach764ab522009-08-11 15:33:49 +00001249 CPIdx,
Owen Anderson825b72b2009-08-11 20:47:22 +00001250 CurDAG->getRegister(0, MVT::i32),
1251 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +00001252 getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +00001253 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +00001254 CurDAG->getEntryNode()
1255 };
Dan Gohman602b0c82009-09-25 18:54:59 +00001256 ResNode=CurDAG->getMachineNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
1257 Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +00001258 }
Dan Gohman475871a2008-07-27 21:46:04 +00001259 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +00001260 return NULL;
1261 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001262
Evan Chenga8e29892007-01-19 07:51:42 +00001263 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001264 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001265 }
Rafael Espindolaf819a492006-11-09 13:58:55 +00001266 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +00001267 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001268 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +00001269 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
David Goodwinf1daf7d2009-07-08 23:10:31 +00001270 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001271 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
1272 CurDAG->getTargetConstant(0, MVT::i32));
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001273 } else {
David Goodwin419c6152009-07-14 18:48:51 +00001274 unsigned Opc = ((Subtarget->isThumb() && Subtarget->hasThumb2()) ?
1275 ARM::t2ADDri : ARM::ADDri);
Owen Anderson825b72b2009-08-11 20:47:22 +00001276 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
1277 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1278 CurDAG->getRegister(0, MVT::i32) };
1279 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001280 }
Evan Chenga8e29892007-01-19 07:51:42 +00001281 }
Evan Cheng86198642009-08-07 00:34:42 +00001282 case ARMISD::DYN_ALLOC:
1283 return SelectDYN_ALLOC(Op);
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001284 case ISD::SRL:
1285 if (SDNode *I = SelectV6T2BitfieldExtractOp(Op,
1286 Subtarget->isThumb() ? ARM::t2UBFX : ARM::UBFX))
1287 return I;
1288 break;
1289 case ISD::SRA:
1290 if (SDNode *I = SelectV6T2BitfieldExtractOp(Op,
1291 Subtarget->isThumb() ? ARM::t2SBFX : ARM::SBFX))
1292 return I;
1293 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001294 case ISD::MUL:
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001295 if (Subtarget->isThumb1Only())
Evan Cheng79d43262007-01-24 02:21:22 +00001296 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001297 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001298 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001299 if (!RHSV) break;
1300 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001301 unsigned ShImm = Log2_32(RHSV-1);
1302 if (ShImm >= 32)
1303 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001304 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001305 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00001306 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
1307 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001308 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001309 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001310 return CurDAG->SelectNodeTo(N, ARM::t2ADDrs, MVT::i32, Ops, 6);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001311 } else {
1312 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001313 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001314 }
Evan Chenga8e29892007-01-19 07:51:42 +00001315 }
1316 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001317 unsigned ShImm = Log2_32(RHSV+1);
1318 if (ShImm >= 32)
1319 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001320 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001321 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00001322 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
1323 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001324 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001325 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001326 return CurDAG->SelectNodeTo(N, ARM::t2RSBrs, MVT::i32, Ops, 5);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001327 } else {
1328 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001329 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001330 }
Evan Chenga8e29892007-01-19 07:51:42 +00001331 }
1332 }
1333 break;
1334 case ARMISD::FMRRD:
Dan Gohman602b0c82009-09-25 18:54:59 +00001335 return CurDAG->getMachineNode(ARM::FMRRD, dl, MVT::i32, MVT::i32,
1336 Op.getOperand(0), getAL(CurDAG),
1337 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +00001338 case ISD::UMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001339 if (Subtarget->isThumb1Only())
1340 break;
1341 if (Subtarget->isThumb()) {
1342 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001343 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1344 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001345 return CurDAG->getMachineNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32, Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001346 } else {
1347 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001348 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1349 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001350 return CurDAG->getMachineNode(ARM::UMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001351 }
Evan Chengee568cf2007-07-05 07:15:27 +00001352 }
Dan Gohman525178c2007-10-08 18:33:35 +00001353 case ISD::SMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001354 if (Subtarget->isThumb1Only())
1355 break;
1356 if (Subtarget->isThumb()) {
1357 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001358 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001359 return CurDAG->getMachineNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32, Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001360 } else {
1361 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001362 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1363 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001364 return CurDAG->getMachineNode(ARM::SMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001365 }
Evan Chengee568cf2007-07-05 07:15:27 +00001366 }
Evan Chenga8e29892007-01-19 07:51:42 +00001367 case ISD::LOAD: {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001368 SDNode *ResNode = 0;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001369 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00001370 ResNode = SelectT2IndexedLoad(Op);
1371 else
1372 ResNode = SelectARMIndexedLoad(Op);
Evan Chengaf4550f2009-07-02 01:23:32 +00001373 if (ResNode)
1374 return ResNode;
Evan Chenga8e29892007-01-19 07:51:42 +00001375 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001376 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001377 }
Evan Chengee568cf2007-07-05 07:15:27 +00001378 case ARMISD::BRCOND: {
1379 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1380 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1381 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001382
Evan Chengee568cf2007-07-05 07:15:27 +00001383 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1384 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
1385 // Pattern complexity = 6 cost = 1 size = 0
1386
David Goodwin5e47a9a2009-06-30 18:04:13 +00001387 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1388 // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1389 // Pattern complexity = 6 cost = 1 size = 0
1390
Jim Grosbach764ab522009-08-11 15:33:49 +00001391 unsigned Opc = Subtarget->isThumb() ?
David Goodwin5e47a9a2009-06-30 18:04:13 +00001392 ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +00001393 SDValue Chain = Op.getOperand(0);
1394 SDValue N1 = Op.getOperand(1);
1395 SDValue N2 = Op.getOperand(2);
1396 SDValue N3 = Op.getOperand(3);
1397 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001398 assert(N1.getOpcode() == ISD::BasicBlock);
1399 assert(N2.getOpcode() == ISD::Constant);
1400 assert(N3.getOpcode() == ISD::Register);
1401
Dan Gohman475871a2008-07-27 21:46:04 +00001402 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001403 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001404 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001405 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dan Gohman602b0c82009-09-25 18:54:59 +00001406 SDNode *ResNode = CurDAG->getMachineNode(Opc, dl, MVT::Other,
1407 MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +00001408 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001409 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +00001410 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001411 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +00001412 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001413 ReplaceUses(SDValue(Op.getNode(), 0), SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +00001414 return NULL;
1415 }
1416 case ARMISD::CMOV: {
Owen Andersone50ed302009-08-10 22:56:29 +00001417 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001418 SDValue N0 = Op.getOperand(0);
1419 SDValue N1 = Op.getOperand(1);
1420 SDValue N2 = Op.getOperand(2);
1421 SDValue N3 = Op.getOperand(3);
1422 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001423 assert(N2.getOpcode() == ISD::Constant);
1424 assert(N3.getOpcode() == ISD::Register);
1425
Owen Anderson825b72b2009-08-11 20:47:22 +00001426 if (!Subtarget->isThumb1Only() && VT == MVT::i32) {
Evan Chenge253c952009-07-07 20:39:03 +00001427 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1428 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1429 // Pattern complexity = 18 cost = 1 size = 0
1430 SDValue CPTmp0;
1431 SDValue CPTmp1;
1432 SDValue CPTmp2;
1433 if (Subtarget->isThumb()) {
1434 if (SelectT2ShifterOperandReg(Op, N1, CPTmp0, CPTmp1)) {
Evan Cheng13f8b362009-08-01 01:43:45 +00001435 unsigned SOVal = cast<ConstantSDNode>(CPTmp1)->getZExtValue();
1436 unsigned SOShOp = ARM_AM::getSORegShOp(SOVal);
1437 unsigned Opc = 0;
1438 switch (SOShOp) {
1439 case ARM_AM::lsl: Opc = ARM::t2MOVCClsl; break;
1440 case ARM_AM::lsr: Opc = ARM::t2MOVCClsr; break;
1441 case ARM_AM::asr: Opc = ARM::t2MOVCCasr; break;
1442 case ARM_AM::ror: Opc = ARM::t2MOVCCror; break;
1443 default:
1444 llvm_unreachable("Unknown so_reg opcode!");
1445 break;
1446 }
1447 SDValue SOShImm =
Owen Anderson825b72b2009-08-11 20:47:22 +00001448 CurDAG->getTargetConstant(ARM_AM::getSORegOffset(SOVal), MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001449 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1450 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001451 MVT::i32);
Evan Cheng13f8b362009-08-01 01:43:45 +00001452 SDValue Ops[] = { N0, CPTmp0, SOShImm, Tmp2, N3, InFlag };
Owen Anderson825b72b2009-08-11 20:47:22 +00001453 return CurDAG->SelectNodeTo(Op.getNode(), Opc, MVT::i32,Ops, 6);
Evan Chenge253c952009-07-07 20:39:03 +00001454 }
1455 } else {
1456 if (SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
1457 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1458 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001459 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001460 SDValue Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
1461 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001462 ARM::MOVCCs, MVT::i32, Ops, 7);
Evan Chenge253c952009-07-07 20:39:03 +00001463 }
1464 }
Evan Chengee568cf2007-07-05 07:15:27 +00001465
Evan Chenge253c952009-07-07 20:39:03 +00001466 // Pattern: (ARMcmov:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001467 // (imm:i32)<<P:Predicate_so_imm>>:$true,
Evan Chenge253c952009-07-07 20:39:03 +00001468 // (imm:i32):$cc)
1469 // Emits: (MOVCCi:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001470 // (so_imm:i32 (imm:i32):$true), (imm:i32):$cc)
Evan Chenge253c952009-07-07 20:39:03 +00001471 // Pattern complexity = 10 cost = 1 size = 0
1472 if (N3.getOpcode() == ISD::Constant) {
1473 if (Subtarget->isThumb()) {
1474 if (Predicate_t2_so_imm(N3.getNode())) {
1475 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1476 cast<ConstantSDNode>(N1)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001477 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001478 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1479 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001480 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001481 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1482 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001483 ARM::t2MOVCCi, MVT::i32, Ops, 5);
Evan Chenge253c952009-07-07 20:39:03 +00001484 }
1485 } else {
1486 if (Predicate_so_imm(N3.getNode())) {
1487 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1488 cast<ConstantSDNode>(N1)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001489 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001490 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1491 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001492 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001493 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1494 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001495 ARM::MOVCCi, MVT::i32, Ops, 5);
Evan Chenge253c952009-07-07 20:39:03 +00001496 }
1497 }
1498 }
Evan Chengee568cf2007-07-05 07:15:27 +00001499 }
1500
1501 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1502 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1503 // Pattern complexity = 6 cost = 1 size = 0
1504 //
1505 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1506 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1507 // Pattern complexity = 6 cost = 11 size = 0
1508 //
1509 // Also FCPYScc and FCPYDcc.
Dan Gohman475871a2008-07-27 21:46:04 +00001510 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001511 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001512 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001513 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001514 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001515 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengee568cf2007-07-05 07:15:27 +00001516 default: assert(false && "Illegal conditional move type!");
1517 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001518 case MVT::i32:
Evan Chenge253c952009-07-07 20:39:03 +00001519 Opc = Subtarget->isThumb()
Evan Cheng007ea272009-08-12 05:17:19 +00001520 ? (Subtarget->hasThumb2() ? ARM::t2MOVCCr : ARM::tMOVCCr_pseudo)
Evan Chenge253c952009-07-07 20:39:03 +00001521 : ARM::MOVCCr;
Evan Chengee568cf2007-07-05 07:15:27 +00001522 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001523 case MVT::f32:
Evan Chengee568cf2007-07-05 07:15:27 +00001524 Opc = ARM::FCPYScc;
1525 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001526 case MVT::f64:
Evan Chengee568cf2007-07-05 07:15:27 +00001527 Opc = ARM::FCPYDcc;
Jim Grosbach764ab522009-08-11 15:33:49 +00001528 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001529 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001530 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001531 }
1532 case ARMISD::CNEG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001533 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001534 SDValue N0 = Op.getOperand(0);
1535 SDValue N1 = Op.getOperand(1);
1536 SDValue N2 = Op.getOperand(2);
1537 SDValue N3 = Op.getOperand(3);
1538 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001539 assert(N2.getOpcode() == ISD::Constant);
1540 assert(N3.getOpcode() == ISD::Register);
1541
Dan Gohman475871a2008-07-27 21:46:04 +00001542 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001543 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001544 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001545 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001546 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001547 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengee568cf2007-07-05 07:15:27 +00001548 default: assert(false && "Illegal conditional move type!");
1549 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001550 case MVT::f32:
Evan Chengee568cf2007-07-05 07:15:27 +00001551 Opc = ARM::FNEGScc;
1552 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001553 case MVT::f64:
Evan Chengee568cf2007-07-05 07:15:27 +00001554 Opc = ARM::FNEGDcc;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001555 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001556 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001557 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001558 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001559
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001560 case ARMISD::VZIP: {
1561 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001562 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001563 switch (VT.getSimpleVT().SimpleTy) {
1564 default: return NULL;
1565 case MVT::v8i8: Opc = ARM::VZIPd8; break;
1566 case MVT::v4i16: Opc = ARM::VZIPd16; break;
1567 case MVT::v2f32:
1568 case MVT::v2i32: Opc = ARM::VZIPd32; break;
1569 case MVT::v16i8: Opc = ARM::VZIPq8; break;
1570 case MVT::v8i16: Opc = ARM::VZIPq16; break;
1571 case MVT::v4f32:
1572 case MVT::v4i32: Opc = ARM::VZIPq32; break;
1573 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001574 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1575 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001576 }
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001577 case ARMISD::VUZP: {
1578 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001579 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001580 switch (VT.getSimpleVT().SimpleTy) {
1581 default: return NULL;
1582 case MVT::v8i8: Opc = ARM::VUZPd8; break;
1583 case MVT::v4i16: Opc = ARM::VUZPd16; break;
1584 case MVT::v2f32:
1585 case MVT::v2i32: Opc = ARM::VUZPd32; break;
1586 case MVT::v16i8: Opc = ARM::VUZPq8; break;
1587 case MVT::v8i16: Opc = ARM::VUZPq16; break;
1588 case MVT::v4f32:
1589 case MVT::v4i32: Opc = ARM::VUZPq32; break;
1590 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001591 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1592 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001593 }
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001594 case ARMISD::VTRN: {
1595 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001596 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001597 switch (VT.getSimpleVT().SimpleTy) {
1598 default: return NULL;
1599 case MVT::v8i8: Opc = ARM::VTRNd8; break;
1600 case MVT::v4i16: Opc = ARM::VTRNd16; break;
1601 case MVT::v2f32:
1602 case MVT::v2i32: Opc = ARM::VTRNd32; break;
1603 case MVT::v16i8: Opc = ARM::VTRNq8; break;
1604 case MVT::v8i16: Opc = ARM::VTRNq16; break;
1605 case MVT::v4f32:
1606 case MVT::v4i32: Opc = ARM::VTRNq32; break;
1607 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001608 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1609 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001610 }
Bob Wilson31fb12f2009-08-26 17:39:53 +00001611
1612 case ISD::INTRINSIC_VOID:
1613 case ISD::INTRINSIC_W_CHAIN: {
1614 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
1615 EVT VT = N->getValueType(0);
1616 unsigned Opc = 0;
1617
1618 switch (IntNo) {
1619 default:
1620 break;
1621
1622 case Intrinsic::arm_neon_vld2: {
Bob Wilson3e36f132009-10-14 17:28:52 +00001623 unsigned DOpcodes[] = { ARM::VLD2d8, ARM::VLD2d16,
1624 ARM::VLD2d32, ARM::VLD2d64 };
1625 unsigned QOpcodes[] = { ARM::VLD2q8, ARM::VLD2q16, ARM::VLD2q32 };
1626 return SelectVLD(Op, 2, DOpcodes, QOpcodes, 0);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001627 }
1628
1629 case Intrinsic::arm_neon_vld3: {
Bob Wilson3e36f132009-10-14 17:28:52 +00001630 unsigned DOpcodes[] = { ARM::VLD3d8, ARM::VLD3d16,
1631 ARM::VLD3d32, ARM::VLD3d64 };
1632 unsigned QOpcodes0[] = { ARM::VLD3q8a, ARM::VLD3q16a, ARM::VLD3q32a };
1633 unsigned QOpcodes1[] = { ARM::VLD3q8b, ARM::VLD3q16b, ARM::VLD3q32b };
1634 return SelectVLD(Op, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001635 }
1636
1637 case Intrinsic::arm_neon_vld4: {
Bob Wilson3e36f132009-10-14 17:28:52 +00001638 unsigned DOpcodes[] = { ARM::VLD4d8, ARM::VLD4d16,
1639 ARM::VLD4d32, ARM::VLD4d64 };
1640 unsigned QOpcodes0[] = { ARM::VLD4q8a, ARM::VLD4q16a, ARM::VLD4q32a };
1641 unsigned QOpcodes1[] = { ARM::VLD4q8b, ARM::VLD4q16b, ARM::VLD4q32b };
1642 return SelectVLD(Op, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001643 }
1644
Bob Wilson243fcc52009-09-01 04:26:28 +00001645 case Intrinsic::arm_neon_vld2lane: {
Bob Wilsona7c397c2009-10-14 16:19:03 +00001646 unsigned DOpcodes[] = { ARM::VLD2LNd8, ARM::VLD2LNd16, ARM::VLD2LNd32 };
1647 unsigned QOpcodes0[] = { ARM::VLD2LNq16a, ARM::VLD2LNq32a };
1648 unsigned QOpcodes1[] = { ARM::VLD2LNq16b, ARM::VLD2LNq32b };
Bob Wilson96493442009-10-14 16:46:45 +00001649 return SelectVLDSTLane(Op, true, 2, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson243fcc52009-09-01 04:26:28 +00001650 }
1651
1652 case Intrinsic::arm_neon_vld3lane: {
Bob Wilsona7c397c2009-10-14 16:19:03 +00001653 unsigned DOpcodes[] = { ARM::VLD3LNd8, ARM::VLD3LNd16, ARM::VLD3LNd32 };
1654 unsigned QOpcodes0[] = { ARM::VLD3LNq16a, ARM::VLD3LNq32a };
1655 unsigned QOpcodes1[] = { ARM::VLD3LNq16b, ARM::VLD3LNq32b };
Bob Wilson96493442009-10-14 16:46:45 +00001656 return SelectVLDSTLane(Op, true, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson243fcc52009-09-01 04:26:28 +00001657 }
1658
1659 case Intrinsic::arm_neon_vld4lane: {
Bob Wilsona7c397c2009-10-14 16:19:03 +00001660 unsigned DOpcodes[] = { ARM::VLD4LNd8, ARM::VLD4LNd16, ARM::VLD4LNd32 };
1661 unsigned QOpcodes0[] = { ARM::VLD4LNq16a, ARM::VLD4LNq32a };
1662 unsigned QOpcodes1[] = { ARM::VLD4LNq16b, ARM::VLD4LNq32b };
Bob Wilson96493442009-10-14 16:46:45 +00001663 return SelectVLDSTLane(Op, true, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson243fcc52009-09-01 04:26:28 +00001664 }
1665
Bob Wilson31fb12f2009-08-26 17:39:53 +00001666 case Intrinsic::arm_neon_vst2: {
1667 SDValue MemAddr, MemUpdate, MemOpc;
1668 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1669 return NULL;
Bob Wilsone72142a2009-10-13 22:29:24 +00001670 SDValue Chain = N->getOperand(0);
Bob Wilsond2855752009-10-07 18:47:39 +00001671 VT = N->getOperand(3).getValueType();
1672 if (VT.is64BitVector()) {
1673 switch (VT.getSimpleVT().SimpleTy) {
1674 default: llvm_unreachable("unhandled vst2 type");
1675 case MVT::v8i8: Opc = ARM::VST2d8; break;
1676 case MVT::v4i16: Opc = ARM::VST2d16; break;
1677 case MVT::v2f32:
1678 case MVT::v2i32: Opc = ARM::VST2d32; break;
Bob Wilson24e04c52009-10-08 00:21:01 +00001679 case MVT::v1i64: Opc = ARM::VST2d64; break;
Bob Wilsond2855752009-10-07 18:47:39 +00001680 }
Bob Wilsond2855752009-10-07 18:47:39 +00001681 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1682 N->getOperand(3), N->getOperand(4), Chain };
1683 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 6);
1684 }
1685 // Quad registers are stored as pairs of double registers.
1686 EVT RegVT;
1687 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson31fb12f2009-08-26 17:39:53 +00001688 default: llvm_unreachable("unhandled vst2 type");
Bob Wilsond2855752009-10-07 18:47:39 +00001689 case MVT::v16i8: Opc = ARM::VST2q8; RegVT = MVT::v8i8; break;
1690 case MVT::v8i16: Opc = ARM::VST2q16; RegVT = MVT::v4i16; break;
1691 case MVT::v4f32: Opc = ARM::VST2q32; RegVT = MVT::v2f32; break;
1692 case MVT::v4i32: Opc = ARM::VST2q32; RegVT = MVT::v2i32; break;
Bob Wilson31fb12f2009-08-26 17:39:53 +00001693 }
Bob Wilsond2855752009-10-07 18:47:39 +00001694 SDValue D0 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1695 N->getOperand(3));
1696 SDValue D1 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1697 N->getOperand(3));
1698 SDValue D2 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1699 N->getOperand(4));
1700 SDValue D3 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1701 N->getOperand(4));
Bob Wilson31fb12f2009-08-26 17:39:53 +00001702 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
Bob Wilsond2855752009-10-07 18:47:39 +00001703 D0, D1, D2, D3, Chain };
1704 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 8);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001705 }
1706
1707 case Intrinsic::arm_neon_vst3: {
1708 SDValue MemAddr, MemUpdate, MemOpc;
1709 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1710 return NULL;
Bob Wilsone72142a2009-10-13 22:29:24 +00001711 SDValue Chain = N->getOperand(0);
Bob Wilson66a70632009-10-07 20:30:08 +00001712 VT = N->getOperand(3).getValueType();
1713 if (VT.is64BitVector()) {
1714 switch (VT.getSimpleVT().SimpleTy) {
1715 default: llvm_unreachable("unhandled vst3 type");
1716 case MVT::v8i8: Opc = ARM::VST3d8; break;
1717 case MVT::v4i16: Opc = ARM::VST3d16; break;
1718 case MVT::v2f32:
1719 case MVT::v2i32: Opc = ARM::VST3d32; break;
Bob Wilson5adf60c2009-10-08 00:28:28 +00001720 case MVT::v1i64: Opc = ARM::VST3d64; break;
Bob Wilson66a70632009-10-07 20:30:08 +00001721 }
Bob Wilson66a70632009-10-07 20:30:08 +00001722 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1723 N->getOperand(3), N->getOperand(4),
1724 N->getOperand(5), Chain };
1725 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 7);
1726 }
1727 // Quad registers are stored with two separate instructions, where one
1728 // stores the even registers and the other stores the odd registers.
1729 EVT RegVT;
1730 unsigned Opc2 = 0;
1731 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson31fb12f2009-08-26 17:39:53 +00001732 default: llvm_unreachable("unhandled vst3 type");
Bob Wilson66a70632009-10-07 20:30:08 +00001733 case MVT::v16i8:
1734 Opc = ARM::VST3q8a; Opc2 = ARM::VST3q8b; RegVT = MVT::v8i8; break;
1735 case MVT::v8i16:
1736 Opc = ARM::VST3q16a; Opc2 = ARM::VST3q16b; RegVT = MVT::v4i16; break;
1737 case MVT::v4f32:
1738 Opc = ARM::VST3q32a; Opc2 = ARM::VST3q32b; RegVT = MVT::v2f32; break;
1739 case MVT::v4i32:
1740 Opc = ARM::VST3q32a; Opc2 = ARM::VST3q32b; RegVT = MVT::v2i32; break;
Bob Wilson31fb12f2009-08-26 17:39:53 +00001741 }
Bob Wilson66a70632009-10-07 20:30:08 +00001742 // Enable writeback to the address register.
1743 MemOpc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(true), MVT::i32);
1744
1745 SDValue D0 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1746 N->getOperand(3));
1747 SDValue D2 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1748 N->getOperand(4));
1749 SDValue D4 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1750 N->getOperand(5));
1751 const SDValue OpsA[] = { MemAddr, MemUpdate, MemOpc, D0, D2, D4, Chain };
1752 SDNode *VStA = CurDAG->getMachineNode(Opc, dl, MemAddr.getValueType(),
1753 MVT::Other, OpsA, 7);
1754 Chain = SDValue(VStA, 1);
1755
1756 SDValue D1 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1757 N->getOperand(3));
1758 SDValue D3 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1759 N->getOperand(4));
1760 SDValue D5 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1761 N->getOperand(5));
1762 MemAddr = SDValue(VStA, 0);
1763 const SDValue OpsB[] = { MemAddr, MemUpdate, MemOpc, D1, D3, D5, Chain };
1764 SDNode *VStB = CurDAG->getMachineNode(Opc2, dl, MemAddr.getValueType(),
1765 MVT::Other, OpsB, 7);
1766 Chain = SDValue(VStB, 1);
1767 ReplaceUses(SDValue(N, 0), Chain);
1768 return NULL;
Bob Wilson31fb12f2009-08-26 17:39:53 +00001769 }
1770
1771 case Intrinsic::arm_neon_vst4: {
1772 SDValue MemAddr, MemUpdate, MemOpc;
1773 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1774 return NULL;
Bob Wilsone72142a2009-10-13 22:29:24 +00001775 SDValue Chain = N->getOperand(0);
Bob Wilson63c90632009-10-07 20:49:18 +00001776 VT = N->getOperand(3).getValueType();
1777 if (VT.is64BitVector()) {
1778 switch (VT.getSimpleVT().SimpleTy) {
1779 default: llvm_unreachable("unhandled vst4 type");
1780 case MVT::v8i8: Opc = ARM::VST4d8; break;
1781 case MVT::v4i16: Opc = ARM::VST4d16; break;
1782 case MVT::v2f32:
1783 case MVT::v2i32: Opc = ARM::VST4d32; break;
Bob Wilsondeb31412009-10-08 05:18:18 +00001784 case MVT::v1i64: Opc = ARM::VST4d64; break;
Bob Wilson63c90632009-10-07 20:49:18 +00001785 }
Bob Wilson63c90632009-10-07 20:49:18 +00001786 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1787 N->getOperand(3), N->getOperand(4),
1788 N->getOperand(5), N->getOperand(6), Chain };
1789 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 8);
1790 }
1791 // Quad registers are stored with two separate instructions, where one
1792 // stores the even registers and the other stores the odd registers.
1793 EVT RegVT;
1794 unsigned Opc2 = 0;
1795 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson31fb12f2009-08-26 17:39:53 +00001796 default: llvm_unreachable("unhandled vst4 type");
Bob Wilson63c90632009-10-07 20:49:18 +00001797 case MVT::v16i8:
1798 Opc = ARM::VST4q8a; Opc2 = ARM::VST4q8b; RegVT = MVT::v8i8; break;
1799 case MVT::v8i16:
1800 Opc = ARM::VST4q16a; Opc2 = ARM::VST4q16b; RegVT = MVT::v4i16; break;
1801 case MVT::v4f32:
1802 Opc = ARM::VST4q32a; Opc2 = ARM::VST4q32b; RegVT = MVT::v2f32; break;
1803 case MVT::v4i32:
1804 Opc = ARM::VST4q32a; Opc2 = ARM::VST4q32b; RegVT = MVT::v2i32; break;
Bob Wilson31fb12f2009-08-26 17:39:53 +00001805 }
Bob Wilson63c90632009-10-07 20:49:18 +00001806 // Enable writeback to the address register.
1807 MemOpc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(true), MVT::i32);
1808
1809 SDValue D0 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1810 N->getOperand(3));
1811 SDValue D2 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1812 N->getOperand(4));
1813 SDValue D4 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1814 N->getOperand(5));
1815 SDValue D6 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1816 N->getOperand(6));
1817 const SDValue OpsA[] = { MemAddr, MemUpdate, MemOpc,
1818 D0, D2, D4, D6, Chain };
1819 SDNode *VStA = CurDAG->getMachineNode(Opc, dl, MemAddr.getValueType(),
1820 MVT::Other, OpsA, 8);
1821 Chain = SDValue(VStA, 1);
1822
1823 SDValue D1 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1824 N->getOperand(3));
1825 SDValue D3 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1826 N->getOperand(4));
1827 SDValue D5 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1828 N->getOperand(5));
1829 SDValue D7 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1830 N->getOperand(6));
1831 MemAddr = SDValue(VStA, 0);
1832 const SDValue OpsB[] = { MemAddr, MemUpdate, MemOpc,
1833 D1, D3, D5, D7, Chain };
1834 SDNode *VStB = CurDAG->getMachineNode(Opc2, dl, MemAddr.getValueType(),
1835 MVT::Other, OpsB, 8);
1836 Chain = SDValue(VStB, 1);
1837 ReplaceUses(SDValue(N, 0), Chain);
1838 return NULL;
Bob Wilson31fb12f2009-08-26 17:39:53 +00001839 }
Bob Wilson8a3198b2009-09-01 18:51:56 +00001840
1841 case Intrinsic::arm_neon_vst2lane: {
Bob Wilson96493442009-10-14 16:46:45 +00001842 unsigned DOpcodes[] = { ARM::VST2LNd8, ARM::VST2LNd16, ARM::VST2LNd32 };
1843 unsigned QOpcodes0[] = { ARM::VST2LNq16a, ARM::VST2LNq32a };
1844 unsigned QOpcodes1[] = { ARM::VST2LNq16b, ARM::VST2LNq32b };
1845 return SelectVLDSTLane(Op, false, 2, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001846 }
1847
1848 case Intrinsic::arm_neon_vst3lane: {
Bob Wilson96493442009-10-14 16:46:45 +00001849 unsigned DOpcodes[] = { ARM::VST3LNd8, ARM::VST3LNd16, ARM::VST3LNd32 };
1850 unsigned QOpcodes0[] = { ARM::VST3LNq16a, ARM::VST3LNq32a };
1851 unsigned QOpcodes1[] = { ARM::VST3LNq16b, ARM::VST3LNq32b };
1852 return SelectVLDSTLane(Op, false, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001853 }
1854
1855 case Intrinsic::arm_neon_vst4lane: {
Bob Wilson96493442009-10-14 16:46:45 +00001856 unsigned DOpcodes[] = { ARM::VST4LNd8, ARM::VST4LNd16, ARM::VST4LNd32 };
1857 unsigned QOpcodes0[] = { ARM::VST4LNq16a, ARM::VST4LNq32a };
1858 unsigned QOpcodes1[] = { ARM::VST4LNq16b, ARM::VST4LNq32b };
1859 return SelectVLDSTLane(Op, false, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001860 }
Bob Wilson31fb12f2009-08-26 17:39:53 +00001861 }
1862 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001863 }
1864
Evan Chenga8e29892007-01-19 07:51:42 +00001865 return SelectCode(Op);
1866}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001867
Bob Wilson224c2442009-05-19 05:53:42 +00001868bool ARMDAGToDAGISel::
1869SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
1870 std::vector<SDValue> &OutOps) {
1871 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
Bob Wilson765cc0b2009-10-13 20:50:28 +00001872 // Require the address to be in a register. That is safe for all ARM
1873 // variants and it is hard to do anything much smarter without knowing
1874 // how the operand is used.
1875 OutOps.push_back(Op);
Bob Wilson224c2442009-05-19 05:53:42 +00001876 return false;
1877}
1878
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001879/// createARMISelDag - This pass converts a legalized DAG into a
1880/// ARM-specific DAG, ready for instruction scheduling.
1881///
Bob Wilson522ce972009-09-28 14:30:20 +00001882FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM,
1883 CodeGenOpt::Level OptLevel) {
1884 return new ARMDAGToDAGISel(TM, OptLevel);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001885}