blob: 058361b8c656e0784ce919cc8ce680e9f036dc42 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenge5ad88e2008-12-10 21:54:21 +000015#include "ARMAddressingModes.h"
16#include "ARMConstantPoolValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000019#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson9adc0ab2009-07-14 23:09:55 +000024#include "llvm/LLVMContext.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
28#include "llvm/CodeGen/SelectionDAG.h"
29#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000030#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000031#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000032#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
35#include "llvm/Support/raw_ostream.h"
36
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000037using namespace llvm;
38
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000039//===--------------------------------------------------------------------===//
40/// ARMDAGToDAGISel - ARM specific code to select ARM machine
41/// instructions for SelectionDAG operations.
42///
43namespace {
44class ARMDAGToDAGISel : public SelectionDAGISel {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000045 ARMBaseTargetMachine &TM;
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000046
Evan Chenga8e29892007-01-19 07:51:42 +000047 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
48 /// make the right decision when generating code for different targets.
49 const ARMSubtarget *Subtarget;
50
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000051public:
Bob Wilson522ce972009-09-28 14:30:20 +000052 explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm,
53 CodeGenOpt::Level OptLevel)
54 : SelectionDAGISel(tm, OptLevel), TM(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000055 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056 }
57
Evan Chenga8e29892007-01-19 07:51:42 +000058 virtual const char *getPassName() const {
59 return "ARM Instruction Selection";
Anton Korobeynikov52237112009-06-17 18:13:58 +000060 }
61
Bob Wilsonaf4a8912009-10-08 18:51:31 +000062 /// getI32Imm - Return a target constant of type i32 with the specified
63 /// value.
Anton Korobeynikov52237112009-06-17 18:13:58 +000064 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +000065 return CurDAG->getTargetConstant(Imm, MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000066 }
67
Dan Gohman475871a2008-07-27 21:46:04 +000068 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000069 virtual void InstructionSelect();
Evan Cheng055b0312009-06-29 07:51:04 +000070 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
71 SDValue &B, SDValue &C);
Dan Gohman475871a2008-07-27 21:46:04 +000072 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
73 SDValue &Offset, SDValue &Opc);
74 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
75 SDValue &Offset, SDValue &Opc);
76 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
77 SDValue &Offset, SDValue &Opc);
78 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
79 SDValue &Offset, SDValue &Opc);
Anton Korobeynikovbaf31082009-08-08 13:35:48 +000080 bool SelectAddrMode4(SDValue Op, SDValue N, SDValue &Addr,
81 SDValue &Mode);
Dan Gohman475871a2008-07-27 21:46:04 +000082 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
83 SDValue &Offset);
Bob Wilson8b024a52009-07-01 23:16:05 +000084 bool SelectAddrMode6(SDValue Op, SDValue N, SDValue &Addr, SDValue &Update,
85 SDValue &Opc);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000086
Dan Gohman475871a2008-07-27 21:46:04 +000087 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
Bob Wilson8b024a52009-07-01 23:16:05 +000088 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000089
Dan Gohman475871a2008-07-27 21:46:04 +000090 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
91 SDValue &Offset);
92 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
93 SDValue &Base, SDValue &OffImm,
94 SDValue &Offset);
95 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
96 SDValue &OffImm, SDValue &Offset);
97 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
98 SDValue &OffImm, SDValue &Offset);
99 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
100 SDValue &OffImm, SDValue &Offset);
101 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
102 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +0000103
Evan Cheng9cb9e672009-06-27 02:26:13 +0000104 bool SelectT2ShifterOperandReg(SDValue Op, SDValue N,
105 SDValue &BaseReg, SDValue &Opc);
Evan Cheng055b0312009-06-29 07:51:04 +0000106 bool SelectT2AddrModeImm12(SDValue Op, SDValue N, SDValue &Base,
107 SDValue &OffImm);
108 bool SelectT2AddrModeImm8(SDValue Op, SDValue N, SDValue &Base,
109 SDValue &OffImm);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000110 bool SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
111 SDValue &OffImm);
David Goodwin6647cea2009-06-30 22:50:01 +0000112 bool SelectT2AddrModeImm8s4(SDValue Op, SDValue N, SDValue &Base,
113 SDValue &OffImm);
Evan Cheng055b0312009-06-29 07:51:04 +0000114 bool SelectT2AddrModeSoReg(SDValue Op, SDValue N, SDValue &Base,
115 SDValue &OffReg, SDValue &ShImm);
116
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000117 // Include the pieces autogenerated from the target description.
118#include "ARMGenDAGISel.inc"
Bob Wilson224c2442009-05-19 05:53:42 +0000119
120private:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000121 /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for
122 /// ARM.
Evan Chengaf4550f2009-07-02 01:23:32 +0000123 SDNode *SelectARMIndexedLoad(SDValue Op);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000124 SDNode *SelectT2IndexedLoad(SDValue Op);
125
Evan Cheng86198642009-08-07 00:34:42 +0000126 /// SelectDYN_ALLOC - Select dynamic alloc for Thumb.
127 SDNode *SelectDYN_ALLOC(SDValue Op);
Evan Chengaf4550f2009-07-02 01:23:32 +0000128
Bob Wilsona7c397c2009-10-14 16:19:03 +0000129 /// SelectVLDLane - Select NEON load structure to one lane. NumVecs should
130 /// be 2, 3 or 4. The opcode arrays specify the instructions used for
131 /// loading D registers and even subregs and odd subregs of Q registers.
132 SDNode *SelectVLDLane(SDValue Op, unsigned NumVecs,
133 unsigned *DOpcodes, unsigned *QOpcodes0,
134 unsigned *QOpcodes1);
135
Sandeep Patel4e1ed882009-10-13 20:25:58 +0000136 /// SelectV6T2BitfieldExtractOp - Select SBFX/UBFX instructions for ARM.
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000137 SDNode *SelectV6T2BitfieldExtractOp(SDValue Op, unsigned Opc);
138
Evan Chengaf4550f2009-07-02 01:23:32 +0000139 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
140 /// inline asm expressions.
141 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
142 char ConstraintCode,
143 std::vector<SDValue> &OutOps);
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000144
145 /// PairDRegs - Insert a pair of double registers into an implicit def to
146 /// form a quad register.
147 SDNode *PairDRegs(EVT VT, SDValue V0, SDValue V1);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000148};
Evan Chenga8e29892007-01-19 07:51:42 +0000149}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000150
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000151/// isInt32Immediate - This method tests to see if the node is a 32-bit constant
152/// operand. If so Imm will receive the 32-bit value.
153static bool isInt32Immediate(SDNode *N, unsigned &Imm) {
154 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) {
155 Imm = cast<ConstantSDNode>(N)->getZExtValue();
156 return true;
157 }
158 return false;
159}
160
161// isInt32Immediate - This method tests to see if a constant operand.
162// If so Imm will receive the 32 bit value.
163static bool isInt32Immediate(SDValue N, unsigned &Imm) {
164 return isInt32Immediate(N.getNode(), Imm);
165}
166
167// isOpcWithIntImmediate - This method tests to see if the node is a specific
168// opcode and that it has a immediate integer right operand.
169// If so Imm will receive the 32 bit value.
170static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
171 return N->getOpcode() == Opc &&
172 isInt32Immediate(N->getOperand(1).getNode(), Imm);
173}
174
175
Dan Gohmanf350b272008-08-23 02:25:05 +0000176void ARMDAGToDAGISel::InstructionSelect() {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000177 DEBUG(BB->dump());
178
David Greene8ad4c002008-10-27 21:56:29 +0000179 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +0000180 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000181}
182
Evan Cheng055b0312009-06-29 07:51:04 +0000183bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
184 SDValue N,
185 SDValue &BaseReg,
186 SDValue &ShReg,
187 SDValue &Opc) {
188 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
189
190 // Don't match base register only case. That is matched to a separate
191 // lower complexity pattern with explicit register operand.
192 if (ShOpcVal == ARM_AM::no_shift) return false;
Jim Grosbach764ab522009-08-11 15:33:49 +0000193
Evan Cheng055b0312009-06-29 07:51:04 +0000194 BaseReg = N.getOperand(0);
195 unsigned ShImmVal = 0;
196 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 ShReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000198 ShImmVal = RHS->getZExtValue() & 31;
199 } else {
200 ShReg = N.getOperand(1);
201 }
202 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000204 return true;
205}
206
Dan Gohman475871a2008-07-27 21:46:04 +0000207bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
208 SDValue &Base, SDValue &Offset,
209 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000210 if (N.getOpcode() == ISD::MUL) {
211 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
212 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000213 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000214 if (RHSC & 1) {
215 RHSC = RHSC & ~1;
216 ARM_AM::AddrOpc AddSub = ARM_AM::add;
217 if (RHSC < 0) {
218 AddSub = ARM_AM::sub;
219 RHSC = - RHSC;
220 }
221 if (isPowerOf2_32(RHSC)) {
222 unsigned ShAmt = Log2_32(RHSC);
223 Base = Offset = N.getOperand(0);
224 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
225 ARM_AM::lsl),
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 MVT::i32);
Evan Chenga13fd102007-03-13 21:05:54 +0000227 return true;
228 }
229 }
230 }
231 }
232
Evan Chenga8e29892007-01-19 07:51:42 +0000233 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
234 Base = N;
235 if (N.getOpcode() == ISD::FrameIndex) {
236 int FI = cast<FrameIndexSDNode>(N)->getIndex();
237 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
238 } else if (N.getOpcode() == ARMISD::Wrapper) {
239 Base = N.getOperand(0);
240 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000242 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
243 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000245 return true;
246 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000247
Evan Chenga8e29892007-01-19 07:51:42 +0000248 // Match simple R +/- imm12 operands.
249 if (N.getOpcode() == ISD::ADD)
250 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000251 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000252 if ((RHSC >= 0 && RHSC < 0x1000) ||
253 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000254 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000255 if (Base.getOpcode() == ISD::FrameIndex) {
256 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
257 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
258 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000260
261 ARM_AM::AddrOpc AddSub = ARM_AM::add;
262 if (RHSC < 0) {
263 AddSub = ARM_AM::sub;
264 RHSC = - RHSC;
265 }
266 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000267 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000269 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000270 }
Evan Chenga8e29892007-01-19 07:51:42 +0000271 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000272
Evan Chenga8e29892007-01-19 07:51:42 +0000273 // Otherwise this is R +/- [possibly shifted] R
274 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
275 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
276 unsigned ShAmt = 0;
Jim Grosbach764ab522009-08-11 15:33:49 +0000277
Evan Chenga8e29892007-01-19 07:51:42 +0000278 Base = N.getOperand(0);
279 Offset = N.getOperand(1);
Jim Grosbach764ab522009-08-11 15:33:49 +0000280
Evan Chenga8e29892007-01-19 07:51:42 +0000281 if (ShOpcVal != ARM_AM::no_shift) {
282 // Check to see if the RHS of the shift is a constant, if not, we can't fold
283 // it.
284 if (ConstantSDNode *Sh =
285 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000286 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000287 Offset = N.getOperand(1).getOperand(0);
288 } else {
289 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000290 }
291 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000292
Evan Chenga8e29892007-01-19 07:51:42 +0000293 // Try matching (R shl C) + (R).
294 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
295 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
296 if (ShOpcVal != ARM_AM::no_shift) {
297 // Check to see if the RHS of the shift is a constant, if not, we can't
298 // fold it.
299 if (ConstantSDNode *Sh =
300 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000301 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000302 Offset = N.getOperand(0).getOperand(0);
303 Base = N.getOperand(1);
304 } else {
305 ShOpcVal = ARM_AM::no_shift;
306 }
307 }
308 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000309
Evan Chenga8e29892007-01-19 07:51:42 +0000310 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000312 return true;
313}
314
Dan Gohman475871a2008-07-27 21:46:04 +0000315bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
316 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000317 unsigned Opcode = Op.getOpcode();
318 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
319 ? cast<LoadSDNode>(Op)->getAddressingMode()
320 : cast<StoreSDNode>(Op)->getAddressingMode();
321 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
322 ? ARM_AM::add : ARM_AM::sub;
323 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000324 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000325 if (Val >= 0 && Val < 0x1000) { // 12 bits.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000327 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
328 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000330 return true;
331 }
332 }
333
334 Offset = N;
335 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
336 unsigned ShAmt = 0;
337 if (ShOpcVal != ARM_AM::no_shift) {
338 // Check to see if the RHS of the shift is a constant, if not, we can't fold
339 // it.
340 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000341 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000342 Offset = N.getOperand(0);
343 } else {
344 ShOpcVal = ARM_AM::no_shift;
345 }
346 }
347
348 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000350 return true;
351}
352
Evan Chenga8e29892007-01-19 07:51:42 +0000353
Dan Gohman475871a2008-07-27 21:46:04 +0000354bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
355 SDValue &Base, SDValue &Offset,
356 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000357 if (N.getOpcode() == ISD::SUB) {
358 // X - C is canonicalize to X + -C, no need to handle it here.
359 Base = N.getOperand(0);
360 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000362 return true;
363 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000364
Evan Chenga8e29892007-01-19 07:51:42 +0000365 if (N.getOpcode() != ISD::ADD) {
366 Base = N;
367 if (N.getOpcode() == ISD::FrameIndex) {
368 int FI = cast<FrameIndexSDNode>(N)->getIndex();
369 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
370 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 Offset = CurDAG->getRegister(0, MVT::i32);
372 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000373 return true;
374 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000375
Evan Chenga8e29892007-01-19 07:51:42 +0000376 // If the RHS is +/- imm8, fold into addr mode.
377 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000378 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000379 if ((RHSC >= 0 && RHSC < 256) ||
380 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000381 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000382 if (Base.getOpcode() == ISD::FrameIndex) {
383 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
384 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
385 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000387
388 ARM_AM::AddrOpc AddSub = ARM_AM::add;
389 if (RHSC < 0) {
390 AddSub = ARM_AM::sub;
391 RHSC = - RHSC;
392 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000394 return true;
395 }
396 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000397
Evan Chenga8e29892007-01-19 07:51:42 +0000398 Base = N.getOperand(0);
399 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000401 return true;
402}
403
Dan Gohman475871a2008-07-27 21:46:04 +0000404bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
405 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000406 unsigned Opcode = Op.getOpcode();
407 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
408 ? cast<LoadSDNode>(Op)->getAddressingMode()
409 : cast<StoreSDNode>(Op)->getAddressingMode();
410 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
411 ? ARM_AM::add : ARM_AM::sub;
412 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000413 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000414 if (Val >= 0 && Val < 256) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 Offset = CurDAG->getRegister(0, MVT::i32);
416 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000417 return true;
418 }
419 }
420
421 Offset = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000423 return true;
424}
425
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000426bool ARMDAGToDAGISel::SelectAddrMode4(SDValue Op, SDValue N,
427 SDValue &Addr, SDValue &Mode) {
428 Addr = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 Mode = CurDAG->getTargetConstant(0, MVT::i32);
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000430 return true;
431}
Evan Chenga8e29892007-01-19 07:51:42 +0000432
Dan Gohman475871a2008-07-27 21:46:04 +0000433bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
434 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000435 if (N.getOpcode() != ISD::ADD) {
436 Base = N;
437 if (N.getOpcode() == ISD::FrameIndex) {
438 int FI = cast<FrameIndexSDNode>(N)->getIndex();
439 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
440 } else if (N.getOpcode() == ARMISD::Wrapper) {
441 Base = N.getOperand(0);
442 }
443 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000445 return true;
446 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000447
Evan Chenga8e29892007-01-19 07:51:42 +0000448 // If the RHS is +/- imm8, fold into addr mode.
449 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000450 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000451 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
452 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000453 if ((RHSC >= 0 && RHSC < 256) ||
454 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000455 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000456 if (Base.getOpcode() == ISD::FrameIndex) {
457 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
458 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
459 }
460
461 ARM_AM::AddrOpc AddSub = ARM_AM::add;
462 if (RHSC < 0) {
463 AddSub = ARM_AM::sub;
464 RHSC = - RHSC;
465 }
466 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000468 return true;
469 }
470 }
471 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000472
Evan Chenga8e29892007-01-19 07:51:42 +0000473 Base = N;
474 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000476 return true;
477}
478
Bob Wilson8b024a52009-07-01 23:16:05 +0000479bool ARMDAGToDAGISel::SelectAddrMode6(SDValue Op, SDValue N,
480 SDValue &Addr, SDValue &Update,
481 SDValue &Opc) {
482 Addr = N;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000483 // Default to no writeback.
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 Update = CurDAG->getRegister(0, MVT::i32);
485 Opc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(false), MVT::i32);
Bob Wilson8b024a52009-07-01 23:16:05 +0000486 return true;
487}
488
Dan Gohman475871a2008-07-27 21:46:04 +0000489bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
Evan Chengbba9f5f2009-08-14 19:01:37 +0000490 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000491 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
492 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000493 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000494 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000496 return true;
497 }
498 return false;
499}
500
Dan Gohman475871a2008-07-27 21:46:04 +0000501bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
502 SDValue &Base, SDValue &Offset){
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000503 // FIXME dl should come from the parent load or store, not the address
504 DebugLoc dl = Op.getDebugLoc();
Evan Chengc38f2bc2007-01-23 22:59:13 +0000505 if (N.getOpcode() != ISD::ADD) {
Evan Cheng2f297df2009-07-11 07:08:13 +0000506 ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N);
507 if (!NC || NC->getZExtValue() != 0)
508 return false;
509
510 Base = Offset = N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000511 return true;
512 }
513
Evan Chenga8e29892007-01-19 07:51:42 +0000514 Base = N.getOperand(0);
515 Offset = N.getOperand(1);
516 return true;
517}
518
Evan Cheng79d43262007-01-24 02:21:22 +0000519bool
Dan Gohman475871a2008-07-27 21:46:04 +0000520ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
521 unsigned Scale, SDValue &Base,
522 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000523 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000524 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000525 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
526 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000527 if (N.getOpcode() == ARMISD::Wrapper &&
528 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
529 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000530 }
531
Evan Chenga8e29892007-01-19 07:51:42 +0000532 if (N.getOpcode() != ISD::ADD) {
533 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 Offset = CurDAG->getRegister(0, MVT::i32);
535 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000536 return true;
537 }
538
Evan Chengad0e4652007-02-06 00:22:06 +0000539 // Thumb does not have [sp, r] address mode.
540 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
541 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
542 if ((LHSR && LHSR->getReg() == ARM::SP) ||
543 (RHSR && RHSR->getReg() == ARM::SP)) {
544 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 Offset = CurDAG->getRegister(0, MVT::i32);
546 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengad0e4652007-02-06 00:22:06 +0000547 return true;
548 }
549
Evan Chenga8e29892007-01-19 07:51:42 +0000550 // If the RHS is + imm5 * scale, fold into addr mode.
551 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000552 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000553 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
554 RHSC /= Scale;
555 if (RHSC >= 0 && RHSC < 32) {
556 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 Offset = CurDAG->getRegister(0, MVT::i32);
558 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000559 return true;
560 }
561 }
562 }
563
Evan Chengc38f2bc2007-01-23 22:59:13 +0000564 Base = N.getOperand(0);
565 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000566 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000567 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000568}
569
Dan Gohman475871a2008-07-27 21:46:04 +0000570bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
571 SDValue &Base, SDValue &OffImm,
572 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000573 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000574}
575
Dan Gohman475871a2008-07-27 21:46:04 +0000576bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
577 SDValue &Base, SDValue &OffImm,
578 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000579 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000580}
581
Dan Gohman475871a2008-07-27 21:46:04 +0000582bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
583 SDValue &Base, SDValue &OffImm,
584 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000585 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000586}
587
Dan Gohman475871a2008-07-27 21:46:04 +0000588bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
589 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000590 if (N.getOpcode() == ISD::FrameIndex) {
591 int FI = cast<FrameIndexSDNode>(N)->getIndex();
592 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000593 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000594 return true;
595 }
Evan Cheng79d43262007-01-24 02:21:22 +0000596
Evan Chengad0e4652007-02-06 00:22:06 +0000597 if (N.getOpcode() != ISD::ADD)
598 return false;
599
600 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000601 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
602 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000603 // If the RHS is + imm8 * scale, fold into addr mode.
604 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000605 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000606 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
607 RHSC >>= 2;
608 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000609 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000610 if (Base.getOpcode() == ISD::FrameIndex) {
611 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
612 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
613 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng79d43262007-01-24 02:21:22 +0000615 return true;
616 }
617 }
618 }
619 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000620
Evan Chenga8e29892007-01-19 07:51:42 +0000621 return false;
622}
623
Evan Cheng9cb9e672009-06-27 02:26:13 +0000624bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue Op, SDValue N,
625 SDValue &BaseReg,
626 SDValue &Opc) {
627 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
628
629 // Don't match base register only case. That is matched to a separate
630 // lower complexity pattern with explicit register operand.
631 if (ShOpcVal == ARM_AM::no_shift) return false;
632
633 BaseReg = N.getOperand(0);
634 unsigned ShImmVal = 0;
635 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
636 ShImmVal = RHS->getZExtValue() & 31;
637 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
638 return true;
639 }
640
641 return false;
642}
643
Evan Cheng055b0312009-06-29 07:51:04 +0000644bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue Op, SDValue N,
645 SDValue &Base, SDValue &OffImm) {
646 // Match simple R + imm12 operands.
David Goodwin31e7eba2009-07-20 15:55:39 +0000647
Evan Cheng3a214252009-08-11 08:52:18 +0000648 // Base only.
649 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
David Goodwin31e7eba2009-07-20 15:55:39 +0000650 if (N.getOpcode() == ISD::FrameIndex) {
Evan Cheng3a214252009-08-11 08:52:18 +0000651 // Match frame index...
David Goodwin31e7eba2009-07-20 15:55:39 +0000652 int FI = cast<FrameIndexSDNode>(N)->getIndex();
653 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
David Goodwin31e7eba2009-07-20 15:55:39 +0000655 return true;
Evan Cheng3a214252009-08-11 08:52:18 +0000656 } else if (N.getOpcode() == ARMISD::Wrapper) {
657 Base = N.getOperand(0);
658 if (Base.getOpcode() == ISD::TargetConstantPool)
659 return false; // We want to select t2LDRpci instead.
660 } else
661 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000662 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +0000663 return true;
David Goodwin31e7eba2009-07-20 15:55:39 +0000664 }
Evan Cheng055b0312009-06-29 07:51:04 +0000665
666 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Evan Cheng3a214252009-08-11 08:52:18 +0000667 if (SelectT2AddrModeImm8(Op, N, Base, OffImm))
668 // Let t2LDRi8 handle (R - imm8).
669 return false;
670
Evan Cheng055b0312009-06-29 07:51:04 +0000671 int RHSC = (int)RHS->getZExtValue();
David Goodwind8c95b52009-07-30 18:56:48 +0000672 if (N.getOpcode() == ISD::SUB)
673 RHSC = -RHSC;
674
675 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned)
Evan Cheng055b0312009-06-29 07:51:04 +0000676 Base = N.getOperand(0);
David Goodwind8c95b52009-07-30 18:56:48 +0000677 if (Base.getOpcode() == ISD::FrameIndex) {
678 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
679 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
680 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000682 return true;
683 }
684 }
685
Evan Cheng3a214252009-08-11 08:52:18 +0000686 // Base only.
687 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +0000689 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000690}
691
692bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue Op, SDValue N,
693 SDValue &Base, SDValue &OffImm) {
David Goodwind8c95b52009-07-30 18:56:48 +0000694 // Match simple R - imm8 operands.
Evan Cheng3a214252009-08-11 08:52:18 +0000695 if (N.getOpcode() == ISD::ADD || N.getOpcode() == ISD::SUB) {
David Goodwin07337c02009-07-30 22:45:52 +0000696 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
697 int RHSC = (int)RHS->getSExtValue();
698 if (N.getOpcode() == ISD::SUB)
699 RHSC = -RHSC;
Jim Grosbach764ab522009-08-11 15:33:49 +0000700
Evan Cheng3a214252009-08-11 08:52:18 +0000701 if ((RHSC >= -255) && (RHSC < 0)) { // 8 bits (always negative)
702 Base = N.getOperand(0);
David Goodwin07337c02009-07-30 22:45:52 +0000703 if (Base.getOpcode() == ISD::FrameIndex) {
704 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
705 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
706 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
David Goodwin07337c02009-07-30 22:45:52 +0000708 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000709 }
Evan Cheng055b0312009-06-29 07:51:04 +0000710 }
711 }
712
713 return false;
714}
715
Evan Chenge88d5ce2009-07-02 07:28:31 +0000716bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
717 SDValue &OffImm){
718 unsigned Opcode = Op.getOpcode();
719 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
720 ? cast<LoadSDNode>(Op)->getAddressingMode()
721 : cast<StoreSDNode>(Op)->getAddressingMode();
722 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N)) {
723 int RHSC = (int)RHS->getZExtValue();
724 if (RHSC >= 0 && RHSC < 0x100) { // 8 bits.
David Goodwin4cb73522009-07-14 21:29:29 +0000725 OffImm = ((AM == ISD::PRE_INC) || (AM == ISD::POST_INC))
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 ? CurDAG->getTargetConstant(RHSC, MVT::i32)
727 : CurDAG->getTargetConstant(-RHSC, MVT::i32);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000728 return true;
729 }
730 }
731
732 return false;
733}
734
David Goodwin6647cea2009-06-30 22:50:01 +0000735bool ARMDAGToDAGISel::SelectT2AddrModeImm8s4(SDValue Op, SDValue N,
736 SDValue &Base, SDValue &OffImm) {
737 if (N.getOpcode() == ISD::ADD) {
738 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
739 int RHSC = (int)RHS->getZExtValue();
Evan Cheng5c874172009-07-09 22:21:59 +0000740 if (((RHSC & 0x3) == 0) &&
741 ((RHSC >= 0 && RHSC < 0x400) || (RHSC < 0 && RHSC > -0x400))) { // 8 bits.
David Goodwin6647cea2009-06-30 22:50:01 +0000742 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
David Goodwin6647cea2009-06-30 22:50:01 +0000744 return true;
745 }
746 }
747 } else if (N.getOpcode() == ISD::SUB) {
748 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
749 int RHSC = (int)RHS->getZExtValue();
750 if (((RHSC & 0x3) == 0) && (RHSC >= 0 && RHSC < 0x400)) { // 8 bits.
751 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32);
David Goodwin6647cea2009-06-30 22:50:01 +0000753 return true;
754 }
755 }
756 }
757
758 return false;
759}
760
Evan Cheng055b0312009-06-29 07:51:04 +0000761bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue Op, SDValue N,
762 SDValue &Base,
763 SDValue &OffReg, SDValue &ShImm) {
Evan Cheng3a214252009-08-11 08:52:18 +0000764 // (R - imm8) should be handled by t2LDRi8. The rest are handled by t2LDRi12.
765 if (N.getOpcode() != ISD::ADD)
766 return false;
Evan Cheng055b0312009-06-29 07:51:04 +0000767
Evan Cheng3a214252009-08-11 08:52:18 +0000768 // Leave (R + imm12) for t2LDRi12, (R - imm8) for t2LDRi8.
769 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
770 int RHSC = (int)RHS->getZExtValue();
771 if (RHSC >= 0 && RHSC < 0x1000) // 12 bits (unsigned)
772 return false;
773 else if (RHSC < 0 && RHSC >= -255) // 8 bits
David Goodwind8c95b52009-07-30 18:56:48 +0000774 return false;
775 }
776
Evan Cheng055b0312009-06-29 07:51:04 +0000777 // Look for (R + R) or (R + (R << [1,2,3])).
778 unsigned ShAmt = 0;
779 Base = N.getOperand(0);
780 OffReg = N.getOperand(1);
781
782 // Swap if it is ((R << c) + R).
783 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg);
784 if (ShOpcVal != ARM_AM::lsl) {
785 ShOpcVal = ARM_AM::getShiftOpcForNode(Base);
786 if (ShOpcVal == ARM_AM::lsl)
787 std::swap(Base, OffReg);
Jim Grosbach764ab522009-08-11 15:33:49 +0000788 }
789
Evan Cheng055b0312009-06-29 07:51:04 +0000790 if (ShOpcVal == ARM_AM::lsl) {
791 // Check to see if the RHS of the shift is a constant, if not, we can't fold
792 // it.
793 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) {
794 ShAmt = Sh->getZExtValue();
795 if (ShAmt >= 4) {
796 ShAmt = 0;
797 ShOpcVal = ARM_AM::no_shift;
798 } else
799 OffReg = OffReg.getOperand(0);
800 } else {
801 ShOpcVal = ARM_AM::no_shift;
802 }
David Goodwin7ecc8502009-07-15 15:50:19 +0000803 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000804
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000806
807 return true;
808}
809
810//===--------------------------------------------------------------------===//
811
Evan Chengee568cf2007-07-05 07:15:27 +0000812/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000813static inline SDValue getAL(SelectionDAG *CurDAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
Evan Cheng44bec522007-05-15 01:29:07 +0000815}
816
Evan Chengaf4550f2009-07-02 01:23:32 +0000817SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDValue Op) {
818 LoadSDNode *LD = cast<LoadSDNode>(Op);
819 ISD::MemIndexedMode AM = LD->getAddressingMode();
820 if (AM == ISD::UNINDEXED)
821 return NULL;
822
Owen Andersone50ed302009-08-10 22:56:29 +0000823 EVT LoadedVT = LD->getMemoryVT();
Evan Chengaf4550f2009-07-02 01:23:32 +0000824 SDValue Offset, AMOpc;
825 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
826 unsigned Opcode = 0;
827 bool Match = false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 if (LoadedVT == MVT::i32 &&
Evan Chengaf4550f2009-07-02 01:23:32 +0000829 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
830 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
831 Match = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 } else if (LoadedVT == MVT::i16 &&
Evan Chengaf4550f2009-07-02 01:23:32 +0000833 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
834 Match = true;
835 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
836 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
837 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
Evan Chengaf4550f2009-07-02 01:23:32 +0000839 if (LD->getExtensionType() == ISD::SEXTLOAD) {
840 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
841 Match = true;
842 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
843 }
844 } else {
845 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
846 Match = true;
847 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
848 }
849 }
850 }
851
852 if (Match) {
853 SDValue Chain = LD->getChain();
854 SDValue Base = LD->getBasePtr();
855 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 CurDAG->getRegister(0, MVT::i32), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +0000857 return CurDAG->getMachineNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
858 MVT::Other, Ops, 6);
Evan Chengaf4550f2009-07-02 01:23:32 +0000859 }
860
861 return NULL;
862}
863
Evan Chenge88d5ce2009-07-02 07:28:31 +0000864SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDValue Op) {
865 LoadSDNode *LD = cast<LoadSDNode>(Op);
866 ISD::MemIndexedMode AM = LD->getAddressingMode();
867 if (AM == ISD::UNINDEXED)
868 return NULL;
869
Owen Andersone50ed302009-08-10 22:56:29 +0000870 EVT LoadedVT = LD->getMemoryVT();
Evan Cheng4fbb9962009-07-02 23:16:11 +0000871 bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000872 SDValue Offset;
873 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
874 unsigned Opcode = 0;
875 bool Match = false;
876 if (SelectT2AddrModeImm8Offset(Op, LD->getOffset(), Offset)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 switch (LoadedVT.getSimpleVT().SimpleTy) {
878 case MVT::i32:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000879 Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST;
880 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 case MVT::i16:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000882 if (isSExtLd)
883 Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST;
884 else
885 Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000886 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 case MVT::i8:
888 case MVT::i1:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000889 if (isSExtLd)
890 Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST;
891 else
892 Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000893 break;
894 default:
895 return NULL;
896 }
897 Match = true;
898 }
899
900 if (Match) {
901 SDValue Chain = LD->getChain();
902 SDValue Base = LD->getBasePtr();
903 SDValue Ops[]= { Base, Offset, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 CurDAG->getRegister(0, MVT::i32), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +0000905 return CurDAG->getMachineNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
906 MVT::Other, Ops, 5);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000907 }
908
909 return NULL;
910}
911
Evan Cheng86198642009-08-07 00:34:42 +0000912SDNode *ARMDAGToDAGISel::SelectDYN_ALLOC(SDValue Op) {
913 SDNode *N = Op.getNode();
914 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +0000915 EVT VT = Op.getValueType();
Evan Cheng86198642009-08-07 00:34:42 +0000916 SDValue Chain = Op.getOperand(0);
917 SDValue Size = Op.getOperand(1);
918 SDValue Align = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 SDValue SP = CurDAG->getRegister(ARM::SP, MVT::i32);
Evan Cheng86198642009-08-07 00:34:42 +0000920 int32_t AlignVal = cast<ConstantSDNode>(Align)->getSExtValue();
921 if (AlignVal < 0)
922 // We need to align the stack. Use Thumb1 tAND which is the only thumb
923 // instruction that can read and write SP. This matches to a pseudo
924 // instruction that has a chain to ensure the result is written back to
925 // the stack pointer.
Dan Gohman602b0c82009-09-25 18:54:59 +0000926 SP = SDValue(CurDAG->getMachineNode(ARM::tANDsp, dl, VT, SP, Align), 0);
Evan Cheng86198642009-08-07 00:34:42 +0000927
928 bool isC = isa<ConstantSDNode>(Size);
929 uint32_t C = isC ? cast<ConstantSDNode>(Size)->getZExtValue() : ~0UL;
930 // Handle the most common case for both Thumb1 and Thumb2:
931 // tSUBspi - immediate is between 0 ... 508 inclusive.
932 if (C <= 508 && ((C & 3) == 0))
933 // FIXME: tSUBspi encode scale 4 implicitly.
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 return CurDAG->SelectNodeTo(N, ARM::tSUBspi_, VT, MVT::Other, SP,
935 CurDAG->getTargetConstant(C/4, MVT::i32),
Evan Cheng86198642009-08-07 00:34:42 +0000936 Chain);
937
938 if (Subtarget->isThumb1Only()) {
Evan Chengb89030a2009-08-11 23:00:31 +0000939 // Use tADDspr since Thumb1 does not have a sub r, sp, r. ARMISelLowering
Evan Cheng86198642009-08-07 00:34:42 +0000940 // should have negated the size operand already. FIXME: We can't insert
941 // new target independent node at this stage so we are forced to negate
Jim Grosbach764ab522009-08-11 15:33:49 +0000942 // it earlier. Is there a better solution?
Owen Anderson825b72b2009-08-11 20:47:22 +0000943 return CurDAG->SelectNodeTo(N, ARM::tADDspr_, VT, MVT::Other, SP, Size,
Evan Cheng86198642009-08-07 00:34:42 +0000944 Chain);
945 } else if (Subtarget->isThumb2()) {
946 if (isC && Predicate_t2_so_imm(Size.getNode())) {
947 // t2SUBrSPi
Owen Anderson825b72b2009-08-11 20:47:22 +0000948 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
949 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi_, VT, MVT::Other, Ops, 3);
Evan Cheng86198642009-08-07 00:34:42 +0000950 } else if (isC && Predicate_imm0_4095(Size.getNode())) {
951 // t2SUBrSPi12
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
953 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi12_, VT, MVT::Other, Ops, 3);
Evan Cheng86198642009-08-07 00:34:42 +0000954 } else {
955 // t2SUBrSPs
956 SDValue Ops[] = { SP, Size,
957 getI32Imm(ARM_AM::getSORegOpc(ARM_AM::lsl,0)), Chain };
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPs_, VT, MVT::Other, Ops, 4);
Evan Cheng86198642009-08-07 00:34:42 +0000959 }
960 }
961
962 // FIXME: Add ADD / SUB sp instructions for ARM.
963 return 0;
964}
Evan Chenga8e29892007-01-19 07:51:42 +0000965
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000966/// PairDRegs - Insert a pair of double registers into an implicit def to
967/// form a quad register.
968SDNode *ARMDAGToDAGISel::PairDRegs(EVT VT, SDValue V0, SDValue V1) {
969 DebugLoc dl = V0.getNode()->getDebugLoc();
970 SDValue Undef =
971 SDValue(CurDAG->getMachineNode(TargetInstrInfo::IMPLICIT_DEF, dl, VT), 0);
972 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::DSUBREG_0, MVT::i32);
973 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::DSUBREG_1, MVT::i32);
974 SDNode *Pair = CurDAG->getMachineNode(TargetInstrInfo::INSERT_SUBREG, dl,
975 VT, Undef, V0, SubReg0);
976 return CurDAG->getMachineNode(TargetInstrInfo::INSERT_SUBREG, dl,
977 VT, SDValue(Pair, 0), V1, SubReg1);
978}
979
Bob Wilsona7c397c2009-10-14 16:19:03 +0000980/// GetNEONSubregVT - Given a type for a 128-bit NEON vector, return the type
981/// for a 64-bit subregister of the vector.
982static EVT GetNEONSubregVT(EVT VT) {
983 switch (VT.getSimpleVT().SimpleTy) {
984 default: llvm_unreachable("unhandled NEON type");
985 case MVT::v16i8: return MVT::v8i8;
986 case MVT::v8i16: return MVT::v4i16;
987 case MVT::v4f32: return MVT::v2f32;
988 case MVT::v4i32: return MVT::v2i32;
989 case MVT::v2i64: return MVT::v1i64;
990 }
991}
992
993SDNode *ARMDAGToDAGISel::SelectVLDLane(SDValue Op, unsigned NumVecs,
994 unsigned *DOpcodes, unsigned *QOpcodes0,
995 unsigned *QOpcodes1) {
996 assert(NumVecs >=2 && NumVecs <= 4 && "VLDLane NumVecs out-of-range");
997 SDNode *N = Op.getNode();
998 DebugLoc dl = N->getDebugLoc();
999
1000 SDValue MemAddr, MemUpdate, MemOpc;
1001 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1002 return NULL;
1003
1004 SDValue Chain = N->getOperand(0);
1005 unsigned Lane =
1006 cast<ConstantSDNode>(N->getOperand(NumVecs+3))->getZExtValue();
1007 EVT VT = N->getValueType(0);
1008 bool is64BitVector = VT.is64BitVector();
1009
1010 // Quad registers are handled by extracting subregs, doing the load,
1011 // and then inserting the results as subregs. Find the subreg info.
1012 unsigned NumElts = 0;
1013 int SubregIdx = 0;
1014 EVT RegVT = VT;
1015 if (!is64BitVector) {
1016 RegVT = GetNEONSubregVT(VT);
1017 NumElts = RegVT.getVectorNumElements();
1018 SubregIdx = (Lane < NumElts) ? ARM::DSUBREG_0 : ARM::DSUBREG_1;
1019 }
1020
1021 unsigned OpcodeIndex;
1022 switch (VT.getSimpleVT().SimpleTy) {
1023 default: llvm_unreachable("unhandled vld lane type");
1024 // Double-register operations:
1025 case MVT::v8i8: OpcodeIndex = 0; break;
1026 case MVT::v4i16: OpcodeIndex = 1; break;
1027 case MVT::v2f32:
1028 case MVT::v2i32: OpcodeIndex = 2; break;
1029 // Quad-register operations:
1030 case MVT::v8i16: OpcodeIndex = 0; break;
1031 case MVT::v4f32:
1032 case MVT::v4i32: OpcodeIndex = 1; break;
1033 }
1034
1035 SmallVector<SDValue, 9> Ops;
1036 Ops.push_back(MemAddr);
1037 Ops.push_back(MemUpdate);
1038 Ops.push_back(MemOpc);
1039
1040 unsigned Opc = 0;
1041 if (is64BitVector) {
1042 Opc = DOpcodes[OpcodeIndex];
1043 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1044 Ops.push_back(N->getOperand(Vec+3));
1045 } else {
1046 // Check if this is loading the even or odd subreg of a Q register.
1047 if (Lane < NumElts) {
1048 Opc = QOpcodes0[OpcodeIndex];
1049 } else {
1050 Lane -= NumElts;
1051 Opc = QOpcodes1[OpcodeIndex];
1052 }
1053 // Extract the subregs of the input vector.
1054 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1055 Ops.push_back(CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT,
1056 N->getOperand(Vec+3)));
1057 }
1058 Ops.push_back(getI32Imm(Lane));
1059 Ops.push_back(Chain);
1060
1061 std::vector<EVT> ResTys(NumVecs, RegVT);
1062 ResTys.push_back(MVT::Other);
1063 SDNode *VLdLn =
1064 CurDAG->getMachineNode(Opc, dl, ResTys, Ops.data(), NumVecs+5);
1065 // For a 64-bit vector load to D registers, nothing more needs to be done.
1066 if (is64BitVector)
1067 return VLdLn;
1068
1069 // For 128-bit vectors, take the 64-bit results of the load and insert them
1070 // as subregs into the result.
1071 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1072 SDValue QuadVec = CurDAG->getTargetInsertSubreg(SubregIdx, dl, VT,
1073 N->getOperand(Vec+3),
1074 SDValue(VLdLn, Vec));
1075 ReplaceUses(SDValue(N, Vec), QuadVec);
1076 }
1077
1078 Chain = SDValue(VLdLn, NumVecs);
1079 ReplaceUses(SDValue(N, NumVecs), Chain);
1080 return NULL;
1081}
1082
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001083SDNode *ARMDAGToDAGISel::SelectV6T2BitfieldExtractOp(SDValue Op,
1084 unsigned Opc) {
1085 if (!Subtarget->hasV6T2Ops())
1086 return NULL;
1087
1088 unsigned Shl_imm = 0;
1089 if (isOpcWithIntImmediate(Op.getOperand(0).getNode(), ISD::SHL, Shl_imm)){
1090 assert(Shl_imm > 0 && Shl_imm < 32 && "bad amount in shift node!");
1091 unsigned Srl_imm = 0;
1092 if (isInt32Immediate(Op.getOperand(1), Srl_imm)) {
1093 assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!");
1094 unsigned Width = 32 - Srl_imm;
1095 int LSB = Srl_imm - Shl_imm;
1096 if ((LSB + Width) > 32)
1097 return NULL;
1098 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
1099 SDValue Ops[] = { Op.getOperand(0).getOperand(0),
1100 CurDAG->getTargetConstant(LSB, MVT::i32),
1101 CurDAG->getTargetConstant(Width, MVT::i32),
1102 getAL(CurDAG), Reg0 };
1103 return CurDAG->SelectNodeTo(Op.getNode(), Opc, MVT::i32, Ops, 5);
1104 }
1105 }
1106 return NULL;
1107}
1108
Dan Gohman475871a2008-07-27 21:46:04 +00001109SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001110 SDNode *N = Op.getNode();
Dale Johannesened2eee62009-02-06 01:31:28 +00001111 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001112
Dan Gohmane8be6c62008-07-17 19:10:17 +00001113 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +00001114 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001115
1116 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +00001117 default: break;
1118 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001119 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001120 bool UseCP = true;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001121 if (Subtarget->hasThumb2())
1122 // Thumb2-aware targets have the MOVT instruction, so all immediates can
1123 // be done with MOV + MOVT, at worst.
1124 UseCP = 0;
1125 else {
1126 if (Subtarget->isThumb()) {
Bob Wilsone64e3cf2009-06-22 17:29:13 +00001127 UseCP = (Val > 255 && // MOV
1128 ~Val > 255 && // MOV + MVN
1129 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001130 } else
1131 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
1132 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
1133 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
1134 }
1135
Evan Chenga8e29892007-01-19 07:51:42 +00001136 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +00001137 SDValue CPIdx =
Owen Anderson1d0be152009-08-13 21:58:54 +00001138 CurDAG->getTargetConstantPool(ConstantInt::get(
1139 Type::getInt32Ty(*CurDAG->getContext()), Val),
Evan Chenga8e29892007-01-19 07:51:42 +00001140 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +00001141
1142 SDNode *ResNode;
Evan Cheng446c4282009-07-11 06:43:01 +00001143 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001144 SDValue Pred = CurDAG->getTargetConstant(0xEULL, MVT::i32);
1145 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng446c4282009-07-11 06:43:01 +00001146 SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() };
Dan Gohman602b0c82009-09-25 18:54:59 +00001147 ResNode = CurDAG->getMachineNode(ARM::tLDRcp, dl, MVT::i32, MVT::Other,
1148 Ops, 4);
Evan Cheng446c4282009-07-11 06:43:01 +00001149 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00001150 SDValue Ops[] = {
Jim Grosbach764ab522009-08-11 15:33:49 +00001151 CPIdx,
Owen Anderson825b72b2009-08-11 20:47:22 +00001152 CurDAG->getRegister(0, MVT::i32),
1153 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +00001154 getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +00001155 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +00001156 CurDAG->getEntryNode()
1157 };
Dan Gohman602b0c82009-09-25 18:54:59 +00001158 ResNode=CurDAG->getMachineNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
1159 Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +00001160 }
Dan Gohman475871a2008-07-27 21:46:04 +00001161 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +00001162 return NULL;
1163 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001164
Evan Chenga8e29892007-01-19 07:51:42 +00001165 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001166 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001167 }
Rafael Espindolaf819a492006-11-09 13:58:55 +00001168 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +00001169 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001170 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +00001171 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
David Goodwinf1daf7d2009-07-08 23:10:31 +00001172 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
1174 CurDAG->getTargetConstant(0, MVT::i32));
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001175 } else {
David Goodwin419c6152009-07-14 18:48:51 +00001176 unsigned Opc = ((Subtarget->isThumb() && Subtarget->hasThumb2()) ?
1177 ARM::t2ADDri : ARM::ADDri);
Owen Anderson825b72b2009-08-11 20:47:22 +00001178 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
1179 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1180 CurDAG->getRegister(0, MVT::i32) };
1181 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001182 }
Evan Chenga8e29892007-01-19 07:51:42 +00001183 }
Evan Cheng86198642009-08-07 00:34:42 +00001184 case ARMISD::DYN_ALLOC:
1185 return SelectDYN_ALLOC(Op);
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001186 case ISD::SRL:
1187 if (SDNode *I = SelectV6T2BitfieldExtractOp(Op,
1188 Subtarget->isThumb() ? ARM::t2UBFX : ARM::UBFX))
1189 return I;
1190 break;
1191 case ISD::SRA:
1192 if (SDNode *I = SelectV6T2BitfieldExtractOp(Op,
1193 Subtarget->isThumb() ? ARM::t2SBFX : ARM::SBFX))
1194 return I;
1195 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001196 case ISD::MUL:
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001197 if (Subtarget->isThumb1Only())
Evan Cheng79d43262007-01-24 02:21:22 +00001198 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001199 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001200 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001201 if (!RHSV) break;
1202 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001203 unsigned ShImm = Log2_32(RHSV-1);
1204 if (ShImm >= 32)
1205 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001206 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001207 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00001208 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
1209 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001210 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001211 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001212 return CurDAG->SelectNodeTo(N, ARM::t2ADDrs, MVT::i32, Ops, 6);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001213 } else {
1214 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001215 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001216 }
Evan Chenga8e29892007-01-19 07:51:42 +00001217 }
1218 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001219 unsigned ShImm = Log2_32(RHSV+1);
1220 if (ShImm >= 32)
1221 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001222 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001223 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00001224 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
1225 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001226 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001227 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001228 return CurDAG->SelectNodeTo(N, ARM::t2RSBrs, MVT::i32, Ops, 5);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001229 } else {
1230 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001231 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001232 }
Evan Chenga8e29892007-01-19 07:51:42 +00001233 }
1234 }
1235 break;
1236 case ARMISD::FMRRD:
Dan Gohman602b0c82009-09-25 18:54:59 +00001237 return CurDAG->getMachineNode(ARM::FMRRD, dl, MVT::i32, MVT::i32,
1238 Op.getOperand(0), getAL(CurDAG),
1239 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +00001240 case ISD::UMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001241 if (Subtarget->isThumb1Only())
1242 break;
1243 if (Subtarget->isThumb()) {
1244 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001245 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1246 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001247 return CurDAG->getMachineNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32, Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001248 } else {
1249 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001250 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1251 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001252 return CurDAG->getMachineNode(ARM::UMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001253 }
Evan Chengee568cf2007-07-05 07:15:27 +00001254 }
Dan Gohman525178c2007-10-08 18:33:35 +00001255 case ISD::SMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001256 if (Subtarget->isThumb1Only())
1257 break;
1258 if (Subtarget->isThumb()) {
1259 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001260 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001261 return CurDAG->getMachineNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32, Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001262 } else {
1263 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001264 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1265 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001266 return CurDAG->getMachineNode(ARM::SMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001267 }
Evan Chengee568cf2007-07-05 07:15:27 +00001268 }
Evan Chenga8e29892007-01-19 07:51:42 +00001269 case ISD::LOAD: {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001270 SDNode *ResNode = 0;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001271 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00001272 ResNode = SelectT2IndexedLoad(Op);
1273 else
1274 ResNode = SelectARMIndexedLoad(Op);
Evan Chengaf4550f2009-07-02 01:23:32 +00001275 if (ResNode)
1276 return ResNode;
Evan Chenga8e29892007-01-19 07:51:42 +00001277 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001278 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001279 }
Evan Chengee568cf2007-07-05 07:15:27 +00001280 case ARMISD::BRCOND: {
1281 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1282 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1283 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001284
Evan Chengee568cf2007-07-05 07:15:27 +00001285 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1286 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
1287 // Pattern complexity = 6 cost = 1 size = 0
1288
David Goodwin5e47a9a2009-06-30 18:04:13 +00001289 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1290 // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1291 // Pattern complexity = 6 cost = 1 size = 0
1292
Jim Grosbach764ab522009-08-11 15:33:49 +00001293 unsigned Opc = Subtarget->isThumb() ?
David Goodwin5e47a9a2009-06-30 18:04:13 +00001294 ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +00001295 SDValue Chain = Op.getOperand(0);
1296 SDValue N1 = Op.getOperand(1);
1297 SDValue N2 = Op.getOperand(2);
1298 SDValue N3 = Op.getOperand(3);
1299 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001300 assert(N1.getOpcode() == ISD::BasicBlock);
1301 assert(N2.getOpcode() == ISD::Constant);
1302 assert(N3.getOpcode() == ISD::Register);
1303
Dan Gohman475871a2008-07-27 21:46:04 +00001304 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001305 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001306 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001307 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dan Gohman602b0c82009-09-25 18:54:59 +00001308 SDNode *ResNode = CurDAG->getMachineNode(Opc, dl, MVT::Other,
1309 MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +00001310 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001311 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +00001312 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001313 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +00001314 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001315 ReplaceUses(SDValue(Op.getNode(), 0), SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +00001316 return NULL;
1317 }
1318 case ARMISD::CMOV: {
Owen Andersone50ed302009-08-10 22:56:29 +00001319 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001320 SDValue N0 = Op.getOperand(0);
1321 SDValue N1 = Op.getOperand(1);
1322 SDValue N2 = Op.getOperand(2);
1323 SDValue N3 = Op.getOperand(3);
1324 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001325 assert(N2.getOpcode() == ISD::Constant);
1326 assert(N3.getOpcode() == ISD::Register);
1327
Owen Anderson825b72b2009-08-11 20:47:22 +00001328 if (!Subtarget->isThumb1Only() && VT == MVT::i32) {
Evan Chenge253c952009-07-07 20:39:03 +00001329 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1330 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1331 // Pattern complexity = 18 cost = 1 size = 0
1332 SDValue CPTmp0;
1333 SDValue CPTmp1;
1334 SDValue CPTmp2;
1335 if (Subtarget->isThumb()) {
1336 if (SelectT2ShifterOperandReg(Op, N1, CPTmp0, CPTmp1)) {
Evan Cheng13f8b362009-08-01 01:43:45 +00001337 unsigned SOVal = cast<ConstantSDNode>(CPTmp1)->getZExtValue();
1338 unsigned SOShOp = ARM_AM::getSORegShOp(SOVal);
1339 unsigned Opc = 0;
1340 switch (SOShOp) {
1341 case ARM_AM::lsl: Opc = ARM::t2MOVCClsl; break;
1342 case ARM_AM::lsr: Opc = ARM::t2MOVCClsr; break;
1343 case ARM_AM::asr: Opc = ARM::t2MOVCCasr; break;
1344 case ARM_AM::ror: Opc = ARM::t2MOVCCror; break;
1345 default:
1346 llvm_unreachable("Unknown so_reg opcode!");
1347 break;
1348 }
1349 SDValue SOShImm =
Owen Anderson825b72b2009-08-11 20:47:22 +00001350 CurDAG->getTargetConstant(ARM_AM::getSORegOffset(SOVal), MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001351 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1352 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001353 MVT::i32);
Evan Cheng13f8b362009-08-01 01:43:45 +00001354 SDValue Ops[] = { N0, CPTmp0, SOShImm, Tmp2, N3, InFlag };
Owen Anderson825b72b2009-08-11 20:47:22 +00001355 return CurDAG->SelectNodeTo(Op.getNode(), Opc, MVT::i32,Ops, 6);
Evan Chenge253c952009-07-07 20:39:03 +00001356 }
1357 } else {
1358 if (SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
1359 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1360 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001361 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001362 SDValue Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
1363 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001364 ARM::MOVCCs, MVT::i32, Ops, 7);
Evan Chenge253c952009-07-07 20:39:03 +00001365 }
1366 }
Evan Chengee568cf2007-07-05 07:15:27 +00001367
Evan Chenge253c952009-07-07 20:39:03 +00001368 // Pattern: (ARMcmov:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001369 // (imm:i32)<<P:Predicate_so_imm>>:$true,
Evan Chenge253c952009-07-07 20:39:03 +00001370 // (imm:i32):$cc)
1371 // Emits: (MOVCCi:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001372 // (so_imm:i32 (imm:i32):$true), (imm:i32):$cc)
Evan Chenge253c952009-07-07 20:39:03 +00001373 // Pattern complexity = 10 cost = 1 size = 0
1374 if (N3.getOpcode() == ISD::Constant) {
1375 if (Subtarget->isThumb()) {
1376 if (Predicate_t2_so_imm(N3.getNode())) {
1377 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1378 cast<ConstantSDNode>(N1)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001379 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001380 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1381 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001382 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001383 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1384 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001385 ARM::t2MOVCCi, MVT::i32, Ops, 5);
Evan Chenge253c952009-07-07 20:39:03 +00001386 }
1387 } else {
1388 if (Predicate_so_imm(N3.getNode())) {
1389 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1390 cast<ConstantSDNode>(N1)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001391 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001392 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1393 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001394 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001395 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1396 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001397 ARM::MOVCCi, MVT::i32, Ops, 5);
Evan Chenge253c952009-07-07 20:39:03 +00001398 }
1399 }
1400 }
Evan Chengee568cf2007-07-05 07:15:27 +00001401 }
1402
1403 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1404 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1405 // Pattern complexity = 6 cost = 1 size = 0
1406 //
1407 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1408 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1409 // Pattern complexity = 6 cost = 11 size = 0
1410 //
1411 // Also FCPYScc and FCPYDcc.
Dan Gohman475871a2008-07-27 21:46:04 +00001412 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001413 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001414 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001415 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001416 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001417 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengee568cf2007-07-05 07:15:27 +00001418 default: assert(false && "Illegal conditional move type!");
1419 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001420 case MVT::i32:
Evan Chenge253c952009-07-07 20:39:03 +00001421 Opc = Subtarget->isThumb()
Evan Cheng007ea272009-08-12 05:17:19 +00001422 ? (Subtarget->hasThumb2() ? ARM::t2MOVCCr : ARM::tMOVCCr_pseudo)
Evan Chenge253c952009-07-07 20:39:03 +00001423 : ARM::MOVCCr;
Evan Chengee568cf2007-07-05 07:15:27 +00001424 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001425 case MVT::f32:
Evan Chengee568cf2007-07-05 07:15:27 +00001426 Opc = ARM::FCPYScc;
1427 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001428 case MVT::f64:
Evan Chengee568cf2007-07-05 07:15:27 +00001429 Opc = ARM::FCPYDcc;
Jim Grosbach764ab522009-08-11 15:33:49 +00001430 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001431 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001432 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001433 }
1434 case ARMISD::CNEG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001435 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001436 SDValue N0 = Op.getOperand(0);
1437 SDValue N1 = Op.getOperand(1);
1438 SDValue N2 = Op.getOperand(2);
1439 SDValue N3 = Op.getOperand(3);
1440 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001441 assert(N2.getOpcode() == ISD::Constant);
1442 assert(N3.getOpcode() == ISD::Register);
1443
Dan Gohman475871a2008-07-27 21:46:04 +00001444 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001445 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001446 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001447 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001448 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001449 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengee568cf2007-07-05 07:15:27 +00001450 default: assert(false && "Illegal conditional move type!");
1451 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001452 case MVT::f32:
Evan Chengee568cf2007-07-05 07:15:27 +00001453 Opc = ARM::FNEGScc;
1454 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001455 case MVT::f64:
Evan Chengee568cf2007-07-05 07:15:27 +00001456 Opc = ARM::FNEGDcc;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001457 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001458 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001459 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001460 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001461
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001462 case ARMISD::VZIP: {
1463 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001464 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001465 switch (VT.getSimpleVT().SimpleTy) {
1466 default: return NULL;
1467 case MVT::v8i8: Opc = ARM::VZIPd8; break;
1468 case MVT::v4i16: Opc = ARM::VZIPd16; break;
1469 case MVT::v2f32:
1470 case MVT::v2i32: Opc = ARM::VZIPd32; break;
1471 case MVT::v16i8: Opc = ARM::VZIPq8; break;
1472 case MVT::v8i16: Opc = ARM::VZIPq16; break;
1473 case MVT::v4f32:
1474 case MVT::v4i32: Opc = ARM::VZIPq32; break;
1475 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001476 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1477 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001478 }
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001479 case ARMISD::VUZP: {
1480 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001481 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001482 switch (VT.getSimpleVT().SimpleTy) {
1483 default: return NULL;
1484 case MVT::v8i8: Opc = ARM::VUZPd8; break;
1485 case MVT::v4i16: Opc = ARM::VUZPd16; break;
1486 case MVT::v2f32:
1487 case MVT::v2i32: Opc = ARM::VUZPd32; break;
1488 case MVT::v16i8: Opc = ARM::VUZPq8; break;
1489 case MVT::v8i16: Opc = ARM::VUZPq16; break;
1490 case MVT::v4f32:
1491 case MVT::v4i32: Opc = ARM::VUZPq32; break;
1492 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001493 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1494 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001495 }
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001496 case ARMISD::VTRN: {
1497 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001498 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001499 switch (VT.getSimpleVT().SimpleTy) {
1500 default: return NULL;
1501 case MVT::v8i8: Opc = ARM::VTRNd8; break;
1502 case MVT::v4i16: Opc = ARM::VTRNd16; break;
1503 case MVT::v2f32:
1504 case MVT::v2i32: Opc = ARM::VTRNd32; break;
1505 case MVT::v16i8: Opc = ARM::VTRNq8; break;
1506 case MVT::v8i16: Opc = ARM::VTRNq16; break;
1507 case MVT::v4f32:
1508 case MVT::v4i32: Opc = ARM::VTRNq32; break;
1509 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001510 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1511 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001512 }
Bob Wilson31fb12f2009-08-26 17:39:53 +00001513
1514 case ISD::INTRINSIC_VOID:
1515 case ISD::INTRINSIC_W_CHAIN: {
1516 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
1517 EVT VT = N->getValueType(0);
1518 unsigned Opc = 0;
1519
1520 switch (IntNo) {
1521 default:
1522 break;
1523
1524 case Intrinsic::arm_neon_vld2: {
1525 SDValue MemAddr, MemUpdate, MemOpc;
1526 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1527 return NULL;
Bob Wilsone72142a2009-10-13 22:29:24 +00001528 SDValue Chain = N->getOperand(0);
Bob Wilson228c08b2009-10-07 17:23:09 +00001529 if (VT.is64BitVector()) {
1530 switch (VT.getSimpleVT().SimpleTy) {
1531 default: llvm_unreachable("unhandled vld2 type");
1532 case MVT::v8i8: Opc = ARM::VLD2d8; break;
1533 case MVT::v4i16: Opc = ARM::VLD2d16; break;
1534 case MVT::v2f32:
1535 case MVT::v2i32: Opc = ARM::VLD2d32; break;
Bob Wilsona4288082009-10-07 22:57:01 +00001536 case MVT::v1i64: Opc = ARM::VLD2d64; break;
Bob Wilson228c08b2009-10-07 17:23:09 +00001537 }
Bob Wilson228c08b2009-10-07 17:23:09 +00001538 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain };
1539 return CurDAG->getMachineNode(Opc, dl, VT, VT, MVT::Other, Ops, 4);
1540 }
1541 // Quad registers are loaded as pairs of double registers.
1542 EVT RegVT;
Bob Wilson31fb12f2009-08-26 17:39:53 +00001543 switch (VT.getSimpleVT().SimpleTy) {
1544 default: llvm_unreachable("unhandled vld2 type");
Bob Wilson3bf12ab2009-10-06 22:01:59 +00001545 case MVT::v16i8: Opc = ARM::VLD2q8; RegVT = MVT::v8i8; break;
1546 case MVT::v8i16: Opc = ARM::VLD2q16; RegVT = MVT::v4i16; break;
1547 case MVT::v4f32: Opc = ARM::VLD2q32; RegVT = MVT::v2f32; break;
1548 case MVT::v4i32: Opc = ARM::VLD2q32; RegVT = MVT::v2i32; break;
Bob Wilson31fb12f2009-08-26 17:39:53 +00001549 }
Bob Wilson31fb12f2009-08-26 17:39:53 +00001550 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain };
Bob Wilson3bf12ab2009-10-06 22:01:59 +00001551 std::vector<EVT> ResTys(4, RegVT);
1552 ResTys.push_back(MVT::Other);
1553 SDNode *VLd = CurDAG->getMachineNode(Opc, dl, ResTys, Ops, 4);
1554 SDNode *Q0 = PairDRegs(VT, SDValue(VLd, 0), SDValue(VLd, 1));
1555 SDNode *Q1 = PairDRegs(VT, SDValue(VLd, 2), SDValue(VLd, 3));
1556 ReplaceUses(SDValue(N, 0), SDValue(Q0, 0));
1557 ReplaceUses(SDValue(N, 1), SDValue(Q1, 0));
1558 ReplaceUses(SDValue(N, 2), SDValue(VLd, 4));
1559 return NULL;
Bob Wilson31fb12f2009-08-26 17:39:53 +00001560 }
1561
1562 case Intrinsic::arm_neon_vld3: {
1563 SDValue MemAddr, MemUpdate, MemOpc;
1564 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1565 return NULL;
Bob Wilsone72142a2009-10-13 22:29:24 +00001566 SDValue Chain = N->getOperand(0);
Bob Wilsonff8952e2009-10-07 17:24:55 +00001567 if (VT.is64BitVector()) {
1568 switch (VT.getSimpleVT().SimpleTy) {
1569 default: llvm_unreachable("unhandled vld3 type");
1570 case MVT::v8i8: Opc = ARM::VLD3d8; break;
1571 case MVT::v4i16: Opc = ARM::VLD3d16; break;
1572 case MVT::v2f32:
1573 case MVT::v2i32: Opc = ARM::VLD3d32; break;
Bob Wilsonc67160c2009-10-07 23:39:57 +00001574 case MVT::v1i64: Opc = ARM::VLD3d64; break;
Bob Wilsonff8952e2009-10-07 17:24:55 +00001575 }
Bob Wilsonff8952e2009-10-07 17:24:55 +00001576 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain };
1577 return CurDAG->getMachineNode(Opc, dl, VT, VT, VT, MVT::Other, Ops, 4);
1578 }
1579 // Quad registers are loaded with two separate instructions, where one
1580 // loads the even registers and the other loads the odd registers.
Bob Wilsoncd7e3272009-10-08 18:52:56 +00001581 EVT RegVT;
Bob Wilsonff8952e2009-10-07 17:24:55 +00001582 unsigned Opc2 = 0;
Bob Wilson31fb12f2009-08-26 17:39:53 +00001583 switch (VT.getSimpleVT().SimpleTy) {
1584 default: llvm_unreachable("unhandled vld3 type");
Bob Wilsonff8952e2009-10-07 17:24:55 +00001585 case MVT::v16i8:
1586 Opc = ARM::VLD3q8a; Opc2 = ARM::VLD3q8b; RegVT = MVT::v8i8; break;
1587 case MVT::v8i16:
1588 Opc = ARM::VLD3q16a; Opc2 = ARM::VLD3q16b; RegVT = MVT::v4i16; break;
1589 case MVT::v4f32:
1590 Opc = ARM::VLD3q32a; Opc2 = ARM::VLD3q32b; RegVT = MVT::v2f32; break;
1591 case MVT::v4i32:
1592 Opc = ARM::VLD3q32a; Opc2 = ARM::VLD3q32b; RegVT = MVT::v2i32; break;
Bob Wilson31fb12f2009-08-26 17:39:53 +00001593 }
Bob Wilsonff8952e2009-10-07 17:24:55 +00001594 // Enable writeback to the address register.
1595 MemOpc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(true), MVT::i32);
1596
1597 std::vector<EVT> ResTys(3, RegVT);
1598 ResTys.push_back(MemAddr.getValueType());
1599 ResTys.push_back(MVT::Other);
1600
1601 const SDValue OpsA[] = { MemAddr, MemUpdate, MemOpc, Chain };
1602 SDNode *VLdA = CurDAG->getMachineNode(Opc, dl, ResTys, OpsA, 4);
1603 Chain = SDValue(VLdA, 4);
1604
1605 const SDValue OpsB[] = { SDValue(VLdA, 3), MemUpdate, MemOpc, Chain };
1606 SDNode *VLdB = CurDAG->getMachineNode(Opc2, dl, ResTys, OpsB, 4);
1607 Chain = SDValue(VLdB, 4);
1608
1609 SDNode *Q0 = PairDRegs(VT, SDValue(VLdA, 0), SDValue(VLdB, 0));
1610 SDNode *Q1 = PairDRegs(VT, SDValue(VLdA, 1), SDValue(VLdB, 1));
1611 SDNode *Q2 = PairDRegs(VT, SDValue(VLdA, 2), SDValue(VLdB, 2));
1612 ReplaceUses(SDValue(N, 0), SDValue(Q0, 0));
1613 ReplaceUses(SDValue(N, 1), SDValue(Q1, 0));
1614 ReplaceUses(SDValue(N, 2), SDValue(Q2, 0));
1615 ReplaceUses(SDValue(N, 3), Chain);
1616 return NULL;
Bob Wilson31fb12f2009-08-26 17:39:53 +00001617 }
1618
1619 case Intrinsic::arm_neon_vld4: {
1620 SDValue MemAddr, MemUpdate, MemOpc;
1621 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1622 return NULL;
Bob Wilsone72142a2009-10-13 22:29:24 +00001623 SDValue Chain = N->getOperand(0);
Bob Wilson7708c222009-10-07 18:09:32 +00001624 if (VT.is64BitVector()) {
1625 switch (VT.getSimpleVT().SimpleTy) {
1626 default: llvm_unreachable("unhandled vld4 type");
1627 case MVT::v8i8: Opc = ARM::VLD4d8; break;
1628 case MVT::v4i16: Opc = ARM::VLD4d16; break;
1629 case MVT::v2f32:
1630 case MVT::v2i32: Opc = ARM::VLD4d32; break;
Bob Wilson0ea38bb2009-10-07 23:54:04 +00001631 case MVT::v1i64: Opc = ARM::VLD4d64; break;
Bob Wilson7708c222009-10-07 18:09:32 +00001632 }
Bob Wilson7708c222009-10-07 18:09:32 +00001633 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain };
1634 std::vector<EVT> ResTys(4, VT);
1635 ResTys.push_back(MVT::Other);
1636 return CurDAG->getMachineNode(Opc, dl, ResTys, Ops, 4);
1637 }
1638 // Quad registers are loaded with two separate instructions, where one
1639 // loads the even registers and the other loads the odd registers.
Bob Wilsoncd7e3272009-10-08 18:52:56 +00001640 EVT RegVT;
Bob Wilson7708c222009-10-07 18:09:32 +00001641 unsigned Opc2 = 0;
Bob Wilson31fb12f2009-08-26 17:39:53 +00001642 switch (VT.getSimpleVT().SimpleTy) {
1643 default: llvm_unreachable("unhandled vld4 type");
Bob Wilson7708c222009-10-07 18:09:32 +00001644 case MVT::v16i8:
1645 Opc = ARM::VLD4q8a; Opc2 = ARM::VLD4q8b; RegVT = MVT::v8i8; break;
1646 case MVT::v8i16:
1647 Opc = ARM::VLD4q16a; Opc2 = ARM::VLD4q16b; RegVT = MVT::v4i16; break;
1648 case MVT::v4f32:
1649 Opc = ARM::VLD4q32a; Opc2 = ARM::VLD4q32b; RegVT = MVT::v2f32; break;
1650 case MVT::v4i32:
1651 Opc = ARM::VLD4q32a; Opc2 = ARM::VLD4q32b; RegVT = MVT::v2i32; break;
Bob Wilson31fb12f2009-08-26 17:39:53 +00001652 }
Bob Wilson7708c222009-10-07 18:09:32 +00001653 // Enable writeback to the address register.
1654 MemOpc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(true), MVT::i32);
1655
1656 std::vector<EVT> ResTys(4, RegVT);
1657 ResTys.push_back(MemAddr.getValueType());
Bob Wilson31fb12f2009-08-26 17:39:53 +00001658 ResTys.push_back(MVT::Other);
Bob Wilson7708c222009-10-07 18:09:32 +00001659
1660 const SDValue OpsA[] = { MemAddr, MemUpdate, MemOpc, Chain };
1661 SDNode *VLdA = CurDAG->getMachineNode(Opc, dl, ResTys, OpsA, 4);
1662 Chain = SDValue(VLdA, 5);
1663
1664 const SDValue OpsB[] = { SDValue(VLdA, 4), MemUpdate, MemOpc, Chain };
1665 SDNode *VLdB = CurDAG->getMachineNode(Opc2, dl, ResTys, OpsB, 4);
1666 Chain = SDValue(VLdB, 5);
1667
1668 SDNode *Q0 = PairDRegs(VT, SDValue(VLdA, 0), SDValue(VLdB, 0));
1669 SDNode *Q1 = PairDRegs(VT, SDValue(VLdA, 1), SDValue(VLdB, 1));
1670 SDNode *Q2 = PairDRegs(VT, SDValue(VLdA, 2), SDValue(VLdB, 2));
1671 SDNode *Q3 = PairDRegs(VT, SDValue(VLdA, 3), SDValue(VLdB, 3));
1672 ReplaceUses(SDValue(N, 0), SDValue(Q0, 0));
1673 ReplaceUses(SDValue(N, 1), SDValue(Q1, 0));
1674 ReplaceUses(SDValue(N, 2), SDValue(Q2, 0));
1675 ReplaceUses(SDValue(N, 3), SDValue(Q3, 0));
1676 ReplaceUses(SDValue(N, 4), Chain);
1677 return NULL;
Bob Wilson31fb12f2009-08-26 17:39:53 +00001678 }
1679
Bob Wilson243fcc52009-09-01 04:26:28 +00001680 case Intrinsic::arm_neon_vld2lane: {
Bob Wilsona7c397c2009-10-14 16:19:03 +00001681 unsigned DOpcodes[] = { ARM::VLD2LNd8, ARM::VLD2LNd16, ARM::VLD2LNd32 };
1682 unsigned QOpcodes0[] = { ARM::VLD2LNq16a, ARM::VLD2LNq32a };
1683 unsigned QOpcodes1[] = { ARM::VLD2LNq16b, ARM::VLD2LNq32b };
1684 return SelectVLDLane(Op, 2, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson243fcc52009-09-01 04:26:28 +00001685 }
1686
1687 case Intrinsic::arm_neon_vld3lane: {
Bob Wilsona7c397c2009-10-14 16:19:03 +00001688 unsigned DOpcodes[] = { ARM::VLD3LNd8, ARM::VLD3LNd16, ARM::VLD3LNd32 };
1689 unsigned QOpcodes0[] = { ARM::VLD3LNq16a, ARM::VLD3LNq32a };
1690 unsigned QOpcodes1[] = { ARM::VLD3LNq16b, ARM::VLD3LNq32b };
1691 return SelectVLDLane(Op, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson243fcc52009-09-01 04:26:28 +00001692 }
1693
1694 case Intrinsic::arm_neon_vld4lane: {
Bob Wilsona7c397c2009-10-14 16:19:03 +00001695 unsigned DOpcodes[] = { ARM::VLD4LNd8, ARM::VLD4LNd16, ARM::VLD4LNd32 };
1696 unsigned QOpcodes0[] = { ARM::VLD4LNq16a, ARM::VLD4LNq32a };
1697 unsigned QOpcodes1[] = { ARM::VLD4LNq16b, ARM::VLD4LNq32b };
1698 return SelectVLDLane(Op, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson243fcc52009-09-01 04:26:28 +00001699 }
1700
Bob Wilson31fb12f2009-08-26 17:39:53 +00001701 case Intrinsic::arm_neon_vst2: {
1702 SDValue MemAddr, MemUpdate, MemOpc;
1703 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1704 return NULL;
Bob Wilsone72142a2009-10-13 22:29:24 +00001705 SDValue Chain = N->getOperand(0);
Bob Wilsond2855752009-10-07 18:47:39 +00001706 VT = N->getOperand(3).getValueType();
1707 if (VT.is64BitVector()) {
1708 switch (VT.getSimpleVT().SimpleTy) {
1709 default: llvm_unreachable("unhandled vst2 type");
1710 case MVT::v8i8: Opc = ARM::VST2d8; break;
1711 case MVT::v4i16: Opc = ARM::VST2d16; break;
1712 case MVT::v2f32:
1713 case MVT::v2i32: Opc = ARM::VST2d32; break;
Bob Wilson24e04c52009-10-08 00:21:01 +00001714 case MVT::v1i64: Opc = ARM::VST2d64; break;
Bob Wilsond2855752009-10-07 18:47:39 +00001715 }
Bob Wilsond2855752009-10-07 18:47:39 +00001716 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1717 N->getOperand(3), N->getOperand(4), Chain };
1718 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 6);
1719 }
1720 // Quad registers are stored as pairs of double registers.
1721 EVT RegVT;
1722 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson31fb12f2009-08-26 17:39:53 +00001723 default: llvm_unreachable("unhandled vst2 type");
Bob Wilsond2855752009-10-07 18:47:39 +00001724 case MVT::v16i8: Opc = ARM::VST2q8; RegVT = MVT::v8i8; break;
1725 case MVT::v8i16: Opc = ARM::VST2q16; RegVT = MVT::v4i16; break;
1726 case MVT::v4f32: Opc = ARM::VST2q32; RegVT = MVT::v2f32; break;
1727 case MVT::v4i32: Opc = ARM::VST2q32; RegVT = MVT::v2i32; break;
Bob Wilson31fb12f2009-08-26 17:39:53 +00001728 }
Bob Wilsond2855752009-10-07 18:47:39 +00001729 SDValue D0 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1730 N->getOperand(3));
1731 SDValue D1 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1732 N->getOperand(3));
1733 SDValue D2 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1734 N->getOperand(4));
1735 SDValue D3 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1736 N->getOperand(4));
Bob Wilson31fb12f2009-08-26 17:39:53 +00001737 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
Bob Wilsond2855752009-10-07 18:47:39 +00001738 D0, D1, D2, D3, Chain };
1739 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 8);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001740 }
1741
1742 case Intrinsic::arm_neon_vst3: {
1743 SDValue MemAddr, MemUpdate, MemOpc;
1744 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1745 return NULL;
Bob Wilsone72142a2009-10-13 22:29:24 +00001746 SDValue Chain = N->getOperand(0);
Bob Wilson66a70632009-10-07 20:30:08 +00001747 VT = N->getOperand(3).getValueType();
1748 if (VT.is64BitVector()) {
1749 switch (VT.getSimpleVT().SimpleTy) {
1750 default: llvm_unreachable("unhandled vst3 type");
1751 case MVT::v8i8: Opc = ARM::VST3d8; break;
1752 case MVT::v4i16: Opc = ARM::VST3d16; break;
1753 case MVT::v2f32:
1754 case MVT::v2i32: Opc = ARM::VST3d32; break;
Bob Wilson5adf60c2009-10-08 00:28:28 +00001755 case MVT::v1i64: Opc = ARM::VST3d64; break;
Bob Wilson66a70632009-10-07 20:30:08 +00001756 }
Bob Wilson66a70632009-10-07 20:30:08 +00001757 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1758 N->getOperand(3), N->getOperand(4),
1759 N->getOperand(5), Chain };
1760 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 7);
1761 }
1762 // Quad registers are stored with two separate instructions, where one
1763 // stores the even registers and the other stores the odd registers.
1764 EVT RegVT;
1765 unsigned Opc2 = 0;
1766 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson31fb12f2009-08-26 17:39:53 +00001767 default: llvm_unreachable("unhandled vst3 type");
Bob Wilson66a70632009-10-07 20:30:08 +00001768 case MVT::v16i8:
1769 Opc = ARM::VST3q8a; Opc2 = ARM::VST3q8b; RegVT = MVT::v8i8; break;
1770 case MVT::v8i16:
1771 Opc = ARM::VST3q16a; Opc2 = ARM::VST3q16b; RegVT = MVT::v4i16; break;
1772 case MVT::v4f32:
1773 Opc = ARM::VST3q32a; Opc2 = ARM::VST3q32b; RegVT = MVT::v2f32; break;
1774 case MVT::v4i32:
1775 Opc = ARM::VST3q32a; Opc2 = ARM::VST3q32b; RegVT = MVT::v2i32; break;
Bob Wilson31fb12f2009-08-26 17:39:53 +00001776 }
Bob Wilson66a70632009-10-07 20:30:08 +00001777 // Enable writeback to the address register.
1778 MemOpc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(true), MVT::i32);
1779
1780 SDValue D0 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1781 N->getOperand(3));
1782 SDValue D2 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1783 N->getOperand(4));
1784 SDValue D4 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1785 N->getOperand(5));
1786 const SDValue OpsA[] = { MemAddr, MemUpdate, MemOpc, D0, D2, D4, Chain };
1787 SDNode *VStA = CurDAG->getMachineNode(Opc, dl, MemAddr.getValueType(),
1788 MVT::Other, OpsA, 7);
1789 Chain = SDValue(VStA, 1);
1790
1791 SDValue D1 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1792 N->getOperand(3));
1793 SDValue D3 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1794 N->getOperand(4));
1795 SDValue D5 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1796 N->getOperand(5));
1797 MemAddr = SDValue(VStA, 0);
1798 const SDValue OpsB[] = { MemAddr, MemUpdate, MemOpc, D1, D3, D5, Chain };
1799 SDNode *VStB = CurDAG->getMachineNode(Opc2, dl, MemAddr.getValueType(),
1800 MVT::Other, OpsB, 7);
1801 Chain = SDValue(VStB, 1);
1802 ReplaceUses(SDValue(N, 0), Chain);
1803 return NULL;
Bob Wilson31fb12f2009-08-26 17:39:53 +00001804 }
1805
1806 case Intrinsic::arm_neon_vst4: {
1807 SDValue MemAddr, MemUpdate, MemOpc;
1808 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1809 return NULL;
Bob Wilsone72142a2009-10-13 22:29:24 +00001810 SDValue Chain = N->getOperand(0);
Bob Wilson63c90632009-10-07 20:49:18 +00001811 VT = N->getOperand(3).getValueType();
1812 if (VT.is64BitVector()) {
1813 switch (VT.getSimpleVT().SimpleTy) {
1814 default: llvm_unreachable("unhandled vst4 type");
1815 case MVT::v8i8: Opc = ARM::VST4d8; break;
1816 case MVT::v4i16: Opc = ARM::VST4d16; break;
1817 case MVT::v2f32:
1818 case MVT::v2i32: Opc = ARM::VST4d32; break;
Bob Wilsondeb31412009-10-08 05:18:18 +00001819 case MVT::v1i64: Opc = ARM::VST4d64; break;
Bob Wilson63c90632009-10-07 20:49:18 +00001820 }
Bob Wilson63c90632009-10-07 20:49:18 +00001821 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1822 N->getOperand(3), N->getOperand(4),
1823 N->getOperand(5), N->getOperand(6), Chain };
1824 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 8);
1825 }
1826 // Quad registers are stored with two separate instructions, where one
1827 // stores the even registers and the other stores the odd registers.
1828 EVT RegVT;
1829 unsigned Opc2 = 0;
1830 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson31fb12f2009-08-26 17:39:53 +00001831 default: llvm_unreachable("unhandled vst4 type");
Bob Wilson63c90632009-10-07 20:49:18 +00001832 case MVT::v16i8:
1833 Opc = ARM::VST4q8a; Opc2 = ARM::VST4q8b; RegVT = MVT::v8i8; break;
1834 case MVT::v8i16:
1835 Opc = ARM::VST4q16a; Opc2 = ARM::VST4q16b; RegVT = MVT::v4i16; break;
1836 case MVT::v4f32:
1837 Opc = ARM::VST4q32a; Opc2 = ARM::VST4q32b; RegVT = MVT::v2f32; break;
1838 case MVT::v4i32:
1839 Opc = ARM::VST4q32a; Opc2 = ARM::VST4q32b; RegVT = MVT::v2i32; break;
Bob Wilson31fb12f2009-08-26 17:39:53 +00001840 }
Bob Wilson63c90632009-10-07 20:49:18 +00001841 // Enable writeback to the address register.
1842 MemOpc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(true), MVT::i32);
1843
1844 SDValue D0 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1845 N->getOperand(3));
1846 SDValue D2 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1847 N->getOperand(4));
1848 SDValue D4 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1849 N->getOperand(5));
1850 SDValue D6 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1851 N->getOperand(6));
1852 const SDValue OpsA[] = { MemAddr, MemUpdate, MemOpc,
1853 D0, D2, D4, D6, Chain };
1854 SDNode *VStA = CurDAG->getMachineNode(Opc, dl, MemAddr.getValueType(),
1855 MVT::Other, OpsA, 8);
1856 Chain = SDValue(VStA, 1);
1857
1858 SDValue D1 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1859 N->getOperand(3));
1860 SDValue D3 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1861 N->getOperand(4));
1862 SDValue D5 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1863 N->getOperand(5));
1864 SDValue D7 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1865 N->getOperand(6));
1866 MemAddr = SDValue(VStA, 0);
1867 const SDValue OpsB[] = { MemAddr, MemUpdate, MemOpc,
1868 D1, D3, D5, D7, Chain };
1869 SDNode *VStB = CurDAG->getMachineNode(Opc2, dl, MemAddr.getValueType(),
1870 MVT::Other, OpsB, 8);
1871 Chain = SDValue(VStB, 1);
1872 ReplaceUses(SDValue(N, 0), Chain);
1873 return NULL;
Bob Wilson31fb12f2009-08-26 17:39:53 +00001874 }
Bob Wilson8a3198b2009-09-01 18:51:56 +00001875
1876 case Intrinsic::arm_neon_vst2lane: {
1877 SDValue MemAddr, MemUpdate, MemOpc;
1878 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1879 return NULL;
Bob Wilsone72142a2009-10-13 22:29:24 +00001880 SDValue Chain = N->getOperand(0);
1881 unsigned Lane = cast<ConstantSDNode>(N->getOperand(5))->getZExtValue();
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001882 VT = N->getOperand(3).getValueType();
1883 if (VT.is64BitVector()) {
1884 switch (VT.getSimpleVT().SimpleTy) {
1885 default: llvm_unreachable("unhandled vst2lane type");
1886 case MVT::v8i8: Opc = ARM::VST2LNd8; break;
1887 case MVT::v4i16: Opc = ARM::VST2LNd16; break;
1888 case MVT::v2f32:
1889 case MVT::v2i32: Opc = ARM::VST2LNd32; break;
1890 }
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001891 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1892 N->getOperand(3), N->getOperand(4),
Bob Wilsone72142a2009-10-13 22:29:24 +00001893 getI32Imm(Lane), Chain };
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001894 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 7);
1895 }
1896 // Quad registers are handled by extracting subregs and then doing
1897 // the store.
1898 EVT RegVT;
1899 unsigned Opc2 = 0;
1900 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson8a3198b2009-09-01 18:51:56 +00001901 default: llvm_unreachable("unhandled vst2lane type");
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001902 case MVT::v8i16:
1903 Opc = ARM::VST2LNq16a;
1904 Opc2 = ARM::VST2LNq16b;
1905 RegVT = MVT::v4i16;
1906 break;
1907 case MVT::v4f32:
1908 Opc = ARM::VST2LNq32a;
1909 Opc2 = ARM::VST2LNq32b;
1910 RegVT = MVT::v2f32;
1911 break;
1912 case MVT::v4i32:
1913 Opc = ARM::VST2LNq32a;
1914 Opc2 = ARM::VST2LNq32b;
1915 RegVT = MVT::v2i32;
1916 break;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001917 }
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001918 unsigned NumElts = RegVT.getVectorNumElements();
1919 int SubregIdx = (Lane < NumElts) ? ARM::DSUBREG_0 : ARM::DSUBREG_1;
1920
1921 SDValue D0 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT,
1922 N->getOperand(3));
1923 SDValue D1 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT,
1924 N->getOperand(4));
1925 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, D0, D1,
1926 getI32Imm(Lane % NumElts), Chain };
1927 return CurDAG->getMachineNode((Lane < NumElts) ? Opc : Opc2,
1928 dl, MVT::Other, Ops, 7);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001929 }
1930
1931 case Intrinsic::arm_neon_vst3lane: {
1932 SDValue MemAddr, MemUpdate, MemOpc;
1933 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1934 return NULL;
Bob Wilsone72142a2009-10-13 22:29:24 +00001935 SDValue Chain = N->getOperand(0);
1936 unsigned Lane = cast<ConstantSDNode>(N->getOperand(6))->getZExtValue();
Bob Wilson8cdb2692009-10-08 23:51:31 +00001937 VT = N->getOperand(3).getValueType();
1938 if (VT.is64BitVector()) {
1939 switch (VT.getSimpleVT().SimpleTy) {
1940 default: llvm_unreachable("unhandled vst3lane type");
1941 case MVT::v8i8: Opc = ARM::VST3LNd8; break;
1942 case MVT::v4i16: Opc = ARM::VST3LNd16; break;
1943 case MVT::v2f32:
1944 case MVT::v2i32: Opc = ARM::VST3LNd32; break;
1945 }
Bob Wilson8cdb2692009-10-08 23:51:31 +00001946 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1947 N->getOperand(3), N->getOperand(4),
Bob Wilsone72142a2009-10-13 22:29:24 +00001948 N->getOperand(5), getI32Imm(Lane), Chain };
Bob Wilson8cdb2692009-10-08 23:51:31 +00001949 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 8);
1950 }
1951 // Quad registers are handled by extracting subregs and then doing
1952 // the store.
1953 EVT RegVT;
1954 unsigned Opc2 = 0;
1955 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson8a3198b2009-09-01 18:51:56 +00001956 default: llvm_unreachable("unhandled vst3lane type");
Bob Wilson8cdb2692009-10-08 23:51:31 +00001957 case MVT::v8i16:
1958 Opc = ARM::VST3LNq16a;
1959 Opc2 = ARM::VST3LNq16b;
1960 RegVT = MVT::v4i16;
1961 break;
1962 case MVT::v4f32:
1963 Opc = ARM::VST3LNq32a;
1964 Opc2 = ARM::VST3LNq32b;
1965 RegVT = MVT::v2f32;
1966 break;
1967 case MVT::v4i32:
1968 Opc = ARM::VST3LNq32a;
1969 Opc2 = ARM::VST3LNq32b;
1970 RegVT = MVT::v2i32;
1971 break;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001972 }
Bob Wilson8cdb2692009-10-08 23:51:31 +00001973 unsigned NumElts = RegVT.getVectorNumElements();
1974 int SubregIdx = (Lane < NumElts) ? ARM::DSUBREG_0 : ARM::DSUBREG_1;
1975
1976 SDValue D0 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT,
1977 N->getOperand(3));
1978 SDValue D1 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT,
1979 N->getOperand(4));
1980 SDValue D2 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT,
1981 N->getOperand(5));
1982 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, D0, D1, D2,
1983 getI32Imm(Lane % NumElts), Chain };
1984 return CurDAG->getMachineNode((Lane < NumElts) ? Opc : Opc2,
1985 dl, MVT::Other, Ops, 8);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001986 }
1987
1988 case Intrinsic::arm_neon_vst4lane: {
1989 SDValue MemAddr, MemUpdate, MemOpc;
1990 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1991 return NULL;
Bob Wilsone72142a2009-10-13 22:29:24 +00001992 SDValue Chain = N->getOperand(0);
1993 unsigned Lane = cast<ConstantSDNode>(N->getOperand(7))->getZExtValue();
Bob Wilson56311392009-10-09 00:01:36 +00001994 VT = N->getOperand(3).getValueType();
1995 if (VT.is64BitVector()) {
1996 switch (VT.getSimpleVT().SimpleTy) {
1997 default: llvm_unreachable("unhandled vst4lane type");
1998 case MVT::v8i8: Opc = ARM::VST4LNd8; break;
1999 case MVT::v4i16: Opc = ARM::VST4LNd16; break;
2000 case MVT::v2f32:
2001 case MVT::v2i32: Opc = ARM::VST4LNd32; break;
2002 }
Bob Wilson56311392009-10-09 00:01:36 +00002003 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
2004 N->getOperand(3), N->getOperand(4),
2005 N->getOperand(5), N->getOperand(6),
Bob Wilsone72142a2009-10-13 22:29:24 +00002006 getI32Imm(Lane), Chain };
Bob Wilson56311392009-10-09 00:01:36 +00002007 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 9);
2008 }
2009 // Quad registers are handled by extracting subregs and then doing
2010 // the store.
2011 EVT RegVT;
2012 unsigned Opc2 = 0;
2013 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson8a3198b2009-09-01 18:51:56 +00002014 default: llvm_unreachable("unhandled vst4lane type");
Bob Wilson56311392009-10-09 00:01:36 +00002015 case MVT::v8i16:
2016 Opc = ARM::VST4LNq16a;
2017 Opc2 = ARM::VST4LNq16b;
2018 RegVT = MVT::v4i16;
2019 break;
2020 case MVT::v4f32:
2021 Opc = ARM::VST4LNq32a;
2022 Opc2 = ARM::VST4LNq32b;
2023 RegVT = MVT::v2f32;
2024 break;
2025 case MVT::v4i32:
2026 Opc = ARM::VST4LNq32a;
2027 Opc2 = ARM::VST4LNq32b;
2028 RegVT = MVT::v2i32;
2029 break;
Bob Wilson8a3198b2009-09-01 18:51:56 +00002030 }
Bob Wilson56311392009-10-09 00:01:36 +00002031 unsigned NumElts = RegVT.getVectorNumElements();
2032 int SubregIdx = (Lane < NumElts) ? ARM::DSUBREG_0 : ARM::DSUBREG_1;
2033
2034 SDValue D0 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT,
2035 N->getOperand(3));
2036 SDValue D1 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT,
2037 N->getOperand(4));
2038 SDValue D2 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT,
2039 N->getOperand(5));
2040 SDValue D3 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT,
2041 N->getOperand(6));
2042 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, D0, D1, D2, D3,
2043 getI32Imm(Lane % NumElts), Chain };
2044 return CurDAG->getMachineNode((Lane < NumElts) ? Opc : Opc2,
2045 dl, MVT::Other, Ops, 9);
Bob Wilson8a3198b2009-09-01 18:51:56 +00002046 }
Bob Wilson31fb12f2009-08-26 17:39:53 +00002047 }
2048 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00002049 }
2050
Evan Chenga8e29892007-01-19 07:51:42 +00002051 return SelectCode(Op);
2052}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002053
Bob Wilson224c2442009-05-19 05:53:42 +00002054bool ARMDAGToDAGISel::
2055SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
2056 std::vector<SDValue> &OutOps) {
2057 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
Bob Wilson765cc0b2009-10-13 20:50:28 +00002058 // Require the address to be in a register. That is safe for all ARM
2059 // variants and it is hard to do anything much smarter without knowing
2060 // how the operand is used.
2061 OutOps.push_back(Op);
Bob Wilson224c2442009-05-19 05:53:42 +00002062 return false;
2063}
2064
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002065/// createARMISelDag - This pass converts a legalized DAG into a
2066/// ARM-specific DAG, ready for instruction scheduling.
2067///
Bob Wilson522ce972009-09-28 14:30:20 +00002068FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM,
2069 CodeGenOpt::Level OptLevel) {
2070 return new ARMDAGToDAGISel(TM, OptLevel);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002071}