blob: 79c054eab57e648a29acd6b8f4f48bf84a53d92c [file] [log] [blame]
Misha Brukmane07c2aa2004-02-25 21:02:21 +00001//===- SparcV8Instrs.td - Target Description for SparcV8 Target -----------===//
Brian Gaekee785e532004-02-25 19:28:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukmane07c2aa2004-02-25 21:02:21 +000010// This file describes the SparcV8 instructions in TableGen format.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Misha Brukmane07c2aa2004-02-25 21:02:21 +000014//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000015// Instruction format superclass
Misha Brukmane07c2aa2004-02-25 21:02:21 +000016//===----------------------------------------------------------------------===//
17
Misha Brukmanc42077d2004-09-22 21:38:42 +000018include "SparcV8InstrFormats.td"
Brian Gaekee785e532004-02-25 19:28:19 +000019
Misha Brukman23e6c1f2004-02-26 00:37:12 +000020//===----------------------------------------------------------------------===//
Chris Lattner7b0902d2005-12-17 08:26:38 +000021// Instruction Pattern Stuff
22//===----------------------------------------------------------------------===//
23
24def simm13 : PatLeaf<(imm), [{
25 // simm13 predicate - True if the imm fits in a 13-bit sign extended field.
26 return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue();
27}]>;
28
Chris Lattnerb71f9f82005-12-17 19:41:43 +000029def LO10 : SDNodeXForm<imm, [{
30 return CurDAG->getTargetConstant((unsigned)N->getValue() & 1023, MVT::i32);
31}]>;
32
Chris Lattner57dd3bc2005-12-17 19:37:00 +000033def HI22 : SDNodeXForm<imm, [{
34 // Transformation function: shift the immediate value down into the low bits.
35 return CurDAG->getTargetConstant((unsigned)N->getValue() >> 10, MVT::i32);
36}]>;
37
38def SETHIimm : PatLeaf<(imm), [{
39 return (((unsigned)N->getValue() >> 10) << 10) == (unsigned)N->getValue();
40}], HI22>;
41
Chris Lattnerbc83fd92005-12-17 20:04:49 +000042// Addressing modes.
43def ADDRrr : ComplexPattern<i32, 2, "SelectADDRrr", []>;
44def ADDRri : ComplexPattern<i32, 2, "SelectADDRri", []>;
45
46// Address operands
47def MEMrr : Operand<i32> {
48 let PrintMethod = "printMemOperand";
49 let NumMIOperands = 2;
50 let MIOperandInfo = (ops IntRegs, IntRegs);
51}
52def MEMri : Operand<i32> {
53 let PrintMethod = "printMemOperand";
54 let NumMIOperands = 2;
55 let MIOperandInfo = (ops IntRegs, i32imm);
56}
57
Chris Lattner04dd6732005-12-18 01:46:58 +000058// Branch targets have OtherVT type.
59def brtarget : Operand<OtherVT>;
Chris Lattner2db3ff62005-12-18 15:55:15 +000060def calltarget : Operand<i32>;
Chris Lattner04dd6732005-12-18 01:46:58 +000061
Chris Lattner4d55aca2005-12-18 01:20:35 +000062def SDTV8cmpicc :
63SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisInt<1>, SDTCisSameAs<1, 2>]>;
64def SDTV8cmpfcc :
65SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisFP<1>, SDTCisSameAs<1, 2>]>;
66def SDTV8brcc :
Chris Lattner04dd6732005-12-18 01:46:58 +000067SDTypeProfile<0, 3, [SDTCisVT<0, OtherVT>, SDTCisVT<1, OtherVT>,
Chris Lattner33084492005-12-18 08:13:54 +000068 SDTCisVT<2, FlagVT>]>;
69def SDTV8selectcc :
70SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
71 SDTCisVT<3, i32>, SDTCisVT<4, FlagVT>]>;
Chris Lattner3cb71872005-12-23 05:00:16 +000072def SDTV8FTOI :
73SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
74def SDTV8ITOF :
75SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +000076
77def V8cmpicc : SDNode<"V8ISD::CMPICC", SDTV8cmpicc>;
78def V8cmpfcc : SDNode<"V8ISD::CMPFCC", SDTV8cmpfcc>;
79def V8bricc : SDNode<"V8ISD::BRICC", SDTV8brcc, [SDNPHasChain]>;
80def V8brfcc : SDNode<"V8ISD::BRFCC", SDTV8brcc, [SDNPHasChain]>;
81
Chris Lattnere3572462005-12-18 02:10:39 +000082def V8hi : SDNode<"V8ISD::Hi", SDTIntUnaryOp>;
83def V8lo : SDNode<"V8ISD::Lo", SDTIntUnaryOp>;
Chris Lattner4d55aca2005-12-18 01:20:35 +000084
Chris Lattner3cb71872005-12-23 05:00:16 +000085def V8ftoi : SDNode<"V8ISD::FTOI", SDTV8FTOI>;
86def V8itof : SDNode<"V8ISD::ITOF", SDTV8ITOF>;
Chris Lattner8fa54dc2005-12-18 06:59:57 +000087
Chris Lattner33084492005-12-18 08:13:54 +000088def V8selecticc : SDNode<"V8ISD::SELECT_ICC", SDTV8selectcc>;
89def V8selectfcc : SDNode<"V8ISD::SELECT_FCC", SDTV8selectcc>;
90
Chris Lattner2db3ff62005-12-18 15:55:15 +000091// These are target-independent nodes, but have target-specific formats.
92def SDT_V8CallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
93def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_V8CallSeq, [SDNPHasChain]>;
94def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_V8CallSeq, [SDNPHasChain]>;
95
Evan Cheng171049d2005-12-23 22:14:32 +000096def SDT_V8Call : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +000097def call : SDNode<"ISD::CALL", SDT_V8Call, [SDNPHasChain]>;
98
Evan Cheng171049d2005-12-23 22:14:32 +000099def SDT_V8RetFlag : SDTypeProfile<0, 0, []>;
Chris Lattnerdab05f02005-12-18 21:03:04 +0000100def retflag : SDNode<"V8ISD::RET_FLAG", SDT_V8RetFlag, [SDNPHasChain]>;
101
Chris Lattner7b0902d2005-12-17 08:26:38 +0000102//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000103// Instructions
104//===----------------------------------------------------------------------===//
105
Chris Lattner275f6452004-02-28 19:37:18 +0000106// Pseudo instructions.
Chris Lattnereee99bd2005-12-18 08:21:00 +0000107class Pseudo<dag ops, string asmstr, list<dag> pattern>
108 : InstV8<ops, asmstr, pattern>;
109
Chris Lattner33084492005-12-18 08:13:54 +0000110def PHI : Pseudo<(ops variable_ops), "PHI", []>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000111def ADJCALLSTACKDOWN : Pseudo<(ops i32imm:$amt),
112 "!ADJCALLSTACKDOWN $amt",
113 [(callseq_start imm:$amt)]>;
114def ADJCALLSTACKUP : Pseudo<(ops i32imm:$amt),
115 "!ADJCALLSTACKUP $amt",
116 [(callseq_end imm:$amt)]>;
Chris Lattner20ad53f2005-12-18 23:10:57 +0000117def IMPLICIT_DEF_Int : Pseudo<(ops IntRegs:$dst),
118 "!IMPLICIT_DEF $dst",
119 [(set IntRegs:$dst, (undef))]>;
120def IMPLICIT_DEF_FP : Pseudo<(ops FPRegs:$dst), "!IMPLICIT_DEF $dst",
121 [(set FPRegs:$dst, (undef))]>;
122def IMPLICIT_DEF_DFP : Pseudo<(ops DFPRegs:$dst), "!IMPLICIT_DEF $dst",
123 [(set DFPRegs:$dst, (undef))]>;
Chris Lattnerbeecfd22005-12-19 00:50:12 +0000124
125// FpMOVD/FpNEGD/FpABSD - These are lowered to single-precision ops by the
126// fpmover pass.
Chris Lattner33084492005-12-18 08:13:54 +0000127def FpMOVD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
Chris Lattnerbeecfd22005-12-19 00:50:12 +0000128 "!FpMOVD $src, $dst", []>; // pseudo 64-bit double move
129def FpNEGD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
130 "!FpNEGD $src, $dst",
131 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
132def FpABSD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
133 "!FpABSD $src, $dst",
134 [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000135
136// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
137// scheduler into a branch sequence. This has to handle all permutations of
138// selection between i32/f32/f64 on ICC and FCC.
139let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
140 def SELECT_CC_Int_ICC
141 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond),
142 "; SELECT_CC_Int_ICC PSEUDO!",
143 [(set IntRegs:$dst, (V8selecticc IntRegs:$T, IntRegs:$F,
144 imm:$Cond, ICC))]>;
145 def SELECT_CC_Int_FCC
146 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond),
147 "; SELECT_CC_Int_FCC PSEUDO!",
148 [(set IntRegs:$dst, (V8selectfcc IntRegs:$T, IntRegs:$F,
149 imm:$Cond, FCC))]>;
150 def SELECT_CC_FP_ICC
151 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond),
152 "; SELECT_CC_FP_ICC PSEUDO!",
153 [(set FPRegs:$dst, (V8selecticc FPRegs:$T, FPRegs:$F,
154 imm:$Cond, ICC))]>;
155 def SELECT_CC_FP_FCC
156 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond),
157 "; SELECT_CC_FP_FCC PSEUDO!",
158 [(set FPRegs:$dst, (V8selectfcc FPRegs:$T, FPRegs:$F,
159 imm:$Cond, FCC))]>;
160 def SELECT_CC_DFP_ICC
161 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
162 "; SELECT_CC_DFP_ICC PSEUDO!",
163 [(set DFPRegs:$dst, (V8selecticc DFPRegs:$T, DFPRegs:$F,
164 imm:$Cond, ICC))]>;
165 def SELECT_CC_DFP_FCC
166 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
167 "; SELECT_CC_DFP_FCC PSEUDO!",
168 [(set DFPRegs:$dst, (V8selectfcc DFPRegs:$T, DFPRegs:$F,
169 imm:$Cond, FCC))]>;
170}
Chris Lattner275f6452004-02-28 19:37:18 +0000171
Brian Gaekea8056fa2004-03-06 05:32:13 +0000172// Section A.3 - Synthetic Instructions, p. 85
Brian Gaekec3e97012004-05-08 04:21:32 +0000173// special cases of JMPL:
Misha Brukman3df04c52004-10-14 22:32:49 +0000174let isReturn = 1, isTerminator = 1, hasDelaySlot = 1 in {
Misha Brukman3df04c52004-10-14 22:32:49 +0000175 let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in
Evan Cheng171049d2005-12-23 22:14:32 +0000176 // FIXME: temporary workaround for return without an incoming flag.
177 def RETVOID: F3_2<2, 0b111000, (ops), "retl", [(ret)]>;
178 let hasInFlag = 1 in
179 def RETL: F3_2<2, 0b111000, (ops), "retl", []>;
Misha Brukman3df04c52004-10-14 22:32:49 +0000180}
Brian Gaeke8542e082004-04-02 20:53:37 +0000181
182// Section B.1 - Load Integer Instructions, p. 90
Chris Lattner19637832005-12-17 20:26:45 +0000183def LDSBrr : F3_1<3, 0b001001,
184 (ops IntRegs:$dst, MEMrr:$addr),
185 "ldsb [$addr], $dst",
186 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000187def LDSBri : F3_2<3, 0b001001,
188 (ops IntRegs:$dst, MEMri:$addr),
189 "ldsb [$addr], $dst",
190 [(set IntRegs:$dst, (sextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000191def LDSHrr : F3_1<3, 0b001010,
192 (ops IntRegs:$dst, MEMrr:$addr),
193 "ldsh [$addr], $dst",
194 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000195def LDSHri : F3_2<3, 0b001010,
196 (ops IntRegs:$dst, MEMri:$addr),
197 "ldsh [$addr], $dst",
198 [(set IntRegs:$dst, (sextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000199def LDUBrr : F3_1<3, 0b000001,
200 (ops IntRegs:$dst, MEMrr:$addr),
201 "ldub [$addr], $dst",
202 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000203def LDUBri : F3_2<3, 0b000001,
204 (ops IntRegs:$dst, MEMri:$addr),
205 "ldub [$addr], $dst",
206 [(set IntRegs:$dst, (zextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000207def LDUHrr : F3_1<3, 0b000010,
208 (ops IntRegs:$dst, MEMrr:$addr),
209 "lduh [$addr], $dst",
210 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000211def LDUHri : F3_2<3, 0b000010,
212 (ops IntRegs:$dst, MEMri:$addr),
213 "lduh [$addr], $dst",
214 [(set IntRegs:$dst, (zextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000215def LDrr : F3_1<3, 0b000000,
216 (ops IntRegs:$dst, MEMrr:$addr),
217 "ld [$addr], $dst",
218 [(set IntRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000219def LDri : F3_2<3, 0b000000,
220 (ops IntRegs:$dst, MEMri:$addr),
221 "ld [$addr], $dst",
222 [(set IntRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000223
Brian Gaeke562d5b02004-06-18 05:19:27 +0000224// Section B.2 - Load Floating-point Instructions, p. 92
Chris Lattner96b84be2005-12-16 06:25:42 +0000225def LDFrr : F3_1<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000226 (ops FPRegs:$dst, MEMrr:$addr),
227 "ld [$addr], $dst",
228 [(set FPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000229def LDFri : F3_2<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000230 (ops FPRegs:$dst, MEMri:$addr),
231 "ld [$addr], $dst",
232 [(set FPRegs:$dst, (load ADDRri:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000233def LDDFrr : F3_1<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000234 (ops DFPRegs:$dst, MEMrr:$addr),
235 "ldd [$addr], $dst",
236 [(set DFPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000237def LDDFri : F3_2<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000238 (ops DFPRegs:$dst, MEMri:$addr),
239 "ldd [$addr], $dst",
240 [(set DFPRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke562d5b02004-06-18 05:19:27 +0000241
Brian Gaeke8542e082004-04-02 20:53:37 +0000242// Section B.4 - Store Integer Instructions, p. 95
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000243def STBrr : F3_1<3, 0b000101,
244 (ops MEMrr:$addr, IntRegs:$src),
245 "stb $src, [$addr]",
246 [(truncstore IntRegs:$src, ADDRrr:$addr, i8)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000247def STBri : F3_2<3, 0b000101,
248 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000249 "stb $src, [$addr]",
250 [(truncstore IntRegs:$src, ADDRri:$addr, i8)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000251def STHrr : F3_1<3, 0b000110,
252 (ops MEMrr:$addr, IntRegs:$src),
253 "sth $src, [$addr]",
254 [(truncstore IntRegs:$src, ADDRrr:$addr, i16)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000255def STHri : F3_2<3, 0b000110,
256 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000257 "sth $src, [$addr]",
258 [(truncstore IntRegs:$src, ADDRri:$addr, i16)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000259def STrr : F3_1<3, 0b000100,
260 (ops MEMrr:$addr, IntRegs:$src),
261 "st $src, [$addr]",
262 [(store IntRegs:$src, ADDRrr:$addr)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000263def STri : F3_2<3, 0b000100,
264 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000265 "st $src, [$addr]",
266 [(store IntRegs:$src, ADDRri:$addr)]>;
Brian Gaekee7f9e0b2004-06-24 07:36:59 +0000267
268// Section B.5 - Store Floating-point Instructions, p. 97
Chris Lattner96b84be2005-12-16 06:25:42 +0000269def STFrr : F3_1<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000270 (ops MEMrr:$addr, FPRegs:$src),
271 "st $src, [$addr]",
272 [(store FPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000273def STFri : F3_2<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000274 (ops MEMri:$addr, FPRegs:$src),
275 "st $src, [$addr]",
276 [(store FPRegs:$src, ADDRri:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000277def STDFrr : F3_1<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000278 (ops MEMrr:$addr, DFPRegs:$src),
279 "std $src, [$addr]",
280 [(store DFPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000281def STDFri : F3_2<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000282 (ops MEMri:$addr, DFPRegs:$src),
283 "std $src, [$addr]",
284 [(store DFPRegs:$src, ADDRri:$addr)]>;
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000285
Brian Gaeke775158d2004-03-04 04:37:45 +0000286// Section B.9 - SETHI Instruction, p. 104
Chris Lattner13e15012005-12-16 07:18:48 +0000287def SETHIi: F2_1<0b100,
288 (ops IntRegs:$dst, i32imm:$src),
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000289 "sethi $src, $dst",
290 [(set IntRegs:$dst, SETHIimm:$src)]>;
Brian Gaekee8061732004-03-04 00:56:25 +0000291
Brian Gaeke8542e082004-04-02 20:53:37 +0000292// Section B.10 - NOP Instruction, p. 105
293// (It's a special case of SETHI)
Misha Brukmand36047d2004-10-14 22:33:32 +0000294let rd = 0, imm22 = 0 in
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000295 def NOP : F2_1<0b100, (ops), "nop", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000296
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000297// Section B.11 - Logical Instructions, p. 106
Chris Lattner96b84be2005-12-16 06:25:42 +0000298def ANDrr : F3_1<2, 0b000001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000299 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000300 "and $b, $c, $dst",
301 [(set IntRegs:$dst, (and IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000302def ANDri : F3_2<2, 0b000001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000303 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000304 "and $b, $c, $dst",
305 [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000306def ANDNrr : F3_1<2, 0b000101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000307 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000308 "andn $b, $c, $dst",
309 [(set IntRegs:$dst, (and IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000310def ANDNri : F3_2<2, 0b000101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000311 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000312 "andn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000313def ORrr : F3_1<2, 0b000010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000314 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000315 "or $b, $c, $dst",
316 [(set IntRegs:$dst, (or IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000317def ORri : F3_2<2, 0b000010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000318 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000319 "or $b, $c, $dst",
320 [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000321def ORNrr : F3_1<2, 0b000110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000322 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000323 "orn $b, $c, $dst",
324 [(set IntRegs:$dst, (or IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000325def ORNri : F3_2<2, 0b000110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000326 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000327 "orn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000328def XORrr : F3_1<2, 0b000011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000329 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000330 "xor $b, $c, $dst",
331 [(set IntRegs:$dst, (xor IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000332def XORri : F3_2<2, 0b000011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000333 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000334 "xor $b, $c, $dst",
335 [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000336def XNORrr : F3_1<2, 0b000111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000337 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000338 "xnor $b, $c, $dst",
339 [(set IntRegs:$dst, (xor IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000340def XNORri : F3_2<2, 0b000111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000341 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000342 "xnor $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000343
344// Section B.12 - Shift Instructions, p. 107
Chris Lattner96b84be2005-12-16 06:25:42 +0000345def SLLrr : F3_1<2, 0b100101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000346 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000347 "sll $b, $c, $dst",
348 [(set IntRegs:$dst, (shl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000349def SLLri : F3_2<2, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000350 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000351 "sll $b, $c, $dst",
352 [(set IntRegs:$dst, (shl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000353def SRLrr : F3_1<2, 0b100110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000354 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000355 "srl $b, $c, $dst",
356 [(set IntRegs:$dst, (srl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000357def SRLri : F3_2<2, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000358 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000359 "srl $b, $c, $dst",
360 [(set IntRegs:$dst, (srl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000361def SRArr : F3_1<2, 0b100111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000362 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000363 "sra $b, $c, $dst",
364 [(set IntRegs:$dst, (sra IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000365def SRAri : F3_2<2, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000366 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000367 "sra $b, $c, $dst",
368 [(set IntRegs:$dst, (sra IntRegs:$b, simm13:$c))]>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000369
370// Section B.13 - Add Instructions, p. 108
Chris Lattner96b84be2005-12-16 06:25:42 +0000371def ADDrr : F3_1<2, 0b000000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000372 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000373 "add $b, $c, $dst",
374 [(set IntRegs:$dst, (add IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000375def ADDri : F3_2<2, 0b000000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000376 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000377 "add $b, $c, $dst",
378 [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000379def ADDCCrr : F3_1<2, 0b010000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000380 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000381 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000382def ADDCCri : F3_2<2, 0b010000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000383 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000384 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000385def ADDXrr : F3_1<2, 0b001000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000386 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000387 "addx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000388def ADDXri : F3_2<2, 0b001000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000389 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000390 "addx $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000391
Brian Gaeke775158d2004-03-04 04:37:45 +0000392// Section B.15 - Subtract Instructions, p. 110
Chris Lattner96b84be2005-12-16 06:25:42 +0000393def SUBrr : F3_1<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000394 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000395 "sub $b, $c, $dst",
396 [(set IntRegs:$dst, (sub IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000397def SUBri : F3_2<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000398 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000399 "sub $b, $c, $dst",
400 [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000401def SUBXrr : F3_1<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000402 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000403 "subx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000404def SUBXri : F3_2<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000405 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000406 "subx $b, $c, $dst", []>;
Chris Lattner87a63f82005-12-17 21:13:50 +0000407def SUBCCrr : F3_1<2, 0b010100,
408 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
409 "subcc $b, $c, $dst", []>;
410def SUBCCri : F3_2<2, 0b010100,
411 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
412 "subcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000413def SUBXCCrr: F3_1<2, 0b011100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000414 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000415 "subxcc $b, $c, $dst", []>;
Brian Gaeke775158d2004-03-04 04:37:45 +0000416
Brian Gaeke032f80f2004-03-16 22:37:13 +0000417// Section B.18 - Multiply Instructions, p. 113
Chris Lattner96b84be2005-12-16 06:25:42 +0000418def UMULrr : F3_1<2, 0b001010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000419 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000420 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000421def UMULri : F3_2<2, 0b001010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000422 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000423 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000424def SMULrr : F3_1<2, 0b001011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000425 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000426 "smul $b, $c, $dst",
427 [(set IntRegs:$dst, (mul IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000428def SMULri : F3_2<2, 0b001011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000429 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000430 "smul $b, $c, $dst",
431 [(set IntRegs:$dst, (mul IntRegs:$b, simm13:$c))]>;
Brian Gaeke032f80f2004-03-16 22:37:13 +0000432
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000433// Section B.19 - Divide Instructions, p. 115
Chris Lattner96b84be2005-12-16 06:25:42 +0000434def UDIVrr : F3_1<2, 0b001110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000435 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000436 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000437def UDIVri : F3_2<2, 0b001110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000438 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000439 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000440def SDIVrr : F3_1<2, 0b001111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000441 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000442 "sdiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000443def SDIVri : F3_2<2, 0b001111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000444 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000445 "sdiv $b, $c, $dst", []>;
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000446
Brian Gaekea8056fa2004-03-06 05:32:13 +0000447// Section B.20 - SAVE and RESTORE, p. 117
Chris Lattner96b84be2005-12-16 06:25:42 +0000448def SAVErr : F3_1<2, 0b111100,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000449 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000450 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000451def SAVEri : F3_2<2, 0b111100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000452 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000453 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000454def RESTORErr : F3_1<2, 0b111101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000455 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000456 "restore $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000457def RESTOREri : F3_2<2, 0b111101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000458 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000459 "restore $b, $c, $dst", []>;
Brian Gaekea8056fa2004-03-06 05:32:13 +0000460
Brian Gaekec3e97012004-05-08 04:21:32 +0000461// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000462
463// conditional branch class:
Chris Lattner4d55aca2005-12-18 01:20:35 +0000464class BranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
465 : F2_2<cc, 0b010, ops, asmstr, pattern> {
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000466 let isBranch = 1;
467 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000468 let hasDelaySlot = 1;
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000469}
Chris Lattner0f6eab32004-07-31 02:24:37 +0000470
471let isBarrier = 1 in
Chris Lattner04dd6732005-12-18 01:46:58 +0000472 def BA : BranchV8<0b1000, (ops brtarget:$dst),
473 "ba $dst",
474 [(br bb:$dst)]>;
475def BNE : BranchV8<0b1001, (ops brtarget:$dst),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000476 "bne $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000477 [(V8bricc bb:$dst, SETNE, ICC)]>;
478def BE : BranchV8<0b0001, (ops brtarget:$dst),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000479 "be $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000480 [(V8bricc bb:$dst, SETEQ, ICC)]>;
481def BG : BranchV8<0b1010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000482 "bg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000483 [(V8bricc bb:$dst, SETGT, ICC)]>;
484def BLE : BranchV8<0b0010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000485 "ble $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000486 [(V8bricc bb:$dst, SETLE, ICC)]>;
487def BGE : BranchV8<0b1011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000488 "bge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000489 [(V8bricc bb:$dst, SETGE, ICC)]>;
490def BL : BranchV8<0b0011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000491 "bl $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000492 [(V8bricc bb:$dst, SETLT, ICC)]>;
493def BGU : BranchV8<0b1100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000494 "bgu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000495 [(V8bricc bb:$dst, SETUGT, ICC)]>;
496def BLEU : BranchV8<0b0100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000497 "bleu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000498 [(V8bricc bb:$dst, SETULE, ICC)]>;
499def BCC : BranchV8<0b1101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000500 "bcc $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000501 [(V8bricc bb:$dst, SETUGE, ICC)]>;
502def BCS : BranchV8<0b0101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000503 "bcs $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000504 [(V8bricc bb:$dst, SETULT, ICC)]>;
Brian Gaekec3e97012004-05-08 04:21:32 +0000505
Brian Gaeke4185d032004-07-08 09:08:22 +0000506// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
507
508// floating-point conditional branch class:
Chris Lattner4d55aca2005-12-18 01:20:35 +0000509class FPBranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
510 : F2_2<cc, 0b110, ops, asmstr, pattern> {
Brian Gaeke4185d032004-07-08 09:08:22 +0000511 let isBranch = 1;
512 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000513 let hasDelaySlot = 1;
Brian Gaeke4185d032004-07-08 09:08:22 +0000514}
515
Chris Lattner04dd6732005-12-18 01:46:58 +0000516def FBU : FPBranchV8<0b0111, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000517 "fbu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000518 [(V8brfcc bb:$dst, SETUO, FCC)]>;
519def FBG : FPBranchV8<0b0110, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000520 "fbg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000521 [(V8brfcc bb:$dst, SETGT, FCC)]>;
522def FBUG : FPBranchV8<0b0101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000523 "fbug $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000524 [(V8brfcc bb:$dst, SETUGT, FCC)]>;
525def FBL : FPBranchV8<0b0100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000526 "fbl $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000527 [(V8brfcc bb:$dst, SETLT, FCC)]>;
528def FBUL : FPBranchV8<0b0011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000529 "fbul $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000530 [(V8brfcc bb:$dst, SETULT, FCC)]>;
531def FBLG : FPBranchV8<0b0010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000532 "fblg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000533 [(V8brfcc bb:$dst, SETONE, FCC)]>;
534def FBNE : FPBranchV8<0b0001, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000535 "fbne $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000536 [(V8brfcc bb:$dst, SETNE, FCC)]>;
537def FBE : FPBranchV8<0b1001, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000538 "fbe $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000539 [(V8brfcc bb:$dst, SETEQ, FCC)]>;
540def FBUE : FPBranchV8<0b1010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000541 "fbue $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000542 [(V8brfcc bb:$dst, SETUEQ, FCC)]>;
543def FBGE : FPBranchV8<0b1011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000544 "fbge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000545 [(V8brfcc bb:$dst, SETGE, FCC)]>;
546def FBUGE: FPBranchV8<0b1100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000547 "fbuge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000548 [(V8brfcc bb:$dst, SETUGE, FCC)]>;
549def FBLE : FPBranchV8<0b1101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000550 "fble $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000551 [(V8brfcc bb:$dst, SETLE, FCC)]>;
552def FBULE: FPBranchV8<0b1110, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000553 "fbule $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000554 [(V8brfcc bb:$dst, SETULE, FCC)]>;
555def FBO : FPBranchV8<0b1111, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000556 "fbo $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000557 [(V8brfcc bb:$dst, SETO, FCC)]>;
Brian Gaeke4185d032004-07-08 09:08:22 +0000558
Brian Gaekeb354b712004-11-16 07:32:09 +0000559
560
Brian Gaeke8542e082004-04-02 20:53:37 +0000561// Section B.24 - Call and Link Instruction, p. 125
Brian Gaekea8056fa2004-03-06 05:32:13 +0000562// This is the only Format 1 instruction
Evan Cheng171049d2005-12-23 22:14:32 +0000563let Uses = [O0, O1, O2, O3, O4, O5],
564 hasDelaySlot = 1, isCall = 1, hasInFlag = 1, hasOutFlag = 1,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000565 Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7,
566 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in {
Chris Lattner2db3ff62005-12-18 15:55:15 +0000567 def CALL : InstV8<(ops calltarget:$dst),
Evan Cheng171049d2005-12-23 22:14:32 +0000568 "call $dst", []> {
Brian Gaeke374b36d2004-09-29 20:45:05 +0000569 bits<30> disp;
570 let op = 1;
571 let Inst{29-0} = disp;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000572 }
Evan Cheng171049d2005-12-23 22:14:32 +0000573
Chris Lattner2db3ff62005-12-18 15:55:15 +0000574 // indirect calls
Chris Lattner1c4f4352005-12-16 06:52:00 +0000575 def JMPLrr : F3_1<2, 0b111000,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000576 (ops MEMrr:$ptr),
Chris Lattner96d5bb72005-12-19 01:22:53 +0000577 "call $ptr",
Evan Cheng171049d2005-12-23 22:14:32 +0000578 [(call ADDRrr:$ptr)]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000579 def JMPLri : F3_2<2, 0b111000,
580 (ops MEMri:$ptr),
Chris Lattner96d5bb72005-12-19 01:22:53 +0000581 "call $ptr",
Evan Cheng171049d2005-12-23 22:14:32 +0000582 [(call ADDRri:$ptr)]>;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000583}
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000584
Chris Lattner37949f52005-12-17 22:22:53 +0000585// Section B.28 - Read State Register Instructions
586def RDY : F3_1<2, 0b101000,
587 (ops IntRegs:$dst),
Chris Lattner97561fc2005-12-19 00:53:02 +0000588 "rd %y, $dst", []>;
Chris Lattner37949f52005-12-17 22:22:53 +0000589
Chris Lattner22ede702004-04-07 04:06:46 +0000590// Section B.29 - Write State Register Instructions
Chris Lattner37949f52005-12-17 22:22:53 +0000591def WRYrr : F3_1<2, 0b110000,
592 (ops IntRegs:$b, IntRegs:$c),
593 "wr $b, $c, %y", []>;
594def WRYri : F3_2<2, 0b110000,
595 (ops IntRegs:$b, i32imm:$c),
596 "wr $b, $c, %y", []>;
Chris Lattner61790472004-04-07 05:04:01 +0000597
Brian Gaekec53105c2004-06-27 22:53:56 +0000598// Convert Integer to Floating-point Instructions, p. 141
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000599def FITOS : F3_3<2, 0b110100, 0b011000100,
600 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000601 "fitos $src, $dst",
602 [(set FPRegs:$dst, (V8itof FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000603def FITOD : F3_3<2, 0b110100, 0b011001000,
Chris Lattner3cb71872005-12-23 05:00:16 +0000604 (ops DFPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000605 "fitod $src, $dst",
Chris Lattner3cb71872005-12-23 05:00:16 +0000606 [(set DFPRegs:$dst, (V8itof FPRegs:$src))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000607
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000608// Convert Floating-point to Integer Instructions, p. 142
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000609def FSTOI : F3_3<2, 0b110100, 0b011010001,
610 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000611 "fstoi $src, $dst",
612 [(set FPRegs:$dst, (V8ftoi FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000613def FDTOI : F3_3<2, 0b110100, 0b011010010,
Chris Lattner3cb71872005-12-23 05:00:16 +0000614 (ops FPRegs:$dst, DFPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000615 "fdtoi $src, $dst",
Chris Lattner3cb71872005-12-23 05:00:16 +0000616 [(set FPRegs:$dst, (V8ftoi DFPRegs:$src))]>;
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000617
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000618// Convert between Floating-point Formats Instructions, p. 143
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000619def FSTOD : F3_3<2, 0b110100, 0b011001001,
620 (ops DFPRegs:$dst, FPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000621 "fstod $src, $dst",
622 [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000623def FDTOS : F3_3<2, 0b110100, 0b011000110,
624 (ops FPRegs:$dst, DFPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000625 "fdtos $src, $dst",
626 [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000627
Brian Gaekef89cc652004-06-18 06:28:10 +0000628// Floating-point Move Instructions, p. 144
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000629def FMOVS : F3_3<2, 0b110100, 0b000000001,
630 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner558bfe02005-12-17 23:05:35 +0000631 "fmovs $src, $dst", []>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000632def FNEGS : F3_3<2, 0b110100, 0b000000101,
633 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000634 "fnegs $src, $dst",
635 [(set FPRegs:$dst, (fneg FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000636def FABSS : F3_3<2, 0b110100, 0b000001001,
637 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000638 "fabss $src, $dst",
639 [(set FPRegs:$dst, (fabs FPRegs:$src))]>;
Chris Lattner38abcb52005-12-17 23:52:08 +0000640
Chris Lattner294974b2005-12-17 23:20:27 +0000641
642// Floating-point Square Root Instructions, p.145
643def FSQRTS : F3_3<2, 0b110100, 0b000101001,
644 (ops FPRegs:$dst, FPRegs:$src),
645 "fsqrts $src, $dst",
646 [(set FPRegs:$dst, (fsqrt FPRegs:$src))]>;
647def FSQRTD : F3_3<2, 0b110100, 0b000101010,
648 (ops DFPRegs:$dst, DFPRegs:$src),
649 "fsqrtd $src, $dst",
650 [(set DFPRegs:$dst, (fsqrt DFPRegs:$src))]>;
651
652
Brian Gaekef89cc652004-06-18 06:28:10 +0000653
Brian Gaekec53105c2004-06-27 22:53:56 +0000654// Floating-point Add and Subtract Instructions, p. 146
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000655def FADDS : F3_3<2, 0b110100, 0b001000001,
656 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000657 "fadds $src1, $src2, $dst",
658 [(set FPRegs:$dst, (fadd FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000659def FADDD : F3_3<2, 0b110100, 0b001000010,
660 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000661 "faddd $src1, $src2, $dst",
662 [(set DFPRegs:$dst, (fadd DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000663def FSUBS : F3_3<2, 0b110100, 0b001000101,
664 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000665 "fsubs $src1, $src2, $dst",
666 [(set FPRegs:$dst, (fsub FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000667def FSUBD : F3_3<2, 0b110100, 0b001000110,
668 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000669 "fsubd $src1, $src2, $dst",
670 [(set DFPRegs:$dst, (fsub DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000671
672// Floating-point Multiply and Divide Instructions, p. 147
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000673def FMULS : F3_3<2, 0b110100, 0b001001001,
674 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000675 "fmuls $src1, $src2, $dst",
676 [(set FPRegs:$dst, (fmul FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000677def FMULD : F3_3<2, 0b110100, 0b001001010,
678 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000679 "fmuld $src1, $src2, $dst",
680 [(set DFPRegs:$dst, (fmul DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000681def FSMULD : F3_3<2, 0b110100, 0b001101001,
682 (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000683 "fsmuld $src1, $src2, $dst",
684 [(set DFPRegs:$dst, (fmul (fextend FPRegs:$src1),
685 (fextend FPRegs:$src2)))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000686def FDIVS : F3_3<2, 0b110100, 0b001001101,
687 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000688 "fdivs $src1, $src2, $dst",
Chris Lattnerb4d51722005-12-17 23:14:30 +0000689 [(set FPRegs:$dst, (fdiv FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000690def FDIVD : F3_3<2, 0b110100, 0b001001110,
691 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000692 "fdivd $src1, $src2, $dst",
693 [(set DFPRegs:$dst, (fdiv DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000694
Brian Gaeke4185d032004-07-08 09:08:22 +0000695// Floating-point Compare Instructions, p. 148
Brian Gaeked7bf5012004-09-30 04:04:48 +0000696// Note: the 2nd template arg is different for these guys.
697// Note 2: the result of a FCMP is not available until the 2nd cycle
698// after the instr is retired, but there is no interlock. This behavior
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000699// is modelled with a forced noop after the instruction.
700def FCMPS : F3_3<2, 0b110101, 0b001010001,
701 (ops FPRegs:$src1, FPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000702 "fcmps $src1, $src2\n\tnop",
703 [(set FCC, (V8cmpfcc FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000704def FCMPD : F3_3<2, 0b110101, 0b001010010,
705 (ops DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000706 "fcmpd $src1, $src2\n\tnop",
707 [(set FCC, (V8cmpfcc DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000708
709//===----------------------------------------------------------------------===//
710// Non-Instruction Patterns
711//===----------------------------------------------------------------------===//
712
713// Small immediates.
714def : Pat<(i32 simm13:$val),
715 (ORri G0, imm:$val)>;
Chris Lattnerb71f9f82005-12-17 19:41:43 +0000716// Arbitrary immediates.
717def : Pat<(i32 imm:$val),
Chris Lattnerbc83fd92005-12-17 20:04:49 +0000718 (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>;
Chris Lattnere3572462005-12-18 02:10:39 +0000719
Chris Lattner76acc872005-12-18 02:37:35 +0000720// Global addresses, constant pool entries
Chris Lattnere3572462005-12-18 02:10:39 +0000721def : Pat<(V8hi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>;
722def : Pat<(V8lo tglobaladdr:$in), (ORri G0, tglobaladdr:$in)>;
Chris Lattner76acc872005-12-18 02:37:35 +0000723def : Pat<(V8hi tconstpool:$in), (SETHIi tconstpool:$in)>;
724def : Pat<(V8lo tconstpool:$in), (ORri G0, tconstpool:$in)>;
Chris Lattnerdab05f02005-12-18 21:03:04 +0000725
726// Return of a value, which has an input flag.
Evan Cheng171049d2005-12-23 22:14:32 +0000727def : Pat<(retflag), (RETL)>;
728
729
730// Calls:
731def : Pat<(call tglobaladdr:$dst),
732 (CALL tglobaladdr:$dst)>;
733def : Pat<(call externalsym:$dst),
734 (CALL externalsym:$dst)>;
735
Chris Lattnerb04c5c82005-12-18 23:18:37 +0000736
737// Map integer extload's to zextloads.
Chris Lattnerb04c5c82005-12-18 23:18:37 +0000738def : Pat<(i32 (extload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>;
739def : Pat<(i32 (extload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>;
740def : Pat<(i32 (extload ADDRrr:$src, i8)), (LDUBrr ADDRrr:$src)>;
741def : Pat<(i32 (extload ADDRri:$src, i8)), (LDUBri ADDRri:$src)>;
742def : Pat<(i32 (extload ADDRrr:$src, i16)), (LDUHrr ADDRrr:$src)>;
743def : Pat<(i32 (extload ADDRri:$src, i16)), (LDUHri ADDRri:$src)>;
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000744
Chris Lattnera1251f22005-12-19 01:43:04 +0000745// zextload bool -> zextload byte
746def : Pat<(i32 (zextload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>;
Chris Lattnere2d97f82005-12-19 01:44:58 +0000747def : Pat<(i32 (zextload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>;
Chris Lattnera1251f22005-12-19 01:43:04 +0000748
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000749// truncstore bool -> truncstore byte.
750def : Pat<(truncstore IntRegs:$src, ADDRrr:$addr, i1),
Chris Lattnerbcfdec72005-12-19 02:06:50 +0000751 (STBrr ADDRrr:$addr, IntRegs:$src)>;
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000752def : Pat<(truncstore IntRegs:$src, ADDRri:$addr, i1),
Chris Lattnerbcfdec72005-12-19 02:06:50 +0000753 (STBri ADDRri:$addr, IntRegs:$src)>;