blob: 31a0a6ad572c9312fd44f1fc48688d7155730e09 [file] [log] [blame]
Misha Brukmane07c2aa2004-02-25 21:02:21 +00001//===- SparcV8Instrs.td - Target Description for SparcV8 Target -----------===//
Brian Gaekee785e532004-02-25 19:28:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukmane07c2aa2004-02-25 21:02:21 +000010// This file describes the SparcV8 instructions in TableGen format.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Misha Brukmane07c2aa2004-02-25 21:02:21 +000014//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000015// Instruction format superclass
Misha Brukmane07c2aa2004-02-25 21:02:21 +000016//===----------------------------------------------------------------------===//
17
Misha Brukmanc42077d2004-09-22 21:38:42 +000018include "SparcV8InstrFormats.td"
Brian Gaekee785e532004-02-25 19:28:19 +000019
Misha Brukman23e6c1f2004-02-26 00:37:12 +000020//===----------------------------------------------------------------------===//
Chris Lattner7b0902d2005-12-17 08:26:38 +000021// Instruction Pattern Stuff
22//===----------------------------------------------------------------------===//
23
24def simm13 : PatLeaf<(imm), [{
25 // simm13 predicate - True if the imm fits in a 13-bit sign extended field.
26 return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue();
27}]>;
28
Chris Lattnerb71f9f82005-12-17 19:41:43 +000029def LO10 : SDNodeXForm<imm, [{
30 return CurDAG->getTargetConstant((unsigned)N->getValue() & 1023, MVT::i32);
31}]>;
32
Chris Lattner57dd3bc2005-12-17 19:37:00 +000033def HI22 : SDNodeXForm<imm, [{
34 // Transformation function: shift the immediate value down into the low bits.
35 return CurDAG->getTargetConstant((unsigned)N->getValue() >> 10, MVT::i32);
36}]>;
37
38def SETHIimm : PatLeaf<(imm), [{
39 return (((unsigned)N->getValue() >> 10) << 10) == (unsigned)N->getValue();
40}], HI22>;
41
Chris Lattnerbc83fd92005-12-17 20:04:49 +000042// Addressing modes.
43def ADDRrr : ComplexPattern<i32, 2, "SelectADDRrr", []>;
44def ADDRri : ComplexPattern<i32, 2, "SelectADDRri", []>;
45
46// Address operands
47def MEMrr : Operand<i32> {
48 let PrintMethod = "printMemOperand";
49 let NumMIOperands = 2;
50 let MIOperandInfo = (ops IntRegs, IntRegs);
51}
52def MEMri : Operand<i32> {
53 let PrintMethod = "printMemOperand";
54 let NumMIOperands = 2;
55 let MIOperandInfo = (ops IntRegs, i32imm);
56}
57
Chris Lattner04dd6732005-12-18 01:46:58 +000058// Branch targets have OtherVT type.
59def brtarget : Operand<OtherVT>;
Chris Lattner2db3ff62005-12-18 15:55:15 +000060def calltarget : Operand<i32>;
Chris Lattner04dd6732005-12-18 01:46:58 +000061
Chris Lattner4d55aca2005-12-18 01:20:35 +000062def SDTV8cmpicc :
63SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisInt<1>, SDTCisSameAs<1, 2>]>;
64def SDTV8cmpfcc :
65SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisFP<1>, SDTCisSameAs<1, 2>]>;
66def SDTV8brcc :
Chris Lattner04dd6732005-12-18 01:46:58 +000067SDTypeProfile<0, 3, [SDTCisVT<0, OtherVT>, SDTCisVT<1, OtherVT>,
Chris Lattner33084492005-12-18 08:13:54 +000068 SDTCisVT<2, FlagVT>]>;
69def SDTV8selectcc :
70SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
71 SDTCisVT<3, i32>, SDTCisVT<4, FlagVT>]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +000072
73def V8cmpicc : SDNode<"V8ISD::CMPICC", SDTV8cmpicc>;
74def V8cmpfcc : SDNode<"V8ISD::CMPFCC", SDTV8cmpfcc>;
75def V8bricc : SDNode<"V8ISD::BRICC", SDTV8brcc, [SDNPHasChain]>;
76def V8brfcc : SDNode<"V8ISD::BRFCC", SDTV8brcc, [SDNPHasChain]>;
77
Chris Lattnere3572462005-12-18 02:10:39 +000078def V8hi : SDNode<"V8ISD::Hi", SDTIntUnaryOp>;
79def V8lo : SDNode<"V8ISD::Lo", SDTIntUnaryOp>;
Chris Lattner4d55aca2005-12-18 01:20:35 +000080
Chris Lattner8fa54dc2005-12-18 06:59:57 +000081def V8ftoi : SDNode<"V8ISD::FTOI", SDTFPUnaryOp>;
82def V8itof : SDNode<"V8ISD::ITOF", SDTFPUnaryOp>;
83
Chris Lattner33084492005-12-18 08:13:54 +000084def V8selecticc : SDNode<"V8ISD::SELECT_ICC", SDTV8selectcc>;
85def V8selectfcc : SDNode<"V8ISD::SELECT_FCC", SDTV8selectcc>;
86
Chris Lattner2db3ff62005-12-18 15:55:15 +000087// These are target-independent nodes, but have target-specific formats.
88def SDT_V8CallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
89def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_V8CallSeq, [SDNPHasChain]>;
90def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_V8CallSeq, [SDNPHasChain]>;
91
92def SDT_V8Call : SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisVT<1, i32>,
93 SDTCisVT<2, FlagVT>]>;
94def call : SDNode<"ISD::CALL", SDT_V8Call, [SDNPHasChain]>;
95
Chris Lattnerdab05f02005-12-18 21:03:04 +000096def SDT_V8RetFlag : SDTypeProfile<0, 1, [ SDTCisVT<0, FlagVT>]>;
97def retflag : SDNode<"V8ISD::RET_FLAG", SDT_V8RetFlag, [SDNPHasChain]>;
98
Chris Lattner7b0902d2005-12-17 08:26:38 +000099//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000100// Instructions
101//===----------------------------------------------------------------------===//
102
Chris Lattner275f6452004-02-28 19:37:18 +0000103// Pseudo instructions.
Chris Lattnereee99bd2005-12-18 08:21:00 +0000104class Pseudo<dag ops, string asmstr, list<dag> pattern>
105 : InstV8<ops, asmstr, pattern>;
106
Chris Lattner33084492005-12-18 08:13:54 +0000107def PHI : Pseudo<(ops variable_ops), "PHI", []>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000108def ADJCALLSTACKDOWN : Pseudo<(ops i32imm:$amt),
109 "!ADJCALLSTACKDOWN $amt",
110 [(callseq_start imm:$amt)]>;
111def ADJCALLSTACKUP : Pseudo<(ops i32imm:$amt),
112 "!ADJCALLSTACKUP $amt",
113 [(callseq_end imm:$amt)]>;
Chris Lattner20ad53f2005-12-18 23:10:57 +0000114def IMPLICIT_DEF_Int : Pseudo<(ops IntRegs:$dst),
115 "!IMPLICIT_DEF $dst",
116 [(set IntRegs:$dst, (undef))]>;
117def IMPLICIT_DEF_FP : Pseudo<(ops FPRegs:$dst), "!IMPLICIT_DEF $dst",
118 [(set FPRegs:$dst, (undef))]>;
119def IMPLICIT_DEF_DFP : Pseudo<(ops DFPRegs:$dst), "!IMPLICIT_DEF $dst",
120 [(set DFPRegs:$dst, (undef))]>;
Chris Lattnerbeecfd22005-12-19 00:50:12 +0000121
122// FpMOVD/FpNEGD/FpABSD - These are lowered to single-precision ops by the
123// fpmover pass.
Chris Lattner33084492005-12-18 08:13:54 +0000124def FpMOVD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
Chris Lattnerbeecfd22005-12-19 00:50:12 +0000125 "!FpMOVD $src, $dst", []>; // pseudo 64-bit double move
126def FpNEGD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
127 "!FpNEGD $src, $dst",
128 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
129def FpABSD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
130 "!FpABSD $src, $dst",
131 [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000132
133// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
134// scheduler into a branch sequence. This has to handle all permutations of
135// selection between i32/f32/f64 on ICC and FCC.
136let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
137 def SELECT_CC_Int_ICC
138 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond),
139 "; SELECT_CC_Int_ICC PSEUDO!",
140 [(set IntRegs:$dst, (V8selecticc IntRegs:$T, IntRegs:$F,
141 imm:$Cond, ICC))]>;
142 def SELECT_CC_Int_FCC
143 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond),
144 "; SELECT_CC_Int_FCC PSEUDO!",
145 [(set IntRegs:$dst, (V8selectfcc IntRegs:$T, IntRegs:$F,
146 imm:$Cond, FCC))]>;
147 def SELECT_CC_FP_ICC
148 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond),
149 "; SELECT_CC_FP_ICC PSEUDO!",
150 [(set FPRegs:$dst, (V8selecticc FPRegs:$T, FPRegs:$F,
151 imm:$Cond, ICC))]>;
152 def SELECT_CC_FP_FCC
153 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond),
154 "; SELECT_CC_FP_FCC PSEUDO!",
155 [(set FPRegs:$dst, (V8selectfcc FPRegs:$T, FPRegs:$F,
156 imm:$Cond, FCC))]>;
157 def SELECT_CC_DFP_ICC
158 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
159 "; SELECT_CC_DFP_ICC PSEUDO!",
160 [(set DFPRegs:$dst, (V8selecticc DFPRegs:$T, DFPRegs:$F,
161 imm:$Cond, ICC))]>;
162 def SELECT_CC_DFP_FCC
163 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
164 "; SELECT_CC_DFP_FCC PSEUDO!",
165 [(set DFPRegs:$dst, (V8selectfcc DFPRegs:$T, DFPRegs:$F,
166 imm:$Cond, FCC))]>;
167}
Chris Lattner275f6452004-02-28 19:37:18 +0000168
Brian Gaekea8056fa2004-03-06 05:32:13 +0000169// Section A.3 - Synthetic Instructions, p. 85
Brian Gaekec3e97012004-05-08 04:21:32 +0000170// special cases of JMPL:
Misha Brukman3df04c52004-10-14 22:32:49 +0000171let isReturn = 1, isTerminator = 1, hasDelaySlot = 1 in {
Misha Brukman3df04c52004-10-14 22:32:49 +0000172 let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000173 def RETL: F3_2<2, 0b111000, (ops),
Chris Lattnerbc3d3622005-12-17 08:08:42 +0000174 "retl", [(ret)]>;
Misha Brukman3df04c52004-10-14 22:32:49 +0000175}
Brian Gaeke8542e082004-04-02 20:53:37 +0000176
177// Section B.1 - Load Integer Instructions, p. 90
Chris Lattner19637832005-12-17 20:26:45 +0000178def LDSBrr : F3_1<3, 0b001001,
179 (ops IntRegs:$dst, MEMrr:$addr),
180 "ldsb [$addr], $dst",
181 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000182def LDSBri : F3_2<3, 0b001001,
183 (ops IntRegs:$dst, MEMri:$addr),
184 "ldsb [$addr], $dst",
185 [(set IntRegs:$dst, (sextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000186def LDSHrr : F3_1<3, 0b001010,
187 (ops IntRegs:$dst, MEMrr:$addr),
188 "ldsh [$addr], $dst",
189 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000190def LDSHri : F3_2<3, 0b001010,
191 (ops IntRegs:$dst, MEMri:$addr),
192 "ldsh [$addr], $dst",
193 [(set IntRegs:$dst, (sextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000194def LDUBrr : F3_1<3, 0b000001,
195 (ops IntRegs:$dst, MEMrr:$addr),
196 "ldub [$addr], $dst",
197 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000198def LDUBri : F3_2<3, 0b000001,
199 (ops IntRegs:$dst, MEMri:$addr),
200 "ldub [$addr], $dst",
201 [(set IntRegs:$dst, (zextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000202def LDUHrr : F3_1<3, 0b000010,
203 (ops IntRegs:$dst, MEMrr:$addr),
204 "lduh [$addr], $dst",
205 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000206def LDUHri : F3_2<3, 0b000010,
207 (ops IntRegs:$dst, MEMri:$addr),
208 "lduh [$addr], $dst",
209 [(set IntRegs:$dst, (zextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000210def LDrr : F3_1<3, 0b000000,
211 (ops IntRegs:$dst, MEMrr:$addr),
212 "ld [$addr], $dst",
213 [(set IntRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000214def LDri : F3_2<3, 0b000000,
215 (ops IntRegs:$dst, MEMri:$addr),
216 "ld [$addr], $dst",
217 [(set IntRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000218
Brian Gaeke562d5b02004-06-18 05:19:27 +0000219// Section B.2 - Load Floating-point Instructions, p. 92
Chris Lattner96b84be2005-12-16 06:25:42 +0000220def LDFrr : F3_1<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000221 (ops FPRegs:$dst, MEMrr:$addr),
222 "ld [$addr], $dst",
223 [(set FPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000224def LDFri : F3_2<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000225 (ops FPRegs:$dst, MEMri:$addr),
226 "ld [$addr], $dst",
227 [(set FPRegs:$dst, (load ADDRri:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000228def LDDFrr : F3_1<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000229 (ops DFPRegs:$dst, MEMrr:$addr),
230 "ldd [$addr], $dst",
231 [(set DFPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000232def LDDFri : F3_2<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000233 (ops DFPRegs:$dst, MEMri:$addr),
234 "ldd [$addr], $dst",
235 [(set DFPRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke562d5b02004-06-18 05:19:27 +0000236
Brian Gaeke8542e082004-04-02 20:53:37 +0000237// Section B.4 - Store Integer Instructions, p. 95
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000238def STBrr : F3_1<3, 0b000101,
239 (ops MEMrr:$addr, IntRegs:$src),
240 "stb $src, [$addr]",
241 [(truncstore IntRegs:$src, ADDRrr:$addr, i8)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000242def STBri : F3_2<3, 0b000101,
243 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000244 "stb $src, [$addr]",
245 [(truncstore IntRegs:$src, ADDRri:$addr, i8)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000246def STHrr : F3_1<3, 0b000110,
247 (ops MEMrr:$addr, IntRegs:$src),
248 "sth $src, [$addr]",
249 [(truncstore IntRegs:$src, ADDRrr:$addr, i16)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000250def STHri : F3_2<3, 0b000110,
251 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000252 "sth $src, [$addr]",
253 [(truncstore IntRegs:$src, ADDRri:$addr, i16)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000254def STrr : F3_1<3, 0b000100,
255 (ops MEMrr:$addr, IntRegs:$src),
256 "st $src, [$addr]",
257 [(store IntRegs:$src, ADDRrr:$addr)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000258def STri : F3_2<3, 0b000100,
259 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000260 "st $src, [$addr]",
261 [(store IntRegs:$src, ADDRri:$addr)]>;
Brian Gaekee7f9e0b2004-06-24 07:36:59 +0000262
263// Section B.5 - Store Floating-point Instructions, p. 97
Chris Lattner96b84be2005-12-16 06:25:42 +0000264def STFrr : F3_1<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000265 (ops MEMrr:$addr, FPRegs:$src),
266 "st $src, [$addr]",
267 [(store FPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000268def STFri : F3_2<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000269 (ops MEMri:$addr, FPRegs:$src),
270 "st $src, [$addr]",
271 [(store FPRegs:$src, ADDRri:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000272def STDFrr : F3_1<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000273 (ops MEMrr:$addr, DFPRegs:$src),
274 "std $src, [$addr]",
275 [(store DFPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000276def STDFri : F3_2<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000277 (ops MEMri:$addr, DFPRegs:$src),
278 "std $src, [$addr]",
279 [(store DFPRegs:$src, ADDRri:$addr)]>;
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000280
Brian Gaeke775158d2004-03-04 04:37:45 +0000281// Section B.9 - SETHI Instruction, p. 104
Chris Lattner13e15012005-12-16 07:18:48 +0000282def SETHIi: F2_1<0b100,
283 (ops IntRegs:$dst, i32imm:$src),
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000284 "sethi $src, $dst",
285 [(set IntRegs:$dst, SETHIimm:$src)]>;
Brian Gaekee8061732004-03-04 00:56:25 +0000286
Brian Gaeke8542e082004-04-02 20:53:37 +0000287// Section B.10 - NOP Instruction, p. 105
288// (It's a special case of SETHI)
Misha Brukmand36047d2004-10-14 22:33:32 +0000289let rd = 0, imm22 = 0 in
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000290 def NOP : F2_1<0b100, (ops), "nop", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000291
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000292// Section B.11 - Logical Instructions, p. 106
Chris Lattner96b84be2005-12-16 06:25:42 +0000293def ANDrr : F3_1<2, 0b000001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000294 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000295 "and $b, $c, $dst",
296 [(set IntRegs:$dst, (and IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000297def ANDri : F3_2<2, 0b000001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000298 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000299 "and $b, $c, $dst",
300 [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000301def ANDNrr : F3_1<2, 0b000101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000302 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000303 "andn $b, $c, $dst",
304 [(set IntRegs:$dst, (and IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000305def ANDNri : F3_2<2, 0b000101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000306 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000307 "andn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000308def ORrr : F3_1<2, 0b000010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000309 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000310 "or $b, $c, $dst",
311 [(set IntRegs:$dst, (or IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000312def ORri : F3_2<2, 0b000010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000313 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000314 "or $b, $c, $dst",
315 [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000316def ORNrr : F3_1<2, 0b000110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000317 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000318 "orn $b, $c, $dst",
319 [(set IntRegs:$dst, (or IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000320def ORNri : F3_2<2, 0b000110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000321 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000322 "orn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000323def XORrr : F3_1<2, 0b000011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000324 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000325 "xor $b, $c, $dst",
326 [(set IntRegs:$dst, (xor IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000327def XORri : F3_2<2, 0b000011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000328 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000329 "xor $b, $c, $dst",
330 [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000331def XNORrr : F3_1<2, 0b000111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000332 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000333 "xnor $b, $c, $dst",
334 [(set IntRegs:$dst, (xor IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000335def XNORri : F3_2<2, 0b000111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000336 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000337 "xnor $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000338
339// Section B.12 - Shift Instructions, p. 107
Chris Lattner96b84be2005-12-16 06:25:42 +0000340def SLLrr : F3_1<2, 0b100101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000341 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000342 "sll $b, $c, $dst",
343 [(set IntRegs:$dst, (shl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000344def SLLri : F3_2<2, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000345 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000346 "sll $b, $c, $dst",
347 [(set IntRegs:$dst, (shl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000348def SRLrr : F3_1<2, 0b100110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000349 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000350 "srl $b, $c, $dst",
351 [(set IntRegs:$dst, (srl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000352def SRLri : F3_2<2, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000353 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000354 "srl $b, $c, $dst",
355 [(set IntRegs:$dst, (srl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000356def SRArr : F3_1<2, 0b100111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000357 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000358 "sra $b, $c, $dst",
359 [(set IntRegs:$dst, (sra IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000360def SRAri : F3_2<2, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000361 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000362 "sra $b, $c, $dst",
363 [(set IntRegs:$dst, (sra IntRegs:$b, simm13:$c))]>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000364
365// Section B.13 - Add Instructions, p. 108
Chris Lattner96b84be2005-12-16 06:25:42 +0000366def ADDrr : F3_1<2, 0b000000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000367 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000368 "add $b, $c, $dst",
369 [(set IntRegs:$dst, (add IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000370def ADDri : F3_2<2, 0b000000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000371 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000372 "add $b, $c, $dst",
373 [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000374def ADDCCrr : F3_1<2, 0b010000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000375 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000376 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000377def ADDCCri : F3_2<2, 0b010000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000378 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000379 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000380def ADDXrr : F3_1<2, 0b001000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000381 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000382 "addx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000383def ADDXri : F3_2<2, 0b001000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000384 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000385 "addx $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000386
Brian Gaeke775158d2004-03-04 04:37:45 +0000387// Section B.15 - Subtract Instructions, p. 110
Chris Lattner96b84be2005-12-16 06:25:42 +0000388def SUBrr : F3_1<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000389 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000390 "sub $b, $c, $dst",
391 [(set IntRegs:$dst, (sub IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000392def SUBri : F3_2<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000393 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000394 "sub $b, $c, $dst",
395 [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000396def SUBXrr : F3_1<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000397 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000398 "subx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000399def SUBXri : F3_2<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000400 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000401 "subx $b, $c, $dst", []>;
Chris Lattner87a63f82005-12-17 21:13:50 +0000402def SUBCCrr : F3_1<2, 0b010100,
403 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
404 "subcc $b, $c, $dst", []>;
405def SUBCCri : F3_2<2, 0b010100,
406 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
407 "subcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000408def SUBXCCrr: F3_1<2, 0b011100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000409 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000410 "subxcc $b, $c, $dst", []>;
Brian Gaeke775158d2004-03-04 04:37:45 +0000411
Brian Gaeke032f80f2004-03-16 22:37:13 +0000412// Section B.18 - Multiply Instructions, p. 113
Chris Lattner96b84be2005-12-16 06:25:42 +0000413def UMULrr : F3_1<2, 0b001010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000414 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000415 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000416def UMULri : F3_2<2, 0b001010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000417 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000418 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000419def SMULrr : F3_1<2, 0b001011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000420 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000421 "smul $b, $c, $dst",
422 [(set IntRegs:$dst, (mul IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000423def SMULri : F3_2<2, 0b001011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000424 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000425 "smul $b, $c, $dst",
426 [(set IntRegs:$dst, (mul IntRegs:$b, simm13:$c))]>;
Brian Gaeke032f80f2004-03-16 22:37:13 +0000427
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000428// Section B.19 - Divide Instructions, p. 115
Chris Lattner96b84be2005-12-16 06:25:42 +0000429def UDIVrr : F3_1<2, 0b001110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000430 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000431 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000432def UDIVri : F3_2<2, 0b001110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000433 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000434 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000435def SDIVrr : F3_1<2, 0b001111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000436 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000437 "sdiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000438def SDIVri : F3_2<2, 0b001111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000439 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000440 "sdiv $b, $c, $dst", []>;
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000441
Brian Gaekea8056fa2004-03-06 05:32:13 +0000442// Section B.20 - SAVE and RESTORE, p. 117
Chris Lattner96b84be2005-12-16 06:25:42 +0000443def SAVErr : F3_1<2, 0b111100,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000444 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000445 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000446def SAVEri : F3_2<2, 0b111100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000447 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000448 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000449def RESTORErr : F3_1<2, 0b111101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000450 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000451 "restore $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000452def RESTOREri : F3_2<2, 0b111101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000453 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000454 "restore $b, $c, $dst", []>;
Brian Gaekea8056fa2004-03-06 05:32:13 +0000455
Brian Gaekec3e97012004-05-08 04:21:32 +0000456// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000457
458// conditional branch class:
Chris Lattner4d55aca2005-12-18 01:20:35 +0000459class BranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
460 : F2_2<cc, 0b010, ops, asmstr, pattern> {
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000461 let isBranch = 1;
462 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000463 let hasDelaySlot = 1;
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000464}
Chris Lattner0f6eab32004-07-31 02:24:37 +0000465
466let isBarrier = 1 in
Chris Lattner04dd6732005-12-18 01:46:58 +0000467 def BA : BranchV8<0b1000, (ops brtarget:$dst),
468 "ba $dst",
469 [(br bb:$dst)]>;
470def BNE : BranchV8<0b1001, (ops brtarget:$dst),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000471 "bne $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000472 [(V8bricc bb:$dst, SETNE, ICC)]>;
473def BE : BranchV8<0b0001, (ops brtarget:$dst),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000474 "be $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000475 [(V8bricc bb:$dst, SETEQ, ICC)]>;
476def BG : BranchV8<0b1010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000477 "bg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000478 [(V8bricc bb:$dst, SETGT, ICC)]>;
479def BLE : BranchV8<0b0010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000480 "ble $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000481 [(V8bricc bb:$dst, SETLE, ICC)]>;
482def BGE : BranchV8<0b1011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000483 "bge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000484 [(V8bricc bb:$dst, SETGE, ICC)]>;
485def BL : BranchV8<0b0011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000486 "bl $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000487 [(V8bricc bb:$dst, SETLT, ICC)]>;
488def BGU : BranchV8<0b1100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000489 "bgu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000490 [(V8bricc bb:$dst, SETUGT, ICC)]>;
491def BLEU : BranchV8<0b0100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000492 "bleu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000493 [(V8bricc bb:$dst, SETULE, ICC)]>;
494def BCC : BranchV8<0b1101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000495 "bcc $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000496 [(V8bricc bb:$dst, SETUGE, ICC)]>;
497def BCS : BranchV8<0b0101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000498 "bcs $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000499 [(V8bricc bb:$dst, SETULT, ICC)]>;
Brian Gaekec3e97012004-05-08 04:21:32 +0000500
Brian Gaeke4185d032004-07-08 09:08:22 +0000501// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
502
503// floating-point conditional branch class:
Chris Lattner4d55aca2005-12-18 01:20:35 +0000504class FPBranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
505 : F2_2<cc, 0b110, ops, asmstr, pattern> {
Brian Gaeke4185d032004-07-08 09:08:22 +0000506 let isBranch = 1;
507 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000508 let hasDelaySlot = 1;
Brian Gaeke4185d032004-07-08 09:08:22 +0000509}
510
Chris Lattner04dd6732005-12-18 01:46:58 +0000511def FBU : FPBranchV8<0b0111, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000512 "fbu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000513 [(V8brfcc bb:$dst, SETUO, FCC)]>;
514def FBG : FPBranchV8<0b0110, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000515 "fbg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000516 [(V8brfcc bb:$dst, SETGT, FCC)]>;
517def FBUG : FPBranchV8<0b0101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000518 "fbug $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000519 [(V8brfcc bb:$dst, SETUGT, FCC)]>;
520def FBL : FPBranchV8<0b0100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000521 "fbl $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000522 [(V8brfcc bb:$dst, SETLT, FCC)]>;
523def FBUL : FPBranchV8<0b0011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000524 "fbul $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000525 [(V8brfcc bb:$dst, SETULT, FCC)]>;
526def FBLG : FPBranchV8<0b0010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000527 "fblg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000528 [(V8brfcc bb:$dst, SETONE, FCC)]>;
529def FBNE : FPBranchV8<0b0001, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000530 "fbne $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000531 [(V8brfcc bb:$dst, SETNE, FCC)]>;
532def FBE : FPBranchV8<0b1001, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000533 "fbe $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000534 [(V8brfcc bb:$dst, SETEQ, FCC)]>;
535def FBUE : FPBranchV8<0b1010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000536 "fbue $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000537 [(V8brfcc bb:$dst, SETUEQ, FCC)]>;
538def FBGE : FPBranchV8<0b1011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000539 "fbge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000540 [(V8brfcc bb:$dst, SETGE, FCC)]>;
541def FBUGE: FPBranchV8<0b1100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000542 "fbuge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000543 [(V8brfcc bb:$dst, SETUGE, FCC)]>;
544def FBLE : FPBranchV8<0b1101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000545 "fble $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000546 [(V8brfcc bb:$dst, SETLE, FCC)]>;
547def FBULE: FPBranchV8<0b1110, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000548 "fbule $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000549 [(V8brfcc bb:$dst, SETULE, FCC)]>;
550def FBO : FPBranchV8<0b1111, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000551 "fbo $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000552 [(V8brfcc bb:$dst, SETO, FCC)]>;
Brian Gaeke4185d032004-07-08 09:08:22 +0000553
Brian Gaekeb354b712004-11-16 07:32:09 +0000554
555
Brian Gaeke8542e082004-04-02 20:53:37 +0000556// Section B.24 - Call and Link Instruction, p. 125
Brian Gaekea8056fa2004-03-06 05:32:13 +0000557// This is the only Format 1 instruction
Chris Lattner2db3ff62005-12-18 15:55:15 +0000558let Uses = [O0, O1, O2, O3, O4, O5], hasDelaySlot = 1, isCall = 1,
559 Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7,
560 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in {
Brian Gaeked7bf5012004-09-30 04:04:48 +0000561 // pc-relative call:
Chris Lattner2db3ff62005-12-18 15:55:15 +0000562 def CALL : InstV8<(ops calltarget:$dst),
563 "call $dst",
564 [(set ICC/*bogus*/, (call tglobaladdr:$dst, ICC/*bogus*/))]> {
Brian Gaeke374b36d2004-09-29 20:45:05 +0000565 bits<30> disp;
566 let op = 1;
567 let Inst{29-0} = disp;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000568 }
Brian Gaekeb354b712004-11-16 07:32:09 +0000569
Chris Lattner2db3ff62005-12-18 15:55:15 +0000570 // indirect calls
Chris Lattner1c4f4352005-12-16 06:52:00 +0000571 def JMPLrr : F3_1<2, 0b111000,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000572 (ops MEMrr:$ptr),
Chris Lattner96d5bb72005-12-19 01:22:53 +0000573 "call $ptr",
Chris Lattner2db3ff62005-12-18 15:55:15 +0000574 [(set ICC/*bogus*/, (call ADDRrr:$ptr, ICC/*bogus*/))]>;
575 def JMPLri : F3_2<2, 0b111000,
576 (ops MEMri:$ptr),
Chris Lattner96d5bb72005-12-19 01:22:53 +0000577 "call $ptr",
Chris Lattner2db3ff62005-12-18 15:55:15 +0000578 [(set ICC/*bogus*/, (call ADDRri:$ptr, ICC/*bogus*/))]>;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000579}
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000580
Chris Lattner37949f52005-12-17 22:22:53 +0000581// Section B.28 - Read State Register Instructions
582def RDY : F3_1<2, 0b101000,
583 (ops IntRegs:$dst),
Chris Lattner97561fc2005-12-19 00:53:02 +0000584 "rd %y, $dst", []>;
Chris Lattner37949f52005-12-17 22:22:53 +0000585
Chris Lattner22ede702004-04-07 04:06:46 +0000586// Section B.29 - Write State Register Instructions
Chris Lattner37949f52005-12-17 22:22:53 +0000587def WRYrr : F3_1<2, 0b110000,
588 (ops IntRegs:$b, IntRegs:$c),
589 "wr $b, $c, %y", []>;
590def WRYri : F3_2<2, 0b110000,
591 (ops IntRegs:$b, i32imm:$c),
592 "wr $b, $c, %y", []>;
Chris Lattner61790472004-04-07 05:04:01 +0000593
Brian Gaekec53105c2004-06-27 22:53:56 +0000594// Convert Integer to Floating-point Instructions, p. 141
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000595def FITOS : F3_3<2, 0b110100, 0b011000100,
596 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000597 "fitos $src, $dst",
598 [(set FPRegs:$dst, (V8itof FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000599def FITOD : F3_3<2, 0b110100, 0b011001000,
600 (ops DFPRegs:$dst, DFPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000601 "fitod $src, $dst",
602 [(set DFPRegs:$dst, (V8itof DFPRegs:$src))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000603
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000604// Convert Floating-point to Integer Instructions, p. 142
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000605def FSTOI : F3_3<2, 0b110100, 0b011010001,
606 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000607 "fstoi $src, $dst",
608 [(set FPRegs:$dst, (V8ftoi FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000609def FDTOI : F3_3<2, 0b110100, 0b011010010,
610 (ops DFPRegs:$dst, DFPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000611 "fdtoi $src, $dst",
612 [(set DFPRegs:$dst, (V8ftoi DFPRegs:$src))]>;
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000613
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000614// Convert between Floating-point Formats Instructions, p. 143
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000615def FSTOD : F3_3<2, 0b110100, 0b011001001,
616 (ops DFPRegs:$dst, FPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000617 "fstod $src, $dst",
618 [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000619def FDTOS : F3_3<2, 0b110100, 0b011000110,
620 (ops FPRegs:$dst, DFPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000621 "fdtos $src, $dst",
622 [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000623
Brian Gaekef89cc652004-06-18 06:28:10 +0000624// Floating-point Move Instructions, p. 144
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000625def FMOVS : F3_3<2, 0b110100, 0b000000001,
626 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner558bfe02005-12-17 23:05:35 +0000627 "fmovs $src, $dst", []>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000628def FNEGS : F3_3<2, 0b110100, 0b000000101,
629 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000630 "fnegs $src, $dst",
631 [(set FPRegs:$dst, (fneg FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000632def FABSS : F3_3<2, 0b110100, 0b000001001,
633 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000634 "fabss $src, $dst",
635 [(set FPRegs:$dst, (fabs FPRegs:$src))]>;
Chris Lattner38abcb52005-12-17 23:52:08 +0000636
Chris Lattner294974b2005-12-17 23:20:27 +0000637
638// Floating-point Square Root Instructions, p.145
639def FSQRTS : F3_3<2, 0b110100, 0b000101001,
640 (ops FPRegs:$dst, FPRegs:$src),
641 "fsqrts $src, $dst",
642 [(set FPRegs:$dst, (fsqrt FPRegs:$src))]>;
643def FSQRTD : F3_3<2, 0b110100, 0b000101010,
644 (ops DFPRegs:$dst, DFPRegs:$src),
645 "fsqrtd $src, $dst",
646 [(set DFPRegs:$dst, (fsqrt DFPRegs:$src))]>;
647
648
Brian Gaekef89cc652004-06-18 06:28:10 +0000649
Brian Gaekec53105c2004-06-27 22:53:56 +0000650// Floating-point Add and Subtract Instructions, p. 146
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000651def FADDS : F3_3<2, 0b110100, 0b001000001,
652 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000653 "fadds $src1, $src2, $dst",
654 [(set FPRegs:$dst, (fadd FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000655def FADDD : F3_3<2, 0b110100, 0b001000010,
656 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000657 "faddd $src1, $src2, $dst",
658 [(set DFPRegs:$dst, (fadd DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000659def FSUBS : F3_3<2, 0b110100, 0b001000101,
660 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000661 "fsubs $src1, $src2, $dst",
662 [(set FPRegs:$dst, (fsub FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000663def FSUBD : F3_3<2, 0b110100, 0b001000110,
664 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000665 "fsubd $src1, $src2, $dst",
666 [(set DFPRegs:$dst, (fsub DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000667
668// Floating-point Multiply and Divide Instructions, p. 147
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000669def FMULS : F3_3<2, 0b110100, 0b001001001,
670 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000671 "fmuls $src1, $src2, $dst",
672 [(set FPRegs:$dst, (fmul FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000673def FMULD : F3_3<2, 0b110100, 0b001001010,
674 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000675 "fmuld $src1, $src2, $dst",
676 [(set DFPRegs:$dst, (fmul DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000677def FSMULD : F3_3<2, 0b110100, 0b001101001,
678 (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000679 "fsmuld $src1, $src2, $dst",
680 [(set DFPRegs:$dst, (fmul (fextend FPRegs:$src1),
681 (fextend FPRegs:$src2)))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000682def FDIVS : F3_3<2, 0b110100, 0b001001101,
683 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000684 "fdivs $src1, $src2, $dst",
Chris Lattnerb4d51722005-12-17 23:14:30 +0000685 [(set FPRegs:$dst, (fdiv FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000686def FDIVD : F3_3<2, 0b110100, 0b001001110,
687 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000688 "fdivd $src1, $src2, $dst",
689 [(set DFPRegs:$dst, (fdiv DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000690
Brian Gaeke4185d032004-07-08 09:08:22 +0000691// Floating-point Compare Instructions, p. 148
Brian Gaeked7bf5012004-09-30 04:04:48 +0000692// Note: the 2nd template arg is different for these guys.
693// Note 2: the result of a FCMP is not available until the 2nd cycle
694// after the instr is retired, but there is no interlock. This behavior
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000695// is modelled with a forced noop after the instruction.
696def FCMPS : F3_3<2, 0b110101, 0b001010001,
697 (ops FPRegs:$src1, FPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000698 "fcmps $src1, $src2\n\tnop",
699 [(set FCC, (V8cmpfcc FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000700def FCMPD : F3_3<2, 0b110101, 0b001010010,
701 (ops DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000702 "fcmpd $src1, $src2\n\tnop",
703 [(set FCC, (V8cmpfcc DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000704
705//===----------------------------------------------------------------------===//
706// Non-Instruction Patterns
707//===----------------------------------------------------------------------===//
708
709// Small immediates.
710def : Pat<(i32 simm13:$val),
711 (ORri G0, imm:$val)>;
Chris Lattnerb71f9f82005-12-17 19:41:43 +0000712// Arbitrary immediates.
713def : Pat<(i32 imm:$val),
Chris Lattnerbc83fd92005-12-17 20:04:49 +0000714 (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>;
Chris Lattnere3572462005-12-18 02:10:39 +0000715
Chris Lattner76acc872005-12-18 02:37:35 +0000716// Global addresses, constant pool entries
Chris Lattnere3572462005-12-18 02:10:39 +0000717def : Pat<(V8hi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>;
718def : Pat<(V8lo tglobaladdr:$in), (ORri G0, tglobaladdr:$in)>;
Chris Lattner76acc872005-12-18 02:37:35 +0000719def : Pat<(V8hi tconstpool:$in), (SETHIi tconstpool:$in)>;
720def : Pat<(V8lo tconstpool:$in), (ORri G0, tconstpool:$in)>;
Chris Lattnerdab05f02005-12-18 21:03:04 +0000721
722// Return of a value, which has an input flag.
723def : Pat<(retflag ICC/*HACK*/), (RETL)>;
Chris Lattnerb04c5c82005-12-18 23:18:37 +0000724
725// Map integer extload's to zextloads.
Chris Lattnerb04c5c82005-12-18 23:18:37 +0000726def : Pat<(i32 (extload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>;
727def : Pat<(i32 (extload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>;
728def : Pat<(i32 (extload ADDRrr:$src, i8)), (LDUBrr ADDRrr:$src)>;
729def : Pat<(i32 (extload ADDRri:$src, i8)), (LDUBri ADDRri:$src)>;
730def : Pat<(i32 (extload ADDRrr:$src, i16)), (LDUHrr ADDRrr:$src)>;
731def : Pat<(i32 (extload ADDRri:$src, i16)), (LDUHri ADDRri:$src)>;
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000732
Chris Lattnera1251f22005-12-19 01:43:04 +0000733// zextload bool -> zextload byte
734def : Pat<(i32 (zextload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>;
Chris Lattnere2d97f82005-12-19 01:44:58 +0000735def : Pat<(i32 (zextload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>;
Chris Lattnera1251f22005-12-19 01:43:04 +0000736
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000737// truncstore bool -> truncstore byte.
738def : Pat<(truncstore IntRegs:$src, ADDRrr:$addr, i1),
739 (STBrr IntRegs:$src, ADDRrr:$addr)>;
740def : Pat<(truncstore IntRegs:$src, ADDRri:$addr, i1),
741 (STBri IntRegs:$src, ADDRri:$addr)>;