Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 1 | //===- SparcV8Instrs.td - Target Description for SparcV8 Target -----------===// |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 10 | // This file describes the SparcV8 instructions in TableGen format. |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 15 | // Instruction format superclass |
Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 16 | //===----------------------------------------------------------------------===// |
| 17 | |
Misha Brukman | c42077d | 2004-09-22 21:38:42 +0000 | [diff] [blame] | 18 | include "SparcV8InstrFormats.td" |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 19 | |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 20 | //===----------------------------------------------------------------------===// |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 21 | // Instruction Pattern Stuff |
| 22 | //===----------------------------------------------------------------------===// |
| 23 | |
| 24 | def simm13 : PatLeaf<(imm), [{ |
| 25 | // simm13 predicate - True if the imm fits in a 13-bit sign extended field. |
| 26 | return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue(); |
| 27 | }]>; |
| 28 | |
Chris Lattner | b71f9f8 | 2005-12-17 19:41:43 +0000 | [diff] [blame] | 29 | def LO10 : SDNodeXForm<imm, [{ |
| 30 | return CurDAG->getTargetConstant((unsigned)N->getValue() & 1023, MVT::i32); |
| 31 | }]>; |
| 32 | |
Chris Lattner | 57dd3bc | 2005-12-17 19:37:00 +0000 | [diff] [blame] | 33 | def HI22 : SDNodeXForm<imm, [{ |
| 34 | // Transformation function: shift the immediate value down into the low bits. |
| 35 | return CurDAG->getTargetConstant((unsigned)N->getValue() >> 10, MVT::i32); |
| 36 | }]>; |
| 37 | |
| 38 | def SETHIimm : PatLeaf<(imm), [{ |
| 39 | return (((unsigned)N->getValue() >> 10) << 10) == (unsigned)N->getValue(); |
| 40 | }], HI22>; |
| 41 | |
Chris Lattner | bc83fd9 | 2005-12-17 20:04:49 +0000 | [diff] [blame] | 42 | // Addressing modes. |
| 43 | def ADDRrr : ComplexPattern<i32, 2, "SelectADDRrr", []>; |
| 44 | def ADDRri : ComplexPattern<i32, 2, "SelectADDRri", []>; |
| 45 | |
| 46 | // Address operands |
| 47 | def MEMrr : Operand<i32> { |
| 48 | let PrintMethod = "printMemOperand"; |
| 49 | let NumMIOperands = 2; |
| 50 | let MIOperandInfo = (ops IntRegs, IntRegs); |
| 51 | } |
| 52 | def MEMri : Operand<i32> { |
| 53 | let PrintMethod = "printMemOperand"; |
| 54 | let NumMIOperands = 2; |
| 55 | let MIOperandInfo = (ops IntRegs, i32imm); |
| 56 | } |
| 57 | |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 58 | // Branch targets have OtherVT type. |
| 59 | def brtarget : Operand<OtherVT>; |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 60 | def calltarget : Operand<i32>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 61 | |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 62 | def SDTV8cmpicc : |
| 63 | SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisInt<1>, SDTCisSameAs<1, 2>]>; |
| 64 | def SDTV8cmpfcc : |
| 65 | SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisFP<1>, SDTCisSameAs<1, 2>]>; |
| 66 | def SDTV8brcc : |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 67 | SDTypeProfile<0, 3, [SDTCisVT<0, OtherVT>, SDTCisVT<1, OtherVT>, |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 68 | SDTCisVT<2, FlagVT>]>; |
| 69 | def SDTV8selectcc : |
| 70 | SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, |
| 71 | SDTCisVT<3, i32>, SDTCisVT<4, FlagVT>]>; |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 72 | |
| 73 | def V8cmpicc : SDNode<"V8ISD::CMPICC", SDTV8cmpicc>; |
| 74 | def V8cmpfcc : SDNode<"V8ISD::CMPFCC", SDTV8cmpfcc>; |
| 75 | def V8bricc : SDNode<"V8ISD::BRICC", SDTV8brcc, [SDNPHasChain]>; |
| 76 | def V8brfcc : SDNode<"V8ISD::BRFCC", SDTV8brcc, [SDNPHasChain]>; |
| 77 | |
Chris Lattner | e357246 | 2005-12-18 02:10:39 +0000 | [diff] [blame] | 78 | def V8hi : SDNode<"V8ISD::Hi", SDTIntUnaryOp>; |
| 79 | def V8lo : SDNode<"V8ISD::Lo", SDTIntUnaryOp>; |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 80 | |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 81 | def V8ftoi : SDNode<"V8ISD::FTOI", SDTFPUnaryOp>; |
| 82 | def V8itof : SDNode<"V8ISD::ITOF", SDTFPUnaryOp>; |
| 83 | |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 84 | def V8selecticc : SDNode<"V8ISD::SELECT_ICC", SDTV8selectcc>; |
| 85 | def V8selectfcc : SDNode<"V8ISD::SELECT_FCC", SDTV8selectcc>; |
| 86 | |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 87 | // These are target-independent nodes, but have target-specific formats. |
| 88 | def SDT_V8CallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>; |
| 89 | def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_V8CallSeq, [SDNPHasChain]>; |
| 90 | def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_V8CallSeq, [SDNPHasChain]>; |
| 91 | |
| 92 | def SDT_V8Call : SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisVT<1, i32>, |
| 93 | SDTCisVT<2, FlagVT>]>; |
| 94 | def call : SDNode<"ISD::CALL", SDT_V8Call, [SDNPHasChain]>; |
| 95 | |
Chris Lattner | dab05f0 | 2005-12-18 21:03:04 +0000 | [diff] [blame] | 96 | def SDT_V8RetFlag : SDTypeProfile<0, 1, [ SDTCisVT<0, FlagVT>]>; |
| 97 | def retflag : SDNode<"V8ISD::RET_FLAG", SDT_V8RetFlag, [SDNPHasChain]>; |
| 98 | |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 99 | //===----------------------------------------------------------------------===// |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 100 | // Instructions |
| 101 | //===----------------------------------------------------------------------===// |
| 102 | |
Chris Lattner | 275f645 | 2004-02-28 19:37:18 +0000 | [diff] [blame] | 103 | // Pseudo instructions. |
Chris Lattner | eee99bd | 2005-12-18 08:21:00 +0000 | [diff] [blame] | 104 | class Pseudo<dag ops, string asmstr, list<dag> pattern> |
| 105 | : InstV8<ops, asmstr, pattern>; |
| 106 | |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 107 | def PHI : Pseudo<(ops variable_ops), "PHI", []>; |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 108 | def ADJCALLSTACKDOWN : Pseudo<(ops i32imm:$amt), |
| 109 | "!ADJCALLSTACKDOWN $amt", |
| 110 | [(callseq_start imm:$amt)]>; |
| 111 | def ADJCALLSTACKUP : Pseudo<(ops i32imm:$amt), |
| 112 | "!ADJCALLSTACKUP $amt", |
| 113 | [(callseq_end imm:$amt)]>; |
Chris Lattner | 20ad53f | 2005-12-18 23:10:57 +0000 | [diff] [blame] | 114 | def IMPLICIT_DEF_Int : Pseudo<(ops IntRegs:$dst), |
| 115 | "!IMPLICIT_DEF $dst", |
| 116 | [(set IntRegs:$dst, (undef))]>; |
| 117 | def IMPLICIT_DEF_FP : Pseudo<(ops FPRegs:$dst), "!IMPLICIT_DEF $dst", |
| 118 | [(set FPRegs:$dst, (undef))]>; |
| 119 | def IMPLICIT_DEF_DFP : Pseudo<(ops DFPRegs:$dst), "!IMPLICIT_DEF $dst", |
| 120 | [(set DFPRegs:$dst, (undef))]>; |
Chris Lattner | beecfd2 | 2005-12-19 00:50:12 +0000 | [diff] [blame] | 121 | |
| 122 | // FpMOVD/FpNEGD/FpABSD - These are lowered to single-precision ops by the |
| 123 | // fpmover pass. |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 124 | def FpMOVD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src), |
Chris Lattner | beecfd2 | 2005-12-19 00:50:12 +0000 | [diff] [blame] | 125 | "!FpMOVD $src, $dst", []>; // pseudo 64-bit double move |
| 126 | def FpNEGD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src), |
| 127 | "!FpNEGD $src, $dst", |
| 128 | [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>; |
| 129 | def FpABSD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src), |
| 130 | "!FpABSD $src, $dst", |
| 131 | [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>; |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 132 | |
| 133 | // SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the |
| 134 | // scheduler into a branch sequence. This has to handle all permutations of |
| 135 | // selection between i32/f32/f64 on ICC and FCC. |
| 136 | let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler. |
| 137 | def SELECT_CC_Int_ICC |
| 138 | : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond), |
| 139 | "; SELECT_CC_Int_ICC PSEUDO!", |
| 140 | [(set IntRegs:$dst, (V8selecticc IntRegs:$T, IntRegs:$F, |
| 141 | imm:$Cond, ICC))]>; |
| 142 | def SELECT_CC_Int_FCC |
| 143 | : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond), |
| 144 | "; SELECT_CC_Int_FCC PSEUDO!", |
| 145 | [(set IntRegs:$dst, (V8selectfcc IntRegs:$T, IntRegs:$F, |
| 146 | imm:$Cond, FCC))]>; |
| 147 | def SELECT_CC_FP_ICC |
| 148 | : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond), |
| 149 | "; SELECT_CC_FP_ICC PSEUDO!", |
| 150 | [(set FPRegs:$dst, (V8selecticc FPRegs:$T, FPRegs:$F, |
| 151 | imm:$Cond, ICC))]>; |
| 152 | def SELECT_CC_FP_FCC |
| 153 | : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond), |
| 154 | "; SELECT_CC_FP_FCC PSEUDO!", |
| 155 | [(set FPRegs:$dst, (V8selectfcc FPRegs:$T, FPRegs:$F, |
| 156 | imm:$Cond, FCC))]>; |
| 157 | def SELECT_CC_DFP_ICC |
| 158 | : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond), |
| 159 | "; SELECT_CC_DFP_ICC PSEUDO!", |
| 160 | [(set DFPRegs:$dst, (V8selecticc DFPRegs:$T, DFPRegs:$F, |
| 161 | imm:$Cond, ICC))]>; |
| 162 | def SELECT_CC_DFP_FCC |
| 163 | : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond), |
| 164 | "; SELECT_CC_DFP_FCC PSEUDO!", |
| 165 | [(set DFPRegs:$dst, (V8selectfcc DFPRegs:$T, DFPRegs:$F, |
| 166 | imm:$Cond, FCC))]>; |
| 167 | } |
Chris Lattner | 275f645 | 2004-02-28 19:37:18 +0000 | [diff] [blame] | 168 | |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 169 | // Section A.3 - Synthetic Instructions, p. 85 |
Brian Gaeke | c3e9701 | 2004-05-08 04:21:32 +0000 | [diff] [blame] | 170 | // special cases of JMPL: |
Misha Brukman | 3df04c5 | 2004-10-14 22:32:49 +0000 | [diff] [blame] | 171 | let isReturn = 1, isTerminator = 1, hasDelaySlot = 1 in { |
Misha Brukman | 3df04c5 | 2004-10-14 22:32:49 +0000 | [diff] [blame] | 172 | let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 173 | def RETL: F3_2<2, 0b111000, (ops), |
Chris Lattner | bc3d362 | 2005-12-17 08:08:42 +0000 | [diff] [blame] | 174 | "retl", [(ret)]>; |
Misha Brukman | 3df04c5 | 2004-10-14 22:32:49 +0000 | [diff] [blame] | 175 | } |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 176 | |
| 177 | // Section B.1 - Load Integer Instructions, p. 90 |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 178 | def LDSBrr : F3_1<3, 0b001001, |
| 179 | (ops IntRegs:$dst, MEMrr:$addr), |
| 180 | "ldsb [$addr], $dst", |
| 181 | [(set IntRegs:$dst, (sextload ADDRrr:$addr, i8))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 182 | def LDSBri : F3_2<3, 0b001001, |
| 183 | (ops IntRegs:$dst, MEMri:$addr), |
| 184 | "ldsb [$addr], $dst", |
| 185 | [(set IntRegs:$dst, (sextload ADDRri:$addr, i8))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 186 | def LDSHrr : F3_1<3, 0b001010, |
| 187 | (ops IntRegs:$dst, MEMrr:$addr), |
| 188 | "ldsh [$addr], $dst", |
| 189 | [(set IntRegs:$dst, (sextload ADDRrr:$addr, i16))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 190 | def LDSHri : F3_2<3, 0b001010, |
| 191 | (ops IntRegs:$dst, MEMri:$addr), |
| 192 | "ldsh [$addr], $dst", |
| 193 | [(set IntRegs:$dst, (sextload ADDRri:$addr, i16))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 194 | def LDUBrr : F3_1<3, 0b000001, |
| 195 | (ops IntRegs:$dst, MEMrr:$addr), |
| 196 | "ldub [$addr], $dst", |
| 197 | [(set IntRegs:$dst, (zextload ADDRrr:$addr, i8))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 198 | def LDUBri : F3_2<3, 0b000001, |
| 199 | (ops IntRegs:$dst, MEMri:$addr), |
| 200 | "ldub [$addr], $dst", |
| 201 | [(set IntRegs:$dst, (zextload ADDRri:$addr, i8))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 202 | def LDUHrr : F3_1<3, 0b000010, |
| 203 | (ops IntRegs:$dst, MEMrr:$addr), |
| 204 | "lduh [$addr], $dst", |
| 205 | [(set IntRegs:$dst, (zextload ADDRrr:$addr, i16))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 206 | def LDUHri : F3_2<3, 0b000010, |
| 207 | (ops IntRegs:$dst, MEMri:$addr), |
| 208 | "lduh [$addr], $dst", |
| 209 | [(set IntRegs:$dst, (zextload ADDRri:$addr, i16))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 210 | def LDrr : F3_1<3, 0b000000, |
| 211 | (ops IntRegs:$dst, MEMrr:$addr), |
| 212 | "ld [$addr], $dst", |
| 213 | [(set IntRegs:$dst, (load ADDRrr:$addr))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 214 | def LDri : F3_2<3, 0b000000, |
| 215 | (ops IntRegs:$dst, MEMri:$addr), |
| 216 | "ld [$addr], $dst", |
| 217 | [(set IntRegs:$dst, (load ADDRri:$addr))]>; |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 218 | |
Brian Gaeke | 562d5b0 | 2004-06-18 05:19:27 +0000 | [diff] [blame] | 219 | // Section B.2 - Load Floating-point Instructions, p. 92 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 220 | def LDFrr : F3_1<3, 0b100000, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 221 | (ops FPRegs:$dst, MEMrr:$addr), |
| 222 | "ld [$addr], $dst", |
| 223 | [(set FPRegs:$dst, (load ADDRrr:$addr))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 224 | def LDFri : F3_2<3, 0b100000, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 225 | (ops FPRegs:$dst, MEMri:$addr), |
| 226 | "ld [$addr], $dst", |
| 227 | [(set FPRegs:$dst, (load ADDRri:$addr))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 228 | def LDDFrr : F3_1<3, 0b100011, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 229 | (ops DFPRegs:$dst, MEMrr:$addr), |
| 230 | "ldd [$addr], $dst", |
| 231 | [(set DFPRegs:$dst, (load ADDRrr:$addr))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 232 | def LDDFri : F3_2<3, 0b100011, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 233 | (ops DFPRegs:$dst, MEMri:$addr), |
| 234 | "ldd [$addr], $dst", |
| 235 | [(set DFPRegs:$dst, (load ADDRri:$addr))]>; |
Brian Gaeke | 562d5b0 | 2004-06-18 05:19:27 +0000 | [diff] [blame] | 236 | |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 237 | // Section B.4 - Store Integer Instructions, p. 95 |
Chris Lattner | d55e1ca | 2005-12-17 20:44:36 +0000 | [diff] [blame] | 238 | def STBrr : F3_1<3, 0b000101, |
| 239 | (ops MEMrr:$addr, IntRegs:$src), |
| 240 | "stb $src, [$addr]", |
| 241 | [(truncstore IntRegs:$src, ADDRrr:$addr, i8)]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 242 | def STBri : F3_2<3, 0b000101, |
| 243 | (ops MEMri:$addr, IntRegs:$src), |
Chris Lattner | d30a630 | 2005-12-17 20:42:55 +0000 | [diff] [blame] | 244 | "stb $src, [$addr]", |
| 245 | [(truncstore IntRegs:$src, ADDRri:$addr, i8)]>; |
Chris Lattner | d55e1ca | 2005-12-17 20:44:36 +0000 | [diff] [blame] | 246 | def STHrr : F3_1<3, 0b000110, |
| 247 | (ops MEMrr:$addr, IntRegs:$src), |
| 248 | "sth $src, [$addr]", |
| 249 | [(truncstore IntRegs:$src, ADDRrr:$addr, i16)]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 250 | def STHri : F3_2<3, 0b000110, |
| 251 | (ops MEMri:$addr, IntRegs:$src), |
Chris Lattner | d30a630 | 2005-12-17 20:42:55 +0000 | [diff] [blame] | 252 | "sth $src, [$addr]", |
| 253 | [(truncstore IntRegs:$src, ADDRri:$addr, i16)]>; |
Chris Lattner | d55e1ca | 2005-12-17 20:44:36 +0000 | [diff] [blame] | 254 | def STrr : F3_1<3, 0b000100, |
| 255 | (ops MEMrr:$addr, IntRegs:$src), |
| 256 | "st $src, [$addr]", |
| 257 | [(store IntRegs:$src, ADDRrr:$addr)]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 258 | def STri : F3_2<3, 0b000100, |
| 259 | (ops MEMri:$addr, IntRegs:$src), |
Chris Lattner | d30a630 | 2005-12-17 20:42:55 +0000 | [diff] [blame] | 260 | "st $src, [$addr]", |
| 261 | [(store IntRegs:$src, ADDRri:$addr)]>; |
Brian Gaeke | e7f9e0b | 2004-06-24 07:36:59 +0000 | [diff] [blame] | 262 | |
| 263 | // Section B.5 - Store Floating-point Instructions, p. 97 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 264 | def STFrr : F3_1<3, 0b100100, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 265 | (ops MEMrr:$addr, FPRegs:$src), |
| 266 | "st $src, [$addr]", |
| 267 | [(store FPRegs:$src, ADDRrr:$addr)]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 268 | def STFri : F3_2<3, 0b100100, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 269 | (ops MEMri:$addr, FPRegs:$src), |
| 270 | "st $src, [$addr]", |
| 271 | [(store FPRegs:$src, ADDRri:$addr)]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 272 | def STDFrr : F3_1<3, 0b100111, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 273 | (ops MEMrr:$addr, DFPRegs:$src), |
| 274 | "std $src, [$addr]", |
| 275 | [(store DFPRegs:$src, ADDRrr:$addr)]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 276 | def STDFri : F3_2<3, 0b100111, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 277 | (ops MEMri:$addr, DFPRegs:$src), |
| 278 | "std $src, [$addr]", |
| 279 | [(store DFPRegs:$src, ADDRri:$addr)]>; |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 280 | |
Brian Gaeke | 775158d | 2004-03-04 04:37:45 +0000 | [diff] [blame] | 281 | // Section B.9 - SETHI Instruction, p. 104 |
Chris Lattner | 13e1501 | 2005-12-16 07:18:48 +0000 | [diff] [blame] | 282 | def SETHIi: F2_1<0b100, |
| 283 | (ops IntRegs:$dst, i32imm:$src), |
Chris Lattner | 57dd3bc | 2005-12-17 19:37:00 +0000 | [diff] [blame] | 284 | "sethi $src, $dst", |
| 285 | [(set IntRegs:$dst, SETHIimm:$src)]>; |
Brian Gaeke | e806173 | 2004-03-04 00:56:25 +0000 | [diff] [blame] | 286 | |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 287 | // Section B.10 - NOP Instruction, p. 105 |
| 288 | // (It's a special case of SETHI) |
Misha Brukman | d36047d | 2004-10-14 22:33:32 +0000 | [diff] [blame] | 289 | let rd = 0, imm22 = 0 in |
Chris Lattner | 57dd3bc | 2005-12-17 19:37:00 +0000 | [diff] [blame] | 290 | def NOP : F2_1<0b100, (ops), "nop", []>; |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 291 | |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 292 | // Section B.11 - Logical Instructions, p. 106 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 293 | def ANDrr : F3_1<2, 0b000001, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 294 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 295 | "and $b, $c, $dst", |
| 296 | [(set IntRegs:$dst, (and IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 297 | def ANDri : F3_2<2, 0b000001, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 298 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 299 | "and $b, $c, $dst", |
| 300 | [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 301 | def ANDNrr : F3_1<2, 0b000101, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 302 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | 2cfdbb2 | 2005-12-17 21:05:49 +0000 | [diff] [blame] | 303 | "andn $b, $c, $dst", |
| 304 | [(set IntRegs:$dst, (and IntRegs:$b, (not IntRegs:$c)))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 305 | def ANDNri : F3_2<2, 0b000101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 306 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 307 | "andn $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 308 | def ORrr : F3_1<2, 0b000010, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 309 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 310 | "or $b, $c, $dst", |
| 311 | [(set IntRegs:$dst, (or IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 312 | def ORri : F3_2<2, 0b000010, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 313 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 314 | "or $b, $c, $dst", |
| 315 | [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 316 | def ORNrr : F3_1<2, 0b000110, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 317 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | 2cfdbb2 | 2005-12-17 21:05:49 +0000 | [diff] [blame] | 318 | "orn $b, $c, $dst", |
| 319 | [(set IntRegs:$dst, (or IntRegs:$b, (not IntRegs:$c)))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 320 | def ORNri : F3_2<2, 0b000110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 321 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 322 | "orn $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 323 | def XORrr : F3_1<2, 0b000011, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 324 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 325 | "xor $b, $c, $dst", |
| 326 | [(set IntRegs:$dst, (xor IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 327 | def XORri : F3_2<2, 0b000011, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 328 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 329 | "xor $b, $c, $dst", |
| 330 | [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 331 | def XNORrr : F3_1<2, 0b000111, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 332 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | 2cfdbb2 | 2005-12-17 21:05:49 +0000 | [diff] [blame] | 333 | "xnor $b, $c, $dst", |
| 334 | [(set IntRegs:$dst, (xor IntRegs:$b, (not IntRegs:$c)))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 335 | def XNORri : F3_2<2, 0b000111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 336 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 337 | "xnor $b, $c, $dst", []>; |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 338 | |
| 339 | // Section B.12 - Shift Instructions, p. 107 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 340 | def SLLrr : F3_1<2, 0b100101, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 341 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 342 | "sll $b, $c, $dst", |
| 343 | [(set IntRegs:$dst, (shl IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 344 | def SLLri : F3_2<2, 0b100101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 345 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 346 | "sll $b, $c, $dst", |
| 347 | [(set IntRegs:$dst, (shl IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 348 | def SRLrr : F3_1<2, 0b100110, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 349 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 350 | "srl $b, $c, $dst", |
| 351 | [(set IntRegs:$dst, (srl IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 352 | def SRLri : F3_2<2, 0b100110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 353 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 354 | "srl $b, $c, $dst", |
| 355 | [(set IntRegs:$dst, (srl IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 356 | def SRArr : F3_1<2, 0b100111, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 357 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 358 | "sra $b, $c, $dst", |
| 359 | [(set IntRegs:$dst, (sra IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 360 | def SRAri : F3_2<2, 0b100111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 361 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 362 | "sra $b, $c, $dst", |
| 363 | [(set IntRegs:$dst, (sra IntRegs:$b, simm13:$c))]>; |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 364 | |
| 365 | // Section B.13 - Add Instructions, p. 108 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 366 | def ADDrr : F3_1<2, 0b000000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 367 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 368 | "add $b, $c, $dst", |
| 369 | [(set IntRegs:$dst, (add IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 370 | def ADDri : F3_2<2, 0b000000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 371 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 372 | "add $b, $c, $dst", |
| 373 | [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 374 | def ADDCCrr : F3_1<2, 0b010000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 375 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 376 | "addcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 377 | def ADDCCri : F3_2<2, 0b010000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 378 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 379 | "addcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 380 | def ADDXrr : F3_1<2, 0b001000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 381 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 382 | "addx $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 383 | def ADDXri : F3_2<2, 0b001000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 384 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 385 | "addx $b, $c, $dst", []>; |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 386 | |
Brian Gaeke | 775158d | 2004-03-04 04:37:45 +0000 | [diff] [blame] | 387 | // Section B.15 - Subtract Instructions, p. 110 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 388 | def SUBrr : F3_1<2, 0b000100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 389 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 390 | "sub $b, $c, $dst", |
| 391 | [(set IntRegs:$dst, (sub IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 392 | def SUBri : F3_2<2, 0b000100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 393 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 394 | "sub $b, $c, $dst", |
| 395 | [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 396 | def SUBXrr : F3_1<2, 0b001100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 397 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 398 | "subx $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 399 | def SUBXri : F3_2<2, 0b001100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 400 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 401 | "subx $b, $c, $dst", []>; |
Chris Lattner | 87a63f8 | 2005-12-17 21:13:50 +0000 | [diff] [blame] | 402 | def SUBCCrr : F3_1<2, 0b010100, |
| 403 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
| 404 | "subcc $b, $c, $dst", []>; |
| 405 | def SUBCCri : F3_2<2, 0b010100, |
| 406 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
| 407 | "subcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 408 | def SUBXCCrr: F3_1<2, 0b011100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 409 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 410 | "subxcc $b, $c, $dst", []>; |
Brian Gaeke | 775158d | 2004-03-04 04:37:45 +0000 | [diff] [blame] | 411 | |
Brian Gaeke | 032f80f | 2004-03-16 22:37:13 +0000 | [diff] [blame] | 412 | // Section B.18 - Multiply Instructions, p. 113 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 413 | def UMULrr : F3_1<2, 0b001010, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 414 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 415 | "umul $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 416 | def UMULri : F3_2<2, 0b001010, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 417 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 418 | "umul $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 419 | def SMULrr : F3_1<2, 0b001011, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 420 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 421 | "smul $b, $c, $dst", |
| 422 | [(set IntRegs:$dst, (mul IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 423 | def SMULri : F3_2<2, 0b001011, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 424 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 425 | "smul $b, $c, $dst", |
| 426 | [(set IntRegs:$dst, (mul IntRegs:$b, simm13:$c))]>; |
Brian Gaeke | 032f80f | 2004-03-16 22:37:13 +0000 | [diff] [blame] | 427 | |
Brian Gaeke | e88c9dc | 2004-04-07 04:01:00 +0000 | [diff] [blame] | 428 | // Section B.19 - Divide Instructions, p. 115 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 429 | def UDIVrr : F3_1<2, 0b001110, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 430 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 431 | "udiv $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 432 | def UDIVri : F3_2<2, 0b001110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 433 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 434 | "udiv $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 435 | def SDIVrr : F3_1<2, 0b001111, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 436 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 437 | "sdiv $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 438 | def SDIVri : F3_2<2, 0b001111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 439 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 440 | "sdiv $b, $c, $dst", []>; |
Brian Gaeke | e88c9dc | 2004-04-07 04:01:00 +0000 | [diff] [blame] | 441 | |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 442 | // Section B.20 - SAVE and RESTORE, p. 117 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 443 | def SAVErr : F3_1<2, 0b111100, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 444 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 445 | "save $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 446 | def SAVEri : F3_2<2, 0b111100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 447 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 448 | "save $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 449 | def RESTORErr : F3_1<2, 0b111101, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 450 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 451 | "restore $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 452 | def RESTOREri : F3_2<2, 0b111101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 453 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 454 | "restore $b, $c, $dst", []>; |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 455 | |
Brian Gaeke | c3e9701 | 2004-05-08 04:21:32 +0000 | [diff] [blame] | 456 | // Section B.21 - Branch on Integer Condition Codes Instructions, p. 119 |
Brian Gaeke | 070bb4a | 2004-06-17 22:34:29 +0000 | [diff] [blame] | 457 | |
| 458 | // conditional branch class: |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 459 | class BranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern> |
| 460 | : F2_2<cc, 0b010, ops, asmstr, pattern> { |
Brian Gaeke | 070bb4a | 2004-06-17 22:34:29 +0000 | [diff] [blame] | 461 | let isBranch = 1; |
| 462 | let isTerminator = 1; |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 463 | let hasDelaySlot = 1; |
Brian Gaeke | 070bb4a | 2004-06-17 22:34:29 +0000 | [diff] [blame] | 464 | } |
Chris Lattner | 0f6eab3 | 2004-07-31 02:24:37 +0000 | [diff] [blame] | 465 | |
| 466 | let isBarrier = 1 in |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 467 | def BA : BranchV8<0b1000, (ops brtarget:$dst), |
| 468 | "ba $dst", |
| 469 | [(br bb:$dst)]>; |
| 470 | def BNE : BranchV8<0b1001, (ops brtarget:$dst), |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 471 | "bne $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 472 | [(V8bricc bb:$dst, SETNE, ICC)]>; |
| 473 | def BE : BranchV8<0b0001, (ops brtarget:$dst), |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 474 | "be $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 475 | [(V8bricc bb:$dst, SETEQ, ICC)]>; |
| 476 | def BG : BranchV8<0b1010, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 477 | "bg $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 478 | [(V8bricc bb:$dst, SETGT, ICC)]>; |
| 479 | def BLE : BranchV8<0b0010, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 480 | "ble $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 481 | [(V8bricc bb:$dst, SETLE, ICC)]>; |
| 482 | def BGE : BranchV8<0b1011, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 483 | "bge $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 484 | [(V8bricc bb:$dst, SETGE, ICC)]>; |
| 485 | def BL : BranchV8<0b0011, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 486 | "bl $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 487 | [(V8bricc bb:$dst, SETLT, ICC)]>; |
| 488 | def BGU : BranchV8<0b1100, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 489 | "bgu $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 490 | [(V8bricc bb:$dst, SETUGT, ICC)]>; |
| 491 | def BLEU : BranchV8<0b0100, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 492 | "bleu $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 493 | [(V8bricc bb:$dst, SETULE, ICC)]>; |
| 494 | def BCC : BranchV8<0b1101, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 495 | "bcc $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 496 | [(V8bricc bb:$dst, SETUGE, ICC)]>; |
| 497 | def BCS : BranchV8<0b0101, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 498 | "bcs $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 499 | [(V8bricc bb:$dst, SETULT, ICC)]>; |
Brian Gaeke | c3e9701 | 2004-05-08 04:21:32 +0000 | [diff] [blame] | 500 | |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 501 | // Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121 |
| 502 | |
| 503 | // floating-point conditional branch class: |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 504 | class FPBranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern> |
| 505 | : F2_2<cc, 0b110, ops, asmstr, pattern> { |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 506 | let isBranch = 1; |
| 507 | let isTerminator = 1; |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 508 | let hasDelaySlot = 1; |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 509 | } |
| 510 | |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 511 | def FBU : FPBranchV8<0b0111, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 512 | "fbu $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 513 | [(V8brfcc bb:$dst, SETUO, FCC)]>; |
| 514 | def FBG : FPBranchV8<0b0110, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 515 | "fbg $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 516 | [(V8brfcc bb:$dst, SETGT, FCC)]>; |
| 517 | def FBUG : FPBranchV8<0b0101, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 518 | "fbug $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 519 | [(V8brfcc bb:$dst, SETUGT, FCC)]>; |
| 520 | def FBL : FPBranchV8<0b0100, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 521 | "fbl $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 522 | [(V8brfcc bb:$dst, SETLT, FCC)]>; |
| 523 | def FBUL : FPBranchV8<0b0011, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 524 | "fbul $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 525 | [(V8brfcc bb:$dst, SETULT, FCC)]>; |
| 526 | def FBLG : FPBranchV8<0b0010, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 527 | "fblg $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 528 | [(V8brfcc bb:$dst, SETONE, FCC)]>; |
| 529 | def FBNE : FPBranchV8<0b0001, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 530 | "fbne $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 531 | [(V8brfcc bb:$dst, SETNE, FCC)]>; |
| 532 | def FBE : FPBranchV8<0b1001, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 533 | "fbe $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 534 | [(V8brfcc bb:$dst, SETEQ, FCC)]>; |
| 535 | def FBUE : FPBranchV8<0b1010, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 536 | "fbue $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 537 | [(V8brfcc bb:$dst, SETUEQ, FCC)]>; |
| 538 | def FBGE : FPBranchV8<0b1011, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 539 | "fbge $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 540 | [(V8brfcc bb:$dst, SETGE, FCC)]>; |
| 541 | def FBUGE: FPBranchV8<0b1100, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 542 | "fbuge $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 543 | [(V8brfcc bb:$dst, SETUGE, FCC)]>; |
| 544 | def FBLE : FPBranchV8<0b1101, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 545 | "fble $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 546 | [(V8brfcc bb:$dst, SETLE, FCC)]>; |
| 547 | def FBULE: FPBranchV8<0b1110, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 548 | "fbule $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 549 | [(V8brfcc bb:$dst, SETULE, FCC)]>; |
| 550 | def FBO : FPBranchV8<0b1111, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 551 | "fbo $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 552 | [(V8brfcc bb:$dst, SETO, FCC)]>; |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 553 | |
Brian Gaeke | b354b71 | 2004-11-16 07:32:09 +0000 | [diff] [blame] | 554 | |
| 555 | |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 556 | // Section B.24 - Call and Link Instruction, p. 125 |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 557 | // This is the only Format 1 instruction |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 558 | let Uses = [O0, O1, O2, O3, O4, O5], hasDelaySlot = 1, isCall = 1, |
| 559 | Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7, |
| 560 | D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in { |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 561 | // pc-relative call: |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 562 | def CALL : InstV8<(ops calltarget:$dst), |
| 563 | "call $dst", |
| 564 | [(set ICC/*bogus*/, (call tglobaladdr:$dst, ICC/*bogus*/))]> { |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 565 | bits<30> disp; |
| 566 | let op = 1; |
| 567 | let Inst{29-0} = disp; |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 568 | } |
Brian Gaeke | b354b71 | 2004-11-16 07:32:09 +0000 | [diff] [blame] | 569 | |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 570 | // indirect calls |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 571 | def JMPLrr : F3_1<2, 0b111000, |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 572 | (ops MEMrr:$ptr), |
Chris Lattner | 96d5bb7 | 2005-12-19 01:22:53 +0000 | [diff] [blame] | 573 | "call $ptr", |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 574 | [(set ICC/*bogus*/, (call ADDRrr:$ptr, ICC/*bogus*/))]>; |
| 575 | def JMPLri : F3_2<2, 0b111000, |
| 576 | (ops MEMri:$ptr), |
Chris Lattner | 96d5bb7 | 2005-12-19 01:22:53 +0000 | [diff] [blame] | 577 | "call $ptr", |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 578 | [(set ICC/*bogus*/, (call ADDRri:$ptr, ICC/*bogus*/))]>; |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 579 | } |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 580 | |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 581 | // Section B.28 - Read State Register Instructions |
| 582 | def RDY : F3_1<2, 0b101000, |
| 583 | (ops IntRegs:$dst), |
Chris Lattner | 97561fc | 2005-12-19 00:53:02 +0000 | [diff] [blame] | 584 | "rd %y, $dst", []>; |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 585 | |
Chris Lattner | 22ede70 | 2004-04-07 04:06:46 +0000 | [diff] [blame] | 586 | // Section B.29 - Write State Register Instructions |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 587 | def WRYrr : F3_1<2, 0b110000, |
| 588 | (ops IntRegs:$b, IntRegs:$c), |
| 589 | "wr $b, $c, %y", []>; |
| 590 | def WRYri : F3_2<2, 0b110000, |
| 591 | (ops IntRegs:$b, i32imm:$c), |
| 592 | "wr $b, $c, %y", []>; |
Chris Lattner | 6179047 | 2004-04-07 05:04:01 +0000 | [diff] [blame] | 593 | |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 594 | // Convert Integer to Floating-point Instructions, p. 141 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 595 | def FITOS : F3_3<2, 0b110100, 0b011000100, |
| 596 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 597 | "fitos $src, $dst", |
| 598 | [(set FPRegs:$dst, (V8itof FPRegs:$src))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 599 | def FITOD : F3_3<2, 0b110100, 0b011001000, |
| 600 | (ops DFPRegs:$dst, DFPRegs:$src), |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 601 | "fitod $src, $dst", |
| 602 | [(set DFPRegs:$dst, (V8itof DFPRegs:$src))]>; |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 603 | |
Brian Gaeke | 59e12ed | 2004-10-14 19:39:35 +0000 | [diff] [blame] | 604 | // Convert Floating-point to Integer Instructions, p. 142 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 605 | def FSTOI : F3_3<2, 0b110100, 0b011010001, |
| 606 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 607 | "fstoi $src, $dst", |
| 608 | [(set FPRegs:$dst, (V8ftoi FPRegs:$src))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 609 | def FDTOI : F3_3<2, 0b110100, 0b011010010, |
| 610 | (ops DFPRegs:$dst, DFPRegs:$src), |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 611 | "fdtoi $src, $dst", |
| 612 | [(set DFPRegs:$dst, (V8ftoi DFPRegs:$src))]>; |
Brian Gaeke | 59e12ed | 2004-10-14 19:39:35 +0000 | [diff] [blame] | 613 | |
Brian Gaeke | 57ff2e3 | 2004-06-24 21:22:09 +0000 | [diff] [blame] | 614 | // Convert between Floating-point Formats Instructions, p. 143 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 615 | def FSTOD : F3_3<2, 0b110100, 0b011001001, |
| 616 | (ops DFPRegs:$dst, FPRegs:$src), |
Chris Lattner | b4d5172 | 2005-12-17 23:14:30 +0000 | [diff] [blame] | 617 | "fstod $src, $dst", |
| 618 | [(set DFPRegs:$dst, (fextend FPRegs:$src))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 619 | def FDTOS : F3_3<2, 0b110100, 0b011000110, |
| 620 | (ops FPRegs:$dst, DFPRegs:$src), |
Chris Lattner | b4d5172 | 2005-12-17 23:14:30 +0000 | [diff] [blame] | 621 | "fdtos $src, $dst", |
| 622 | [(set FPRegs:$dst, (fround DFPRegs:$src))]>; |
Brian Gaeke | 57ff2e3 | 2004-06-24 21:22:09 +0000 | [diff] [blame] | 623 | |
Brian Gaeke | f89cc65 | 2004-06-18 06:28:10 +0000 | [diff] [blame] | 624 | // Floating-point Move Instructions, p. 144 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 625 | def FMOVS : F3_3<2, 0b110100, 0b000000001, |
| 626 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 558bfe0 | 2005-12-17 23:05:35 +0000 | [diff] [blame] | 627 | "fmovs $src, $dst", []>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 628 | def FNEGS : F3_3<2, 0b110100, 0b000000101, |
| 629 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 294974b | 2005-12-17 23:20:27 +0000 | [diff] [blame] | 630 | "fnegs $src, $dst", |
| 631 | [(set FPRegs:$dst, (fneg FPRegs:$src))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 632 | def FABSS : F3_3<2, 0b110100, 0b000001001, |
| 633 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 294974b | 2005-12-17 23:20:27 +0000 | [diff] [blame] | 634 | "fabss $src, $dst", |
| 635 | [(set FPRegs:$dst, (fabs FPRegs:$src))]>; |
Chris Lattner | 38abcb5 | 2005-12-17 23:52:08 +0000 | [diff] [blame] | 636 | |
Chris Lattner | 294974b | 2005-12-17 23:20:27 +0000 | [diff] [blame] | 637 | |
| 638 | // Floating-point Square Root Instructions, p.145 |
| 639 | def FSQRTS : F3_3<2, 0b110100, 0b000101001, |
| 640 | (ops FPRegs:$dst, FPRegs:$src), |
| 641 | "fsqrts $src, $dst", |
| 642 | [(set FPRegs:$dst, (fsqrt FPRegs:$src))]>; |
| 643 | def FSQRTD : F3_3<2, 0b110100, 0b000101010, |
| 644 | (ops DFPRegs:$dst, DFPRegs:$src), |
| 645 | "fsqrtd $src, $dst", |
| 646 | [(set DFPRegs:$dst, (fsqrt DFPRegs:$src))]>; |
| 647 | |
| 648 | |
Brian Gaeke | f89cc65 | 2004-06-18 06:28:10 +0000 | [diff] [blame] | 649 | |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 650 | // Floating-point Add and Subtract Instructions, p. 146 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 651 | def FADDS : F3_3<2, 0b110100, 0b001000001, |
| 652 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 653 | "fadds $src1, $src2, $dst", |
| 654 | [(set FPRegs:$dst, (fadd FPRegs:$src1, FPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 655 | def FADDD : F3_3<2, 0b110100, 0b001000010, |
| 656 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 657 | "faddd $src1, $src2, $dst", |
| 658 | [(set DFPRegs:$dst, (fadd DFPRegs:$src1, DFPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 659 | def FSUBS : F3_3<2, 0b110100, 0b001000101, |
| 660 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 661 | "fsubs $src1, $src2, $dst", |
| 662 | [(set FPRegs:$dst, (fsub FPRegs:$src1, FPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 663 | def FSUBD : F3_3<2, 0b110100, 0b001000110, |
| 664 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 665 | "fsubd $src1, $src2, $dst", |
| 666 | [(set DFPRegs:$dst, (fsub DFPRegs:$src1, DFPRegs:$src2))]>; |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 667 | |
| 668 | // Floating-point Multiply and Divide Instructions, p. 147 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 669 | def FMULS : F3_3<2, 0b110100, 0b001001001, |
| 670 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 671 | "fmuls $src1, $src2, $dst", |
| 672 | [(set FPRegs:$dst, (fmul FPRegs:$src1, FPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 673 | def FMULD : F3_3<2, 0b110100, 0b001001010, |
| 674 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 675 | "fmuld $src1, $src2, $dst", |
| 676 | [(set DFPRegs:$dst, (fmul DFPRegs:$src1, DFPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 677 | def FSMULD : F3_3<2, 0b110100, 0b001101001, |
| 678 | (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | b4d5172 | 2005-12-17 23:14:30 +0000 | [diff] [blame] | 679 | "fsmuld $src1, $src2, $dst", |
| 680 | [(set DFPRegs:$dst, (fmul (fextend FPRegs:$src1), |
| 681 | (fextend FPRegs:$src2)))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 682 | def FDIVS : F3_3<2, 0b110100, 0b001001101, |
| 683 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 684 | "fdivs $src1, $src2, $dst", |
Chris Lattner | b4d5172 | 2005-12-17 23:14:30 +0000 | [diff] [blame] | 685 | [(set FPRegs:$dst, (fdiv FPRegs:$src1, FPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 686 | def FDIVD : F3_3<2, 0b110100, 0b001001110, |
| 687 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 688 | "fdivd $src1, $src2, $dst", |
| 689 | [(set DFPRegs:$dst, (fdiv DFPRegs:$src1, DFPRegs:$src2))]>; |
Brian Gaeke | 57ff2e3 | 2004-06-24 21:22:09 +0000 | [diff] [blame] | 690 | |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 691 | // Floating-point Compare Instructions, p. 148 |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 692 | // Note: the 2nd template arg is different for these guys. |
| 693 | // Note 2: the result of a FCMP is not available until the 2nd cycle |
| 694 | // after the instr is retired, but there is no interlock. This behavior |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 695 | // is modelled with a forced noop after the instruction. |
| 696 | def FCMPS : F3_3<2, 0b110101, 0b001010001, |
| 697 | (ops FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 698 | "fcmps $src1, $src2\n\tnop", |
| 699 | [(set FCC, (V8cmpfcc FPRegs:$src1, FPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 700 | def FCMPD : F3_3<2, 0b110101, 0b001010010, |
| 701 | (ops DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 702 | "fcmpd $src1, $src2\n\tnop", |
| 703 | [(set FCC, (V8cmpfcc DFPRegs:$src1, DFPRegs:$src2))]>; |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 704 | |
| 705 | //===----------------------------------------------------------------------===// |
| 706 | // Non-Instruction Patterns |
| 707 | //===----------------------------------------------------------------------===// |
| 708 | |
| 709 | // Small immediates. |
| 710 | def : Pat<(i32 simm13:$val), |
| 711 | (ORri G0, imm:$val)>; |
Chris Lattner | b71f9f8 | 2005-12-17 19:41:43 +0000 | [diff] [blame] | 712 | // Arbitrary immediates. |
| 713 | def : Pat<(i32 imm:$val), |
Chris Lattner | bc83fd9 | 2005-12-17 20:04:49 +0000 | [diff] [blame] | 714 | (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>; |
Chris Lattner | e357246 | 2005-12-18 02:10:39 +0000 | [diff] [blame] | 715 | |
Chris Lattner | 76acc87 | 2005-12-18 02:37:35 +0000 | [diff] [blame] | 716 | // Global addresses, constant pool entries |
Chris Lattner | e357246 | 2005-12-18 02:10:39 +0000 | [diff] [blame] | 717 | def : Pat<(V8hi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>; |
| 718 | def : Pat<(V8lo tglobaladdr:$in), (ORri G0, tglobaladdr:$in)>; |
Chris Lattner | 76acc87 | 2005-12-18 02:37:35 +0000 | [diff] [blame] | 719 | def : Pat<(V8hi tconstpool:$in), (SETHIi tconstpool:$in)>; |
| 720 | def : Pat<(V8lo tconstpool:$in), (ORri G0, tconstpool:$in)>; |
Chris Lattner | dab05f0 | 2005-12-18 21:03:04 +0000 | [diff] [blame] | 721 | |
| 722 | // Return of a value, which has an input flag. |
| 723 | def : Pat<(retflag ICC/*HACK*/), (RETL)>; |
Chris Lattner | b04c5c8 | 2005-12-18 23:18:37 +0000 | [diff] [blame] | 724 | |
| 725 | // Map integer extload's to zextloads. |
Chris Lattner | b04c5c8 | 2005-12-18 23:18:37 +0000 | [diff] [blame] | 726 | def : Pat<(i32 (extload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>; |
| 727 | def : Pat<(i32 (extload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>; |
| 728 | def : Pat<(i32 (extload ADDRrr:$src, i8)), (LDUBrr ADDRrr:$src)>; |
| 729 | def : Pat<(i32 (extload ADDRri:$src, i8)), (LDUBri ADDRri:$src)>; |
| 730 | def : Pat<(i32 (extload ADDRrr:$src, i16)), (LDUHrr ADDRrr:$src)>; |
| 731 | def : Pat<(i32 (extload ADDRri:$src, i16)), (LDUHri ADDRri:$src)>; |
Chris Lattner | f53d0bf | 2005-12-19 00:19:21 +0000 | [diff] [blame] | 732 | |
Chris Lattner | a1251f2 | 2005-12-19 01:43:04 +0000 | [diff] [blame] | 733 | // zextload bool -> zextload byte |
| 734 | def : Pat<(i32 (zextload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>; |
Chris Lattner | e2d97f8 | 2005-12-19 01:44:58 +0000 | [diff] [blame^] | 735 | def : Pat<(i32 (zextload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>; |
Chris Lattner | a1251f2 | 2005-12-19 01:43:04 +0000 | [diff] [blame] | 736 | |
Chris Lattner | f53d0bf | 2005-12-19 00:19:21 +0000 | [diff] [blame] | 737 | // truncstore bool -> truncstore byte. |
| 738 | def : Pat<(truncstore IntRegs:$src, ADDRrr:$addr, i1), |
| 739 | (STBrr IntRegs:$src, ADDRrr:$addr)>; |
| 740 | def : Pat<(truncstore IntRegs:$src, ADDRri:$addr, i1), |
| 741 | (STBri IntRegs:$src, ADDRri:$addr)>; |