blob: 3e78b4c0a1aca33d14852b98be167af45f4a97cb [file] [log] [blame]
Dan Gohman1adf1b02008-08-19 21:45:35 +00001//===-- X86FastISel.cpp - X86 FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the X86-specific support for the FastISel class. Much
11// of the target-specific code is generated by tablegen in the file
12// X86GenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "X86.h"
Evan Chengef41ff62011-06-23 17:54:54 +000017#include "X86ISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "X86InstrBuilder.h"
Evan Cheng88e30412008-09-03 01:04:47 +000019#include "X86RegisterInfo.h"
20#include "X86Subtarget.h"
Dan Gohman22bb3112008-08-22 00:20:26 +000021#include "X86TargetMachine.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000022#include "llvm/CallingConv.h"
Dan Gohman84023e02010-07-10 09:00:22 +000023#include "llvm/CodeGen/Analysis.h"
Evan Chengc3f44b02008-09-03 00:03:49 +000024#include "llvm/CodeGen/FastISel.h"
Dan Gohmana4160c32010-07-07 16:29:44 +000025#include "llvm/CodeGen/FunctionLoweringInfo.h"
Owen Anderson95267a12008-09-05 00:06:23 +000026#include "llvm/CodeGen/MachineConstantPool.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Owen Anderson667d8f72008-08-29 17:45:56 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000029#include "llvm/DerivedTypes.h"
30#include "llvm/GlobalAlias.h"
31#include "llvm/GlobalVariable.h"
32#include "llvm/Instructions.h"
33#include "llvm/IntrinsicInst.h"
34#include "llvm/Operator.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000035#include "llvm/Support/CallSite.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Dan Gohman35893082008-09-18 23:23:44 +000037#include "llvm/Support/GetElementPtrTypeIterator.h"
Evan Cheng381993f2010-01-27 00:00:57 +000038#include "llvm/Target/TargetOptions.h"
Evan Chengc3f44b02008-09-03 00:03:49 +000039using namespace llvm;
40
Chris Lattner087fcf32009-03-08 18:44:31 +000041namespace {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000042
Evan Chengc3f44b02008-09-03 00:03:49 +000043class X86FastISel : public FastISel {
44 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
45 /// make the right decision when generating code for different targets.
46 const X86Subtarget *Subtarget;
Evan Chengf3d4efe2008-09-07 09:09:33 +000047
Michael Liaof0e06e82012-11-01 03:47:50 +000048 /// RegInfo - X86 register info.
Evan Chengf3d4efe2008-09-07 09:09:33 +000049 ///
Michael Liaof0e06e82012-11-01 03:47:50 +000050 const X86RegisterInfo *RegInfo;
Evan Chengf3d4efe2008-09-07 09:09:33 +000051
Wesley Peckbf17cfa2010-11-23 03:31:01 +000052 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
Evan Chengf3d4efe2008-09-07 09:09:33 +000053 /// floating point ops.
54 /// When SSE is available, use it for f32 operations.
55 /// When SSE2 is available, use it for f64 operations.
56 bool X86ScalarSSEf64;
57 bool X86ScalarSSEf32;
58
Evan Cheng8b19e562008-09-03 06:44:39 +000059public:
Bob Wilsond49edb72012-08-03 04:06:28 +000060 explicit X86FastISel(FunctionLoweringInfo &funcInfo,
61 const TargetLibraryInfo *libInfo)
62 : FastISel(funcInfo, libInfo) {
Evan Cheng88e30412008-09-03 01:04:47 +000063 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +000064 X86ScalarSSEf64 = Subtarget->hasSSE2();
65 X86ScalarSSEf32 = Subtarget->hasSSE1();
Michael Liaof0e06e82012-11-01 03:47:50 +000066 RegInfo = static_cast<const X86RegisterInfo*>(TM.getRegisterInfo());
Evan Cheng88e30412008-09-03 01:04:47 +000067 }
Evan Chengc3f44b02008-09-03 00:03:49 +000068
Dan Gohman46510a72010-04-15 01:51:59 +000069 virtual bool TargetSelectInstruction(const Instruction *I);
Evan Chengc3f44b02008-09-03 00:03:49 +000070
Chris Lattnerbeac75d2010-09-05 02:18:34 +000071 /// TryToFoldLoad - The specified machine instr operand is a vreg, and that
72 /// vreg is being provided by the specified load instruction. If possible,
73 /// try to fold the load as an operand to the instruction, returning true if
74 /// possible.
75 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
76 const LoadInst *LI);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000077
Dan Gohman1adf1b02008-08-19 21:45:35 +000078#include "X86GenFastISel.inc"
Evan Cheng8b19e562008-09-03 06:44:39 +000079
80private:
Dan Gohman46510a72010-04-15 01:51:59 +000081 bool X86FastEmitCompare(const Value *LHS, const Value *RHS, EVT VT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000082
Owen Andersone50ed302009-08-10 22:56:29 +000083 bool X86FastEmitLoad(EVT VT, const X86AddressMode &AM, unsigned &RR);
Evan Cheng0de588f2008-09-05 21:00:03 +000084
Chris Lattnerb44101c2011-04-19 05:09:50 +000085 bool X86FastEmitStore(EVT VT, const Value *Val, const X86AddressMode &AM);
86 bool X86FastEmitStore(EVT VT, unsigned Val, const X86AddressMode &AM);
Evan Cheng24e3a902008-09-08 06:35:17 +000087
Owen Andersone50ed302009-08-10 22:56:29 +000088 bool X86FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src, EVT SrcVT,
Evan Cheng24e3a902008-09-08 06:35:17 +000089 unsigned &ResultReg);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000090
Dan Gohman46510a72010-04-15 01:51:59 +000091 bool X86SelectAddress(const Value *V, X86AddressMode &AM);
92 bool X86SelectCallAddress(const Value *V, X86AddressMode &AM);
Dan Gohman0586d912008-09-10 20:11:02 +000093
Dan Gohman46510a72010-04-15 01:51:59 +000094 bool X86SelectLoad(const Instruction *I);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000095
Dan Gohman46510a72010-04-15 01:51:59 +000096 bool X86SelectStore(const Instruction *I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +000097
Dan Gohman84023e02010-07-10 09:00:22 +000098 bool X86SelectRet(const Instruction *I);
99
Dan Gohman46510a72010-04-15 01:51:59 +0000100 bool X86SelectCmp(const Instruction *I);
Dan Gohmand89ae992008-09-05 01:06:14 +0000101
Dan Gohman46510a72010-04-15 01:51:59 +0000102 bool X86SelectZExt(const Instruction *I);
Dan Gohmand89ae992008-09-05 01:06:14 +0000103
Dan Gohman46510a72010-04-15 01:51:59 +0000104 bool X86SelectBranch(const Instruction *I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000105
Dan Gohman46510a72010-04-15 01:51:59 +0000106 bool X86SelectShift(const Instruction *I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000107
Dan Gohman46510a72010-04-15 01:51:59 +0000108 bool X86SelectSelect(const Instruction *I);
Evan Cheng0de588f2008-09-05 21:00:03 +0000109
Dan Gohman46510a72010-04-15 01:51:59 +0000110 bool X86SelectTrunc(const Instruction *I);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000111
Dan Gohman46510a72010-04-15 01:51:59 +0000112 bool X86SelectFPExt(const Instruction *I);
113 bool X86SelectFPTrunc(const Instruction *I);
Dan Gohman78efce62008-09-10 21:02:08 +0000114
Dan Gohman46510a72010-04-15 01:51:59 +0000115 bool X86VisitIntrinsicCall(const IntrinsicInst &I);
116 bool X86SelectCall(const Instruction *I);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000117
Eli Friedman25255cb2011-06-10 23:39:36 +0000118 bool DoSelectCall(const Instruction *I, const char *MemIntName);
119
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000120 const X86InstrInfo *getInstrInfo() const {
Dan Gohman97135e12008-09-26 19:15:30 +0000121 return getTargetMachine()->getInstrInfo();
122 }
123 const X86TargetMachine *getTargetMachine() const {
124 return static_cast<const X86TargetMachine *>(&TM);
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000125 }
126
Dan Gohman46510a72010-04-15 01:51:59 +0000127 unsigned TargetMaterializeConstant(const Constant *C);
Dan Gohman0586d912008-09-10 20:11:02 +0000128
Dan Gohman46510a72010-04-15 01:51:59 +0000129 unsigned TargetMaterializeAlloca(const AllocaInst *C);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000130
Eli Friedman2790ba82011-04-27 22:41:55 +0000131 unsigned TargetMaterializeFloatZero(const ConstantFP *CF);
132
Evan Chengf3d4efe2008-09-07 09:09:33 +0000133 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
134 /// computed in an SSE register, not on the X87 floating point stack.
Owen Andersone50ed302009-08-10 22:56:29 +0000135 bool isScalarFPTypeInSSEReg(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
137 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
Evan Chengf3d4efe2008-09-07 09:09:33 +0000138 }
139
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000140 bool isTypeLegal(Type *Ty, MVT &VT, bool AllowI1 = false);
Eli Friedmand5089a92011-04-27 01:45:07 +0000141
Eli Friedmanc0883452011-05-20 22:21:04 +0000142 bool IsMemcpySmall(uint64_t Len);
143
Eli Friedmand5089a92011-04-27 01:45:07 +0000144 bool TryEmitSmallMemcpy(X86AddressMode DestAM,
145 X86AddressMode SrcAM, uint64_t Len);
Evan Chengc3f44b02008-09-03 00:03:49 +0000146};
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000147
Chris Lattner087fcf32009-03-08 18:44:31 +0000148} // end anonymous namespace.
Dan Gohman99b21822008-08-28 23:21:34 +0000149
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000150bool X86FastISel::isTypeLegal(Type *Ty, MVT &VT, bool AllowI1) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000151 EVT evt = TLI.getValueType(Ty, /*HandleUnknown=*/true);
152 if (evt == MVT::Other || !evt.isSimple())
Evan Chengf3d4efe2008-09-07 09:09:33 +0000153 // Unhandled type. Halt "fast" selection and bail.
154 return false;
Duncan Sands1440e8b2010-11-03 11:35:31 +0000155
156 VT = evt.getSimpleVT();
Dan Gohman9b66d732008-09-30 00:48:39 +0000157 // For now, require SSE/SSE2 for performing floating-point operations,
158 // since x87 requires additional work.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 if (VT == MVT::f64 && !X86ScalarSSEf64)
Craig Topperf4cfc442012-08-11 17:53:00 +0000160 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 if (VT == MVT::f32 && !X86ScalarSSEf32)
Craig Topperf4cfc442012-08-11 17:53:00 +0000162 return false;
Dan Gohman9b66d732008-09-30 00:48:39 +0000163 // Similarly, no f80 support yet.
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 if (VT == MVT::f80)
Dan Gohman9b66d732008-09-30 00:48:39 +0000165 return false;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000166 // We only handle legal types. For example, on x86-32 the instruction
167 // selector contains all of the 64-bit instructions from x86-64,
168 // under the assumption that i64 won't be used if the target doesn't
169 // support it.
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 return (AllowI1 && VT == MVT::i1) || TLI.isTypeLegal(VT);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000171}
172
173#include "X86GenCallingConv.inc"
174
Evan Cheng0de588f2008-09-05 21:00:03 +0000175/// X86FastEmitLoad - Emit a machine instruction to load a value of type VT.
Evan Chengf3d4efe2008-09-07 09:09:33 +0000176/// The address is either pre-computed, i.e. Ptr, or a GlobalAddress, i.e. GV.
Evan Cheng0de588f2008-09-05 21:00:03 +0000177/// Return true and the result register by reference if it is possible.
Owen Andersone50ed302009-08-10 22:56:29 +0000178bool X86FastISel::X86FastEmitLoad(EVT VT, const X86AddressMode &AM,
Evan Cheng0de588f2008-09-05 21:00:03 +0000179 unsigned &ResultReg) {
180 // Get opcode and regclass of the output for the given load instruction.
181 unsigned Opc = 0;
182 const TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 switch (VT.getSimpleVT().SimpleTy) {
Evan Cheng0de588f2008-09-05 21:00:03 +0000184 default: return false;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000185 case MVT::i1:
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 case MVT::i8:
Evan Cheng0de588f2008-09-05 21:00:03 +0000187 Opc = X86::MOV8rm;
Craig Topperc9099502012-04-20 06:31:50 +0000188 RC = &X86::GR8RegClass;
Evan Cheng0de588f2008-09-05 21:00:03 +0000189 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 case MVT::i16:
Evan Cheng0de588f2008-09-05 21:00:03 +0000191 Opc = X86::MOV16rm;
Craig Topperc9099502012-04-20 06:31:50 +0000192 RC = &X86::GR16RegClass;
Evan Cheng0de588f2008-09-05 21:00:03 +0000193 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 case MVT::i32:
Evan Cheng0de588f2008-09-05 21:00:03 +0000195 Opc = X86::MOV32rm;
Craig Topperc9099502012-04-20 06:31:50 +0000196 RC = &X86::GR32RegClass;
Evan Cheng0de588f2008-09-05 21:00:03 +0000197 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 case MVT::i64:
Evan Cheng0de588f2008-09-05 21:00:03 +0000199 // Must be in x86-64 mode.
200 Opc = X86::MOV64rm;
Craig Topperc9099502012-04-20 06:31:50 +0000201 RC = &X86::GR64RegClass;
Evan Cheng0de588f2008-09-05 21:00:03 +0000202 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 case MVT::f32:
Bruno Cardoso Lopes645b8be2011-09-03 00:46:42 +0000204 if (X86ScalarSSEf32) {
205 Opc = Subtarget->hasAVX() ? X86::VMOVSSrm : X86::MOVSSrm;
Craig Topperc9099502012-04-20 06:31:50 +0000206 RC = &X86::FR32RegClass;
Evan Cheng0de588f2008-09-05 21:00:03 +0000207 } else {
208 Opc = X86::LD_Fp32m;
Craig Topperc9099502012-04-20 06:31:50 +0000209 RC = &X86::RFP32RegClass;
Evan Cheng0de588f2008-09-05 21:00:03 +0000210 }
211 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 case MVT::f64:
Bruno Cardoso Lopes645b8be2011-09-03 00:46:42 +0000213 if (X86ScalarSSEf64) {
214 Opc = Subtarget->hasAVX() ? X86::VMOVSDrm : X86::MOVSDrm;
Craig Topperc9099502012-04-20 06:31:50 +0000215 RC = &X86::FR64RegClass;
Evan Cheng0de588f2008-09-05 21:00:03 +0000216 } else {
217 Opc = X86::LD_Fp64m;
Craig Topperc9099502012-04-20 06:31:50 +0000218 RC = &X86::RFP64RegClass;
Evan Cheng0de588f2008-09-05 21:00:03 +0000219 }
220 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 case MVT::f80:
Dan Gohman5af29c22008-09-26 01:39:32 +0000222 // No f80 support yet.
223 return false;
Evan Cheng0de588f2008-09-05 21:00:03 +0000224 }
225
226 ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +0000227 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
228 DL, TII.get(Opc), ResultReg), AM);
Evan Cheng0de588f2008-09-05 21:00:03 +0000229 return true;
230}
231
Evan Chengf3d4efe2008-09-07 09:09:33 +0000232/// X86FastEmitStore - Emit a machine instruction to store a value Val of
233/// type VT. The address is either pre-computed, consisted of a base ptr, Ptr
234/// and a displacement offset, or a GlobalAddress,
Evan Cheng0de588f2008-09-05 21:00:03 +0000235/// i.e. V. Return true if it is possible.
236bool
Chris Lattnerb44101c2011-04-19 05:09:50 +0000237X86FastISel::X86FastEmitStore(EVT VT, unsigned Val, const X86AddressMode &AM) {
Dan Gohman863890e2008-09-08 16:31:35 +0000238 // Get opcode and regclass of the output for the given store instruction.
Evan Cheng0de588f2008-09-05 21:00:03 +0000239 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 switch (VT.getSimpleVT().SimpleTy) {
241 case MVT::f80: // No f80 support yet.
Evan Cheng0de588f2008-09-05 21:00:03 +0000242 default: return false;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000243 case MVT::i1: {
244 // Mask out all but lowest bit.
Craig Topperc9099502012-04-20 06:31:50 +0000245 unsigned AndResult = createResultReg(&X86::GR8RegClass);
Dan Gohman84023e02010-07-10 09:00:22 +0000246 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000247 TII.get(X86::AND8ri), AndResult).addReg(Val).addImm(1);
248 Val = AndResult;
249 }
250 // FALLTHROUGH, handling i1 as i8.
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 case MVT::i8: Opc = X86::MOV8mr; break;
252 case MVT::i16: Opc = X86::MOV16mr; break;
253 case MVT::i32: Opc = X86::MOV32mr; break;
254 case MVT::i64: Opc = X86::MOV64mr; break; // Must be in x86-64 mode.
255 case MVT::f32:
Bruno Cardoso Lopes645b8be2011-09-03 00:46:42 +0000256 Opc = X86ScalarSSEf32 ?
257 (Subtarget->hasAVX() ? X86::VMOVSSmr : X86::MOVSSmr) : X86::ST_Fp32m;
Evan Cheng0de588f2008-09-05 21:00:03 +0000258 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 case MVT::f64:
Bruno Cardoso Lopes645b8be2011-09-03 00:46:42 +0000260 Opc = X86ScalarSSEf64 ?
261 (Subtarget->hasAVX() ? X86::VMOVSDmr : X86::MOVSDmr) : X86::ST_Fp64m;
Evan Cheng0de588f2008-09-05 21:00:03 +0000262 break;
Lang Hamese4824712011-10-18 22:11:33 +0000263 case MVT::v4f32:
264 Opc = X86::MOVAPSmr;
265 break;
266 case MVT::v2f64:
267 Opc = X86::MOVAPDmr;
268 break;
269 case MVT::v4i32:
270 case MVT::v2i64:
271 case MVT::v8i16:
272 case MVT::v16i8:
273 Opc = X86::MOVDQAmr;
274 break;
Evan Cheng0de588f2008-09-05 21:00:03 +0000275 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000276
Dan Gohman84023e02010-07-10 09:00:22 +0000277 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
278 DL, TII.get(Opc)), AM).addReg(Val);
Evan Cheng0de588f2008-09-05 21:00:03 +0000279 return true;
280}
281
Dan Gohman46510a72010-04-15 01:51:59 +0000282bool X86FastISel::X86FastEmitStore(EVT VT, const Value *Val,
Chris Lattner438949a2008-10-15 05:30:52 +0000283 const X86AddressMode &AM) {
284 // Handle 'null' like i32/i64 0.
Chandler Carruthece6c6b2012-11-01 08:07:29 +0000285 if (isa<ConstantPointerNull>(Val))
286 Val = Constant::getNullValue(TD.getIntPtrType(Val->getContext()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000287
Chris Lattner438949a2008-10-15 05:30:52 +0000288 // If this is a store of a simple constant, fold the constant into the store.
Dan Gohman46510a72010-04-15 01:51:59 +0000289 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Val)) {
Chris Lattner438949a2008-10-15 05:30:52 +0000290 unsigned Opc = 0;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000291 bool Signed = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner438949a2008-10-15 05:30:52 +0000293 default: break;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000294 case MVT::i1: Signed = false; // FALLTHROUGH to handle as i8.
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 case MVT::i8: Opc = X86::MOV8mi; break;
296 case MVT::i16: Opc = X86::MOV16mi; break;
297 case MVT::i32: Opc = X86::MOV32mi; break;
298 case MVT::i64:
Chris Lattner438949a2008-10-15 05:30:52 +0000299 // Must be a 32-bit sign extended value.
Jakub Staszakeaf77252012-11-15 19:05:23 +0000300 if (isInt<32>(CI->getSExtValue()))
Chris Lattner438949a2008-10-15 05:30:52 +0000301 Opc = X86::MOV64mi32;
302 break;
303 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000304
Chris Lattner438949a2008-10-15 05:30:52 +0000305 if (Opc) {
Dan Gohman84023e02010-07-10 09:00:22 +0000306 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
307 DL, TII.get(Opc)), AM)
John McCall795ee9d2010-04-06 23:35:53 +0000308 .addImm(Signed ? (uint64_t) CI->getSExtValue() :
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000309 CI->getZExtValue());
Chris Lattner438949a2008-10-15 05:30:52 +0000310 return true;
311 }
312 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000313
Chris Lattner438949a2008-10-15 05:30:52 +0000314 unsigned ValReg = getRegForValue(Val);
315 if (ValReg == 0)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000316 return false;
317
Chris Lattner438949a2008-10-15 05:30:52 +0000318 return X86FastEmitStore(VT, ValReg, AM);
319}
320
Evan Cheng24e3a902008-09-08 06:35:17 +0000321/// X86FastEmitExtend - Emit a machine instruction to extend a value Src of
322/// type SrcVT to type DstVT using the specified extension opcode Opc (e.g.
323/// ISD::SIGN_EXTEND).
Owen Andersone50ed302009-08-10 22:56:29 +0000324bool X86FastISel::X86FastEmitExtend(ISD::NodeType Opc, EVT DstVT,
325 unsigned Src, EVT SrcVT,
Evan Cheng24e3a902008-09-08 06:35:17 +0000326 unsigned &ResultReg) {
Dan Gohmana6cb6412010-05-11 23:54:07 +0000327 unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc,
328 Src, /*TODO: Kill=*/false);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000329
Owen Andersonac34a002008-09-11 19:44:55 +0000330 if (RR != 0) {
331 ResultReg = RR;
332 return true;
333 } else
334 return false;
Evan Cheng24e3a902008-09-08 06:35:17 +0000335}
336
Dan Gohman0586d912008-09-10 20:11:02 +0000337/// X86SelectAddress - Attempt to fill in an address from the given value.
338///
Dan Gohman46510a72010-04-15 01:51:59 +0000339bool X86FastISel::X86SelectAddress(const Value *V, X86AddressMode &AM) {
340 const User *U = NULL;
Dan Gohman35893082008-09-18 23:23:44 +0000341 unsigned Opcode = Instruction::UserOp1;
Dan Gohman46510a72010-04-15 01:51:59 +0000342 if (const Instruction *I = dyn_cast<Instruction>(V)) {
Dan Gohmanea9f1512010-06-18 20:44:47 +0000343 // Don't walk into other basic blocks; it's possible we haven't
344 // visited them yet, so the instructions may not yet be assigned
345 // virtual registers.
Dan Gohman742bf872010-11-16 22:43:23 +0000346 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(V)) ||
347 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
348 Opcode = I->getOpcode();
349 U = I;
350 }
Dan Gohman46510a72010-04-15 01:51:59 +0000351 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(V)) {
Dan Gohman35893082008-09-18 23:23:44 +0000352 Opcode = C->getOpcode();
353 U = C;
354 }
Dan Gohman0586d912008-09-10 20:11:02 +0000355
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000356 if (PointerType *Ty = dyn_cast<PointerType>(V->getType()))
Chris Lattner868ee942010-06-15 19:08:40 +0000357 if (Ty->getAddressSpace() > 255)
Dan Gohman1415a602010-06-18 20:45:41 +0000358 // Fast instruction selection doesn't support the special
359 // address spaces.
Chris Lattner868ee942010-06-15 19:08:40 +0000360 return false;
361
Dan Gohman35893082008-09-18 23:23:44 +0000362 switch (Opcode) {
363 default: break;
364 case Instruction::BitCast:
365 // Look past bitcasts.
Chris Lattner0aa43de2009-07-10 05:33:42 +0000366 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman35893082008-09-18 23:23:44 +0000367
368 case Instruction::IntToPtr:
369 // Look past no-op inttoptrs.
370 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Chris Lattner0aa43de2009-07-10 05:33:42 +0000371 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman55fdaec2008-12-08 23:50:06 +0000372 break;
Dan Gohman35893082008-09-18 23:23:44 +0000373
374 case Instruction::PtrToInt:
375 // Look past no-op ptrtoints.
376 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Chris Lattner0aa43de2009-07-10 05:33:42 +0000377 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman55fdaec2008-12-08 23:50:06 +0000378 break;
Dan Gohman35893082008-09-18 23:23:44 +0000379
380 case Instruction::Alloca: {
381 // Do static allocas.
382 const AllocaInst *A = cast<AllocaInst>(V);
Dan Gohmana4160c32010-07-07 16:29:44 +0000383 DenseMap<const AllocaInst*, int>::iterator SI =
384 FuncInfo.StaticAllocaMap.find(A);
385 if (SI != FuncInfo.StaticAllocaMap.end()) {
Dan Gohman97135e12008-09-26 19:15:30 +0000386 AM.BaseType = X86AddressMode::FrameIndexBase;
387 AM.Base.FrameIndex = SI->second;
388 return true;
389 }
390 break;
Dan Gohman35893082008-09-18 23:23:44 +0000391 }
392
393 case Instruction::Add: {
394 // Adds of constants are common and easy enough.
Dan Gohman46510a72010-04-15 01:51:59 +0000395 if (const ConstantInt *CI = dyn_cast<ConstantInt>(U->getOperand(1))) {
Dan Gohman09aae462008-09-26 20:04:15 +0000396 uint64_t Disp = (int32_t)AM.Disp + (uint64_t)CI->getSExtValue();
397 // They have to fit in the 32-bit signed displacement field though.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000398 if (isInt<32>(Disp)) {
Dan Gohman09aae462008-09-26 20:04:15 +0000399 AM.Disp = (uint32_t)Disp;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000400 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman09aae462008-09-26 20:04:15 +0000401 }
Dan Gohman0586d912008-09-10 20:11:02 +0000402 }
Dan Gohman35893082008-09-18 23:23:44 +0000403 break;
404 }
405
406 case Instruction::GetElementPtr: {
Chris Lattnerbfcc8e02010-03-04 19:54:45 +0000407 X86AddressMode SavedAM = AM;
408
Dan Gohman35893082008-09-18 23:23:44 +0000409 // Pattern-match simple GEPs.
Dan Gohman09aae462008-09-26 20:04:15 +0000410 uint64_t Disp = (int32_t)AM.Disp;
Dan Gohman35893082008-09-18 23:23:44 +0000411 unsigned IndexReg = AM.IndexReg;
412 unsigned Scale = AM.Scale;
413 gep_type_iterator GTI = gep_type_begin(U);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000414 // Iterate through the indices, folding what we can. Constants can be
415 // folded, and one dynamic index can be handled, if the scale is supported.
Dan Gohman46510a72010-04-15 01:51:59 +0000416 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
Dan Gohman35893082008-09-18 23:23:44 +0000417 i != e; ++i, ++GTI) {
Dan Gohman46510a72010-04-15 01:51:59 +0000418 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000419 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Dan Gohman35893082008-09-18 23:23:44 +0000420 const StructLayout *SL = TD.getStructLayout(STy);
Chris Lattnerdceb52a2011-04-17 17:05:12 +0000421 Disp += SL->getElementOffset(cast<ConstantInt>(Op)->getZExtValue());
422 continue;
423 }
Eric Christopher471e4222011-06-08 23:55:35 +0000424
Chris Lattnerdceb52a2011-04-17 17:05:12 +0000425 // A array/variable index is always of the form i*S where S is the
426 // constant scale size. See if we can push the scale into immediates.
427 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
428 for (;;) {
429 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
430 // Constant-offset addressing.
431 Disp += CI->getSExtValue() * S;
432 break;
Dan Gohmanb55d6b62011-03-22 00:04:35 +0000433 }
Chris Lattnerdceb52a2011-04-17 17:05:12 +0000434 if (isa<AddOperator>(Op) &&
435 (!isa<Instruction>(Op) ||
436 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
437 == FuncInfo.MBB) &&
438 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
439 // An add (in the same block) with a constant operand. Fold the
440 // constant.
441 ConstantInt *CI =
442 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
443 Disp += CI->getSExtValue() * S;
444 // Iterate on the other operand.
445 Op = cast<AddOperator>(Op)->getOperand(0);
446 continue;
447 }
448 if (IndexReg == 0 &&
449 (!AM.GV || !Subtarget->isPICStyleRIPRel()) &&
450 (S == 1 || S == 2 || S == 4 || S == 8)) {
451 // Scaled-index addressing.
452 Scale = S;
453 IndexReg = getRegForGEPIndex(Op).first;
454 if (IndexReg == 0)
455 return false;
456 break;
457 }
458 // Unsupported.
459 goto unsupported_gep;
Dan Gohman35893082008-09-18 23:23:44 +0000460 }
461 }
Dan Gohman09aae462008-09-26 20:04:15 +0000462 // Check for displacement overflow.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000463 if (!isInt<32>(Disp))
Dan Gohman09aae462008-09-26 20:04:15 +0000464 break;
Dan Gohman35893082008-09-18 23:23:44 +0000465 // Ok, the GEP indices were covered by constant-offset and scaled-index
466 // addressing. Update the address state and move on to examining the base.
467 AM.IndexReg = IndexReg;
468 AM.Scale = Scale;
Dan Gohman09aae462008-09-26 20:04:15 +0000469 AM.Disp = (uint32_t)Disp;
Chris Lattner225d4ca2010-03-04 19:48:19 +0000470 if (X86SelectAddress(U->getOperand(0), AM))
471 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000472
Chris Lattnerdceb52a2011-04-17 17:05:12 +0000473 // If we couldn't merge the gep value into this addr mode, revert back to
Chris Lattner225d4ca2010-03-04 19:48:19 +0000474 // our address and just match the value instead of completely failing.
475 AM = SavedAM;
476 break;
Dan Gohman35893082008-09-18 23:23:44 +0000477 unsupported_gep:
478 // Ok, the GEP indices weren't all covered.
479 break;
480 }
481 }
482
483 // Handle constant address.
Dan Gohman46510a72010-04-15 01:51:59 +0000484 if (const GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
Eli Friedmana6176ad2011-09-22 23:41:28 +0000485 // Can't handle alternate code models yet.
Chris Lattnerf1d6bd52009-07-10 21:03:06 +0000486 if (TM.getCodeModel() != CodeModel::Small)
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000487 return false;
488
Eli Friedmana6176ad2011-09-22 23:41:28 +0000489 // Can't handle TLS yet.
Dan Gohman46510a72010-04-15 01:51:59 +0000490 if (const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV))
Dan Gohmane9865942009-02-23 22:03:08 +0000491 if (GVar->isThreadLocal())
492 return false;
Eric Christopher471e4222011-06-08 23:55:35 +0000493
Eli Friedmana6176ad2011-09-22 23:41:28 +0000494 // Can't handle TLS yet, part 2 (this is slightly crazy, but this is how
495 // it works...).
496 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
497 if (const GlobalVariable *GVar =
498 dyn_cast_or_null<GlobalVariable>(GA->resolveAliasedGlobal(false)))
499 if (GVar->isThreadLocal())
500 return false;
501
Chris Lattner0a1c9972011-04-17 17:47:38 +0000502 // RIP-relative addresses can't have additional register operands, so if
503 // we've already folded stuff into the addressing mode, just force the
504 // global value into its own register, which we can use as the basereg.
505 if (!Subtarget->isPICStyleRIPRel() ||
506 (AM.Base.Reg == 0 && AM.IndexReg == 0)) {
507 // Okay, we've committed to selecting this global. Set up the address.
508 AM.GV = GV;
Dan Gohmane9865942009-02-23 22:03:08 +0000509
Chris Lattner0a1c9972011-04-17 17:47:38 +0000510 // Allow the subtarget to classify the global.
511 unsigned char GVFlags = Subtarget->ClassifyGlobalReference(GV, TM);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000512
Chris Lattner0a1c9972011-04-17 17:47:38 +0000513 // If this reference is relative to the pic base, set it now.
514 if (isGlobalRelativeToPICBase(GVFlags)) {
515 // FIXME: How do we know Base.Reg is free??
516 AM.Base.Reg = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF);
Dan Gohman7e8ef602008-09-19 23:42:04 +0000517 }
Chris Lattner0a1c9972011-04-17 17:47:38 +0000518
519 // Unless the ABI requires an extra load, return a direct reference to
520 // the global.
521 if (!isGlobalStubReference(GVFlags)) {
522 if (Subtarget->isPICStyleRIPRel()) {
523 // Use rip-relative addressing if we can. Above we verified that the
524 // base and index registers are unused.
525 assert(AM.Base.Reg == 0 && AM.IndexReg == 0);
526 AM.Base.Reg = X86::RIP;
527 }
528 AM.GVOpFlags = GVFlags;
529 return true;
530 }
531
532 // Ok, we need to do a load from a stub. If we've already loaded from
533 // this stub, reuse the loaded pointer, otherwise emit the load now.
534 DenseMap<const Value*, unsigned>::iterator I = LocalValueMap.find(V);
535 unsigned LoadReg;
536 if (I != LocalValueMap.end() && I->second != 0) {
537 LoadReg = I->second;
538 } else {
539 // Issue load from stub.
540 unsigned Opc = 0;
541 const TargetRegisterClass *RC = NULL;
542 X86AddressMode StubAM;
543 StubAM.Base.Reg = AM.Base.Reg;
544 StubAM.GV = GV;
545 StubAM.GVOpFlags = GVFlags;
546
547 // Prepare for inserting code in the local-value area.
Eric Christopher76ad43c2012-10-03 08:10:01 +0000548 SavePoint SaveInsertPt = enterLocalValueArea();
Chris Lattner0a1c9972011-04-17 17:47:38 +0000549
550 if (TLI.getPointerTy() == MVT::i64) {
551 Opc = X86::MOV64rm;
Craig Topperc9099502012-04-20 06:31:50 +0000552 RC = &X86::GR64RegClass;
Chris Lattner0a1c9972011-04-17 17:47:38 +0000553
554 if (Subtarget->isPICStyleRIPRel())
555 StubAM.Base.Reg = X86::RIP;
556 } else {
557 Opc = X86::MOV32rm;
Craig Topperc9099502012-04-20 06:31:50 +0000558 RC = &X86::GR32RegClass;
Chris Lattner0a1c9972011-04-17 17:47:38 +0000559 }
560
561 LoadReg = createResultReg(RC);
562 MachineInstrBuilder LoadMI =
563 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), LoadReg);
564 addFullAddress(LoadMI, StubAM);
565
566 // Ok, back to normal mode.
Eric Christopher76ad43c2012-10-03 08:10:01 +0000567 leaveLocalValueArea(SaveInsertPt);
Chris Lattner0a1c9972011-04-17 17:47:38 +0000568
569 // Prevent loading GV stub multiple times in same MBB.
570 LocalValueMap[V] = LoadReg;
571 }
572
573 // Now construct the final address. Note that the Disp, Scale,
574 // and Index values may already be set here.
575 AM.Base.Reg = LoadReg;
576 AM.GV = 0;
Chris Lattnerff7727f2009-07-09 06:41:35 +0000577 return true;
578 }
Dan Gohman0586d912008-09-10 20:11:02 +0000579 }
580
Dan Gohman97135e12008-09-26 19:15:30 +0000581 // If all else fails, try to materialize the value in a register.
Chris Lattner4c1b6062009-06-27 05:24:12 +0000582 if (!AM.GV || !Subtarget->isPICStyleRIPRel()) {
Dan Gohman97135e12008-09-26 19:15:30 +0000583 if (AM.Base.Reg == 0) {
584 AM.Base.Reg = getRegForValue(V);
585 return AM.Base.Reg != 0;
586 }
587 if (AM.IndexReg == 0) {
588 assert(AM.Scale == 1 && "Scale with no index!");
589 AM.IndexReg = getRegForValue(V);
590 return AM.IndexReg != 0;
591 }
592 }
593
594 return false;
Dan Gohman0586d912008-09-10 20:11:02 +0000595}
596
Chris Lattner0aa43de2009-07-10 05:33:42 +0000597/// X86SelectCallAddress - Attempt to fill in an address from the given value.
598///
Dan Gohman46510a72010-04-15 01:51:59 +0000599bool X86FastISel::X86SelectCallAddress(const Value *V, X86AddressMode &AM) {
600 const User *U = NULL;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000601 unsigned Opcode = Instruction::UserOp1;
Dan Gohman46510a72010-04-15 01:51:59 +0000602 if (const Instruction *I = dyn_cast<Instruction>(V)) {
Chris Lattner0aa43de2009-07-10 05:33:42 +0000603 Opcode = I->getOpcode();
604 U = I;
Dan Gohman46510a72010-04-15 01:51:59 +0000605 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(V)) {
Chris Lattner0aa43de2009-07-10 05:33:42 +0000606 Opcode = C->getOpcode();
607 U = C;
608 }
609
610 switch (Opcode) {
611 default: break;
612 case Instruction::BitCast:
613 // Look past bitcasts.
614 return X86SelectCallAddress(U->getOperand(0), AM);
615
616 case Instruction::IntToPtr:
617 // Look past no-op inttoptrs.
618 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
619 return X86SelectCallAddress(U->getOperand(0), AM);
620 break;
621
622 case Instruction::PtrToInt:
623 // Look past no-op ptrtoints.
624 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
625 return X86SelectCallAddress(U->getOperand(0), AM);
626 break;
627 }
628
629 // Handle constant address.
Dan Gohman46510a72010-04-15 01:51:59 +0000630 if (const GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
Chris Lattner0aa43de2009-07-10 05:33:42 +0000631 // Can't handle alternate code models yet.
Chris Lattnerf1d6bd52009-07-10 21:03:06 +0000632 if (TM.getCodeModel() != CodeModel::Small)
Chris Lattner0aa43de2009-07-10 05:33:42 +0000633 return false;
634
635 // RIP-relative addresses can't have additional register operands.
636 if (Subtarget->isPICStyleRIPRel() &&
637 (AM.Base.Reg != 0 || AM.IndexReg != 0))
638 return false;
639
NAKAMURA Takumid64cfe12011-02-21 04:50:06 +0000640 // Can't handle DLLImport.
641 if (GV->hasDLLImportLinkage())
642 return false;
643
644 // Can't handle TLS.
Dan Gohman46510a72010-04-15 01:51:59 +0000645 if (const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV))
NAKAMURA Takumid64cfe12011-02-21 04:50:06 +0000646 if (GVar->isThreadLocal())
Chris Lattner0aa43de2009-07-10 05:33:42 +0000647 return false;
648
649 // Okay, we've committed to selecting this global. Set up the basic address.
650 AM.GV = GV;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000651
Chris Lattnere6c07b52009-07-10 05:45:15 +0000652 // No ABI requires an extra load for anything other than DLLImport, which
653 // we rejected above. Return a direct reference to the global.
Chris Lattnere6c07b52009-07-10 05:45:15 +0000654 if (Subtarget->isPICStyleRIPRel()) {
655 // Use rip-relative addressing if we can. Above we verified that the
656 // base and index registers are unused.
657 assert(AM.Base.Reg == 0 && AM.IndexReg == 0);
658 AM.Base.Reg = X86::RIP;
Chris Lattnere2c92082009-07-10 21:00:45 +0000659 } else if (Subtarget->isPICStyleStubPIC()) {
Chris Lattnere6c07b52009-07-10 05:45:15 +0000660 AM.GVOpFlags = X86II::MO_PIC_BASE_OFFSET;
661 } else if (Subtarget->isPICStyleGOT()) {
662 AM.GVOpFlags = X86II::MO_GOTOFF;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000663 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000664
Chris Lattner0aa43de2009-07-10 05:33:42 +0000665 return true;
666 }
667
668 // If all else fails, try to materialize the value in a register.
669 if (!AM.GV || !Subtarget->isPICStyleRIPRel()) {
670 if (AM.Base.Reg == 0) {
671 AM.Base.Reg = getRegForValue(V);
672 return AM.Base.Reg != 0;
673 }
674 if (AM.IndexReg == 0) {
675 assert(AM.Scale == 1 && "Scale with no index!");
676 AM.IndexReg = getRegForValue(V);
677 return AM.IndexReg != 0;
678 }
679 }
680
681 return false;
682}
683
684
Owen Andersona3971df2008-09-04 07:08:58 +0000685/// X86SelectStore - Select and emit code to implement store instructions.
Dan Gohman46510a72010-04-15 01:51:59 +0000686bool X86FastISel::X86SelectStore(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +0000687 // Atomic stores need special handling.
Lang Hamese4824712011-10-18 22:11:33 +0000688 const StoreInst *S = cast<StoreInst>(I);
689
690 if (S->isAtomic())
691 return false;
692
693 unsigned SABIAlignment =
694 TD.getABITypeAlignment(S->getValueOperand()->getType());
695 if (S->getAlignment() != 0 && S->getAlignment() < SABIAlignment)
Eli Friedman4136d232011-09-02 22:33:24 +0000696 return false;
697
Duncan Sands1440e8b2010-11-03 11:35:31 +0000698 MVT VT;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000699 if (!isTypeLegal(I->getOperand(0)->getType(), VT, /*AllowI1=*/true))
Owen Andersona3971df2008-09-04 07:08:58 +0000700 return false;
Owen Andersona3971df2008-09-04 07:08:58 +0000701
Dan Gohman0586d912008-09-10 20:11:02 +0000702 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000703 if (!X86SelectAddress(I->getOperand(1), AM))
Dan Gohman0586d912008-09-10 20:11:02 +0000704 return false;
Owen Andersona3971df2008-09-04 07:08:58 +0000705
Chris Lattner438949a2008-10-15 05:30:52 +0000706 return X86FastEmitStore(VT, I->getOperand(0), AM);
Owen Andersona3971df2008-09-04 07:08:58 +0000707}
708
Dan Gohman84023e02010-07-10 09:00:22 +0000709/// X86SelectRet - Select and emit code to implement ret instructions.
710bool X86FastISel::X86SelectRet(const Instruction *I) {
711 const ReturnInst *Ret = cast<ReturnInst>(I);
712 const Function &F = *I->getParent()->getParent();
Nick Lewyckyb09649b2012-10-02 22:45:06 +0000713 const X86MachineFunctionInfo *X86MFInfo =
714 FuncInfo.MF->getInfo<X86MachineFunctionInfo>();
Dan Gohman84023e02010-07-10 09:00:22 +0000715
716 if (!FuncInfo.CanLowerReturn)
717 return false;
718
719 CallingConv::ID CC = F.getCallingConv();
720 if (CC != CallingConv::C &&
721 CC != CallingConv::Fast &&
722 CC != CallingConv::X86_FastCall)
723 return false;
724
725 if (Subtarget->isTargetWin64())
726 return false;
727
728 // Don't handle popping bytes on return for now.
Nick Lewyckyb09649b2012-10-02 22:45:06 +0000729 if (X86MFInfo->getBytesToPopOnReturn() != 0)
Dan Gohman84023e02010-07-10 09:00:22 +0000730 return 0;
731
732 // fastcc with -tailcallopt is intended to provide a guaranteed
733 // tail call optimization. Fastisel doesn't know how to do that.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000734 if (CC == CallingConv::Fast && TM.Options.GuaranteedTailCallOpt)
Dan Gohman84023e02010-07-10 09:00:22 +0000735 return false;
736
737 // Let SDISel handle vararg functions.
738 if (F.isVarArg())
739 return false;
740
741 if (Ret->getNumOperands() > 0) {
742 SmallVector<ISD::OutputArg, 4> Outs;
743 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
744 Outs, TLI);
745
746 // Analyze operands of the call, assigning locations to each operand.
747 SmallVector<CCValAssign, 16> ValLocs;
Eric Christopher471e4222011-06-08 23:55:35 +0000748 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,
Bill Wendling56cb2292012-07-19 00:11:40 +0000749 I->getContext());
Duncan Sandse26032d2010-10-31 13:02:38 +0000750 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Dan Gohman84023e02010-07-10 09:00:22 +0000751
752 const Value *RV = Ret->getOperand(0);
753 unsigned Reg = getRegForValue(RV);
754 if (Reg == 0)
755 return false;
756
757 // Only handle a single return value for now.
758 if (ValLocs.size() != 1)
759 return false;
760
761 CCValAssign &VA = ValLocs[0];
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000762
Dan Gohman84023e02010-07-10 09:00:22 +0000763 // Don't bother handling odd stuff for now.
764 if (VA.getLocInfo() != CCValAssign::Full)
765 return false;
766 // Only handle register returns for now.
767 if (!VA.isRegLoc())
768 return false;
Dan Gohman84023e02010-07-10 09:00:22 +0000769
770 // The calling-convention tables for x87 returns don't tell
771 // the whole story.
772 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
773 return false;
774
Eli Friedman22486c92011-05-18 23:13:10 +0000775 unsigned SrcReg = Reg + VA.getValNo();
Eli Friedmandc515752011-05-19 22:16:13 +0000776 EVT SrcVT = TLI.getValueType(RV->getType());
777 EVT DstVT = VA.getValVT();
778 // Special handling for extended integers.
779 if (SrcVT != DstVT) {
780 if (SrcVT != MVT::i1 && SrcVT != MVT::i8 && SrcVT != MVT::i16)
781 return false;
782
783 if (!Outs[0].Flags.isZExt() && !Outs[0].Flags.isSExt())
784 return false;
785
786 assert(DstVT == MVT::i32 && "X86 should always ext to i32");
787
788 if (SrcVT == MVT::i1) {
789 if (Outs[0].Flags.isSExt())
790 return false;
791 SrcReg = FastEmitZExtFromI1(MVT::i8, SrcReg, /*TODO: Kill=*/false);
792 SrcVT = MVT::i8;
793 }
794 unsigned Op = Outs[0].Flags.isZExt() ? ISD::ZERO_EXTEND :
795 ISD::SIGN_EXTEND;
796 SrcReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Op,
797 SrcReg, /*TODO: Kill=*/false);
798 }
799
800 // Make the copy.
Dan Gohman84023e02010-07-10 09:00:22 +0000801 unsigned DstReg = VA.getLocReg();
802 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
Jakob Stoklund Olesen1ba31892010-07-11 05:17:02 +0000803 // Avoid a cross-class copy. This is very unlikely.
804 if (!SrcRC->contains(DstReg))
Dan Gohman84023e02010-07-10 09:00:22 +0000805 return false;
Jakob Stoklund Olesen1ba31892010-07-11 05:17:02 +0000806 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
807 DstReg).addReg(SrcReg);
Dan Gohman84023e02010-07-10 09:00:22 +0000808
809 // Mark the register as live out of the function.
810 MRI.addLiveOut(VA.getLocReg());
811 }
812
Nick Lewyckyb09649b2012-10-02 22:45:06 +0000813 // The x86-64 ABI for returning structs by value requires that we copy
814 // the sret argument into %rax for the return. We saved the argument into
815 // a virtual register in the entry block, so now we copy the value out
816 // and into %rax.
817 if (Subtarget->is64Bit() && F.hasStructRetAttr()) {
818 unsigned Reg = X86MFInfo->getSRetReturnReg();
819 assert(Reg &&
820 "SRetReturnReg should have been set in LowerFormalArguments()!");
821 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
822 X86::RAX).addReg(Reg);
823 MRI.addLiveOut(X86::RAX);
824 }
825
Dan Gohman84023e02010-07-10 09:00:22 +0000826 // Now emit the RET.
827 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::RET));
828 return true;
829}
830
Evan Cheng8b19e562008-09-03 06:44:39 +0000831/// X86SelectLoad - Select and emit code to implement load instructions.
832///
Dan Gohman46510a72010-04-15 01:51:59 +0000833bool X86FastISel::X86SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +0000834 // Atomic loads need special handling.
835 if (cast<LoadInst>(I)->isAtomic())
836 return false;
837
Duncan Sands1440e8b2010-11-03 11:35:31 +0000838 MVT VT;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000839 if (!isTypeLegal(I->getType(), VT, /*AllowI1=*/true))
Evan Cheng8b19e562008-09-03 06:44:39 +0000840 return false;
841
Dan Gohman0586d912008-09-10 20:11:02 +0000842 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000843 if (!X86SelectAddress(I->getOperand(0), AM))
Dan Gohman0586d912008-09-10 20:11:02 +0000844 return false;
Evan Cheng8b19e562008-09-03 06:44:39 +0000845
Evan Cheng0de588f2008-09-05 21:00:03 +0000846 unsigned ResultReg = 0;
Dan Gohman0586d912008-09-10 20:11:02 +0000847 if (X86FastEmitLoad(VT, AM, ResultReg)) {
Evan Cheng0de588f2008-09-05 21:00:03 +0000848 UpdateValueMap(I, ResultReg);
849 return true;
Evan Cheng8b19e562008-09-03 06:44:39 +0000850 }
Evan Cheng0de588f2008-09-05 21:00:03 +0000851 return false;
Evan Cheng8b19e562008-09-03 06:44:39 +0000852}
853
Jakob Stoklund Olesen75be45c2010-07-11 16:22:13 +0000854static unsigned X86ChooseCmpOpcode(EVT VT, const X86Subtarget *Subtarget) {
Bruno Cardoso Lopes645b8be2011-09-03 00:46:42 +0000855 bool HasAVX = Subtarget->hasAVX();
Craig Topper1accb7e2012-01-10 06:54:16 +0000856 bool X86ScalarSSEf32 = Subtarget->hasSSE1();
857 bool X86ScalarSSEf64 = Subtarget->hasSSE2();
Bruno Cardoso Lopes645b8be2011-09-03 00:46:42 +0000858
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner45ac17f2008-10-15 04:32:45 +0000860 default: return 0;
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 case MVT::i8: return X86::CMP8rr;
862 case MVT::i16: return X86::CMP16rr;
863 case MVT::i32: return X86::CMP32rr;
864 case MVT::i64: return X86::CMP64rr;
Bruno Cardoso Lopes645b8be2011-09-03 00:46:42 +0000865 case MVT::f32:
866 return X86ScalarSSEf32 ? (HasAVX ? X86::VUCOMISSrr : X86::UCOMISSrr) : 0;
867 case MVT::f64:
868 return X86ScalarSSEf64 ? (HasAVX ? X86::VUCOMISDrr : X86::UCOMISDrr) : 0;
Dan Gohmand98d6202008-10-02 22:15:21 +0000869 }
Dan Gohmand98d6202008-10-02 22:15:21 +0000870}
871
Chris Lattner0e13c782008-10-15 04:13:29 +0000872/// X86ChooseCmpImmediateOpcode - If we have a comparison with RHS as the RHS
873/// of the comparison, return an opcode that works for the compare (e.g.
874/// CMP32ri) otherwise return 0.
Dan Gohman46510a72010-04-15 01:51:59 +0000875static unsigned X86ChooseCmpImmediateOpcode(EVT VT, const ConstantInt *RHSC) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000876 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0e13c782008-10-15 04:13:29 +0000877 // Otherwise, we can't fold the immediate into this comparison.
Chris Lattner45ac17f2008-10-15 04:32:45 +0000878 default: return 0;
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 case MVT::i8: return X86::CMP8ri;
880 case MVT::i16: return X86::CMP16ri;
881 case MVT::i32: return X86::CMP32ri;
882 case MVT::i64:
Chris Lattner45ac17f2008-10-15 04:32:45 +0000883 // 64-bit comparisons are only valid if the immediate fits in a 32-bit sext
884 // field.
Chris Lattner438949a2008-10-15 05:30:52 +0000885 if ((int)RHSC->getSExtValue() == RHSC->getSExtValue())
Chris Lattner45ac17f2008-10-15 04:32:45 +0000886 return X86::CMP64ri32;
887 return 0;
888 }
Chris Lattner0e13c782008-10-15 04:13:29 +0000889}
890
Dan Gohman46510a72010-04-15 01:51:59 +0000891bool X86FastISel::X86FastEmitCompare(const Value *Op0, const Value *Op1,
892 EVT VT) {
Chris Lattner9a08a612008-10-15 04:26:38 +0000893 unsigned Op0Reg = getRegForValue(Op0);
894 if (Op0Reg == 0) return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000895
Chris Lattnerd53886b2008-10-15 05:18:04 +0000896 // Handle 'null' like i32/i64 0.
Chandler Carruthece6c6b2012-11-01 08:07:29 +0000897 if (isa<ConstantPointerNull>(Op1))
898 Op1 = Constant::getNullValue(TD.getIntPtrType(Op0->getContext()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000899
Chris Lattner9a08a612008-10-15 04:26:38 +0000900 // We have two options: compare with register or immediate. If the RHS of
901 // the compare is an immediate that we can fold into this compare, use
902 // CMPri, otherwise use CMPrr.
Dan Gohman46510a72010-04-15 01:51:59 +0000903 if (const ConstantInt *Op1C = dyn_cast<ConstantInt>(Op1)) {
Chris Lattner45ac17f2008-10-15 04:32:45 +0000904 if (unsigned CompareImmOpc = X86ChooseCmpImmediateOpcode(VT, Op1C)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000905 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CompareImmOpc))
906 .addReg(Op0Reg)
907 .addImm(Op1C->getSExtValue());
Chris Lattner9a08a612008-10-15 04:26:38 +0000908 return true;
909 }
910 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000911
Jakob Stoklund Olesen75be45c2010-07-11 16:22:13 +0000912 unsigned CompareOpc = X86ChooseCmpOpcode(VT, Subtarget);
Chris Lattner9a08a612008-10-15 04:26:38 +0000913 if (CompareOpc == 0) return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000914
Chris Lattner9a08a612008-10-15 04:26:38 +0000915 unsigned Op1Reg = getRegForValue(Op1);
916 if (Op1Reg == 0) return false;
Dan Gohman84023e02010-07-10 09:00:22 +0000917 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CompareOpc))
918 .addReg(Op0Reg)
919 .addReg(Op1Reg);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000920
Chris Lattner9a08a612008-10-15 04:26:38 +0000921 return true;
922}
923
Dan Gohman46510a72010-04-15 01:51:59 +0000924bool X86FastISel::X86SelectCmp(const Instruction *I) {
925 const CmpInst *CI = cast<CmpInst>(I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000926
Duncan Sands1440e8b2010-11-03 11:35:31 +0000927 MVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000928 if (!isTypeLegal(I->getOperand(0)->getType(), VT))
Dan Gohman4f22bb02008-09-05 01:33:56 +0000929 return false;
930
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000931 unsigned ResultReg = createResultReg(&X86::GR8RegClass);
Chris Lattner54aebde2008-10-15 03:47:17 +0000932 unsigned SetCCOpc;
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000933 bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0.
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000934 switch (CI->getPredicate()) {
935 case CmpInst::FCMP_OEQ: {
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000936 if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT))
937 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000938
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000939 unsigned EReg = createResultReg(&X86::GR8RegClass);
940 unsigned NPReg = createResultReg(&X86::GR8RegClass);
Dan Gohman84023e02010-07-10 09:00:22 +0000941 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::SETEr), EReg);
942 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
943 TII.get(X86::SETNPr), NPReg);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000944 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000945 TII.get(X86::AND8rr), ResultReg).addReg(NPReg).addReg(EReg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000946 UpdateValueMap(I, ResultReg);
947 return true;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000948 }
949 case CmpInst::FCMP_UNE: {
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000950 if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT))
951 return false;
952
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000953 unsigned NEReg = createResultReg(&X86::GR8RegClass);
954 unsigned PReg = createResultReg(&X86::GR8RegClass);
Chris Lattner90cb88a2011-04-19 04:22:17 +0000955 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::SETNEr), NEReg);
956 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::SETPr), PReg);
957 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::OR8rr),ResultReg)
Dan Gohman84023e02010-07-10 09:00:22 +0000958 .addReg(PReg).addReg(NEReg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000959 UpdateValueMap(I, ResultReg);
960 return true;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000961 }
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000962 case CmpInst::FCMP_OGT: SwapArgs = false; SetCCOpc = X86::SETAr; break;
963 case CmpInst::FCMP_OGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break;
964 case CmpInst::FCMP_OLT: SwapArgs = true; SetCCOpc = X86::SETAr; break;
965 case CmpInst::FCMP_OLE: SwapArgs = true; SetCCOpc = X86::SETAEr; break;
966 case CmpInst::FCMP_ONE: SwapArgs = false; SetCCOpc = X86::SETNEr; break;
967 case CmpInst::FCMP_ORD: SwapArgs = false; SetCCOpc = X86::SETNPr; break;
968 case CmpInst::FCMP_UNO: SwapArgs = false; SetCCOpc = X86::SETPr; break;
969 case CmpInst::FCMP_UEQ: SwapArgs = false; SetCCOpc = X86::SETEr; break;
970 case CmpInst::FCMP_UGT: SwapArgs = true; SetCCOpc = X86::SETBr; break;
971 case CmpInst::FCMP_UGE: SwapArgs = true; SetCCOpc = X86::SETBEr; break;
972 case CmpInst::FCMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break;
973 case CmpInst::FCMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000974
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000975 case CmpInst::ICMP_EQ: SwapArgs = false; SetCCOpc = X86::SETEr; break;
976 case CmpInst::ICMP_NE: SwapArgs = false; SetCCOpc = X86::SETNEr; break;
977 case CmpInst::ICMP_UGT: SwapArgs = false; SetCCOpc = X86::SETAr; break;
978 case CmpInst::ICMP_UGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break;
979 case CmpInst::ICMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break;
980 case CmpInst::ICMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break;
981 case CmpInst::ICMP_SGT: SwapArgs = false; SetCCOpc = X86::SETGr; break;
982 case CmpInst::ICMP_SGE: SwapArgs = false; SetCCOpc = X86::SETGEr; break;
983 case CmpInst::ICMP_SLT: SwapArgs = false; SetCCOpc = X86::SETLr; break;
984 case CmpInst::ICMP_SLE: SwapArgs = false; SetCCOpc = X86::SETLEr; break;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000985 default:
986 return false;
987 }
988
Dan Gohman46510a72010-04-15 01:51:59 +0000989 const Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1);
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000990 if (SwapArgs)
Chris Lattner9a08a612008-10-15 04:26:38 +0000991 std::swap(Op0, Op1);
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000992
Chris Lattner9a08a612008-10-15 04:26:38 +0000993 // Emit a compare of Op0/Op1.
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000994 if (!X86FastEmitCompare(Op0, Op1, VT))
995 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000996
Dan Gohman84023e02010-07-10 09:00:22 +0000997 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(SetCCOpc), ResultReg);
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000998 UpdateValueMap(I, ResultReg);
999 return true;
1000}
Evan Cheng8b19e562008-09-03 06:44:39 +00001001
Dan Gohman46510a72010-04-15 01:51:59 +00001002bool X86FastISel::X86SelectZExt(const Instruction *I) {
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001003 // Handle zero-extension from i1 to i8, which is common.
Eric Christopher471e4222011-06-08 23:55:35 +00001004 if (!I->getOperand(0)->getType()->isIntegerTy(1))
Eli Friedman76927d732011-05-25 23:49:02 +00001005 return false;
1006
1007 EVT DstVT = TLI.getValueType(I->getType());
1008 if (!TLI.isTypeLegal(DstVT))
1009 return false;
1010
1011 unsigned ResultReg = getRegForValue(I->getOperand(0));
1012 if (ResultReg == 0)
1013 return false;
1014
1015 // Set the high bits to zero.
1016 ResultReg = FastEmitZExtFromI1(MVT::i8, ResultReg, /*TODO: Kill=*/false);
1017 if (ResultReg == 0)
1018 return false;
1019
1020 if (DstVT != MVT::i8) {
1021 ResultReg = FastEmit_r(MVT::i8, DstVT.getSimpleVT(), ISD::ZERO_EXTEND,
1022 ResultReg, /*Kill=*/true);
1023 if (ResultReg == 0)
1024 return false;
Dan Gohmand89ae992008-09-05 01:06:14 +00001025 }
1026
Eli Friedman76927d732011-05-25 23:49:02 +00001027 UpdateValueMap(I, ResultReg);
1028 return true;
Dan Gohmand89ae992008-09-05 01:06:14 +00001029}
1030
Chris Lattner9a08a612008-10-15 04:26:38 +00001031
Dan Gohman46510a72010-04-15 01:51:59 +00001032bool X86FastISel::X86SelectBranch(const Instruction *I) {
Dan Gohmand89ae992008-09-05 01:06:14 +00001033 // Unconditional branches are selected by tablegen-generated code.
Dan Gohmand98d6202008-10-02 22:15:21 +00001034 // Handle a conditional branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001035 const BranchInst *BI = cast<BranchInst>(I);
Dan Gohmana4160c32010-07-07 16:29:44 +00001036 MachineBasicBlock *TrueMBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1037 MachineBasicBlock *FalseMBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Dan Gohmand89ae992008-09-05 01:06:14 +00001038
Dan Gohman8bef7442010-08-21 02:32:36 +00001039 // Fold the common case of a conditional branch with a comparison
1040 // in the same block (values defined on other blocks may not have
1041 // initialized registers).
Dan Gohman46510a72010-04-15 01:51:59 +00001042 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Dan Gohman8bef7442010-08-21 02:32:36 +00001043 if (CI->hasOneUse() && CI->getParent() == I->getParent()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001044 EVT VT = TLI.getValueType(CI->getOperand(0)->getType());
Dan Gohmand89ae992008-09-05 01:06:14 +00001045
Dan Gohmand98d6202008-10-02 22:15:21 +00001046 // Try to take advantage of fallthrough opportunities.
1047 CmpInst::Predicate Predicate = CI->getPredicate();
Dan Gohman84023e02010-07-10 09:00:22 +00001048 if (FuncInfo.MBB->isLayoutSuccessor(TrueMBB)) {
Dan Gohmand98d6202008-10-02 22:15:21 +00001049 std::swap(TrueMBB, FalseMBB);
1050 Predicate = CmpInst::getInversePredicate(Predicate);
1051 }
1052
Chris Lattner871d2462008-10-15 03:58:05 +00001053 bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0.
1054 unsigned BranchOpc; // Opcode to jump on, e.g. "X86::JA"
1055
Dan Gohmand98d6202008-10-02 22:15:21 +00001056 switch (Predicate) {
Dan Gohman7b66e042008-10-21 18:24:51 +00001057 case CmpInst::FCMP_OEQ:
1058 std::swap(TrueMBB, FalseMBB);
1059 Predicate = CmpInst::FCMP_UNE;
1060 // FALL THROUGH
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001061 case CmpInst::FCMP_UNE: SwapArgs = false; BranchOpc = X86::JNE_4; break;
1062 case CmpInst::FCMP_OGT: SwapArgs = false; BranchOpc = X86::JA_4; break;
1063 case CmpInst::FCMP_OGE: SwapArgs = false; BranchOpc = X86::JAE_4; break;
1064 case CmpInst::FCMP_OLT: SwapArgs = true; BranchOpc = X86::JA_4; break;
1065 case CmpInst::FCMP_OLE: SwapArgs = true; BranchOpc = X86::JAE_4; break;
1066 case CmpInst::FCMP_ONE: SwapArgs = false; BranchOpc = X86::JNE_4; break;
1067 case CmpInst::FCMP_ORD: SwapArgs = false; BranchOpc = X86::JNP_4; break;
1068 case CmpInst::FCMP_UNO: SwapArgs = false; BranchOpc = X86::JP_4; break;
1069 case CmpInst::FCMP_UEQ: SwapArgs = false; BranchOpc = X86::JE_4; break;
1070 case CmpInst::FCMP_UGT: SwapArgs = true; BranchOpc = X86::JB_4; break;
1071 case CmpInst::FCMP_UGE: SwapArgs = true; BranchOpc = X86::JBE_4; break;
1072 case CmpInst::FCMP_ULT: SwapArgs = false; BranchOpc = X86::JB_4; break;
1073 case CmpInst::FCMP_ULE: SwapArgs = false; BranchOpc = X86::JBE_4; break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001074
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001075 case CmpInst::ICMP_EQ: SwapArgs = false; BranchOpc = X86::JE_4; break;
1076 case CmpInst::ICMP_NE: SwapArgs = false; BranchOpc = X86::JNE_4; break;
1077 case CmpInst::ICMP_UGT: SwapArgs = false; BranchOpc = X86::JA_4; break;
1078 case CmpInst::ICMP_UGE: SwapArgs = false; BranchOpc = X86::JAE_4; break;
1079 case CmpInst::ICMP_ULT: SwapArgs = false; BranchOpc = X86::JB_4; break;
1080 case CmpInst::ICMP_ULE: SwapArgs = false; BranchOpc = X86::JBE_4; break;
1081 case CmpInst::ICMP_SGT: SwapArgs = false; BranchOpc = X86::JG_4; break;
1082 case CmpInst::ICMP_SGE: SwapArgs = false; BranchOpc = X86::JGE_4; break;
1083 case CmpInst::ICMP_SLT: SwapArgs = false; BranchOpc = X86::JL_4; break;
1084 case CmpInst::ICMP_SLE: SwapArgs = false; BranchOpc = X86::JLE_4; break;
Dan Gohmand98d6202008-10-02 22:15:21 +00001085 default:
1086 return false;
1087 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001088
Dan Gohman46510a72010-04-15 01:51:59 +00001089 const Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1);
Chris Lattner709d8292008-10-15 04:02:26 +00001090 if (SwapArgs)
1091 std::swap(Op0, Op1);
1092
Chris Lattner9a08a612008-10-15 04:26:38 +00001093 // Emit a compare of the LHS and RHS, setting the flags.
1094 if (!X86FastEmitCompare(Op0, Op1, VT))
1095 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001096
Dan Gohman84023e02010-07-10 09:00:22 +00001097 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BranchOpc))
1098 .addMBB(TrueMBB);
Dan Gohman7b66e042008-10-21 18:24:51 +00001099
1100 if (Predicate == CmpInst::FCMP_UNE) {
1101 // X86 requires a second branch to handle UNE (and OEQ,
1102 // which is mapped to UNE above).
Dan Gohman84023e02010-07-10 09:00:22 +00001103 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::JP_4))
1104 .addMBB(TrueMBB);
Dan Gohman7b66e042008-10-21 18:24:51 +00001105 }
1106
Stuart Hastings3bf91252010-06-17 22:43:56 +00001107 FastEmitBranch(FalseMBB, DL);
Dan Gohman84023e02010-07-10 09:00:22 +00001108 FuncInfo.MBB->addSuccessor(TrueMBB);
Dan Gohmand98d6202008-10-02 22:15:21 +00001109 return true;
1110 }
Chris Lattner90cb88a2011-04-19 04:22:17 +00001111 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1112 // Handle things like "%cond = trunc i32 %X to i1 / br i1 %cond", which
1113 // typically happen for _Bool and C++ bools.
1114 MVT SourceVT;
1115 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
1116 isTypeLegal(TI->getOperand(0)->getType(), SourceVT)) {
1117 unsigned TestOpc = 0;
1118 switch (SourceVT.SimpleTy) {
1119 default: break;
1120 case MVT::i8: TestOpc = X86::TEST8ri; break;
1121 case MVT::i16: TestOpc = X86::TEST16ri; break;
1122 case MVT::i32: TestOpc = X86::TEST32ri; break;
1123 case MVT::i64: TestOpc = X86::TEST64ri32; break;
1124 }
1125 if (TestOpc) {
1126 unsigned OpReg = getRegForValue(TI->getOperand(0));
1127 if (OpReg == 0) return false;
1128 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TestOpc))
1129 .addReg(OpReg).addImm(1);
Eric Christopher471e4222011-06-08 23:55:35 +00001130
Chris Lattnerc76d1212011-04-19 04:26:32 +00001131 unsigned JmpOpc = X86::JNE_4;
1132 if (FuncInfo.MBB->isLayoutSuccessor(TrueMBB)) {
1133 std::swap(TrueMBB, FalseMBB);
1134 JmpOpc = X86::JE_4;
1135 }
Eric Christopher471e4222011-06-08 23:55:35 +00001136
Chris Lattnerc76d1212011-04-19 04:26:32 +00001137 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(JmpOpc))
Chris Lattner90cb88a2011-04-19 04:22:17 +00001138 .addMBB(TrueMBB);
1139 FastEmitBranch(FalseMBB, DL);
1140 FuncInfo.MBB->addSuccessor(TrueMBB);
1141 return true;
1142 }
1143 }
Dan Gohmand98d6202008-10-02 22:15:21 +00001144 }
1145
1146 // Otherwise do a clumsy setcc and re-test it.
Eli Friedman547eb4f2011-04-27 01:34:27 +00001147 // Note that i1 essentially gets ANY_EXTEND'ed to i8 where it isn't used
1148 // in an explicit cast, so make sure to handle that correctly.
Dan Gohmand98d6202008-10-02 22:15:21 +00001149 unsigned OpReg = getRegForValue(BI->getCondition());
1150 if (OpReg == 0) return false;
1151
Eli Friedman547eb4f2011-04-27 01:34:27 +00001152 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::TEST8ri))
1153 .addReg(OpReg).addImm(1);
Dan Gohman84023e02010-07-10 09:00:22 +00001154 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::JNE_4))
1155 .addMBB(TrueMBB);
Stuart Hastings3bf91252010-06-17 22:43:56 +00001156 FastEmitBranch(FalseMBB, DL);
Dan Gohman84023e02010-07-10 09:00:22 +00001157 FuncInfo.MBB->addSuccessor(TrueMBB);
Dan Gohmand89ae992008-09-05 01:06:14 +00001158 return true;
1159}
1160
Dan Gohman46510a72010-04-15 01:51:59 +00001161bool X86FastISel::X86SelectShift(const Instruction *I) {
Chris Lattner602fc062011-04-17 20:23:29 +00001162 unsigned CReg = 0, OpReg = 0;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001163 const TargetRegisterClass *RC = NULL;
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00001164 if (I->getType()->isIntegerTy(8)) {
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001165 CReg = X86::CL;
1166 RC = &X86::GR8RegClass;
1167 switch (I->getOpcode()) {
Chris Lattner602fc062011-04-17 20:23:29 +00001168 case Instruction::LShr: OpReg = X86::SHR8rCL; break;
1169 case Instruction::AShr: OpReg = X86::SAR8rCL; break;
1170 case Instruction::Shl: OpReg = X86::SHL8rCL; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001171 default: return false;
1172 }
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00001173 } else if (I->getType()->isIntegerTy(16)) {
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001174 CReg = X86::CX;
1175 RC = &X86::GR16RegClass;
1176 switch (I->getOpcode()) {
Chris Lattner602fc062011-04-17 20:23:29 +00001177 case Instruction::LShr: OpReg = X86::SHR16rCL; break;
1178 case Instruction::AShr: OpReg = X86::SAR16rCL; break;
1179 case Instruction::Shl: OpReg = X86::SHL16rCL; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001180 default: return false;
1181 }
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00001182 } else if (I->getType()->isIntegerTy(32)) {
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001183 CReg = X86::ECX;
1184 RC = &X86::GR32RegClass;
1185 switch (I->getOpcode()) {
Chris Lattner602fc062011-04-17 20:23:29 +00001186 case Instruction::LShr: OpReg = X86::SHR32rCL; break;
1187 case Instruction::AShr: OpReg = X86::SAR32rCL; break;
1188 case Instruction::Shl: OpReg = X86::SHL32rCL; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001189 default: return false;
1190 }
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00001191 } else if (I->getType()->isIntegerTy(64)) {
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001192 CReg = X86::RCX;
1193 RC = &X86::GR64RegClass;
1194 switch (I->getOpcode()) {
Chris Lattner602fc062011-04-17 20:23:29 +00001195 case Instruction::LShr: OpReg = X86::SHR64rCL; break;
1196 case Instruction::AShr: OpReg = X86::SAR64rCL; break;
1197 case Instruction::Shl: OpReg = X86::SHL64rCL; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001198 default: return false;
1199 }
1200 } else {
1201 return false;
1202 }
1203
Duncan Sands1440e8b2010-11-03 11:35:31 +00001204 MVT VT;
1205 if (!isTypeLegal(I->getType(), VT))
Dan Gohmanf58cb6d2008-09-05 21:27:34 +00001206 return false;
1207
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001208 unsigned Op0Reg = getRegForValue(I->getOperand(0));
1209 if (Op0Reg == 0) return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001210
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001211 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1212 if (Op1Reg == 0) return false;
Jakob Stoklund Olesen5127f792010-07-11 03:31:00 +00001213 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1214 CReg).addReg(Op1Reg);
Dan Gohman145b8282008-10-07 21:50:36 +00001215
1216 // The shift instruction uses X86::CL. If we defined a super-register
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001217 // of X86::CL, emit a subreg KILL to precisely describe what we're doing here.
Dan Gohman145b8282008-10-07 21:50:36 +00001218 if (CReg != X86::CL)
Dan Gohman84023e02010-07-10 09:00:22 +00001219 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1220 TII.get(TargetOpcode::KILL), X86::CL)
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001221 .addReg(CReg, RegState::Kill);
Dan Gohman145b8282008-10-07 21:50:36 +00001222
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001223 unsigned ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +00001224 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(OpReg), ResultReg)
1225 .addReg(Op0Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001226 UpdateValueMap(I, ResultReg);
1227 return true;
1228}
1229
Dan Gohman46510a72010-04-15 01:51:59 +00001230bool X86FastISel::X86SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001231 MVT VT;
1232 if (!isTypeLegal(I->getType(), VT))
Chris Lattner160f6cc2008-10-15 05:07:36 +00001233 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001234
Eric Christophere487b012010-09-29 23:00:29 +00001235 // We only use cmov here, if we don't have a cmov instruction bail.
1236 if (!Subtarget->hasCMov()) return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001237
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001238 unsigned Opc = 0;
1239 const TargetRegisterClass *RC = NULL;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001240 if (VT == MVT::i16) {
Dan Gohman31d26912008-09-05 21:13:04 +00001241 Opc = X86::CMOVE16rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001242 RC = &X86::GR16RegClass;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001243 } else if (VT == MVT::i32) {
Dan Gohman31d26912008-09-05 21:13:04 +00001244 Opc = X86::CMOVE32rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001245 RC = &X86::GR32RegClass;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001246 } else if (VT == MVT::i64) {
Dan Gohman31d26912008-09-05 21:13:04 +00001247 Opc = X86::CMOVE64rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001248 RC = &X86::GR64RegClass;
1249 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001250 return false;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001251 }
1252
1253 unsigned Op0Reg = getRegForValue(I->getOperand(0));
1254 if (Op0Reg == 0) return false;
1255 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1256 if (Op1Reg == 0) return false;
1257 unsigned Op2Reg = getRegForValue(I->getOperand(2));
1258 if (Op2Reg == 0) return false;
1259
Dan Gohman84023e02010-07-10 09:00:22 +00001260 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::TEST8rr))
1261 .addReg(Op0Reg).addReg(Op0Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001262 unsigned ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +00001263 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
1264 .addReg(Op1Reg).addReg(Op2Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001265 UpdateValueMap(I, ResultReg);
1266 return true;
1267}
1268
Dan Gohman46510a72010-04-15 01:51:59 +00001269bool X86FastISel::X86SelectFPExt(const Instruction *I) {
Chris Lattner160f6cc2008-10-15 05:07:36 +00001270 // fpext from float to double.
Bruno Cardoso Lopes645b8be2011-09-03 00:46:42 +00001271 if (X86ScalarSSEf64 &&
Chris Lattnercf0fe8d2009-10-05 05:54:46 +00001272 I->getType()->isDoubleTy()) {
Dan Gohman46510a72010-04-15 01:51:59 +00001273 const Value *V = I->getOperand(0);
Chris Lattnercf0fe8d2009-10-05 05:54:46 +00001274 if (V->getType()->isFloatTy()) {
Chris Lattner160f6cc2008-10-15 05:07:36 +00001275 unsigned OpReg = getRegForValue(V);
1276 if (OpReg == 0) return false;
Craig Topperc9099502012-04-20 06:31:50 +00001277 unsigned ResultReg = createResultReg(&X86::FR64RegClass);
Dan Gohman84023e02010-07-10 09:00:22 +00001278 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1279 TII.get(X86::CVTSS2SDrr), ResultReg)
1280 .addReg(OpReg);
Chris Lattner160f6cc2008-10-15 05:07:36 +00001281 UpdateValueMap(I, ResultReg);
1282 return true;
Dan Gohman78efce62008-09-10 21:02:08 +00001283 }
1284 }
1285
1286 return false;
1287}
1288
Dan Gohman46510a72010-04-15 01:51:59 +00001289bool X86FastISel::X86SelectFPTrunc(const Instruction *I) {
Bruno Cardoso Lopes645b8be2011-09-03 00:46:42 +00001290 if (X86ScalarSSEf64) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +00001291 if (I->getType()->isFloatTy()) {
Dan Gohman46510a72010-04-15 01:51:59 +00001292 const Value *V = I->getOperand(0);
Chris Lattnercf0fe8d2009-10-05 05:54:46 +00001293 if (V->getType()->isDoubleTy()) {
Dan Gohman78efce62008-09-10 21:02:08 +00001294 unsigned OpReg = getRegForValue(V);
1295 if (OpReg == 0) return false;
Craig Topperc9099502012-04-20 06:31:50 +00001296 unsigned ResultReg = createResultReg(&X86::FR32RegClass);
Dan Gohman84023e02010-07-10 09:00:22 +00001297 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1298 TII.get(X86::CVTSD2SSrr), ResultReg)
1299 .addReg(OpReg);
Dan Gohman78efce62008-09-10 21:02:08 +00001300 UpdateValueMap(I, ResultReg);
1301 return true;
1302 }
1303 }
1304 }
1305
1306 return false;
1307}
1308
Dan Gohman46510a72010-04-15 01:51:59 +00001309bool X86FastISel::X86SelectTrunc(const Instruction *I) {
Owen Andersone50ed302009-08-10 22:56:29 +00001310 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
1311 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001312
Eli Friedman76927d732011-05-25 23:49:02 +00001313 // This code only handles truncation to byte.
Owen Anderson825b72b2009-08-11 20:47:22 +00001314 if (DstVT != MVT::i8 && DstVT != MVT::i1)
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001315 return false;
Eli Friedman76927d732011-05-25 23:49:02 +00001316 if (!TLI.isTypeLegal(SrcVT))
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001317 return false;
1318
1319 unsigned InputReg = getRegForValue(I->getOperand(0));
1320 if (!InputReg)
1321 // Unhandled operand. Halt "fast" selection and bail.
1322 return false;
1323
Eli Friedman76927d732011-05-25 23:49:02 +00001324 if (SrcVT == MVT::i8) {
1325 // Truncate from i8 to i1; no code needed.
1326 UpdateValueMap(I, InputReg);
1327 return true;
1328 }
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001329
Eli Friedman76927d732011-05-25 23:49:02 +00001330 if (!Subtarget->is64Bit()) {
1331 // If we're on x86-32; we can't extract an i8 from a general register.
1332 // First issue a copy to GR16_ABCD or GR32_ABCD.
Craig Topperc9099502012-04-20 06:31:50 +00001333 const TargetRegisterClass *CopyRC = (SrcVT == MVT::i16) ?
1334 (const TargetRegisterClass*)&X86::GR16_ABCDRegClass :
1335 (const TargetRegisterClass*)&X86::GR32_ABCDRegClass;
Eli Friedman76927d732011-05-25 23:49:02 +00001336 unsigned CopyReg = createResultReg(CopyRC);
1337 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1338 CopyReg).addReg(InputReg);
1339 InputReg = CopyReg;
1340 }
1341
1342 // Issue an extract_subreg.
Owen Anderson825b72b2009-08-11 20:47:22 +00001343 unsigned ResultReg = FastEmitInst_extractsubreg(MVT::i8,
Eli Friedman76927d732011-05-25 23:49:02 +00001344 InputReg, /*Kill=*/true,
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001345 X86::sub_8bit);
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001346 if (!ResultReg)
1347 return false;
1348
1349 UpdateValueMap(I, ResultReg);
1350 return true;
1351}
1352
Eli Friedmanc0883452011-05-20 22:21:04 +00001353bool X86FastISel::IsMemcpySmall(uint64_t Len) {
1354 return Len <= (Subtarget->is64Bit() ? 32 : 16);
1355}
1356
Eli Friedmand5089a92011-04-27 01:45:07 +00001357bool X86FastISel::TryEmitSmallMemcpy(X86AddressMode DestAM,
1358 X86AddressMode SrcAM, uint64_t Len) {
Eli Friedmanc0883452011-05-20 22:21:04 +00001359
Eli Friedmand5089a92011-04-27 01:45:07 +00001360 // Make sure we don't bloat code by inlining very large memcpy's.
Eli Friedmanc0883452011-05-20 22:21:04 +00001361 if (!IsMemcpySmall(Len))
1362 return false;
1363
1364 bool i64Legal = Subtarget->is64Bit();
Eli Friedmand5089a92011-04-27 01:45:07 +00001365
1366 // We don't care about alignment here since we just emit integer accesses.
1367 while (Len) {
1368 MVT VT;
1369 if (Len >= 8 && i64Legal)
1370 VT = MVT::i64;
1371 else if (Len >= 4)
1372 VT = MVT::i32;
1373 else if (Len >= 2)
1374 VT = MVT::i16;
1375 else {
1376 assert(Len == 1);
1377 VT = MVT::i8;
1378 }
1379
1380 unsigned Reg;
1381 bool RV = X86FastEmitLoad(VT, SrcAM, Reg);
1382 RV &= X86FastEmitStore(VT, Reg, DestAM);
1383 assert(RV && "Failed to emit load or store??");
1384
1385 unsigned Size = VT.getSizeInBits()/8;
1386 Len -= Size;
1387 DestAM.Disp += Size;
1388 SrcAM.Disp += Size;
1389 }
1390
1391 return true;
1392}
1393
Dan Gohman46510a72010-04-15 01:51:59 +00001394bool X86FastISel::X86VisitIntrinsicCall(const IntrinsicInst &I) {
Bill Wendling52370a12008-12-09 02:42:50 +00001395 // FIXME: Handle more intrinsics.
Chris Lattnera9a42252009-04-12 07:36:01 +00001396 switch (I.getIntrinsicID()) {
Bill Wendling52370a12008-12-09 02:42:50 +00001397 default: return false;
Chris Lattner832e4942011-04-19 05:52:03 +00001398 case Intrinsic::memcpy: {
1399 const MemCpyInst &MCI = cast<MemCpyInst>(I);
1400 // Don't handle volatile or variable length memcpys.
Eli Friedman25255cb2011-06-10 23:39:36 +00001401 if (MCI.isVolatile())
Chris Lattner832e4942011-04-19 05:52:03 +00001402 return false;
Eli Friedmand5089a92011-04-27 01:45:07 +00001403
Eli Friedman25255cb2011-06-10 23:39:36 +00001404 if (isa<ConstantInt>(MCI.getLength())) {
1405 // Small memcpy's are common enough that we want to do them
1406 // without a call if possible.
1407 uint64_t Len = cast<ConstantInt>(MCI.getLength())->getZExtValue();
1408 if (IsMemcpySmall(Len)) {
1409 X86AddressMode DestAM, SrcAM;
1410 if (!X86SelectAddress(MCI.getRawDest(), DestAM) ||
1411 !X86SelectAddress(MCI.getRawSource(), SrcAM))
1412 return false;
1413 TryEmitSmallMemcpy(DestAM, SrcAM, Len);
1414 return true;
1415 }
1416 }
Eric Christopher471e4222011-06-08 23:55:35 +00001417
Eli Friedman25255cb2011-06-10 23:39:36 +00001418 unsigned SizeWidth = Subtarget->is64Bit() ? 64 : 32;
1419 if (!MCI.getLength()->getType()->isIntegerTy(SizeWidth))
Chris Lattner832e4942011-04-19 05:52:03 +00001420 return false;
Eli Friedmand5089a92011-04-27 01:45:07 +00001421
Eli Friedman25255cb2011-06-10 23:39:36 +00001422 if (MCI.getSourceAddressSpace() > 255 || MCI.getDestAddressSpace() > 255)
1423 return false;
1424
1425 return DoSelectCall(&I, "memcpy");
Chris Lattner832e4942011-04-19 05:52:03 +00001426 }
Eli Friedman25255cb2011-06-10 23:39:36 +00001427 case Intrinsic::memset: {
1428 const MemSetInst &MSI = cast<MemSetInst>(I);
Eric Christopher471e4222011-06-08 23:55:35 +00001429
Nick Lewycky3207c9a2011-08-02 00:40:16 +00001430 if (MSI.isVolatile())
1431 return false;
1432
Eli Friedman25255cb2011-06-10 23:39:36 +00001433 unsigned SizeWidth = Subtarget->is64Bit() ? 64 : 32;
1434 if (!MSI.getLength()->getType()->isIntegerTy(SizeWidth))
1435 return false;
1436
1437 if (MSI.getDestAddressSpace() > 255)
1438 return false;
1439
1440 return DoSelectCall(&I, "memset");
1441 }
Eric Christopher07754c22010-03-18 20:27:26 +00001442 case Intrinsic::stackprotector: {
Chad Rosiere1093e52012-05-11 19:43:29 +00001443 // Emit code to store the stack guard onto the stack.
Eric Christopher07754c22010-03-18 20:27:26 +00001444 EVT PtrTy = TLI.getPointerTy();
1445
Gabor Greif1cfe44a2010-06-26 11:51:52 +00001446 const Value *Op1 = I.getArgOperand(0); // The guard's value.
1447 const AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Eric Christopher07754c22010-03-18 20:27:26 +00001448
1449 // Grab the frame index.
1450 X86AddressMode AM;
1451 if (!X86SelectAddress(Slot, AM)) return false;
Eric Christopher88dee302010-03-18 21:58:33 +00001452 if (!X86FastEmitStore(PtrTy, Op1, AM)) return false;
Eric Christopher07754c22010-03-18 20:27:26 +00001453 return true;
1454 }
Dale Johannesen5ed17ae2010-01-26 00:09:58 +00001455 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00001456 const DbgDeclareInst *DI = cast<DbgDeclareInst>(&I);
Dale Johannesen5ed17ae2010-01-26 00:09:58 +00001457 X86AddressMode AM;
Dale Johannesen973f4672010-01-29 21:21:28 +00001458 assert(DI->getAddress() && "Null address should be checked earlier!");
Dale Johannesen5ed17ae2010-01-26 00:09:58 +00001459 if (!X86SelectAddress(DI->getAddress(), AM))
1460 return false;
Evan Chenge837dea2011-06-28 19:10:37 +00001461 const MCInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
Dale Johannesen116b7992010-02-18 18:51:15 +00001462 // FIXME may need to add RegState::Debug to any registers produced,
1463 // although ESP/EBP should be the only ones at the moment.
Dan Gohman84023e02010-07-10 09:00:22 +00001464 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II), AM).
1465 addImm(0).addMetadata(DI->getVariable());
Dale Johannesen5ed17ae2010-01-26 00:09:58 +00001466 return true;
1467 }
Eric Christopher77f79892010-01-18 22:11:29 +00001468 case Intrinsic::trap: {
Dan Gohman84023e02010-07-10 09:00:22 +00001469 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::TRAP));
Eric Christopher77f79892010-01-18 22:11:29 +00001470 return true;
1471 }
Bill Wendling52370a12008-12-09 02:42:50 +00001472 case Intrinsic::sadd_with_overflow:
1473 case Intrinsic::uadd_with_overflow: {
Chris Lattner832e4942011-04-19 05:52:03 +00001474 // FIXME: Should fold immediates.
Eric Christopher471e4222011-06-08 23:55:35 +00001475
Bill Wendlingc065b3f2008-12-09 07:55:31 +00001476 // Replace "add with overflow" intrinsics with an "add" instruction followed
Eli Friedman482feb32011-05-16 21:06:17 +00001477 // by a seto/setc instruction.
Bill Wendling52370a12008-12-09 02:42:50 +00001478 const Function *Callee = I.getCalledFunction();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001479 Type *RetTy =
Bill Wendling52370a12008-12-09 02:42:50 +00001480 cast<StructType>(Callee->getReturnType())->getTypeAtIndex(unsigned(0));
1481
Duncan Sands1440e8b2010-11-03 11:35:31 +00001482 MVT VT;
Bill Wendling52370a12008-12-09 02:42:50 +00001483 if (!isTypeLegal(RetTy, VT))
1484 return false;
1485
Gabor Greif1cfe44a2010-06-26 11:51:52 +00001486 const Value *Op1 = I.getArgOperand(0);
1487 const Value *Op2 = I.getArgOperand(1);
Bill Wendling52370a12008-12-09 02:42:50 +00001488 unsigned Reg1 = getRegForValue(Op1);
1489 unsigned Reg2 = getRegForValue(Op2);
1490
1491 if (Reg1 == 0 || Reg2 == 0)
1492 // FIXME: Handle values *not* in registers.
1493 return false;
1494
1495 unsigned OpC = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001496 if (VT == MVT::i32)
Bill Wendling52370a12008-12-09 02:42:50 +00001497 OpC = X86::ADD32rr;
Owen Anderson825b72b2009-08-11 20:47:22 +00001498 else if (VT == MVT::i64)
Bill Wendling52370a12008-12-09 02:42:50 +00001499 OpC = X86::ADD64rr;
1500 else
1501 return false;
1502
Eli Friedman482feb32011-05-16 21:06:17 +00001503 // The call to CreateRegs builds two sequential registers, to store the
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +00001504 // both the returned values.
Eli Friedman482feb32011-05-16 21:06:17 +00001505 unsigned ResultReg = FuncInfo.CreateRegs(I.getType());
Dan Gohman84023e02010-07-10 09:00:22 +00001506 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(OpC), ResultReg)
1507 .addReg(Reg1).addReg(Reg2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001508
Chris Lattnera9a42252009-04-12 07:36:01 +00001509 unsigned Opc = X86::SETBr;
1510 if (I.getIntrinsicID() == Intrinsic::sadd_with_overflow)
1511 Opc = X86::SETOr;
Eli Friedman482feb32011-05-16 21:06:17 +00001512 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg+1);
1513
1514 UpdateValueMap(&I, ResultReg, 2);
Bill Wendling52370a12008-12-09 02:42:50 +00001515 return true;
1516 }
1517 }
1518}
1519
Dan Gohman46510a72010-04-15 01:51:59 +00001520bool X86FastISel::X86SelectCall(const Instruction *I) {
1521 const CallInst *CI = cast<CallInst>(I);
Gabor Greif1cfe44a2010-06-26 11:51:52 +00001522 const Value *Callee = CI->getCalledValue();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001523
1524 // Can't handle inline asm yet.
1525 if (isa<InlineAsm>(Callee))
1526 return false;
1527
Bill Wendling52370a12008-12-09 02:42:50 +00001528 // Handle intrinsic calls.
Dan Gohman46510a72010-04-15 01:51:59 +00001529 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(CI))
Chris Lattnera9a42252009-04-12 07:36:01 +00001530 return X86VisitIntrinsicCall(*II);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001531
Chad Rosier425e9512012-12-11 00:18:02 +00001532 // Allow SelectionDAG isel to handle tail calls.
1533 if (cast<CallInst>(I)->isTailCall())
1534 return false;
1535
Eli Friedman25255cb2011-06-10 23:39:36 +00001536 return DoSelectCall(I, 0);
1537}
1538
Rafael Espindolac338fe02012-07-25 15:42:45 +00001539static unsigned computeBytesPoppedByCallee(const X86Subtarget &Subtarget,
1540 const ImmutableCallSite &CS) {
Rafael Espindola742f2c92012-07-25 13:35:45 +00001541 if (Subtarget.is64Bit())
1542 return 0;
1543 if (Subtarget.isTargetWindows())
1544 return 0;
1545 CallingConv::ID CC = CS.getCallingConv();
1546 if (CC == CallingConv::Fast || CC == CallingConv::GHC)
1547 return 0;
Bill Wendling3e2d76c2012-10-09 21:38:14 +00001548 if (!CS.paramHasAttr(1, Attributes::StructRet))
Rafael Espindola742f2c92012-07-25 13:35:45 +00001549 return 0;
Bill Wendling3e2d76c2012-10-09 21:38:14 +00001550 if (CS.paramHasAttr(1, Attributes::InReg))
Rafael Espindola1cee7102012-07-25 13:41:10 +00001551 return 0;
Rafael Espindola742f2c92012-07-25 13:35:45 +00001552 return 4;
1553}
1554
Eli Friedman25255cb2011-06-10 23:39:36 +00001555// Select either a call, or an llvm.memcpy/memmove/memset intrinsic
1556bool X86FastISel::DoSelectCall(const Instruction *I, const char *MemIntName) {
1557 const CallInst *CI = cast<CallInst>(I);
1558 const Value *Callee = CI->getCalledValue();
1559
Evan Chengf3d4efe2008-09-07 09:09:33 +00001560 // Handle only C and fastcc calling conventions for now.
Dan Gohman46510a72010-04-15 01:51:59 +00001561 ImmutableCallSite CS(CI);
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001562 CallingConv::ID CC = CS.getCallingConv();
Chris Lattnere03b8d32011-04-19 04:42:38 +00001563 if (CC != CallingConv::C && CC != CallingConv::Fast &&
Evan Chengf3d4efe2008-09-07 09:09:33 +00001564 CC != CallingConv::X86_FastCall)
1565 return false;
1566
Evan Cheng381993f2010-01-27 00:00:57 +00001567 // fastcc with -tailcallopt is intended to provide a guaranteed
1568 // tail call optimization. Fastisel doesn't know how to do that.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001569 if (CC == CallingConv::Fast && TM.Options.GuaranteedTailCallOpt)
Evan Cheng381993f2010-01-27 00:00:57 +00001570 return false;
1571
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001572 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
1573 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Eli Friedman37620462011-04-19 17:22:22 +00001574 bool isVarArg = FTy->isVarArg();
1575
1576 // Don't know how to handle Win64 varargs yet. Nothing special needed for
1577 // x86-32. Special handling for x86-64 is implemented.
1578 if (isVarArg && Subtarget->isTargetWin64())
Evan Chengf3d4efe2008-09-07 09:09:33 +00001579 return false;
1580
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001581 // Fast-isel doesn't know about callee-pop yet.
Evan Chengef41ff62011-06-23 17:54:54 +00001582 if (X86::isCalleePop(CC, Subtarget->is64Bit(), isVarArg,
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001583 TM.Options.GuaranteedTailCallOpt))
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001584 return false;
1585
Eli Friedman19515b42011-05-17 18:29:03 +00001586 // Check whether the function can return without sret-demotion.
1587 SmallVector<ISD::OutputArg, 4> Outs;
Eli Friedman19515b42011-05-17 18:29:03 +00001588 GetReturnInfo(I->getType(), CS.getAttributes().getRetAttributes(),
Eli Friedman2db0e9e2012-05-25 00:09:29 +00001589 Outs, TLI);
Eli Friedman19515b42011-05-17 18:29:03 +00001590 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Bill Wendling56cb2292012-07-19 00:11:40 +00001591 *FuncInfo.MF, FTy->isVarArg(),
1592 Outs, FTy->getContext());
Eli Friedman19515b42011-05-17 18:29:03 +00001593 if (!CanLowerReturn)
Eli Friedmanc93943b2011-05-17 02:36:59 +00001594 return false;
1595
Dan Gohmanb5b6ec62008-09-17 21:18:49 +00001596 // Materialize callee address in a register. FIXME: GV address can be
1597 // handled with a CALLpcrel32 instead.
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001598 X86AddressMode CalleeAM;
Chris Lattner0aa43de2009-07-10 05:33:42 +00001599 if (!X86SelectCallAddress(Callee, CalleeAM))
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001600 return false;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +00001601 unsigned CalleeOp = 0;
Dan Gohman46510a72010-04-15 01:51:59 +00001602 const GlobalValue *GV = 0;
Chris Lattner553e5712009-06-27 04:50:14 +00001603 if (CalleeAM.GV != 0) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001604 GV = CalleeAM.GV;
Chris Lattner553e5712009-06-27 04:50:14 +00001605 } else if (CalleeAM.Base.Reg != 0) {
1606 CalleeOp = CalleeAM.Base.Reg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001607 } else
1608 return false;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +00001609
Evan Chengf3d4efe2008-09-07 09:09:33 +00001610 // Deal with call operands first.
Dan Gohman46510a72010-04-15 01:51:59 +00001611 SmallVector<const Value *, 8> ArgVals;
Chris Lattner241ab472008-10-15 05:38:32 +00001612 SmallVector<unsigned, 8> Args;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001613 SmallVector<MVT, 8> ArgVTs;
Chris Lattner241ab472008-10-15 05:38:32 +00001614 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosier15b44972012-02-15 00:36:26 +00001615 unsigned arg_size = CS.arg_size();
1616 Args.reserve(arg_size);
1617 ArgVals.reserve(arg_size);
1618 ArgVTs.reserve(arg_size);
1619 ArgFlags.reserve(arg_size);
Dan Gohman46510a72010-04-15 01:51:59 +00001620 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001621 i != e; ++i) {
Eli Friedman25255cb2011-06-10 23:39:36 +00001622 // If we're lowering a mem intrinsic instead of a regular call, skip the
1623 // last two arguments, which should not passed to the underlying functions.
1624 if (MemIntName && e-i <= 2)
1625 break;
Chris Lattnere03b8d32011-04-19 04:42:38 +00001626 Value *ArgVal = *i;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001627 ISD::ArgFlagsTy Flags;
1628 unsigned AttrInd = i - CS.arg_begin() + 1;
Bill Wendling3e2d76c2012-10-09 21:38:14 +00001629 if (CS.paramHasAttr(AttrInd, Attributes::SExt))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001630 Flags.setSExt();
Bill Wendling3e2d76c2012-10-09 21:38:14 +00001631 if (CS.paramHasAttr(AttrInd, Attributes::ZExt))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001632 Flags.setZExt();
1633
Bill Wendling3e2d76c2012-10-09 21:38:14 +00001634 if (CS.paramHasAttr(AttrInd, Attributes::ByVal)) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001635 PointerType *Ty = cast<PointerType>(ArgVal->getType());
1636 Type *ElementTy = Ty->getElementType();
Eli Friedmanc0883452011-05-20 22:21:04 +00001637 unsigned FrameSize = TD.getTypeAllocSize(ElementTy);
1638 unsigned FrameAlign = CS.getParamAlignment(AttrInd);
1639 if (!FrameAlign)
1640 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
1641 Flags.setByVal();
1642 Flags.setByValSize(FrameSize);
1643 Flags.setByValAlign(FrameAlign);
1644 if (!IsMemcpySmall(FrameSize))
1645 return false;
1646 }
1647
Bill Wendling3e2d76c2012-10-09 21:38:14 +00001648 if (CS.paramHasAttr(AttrInd, Attributes::InReg))
Eli Friedmanc0883452011-05-20 22:21:04 +00001649 Flags.setInReg();
Bill Wendling3e2d76c2012-10-09 21:38:14 +00001650 if (CS.paramHasAttr(AttrInd, Attributes::Nest))
Eli Friedmanc0883452011-05-20 22:21:04 +00001651 Flags.setNest();
1652
Chris Lattnere03b8d32011-04-19 04:42:38 +00001653 // If this is an i1/i8/i16 argument, promote to i32 to avoid an extra
1654 // instruction. This is safe because it is common to all fastisel supported
1655 // calling conventions on x86.
1656 if (ConstantInt *CI = dyn_cast<ConstantInt>(ArgVal)) {
1657 if (CI->getBitWidth() == 1 || CI->getBitWidth() == 8 ||
1658 CI->getBitWidth() == 16) {
1659 if (Flags.isSExt())
1660 ArgVal = ConstantExpr::getSExt(CI,Type::getInt32Ty(CI->getContext()));
1661 else
1662 ArgVal = ConstantExpr::getZExt(CI,Type::getInt32Ty(CI->getContext()));
1663 }
1664 }
Eric Christopher471e4222011-06-08 23:55:35 +00001665
Chris Lattnerb44101c2011-04-19 05:09:50 +00001666 unsigned ArgReg;
Eric Christopher471e4222011-06-08 23:55:35 +00001667
Chris Lattnerff009ad2011-04-19 05:15:59 +00001668 // Passing bools around ends up doing a trunc to i1 and passing it.
1669 // Codegen this as an argument + "and 1".
Chris Lattnerb44101c2011-04-19 05:09:50 +00001670 if (ArgVal->getType()->isIntegerTy(1) && isa<TruncInst>(ArgVal) &&
1671 cast<TruncInst>(ArgVal)->getParent() == I->getParent() &&
1672 ArgVal->hasOneUse()) {
Chris Lattnerb44101c2011-04-19 05:09:50 +00001673 ArgVal = cast<TruncInst>(ArgVal)->getOperand(0);
1674 ArgReg = getRegForValue(ArgVal);
1675 if (ArgReg == 0) return false;
Eric Christopher471e4222011-06-08 23:55:35 +00001676
Chris Lattnerb44101c2011-04-19 05:09:50 +00001677 MVT ArgVT;
1678 if (!isTypeLegal(ArgVal->getType(), ArgVT)) return false;
Eric Christopher471e4222011-06-08 23:55:35 +00001679
Chris Lattnerb44101c2011-04-19 05:09:50 +00001680 ArgReg = FastEmit_ri(ArgVT, ArgVT, ISD::AND, ArgReg,
1681 ArgVal->hasOneUse(), 1);
1682 } else {
1683 ArgReg = getRegForValue(ArgVal);
Chris Lattnerb44101c2011-04-19 05:09:50 +00001684 }
Chris Lattnere03b8d32011-04-19 04:42:38 +00001685
Chris Lattnerff009ad2011-04-19 05:15:59 +00001686 if (ArgReg == 0) return false;
1687
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001688 Type *ArgTy = ArgVal->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001689 MVT ArgVT;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001690 if (!isTypeLegal(ArgTy, ArgVT))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001691 return false;
Eli Friedmanc0883452011-05-20 22:21:04 +00001692 if (ArgVT == MVT::x86mmx)
1693 return false;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001694 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1695 Flags.setOrigAlign(OriginalAlignment);
1696
Chris Lattnerb44101c2011-04-19 05:09:50 +00001697 Args.push_back(ArgReg);
Chris Lattnere03b8d32011-04-19 04:42:38 +00001698 ArgVals.push_back(ArgVal);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001699 ArgVTs.push_back(ArgVT);
1700 ArgFlags.push_back(Flags);
1701 }
1702
1703 // Analyze operands of the call, assigning locations to each operand.
1704 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001705 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, ArgLocs,
Bill Wendling56cb2292012-07-19 00:11:40 +00001706 I->getParent()->getContext());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001707
Dan Gohmand8acddd2010-06-01 21:09:47 +00001708 // Allocate shadow area for Win64
Chris Lattnere03b8d32011-04-19 04:42:38 +00001709 if (Subtarget->isTargetWin64())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001710 CCInfo.AllocateStack(32, 8);
Dan Gohmand8acddd2010-06-01 21:09:47 +00001711
Duncan Sands45907662010-10-31 13:21:44 +00001712 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CC_X86);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001713
1714 // Get a count of how many bytes are to be pushed on the stack.
1715 unsigned NumBytes = CCInfo.getNextStackOffset();
1716
1717 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001718 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Dan Gohman84023e02010-07-10 09:00:22 +00001719 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(AdjStackDown))
1720 .addImm(NumBytes);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001721
Chris Lattner438949a2008-10-15 05:30:52 +00001722 // Process argument: walk the register/memloc assignments, inserting
Evan Chengf3d4efe2008-09-07 09:09:33 +00001723 // copies / loads.
1724 SmallVector<unsigned, 4> RegArgs;
1725 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1726 CCValAssign &VA = ArgLocs[i];
1727 unsigned Arg = Args[VA.getValNo()];
Owen Andersone50ed302009-08-10 22:56:29 +00001728 EVT ArgVT = ArgVTs[VA.getValNo()];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001729
Evan Chengf3d4efe2008-09-07 09:09:33 +00001730 // Promote the value if needed.
1731 switch (VA.getLocInfo()) {
Evan Chengf3d4efe2008-09-07 09:09:33 +00001732 case CCValAssign::Full: break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001733 case CCValAssign::SExt: {
Eli Friedmanc0883452011-05-20 22:21:04 +00001734 assert(VA.getLocVT().isInteger() && !VA.getLocVT().isVector() &&
1735 "Unexpected extend");
Evan Cheng24e3a902008-09-08 06:35:17 +00001736 bool Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1737 Arg, ArgVT, Arg);
Chris Lattnerc46ec642011-01-05 22:26:52 +00001738 assert(Emitted && "Failed to emit a sext!"); (void)Emitted;
Evan Cheng24e3a902008-09-08 06:35:17 +00001739 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001740 break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001741 }
1742 case CCValAssign::ZExt: {
Eli Friedmanc0883452011-05-20 22:21:04 +00001743 assert(VA.getLocVT().isInteger() && !VA.getLocVT().isVector() &&
1744 "Unexpected extend");
Evan Cheng24e3a902008-09-08 06:35:17 +00001745 bool Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1746 Arg, ArgVT, Arg);
Chris Lattnerc46ec642011-01-05 22:26:52 +00001747 assert(Emitted && "Failed to emit a zext!"); (void)Emitted;
Evan Cheng24e3a902008-09-08 06:35:17 +00001748 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001749 break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001750 }
1751 case CCValAssign::AExt: {
Eli Friedmanc0883452011-05-20 22:21:04 +00001752 assert(VA.getLocVT().isInteger() && !VA.getLocVT().isVector() &&
1753 "Unexpected extend");
Evan Cheng24e3a902008-09-08 06:35:17 +00001754 bool Emitted = X86FastEmitExtend(ISD::ANY_EXTEND, VA.getLocVT(),
1755 Arg, ArgVT, Arg);
Owen Andersonb6369132008-09-11 02:41:37 +00001756 if (!Emitted)
1757 Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
Chris Lattner160f6cc2008-10-15 05:07:36 +00001758 Arg, ArgVT, Arg);
Owen Andersonb6369132008-09-11 02:41:37 +00001759 if (!Emitted)
1760 Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1761 Arg, ArgVT, Arg);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001762
Chris Lattnerc46ec642011-01-05 22:26:52 +00001763 assert(Emitted && "Failed to emit a aext!"); (void)Emitted;
Evan Cheng24e3a902008-09-08 06:35:17 +00001764 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001765 break;
1766 }
Dan Gohmanc3c9c482009-08-05 05:33:42 +00001767 case CCValAssign::BCvt: {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001768 unsigned BC = FastEmit_r(ArgVT.getSimpleVT(), VA.getLocVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001769 ISD::BITCAST, Arg, /*TODO: Kill=*/false);
Dan Gohmanc3c9c482009-08-05 05:33:42 +00001770 assert(BC != 0 && "Failed to emit a bitcast!");
1771 Arg = BC;
1772 ArgVT = VA.getLocVT();
1773 break;
1774 }
Chad Rosier36ec0ca2012-07-11 19:58:38 +00001775 case CCValAssign::VExt:
1776 // VExt has not been implemented, so this should be impossible to reach
1777 // for now. However, fallback to Selection DAG isel once implemented.
1778 return false;
1779 case CCValAssign::Indirect:
1780 // FIXME: Indirect doesn't need extending, but fast-isel doesn't fully
1781 // support this.
1782 return false;
Evan Cheng24e3a902008-09-08 06:35:17 +00001783 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001784
Evan Chengf3d4efe2008-09-07 09:09:33 +00001785 if (VA.isRegLoc()) {
Jakob Stoklund Olesen5127f792010-07-11 03:31:00 +00001786 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1787 VA.getLocReg()).addReg(Arg);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001788 RegArgs.push_back(VA.getLocReg());
1789 } else {
1790 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman0586d912008-09-10 20:11:02 +00001791 X86AddressMode AM;
Michael Liaof0e06e82012-11-01 03:47:50 +00001792 AM.Base.Reg = RegInfo->getStackRegister();
Dan Gohman0586d912008-09-10 20:11:02 +00001793 AM.Disp = LocMemOffset;
Dan Gohman46510a72010-04-15 01:51:59 +00001794 const Value *ArgVal = ArgVals[VA.getValNo()];
Eli Friedmanc0883452011-05-20 22:21:04 +00001795 ISD::ArgFlagsTy Flags = ArgFlags[VA.getValNo()];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001796
Eli Friedmanc0883452011-05-20 22:21:04 +00001797 if (Flags.isByVal()) {
1798 X86AddressMode SrcAM;
1799 SrcAM.Base.Reg = Arg;
1800 bool Res = TryEmitSmallMemcpy(AM, SrcAM, Flags.getByValSize());
1801 assert(Res && "memcpy length already checked!"); (void)Res;
1802 } else if (isa<ConstantInt>(ArgVal) || isa<ConstantPointerNull>(ArgVal)) {
1803 // If this is a really simple value, emit this with the Value* version
Nick Lewycky1f9c6862011-10-12 00:14:12 +00001804 // of X86FastEmitStore. If it isn't simple, we don't want to do this,
Eli Friedmanc0883452011-05-20 22:21:04 +00001805 // as it can cause us to reevaluate the argument.
Lang Hamese4824712011-10-18 22:11:33 +00001806 if (!X86FastEmitStore(ArgVT, ArgVal, AM))
1807 return false;
Eli Friedmanc0883452011-05-20 22:21:04 +00001808 } else {
Lang Hamese4824712011-10-18 22:11:33 +00001809 if (!X86FastEmitStore(ArgVT, Arg, AM))
1810 return false;
Eli Friedmanc0883452011-05-20 22:21:04 +00001811 }
Evan Chengf3d4efe2008-09-07 09:09:33 +00001812 }
1813 }
1814
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001815 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001816 // GOT pointer.
Chris Lattner15a380a2009-07-09 04:39:06 +00001817 if (Subtarget->isPICStyleGOT()) {
Dan Gohmana4160c32010-07-07 16:29:44 +00001818 unsigned Base = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF);
Jakob Stoklund Olesen5127f792010-07-11 03:31:00 +00001819 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1820 X86::EBX).addReg(Base);
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001821 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001822
Eli Friedman37620462011-04-19 17:22:22 +00001823 if (Subtarget->is64Bit() && isVarArg && !Subtarget->isTargetWin64()) {
1824 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00001825 static const uint16_t XMMArgRegs[] = {
Eli Friedman37620462011-04-19 17:22:22 +00001826 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1827 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1828 };
1829 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1830 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::MOV8ri),
1831 X86::AL).addImm(NumXMMRegs);
1832 }
1833
Evan Chengf3d4efe2008-09-07 09:09:33 +00001834 // Issue the call.
Chris Lattner51e8eab2009-07-09 06:34:26 +00001835 MachineInstrBuilder MIB;
1836 if (CalleeOp) {
1837 // Register-indirect call.
Nate Begeman0c07b642010-07-22 00:09:39 +00001838 unsigned CallOpc;
Jakob Stoklund Olesen527a08b2012-02-16 17:56:02 +00001839 if (Subtarget->is64Bit())
Nate Begeman0c07b642010-07-22 00:09:39 +00001840 CallOpc = X86::CALL64r;
1841 else
1842 CallOpc = X86::CALL32r;
Dan Gohman84023e02010-07-10 09:00:22 +00001843 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CallOpc))
1844 .addReg(CalleeOp);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001845
Chris Lattner51e8eab2009-07-09 06:34:26 +00001846 } else {
1847 // Direct call.
1848 assert(GV && "Not a direct call");
Nate Begeman0c07b642010-07-22 00:09:39 +00001849 unsigned CallOpc;
Jakob Stoklund Olesen527a08b2012-02-16 17:56:02 +00001850 if (Subtarget->is64Bit())
Nate Begeman0c07b642010-07-22 00:09:39 +00001851 CallOpc = X86::CALL64pcrel32;
1852 else
1853 CallOpc = X86::CALLpcrel32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001854
Chris Lattner51e8eab2009-07-09 06:34:26 +00001855 // See if we need any target-specific flags on the GV operand.
1856 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001857
Chris Lattner51e8eab2009-07-09 06:34:26 +00001858 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1859 // external symbols most go through the PLT in PIC mode. If the symbol
1860 // has hidden or protected visibility, or if it is static or local, then
1861 // we don't need to use the PLT - we can directly call it.
1862 if (Subtarget->isTargetELF() &&
1863 TM.getRelocationModel() == Reloc::PIC_ &&
1864 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
1865 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001866 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner51e8eab2009-07-09 06:34:26 +00001867 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00001868 (!Subtarget->getTargetTriple().isMacOSX() ||
1869 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner51e8eab2009-07-09 06:34:26 +00001870 // PC-relative references to external symbols should go through $stub,
1871 // unless we're building with the leopard linker or later, which
1872 // automatically synthesizes these stubs.
1873 OpFlags = X86II::MO_DARWIN_STUB;
1874 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001875
1876
Eli Friedman25255cb2011-06-10 23:39:36 +00001877 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CallOpc));
1878 if (MemIntName)
Eli Friedman8a37aba2011-06-11 01:55:07 +00001879 MIB.addExternalSymbol(MemIntName, OpFlags);
Eli Friedman25255cb2011-06-10 23:39:36 +00001880 else
1881 MIB.addGlobalAddress(GV, 0, OpFlags);
Chris Lattner51e8eab2009-07-09 06:34:26 +00001882 }
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001883
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00001884 // Add a register mask with the call-preserved registers.
1885 // Proper defs for return values will be added by setPhysRegsDeadExcept().
1886 MIB.addRegMask(TRI.getCallPreservedMask(CS.getCallingConv()));
1887
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +00001888 // Add an implicit use GOT pointer in EBX.
1889 if (Subtarget->isPICStyleGOT())
1890 MIB.addReg(X86::EBX, RegState::Implicit);
1891
1892 if (Subtarget->is64Bit() && isVarArg && !Subtarget->isTargetWin64())
1893 MIB.addReg(X86::AL, RegState::Implicit);
1894
1895 // Add implicit physical register uses to the call.
1896 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1897 MIB.addReg(RegArgs[i], RegState::Implicit);
1898
Evan Chengf3d4efe2008-09-07 09:09:33 +00001899 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00001900 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Rafael Espindolac338fe02012-07-25 15:42:45 +00001901 const unsigned NumBytesCallee = computeBytesPoppedByCallee(*Subtarget, CS);
Dan Gohman84023e02010-07-10 09:00:22 +00001902 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(AdjStackUp))
Eli Friedmand227eed2011-04-28 20:19:12 +00001903 .addImm(NumBytes).addImm(NumBytesCallee);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001904
Eli Friedman19515b42011-05-17 18:29:03 +00001905 // Build info for return calling conv lowering code.
1906 // FIXME: This is practically a copy-paste from TargetLowering::LowerCallTo.
1907 SmallVector<ISD::InputArg, 32> Ins;
1908 SmallVector<EVT, 4> RetTys;
1909 ComputeValueVTs(TLI, I->getType(), RetTys);
1910 for (unsigned i = 0, e = RetTys.size(); i != e; ++i) {
1911 EVT VT = RetTys[i];
Patrik Hagglund34525f92012-12-11 11:14:33 +00001912 EVT RegisterVT = TLI.getRegisterType(I->getParent()->getContext(), VT);
Eli Friedman19515b42011-05-17 18:29:03 +00001913 unsigned NumRegs = TLI.getNumRegisters(I->getParent()->getContext(), VT);
1914 for (unsigned j = 0; j != NumRegs; ++j) {
1915 ISD::InputArg MyFlags;
Patrik Hagglund34525f92012-12-11 11:14:33 +00001916 MyFlags.VT = RegisterVT.getSimpleVT();
Eli Friedman19515b42011-05-17 18:29:03 +00001917 MyFlags.Used = !CS.getInstruction()->use_empty();
Bill Wendling3e2d76c2012-10-09 21:38:14 +00001918 if (CS.paramHasAttr(0, Attributes::SExt))
Eli Friedman19515b42011-05-17 18:29:03 +00001919 MyFlags.Flags.setSExt();
Bill Wendling3e2d76c2012-10-09 21:38:14 +00001920 if (CS.paramHasAttr(0, Attributes::ZExt))
Eli Friedman19515b42011-05-17 18:29:03 +00001921 MyFlags.Flags.setZExt();
Bill Wendling3e2d76c2012-10-09 21:38:14 +00001922 if (CS.paramHasAttr(0, Attributes::InReg))
Eli Friedman19515b42011-05-17 18:29:03 +00001923 MyFlags.Flags.setInReg();
1924 Ins.push_back(MyFlags);
1925 }
1926 }
Eli Friedmanc93943b2011-05-17 02:36:59 +00001927
Eli Friedman19515b42011-05-17 18:29:03 +00001928 // Now handle call return values.
1929 SmallVector<unsigned, 4> UsedRegs;
1930 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001931 CCState CCRetInfo(CC, false, *FuncInfo.MF, TM, RVLocs,
Bill Wendling56cb2292012-07-19 00:11:40 +00001932 I->getParent()->getContext());
Eli Friedman19515b42011-05-17 18:29:03 +00001933 unsigned ResultReg = FuncInfo.CreateRegs(I->getType());
1934 CCRetInfo.AnalyzeCallResult(Ins, RetCC_X86);
1935 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1936 EVT CopyVT = RVLocs[i].getValVT();
1937 unsigned CopyReg = ResultReg + i;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001938
Evan Chengf3d4efe2008-09-07 09:09:33 +00001939 // If this is a call to a function that returns an fp value on the x87 fp
1940 // stack, but where we prefer to use the value in xmm registers, copy it
1941 // out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Eli Friedman19515b42011-05-17 18:29:03 +00001942 if ((RVLocs[i].getLocReg() == X86::ST0 ||
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001943 RVLocs[i].getLocReg() == X86::ST1)) {
Jakob Stoklund Olesen098c7ac2011-06-30 23:42:18 +00001944 if (isScalarFPTypeInSSEReg(RVLocs[i].getValVT())) {
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001945 CopyVT = MVT::f80;
Craig Topperc9099502012-04-20 06:31:50 +00001946 CopyReg = createResultReg(&X86::RFP80RegClass);
Jakob Stoklund Olesen098c7ac2011-06-30 23:42:18 +00001947 }
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001948 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::FpPOP_RETVAL),
1949 CopyReg);
1950 } else {
1951 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1952 CopyReg).addReg(RVLocs[i].getLocReg());
1953 UsedRegs.push_back(RVLocs[i].getLocReg());
Evan Chengf3d4efe2008-09-07 09:09:33 +00001954 }
1955
Eli Friedman19515b42011-05-17 18:29:03 +00001956 if (CopyVT != RVLocs[i].getValVT()) {
Evan Chengf3d4efe2008-09-07 09:09:33 +00001957 // Round the F80 the right size, which also moves to the appropriate xmm
1958 // register. This is accomplished by storing the F80 value in memory and
1959 // then loading it back. Ewww...
Eli Friedman19515b42011-05-17 18:29:03 +00001960 EVT ResVT = RVLocs[i].getValVT();
Owen Anderson825b72b2009-08-11 20:47:22 +00001961 unsigned Opc = ResVT == MVT::f32 ? X86::ST_Fp80m32 : X86::ST_Fp80m64;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001962 unsigned MemSize = ResVT.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001963 int FI = MFI.CreateStackObject(MemSize, MemSize, false);
Dan Gohman84023e02010-07-10 09:00:22 +00001964 addFrameReference(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1965 TII.get(Opc)), FI)
Eli Friedman19515b42011-05-17 18:29:03 +00001966 .addReg(CopyReg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001967 Opc = ResVT == MVT::f32 ? X86::MOVSSrm : X86::MOVSDrm;
Dan Gohman84023e02010-07-10 09:00:22 +00001968 addFrameReference(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eli Friedman19515b42011-05-17 18:29:03 +00001969 TII.get(Opc), ResultReg + i), FI);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001970 }
Eli Friedmanc93943b2011-05-17 02:36:59 +00001971 }
Eli Friedmancdc9a202011-05-17 00:13:47 +00001972
Eli Friedman19515b42011-05-17 18:29:03 +00001973 if (RVLocs.size())
1974 UpdateValueMap(I, ResultReg, RVLocs.size());
1975
Dan Gohmandb497122010-06-18 23:28:01 +00001976 // Set all unused physreg defs as dead.
1977 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
1978
Evan Chengf3d4efe2008-09-07 09:09:33 +00001979 return true;
1980}
1981
1982
Dan Gohman99b21822008-08-28 23:21:34 +00001983bool
Dan Gohman46510a72010-04-15 01:51:59 +00001984X86FastISel::TargetSelectInstruction(const Instruction *I) {
Dan Gohman99b21822008-08-28 23:21:34 +00001985 switch (I->getOpcode()) {
1986 default: break;
Evan Cheng8b19e562008-09-03 06:44:39 +00001987 case Instruction::Load:
Dan Gohman3df24e62008-09-03 23:12:08 +00001988 return X86SelectLoad(I);
Owen Anderson79924eb2008-09-04 16:48:33 +00001989 case Instruction::Store:
1990 return X86SelectStore(I);
Dan Gohman84023e02010-07-10 09:00:22 +00001991 case Instruction::Ret:
1992 return X86SelectRet(I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +00001993 case Instruction::ICmp:
1994 case Instruction::FCmp:
1995 return X86SelectCmp(I);
Dan Gohmand89ae992008-09-05 01:06:14 +00001996 case Instruction::ZExt:
1997 return X86SelectZExt(I);
1998 case Instruction::Br:
1999 return X86SelectBranch(I);
Evan Chengf3d4efe2008-09-07 09:09:33 +00002000 case Instruction::Call:
2001 return X86SelectCall(I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00002002 case Instruction::LShr:
2003 case Instruction::AShr:
2004 case Instruction::Shl:
2005 return X86SelectShift(I);
2006 case Instruction::Select:
2007 return X86SelectSelect(I);
Evan Cheng10a8d9c2008-09-07 08:47:42 +00002008 case Instruction::Trunc:
2009 return X86SelectTrunc(I);
Dan Gohman78efce62008-09-10 21:02:08 +00002010 case Instruction::FPExt:
2011 return X86SelectFPExt(I);
2012 case Instruction::FPTrunc:
2013 return X86SelectFPTrunc(I);
Dan Gohman474d3b32009-03-13 23:53:06 +00002014 case Instruction::IntToPtr: // Deliberate fall-through.
2015 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +00002016 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
2017 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman474d3b32009-03-13 23:53:06 +00002018 if (DstVT.bitsGT(SrcVT))
2019 return X86SelectZExt(I);
2020 if (DstVT.bitsLT(SrcVT))
2021 return X86SelectTrunc(I);
2022 unsigned Reg = getRegForValue(I->getOperand(0));
2023 if (Reg == 0) return false;
2024 UpdateValueMap(I, Reg);
2025 return true;
2026 }
Dan Gohman99b21822008-08-28 23:21:34 +00002027 }
2028
2029 return false;
2030}
2031
Dan Gohman46510a72010-04-15 01:51:59 +00002032unsigned X86FastISel::TargetMaterializeConstant(const Constant *C) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002033 MVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +00002034 if (!isTypeLegal(C->getType(), VT))
Michael Liaofaa11592012-08-30 00:30:16 +00002035 return 0;
2036
2037 // Can't handle alternate code models yet.
2038 if (TM.getCodeModel() != CodeModel::Small)
2039 return 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002040
Owen Anderson95267a12008-09-05 00:06:23 +00002041 // Get opcode and regclass of the output for the given load instruction.
2042 unsigned Opc = 0;
2043 const TargetRegisterClass *RC = NULL;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002044 switch (VT.SimpleTy) {
Michael Liaofaa11592012-08-30 00:30:16 +00002045 default: return 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00002046 case MVT::i8:
Owen Anderson95267a12008-09-05 00:06:23 +00002047 Opc = X86::MOV8rm;
Craig Topperc9099502012-04-20 06:31:50 +00002048 RC = &X86::GR8RegClass;
Owen Anderson95267a12008-09-05 00:06:23 +00002049 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002050 case MVT::i16:
Owen Anderson95267a12008-09-05 00:06:23 +00002051 Opc = X86::MOV16rm;
Craig Topperc9099502012-04-20 06:31:50 +00002052 RC = &X86::GR16RegClass;
Owen Anderson95267a12008-09-05 00:06:23 +00002053 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002054 case MVT::i32:
Owen Anderson95267a12008-09-05 00:06:23 +00002055 Opc = X86::MOV32rm;
Craig Topperc9099502012-04-20 06:31:50 +00002056 RC = &X86::GR32RegClass;
Owen Anderson95267a12008-09-05 00:06:23 +00002057 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002058 case MVT::i64:
Owen Anderson95267a12008-09-05 00:06:23 +00002059 // Must be in x86-64 mode.
2060 Opc = X86::MOV64rm;
Craig Topperc9099502012-04-20 06:31:50 +00002061 RC = &X86::GR64RegClass;
Owen Anderson95267a12008-09-05 00:06:23 +00002062 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002063 case MVT::f32:
Bruno Cardoso Lopes645b8be2011-09-03 00:46:42 +00002064 if (X86ScalarSSEf32) {
2065 Opc = Subtarget->hasAVX() ? X86::VMOVSSrm : X86::MOVSSrm;
Craig Topperc9099502012-04-20 06:31:50 +00002066 RC = &X86::FR32RegClass;
Owen Anderson95267a12008-09-05 00:06:23 +00002067 } else {
2068 Opc = X86::LD_Fp32m;
Craig Topperc9099502012-04-20 06:31:50 +00002069 RC = &X86::RFP32RegClass;
Owen Anderson95267a12008-09-05 00:06:23 +00002070 }
2071 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002072 case MVT::f64:
Bruno Cardoso Lopes645b8be2011-09-03 00:46:42 +00002073 if (X86ScalarSSEf64) {
2074 Opc = Subtarget->hasAVX() ? X86::VMOVSDrm : X86::MOVSDrm;
Craig Topperc9099502012-04-20 06:31:50 +00002075 RC = &X86::FR64RegClass;
Owen Anderson95267a12008-09-05 00:06:23 +00002076 } else {
2077 Opc = X86::LD_Fp64m;
Craig Topperc9099502012-04-20 06:31:50 +00002078 RC = &X86::RFP64RegClass;
Owen Anderson95267a12008-09-05 00:06:23 +00002079 }
2080 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002081 case MVT::f80:
Dan Gohman5af29c22008-09-26 01:39:32 +00002082 // No f80 support yet.
Michael Liaofaa11592012-08-30 00:30:16 +00002083 return 0;
Owen Anderson95267a12008-09-05 00:06:23 +00002084 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002085
Dan Gohman2ff7fd12008-09-19 22:16:54 +00002086 // Materialize addresses with LEA instructions.
Owen Anderson95267a12008-09-05 00:06:23 +00002087 if (isa<GlobalValue>(C)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +00002088 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +00002089 if (X86SelectAddress(C, AM)) {
Chris Lattner685090f2011-04-17 17:12:08 +00002090 // If the expression is just a basereg, then we're done, otherwise we need
2091 // to emit an LEA.
2092 if (AM.BaseType == X86AddressMode::RegBase &&
2093 AM.IndexReg == 0 && AM.Disp == 0 && AM.GV == 0)
2094 return AM.Base.Reg;
Eric Christopher471e4222011-06-08 23:55:35 +00002095
Chris Lattner685090f2011-04-17 17:12:08 +00002096 Opc = TLI.getPointerTy() == MVT::i32 ? X86::LEA32r : X86::LEA64r;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00002097 unsigned ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +00002098 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2099 TII.get(Opc), ResultReg), AM);
Owen Anderson95267a12008-09-05 00:06:23 +00002100 return ResultReg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00002101 }
Evan Cheng0de588f2008-09-05 21:00:03 +00002102 return 0;
Owen Anderson95267a12008-09-05 00:06:23 +00002103 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002104
Owen Anderson3b217c62008-09-06 01:11:01 +00002105 // MachineConstantPool wants an explicit alignment.
Evan Cheng1606e8e2009-03-13 07:51:59 +00002106 unsigned Align = TD.getPrefTypeAlignment(C->getType());
Owen Anderson3b217c62008-09-06 01:11:01 +00002107 if (Align == 0) {
2108 // Alignment of vector types. FIXME!
Duncan Sands777d2302009-05-09 07:06:46 +00002109 Align = TD.getTypeAllocSize(C->getType());
Owen Anderson3b217c62008-09-06 01:11:01 +00002110 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002111
Dan Gohman5396c992008-09-30 01:21:32 +00002112 // x86-32 PIC requires a PIC base register for constant pools.
2113 unsigned PICBase = 0;
Chris Lattner89da6992009-06-27 01:31:51 +00002114 unsigned char OpFlag = 0;
Chris Lattnere2c92082009-07-10 21:00:45 +00002115 if (Subtarget->isPICStyleStubPIC()) { // Not dynamic-no-pic
Chris Lattner15a380a2009-07-09 04:39:06 +00002116 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Dan Gohmana4160c32010-07-07 16:29:44 +00002117 PICBase = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF);
Chris Lattner15a380a2009-07-09 04:39:06 +00002118 } else if (Subtarget->isPICStyleGOT()) {
2119 OpFlag = X86II::MO_GOTOFF;
Dan Gohmana4160c32010-07-07 16:29:44 +00002120 PICBase = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF);
Chris Lattner15a380a2009-07-09 04:39:06 +00002121 } else if (Subtarget->isPICStyleRIPRel() &&
2122 TM.getCodeModel() == CodeModel::Small) {
2123 PICBase = X86::RIP;
Chris Lattner89da6992009-06-27 01:31:51 +00002124 }
Dan Gohman5396c992008-09-30 01:21:32 +00002125
2126 // Create the load from the constant pool.
Dan Gohman0586d912008-09-10 20:11:02 +00002127 unsigned MCPOffset = MCP.getConstantPoolIndex(C, Align);
Dan Gohman2ff7fd12008-09-19 22:16:54 +00002128 unsigned ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +00002129 addConstantPoolReference(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2130 TII.get(Opc), ResultReg),
Chris Lattner89da6992009-06-27 01:31:51 +00002131 MCPOffset, PICBase, OpFlag);
Dan Gohman5396c992008-09-30 01:21:32 +00002132
Owen Anderson95267a12008-09-05 00:06:23 +00002133 return ResultReg;
2134}
2135
Dan Gohman46510a72010-04-15 01:51:59 +00002136unsigned X86FastISel::TargetMaterializeAlloca(const AllocaInst *C) {
Dan Gohman4e6ed5e2008-10-03 01:27:49 +00002137 // Fail on dynamic allocas. At this point, getRegForValue has already
2138 // checked its CSE maps, so if we're here trying to handle a dynamic
2139 // alloca, we're not going to succeed. X86SelectAddress has a
2140 // check for dynamic allocas, because it's called directly from
2141 // various places, but TargetMaterializeAlloca also needs a check
2142 // in order to avoid recursion between getRegForValue,
2143 // X86SelectAddrss, and TargetMaterializeAlloca.
Dan Gohmana4160c32010-07-07 16:29:44 +00002144 if (!FuncInfo.StaticAllocaMap.count(C))
Dan Gohman4e6ed5e2008-10-03 01:27:49 +00002145 return 0;
2146
Dan Gohman0586d912008-09-10 20:11:02 +00002147 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +00002148 if (!X86SelectAddress(C, AM))
Dan Gohman0586d912008-09-10 20:11:02 +00002149 return 0;
2150 unsigned Opc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
Craig Topper44d23822012-02-22 05:59:10 +00002151 const TargetRegisterClass* RC = TLI.getRegClassFor(TLI.getPointerTy());
Dan Gohman0586d912008-09-10 20:11:02 +00002152 unsigned ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +00002153 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2154 TII.get(Opc), ResultReg), AM);
Dan Gohman0586d912008-09-10 20:11:02 +00002155 return ResultReg;
2156}
2157
Eli Friedman2790ba82011-04-27 22:41:55 +00002158unsigned X86FastISel::TargetMaterializeFloatZero(const ConstantFP *CF) {
2159 MVT VT;
2160 if (!isTypeLegal(CF->getType(), VT))
Jakub Staszak1c1c4932012-11-15 19:40:29 +00002161 return 0;
Eli Friedman2790ba82011-04-27 22:41:55 +00002162
2163 // Get opcode and regclass for the given zero.
2164 unsigned Opc = 0;
2165 const TargetRegisterClass *RC = NULL;
2166 switch (VT.SimpleTy) {
Jakub Staszak1c1c4932012-11-15 19:40:29 +00002167 default: return 0;
Craig Topperf4cfc442012-08-11 17:53:00 +00002168 case MVT::f32:
2169 if (X86ScalarSSEf32) {
2170 Opc = X86::FsFLD0SS;
2171 RC = &X86::FR32RegClass;
2172 } else {
2173 Opc = X86::LD_Fp032;
2174 RC = &X86::RFP32RegClass;
2175 }
2176 break;
2177 case MVT::f64:
2178 if (X86ScalarSSEf64) {
2179 Opc = X86::FsFLD0SD;
2180 RC = &X86::FR64RegClass;
2181 } else {
2182 Opc = X86::LD_Fp064;
2183 RC = &X86::RFP64RegClass;
2184 }
2185 break;
2186 case MVT::f80:
2187 // No f80 support yet.
Jakub Staszak1c1c4932012-11-15 19:40:29 +00002188 return 0;
Eli Friedman2790ba82011-04-27 22:41:55 +00002189 }
2190
2191 unsigned ResultReg = createResultReg(RC);
2192 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg);
2193 return ResultReg;
2194}
2195
2196
Chris Lattnerbeac75d2010-09-05 02:18:34 +00002197/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2198/// vreg is being provided by the specified load instruction. If possible,
2199/// try to fold the load as an operand to the instruction, returning true if
2200/// possible.
2201bool X86FastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2202 const LoadInst *LI) {
2203 X86AddressMode AM;
2204 if (!X86SelectAddress(LI->getOperand(0), AM))
2205 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002206
Craig Topperdca72542012-08-11 17:46:16 +00002207 const X86InstrInfo &XII = (const X86InstrInfo&)TII;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002208
Chris Lattnerbeac75d2010-09-05 02:18:34 +00002209 unsigned Size = TD.getTypeAllocSize(LI->getType());
2210 unsigned Alignment = LI->getAlignment();
2211
2212 SmallVector<MachineOperand, 8> AddrOps;
2213 AM.getFullAddress(AddrOps);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002214
Chris Lattnerbeac75d2010-09-05 02:18:34 +00002215 MachineInstr *Result =
2216 XII.foldMemoryOperandImpl(*FuncInfo.MF, MI, OpNo, AddrOps, Size, Alignment);
2217 if (Result == 0) return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002218
Chris Lattnerb99fdee2011-01-16 02:27:38 +00002219 FuncInfo.MBB->insert(FuncInfo.InsertPt, Result);
Chris Lattnerbeac75d2010-09-05 02:18:34 +00002220 MI->eraseFromParent();
2221 return true;
2222}
2223
2224
Evan Chengc3f44b02008-09-03 00:03:49 +00002225namespace llvm {
Bob Wilsond49edb72012-08-03 04:06:28 +00002226 FastISel *X86::createFastISel(FunctionLoweringInfo &funcInfo,
2227 const TargetLibraryInfo *libInfo) {
2228 return new X86FastISel(funcInfo, libInfo);
Evan Chengc3f44b02008-09-03 00:03:49 +00002229 }
Dan Gohman99b21822008-08-28 23:21:34 +00002230}