blob: 42a5014fb28c49fd7e9a18d336215ffc44ce8ee3 [file] [log] [blame]
Chris Lattner87be16a2010-10-05 06:04:14 +00001//===- X86InstrCompiler.td - Compiler Pseudos and Patterns -*- tablegen -*-===//
Michael J. Spencer6e56b182010-10-20 23:40:27 +00002//
Chris Lattner87be16a2010-10-05 06:04:14 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Michael J. Spencer6e56b182010-10-20 23:40:27 +00007//
Chris Lattner87be16a2010-10-05 06:04:14 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the various pseudo instructions used by the compiler,
11// as well as Pat patterns used during instruction selection.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner41efbfa2010-10-05 06:37:31 +000015//===----------------------------------------------------------------------===//
16// Pattern Matching Support
17
18def GetLo32XForm : SDNodeXForm<imm, [{
19 // Transformation function: get the low 32 bits.
20 return getI32Imm((unsigned)N->getZExtValue());
21}]>;
22
Rafael Espindoladba81cf2010-10-13 13:31:20 +000023def GetLo8XForm : SDNodeXForm<imm, [{
24 // Transformation function: get the low 8 bits.
25 return getI8Imm((uint8_t)N->getZExtValue());
26}]>;
27
Chris Lattner41efbfa2010-10-05 06:37:31 +000028
29//===----------------------------------------------------------------------===//
30// Random Pseudo Instructions.
31
Chris Lattner8af88ef2010-10-05 06:10:16 +000032// PIC base construction. This expands to code that looks like this:
33// call $next_inst
34// popl %destreg"
35let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in
36 def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins i32imm:$label),
37 "", []>;
38
39
40// ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into
41// a stack adjustment and the codegen must know that they may modify the stack
42// pointer before prolog-epilog rewriting occurs.
43// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
44// sub / add which can clobber EFLAGS.
45let Defs = [ESP, EFLAGS], Uses = [ESP] in {
46def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt),
47 "#ADJCALLSTACKDOWN",
48 [(X86callseq_start timm:$amt)]>,
49 Requires<[In32BitMode]>;
50def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
51 "#ADJCALLSTACKUP",
52 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
53 Requires<[In32BitMode]>;
54}
55
56// ADJCALLSTACKDOWN/UP implicitly use/def RSP because they may be expanded into
57// a stack adjustment and the codegen must know that they may modify the stack
58// pointer before prolog-epilog rewriting occurs.
59// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
60// sub / add which can clobber EFLAGS.
61let Defs = [RSP, EFLAGS], Uses = [RSP] in {
62def ADJCALLSTACKDOWN64 : I<0, Pseudo, (outs), (ins i32imm:$amt),
63 "#ADJCALLSTACKDOWN",
64 [(X86callseq_start timm:$amt)]>,
65 Requires<[In64BitMode]>;
66def ADJCALLSTACKUP64 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
67 "#ADJCALLSTACKUP",
68 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
69 Requires<[In64BitMode]>;
70}
71
72
73
74// x86-64 va_start lowering magic.
75let usesCustomInserter = 1 in {
76def VASTART_SAVE_XMM_REGS : I<0, Pseudo,
77 (outs),
78 (ins GR8:$al,
79 i64imm:$regsavefi, i64imm:$offset,
80 variable_ops),
81 "#VASTART_SAVE_XMM_REGS $al, $regsavefi, $offset",
82 [(X86vastart_save_xmm_regs GR8:$al,
83 imm:$regsavefi,
84 imm:$offset)]>;
85
Dan Gohman320afb82010-10-12 18:00:49 +000086// The VAARG_64 pseudo-instruction takes the address of the va_list,
87// and places the address of the next argument into a register.
88let Defs = [EFLAGS] in
89def VAARG_64 : I<0, Pseudo,
90 (outs GR64:$dst),
91 (ins i8mem:$ap, i32imm:$size, i8imm:$mode, i32imm:$align),
92 "#VAARG_64 $dst, $ap, $size, $mode, $align",
93 [(set GR64:$dst,
94 (X86vaarg64 addr:$ap, imm:$size, imm:$mode, imm:$align)),
95 (implicit EFLAGS)]>;
96
Michael J. Spencere9c253e2010-10-21 01:41:01 +000097// Dynamic stack allocation yields a _chkstk or _alloca call for all Windows
98// targets. These calls are needed to probe the stack when allocating more than
99// 4k bytes in one go. Touching the stack at 4K increments is necessary to
100// ensure that the guard pages used by the OS virtual memory manager are
101// allocated in correct sequence.
Chris Lattner8af88ef2010-10-05 06:10:16 +0000102// The main point of having separate instruction are extra unmodelled effects
103// (compared to ordinary calls) like stack pointer change.
104
105let Defs = [EAX, ESP, EFLAGS], Uses = [ESP] in
Michael J. Spencere9c253e2010-10-21 01:41:01 +0000106 def WIN_ALLOCA : I<0, Pseudo, (outs), (ins),
107 "# dynamic stack allocation",
108 [(X86WinAlloca)]>;
Rafael Espindolad07b7ec2011-08-30 19:43:21 +0000109
110// When using segmented stacks these are lowered into instructions which first
111// check if the current stacklet has enough free memory. If it does, memory is
112// allocated by bumping the stack pointer. Otherwise memory is allocated from
113// the heap.
114
Rafael Espindola66bf7432011-10-26 21:16:41 +0000115let Defs = [EAX, ESP, EFLAGS], Uses = [ESP] in
Rafael Espindolad07b7ec2011-08-30 19:43:21 +0000116def SEG_ALLOCA_32 : I<0, Pseudo, (outs GR32:$dst), (ins GR32:$size),
117 "# variable sized alloca for segmented stacks",
118 [(set GR32:$dst,
119 (X86SegAlloca GR32:$size))]>,
120 Requires<[In32BitMode]>;
121
Rafael Espindola66bf7432011-10-26 21:16:41 +0000122let Defs = [RAX, RSP, EFLAGS], Uses = [RSP] in
Rafael Espindolad07b7ec2011-08-30 19:43:21 +0000123def SEG_ALLOCA_64 : I<0, Pseudo, (outs GR64:$dst), (ins GR64:$size),
124 "# variable sized alloca for segmented stacks",
125 [(set GR64:$dst,
126 (X86SegAlloca GR64:$size))]>,
127 Requires<[In64BitMode]>;
Chris Lattner8af88ef2010-10-05 06:10:16 +0000128}
129
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000130// The MSVC runtime contains an _ftol2 routine for converting floating-point
131// to integer values. It has a strange calling convention: the input is
132// popped from the x87 stack, and the return value is given in EDX:EAX. No
133// other registers (aside from flags) are touched.
134// Microsoft toolchains do not support 80-bit precision, so a WIN_FTOL_80
135// variant is unnecessary.
Chris Lattner8af88ef2010-10-05 06:10:16 +0000136
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000137let Defs = [EAX, EDX, EFLAGS], FPForm = SpecialFP in {
138 def WIN_FTOL_32 : I<0, Pseudo, (outs), (ins RFP32:$src),
139 "# win32 fptoui",
140 [(X86WinFTOL RFP32:$src)]>,
141 Requires<[In32BitMode]>;
142
143 def WIN_FTOL_64 : I<0, Pseudo, (outs), (ins RFP64:$src),
144 "# win32 fptoui",
145 [(X86WinFTOL RFP64:$src)]>,
146 Requires<[In32BitMode]>;
147}
Chris Lattner87be16a2010-10-05 06:04:14 +0000148
149//===----------------------------------------------------------------------===//
150// EH Pseudo Instructions
151//
152let isTerminator = 1, isReturn = 1, isBarrier = 1,
153 hasCtrlDep = 1, isCodeGenOnly = 1 in {
154def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr),
155 "ret\t#eh_return, addr: $addr",
Preston Gurd3e99b712012-03-19 14:10:12 +0000156 [(X86ehret GR32:$addr)], IIC_RET>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000157
158}
159
160let isTerminator = 1, isReturn = 1, isBarrier = 1,
161 hasCtrlDep = 1, isCodeGenOnly = 1 in {
162def EH_RETURN64 : I<0xC3, RawFrm, (outs), (ins GR64:$addr),
163 "ret\t#eh_return, addr: $addr",
Preston Gurd3e99b712012-03-19 14:10:12 +0000164 [(X86ehret GR64:$addr)], IIC_RET>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000165
166}
167
Chris Lattner8af88ef2010-10-05 06:10:16 +0000168//===----------------------------------------------------------------------===//
Rafael Espindolae840e882011-10-26 21:12:27 +0000169// Pseudo instructions used by segmented stacks.
170//
171
172// This is lowered into a RET instruction by MCInstLower. We need
173// this so that we don't have to have a MachineBasicBlock which ends
174// with a RET and also has successors.
175let isPseudo = 1 in {
176def MORESTACK_RET: I<0, Pseudo, (outs), (ins),
177 "", []>;
178
179// This instruction is lowered to a RET followed by a MOV. The two
180// instructions are not generated on a higher level since then the
181// verifier sees a MachineBasicBlock ending with a non-terminator.
182def MORESTACK_RET_RESTORE_R10 : I<0, Pseudo, (outs), (ins),
183 "", []>;
184}
185
186//===----------------------------------------------------------------------===//
Chris Lattner8af88ef2010-10-05 06:10:16 +0000187// Alias Instructions
188//===----------------------------------------------------------------------===//
189
190// Alias instructions that map movr0 to xor.
191// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
192// FIXME: Set encoding to pseudo.
193let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1,
194 isCodeGenOnly = 1 in {
195def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins), "",
Preston Gurd3e99b712012-03-19 14:10:12 +0000196 [(set GR8:$dst, 0)], IIC_ALU_NONMEM>;
Chris Lattner8af88ef2010-10-05 06:10:16 +0000197
198// We want to rewrite MOV16r0 in terms of MOV32r0, because it's a smaller
199// encoding and avoids a partial-register update sometimes, but doing so
200// at isel time interferes with rematerialization in the current register
201// allocator. For now, this is rewritten when the instruction is lowered
202// to an MCInst.
203def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins),
204 "",
Preston Gurd3e99b712012-03-19 14:10:12 +0000205 [(set GR16:$dst, 0)], IIC_ALU_NONMEM>, OpSize;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000206
Chris Lattner8af88ef2010-10-05 06:10:16 +0000207// FIXME: Set encoding to pseudo.
208def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins), "",
Preston Gurd3e99b712012-03-19 14:10:12 +0000209 [(set GR32:$dst, 0)], IIC_ALU_NONMEM>;
Chris Lattner8af88ef2010-10-05 06:10:16 +0000210}
211
Chris Lattner010496c2010-10-05 06:22:35 +0000212// We want to rewrite MOV64r0 in terms of MOV32r0, because it's sometimes a
213// smaller encoding, but doing so at isel time interferes with rematerialization
214// in the current register allocator. For now, this is rewritten when the
215// instruction is lowered to an MCInst.
216// FIXME: AddedComplexity gives this a higher priority than MOV64ri32. Remove
217// when we have a better way to specify isel priority.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000218let Defs = [EFLAGS], isCodeGenOnly=1,
Chris Lattner010496c2010-10-05 06:22:35 +0000219 AddedComplexity = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in
220def MOV64r0 : I<0x31, MRMInitReg, (outs GR64:$dst), (ins), "",
Preston Gurd3e99b712012-03-19 14:10:12 +0000221 [(set GR64:$dst, 0)], IIC_ALU_NONMEM>;
Chris Lattner010496c2010-10-05 06:22:35 +0000222
223// Materialize i64 constant where top 32-bits are zero. This could theoretically
224// use MOV32ri with a SUBREG_TO_REG to represent the zero-extension, however
225// that would make it more difficult to rematerialize.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000226let AddedComplexity = 1, isReMaterializable = 1, isAsCheapAsAMove = 1,
227 isCodeGenOnly = 1 in
Chris Lattner010496c2010-10-05 06:22:35 +0000228def MOV64ri64i32 : Ii32<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64i32imm:$src),
Preston Gurd3e99b712012-03-19 14:10:12 +0000229 "", [(set GR64:$dst, i64immZExt32:$src)],
230 IIC_ALU_NONMEM>;
Chris Lattner010496c2010-10-05 06:22:35 +0000231
Chris Lattner2c383d82010-10-05 21:18:04 +0000232// Use sbb to materialize carry bit.
233let Uses = [EFLAGS], Defs = [EFLAGS], isCodeGenOnly = 1 in {
234// FIXME: These are pseudo ops that should be replaced with Pat<> patterns.
Chris Lattner35649fc2010-10-05 06:33:16 +0000235// However, Pat<> can't replicate the destination reg into the inputs of the
236// result.
Chris Lattner2c383d82010-10-05 21:18:04 +0000237// FIXME: Change these to have encoding Pseudo when X86MCCodeEmitter replaces
Chris Lattner35649fc2010-10-05 06:33:16 +0000238// X86CodeEmitter.
Chris Lattner2c383d82010-10-05 21:18:04 +0000239def SETB_C8r : I<0x18, MRMInitReg, (outs GR8:$dst), (ins), "",
Preston Gurd3e99b712012-03-19 14:10:12 +0000240 [(set GR8:$dst, (X86setcc_c X86_COND_B, EFLAGS))],
241 IIC_ALU_NONMEM>;
Chris Lattner2c383d82010-10-05 21:18:04 +0000242def SETB_C16r : I<0x19, MRMInitReg, (outs GR16:$dst), (ins), "",
Preston Gurd3e99b712012-03-19 14:10:12 +0000243 [(set GR16:$dst, (X86setcc_c X86_COND_B, EFLAGS))],
244 IIC_ALU_NONMEM>,
Chris Lattner2c383d82010-10-05 21:18:04 +0000245 OpSize;
246def SETB_C32r : I<0x19, MRMInitReg, (outs GR32:$dst), (ins), "",
Preston Gurd3e99b712012-03-19 14:10:12 +0000247 [(set GR32:$dst, (X86setcc_c X86_COND_B, EFLAGS))],
248 IIC_ALU_NONMEM>;
Chris Lattner35649fc2010-10-05 06:33:16 +0000249def SETB_C64r : RI<0x19, MRMInitReg, (outs GR64:$dst), (ins), "",
Preston Gurd3e99b712012-03-19 14:10:12 +0000250 [(set GR64:$dst, (X86setcc_c X86_COND_B, EFLAGS))],
251 IIC_ALU_NONMEM>;
Chris Lattner2c383d82010-10-05 21:18:04 +0000252} // isCodeGenOnly
253
Chris Lattner35649fc2010-10-05 06:33:16 +0000254
Chris Lattnerc19d1c32010-12-19 22:08:31 +0000255def : Pat<(i16 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
256 (SETB_C16r)>;
257def : Pat<(i32 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
258 (SETB_C32r)>;
Chris Lattner35649fc2010-10-05 06:33:16 +0000259def : Pat<(i64 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
260 (SETB_C64r)>;
261
Chris Lattnerc19d1c32010-12-19 22:08:31 +0000262def : Pat<(i16 (sext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
263 (SETB_C16r)>;
264def : Pat<(i32 (sext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
265 (SETB_C32r)>;
266def : Pat<(i64 (sext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
267 (SETB_C64r)>;
268
Chris Lattner39ffcb72010-12-20 01:16:03 +0000269// We canonicalize 'setb' to "(and (sbb reg,reg), 1)" on the hope that the and
270// will be eliminated and that the sbb can be extended up to a wider type. When
271// this happens, it is great. However, if we are left with an 8-bit sbb and an
272// and, we might as well just match it as a setb.
273def : Pat<(and (i8 (X86setcc_c X86_COND_B, EFLAGS)), 1),
274 (SETBr)>;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000275
Benjamin Kramerf51190b2011-05-08 18:36:07 +0000276// (add OP, SETB) -> (adc OP, 0)
277def : Pat<(add (and (i8 (X86setcc_c X86_COND_B, EFLAGS)), 1), GR8:$op),
278 (ADC8ri GR8:$op, 0)>;
279def : Pat<(add (and (i32 (X86setcc_c X86_COND_B, EFLAGS)), 1), GR32:$op),
280 (ADC32ri8 GR32:$op, 0)>;
281def : Pat<(add (and (i64 (X86setcc_c X86_COND_B, EFLAGS)), 1), GR64:$op),
282 (ADC64ri8 GR64:$op, 0)>;
283
284// (sub OP, SETB) -> (sbb OP, 0)
285def : Pat<(sub GR8:$op, (and (i8 (X86setcc_c X86_COND_B, EFLAGS)), 1)),
286 (SBB8ri GR8:$op, 0)>;
287def : Pat<(sub GR32:$op, (and (i32 (X86setcc_c X86_COND_B, EFLAGS)), 1)),
288 (SBB32ri8 GR32:$op, 0)>;
289def : Pat<(sub GR64:$op, (and (i64 (X86setcc_c X86_COND_B, EFLAGS)), 1)),
290 (SBB64ri8 GR64:$op, 0)>;
291
292// (sub OP, SETCC_CARRY) -> (adc OP, 0)
293def : Pat<(sub GR8:$op, (i8 (X86setcc_c X86_COND_B, EFLAGS))),
294 (ADC8ri GR8:$op, 0)>;
295def : Pat<(sub GR32:$op, (i32 (X86setcc_c X86_COND_B, EFLAGS))),
296 (ADC32ri8 GR32:$op, 0)>;
297def : Pat<(sub GR64:$op, (i64 (X86setcc_c X86_COND_B, EFLAGS))),
298 (ADC64ri8 GR64:$op, 0)>;
299
Chris Lattnerd3f033d2010-10-05 06:27:48 +0000300//===----------------------------------------------------------------------===//
301// String Pseudo Instructions
302//
303let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI], isCodeGenOnly = 1 in {
304def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
Preston Gurd3e99b712012-03-19 14:10:12 +0000305 [(X86rep_movs i8)], IIC_REP_MOVS>, REP;
Chris Lattnerd3f033d2010-10-05 06:27:48 +0000306def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
Preston Gurd3e99b712012-03-19 14:10:12 +0000307 [(X86rep_movs i16)], IIC_REP_MOVS>, REP, OpSize;
Chris Lattnerd3f033d2010-10-05 06:27:48 +0000308def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
Preston Gurd3e99b712012-03-19 14:10:12 +0000309 [(X86rep_movs i32)], IIC_REP_MOVS>, REP;
Chris Lattnerd3f033d2010-10-05 06:27:48 +0000310}
311
312let Defs = [RCX,RDI,RSI], Uses = [RCX,RDI,RSI], isCodeGenOnly = 1 in
313def REP_MOVSQ : RI<0xA5, RawFrm, (outs), (ins), "{rep;movsq|rep movsq}",
Preston Gurd3e99b712012-03-19 14:10:12 +0000314 [(X86rep_movs i64)], IIC_REP_MOVS>, REP;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000315
Chris Lattnerd3f033d2010-10-05 06:27:48 +0000316
317// FIXME: Should use "(X86rep_stos AL)" as the pattern.
318let Defs = [ECX,EDI], Uses = [AL,ECX,EDI], isCodeGenOnly = 1 in
319def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
Preston Gurd3e99b712012-03-19 14:10:12 +0000320 [(X86rep_stos i8)], IIC_REP_STOS>, REP;
Chris Lattnerd3f033d2010-10-05 06:27:48 +0000321let Defs = [ECX,EDI], Uses = [AX,ECX,EDI], isCodeGenOnly = 1 in
322def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
Preston Gurd3e99b712012-03-19 14:10:12 +0000323 [(X86rep_stos i16)], IIC_REP_STOS>, REP, OpSize;
Chris Lattnerd3f033d2010-10-05 06:27:48 +0000324let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI], isCodeGenOnly = 1 in
325def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
Preston Gurd3e99b712012-03-19 14:10:12 +0000326 [(X86rep_stos i32)], IIC_REP_STOS>, REP;
Chris Lattnerd3f033d2010-10-05 06:27:48 +0000327
328let Defs = [RCX,RDI], Uses = [RAX,RCX,RDI], isCodeGenOnly = 1 in
329def REP_STOSQ : RI<0xAB, RawFrm, (outs), (ins), "{rep;stosq|rep stosq}",
Preston Gurd3e99b712012-03-19 14:10:12 +0000330 [(X86rep_stos i64)], IIC_REP_STOS>, REP;
Chris Lattner010496c2010-10-05 06:22:35 +0000331
332
Chris Lattner8af88ef2010-10-05 06:10:16 +0000333//===----------------------------------------------------------------------===//
334// Thread Local Storage Instructions
335//
336
337// ELF TLS Support
338// All calls clobber the non-callee saved registers. ESP is marked as
339// a use to prevent stack-pointer assignments that appear immediately
340// before calls from potentially appearing dead.
341let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
342 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
343 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
344 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000345 Uses = [ESP] in
Chris Lattner8af88ef2010-10-05 06:10:16 +0000346def TLS_addr32 : I<0, Pseudo, (outs), (ins i32mem:$sym),
Rafael Espindola5bf7c532010-11-27 20:43:02 +0000347 "# TLS_addr32",
Chris Lattner8af88ef2010-10-05 06:10:16 +0000348 [(X86tlsaddr tls32addr:$sym)]>,
349 Requires<[In32BitMode]>;
350
351// All calls clobber the non-callee saved registers. RSP is marked as
352// a use to prevent stack-pointer assignments that appear immediately
353// before calls from potentially appearing dead.
354let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
355 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
356 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
357 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
358 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000359 Uses = [RSP] in
Chris Lattner8af88ef2010-10-05 06:10:16 +0000360def TLS_addr64 : I<0, Pseudo, (outs), (ins i64mem:$sym),
Rafael Espindola5bf7c532010-11-27 20:43:02 +0000361 "# TLS_addr64",
Chris Lattner8af88ef2010-10-05 06:10:16 +0000362 [(X86tlsaddr tls64addr:$sym)]>,
363 Requires<[In64BitMode]>;
364
365// Darwin TLS Support
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000366// For i386, the address of the thunk is passed on the stack, on return the
367// address of the variable is in %eax. %ecx is trashed during the function
Chris Lattner8af88ef2010-10-05 06:10:16 +0000368// call. All other registers are preserved.
Eric Christophercdfe3c32011-01-18 01:37:20 +0000369let Defs = [EAX, ECX, EFLAGS],
Chris Lattner8af88ef2010-10-05 06:10:16 +0000370 Uses = [ESP],
371 usesCustomInserter = 1 in
372def TLSCall_32 : I<0, Pseudo, (outs), (ins i32mem:$sym),
373 "# TLSCall_32",
374 [(X86TLSCall addr:$sym)]>,
375 Requires<[In32BitMode]>;
376
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000377// For x86_64, the address of the thunk is passed in %rdi, on return
Chris Lattner8af88ef2010-10-05 06:10:16 +0000378// the address of the variable is in %rax. All other registers are preserved.
Eric Christophercdfe3c32011-01-18 01:37:20 +0000379let Defs = [RAX, EFLAGS],
Eric Christopher28717682010-12-09 00:26:41 +0000380 Uses = [RSP, RDI],
Chris Lattner8af88ef2010-10-05 06:10:16 +0000381 usesCustomInserter = 1 in
382def TLSCall_64 : I<0, Pseudo, (outs), (ins i64mem:$sym),
383 "# TLSCall_64",
384 [(X86TLSCall addr:$sym)]>,
385 Requires<[In64BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000386
Chris Lattner6dbbff92010-10-05 23:09:10 +0000387
388//===----------------------------------------------------------------------===//
389// Conditional Move Pseudo Instructions
390
Chris Lattner6dbbff92010-10-05 23:09:10 +0000391// X86 doesn't have 8-bit conditional moves. Use a customInserter to
392// emit control flow. An alternative to this is to mark i8 SELECT as Promote,
393// however that requires promoting the operands, and can induce additional
Jakob Stoklund Olesen5047d762011-09-02 23:52:55 +0000394// i8 register pressure.
395let usesCustomInserter = 1, Uses = [EFLAGS] in {
Chris Lattner6dbbff92010-10-05 23:09:10 +0000396def CMOV_GR8 : I<0, Pseudo,
397 (outs GR8:$dst), (ins GR8:$src1, GR8:$src2, i8imm:$cond),
398 "#CMOV_GR8 PSEUDO!",
399 [(set GR8:$dst, (X86cmov GR8:$src1, GR8:$src2,
400 imm:$cond, EFLAGS))]>;
401
402let Predicates = [NoCMov] in {
403def CMOV_GR32 : I<0, Pseudo,
404 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$cond),
405 "#CMOV_GR32* PSEUDO!",
406 [(set GR32:$dst,
407 (X86cmov GR32:$src1, GR32:$src2, imm:$cond, EFLAGS))]>;
408def CMOV_GR16 : I<0, Pseudo,
409 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$cond),
410 "#CMOV_GR16* PSEUDO!",
411 [(set GR16:$dst,
412 (X86cmov GR16:$src1, GR16:$src2, imm:$cond, EFLAGS))]>;
413def CMOV_RFP32 : I<0, Pseudo,
414 (outs RFP32:$dst),
415 (ins RFP32:$src1, RFP32:$src2, i8imm:$cond),
416 "#CMOV_RFP32 PSEUDO!",
417 [(set RFP32:$dst,
418 (X86cmov RFP32:$src1, RFP32:$src2, imm:$cond,
419 EFLAGS))]>;
420def CMOV_RFP64 : I<0, Pseudo,
421 (outs RFP64:$dst),
422 (ins RFP64:$src1, RFP64:$src2, i8imm:$cond),
423 "#CMOV_RFP64 PSEUDO!",
424 [(set RFP64:$dst,
425 (X86cmov RFP64:$src1, RFP64:$src2, imm:$cond,
426 EFLAGS))]>;
427def CMOV_RFP80 : I<0, Pseudo,
428 (outs RFP80:$dst),
429 (ins RFP80:$src1, RFP80:$src2, i8imm:$cond),
430 "#CMOV_RFP80 PSEUDO!",
431 [(set RFP80:$dst,
432 (X86cmov RFP80:$src1, RFP80:$src2, imm:$cond,
433 EFLAGS))]>;
434} // Predicates = [NoCMov]
Jakob Stoklund Olesen5047d762011-09-02 23:52:55 +0000435} // UsesCustomInserter = 1, Uses = [EFLAGS]
Chris Lattner6dbbff92010-10-05 23:09:10 +0000436
437
Chris Lattner87be16a2010-10-05 06:04:14 +0000438//===----------------------------------------------------------------------===//
Chris Lattner010496c2010-10-05 06:22:35 +0000439// Atomic Instruction Pseudo Instructions
440//===----------------------------------------------------------------------===//
441
442// Atomic exchange, and, or, xor
443let Constraints = "$val = $dst", Defs = [EFLAGS],
444 usesCustomInserter = 1 in {
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000445
Chris Lattner010496c2010-10-05 06:22:35 +0000446def ATOMAND8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000447 "#ATOMAND8 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000448 [(set GR8:$dst, (atomic_load_and_8 addr:$ptr, GR8:$val))]>;
449def ATOMOR8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000450 "#ATOMOR8 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000451 [(set GR8:$dst, (atomic_load_or_8 addr:$ptr, GR8:$val))]>;
452def ATOMXOR8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000453 "#ATOMXOR8 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000454 [(set GR8:$dst, (atomic_load_xor_8 addr:$ptr, GR8:$val))]>;
455def ATOMNAND8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000456 "#ATOMNAND8 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000457 [(set GR8:$dst, (atomic_load_nand_8 addr:$ptr, GR8:$val))]>;
458
459def ATOMAND16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000460 "#ATOMAND16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000461 [(set GR16:$dst, (atomic_load_and_16 addr:$ptr, GR16:$val))]>;
462def ATOMOR16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000463 "#ATOMOR16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000464 [(set GR16:$dst, (atomic_load_or_16 addr:$ptr, GR16:$val))]>;
465def ATOMXOR16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000466 "#ATOMXOR16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000467 [(set GR16:$dst, (atomic_load_xor_16 addr:$ptr, GR16:$val))]>;
468def ATOMNAND16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000469 "#ATOMNAND16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000470 [(set GR16:$dst, (atomic_load_nand_16 addr:$ptr, GR16:$val))]>;
471def ATOMMIN16: I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000472 "#ATOMMIN16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000473 [(set GR16:$dst, (atomic_load_min_16 addr:$ptr, GR16:$val))]>;
474def ATOMMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000475 "#ATOMMAX16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000476 [(set GR16:$dst, (atomic_load_max_16 addr:$ptr, GR16:$val))]>;
477def ATOMUMIN16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000478 "#ATOMUMIN16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000479 [(set GR16:$dst, (atomic_load_umin_16 addr:$ptr, GR16:$val))]>;
480def ATOMUMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000481 "#ATOMUMAX16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000482 [(set GR16:$dst, (atomic_load_umax_16 addr:$ptr, GR16:$val))]>;
483
484
485def ATOMAND32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000486 "#ATOMAND32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000487 [(set GR32:$dst, (atomic_load_and_32 addr:$ptr, GR32:$val))]>;
488def ATOMOR32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000489 "#ATOMOR32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000490 [(set GR32:$dst, (atomic_load_or_32 addr:$ptr, GR32:$val))]>;
491def ATOMXOR32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000492 "#ATOMXOR32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000493 [(set GR32:$dst, (atomic_load_xor_32 addr:$ptr, GR32:$val))]>;
494def ATOMNAND32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000495 "#ATOMNAND32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000496 [(set GR32:$dst, (atomic_load_nand_32 addr:$ptr, GR32:$val))]>;
497def ATOMMIN32: I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000498 "#ATOMMIN32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000499 [(set GR32:$dst, (atomic_load_min_32 addr:$ptr, GR32:$val))]>;
500def ATOMMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000501 "#ATOMMAX32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000502 [(set GR32:$dst, (atomic_load_max_32 addr:$ptr, GR32:$val))]>;
503def ATOMUMIN32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000504 "#ATOMUMIN32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000505 [(set GR32:$dst, (atomic_load_umin_32 addr:$ptr, GR32:$val))]>;
506def ATOMUMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000507 "#ATOMUMAX32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000508 [(set GR32:$dst, (atomic_load_umax_32 addr:$ptr, GR32:$val))]>;
509
510
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000511
Chris Lattner010496c2010-10-05 06:22:35 +0000512def ATOMAND64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000513 "#ATOMAND64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000514 [(set GR64:$dst, (atomic_load_and_64 addr:$ptr, GR64:$val))]>;
515def ATOMOR64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000516 "#ATOMOR64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000517 [(set GR64:$dst, (atomic_load_or_64 addr:$ptr, GR64:$val))]>;
518def ATOMXOR64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000519 "#ATOMXOR64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000520 [(set GR64:$dst, (atomic_load_xor_64 addr:$ptr, GR64:$val))]>;
521def ATOMNAND64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000522 "#ATOMNAND64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000523 [(set GR64:$dst, (atomic_load_nand_64 addr:$ptr, GR64:$val))]>;
524def ATOMMIN64: I<0, Pseudo, (outs GR64:$dst), (ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000525 "#ATOMMIN64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000526 [(set GR64:$dst, (atomic_load_min_64 addr:$ptr, GR64:$val))]>;
527def ATOMMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000528 "#ATOMMAX64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000529 [(set GR64:$dst, (atomic_load_max_64 addr:$ptr, GR64:$val))]>;
530def ATOMUMIN64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000531 "#ATOMUMIN64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000532 [(set GR64:$dst, (atomic_load_umin_64 addr:$ptr, GR64:$val))]>;
533def ATOMUMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000534 "#ATOMUMAX64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000535 [(set GR64:$dst, (atomic_load_umax_64 addr:$ptr, GR64:$val))]>;
536}
537
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000538let Constraints = "$val1 = $dst1, $val2 = $dst2",
Chris Lattner010496c2010-10-05 06:22:35 +0000539 Defs = [EFLAGS, EAX, EBX, ECX, EDX],
540 Uses = [EAX, EBX, ECX, EDX],
541 mayLoad = 1, mayStore = 1,
542 usesCustomInserter = 1 in {
543def ATOMAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
544 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
545 "#ATOMAND6432 PSEUDO!", []>;
546def ATOMOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
547 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
548 "#ATOMOR6432 PSEUDO!", []>;
549def ATOMXOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
550 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
551 "#ATOMXOR6432 PSEUDO!", []>;
552def ATOMNAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
553 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
554 "#ATOMNAND6432 PSEUDO!", []>;
555def ATOMADD6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
556 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
557 "#ATOMADD6432 PSEUDO!", []>;
558def ATOMSUB6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
559 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
560 "#ATOMSUB6432 PSEUDO!", []>;
561def ATOMSWAP6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
562 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
563 "#ATOMSWAP6432 PSEUDO!", []>;
564}
565
566//===----------------------------------------------------------------------===//
567// Normal-Instructions-With-Lock-Prefix Pseudo Instructions
568//===----------------------------------------------------------------------===//
569
570// FIXME: Use normal instructions and add lock prefix dynamically.
571
572// Memory barriers
573
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000574// TODO: Get this to fold the constant into the instruction.
Eli Friedman1857b512012-01-16 16:42:21 +0000575let isCodeGenOnly = 1, Defs = [EFLAGS] in
Chris Lattner010496c2010-10-05 06:22:35 +0000576def OR32mrLocked : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$zero),
577 "lock\n\t"
578 "or{l}\t{$zero, $dst|$dst, $zero}",
Preston Gurd3e99b712012-03-19 14:10:12 +0000579 [], IIC_ALU_MEM>, Requires<[In32BitMode]>, LOCK;
Chris Lattner010496c2010-10-05 06:22:35 +0000580
581let hasSideEffects = 1 in
582def Int_MemBarrier : I<0, Pseudo, (outs), (ins),
583 "#MEMBARRIER",
Eli Friedman84e7f7e2011-07-27 19:43:50 +0000584 [(X86MemBarrier)]>;
Chris Lattner010496c2010-10-05 06:22:35 +0000585
Eric Christopher988397d2011-05-10 18:36:16 +0000586// RegOpc corresponds to the mr version of the instruction
587// ImmOpc corresponds to the mi version of the instruction
588// ImmOpc8 corresponds to the mi8 version of the instruction
589// ImmMod corresponds to the instruction format of the mi and mi8 versions
590multiclass LOCK_ArithBinOp<bits<8> RegOpc, bits<8> ImmOpc, bits<8> ImmOpc8,
591 Format ImmMod, string mnemonic> {
592let Defs = [EFLAGS], mayLoad = 1, mayStore = 1, isCodeGenOnly = 1 in {
593
594def #NAME#8mr : I<{RegOpc{7}, RegOpc{6}, RegOpc{5}, RegOpc{4},
595 RegOpc{3}, RegOpc{2}, RegOpc{1}, 0 },
596 MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
597 !strconcat("lock\n\t", mnemonic, "{b}\t",
598 "{$src2, $dst|$dst, $src2}"),
Preston Gurd3e99b712012-03-19 14:10:12 +0000599 [], IIC_ALU_NONMEM>, LOCK;
Eric Christopher988397d2011-05-10 18:36:16 +0000600def #NAME#16mr : I<{RegOpc{7}, RegOpc{6}, RegOpc{5}, RegOpc{4},
601 RegOpc{3}, RegOpc{2}, RegOpc{1}, 1 },
602 MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
603 !strconcat("lock\n\t", mnemonic, "{w}\t",
604 "{$src2, $dst|$dst, $src2}"),
Preston Gurd3e99b712012-03-19 14:10:12 +0000605 [], IIC_ALU_NONMEM>, OpSize, LOCK;
Eric Christopher988397d2011-05-10 18:36:16 +0000606def #NAME#32mr : I<{RegOpc{7}, RegOpc{6}, RegOpc{5}, RegOpc{4},
607 RegOpc{3}, RegOpc{2}, RegOpc{1}, 1 },
608 MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
609 !strconcat("lock\n\t", mnemonic, "{l}\t",
610 "{$src2, $dst|$dst, $src2}"),
Preston Gurd3e99b712012-03-19 14:10:12 +0000611 [], IIC_ALU_NONMEM>, LOCK;
Eric Christopher988397d2011-05-10 18:36:16 +0000612def #NAME#64mr : RI<{RegOpc{7}, RegOpc{6}, RegOpc{5}, RegOpc{4},
613 RegOpc{3}, RegOpc{2}, RegOpc{1}, 1 },
614 MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
615 !strconcat("lock\n\t", mnemonic, "{q}\t",
616 "{$src2, $dst|$dst, $src2}"),
Preston Gurd3e99b712012-03-19 14:10:12 +0000617 [], IIC_ALU_NONMEM>, LOCK;
Eric Christopher988397d2011-05-10 18:36:16 +0000618
619def #NAME#8mi : Ii8<{ImmOpc{7}, ImmOpc{6}, ImmOpc{5}, ImmOpc{4},
620 ImmOpc{3}, ImmOpc{2}, ImmOpc{1}, 0 },
621 ImmMod, (outs), (ins i8mem :$dst, i8imm :$src2),
622 !strconcat("lock\n\t", mnemonic, "{b}\t",
Eric Christopherb38fe4b2011-05-10 23:57:45 +0000623 "{$src2, $dst|$dst, $src2}"),
Preston Gurd3e99b712012-03-19 14:10:12 +0000624 [], IIC_ALU_MEM>, LOCK;
Eric Christopher988397d2011-05-10 18:36:16 +0000625
626def #NAME#16mi : Ii16<{ImmOpc{7}, ImmOpc{6}, ImmOpc{5}, ImmOpc{4},
627 ImmOpc{3}, ImmOpc{2}, ImmOpc{1}, 1 },
628 ImmMod, (outs), (ins i16mem :$dst, i16imm :$src2),
629 !strconcat("lock\n\t", mnemonic, "{w}\t",
630 "{$src2, $dst|$dst, $src2}"),
Preston Gurd3e99b712012-03-19 14:10:12 +0000631 [], IIC_ALU_MEM>, LOCK;
Eric Christopher988397d2011-05-10 18:36:16 +0000632
633def #NAME#32mi : Ii32<{ImmOpc{7}, ImmOpc{6}, ImmOpc{5}, ImmOpc{4},
634 ImmOpc{3}, ImmOpc{2}, ImmOpc{1}, 1 },
635 ImmMod, (outs), (ins i32mem :$dst, i32imm :$src2),
636 !strconcat("lock\n\t", mnemonic, "{l}\t",
637 "{$src2, $dst|$dst, $src2}"),
Preston Gurd3e99b712012-03-19 14:10:12 +0000638 [], IIC_ALU_MEM>, LOCK;
Eric Christopher988397d2011-05-10 18:36:16 +0000639
640def #NAME#64mi32 : RIi32<{ImmOpc{7}, ImmOpc{6}, ImmOpc{5}, ImmOpc{4},
641 ImmOpc{3}, ImmOpc{2}, ImmOpc{1}, 1 },
642 ImmMod, (outs), (ins i64mem :$dst, i64i32imm :$src2),
643 !strconcat("lock\n\t", mnemonic, "{q}\t",
644 "{$src2, $dst|$dst, $src2}"),
Preston Gurd3e99b712012-03-19 14:10:12 +0000645 [], IIC_ALU_MEM>, LOCK;
Eric Christopher988397d2011-05-10 18:36:16 +0000646
647def #NAME#16mi8 : Ii8<{ImmOpc8{7}, ImmOpc8{6}, ImmOpc8{5}, ImmOpc8{4},
648 ImmOpc8{3}, ImmOpc8{2}, ImmOpc8{1}, 1 },
649 ImmMod, (outs), (ins i16mem :$dst, i16i8imm :$src2),
650 !strconcat("lock\n\t", mnemonic, "{w}\t",
651 "{$src2, $dst|$dst, $src2}"),
Preston Gurd3e99b712012-03-19 14:10:12 +0000652 [], IIC_ALU_MEM>, LOCK;
Eric Christopher988397d2011-05-10 18:36:16 +0000653def #NAME#32mi8 : Ii8<{ImmOpc8{7}, ImmOpc8{6}, ImmOpc8{5}, ImmOpc8{4},
654 ImmOpc8{3}, ImmOpc8{2}, ImmOpc8{1}, 1 },
655 ImmMod, (outs), (ins i32mem :$dst, i32i8imm :$src2),
656 !strconcat("lock\n\t", mnemonic, "{l}\t",
657 "{$src2, $dst|$dst, $src2}"),
Preston Gurd3e99b712012-03-19 14:10:12 +0000658 [], IIC_ALU_MEM>, LOCK;
Eric Christopher988397d2011-05-10 18:36:16 +0000659def #NAME#64mi8 : RIi8<{ImmOpc8{7}, ImmOpc8{6}, ImmOpc8{5}, ImmOpc8{4},
660 ImmOpc8{3}, ImmOpc8{2}, ImmOpc8{1}, 1 },
661 ImmMod, (outs), (ins i64mem :$dst, i64i8imm :$src2),
662 !strconcat("lock\n\t", mnemonic, "{q}\t",
663 "{$src2, $dst|$dst, $src2}"),
Preston Gurd3e99b712012-03-19 14:10:12 +0000664 [], IIC_ALU_MEM>, LOCK;
Eric Christopher988397d2011-05-10 18:36:16 +0000665
666}
667
668}
669
670defm LOCK_ADD : LOCK_ArithBinOp<0x00, 0x80, 0x83, MRM0m, "add">;
671defm LOCK_SUB : LOCK_ArithBinOp<0x28, 0x80, 0x83, MRM5m, "sub">;
Eric Christopherb38fe4b2011-05-10 23:57:45 +0000672defm LOCK_OR : LOCK_ArithBinOp<0x08, 0x80, 0x83, MRM1m, "or">;
Eli Friedmanfc430a62011-08-09 22:17:39 +0000673defm LOCK_AND : LOCK_ArithBinOp<0x20, 0x80, 0x83, MRM4m, "and">;
674defm LOCK_XOR : LOCK_ArithBinOp<0x30, 0x80, 0x83, MRM6m, "xor">;
Eric Christopher988397d2011-05-10 18:36:16 +0000675
Chris Lattner010496c2010-10-05 06:22:35 +0000676// Optimized codegen when the non-memory output is not used.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000677let Defs = [EFLAGS], mayLoad = 1, mayStore = 1, isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000678
679def LOCK_INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst),
680 "lock\n\t"
Preston Gurd3e99b712012-03-19 14:10:12 +0000681 "inc{b}\t$dst", [], IIC_UNARY_MEM>, LOCK;
Chris Lattner010496c2010-10-05 06:22:35 +0000682def LOCK_INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst),
683 "lock\n\t"
Preston Gurd3e99b712012-03-19 14:10:12 +0000684 "inc{w}\t$dst", [], IIC_UNARY_MEM>, OpSize, LOCK;
Chris Lattner010496c2010-10-05 06:22:35 +0000685def LOCK_INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst),
686 "lock\n\t"
Preston Gurd3e99b712012-03-19 14:10:12 +0000687 "inc{l}\t$dst", [], IIC_UNARY_MEM>, LOCK;
Chris Lattner010496c2010-10-05 06:22:35 +0000688def LOCK_INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst),
689 "lock\n\t"
Preston Gurd3e99b712012-03-19 14:10:12 +0000690 "inc{q}\t$dst", [], IIC_UNARY_MEM>, LOCK;
Chris Lattner010496c2010-10-05 06:22:35 +0000691
692def LOCK_DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst),
693 "lock\n\t"
Preston Gurd3e99b712012-03-19 14:10:12 +0000694 "dec{b}\t$dst", [], IIC_UNARY_MEM>, LOCK;
Chris Lattner010496c2010-10-05 06:22:35 +0000695def LOCK_DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst),
696 "lock\n\t"
Preston Gurd3e99b712012-03-19 14:10:12 +0000697 "dec{w}\t$dst", [], IIC_UNARY_MEM>, OpSize, LOCK;
Chris Lattner010496c2010-10-05 06:22:35 +0000698def LOCK_DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst),
699 "lock\n\t"
Preston Gurd3e99b712012-03-19 14:10:12 +0000700 "dec{l}\t$dst", [], IIC_UNARY_MEM>, LOCK;
Chris Lattner010496c2010-10-05 06:22:35 +0000701def LOCK_DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst),
702 "lock\n\t"
Preston Gurd3e99b712012-03-19 14:10:12 +0000703 "dec{q}\t$dst", [], IIC_UNARY_MEM>, LOCK;
Chris Lattner010496c2010-10-05 06:22:35 +0000704}
705
706// Atomic compare and swap.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000707let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX],
Eli Friedman43f51ae2011-08-26 21:21:21 +0000708 isCodeGenOnly = 1 in
Chris Lattner010496c2010-10-05 06:22:35 +0000709def LCMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i64mem:$ptr),
710 "lock\n\t"
711 "cmpxchg8b\t$ptr",
Preston Gurd3e99b712012-03-19 14:10:12 +0000712 [(X86cas8 addr:$ptr)], IIC_CMPX_LOCK_8B>, TB, LOCK;
Eli Friedman43f51ae2011-08-26 21:21:21 +0000713
714let Defs = [RAX, RDX, EFLAGS], Uses = [RAX, RBX, RCX, RDX],
715 isCodeGenOnly = 1 in
716def LCMPXCHG16B : RI<0xC7, MRM1m, (outs), (ins i128mem:$ptr),
717 "lock\n\t"
718 "cmpxchg16b\t$ptr",
Preston Gurd3e99b712012-03-19 14:10:12 +0000719 [(X86cas16 addr:$ptr)], IIC_CMPX_LOCK_16B>, TB, LOCK,
Eli Friedman43f51ae2011-08-26 21:21:21 +0000720 Requires<[HasCmpxchg16b]>;
721
Chris Lattner4d1189f2010-11-01 00:46:16 +0000722let Defs = [AL, EFLAGS], Uses = [AL], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000723def LCMPXCHG8 : I<0xB0, MRMDestMem, (outs), (ins i8mem:$ptr, GR8:$swap),
724 "lock\n\t"
725 "cmpxchg{b}\t{$swap, $ptr|$ptr, $swap}",
Preston Gurd3e99b712012-03-19 14:10:12 +0000726 [(X86cas addr:$ptr, GR8:$swap, 1)], IIC_CMPX_LOCK_8>, TB, LOCK;
Chris Lattner010496c2010-10-05 06:22:35 +0000727}
728
Chris Lattner4d1189f2010-11-01 00:46:16 +0000729let Defs = [AX, EFLAGS], Uses = [AX], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000730def LCMPXCHG16 : I<0xB1, MRMDestMem, (outs), (ins i16mem:$ptr, GR16:$swap),
731 "lock\n\t"
732 "cmpxchg{w}\t{$swap, $ptr|$ptr, $swap}",
Preston Gurd3e99b712012-03-19 14:10:12 +0000733 [(X86cas addr:$ptr, GR16:$swap, 2)], IIC_CMPX_LOCK>, TB, OpSize, LOCK;
Chris Lattner010496c2010-10-05 06:22:35 +0000734}
735
Chris Lattner4d1189f2010-11-01 00:46:16 +0000736let Defs = [EAX, EFLAGS], Uses = [EAX], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000737def LCMPXCHG32 : I<0xB1, MRMDestMem, (outs), (ins i32mem:$ptr, GR32:$swap),
738 "lock\n\t"
739 "cmpxchg{l}\t{$swap, $ptr|$ptr, $swap}",
Preston Gurd3e99b712012-03-19 14:10:12 +0000740 [(X86cas addr:$ptr, GR32:$swap, 4)], IIC_CMPX_LOCK>, TB, LOCK;
Chris Lattner010496c2010-10-05 06:22:35 +0000741}
742
Chris Lattner4d1189f2010-11-01 00:46:16 +0000743let Defs = [RAX, EFLAGS], Uses = [RAX], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000744def LCMPXCHG64 : RI<0xB1, MRMDestMem, (outs), (ins i64mem:$ptr, GR64:$swap),
745 "lock\n\t"
Eli Friedmanf73c8812011-09-13 00:27:04 +0000746 "cmpxchg{q}\t{$swap, $ptr|$ptr, $swap}",
Preston Gurd3e99b712012-03-19 14:10:12 +0000747 [(X86cas addr:$ptr, GR64:$swap, 8)], IIC_CMPX_LOCK>, TB, LOCK;
Chris Lattner010496c2010-10-05 06:22:35 +0000748}
749
750// Atomic exchange and add
Chris Lattner4d1189f2010-11-01 00:46:16 +0000751let Constraints = "$val = $dst", Defs = [EFLAGS], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000752def LXADD8 : I<0xC0, MRMSrcMem, (outs GR8:$dst), (ins GR8:$val, i8mem:$ptr),
753 "lock\n\t"
754 "xadd{b}\t{$val, $ptr|$ptr, $val}",
Preston Gurd3e99b712012-03-19 14:10:12 +0000755 [(set GR8:$dst, (atomic_load_add_8 addr:$ptr, GR8:$val))],
756 IIC_XADD_LOCK_MEM8>,
Chris Lattner010496c2010-10-05 06:22:35 +0000757 TB, LOCK;
758def LXADD16 : I<0xC1, MRMSrcMem, (outs GR16:$dst), (ins GR16:$val, i16mem:$ptr),
759 "lock\n\t"
760 "xadd{w}\t{$val, $ptr|$ptr, $val}",
Preston Gurd3e99b712012-03-19 14:10:12 +0000761 [(set GR16:$dst, (atomic_load_add_16 addr:$ptr, GR16:$val))],
762 IIC_XADD_LOCK_MEM>,
Chris Lattner010496c2010-10-05 06:22:35 +0000763 TB, OpSize, LOCK;
764def LXADD32 : I<0xC1, MRMSrcMem, (outs GR32:$dst), (ins GR32:$val, i32mem:$ptr),
765 "lock\n\t"
766 "xadd{l}\t{$val, $ptr|$ptr, $val}",
Preston Gurd3e99b712012-03-19 14:10:12 +0000767 [(set GR32:$dst, (atomic_load_add_32 addr:$ptr, GR32:$val))],
768 IIC_XADD_LOCK_MEM>,
Chris Lattner010496c2010-10-05 06:22:35 +0000769 TB, LOCK;
770def LXADD64 : RI<0xC1, MRMSrcMem, (outs GR64:$dst), (ins GR64:$val,i64mem:$ptr),
771 "lock\n\t"
Eli Friedmanf73c8812011-09-13 00:27:04 +0000772 "xadd{q}\t{$val, $ptr|$ptr, $val}",
Preston Gurd3e99b712012-03-19 14:10:12 +0000773 [(set GR64:$dst, (atomic_load_add_64 addr:$ptr, GR64:$val))],
774 IIC_XADD_LOCK_MEM>,
Chris Lattner010496c2010-10-05 06:22:35 +0000775 TB, LOCK;
776}
777
Eli Friedmand5ccb052011-09-07 18:48:32 +0000778def ACQUIRE_MOV8rm : I<0, Pseudo, (outs GR8 :$dst), (ins i8mem :$src),
779 "#ACQUIRE_MOV PSEUDO!",
780 [(set GR8:$dst, (atomic_load_8 addr:$src))]>;
781def ACQUIRE_MOV16rm : I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$src),
782 "#ACQUIRE_MOV PSEUDO!",
783 [(set GR16:$dst, (atomic_load_16 addr:$src))]>;
784def ACQUIRE_MOV32rm : I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$src),
785 "#ACQUIRE_MOV PSEUDO!",
786 [(set GR32:$dst, (atomic_load_32 addr:$src))]>;
787def ACQUIRE_MOV64rm : I<0, Pseudo, (outs GR64:$dst), (ins i64mem:$src),
788 "#ACQUIRE_MOV PSEUDO!",
789 [(set GR64:$dst, (atomic_load_64 addr:$src))]>;
790
791def RELEASE_MOV8mr : I<0, Pseudo, (outs), (ins i8mem :$dst, GR8 :$src),
792 "#RELEASE_MOV PSEUDO!",
793 [(atomic_store_8 addr:$dst, GR8 :$src)]>;
794def RELEASE_MOV16mr : I<0, Pseudo, (outs), (ins i16mem:$dst, GR16:$src),
795 "#RELEASE_MOV PSEUDO!",
796 [(atomic_store_16 addr:$dst, GR16:$src)]>;
797def RELEASE_MOV32mr : I<0, Pseudo, (outs), (ins i32mem:$dst, GR32:$src),
798 "#RELEASE_MOV PSEUDO!",
799 [(atomic_store_32 addr:$dst, GR32:$src)]>;
800def RELEASE_MOV64mr : I<0, Pseudo, (outs), (ins i64mem:$dst, GR64:$src),
801 "#RELEASE_MOV PSEUDO!",
802 [(atomic_store_64 addr:$dst, GR64:$src)]>;
803
Chris Lattner5673e1d2010-10-05 06:41:40 +0000804//===----------------------------------------------------------------------===//
805// Conditional Move Pseudo Instructions.
806//===----------------------------------------------------------------------===//
807
808
809// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
810// instruction selection into a branch sequence.
811let Uses = [EFLAGS], usesCustomInserter = 1 in {
812 def CMOV_FR32 : I<0, Pseudo,
813 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
814 "#CMOV_FR32 PSEUDO!",
815 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
816 EFLAGS))]>;
817 def CMOV_FR64 : I<0, Pseudo,
818 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
819 "#CMOV_FR64 PSEUDO!",
820 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
821 EFLAGS))]>;
822 def CMOV_V4F32 : I<0, Pseudo,
823 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
824 "#CMOV_V4F32 PSEUDO!",
825 [(set VR128:$dst,
826 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
827 EFLAGS)))]>;
828 def CMOV_V2F64 : I<0, Pseudo,
829 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
830 "#CMOV_V2F64 PSEUDO!",
831 [(set VR128:$dst,
832 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
833 EFLAGS)))]>;
834 def CMOV_V2I64 : I<0, Pseudo,
835 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
836 "#CMOV_V2I64 PSEUDO!",
837 [(set VR128:$dst,
838 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
839 EFLAGS)))]>;
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +0000840 def CMOV_V8F32 : I<0, Pseudo,
841 (outs VR256:$dst), (ins VR256:$t, VR256:$f, i8imm:$cond),
842 "#CMOV_V8F32 PSEUDO!",
843 [(set VR256:$dst,
844 (v8f32 (X86cmov VR256:$t, VR256:$f, imm:$cond,
845 EFLAGS)))]>;
846 def CMOV_V4F64 : I<0, Pseudo,
847 (outs VR256:$dst), (ins VR256:$t, VR256:$f, i8imm:$cond),
848 "#CMOV_V4F64 PSEUDO!",
849 [(set VR256:$dst,
850 (v4f64 (X86cmov VR256:$t, VR256:$f, imm:$cond,
851 EFLAGS)))]>;
852 def CMOV_V4I64 : I<0, Pseudo,
853 (outs VR256:$dst), (ins VR256:$t, VR256:$f, i8imm:$cond),
854 "#CMOV_V4I64 PSEUDO!",
855 [(set VR256:$dst,
856 (v4i64 (X86cmov VR256:$t, VR256:$f, imm:$cond,
857 EFLAGS)))]>;
Chris Lattner5673e1d2010-10-05 06:41:40 +0000858}
859
Chris Lattner010496c2010-10-05 06:22:35 +0000860
861//===----------------------------------------------------------------------===//
862// DAG Pattern Matching Rules
Chris Lattner87be16a2010-10-05 06:04:14 +0000863//===----------------------------------------------------------------------===//
864
865// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
866def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>;
867def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>;
868def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>;
869def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>;
870def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>;
871def : Pat<(i32 (X86Wrapper tblockaddress:$dst)), (MOV32ri tblockaddress:$dst)>;
872
873def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)),
874 (ADD32ri GR32:$src1, tconstpool:$src2)>;
875def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)),
876 (ADD32ri GR32:$src1, tjumptable:$src2)>;
877def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)),
878 (ADD32ri GR32:$src1, tglobaladdr:$src2)>;
879def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)),
880 (ADD32ri GR32:$src1, texternalsym:$src2)>;
881def : Pat<(add GR32:$src1, (X86Wrapper tblockaddress:$src2)),
882 (ADD32ri GR32:$src1, tblockaddress:$src2)>;
883
884def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst),
885 (MOV32mi addr:$dst, tglobaladdr:$src)>;
886def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst),
887 (MOV32mi addr:$dst, texternalsym:$src)>;
888def : Pat<(store (i32 (X86Wrapper tblockaddress:$src)), addr:$dst),
889 (MOV32mi addr:$dst, tblockaddress:$src)>;
890
891
892
893// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable when not in small
894// code model mode, should use 'movabs'. FIXME: This is really a hack, the
895// 'movabs' predicate should handle this sort of thing.
896def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
897 (MOV64ri tconstpool :$dst)>, Requires<[FarData]>;
898def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
899 (MOV64ri tjumptable :$dst)>, Requires<[FarData]>;
900def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
901 (MOV64ri tglobaladdr :$dst)>, Requires<[FarData]>;
902def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
903 (MOV64ri texternalsym:$dst)>, Requires<[FarData]>;
904def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
905 (MOV64ri tblockaddress:$dst)>, Requires<[FarData]>;
906
907// In static codegen with small code model, we can get the address of a label
908// into a register with 'movl'. FIXME: This is a hack, the 'imm' predicate of
909// the MOV64ri64i32 should accept these.
910def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
911 (MOV64ri64i32 tconstpool :$dst)>, Requires<[SmallCode]>;
912def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
913 (MOV64ri64i32 tjumptable :$dst)>, Requires<[SmallCode]>;
914def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
915 (MOV64ri64i32 tglobaladdr :$dst)>, Requires<[SmallCode]>;
916def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
917 (MOV64ri64i32 texternalsym:$dst)>, Requires<[SmallCode]>;
918def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
919 (MOV64ri64i32 tblockaddress:$dst)>, Requires<[SmallCode]>;
920
921// In kernel code model, we can get the address of a label
922// into a register with 'movq'. FIXME: This is a hack, the 'imm' predicate of
923// the MOV64ri32 should accept these.
924def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
925 (MOV64ri32 tconstpool :$dst)>, Requires<[KernelCode]>;
926def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
927 (MOV64ri32 tjumptable :$dst)>, Requires<[KernelCode]>;
928def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
929 (MOV64ri32 tglobaladdr :$dst)>, Requires<[KernelCode]>;
930def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
931 (MOV64ri32 texternalsym:$dst)>, Requires<[KernelCode]>;
932def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
933 (MOV64ri32 tblockaddress:$dst)>, Requires<[KernelCode]>;
934
935// If we have small model and -static mode, it is safe to store global addresses
936// directly as immediates. FIXME: This is really a hack, the 'imm' predicate
937// for MOV64mi32 should handle this sort of thing.
938def : Pat<(store (i64 (X86Wrapper tconstpool:$src)), addr:$dst),
939 (MOV64mi32 addr:$dst, tconstpool:$src)>,
940 Requires<[NearData, IsStatic]>;
941def : Pat<(store (i64 (X86Wrapper tjumptable:$src)), addr:$dst),
942 (MOV64mi32 addr:$dst, tjumptable:$src)>,
943 Requires<[NearData, IsStatic]>;
944def : Pat<(store (i64 (X86Wrapper tglobaladdr:$src)), addr:$dst),
945 (MOV64mi32 addr:$dst, tglobaladdr:$src)>,
946 Requires<[NearData, IsStatic]>;
947def : Pat<(store (i64 (X86Wrapper texternalsym:$src)), addr:$dst),
948 (MOV64mi32 addr:$dst, texternalsym:$src)>,
949 Requires<[NearData, IsStatic]>;
950def : Pat<(store (i64 (X86Wrapper tblockaddress:$src)), addr:$dst),
951 (MOV64mi32 addr:$dst, tblockaddress:$src)>,
952 Requires<[NearData, IsStatic]>;
953
954
955
956// Calls
957
958// tls has some funny stuff here...
959// This corresponds to movabs $foo@tpoff, %rax
960def : Pat<(i64 (X86Wrapper tglobaltlsaddr :$dst)),
961 (MOV64ri tglobaltlsaddr :$dst)>;
962// This corresponds to add $foo@tpoff, %rax
963def : Pat<(add GR64:$src1, (X86Wrapper tglobaltlsaddr :$dst)),
964 (ADD64ri32 GR64:$src1, tglobaltlsaddr :$dst)>;
965// This corresponds to mov foo@tpoff(%rbx), %eax
966def : Pat<(load (i64 (X86Wrapper tglobaltlsaddr :$dst))),
967 (MOV64rm tglobaltlsaddr :$dst)>;
968
969
970// Direct PC relative function call for small code model. 32-bit displacement
971// sign extended to 64-bit.
972def : Pat<(X86call (i64 tglobaladdr:$dst)),
Jakob Stoklund Olesen527a08b2012-02-16 17:56:02 +0000973 (CALL64pcrel32 tglobaladdr:$dst)>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000974def : Pat<(X86call (i64 texternalsym:$dst)),
Jakob Stoklund Olesen527a08b2012-02-16 17:56:02 +0000975 (CALL64pcrel32 texternalsym:$dst)>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000976
977// tailcall stuff
978def : Pat<(X86tcret GR32_TC:$dst, imm:$off),
979 (TCRETURNri GR32_TC:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000980 Requires<[In32BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000981
982// FIXME: This is disabled for 32-bit PIC mode because the global base
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000983// register which is part of the address mode may be assigned a
Chris Lattner87be16a2010-10-05 06:04:14 +0000984// callee-saved register.
985def : Pat<(X86tcret (load addr:$dst), imm:$off),
986 (TCRETURNmi addr:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000987 Requires<[In32BitMode, IsNotPIC]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000988
989def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off),
990 (TCRETURNdi texternalsym:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000991 Requires<[In32BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000992
993def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off),
994 (TCRETURNdi texternalsym:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000995 Requires<[In32BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000996
NAKAMURA Takumi7754f852011-01-26 02:04:09 +0000997def : Pat<(X86tcret ptr_rc_tailcall:$dst, imm:$off),
998 (TCRETURNri64 ptr_rc_tailcall:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000999 Requires<[In64BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +00001000
1001def : Pat<(X86tcret (load addr:$dst), imm:$off),
1002 (TCRETURNmi64 addr:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001003 Requires<[In64BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +00001004
1005def : Pat<(X86tcret (i64 tglobaladdr:$dst), imm:$off),
1006 (TCRETURNdi64 tglobaladdr:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001007 Requires<[In64BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +00001008
1009def : Pat<(X86tcret (i64 texternalsym:$dst), imm:$off),
1010 (TCRETURNdi64 texternalsym:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001011 Requires<[In64BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +00001012
1013// Normal calls, with various flavors of addresses.
1014def : Pat<(X86call (i32 tglobaladdr:$dst)),
1015 (CALLpcrel32 tglobaladdr:$dst)>;
1016def : Pat<(X86call (i32 texternalsym:$dst)),
1017 (CALLpcrel32 texternalsym:$dst)>;
1018def : Pat<(X86call (i32 imm:$dst)),
1019 (CALLpcrel32 imm:$dst)>, Requires<[CallImmAddr]>;
1020
Chris Lattner87be16a2010-10-05 06:04:14 +00001021// Comparisons.
1022
1023// TEST R,R is smaller than CMP R,0
1024def : Pat<(X86cmp GR8:$src1, 0),
1025 (TEST8rr GR8:$src1, GR8:$src1)>;
1026def : Pat<(X86cmp GR16:$src1, 0),
1027 (TEST16rr GR16:$src1, GR16:$src1)>;
1028def : Pat<(X86cmp GR32:$src1, 0),
1029 (TEST32rr GR32:$src1, GR32:$src1)>;
1030def : Pat<(X86cmp GR64:$src1, 0),
1031 (TEST64rr GR64:$src1, GR64:$src1)>;
1032
1033// Conditional moves with folded loads with operands swapped and conditions
1034// inverted.
Chris Lattner286997c2010-10-05 22:42:54 +00001035multiclass CMOVmr<PatLeaf InvertedCond, Instruction Inst16, Instruction Inst32,
1036 Instruction Inst64> {
1037 def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, InvertedCond, EFLAGS),
1038 (Inst16 GR16:$src2, addr:$src1)>;
1039 def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, InvertedCond, EFLAGS),
1040 (Inst32 GR32:$src2, addr:$src1)>;
1041 def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, InvertedCond, EFLAGS),
1042 (Inst64 GR64:$src2, addr:$src1)>;
1043}
Chris Lattner87be16a2010-10-05 06:04:14 +00001044
Chris Lattnerdf72eae2010-10-05 22:51:56 +00001045defm : CMOVmr<X86_COND_B , CMOVAE16rm, CMOVAE32rm, CMOVAE64rm>;
1046defm : CMOVmr<X86_COND_AE, CMOVB16rm , CMOVB32rm , CMOVB64rm>;
1047defm : CMOVmr<X86_COND_E , CMOVNE16rm, CMOVNE32rm, CMOVNE64rm>;
1048defm : CMOVmr<X86_COND_NE, CMOVE16rm , CMOVE32rm , CMOVE64rm>;
1049defm : CMOVmr<X86_COND_BE, CMOVA16rm , CMOVA32rm , CMOVA64rm>;
Chris Lattner25cbf502010-10-05 23:00:14 +00001050defm : CMOVmr<X86_COND_A , CMOVBE16rm, CMOVBE32rm, CMOVBE64rm>;
Chris Lattnerdf72eae2010-10-05 22:51:56 +00001051defm : CMOVmr<X86_COND_L , CMOVGE16rm, CMOVGE32rm, CMOVGE64rm>;
1052defm : CMOVmr<X86_COND_GE, CMOVL16rm , CMOVL32rm , CMOVL64rm>;
1053defm : CMOVmr<X86_COND_LE, CMOVG16rm , CMOVG32rm , CMOVG64rm>;
1054defm : CMOVmr<X86_COND_G , CMOVLE16rm, CMOVLE32rm, CMOVLE64rm>;
1055defm : CMOVmr<X86_COND_P , CMOVNP16rm, CMOVNP32rm, CMOVNP64rm>;
1056defm : CMOVmr<X86_COND_NP, CMOVP16rm , CMOVP32rm , CMOVP64rm>;
1057defm : CMOVmr<X86_COND_S , CMOVNS16rm, CMOVNS32rm, CMOVNS64rm>;
1058defm : CMOVmr<X86_COND_NS, CMOVS16rm , CMOVS32rm , CMOVS64rm>;
1059defm : CMOVmr<X86_COND_O , CMOVNO16rm, CMOVNO32rm, CMOVNO64rm>;
1060defm : CMOVmr<X86_COND_NO, CMOVO16rm , CMOVO32rm , CMOVO64rm>;
Chris Lattner87be16a2010-10-05 06:04:14 +00001061
1062// zextload bool -> zextload byte
1063def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>;
1064def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
1065def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
1066def : Pat<(zextloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1067
1068// extload bool -> extload byte
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001069// When extloading from 16-bit and smaller memory locations into 64-bit
1070// registers, use zero-extending loads so that the entire 64-bit register is
Chris Lattner87be16a2010-10-05 06:04:14 +00001071// defined, avoiding partial-register updates.
1072
1073def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>;
1074def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
1075def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
1076def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>;
1077def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>;
1078def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>;
1079
1080def : Pat<(extloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1081def : Pat<(extloadi64i8 addr:$src), (MOVZX64rm8 addr:$src)>;
1082def : Pat<(extloadi64i16 addr:$src), (MOVZX64rm16 addr:$src)>;
1083// For other extloads, use subregs, since the high contents of the register are
1084// defined after an extload.
1085def : Pat<(extloadi64i32 addr:$src),
1086 (SUBREG_TO_REG (i64 0), (MOV32rm addr:$src),
1087 sub_32bit)>;
1088
1089// anyext. Define these to do an explicit zero-extend to
1090// avoid partial-register updates.
Stuart Hastings0e29ed02011-05-20 19:04:40 +00001091def : Pat<(i16 (anyext GR8 :$src)), (EXTRACT_SUBREG
1092 (MOVZX32rr8 GR8 :$src), sub_16bit)>;
Chris Lattner87be16a2010-10-05 06:04:14 +00001093def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>;
1094
1095// Except for i16 -> i32 since isel expect i16 ops to be promoted to i32.
1096def : Pat<(i32 (anyext GR16:$src)),
1097 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR16:$src, sub_16bit)>;
1098
1099def : Pat<(i64 (anyext GR8 :$src)), (MOVZX64rr8 GR8 :$src)>;
1100def : Pat<(i64 (anyext GR16:$src)), (MOVZX64rr16 GR16 :$src)>;
1101def : Pat<(i64 (anyext GR32:$src)),
1102 (SUBREG_TO_REG (i64 0), GR32:$src, sub_32bit)>;
1103
Chris Lattnerd8cc2722010-10-05 06:47:35 +00001104
1105// Any instruction that defines a 32-bit result leaves the high half of the
1106// register. Truncate can be lowered to EXTRACT_SUBREG. CopyFromReg may
1107// be copying from a truncate. And x86's cmov doesn't do anything if the
1108// condition is false. But any other 32-bit operation will zero-extend
1109// up to 64 bits.
1110def def32 : PatLeaf<(i32 GR32:$src), [{
1111 return N->getOpcode() != ISD::TRUNCATE &&
1112 N->getOpcode() != TargetOpcode::EXTRACT_SUBREG &&
1113 N->getOpcode() != ISD::CopyFromReg &&
1114 N->getOpcode() != X86ISD::CMOV;
1115}]>;
1116
1117// In the case of a 32-bit def that is known to implicitly zero-extend,
1118// we can use a SUBREG_TO_REG.
1119def : Pat<(i64 (zext def32:$src)),
1120 (SUBREG_TO_REG (i64 0), GR32:$src, sub_32bit)>;
1121
Chris Lattner87be16a2010-10-05 06:04:14 +00001122//===----------------------------------------------------------------------===//
Chris Lattner99ae6652010-10-08 03:54:52 +00001123// Pattern match OR as ADD
1124//===----------------------------------------------------------------------===//
1125
1126// If safe, we prefer to pattern match OR as ADD at isel time. ADD can be
1127// 3-addressified into an LEA instruction to avoid copies. However, we also
1128// want to finally emit these instructions as an or at the end of the code
1129// generator to make the generated code easier to read. To do this, we select
1130// into "disjoint bits" pseudo ops.
1131
1132// Treat an 'or' node is as an 'add' if the or'ed bits are known to be zero.
1133def or_is_add : PatFrag<(ops node:$lhs, node:$rhs), (or node:$lhs, node:$rhs),[{
1134 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1)))
1135 return CurDAG->MaskedValueIsZero(N->getOperand(0), CN->getAPIntValue());
1136
1137 unsigned BitWidth = N->getValueType(0).getScalarType().getSizeInBits();
1138 APInt Mask = APInt::getAllOnesValue(BitWidth);
1139 APInt KnownZero0, KnownOne0;
1140 CurDAG->ComputeMaskedBits(N->getOperand(0), Mask, KnownZero0, KnownOne0, 0);
1141 APInt KnownZero1, KnownOne1;
1142 CurDAG->ComputeMaskedBits(N->getOperand(1), Mask, KnownZero1, KnownOne1, 0);
1143 return (~KnownZero0 & ~KnownZero1) == 0;
1144}]>;
1145
1146
1147// (or x1, x2) -> (add x1, x2) if two operands are known not to share bits.
1148let AddedComplexity = 5 in { // Try this before the selecting to OR
1149
Evan Chengf735f2d2010-12-15 22:57:36 +00001150let isConvertibleToThreeAddress = 1,
Chris Lattner99ae6652010-10-08 03:54:52 +00001151 Constraints = "$src1 = $dst", Defs = [EFLAGS] in {
Evan Chengf735f2d2010-12-15 22:57:36 +00001152let isCommutable = 1 in {
Chris Lattner99ae6652010-10-08 03:54:52 +00001153def ADD16rr_DB : I<0, Pseudo, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1154 "", // orw/addw REG, REG
1155 [(set GR16:$dst, (or_is_add GR16:$src1, GR16:$src2))]>;
1156def ADD32rr_DB : I<0, Pseudo, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1157 "", // orl/addl REG, REG
1158 [(set GR32:$dst, (or_is_add GR32:$src1, GR32:$src2))]>;
1159def ADD64rr_DB : I<0, Pseudo, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
1160 "", // orq/addq REG, REG
1161 [(set GR64:$dst, (or_is_add GR64:$src1, GR64:$src2))]>;
Evan Chengf735f2d2010-12-15 22:57:36 +00001162} // isCommutable
Rafael Espindola6d862802010-10-13 17:14:25 +00001163
1164// NOTE: These are order specific, we want the ri8 forms to be listed
1165// first so that they are slightly preferred to the ri forms.
1166
Chris Lattner15df55d2010-10-08 03:57:25 +00001167def ADD16ri8_DB : I<0, Pseudo,
1168 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
1169 "", // orw/addw REG, imm8
1170 [(set GR16:$dst,(or_is_add GR16:$src1,i16immSExt8:$src2))]>;
Rafael Espindola6d862802010-10-13 17:14:25 +00001171def ADD16ri_DB : I<0, Pseudo, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
1172 "", // orw/addw REG, imm
1173 [(set GR16:$dst, (or_is_add GR16:$src1, imm:$src2))]>;
1174
Chris Lattner15df55d2010-10-08 03:57:25 +00001175def ADD32ri8_DB : I<0, Pseudo,
1176 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
1177 "", // orl/addl REG, imm8
1178 [(set GR32:$dst,(or_is_add GR32:$src1,i32immSExt8:$src2))]>;
Rafael Espindola6d862802010-10-13 17:14:25 +00001179def ADD32ri_DB : I<0, Pseudo, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
1180 "", // orl/addl REG, imm
1181 [(set GR32:$dst, (or_is_add GR32:$src1, imm:$src2))]>;
1182
1183
Chris Lattner15df55d2010-10-08 03:57:25 +00001184def ADD64ri8_DB : I<0, Pseudo,
1185 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
1186 "", // orq/addq REG, imm8
1187 [(set GR64:$dst, (or_is_add GR64:$src1,
1188 i64immSExt8:$src2))]>;
Rafael Espindola6d862802010-10-13 17:14:25 +00001189def ADD64ri32_DB : I<0, Pseudo,
1190 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
1191 "", // orq/addq REG, imm
1192 [(set GR64:$dst, (or_is_add GR64:$src1,
1193 i64immSExt32:$src2))]>;
Chris Lattner99ae6652010-10-08 03:54:52 +00001194}
Chris Lattner99ae6652010-10-08 03:54:52 +00001195} // AddedComplexity
1196
1197
1198//===----------------------------------------------------------------------===//
Chris Lattner87be16a2010-10-05 06:04:14 +00001199// Some peepholes
1200//===----------------------------------------------------------------------===//
1201
1202// Odd encoding trick: -128 fits into an 8-bit immediate field while
1203// +128 doesn't, so in this special case use a sub instead of an add.
1204def : Pat<(add GR16:$src1, 128),
1205 (SUB16ri8 GR16:$src1, -128)>;
1206def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst),
1207 (SUB16mi8 addr:$dst, -128)>;
1208
1209def : Pat<(add GR32:$src1, 128),
1210 (SUB32ri8 GR32:$src1, -128)>;
1211def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst),
1212 (SUB32mi8 addr:$dst, -128)>;
1213
1214def : Pat<(add GR64:$src1, 128),
1215 (SUB64ri8 GR64:$src1, -128)>;
1216def : Pat<(store (add (loadi64 addr:$dst), 128), addr:$dst),
1217 (SUB64mi8 addr:$dst, -128)>;
1218
1219// The same trick applies for 32-bit immediate fields in 64-bit
1220// instructions.
1221def : Pat<(add GR64:$src1, 0x0000000080000000),
1222 (SUB64ri32 GR64:$src1, 0xffffffff80000000)>;
1223def : Pat<(store (add (loadi64 addr:$dst), 0x00000000800000000), addr:$dst),
1224 (SUB64mi32 addr:$dst, 0xffffffff80000000)>;
1225
Rafael Espindoladba81cf2010-10-13 13:31:20 +00001226// To avoid needing to materialize an immediate in a register, use a 32-bit and
1227// with implicit zero-extension instead of a 64-bit and if the immediate has at
1228// least 32 bits of leading zeros. If in addition the last 32 bits can be
1229// represented with a sign extension of a 8 bit constant, use that.
1230
1231def : Pat<(and GR64:$src, i64immZExt32SExt8:$imm),
1232 (SUBREG_TO_REG
1233 (i64 0),
1234 (AND32ri8
1235 (EXTRACT_SUBREG GR64:$src, sub_32bit),
1236 (i32 (GetLo8XForm imm:$imm))),
1237 sub_32bit)>;
1238
Chris Lattner87be16a2010-10-05 06:04:14 +00001239def : Pat<(and GR64:$src, i64immZExt32:$imm),
1240 (SUBREG_TO_REG
1241 (i64 0),
1242 (AND32ri
1243 (EXTRACT_SUBREG GR64:$src, sub_32bit),
1244 (i32 (GetLo32XForm imm:$imm))),
1245 sub_32bit)>;
1246
1247
1248// r & (2^16-1) ==> movz
1249def : Pat<(and GR32:$src1, 0xffff),
1250 (MOVZX32rr16 (EXTRACT_SUBREG GR32:$src1, sub_16bit))>;
1251// r & (2^8-1) ==> movz
1252def : Pat<(and GR32:$src1, 0xff),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001253 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src1,
Chris Lattner87be16a2010-10-05 06:04:14 +00001254 GR32_ABCD)),
1255 sub_8bit))>,
1256 Requires<[In32BitMode]>;
1257// r & (2^8-1) ==> movz
1258def : Pat<(and GR16:$src1, 0xff),
Stuart Hastings0e29ed02011-05-20 19:04:40 +00001259 (EXTRACT_SUBREG (MOVZX32rr8 (EXTRACT_SUBREG
1260 (i16 (COPY_TO_REGCLASS GR16:$src1, GR16_ABCD)), sub_8bit)),
1261 sub_16bit)>,
Chris Lattner87be16a2010-10-05 06:04:14 +00001262 Requires<[In32BitMode]>;
1263
1264// r & (2^32-1) ==> movz
1265def : Pat<(and GR64:$src, 0x00000000FFFFFFFF),
1266 (MOVZX64rr32 (EXTRACT_SUBREG GR64:$src, sub_32bit))>;
1267// r & (2^16-1) ==> movz
1268def : Pat<(and GR64:$src, 0xffff),
1269 (MOVZX64rr16 (i16 (EXTRACT_SUBREG GR64:$src, sub_16bit)))>;
1270// r & (2^8-1) ==> movz
1271def : Pat<(and GR64:$src, 0xff),
1272 (MOVZX64rr8 (i8 (EXTRACT_SUBREG GR64:$src, sub_8bit)))>;
1273// r & (2^8-1) ==> movz
1274def : Pat<(and GR32:$src1, 0xff),
1275 (MOVZX32rr8 (EXTRACT_SUBREG GR32:$src1, sub_8bit))>,
1276 Requires<[In64BitMode]>;
1277// r & (2^8-1) ==> movz
1278def : Pat<(and GR16:$src1, 0xff),
Stuart Hastings0e29ed02011-05-20 19:04:40 +00001279 (EXTRACT_SUBREG (MOVZX32rr8 (i8
1280 (EXTRACT_SUBREG GR16:$src1, sub_8bit))), sub_16bit)>,
Chris Lattner87be16a2010-10-05 06:04:14 +00001281 Requires<[In64BitMode]>;
1282
1283
1284// sext_inreg patterns
1285def : Pat<(sext_inreg GR32:$src, i16),
1286 (MOVSX32rr16 (EXTRACT_SUBREG GR32:$src, sub_16bit))>;
1287def : Pat<(sext_inreg GR32:$src, i8),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001288 (MOVSX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001289 GR32_ABCD)),
1290 sub_8bit))>,
1291 Requires<[In32BitMode]>;
Stuart Hastings0e29ed02011-05-20 19:04:40 +00001292
Chris Lattner87be16a2010-10-05 06:04:14 +00001293def : Pat<(sext_inreg GR16:$src, i8),
Stuart Hastings0e29ed02011-05-20 19:04:40 +00001294 (EXTRACT_SUBREG (i32 (MOVSX32rr8 (EXTRACT_SUBREG
1295 (i32 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)), sub_8bit))),
1296 sub_16bit)>,
Chris Lattner87be16a2010-10-05 06:04:14 +00001297 Requires<[In32BitMode]>;
1298
1299def : Pat<(sext_inreg GR64:$src, i32),
1300 (MOVSX64rr32 (EXTRACT_SUBREG GR64:$src, sub_32bit))>;
1301def : Pat<(sext_inreg GR64:$src, i16),
1302 (MOVSX64rr16 (EXTRACT_SUBREG GR64:$src, sub_16bit))>;
1303def : Pat<(sext_inreg GR64:$src, i8),
1304 (MOVSX64rr8 (EXTRACT_SUBREG GR64:$src, sub_8bit))>;
1305def : Pat<(sext_inreg GR32:$src, i8),
1306 (MOVSX32rr8 (EXTRACT_SUBREG GR32:$src, sub_8bit))>,
1307 Requires<[In64BitMode]>;
1308def : Pat<(sext_inreg GR16:$src, i8),
Stuart Hastings0e29ed02011-05-20 19:04:40 +00001309 (EXTRACT_SUBREG (MOVSX32rr8
1310 (EXTRACT_SUBREG GR16:$src, sub_8bit)), sub_16bit)>,
Chris Lattner87be16a2010-10-05 06:04:14 +00001311 Requires<[In64BitMode]>;
1312
Stuart Hastings0e29ed02011-05-20 19:04:40 +00001313// sext, sext_load, zext, zext_load
1314def: Pat<(i16 (sext GR8:$src)),
1315 (EXTRACT_SUBREG (MOVSX32rr8 GR8:$src), sub_16bit)>;
1316def: Pat<(sextloadi16i8 addr:$src),
1317 (EXTRACT_SUBREG (MOVSX32rm8 addr:$src), sub_16bit)>;
1318def: Pat<(i16 (zext GR8:$src)),
1319 (EXTRACT_SUBREG (MOVZX32rr8 GR8:$src), sub_16bit)>;
1320def: Pat<(zextloadi16i8 addr:$src),
1321 (EXTRACT_SUBREG (MOVZX32rm8 addr:$src), sub_16bit)>;
Stuart Hastingsd22f0362011-05-19 17:54:42 +00001322
Chris Lattner87be16a2010-10-05 06:04:14 +00001323// trunc patterns
1324def : Pat<(i16 (trunc GR32:$src)),
1325 (EXTRACT_SUBREG GR32:$src, sub_16bit)>;
1326def : Pat<(i8 (trunc GR32:$src)),
1327 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1328 sub_8bit)>,
1329 Requires<[In32BitMode]>;
1330def : Pat<(i8 (trunc GR16:$src)),
1331 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1332 sub_8bit)>,
1333 Requires<[In32BitMode]>;
1334def : Pat<(i32 (trunc GR64:$src)),
1335 (EXTRACT_SUBREG GR64:$src, sub_32bit)>;
1336def : Pat<(i16 (trunc GR64:$src)),
1337 (EXTRACT_SUBREG GR64:$src, sub_16bit)>;
1338def : Pat<(i8 (trunc GR64:$src)),
1339 (EXTRACT_SUBREG GR64:$src, sub_8bit)>;
1340def : Pat<(i8 (trunc GR32:$src)),
1341 (EXTRACT_SUBREG GR32:$src, sub_8bit)>,
1342 Requires<[In64BitMode]>;
1343def : Pat<(i8 (trunc GR16:$src)),
1344 (EXTRACT_SUBREG GR16:$src, sub_8bit)>,
1345 Requires<[In64BitMode]>;
1346
1347// h-register tricks
1348def : Pat<(i8 (trunc (srl_su GR16:$src, (i8 8)))),
1349 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1350 sub_8bit_hi)>,
1351 Requires<[In32BitMode]>;
1352def : Pat<(i8 (trunc (srl_su GR32:$src, (i8 8)))),
1353 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1354 sub_8bit_hi)>,
1355 Requires<[In32BitMode]>;
1356def : Pat<(srl GR16:$src, (i8 8)),
1357 (EXTRACT_SUBREG
1358 (MOVZX32rr8
1359 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1360 sub_8bit_hi)),
1361 sub_16bit)>,
1362 Requires<[In32BitMode]>;
1363def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001364 (MOVZX32rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001365 GR16_ABCD)),
1366 sub_8bit_hi))>,
1367 Requires<[In32BitMode]>;
1368def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001369 (MOVZX32rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001370 GR16_ABCD)),
1371 sub_8bit_hi))>,
1372 Requires<[In32BitMode]>;
1373def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001374 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001375 GR32_ABCD)),
1376 sub_8bit_hi))>,
1377 Requires<[In32BitMode]>;
1378def : Pat<(srl (and_su GR32:$src, 0xff00), (i8 8)),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001379 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001380 GR32_ABCD)),
1381 sub_8bit_hi))>,
1382 Requires<[In32BitMode]>;
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001383
Chris Lattner87be16a2010-10-05 06:04:14 +00001384// h-register tricks.
1385// For now, be conservative on x86-64 and use an h-register extract only if the
1386// value is immediately zero-extended or stored, which are somewhat common
1387// cases. This uses a bunch of code to prevent a register requiring a REX prefix
1388// from being allocated in the same instruction as the h register, as there's
1389// currently no way to describe this requirement to the register allocator.
1390
1391// h-register extract and zero-extend.
1392def : Pat<(and (srl_su GR64:$src, (i8 8)), (i64 255)),
1393 (SUBREG_TO_REG
1394 (i64 0),
1395 (MOVZX32_NOREXrr8
1396 (EXTRACT_SUBREG (i64 (COPY_TO_REGCLASS GR64:$src, GR64_ABCD)),
1397 sub_8bit_hi)),
1398 sub_32bit)>;
1399def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
1400 (MOVZX32_NOREXrr8
1401 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1402 sub_8bit_hi))>,
1403 Requires<[In64BitMode]>;
1404def : Pat<(srl (and_su GR32:$src, 0xff00), (i8 8)),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001405 (MOVZX32_NOREXrr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001406 GR32_ABCD)),
1407 sub_8bit_hi))>,
1408 Requires<[In64BitMode]>;
1409def : Pat<(srl GR16:$src, (i8 8)),
1410 (EXTRACT_SUBREG
1411 (MOVZX32_NOREXrr8
1412 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1413 sub_8bit_hi)),
1414 sub_16bit)>,
1415 Requires<[In64BitMode]>;
1416def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
1417 (MOVZX32_NOREXrr8
1418 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1419 sub_8bit_hi))>,
1420 Requires<[In64BitMode]>;
1421def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))),
1422 (MOVZX32_NOREXrr8
1423 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1424 sub_8bit_hi))>,
1425 Requires<[In64BitMode]>;
1426def : Pat<(i64 (zext (srl_su GR16:$src, (i8 8)))),
1427 (SUBREG_TO_REG
1428 (i64 0),
1429 (MOVZX32_NOREXrr8
1430 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1431 sub_8bit_hi)),
1432 sub_32bit)>;
1433def : Pat<(i64 (anyext (srl_su GR16:$src, (i8 8)))),
1434 (SUBREG_TO_REG
1435 (i64 0),
1436 (MOVZX32_NOREXrr8
1437 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1438 sub_8bit_hi)),
1439 sub_32bit)>;
1440
1441// h-register extract and store.
1442def : Pat<(store (i8 (trunc_su (srl_su GR64:$src, (i8 8)))), addr:$dst),
1443 (MOV8mr_NOREX
1444 addr:$dst,
1445 (EXTRACT_SUBREG (i64 (COPY_TO_REGCLASS GR64:$src, GR64_ABCD)),
1446 sub_8bit_hi))>;
1447def : Pat<(store (i8 (trunc_su (srl_su GR32:$src, (i8 8)))), addr:$dst),
1448 (MOV8mr_NOREX
1449 addr:$dst,
1450 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1451 sub_8bit_hi))>,
1452 Requires<[In64BitMode]>;
1453def : Pat<(store (i8 (trunc_su (srl_su GR16:$src, (i8 8)))), addr:$dst),
1454 (MOV8mr_NOREX
1455 addr:$dst,
1456 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1457 sub_8bit_hi))>,
1458 Requires<[In64BitMode]>;
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001459
1460
Chris Lattner87be16a2010-10-05 06:04:14 +00001461// (shl x, 1) ==> (add x, x)
Dan Gohmana0697a72011-06-16 15:55:48 +00001462// Note that if x is undef (immediate or otherwise), we could theoretically
1463// end up with the two uses of x getting different values, producing a result
1464// where the least significant bit is not 0. However, the probability of this
1465// happening is considered low enough that this is officially not a
1466// "real problem".
Chris Lattner87be16a2010-10-05 06:04:14 +00001467def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>;
1468def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>;
1469def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>;
1470def : Pat<(shl GR64:$src1, (i8 1)), (ADD64rr GR64:$src1, GR64:$src1)>;
1471
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001472// Helper imms that check if a mask doesn't change significant shift bits.
1473def immShift32 : ImmLeaf<i8, [{ return CountTrailingOnes_32(Imm) >= 5; }]>;
1474def immShift64 : ImmLeaf<i8, [{ return CountTrailingOnes_32(Imm) >= 6; }]>;
1475
Chris Lattner87be16a2010-10-05 06:04:14 +00001476// (shl x (and y, 31)) ==> (shl x, y)
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001477def : Pat<(shl GR8:$src1, (and CL, immShift32)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001478 (SHL8rCL GR8:$src1)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001479def : Pat<(shl GR16:$src1, (and CL, immShift32)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001480 (SHL16rCL GR16:$src1)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001481def : Pat<(shl GR32:$src1, (and CL, immShift32)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001482 (SHL32rCL GR32:$src1)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001483def : Pat<(store (shl (loadi8 addr:$dst), (and CL, immShift32)), addr:$dst),
Chris Lattner87be16a2010-10-05 06:04:14 +00001484 (SHL8mCL addr:$dst)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001485def : Pat<(store (shl (loadi16 addr:$dst), (and CL, immShift32)), addr:$dst),
Chris Lattner87be16a2010-10-05 06:04:14 +00001486 (SHL16mCL addr:$dst)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001487def : Pat<(store (shl (loadi32 addr:$dst), (and CL, immShift32)), addr:$dst),
Chris Lattner87be16a2010-10-05 06:04:14 +00001488 (SHL32mCL addr:$dst)>;
1489
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001490def : Pat<(srl GR8:$src1, (and CL, immShift32)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001491 (SHR8rCL GR8:$src1)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001492def : Pat<(srl GR16:$src1, (and CL, immShift32)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001493 (SHR16rCL GR16:$src1)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001494def : Pat<(srl GR32:$src1, (and CL, immShift32)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001495 (SHR32rCL GR32:$src1)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001496def : Pat<(store (srl (loadi8 addr:$dst), (and CL, immShift32)), addr:$dst),
Chris Lattner87be16a2010-10-05 06:04:14 +00001497 (SHR8mCL addr:$dst)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001498def : Pat<(store (srl (loadi16 addr:$dst), (and CL, immShift32)), addr:$dst),
Chris Lattner87be16a2010-10-05 06:04:14 +00001499 (SHR16mCL addr:$dst)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001500def : Pat<(store (srl (loadi32 addr:$dst), (and CL, immShift32)), addr:$dst),
Chris Lattner87be16a2010-10-05 06:04:14 +00001501 (SHR32mCL addr:$dst)>;
1502
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001503def : Pat<(sra GR8:$src1, (and CL, immShift32)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001504 (SAR8rCL GR8:$src1)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001505def : Pat<(sra GR16:$src1, (and CL, immShift32)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001506 (SAR16rCL GR16:$src1)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001507def : Pat<(sra GR32:$src1, (and CL, immShift32)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001508 (SAR32rCL GR32:$src1)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001509def : Pat<(store (sra (loadi8 addr:$dst), (and CL, immShift32)), addr:$dst),
Chris Lattner87be16a2010-10-05 06:04:14 +00001510 (SAR8mCL addr:$dst)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001511def : Pat<(store (sra (loadi16 addr:$dst), (and CL, immShift32)), addr:$dst),
Chris Lattner87be16a2010-10-05 06:04:14 +00001512 (SAR16mCL addr:$dst)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001513def : Pat<(store (sra (loadi32 addr:$dst), (and CL, immShift32)), addr:$dst),
Chris Lattner87be16a2010-10-05 06:04:14 +00001514 (SAR32mCL addr:$dst)>;
1515
1516// (shl x (and y, 63)) ==> (shl x, y)
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001517def : Pat<(shl GR64:$src1, (and CL, immShift64)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001518 (SHL64rCL GR64:$src1)>;
1519def : Pat<(store (shl (loadi64 addr:$dst), (and CL, 63)), addr:$dst),
1520 (SHL64mCL addr:$dst)>;
1521
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001522def : Pat<(srl GR64:$src1, (and CL, immShift64)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001523 (SHR64rCL GR64:$src1)>;
1524def : Pat<(store (srl (loadi64 addr:$dst), (and CL, 63)), addr:$dst),
1525 (SHR64mCL addr:$dst)>;
1526
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001527def : Pat<(sra GR64:$src1, (and CL, immShift64)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001528 (SAR64rCL GR64:$src1)>;
1529def : Pat<(store (sra (loadi64 addr:$dst), (and CL, 63)), addr:$dst),
1530 (SAR64mCL addr:$dst)>;
1531
1532
1533// (anyext (setcc_carry)) -> (setcc_carry)
1534def : Pat<(i16 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
1535 (SETB_C16r)>;
1536def : Pat<(i32 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
1537 (SETB_C32r)>;
1538def : Pat<(i32 (anyext (i16 (X86setcc_c X86_COND_B, EFLAGS)))),
1539 (SETB_C32r)>;
1540
Chris Lattner99ae6652010-10-08 03:54:52 +00001541
1542
Chris Lattner87be16a2010-10-05 06:04:14 +00001543
1544//===----------------------------------------------------------------------===//
1545// EFLAGS-defining Patterns
1546//===----------------------------------------------------------------------===//
1547
1548// add reg, reg
1549def : Pat<(add GR8 :$src1, GR8 :$src2), (ADD8rr GR8 :$src1, GR8 :$src2)>;
1550def : Pat<(add GR16:$src1, GR16:$src2), (ADD16rr GR16:$src1, GR16:$src2)>;
1551def : Pat<(add GR32:$src1, GR32:$src2), (ADD32rr GR32:$src1, GR32:$src2)>;
1552
1553// add reg, mem
1554def : Pat<(add GR8:$src1, (loadi8 addr:$src2)),
1555 (ADD8rm GR8:$src1, addr:$src2)>;
1556def : Pat<(add GR16:$src1, (loadi16 addr:$src2)),
1557 (ADD16rm GR16:$src1, addr:$src2)>;
1558def : Pat<(add GR32:$src1, (loadi32 addr:$src2)),
1559 (ADD32rm GR32:$src1, addr:$src2)>;
1560
1561// add reg, imm
1562def : Pat<(add GR8 :$src1, imm:$src2), (ADD8ri GR8:$src1 , imm:$src2)>;
1563def : Pat<(add GR16:$src1, imm:$src2), (ADD16ri GR16:$src1, imm:$src2)>;
1564def : Pat<(add GR32:$src1, imm:$src2), (ADD32ri GR32:$src1, imm:$src2)>;
1565def : Pat<(add GR16:$src1, i16immSExt8:$src2),
1566 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
1567def : Pat<(add GR32:$src1, i32immSExt8:$src2),
1568 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
1569
1570// sub reg, reg
1571def : Pat<(sub GR8 :$src1, GR8 :$src2), (SUB8rr GR8 :$src1, GR8 :$src2)>;
1572def : Pat<(sub GR16:$src1, GR16:$src2), (SUB16rr GR16:$src1, GR16:$src2)>;
1573def : Pat<(sub GR32:$src1, GR32:$src2), (SUB32rr GR32:$src1, GR32:$src2)>;
1574
1575// sub reg, mem
1576def : Pat<(sub GR8:$src1, (loadi8 addr:$src2)),
1577 (SUB8rm GR8:$src1, addr:$src2)>;
1578def : Pat<(sub GR16:$src1, (loadi16 addr:$src2)),
1579 (SUB16rm GR16:$src1, addr:$src2)>;
1580def : Pat<(sub GR32:$src1, (loadi32 addr:$src2)),
1581 (SUB32rm GR32:$src1, addr:$src2)>;
1582
1583// sub reg, imm
1584def : Pat<(sub GR8:$src1, imm:$src2),
1585 (SUB8ri GR8:$src1, imm:$src2)>;
1586def : Pat<(sub GR16:$src1, imm:$src2),
1587 (SUB16ri GR16:$src1, imm:$src2)>;
1588def : Pat<(sub GR32:$src1, imm:$src2),
1589 (SUB32ri GR32:$src1, imm:$src2)>;
1590def : Pat<(sub GR16:$src1, i16immSExt8:$src2),
1591 (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>;
1592def : Pat<(sub GR32:$src1, i32immSExt8:$src2),
1593 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
1594
1595// mul reg, reg
1596def : Pat<(mul GR16:$src1, GR16:$src2),
1597 (IMUL16rr GR16:$src1, GR16:$src2)>;
1598def : Pat<(mul GR32:$src1, GR32:$src2),
1599 (IMUL32rr GR32:$src1, GR32:$src2)>;
1600
1601// mul reg, mem
1602def : Pat<(mul GR16:$src1, (loadi16 addr:$src2)),
1603 (IMUL16rm GR16:$src1, addr:$src2)>;
1604def : Pat<(mul GR32:$src1, (loadi32 addr:$src2)),
1605 (IMUL32rm GR32:$src1, addr:$src2)>;
1606
1607// mul reg, imm
1608def : Pat<(mul GR16:$src1, imm:$src2),
1609 (IMUL16rri GR16:$src1, imm:$src2)>;
1610def : Pat<(mul GR32:$src1, imm:$src2),
1611 (IMUL32rri GR32:$src1, imm:$src2)>;
1612def : Pat<(mul GR16:$src1, i16immSExt8:$src2),
1613 (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>;
1614def : Pat<(mul GR32:$src1, i32immSExt8:$src2),
1615 (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>;
1616
1617// reg = mul mem, imm
1618def : Pat<(mul (loadi16 addr:$src1), imm:$src2),
1619 (IMUL16rmi addr:$src1, imm:$src2)>;
1620def : Pat<(mul (loadi32 addr:$src1), imm:$src2),
1621 (IMUL32rmi addr:$src1, imm:$src2)>;
1622def : Pat<(mul (loadi16 addr:$src1), i16immSExt8:$src2),
1623 (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>;
1624def : Pat<(mul (loadi32 addr:$src1), i32immSExt8:$src2),
1625 (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>;
1626
Chris Lattner87be16a2010-10-05 06:04:14 +00001627// Patterns for nodes that do not produce flags, for instructions that do.
1628
1629// addition
1630def : Pat<(add GR64:$src1, GR64:$src2),
1631 (ADD64rr GR64:$src1, GR64:$src2)>;
1632def : Pat<(add GR64:$src1, i64immSExt8:$src2),
1633 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
1634def : Pat<(add GR64:$src1, i64immSExt32:$src2),
1635 (ADD64ri32 GR64:$src1, i64immSExt32:$src2)>;
1636def : Pat<(add GR64:$src1, (loadi64 addr:$src2)),
1637 (ADD64rm GR64:$src1, addr:$src2)>;
1638
1639// subtraction
1640def : Pat<(sub GR64:$src1, GR64:$src2),
1641 (SUB64rr GR64:$src1, GR64:$src2)>;
1642def : Pat<(sub GR64:$src1, (loadi64 addr:$src2)),
1643 (SUB64rm GR64:$src1, addr:$src2)>;
1644def : Pat<(sub GR64:$src1, i64immSExt8:$src2),
1645 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
1646def : Pat<(sub GR64:$src1, i64immSExt32:$src2),
1647 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
1648
1649// Multiply
1650def : Pat<(mul GR64:$src1, GR64:$src2),
1651 (IMUL64rr GR64:$src1, GR64:$src2)>;
1652def : Pat<(mul GR64:$src1, (loadi64 addr:$src2)),
1653 (IMUL64rm GR64:$src1, addr:$src2)>;
1654def : Pat<(mul GR64:$src1, i64immSExt8:$src2),
1655 (IMUL64rri8 GR64:$src1, i64immSExt8:$src2)>;
1656def : Pat<(mul GR64:$src1, i64immSExt32:$src2),
1657 (IMUL64rri32 GR64:$src1, i64immSExt32:$src2)>;
1658def : Pat<(mul (loadi64 addr:$src1), i64immSExt8:$src2),
1659 (IMUL64rmi8 addr:$src1, i64immSExt8:$src2)>;
1660def : Pat<(mul (loadi64 addr:$src1), i64immSExt32:$src2),
1661 (IMUL64rmi32 addr:$src1, i64immSExt32:$src2)>;
1662
1663// Increment reg.
1664def : Pat<(add GR8 :$src, 1), (INC8r GR8 :$src)>;
1665def : Pat<(add GR16:$src, 1), (INC16r GR16:$src)>, Requires<[In32BitMode]>;
1666def : Pat<(add GR16:$src, 1), (INC64_16r GR16:$src)>, Requires<[In64BitMode]>;
1667def : Pat<(add GR32:$src, 1), (INC32r GR32:$src)>, Requires<[In32BitMode]>;
1668def : Pat<(add GR32:$src, 1), (INC64_32r GR32:$src)>, Requires<[In64BitMode]>;
1669def : Pat<(add GR64:$src, 1), (INC64r GR64:$src)>;
1670
1671// Decrement reg.
1672def : Pat<(add GR8 :$src, -1), (DEC8r GR8 :$src)>;
1673def : Pat<(add GR16:$src, -1), (DEC16r GR16:$src)>, Requires<[In32BitMode]>;
1674def : Pat<(add GR16:$src, -1), (DEC64_16r GR16:$src)>, Requires<[In64BitMode]>;
1675def : Pat<(add GR32:$src, -1), (DEC32r GR32:$src)>, Requires<[In32BitMode]>;
1676def : Pat<(add GR32:$src, -1), (DEC64_32r GR32:$src)>, Requires<[In64BitMode]>;
1677def : Pat<(add GR64:$src, -1), (DEC64r GR64:$src)>;
1678
1679// or reg/reg.
1680def : Pat<(or GR8 :$src1, GR8 :$src2), (OR8rr GR8 :$src1, GR8 :$src2)>;
1681def : Pat<(or GR16:$src1, GR16:$src2), (OR16rr GR16:$src1, GR16:$src2)>;
1682def : Pat<(or GR32:$src1, GR32:$src2), (OR32rr GR32:$src1, GR32:$src2)>;
1683def : Pat<(or GR64:$src1, GR64:$src2), (OR64rr GR64:$src1, GR64:$src2)>;
1684
1685// or reg/mem
1686def : Pat<(or GR8:$src1, (loadi8 addr:$src2)),
1687 (OR8rm GR8:$src1, addr:$src2)>;
1688def : Pat<(or GR16:$src1, (loadi16 addr:$src2)),
1689 (OR16rm GR16:$src1, addr:$src2)>;
1690def : Pat<(or GR32:$src1, (loadi32 addr:$src2)),
1691 (OR32rm GR32:$src1, addr:$src2)>;
1692def : Pat<(or GR64:$src1, (loadi64 addr:$src2)),
1693 (OR64rm GR64:$src1, addr:$src2)>;
1694
1695// or reg/imm
1696def : Pat<(or GR8:$src1 , imm:$src2), (OR8ri GR8 :$src1, imm:$src2)>;
1697def : Pat<(or GR16:$src1, imm:$src2), (OR16ri GR16:$src1, imm:$src2)>;
1698def : Pat<(or GR32:$src1, imm:$src2), (OR32ri GR32:$src1, imm:$src2)>;
1699def : Pat<(or GR16:$src1, i16immSExt8:$src2),
1700 (OR16ri8 GR16:$src1, i16immSExt8:$src2)>;
1701def : Pat<(or GR32:$src1, i32immSExt8:$src2),
1702 (OR32ri8 GR32:$src1, i32immSExt8:$src2)>;
1703def : Pat<(or GR64:$src1, i64immSExt8:$src2),
1704 (OR64ri8 GR64:$src1, i64immSExt8:$src2)>;
1705def : Pat<(or GR64:$src1, i64immSExt32:$src2),
1706 (OR64ri32 GR64:$src1, i64immSExt32:$src2)>;
1707
1708// xor reg/reg
1709def : Pat<(xor GR8 :$src1, GR8 :$src2), (XOR8rr GR8 :$src1, GR8 :$src2)>;
1710def : Pat<(xor GR16:$src1, GR16:$src2), (XOR16rr GR16:$src1, GR16:$src2)>;
1711def : Pat<(xor GR32:$src1, GR32:$src2), (XOR32rr GR32:$src1, GR32:$src2)>;
1712def : Pat<(xor GR64:$src1, GR64:$src2), (XOR64rr GR64:$src1, GR64:$src2)>;
1713
1714// xor reg/mem
1715def : Pat<(xor GR8:$src1, (loadi8 addr:$src2)),
1716 (XOR8rm GR8:$src1, addr:$src2)>;
1717def : Pat<(xor GR16:$src1, (loadi16 addr:$src2)),
1718 (XOR16rm GR16:$src1, addr:$src2)>;
1719def : Pat<(xor GR32:$src1, (loadi32 addr:$src2)),
1720 (XOR32rm GR32:$src1, addr:$src2)>;
1721def : Pat<(xor GR64:$src1, (loadi64 addr:$src2)),
1722 (XOR64rm GR64:$src1, addr:$src2)>;
1723
1724// xor reg/imm
1725def : Pat<(xor GR8:$src1, imm:$src2),
1726 (XOR8ri GR8:$src1, imm:$src2)>;
1727def : Pat<(xor GR16:$src1, imm:$src2),
1728 (XOR16ri GR16:$src1, imm:$src2)>;
1729def : Pat<(xor GR32:$src1, imm:$src2),
1730 (XOR32ri GR32:$src1, imm:$src2)>;
1731def : Pat<(xor GR16:$src1, i16immSExt8:$src2),
1732 (XOR16ri8 GR16:$src1, i16immSExt8:$src2)>;
1733def : Pat<(xor GR32:$src1, i32immSExt8:$src2),
1734 (XOR32ri8 GR32:$src1, i32immSExt8:$src2)>;
1735def : Pat<(xor GR64:$src1, i64immSExt8:$src2),
1736 (XOR64ri8 GR64:$src1, i64immSExt8:$src2)>;
1737def : Pat<(xor GR64:$src1, i64immSExt32:$src2),
1738 (XOR64ri32 GR64:$src1, i64immSExt32:$src2)>;
1739
1740// and reg/reg
1741def : Pat<(and GR8 :$src1, GR8 :$src2), (AND8rr GR8 :$src1, GR8 :$src2)>;
1742def : Pat<(and GR16:$src1, GR16:$src2), (AND16rr GR16:$src1, GR16:$src2)>;
1743def : Pat<(and GR32:$src1, GR32:$src2), (AND32rr GR32:$src1, GR32:$src2)>;
1744def : Pat<(and GR64:$src1, GR64:$src2), (AND64rr GR64:$src1, GR64:$src2)>;
1745
1746// and reg/mem
1747def : Pat<(and GR8:$src1, (loadi8 addr:$src2)),
1748 (AND8rm GR8:$src1, addr:$src2)>;
1749def : Pat<(and GR16:$src1, (loadi16 addr:$src2)),
1750 (AND16rm GR16:$src1, addr:$src2)>;
1751def : Pat<(and GR32:$src1, (loadi32 addr:$src2)),
1752 (AND32rm GR32:$src1, addr:$src2)>;
1753def : Pat<(and GR64:$src1, (loadi64 addr:$src2)),
1754 (AND64rm GR64:$src1, addr:$src2)>;
1755
1756// and reg/imm
1757def : Pat<(and GR8:$src1, imm:$src2),
1758 (AND8ri GR8:$src1, imm:$src2)>;
1759def : Pat<(and GR16:$src1, imm:$src2),
1760 (AND16ri GR16:$src1, imm:$src2)>;
1761def : Pat<(and GR32:$src1, imm:$src2),
1762 (AND32ri GR32:$src1, imm:$src2)>;
1763def : Pat<(and GR16:$src1, i16immSExt8:$src2),
1764 (AND16ri8 GR16:$src1, i16immSExt8:$src2)>;
1765def : Pat<(and GR32:$src1, i32immSExt8:$src2),
1766 (AND32ri8 GR32:$src1, i32immSExt8:$src2)>;
1767def : Pat<(and GR64:$src1, i64immSExt8:$src2),
1768 (AND64ri8 GR64:$src1, i64immSExt8:$src2)>;
1769def : Pat<(and GR64:$src1, i64immSExt32:$src2),
1770 (AND64ri32 GR64:$src1, i64immSExt32:$src2)>;
Chandler Carruthf2d76932011-12-20 11:19:37 +00001771
1772// Bit scan instruction patterns to match explicit zero-undef behavior.
1773def : Pat<(cttz_zero_undef GR16:$src), (BSF16rr GR16:$src)>;
1774def : Pat<(cttz_zero_undef GR32:$src), (BSF32rr GR32:$src)>;
1775def : Pat<(cttz_zero_undef GR64:$src), (BSF64rr GR64:$src)>;
1776def : Pat<(cttz_zero_undef (loadi16 addr:$src)), (BSF16rm addr:$src)>;
1777def : Pat<(cttz_zero_undef (loadi32 addr:$src)), (BSF32rm addr:$src)>;
1778def : Pat<(cttz_zero_undef (loadi64 addr:$src)), (BSF64rm addr:$src)>;