Arnold Schwaighofer | a70fe79 | 2007-10-12 21:53:12 +0000 | [diff] [blame] | 1 | //===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2 | // |
3 | // The LLVM Compiler Infrastructure | ||||
4 | // | ||||
Chris Lattner | 081ce94 | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
6 | // License. See LICENSE.TXT for details. | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7 | // |
8 | //===----------------------------------------------------------------------===// | ||||
9 | // | ||||
10 | // This file defines the interfaces that X86 uses to lower LLVM code into a | ||||
11 | // selection DAG. | ||||
12 | // | ||||
13 | //===----------------------------------------------------------------------===// | ||||
14 | |||||
Evan Cheng | d82fae3 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 15 | #define DEBUG_TYPE "x86-isel" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 16 | #include "X86.h" |
17 | #include "X86InstrBuilder.h" | ||||
18 | #include "X86ISelLowering.h" | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 19 | #include "X86TargetMachine.h" |
Chris Lattner | 8886dc2 | 2009-09-16 01:46:41 +0000 | [diff] [blame] | 20 | #include "X86TargetObjectFile.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 21 | #include "llvm/CallingConv.h" |
22 | #include "llvm/Constants.h" | ||||
23 | #include "llvm/DerivedTypes.h" | ||||
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 24 | #include "llvm/GlobalAlias.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 25 | #include "llvm/GlobalVariable.h" |
26 | #include "llvm/Function.h" | ||||
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 27 | #include "llvm/Instructions.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 28 | #include "llvm/Intrinsics.h" |
Owen Anderson | 6361f97 | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 29 | #include "llvm/LLVMContext.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/MachineFrameInfo.h" |
31 | #include "llvm/CodeGen/MachineFunction.h" | ||||
32 | #include "llvm/CodeGen/MachineInstrBuilder.h" | ||||
Chris Lattner | 25525cd | 2010-01-25 23:38:14 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
Evan Cheng | 2e28d62 | 2008-02-02 04:07:54 +0000 | [diff] [blame] | 34 | #include "llvm/CodeGen/MachineModuleInfo.h" |
Chris Lattner | 1b98919 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 35 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 36 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Chris Lattner | 541d890 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 37 | #include "llvm/MC/MCAsmInfo.h" |
Chris Lattner | 82411c4 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 38 | #include "llvm/MC/MCContext.h" |
Daniel Dunbar | bb6c3dc | 2010-03-15 23:51:06 +0000 | [diff] [blame] | 39 | #include "llvm/MC/MCExpr.h" |
Chris Lattner | 82411c4 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 40 | #include "llvm/MC/MCSymbol.h" |
Chris Lattner | 82411c4 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 41 | #include "llvm/ADT/BitVector.h" |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 42 | #include "llvm/ADT/SmallSet.h" |
Evan Cheng | d82fae3 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 43 | #include "llvm/ADT/Statistic.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 44 | #include "llvm/ADT/StringExtras.h" |
Chris Lattner | 82411c4 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 45 | #include "llvm/ADT/VectorExtras.h" |
Mon P Wang | 1f29232 | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 46 | #include "llvm/Support/CommandLine.h" |
Chris Lattner | 82411c4 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 47 | #include "llvm/Support/Debug.h" |
Bill Wendling | 024a32b | 2010-03-12 19:20:40 +0000 | [diff] [blame] | 48 | #include "llvm/Support/Dwarf.h" |
Chris Lattner | 82411c4 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 49 | #include "llvm/Support/ErrorHandling.h" |
50 | #include "llvm/Support/MathExtras.h" | ||||
Edwin Török | 4d9756a | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 51 | #include "llvm/Support/raw_ostream.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 52 | using namespace llvm; |
Bill Wendling | 024a32b | 2010-03-12 19:20:40 +0000 | [diff] [blame] | 53 | using namespace dwarf; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 54 | |
Evan Cheng | d82fae3 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 55 | STATISTIC(NumTailCalls, "Number of tail calls"); |
56 | |||||
Mon P Wang | 1f29232 | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 57 | static cl::opt<bool> |
Mon P Wang | ba7e48e | 2008-11-24 02:10:43 +0000 | [diff] [blame] | 58 | DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX")); |
Mon P Wang | 1f29232 | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 59 | |
Evan Cheng | 2aea0b4 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 60 | // Forward declarations. |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 61 | static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 62 | SDValue V2); |
Evan Cheng | 2aea0b4 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 63 | |
Chris Lattner | c4c40a9 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 64 | static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) { |
65 | switch (TM.getSubtarget<X86Subtarget>().TargetType) { | ||||
66 | default: llvm_unreachable("unknown subtarget type"); | ||||
67 | case X86Subtarget::isDarwin: | ||||
Bill Wendling | 9a80c2e | 2010-03-15 19:04:37 +0000 | [diff] [blame] | 68 | if (TM.getSubtarget<X86Subtarget>().is64Bit()) |
69 | return new X8664_MachoTargetObjectFile(); | ||||
Anton Korobeynikov | df708fc | 2010-02-21 20:28:15 +0000 | [diff] [blame] | 70 | return new TargetLoweringObjectFileMachO(); |
Chris Lattner | c4c40a9 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 71 | case X86Subtarget::isELF: |
Anton Korobeynikov | d779bcb | 2010-02-15 22:35:59 +0000 | [diff] [blame] | 72 | if (TM.getSubtarget<X86Subtarget>().is64Bit()) |
73 | return new X8664_ELFTargetObjectFile(TM); | ||||
74 | return new X8632_ELFTargetObjectFile(TM); | ||||
Chris Lattner | c4c40a9 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 75 | case X86Subtarget::isMingw: |
76 | case X86Subtarget::isCygwin: | ||||
77 | case X86Subtarget::isWindows: | ||||
78 | return new TargetLoweringObjectFileCOFF(); | ||||
79 | } | ||||
Chris Lattner | c4c40a9 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 80 | } |
81 | |||||
Dan Gohman | b41dfba | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 82 | X86TargetLowering::X86TargetLowering(X86TargetMachine &TM) |
Chris Lattner | c4c40a9 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 83 | : TargetLowering(TM, createTLOF(TM)) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 84 | Subtarget = &TM.getSubtarget<X86Subtarget>(); |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 85 | X86ScalarSSEf64 = Subtarget->hasSSE2(); |
86 | X86ScalarSSEf32 = Subtarget->hasSSE1(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 87 | X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP; |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 88 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 89 | RegInfo = TM.getRegisterInfo(); |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 90 | TD = getTargetData(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 91 | |
92 | // Set up the TargetLowering object. | ||||
93 | |||||
94 | // X86 is weird, it always uses i8 for shift amounts and setcc results. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 95 | setShiftAmountType(MVT::i8); |
Duncan Sands | 8cf4a82 | 2008-11-23 15:47:28 +0000 | [diff] [blame] | 96 | setBooleanContents(ZeroOrOneBooleanContent); |
Evan Cheng | a9d350e | 2010-05-19 20:19:50 +0000 | [diff] [blame] | 97 | setSchedulingPreference(Sched::RegPressure); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 98 | setStackPointerRegisterToSaveRestore(X86StackPtr); |
99 | |||||
100 | if (Subtarget->isTargetDarwin()) { | ||||
101 | // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp. | ||||
102 | setUseUnderscoreSetJmp(false); | ||||
103 | setUseUnderscoreLongJmp(false); | ||||
104 | } else if (Subtarget->isTargetMingw()) { | ||||
105 | // MS runtime is weird: it exports _setjmp, but longjmp! | ||||
106 | setUseUnderscoreSetJmp(true); | ||||
107 | setUseUnderscoreLongJmp(false); | ||||
108 | } else { | ||||
109 | setUseUnderscoreSetJmp(true); | ||||
110 | setUseUnderscoreLongJmp(true); | ||||
111 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 112 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 113 | // Set up the register classes. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 114 | addRegisterClass(MVT::i8, X86::GR8RegisterClass); |
Dan Gohman | fe40358 | 2010-04-30 18:30:26 +0000 | [diff] [blame] | 115 | addRegisterClass(MVT::i16, X86::GR16RegisterClass); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 116 | addRegisterClass(MVT::i32, X86::GR32RegisterClass); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 117 | if (Subtarget->is64Bit()) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 118 | addRegisterClass(MVT::i64, X86::GR64RegisterClass); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 119 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 120 | setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 121 | |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 122 | // We don't accept any truncstore of integer registers. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 123 | setTruncStoreAction(MVT::i64, MVT::i32, Expand); |
Dan Gohman | fe40358 | 2010-04-30 18:30:26 +0000 | [diff] [blame] | 124 | setTruncStoreAction(MVT::i64, MVT::i16, Expand); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 125 | setTruncStoreAction(MVT::i64, MVT::i8 , Expand); |
Dan Gohman | fe40358 | 2010-04-30 18:30:26 +0000 | [diff] [blame] | 126 | setTruncStoreAction(MVT::i32, MVT::i16, Expand); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 127 | setTruncStoreAction(MVT::i32, MVT::i8 , Expand); |
128 | setTruncStoreAction(MVT::i16, MVT::i8, Expand); | ||||
Evan Cheng | 7134382 | 2008-10-15 02:05:31 +0000 | [diff] [blame] | 129 | |
130 | // SETOEQ and SETUNE require checking two conditions. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 131 | setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand); |
132 | setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand); | ||||
133 | setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand); | ||||
134 | setCondCodeAction(ISD::SETUNE, MVT::f32, Expand); | ||||
135 | setCondCodeAction(ISD::SETUNE, MVT::f64, Expand); | ||||
136 | setCondCodeAction(ISD::SETUNE, MVT::f80, Expand); | ||||
Chris Lattner | 3bc0850 | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 137 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 138 | // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this |
139 | // operation. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 140 | setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote); |
141 | setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote); | ||||
142 | setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 143 | |
144 | if (Subtarget->is64Bit()) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 145 | setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote); |
146 | setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand); | ||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 147 | } else if (!UseSoftFloat) { |
Dale Johannesen | 58d8a70 | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 148 | // We have an algorithm for SSE2->double, and we turn this into a |
149 | // 64-bit FILD followed by conditional FADD for other targets. | ||||
150 | setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom); | ||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 151 | // We have an algorithm for SSE2, and we turn this into a 64-bit |
152 | // FILD for other targets. | ||||
Dale Johannesen | 58d8a70 | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 153 | setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 154 | } |
155 | |||||
156 | // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have | ||||
157 | // this operation. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 158 | setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote); |
159 | setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote); | ||||
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 160 | |
Devang Patel | 3c23364 | 2009-06-05 18:48:29 +0000 | [diff] [blame] | 161 | if (!UseSoftFloat) { |
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 162 | // SSE has no i16 to fp conversion, only i32 |
163 | if (X86ScalarSSEf32) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 164 | setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote); |
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 165 | // f32 and f64 cases are Legal, f80 case is not |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 166 | setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom); |
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 167 | } else { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 168 | setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom); |
169 | setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom); | ||||
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 170 | } |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 171 | } else { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 172 | setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote); |
173 | setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 174 | } |
175 | |||||
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 176 | // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64 |
177 | // are Legal, f80 is custom lowered. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 178 | setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom); |
179 | setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 180 | |
181 | // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have | ||||
182 | // this operation. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 183 | setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote); |
184 | setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 185 | |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 186 | if (X86ScalarSSEf32) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 187 | setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote); |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 188 | // f32 and f64 cases are Legal, f80 case is not |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 189 | setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 190 | } else { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 191 | setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom); |
192 | setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 193 | } |
194 | |||||
195 | // Handle FP_TO_UINT by promoting the destination to a larger signed | ||||
196 | // conversion. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 197 | setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote); |
198 | setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote); | ||||
199 | setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 200 | |
201 | if (Subtarget->is64Bit()) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 202 | setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand); |
203 | setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote); | ||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 204 | } else if (!UseSoftFloat) { |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 205 | if (X86ScalarSSEf32 && !Subtarget->hasSSE3()) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 206 | // Expand FP_TO_UINT into a select. |
207 | // FIXME: We would like to use a Custom expander here eventually to do | ||||
208 | // the optimal thing for SSE vs. the default expansion in the legalizer. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 209 | setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 210 | else |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 211 | // With SSE3 we can use fisttpll to convert to a signed i64; without |
212 | // SSE, we're stuck with a fistpll. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 213 | setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 214 | } |
215 | |||||
216 | // TODO: when we have SSE, these could be more efficient, by using movd/movq. | ||||
Dale Johannesen | 6d730c0 | 2010-05-21 18:44:47 +0000 | [diff] [blame] | 217 | if (!X86ScalarSSEf64) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 218 | setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand); |
219 | setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand); | ||||
Dale Johannesen | b1b0c84 | 2010-05-21 18:40:15 +0000 | [diff] [blame] | 220 | if (Subtarget->is64Bit()) { |
Dale Johannesen | da2f354 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 221 | setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand); |
Dale Johannesen | b1b0c84 | 2010-05-21 18:40:15 +0000 | [diff] [blame] | 222 | // Without SSE, i64->f64 goes through memory; i64->MMX is Legal. |
223 | if (Subtarget->hasMMX() && !DisableMMX) | ||||
224 | setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom); | ||||
225 | else | ||||
226 | setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand); | ||||
Dale Johannesen | da2f354 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 227 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 228 | } |
229 | |||||
Dan Gohman | 8450d86 | 2008-02-18 19:34:53 +0000 | [diff] [blame] | 230 | // Scalar integer divide and remainder are lowered to use operations that |
231 | // produce two results, to match the available instructions. This exposes | ||||
232 | // the two-result form to trivial CSE, which is able to combine x/y and x%y | ||||
233 | // into a single instruction. | ||||
234 | // | ||||
235 | // Scalar integer multiply-high is also lowered to use two-result | ||||
236 | // operations, to match the available instructions. However, plain multiply | ||||
237 | // (low) operations are left as Legal, as there are single-result | ||||
238 | // instructions for this in x86. Using the two-result multiply instructions | ||||
239 | // when both high and low results are needed must be arranged by dagcombine. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 240 | setOperationAction(ISD::MULHS , MVT::i8 , Expand); |
241 | setOperationAction(ISD::MULHU , MVT::i8 , Expand); | ||||
242 | setOperationAction(ISD::SDIV , MVT::i8 , Expand); | ||||
243 | setOperationAction(ISD::UDIV , MVT::i8 , Expand); | ||||
244 | setOperationAction(ISD::SREM , MVT::i8 , Expand); | ||||
245 | setOperationAction(ISD::UREM , MVT::i8 , Expand); | ||||
246 | setOperationAction(ISD::MULHS , MVT::i16 , Expand); | ||||
247 | setOperationAction(ISD::MULHU , MVT::i16 , Expand); | ||||
248 | setOperationAction(ISD::SDIV , MVT::i16 , Expand); | ||||
249 | setOperationAction(ISD::UDIV , MVT::i16 , Expand); | ||||
250 | setOperationAction(ISD::SREM , MVT::i16 , Expand); | ||||
251 | setOperationAction(ISD::UREM , MVT::i16 , Expand); | ||||
252 | setOperationAction(ISD::MULHS , MVT::i32 , Expand); | ||||
253 | setOperationAction(ISD::MULHU , MVT::i32 , Expand); | ||||
254 | setOperationAction(ISD::SDIV , MVT::i32 , Expand); | ||||
255 | setOperationAction(ISD::UDIV , MVT::i32 , Expand); | ||||
256 | setOperationAction(ISD::SREM , MVT::i32 , Expand); | ||||
257 | setOperationAction(ISD::UREM , MVT::i32 , Expand); | ||||
258 | setOperationAction(ISD::MULHS , MVT::i64 , Expand); | ||||
259 | setOperationAction(ISD::MULHU , MVT::i64 , Expand); | ||||
260 | setOperationAction(ISD::SDIV , MVT::i64 , Expand); | ||||
261 | setOperationAction(ISD::UDIV , MVT::i64 , Expand); | ||||
262 | setOperationAction(ISD::SREM , MVT::i64 , Expand); | ||||
263 | setOperationAction(ISD::UREM , MVT::i64 , Expand); | ||||
Dan Gohman | 242a5ba | 2007-09-25 18:23:27 +0000 | [diff] [blame] | 264 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 265 | setOperationAction(ISD::BR_JT , MVT::Other, Expand); |
266 | setOperationAction(ISD::BRCOND , MVT::Other, Custom); | ||||
267 | setOperationAction(ISD::BR_CC , MVT::Other, Expand); | ||||
268 | setOperationAction(ISD::SELECT_CC , MVT::Other, Expand); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 269 | if (Subtarget->is64Bit()) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 270 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal); |
271 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal); | ||||
272 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal); | ||||
273 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand); | ||||
274 | setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand); | ||||
275 | setOperationAction(ISD::FREM , MVT::f32 , Expand); | ||||
276 | setOperationAction(ISD::FREM , MVT::f64 , Expand); | ||||
277 | setOperationAction(ISD::FREM , MVT::f80 , Expand); | ||||
278 | setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 279 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 280 | setOperationAction(ISD::CTPOP , MVT::i8 , Expand); |
281 | setOperationAction(ISD::CTTZ , MVT::i8 , Custom); | ||||
282 | setOperationAction(ISD::CTLZ , MVT::i8 , Custom); | ||||
283 | setOperationAction(ISD::CTPOP , MVT::i16 , Expand); | ||||
Dan Gohman | fe40358 | 2010-04-30 18:30:26 +0000 | [diff] [blame] | 284 | setOperationAction(ISD::CTTZ , MVT::i16 , Custom); |
285 | setOperationAction(ISD::CTLZ , MVT::i16 , Custom); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 286 | setOperationAction(ISD::CTPOP , MVT::i32 , Expand); |
287 | setOperationAction(ISD::CTTZ , MVT::i32 , Custom); | ||||
288 | setOperationAction(ISD::CTLZ , MVT::i32 , Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 289 | if (Subtarget->is64Bit()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 290 | setOperationAction(ISD::CTPOP , MVT::i64 , Expand); |
291 | setOperationAction(ISD::CTTZ , MVT::i64 , Custom); | ||||
292 | setOperationAction(ISD::CTLZ , MVT::i64 , Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 293 | } |
294 | |||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 295 | setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom); |
296 | setOperationAction(ISD::BSWAP , MVT::i16 , Expand); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 297 | |
298 | // These should be promoted to a larger select which is supported. | ||||
Dan Gohman | 29b998f | 2009-08-27 00:14:12 +0000 | [diff] [blame] | 299 | setOperationAction(ISD::SELECT , MVT::i1 , Promote); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 300 | // X86 wants to expand cmov itself. |
Dan Gohman | 29b998f | 2009-08-27 00:14:12 +0000 | [diff] [blame] | 301 | setOperationAction(ISD::SELECT , MVT::i8 , Custom); |
Dan Gohman | fe40358 | 2010-04-30 18:30:26 +0000 | [diff] [blame] | 302 | setOperationAction(ISD::SELECT , MVT::i16 , Custom); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 303 | setOperationAction(ISD::SELECT , MVT::i32 , Custom); |
304 | setOperationAction(ISD::SELECT , MVT::f32 , Custom); | ||||
305 | setOperationAction(ISD::SELECT , MVT::f64 , Custom); | ||||
306 | setOperationAction(ISD::SELECT , MVT::f80 , Custom); | ||||
307 | setOperationAction(ISD::SETCC , MVT::i8 , Custom); | ||||
Dan Gohman | fe40358 | 2010-04-30 18:30:26 +0000 | [diff] [blame] | 308 | setOperationAction(ISD::SETCC , MVT::i16 , Custom); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 309 | setOperationAction(ISD::SETCC , MVT::i32 , Custom); |
310 | setOperationAction(ISD::SETCC , MVT::f32 , Custom); | ||||
311 | setOperationAction(ISD::SETCC , MVT::f64 , Custom); | ||||
312 | setOperationAction(ISD::SETCC , MVT::f80 , Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 313 | if (Subtarget->is64Bit()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 314 | setOperationAction(ISD::SELECT , MVT::i64 , Custom); |
315 | setOperationAction(ISD::SETCC , MVT::i64 , Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 316 | } |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 317 | setOperationAction(ISD::EH_RETURN , MVT::Other, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 318 | |
319 | // Darwin ABI issue. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 320 | setOperationAction(ISD::ConstantPool , MVT::i32 , Custom); |
321 | setOperationAction(ISD::JumpTable , MVT::i32 , Custom); | ||||
322 | setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom); | ||||
323 | setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom); | ||||
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 324 | if (Subtarget->is64Bit()) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 325 | setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom); |
326 | setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom); | ||||
Dan Gohman | 064403e | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 327 | setOperationAction(ISD::BlockAddress , MVT::i32 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 328 | if (Subtarget->is64Bit()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 329 | setOperationAction(ISD::ConstantPool , MVT::i64 , Custom); |
330 | setOperationAction(ISD::JumpTable , MVT::i64 , Custom); | ||||
331 | setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom); | ||||
332 | setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom); | ||||
Dan Gohman | 064403e | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 333 | setOperationAction(ISD::BlockAddress , MVT::i64 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 334 | } |
335 | // 64-bit addm sub, shl, sra, srl (iff 32-bit x86) | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 336 | setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom); |
337 | setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom); | ||||
338 | setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom); | ||||
Dan Gohman | 092014e | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 339 | if (Subtarget->is64Bit()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 340 | setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom); |
341 | setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom); | ||||
342 | setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom); | ||||
Dan Gohman | 092014e | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 343 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 344 | |
Evan Cheng | 8d51ab3 | 2008-03-10 19:38:10 +0000 | [diff] [blame] | 345 | if (Subtarget->hasSSE1()) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 346 | setOperationAction(ISD::PREFETCH , MVT::Other, Legal); |
Evan Cheng | d1d6807 | 2008-03-08 00:58:38 +0000 | [diff] [blame] | 347 | |
Andrew Lenharth | 0531ec5 | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 348 | if (!Subtarget->hasSSE2()) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 349 | setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand); |
Andrew Lenharth | 0531ec5 | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 350 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 351 | // Expand certain atomics |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 352 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom); |
353 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom); | ||||
354 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom); | ||||
355 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom); | ||||
Bill Wendling | db2280a | 2008-08-20 00:28:16 +0000 | [diff] [blame] | 356 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 357 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom); |
358 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom); | ||||
359 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom); | ||||
360 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom); | ||||
Andrew Lenharth | 0531ec5 | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 361 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 362 | if (!Subtarget->is64Bit()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 363 | setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom); |
364 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom); | ||||
365 | setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom); | ||||
366 | setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom); | ||||
367 | setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom); | ||||
368 | setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom); | ||||
369 | setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom); | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 370 | } |
371 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 372 | // FIXME - use subtarget debug flags |
373 | if (!Subtarget->isTargetDarwin() && | ||||
374 | !Subtarget->isTargetELF() && | ||||
Dan Gohman | fa607c9 | 2008-07-01 00:05:16 +0000 | [diff] [blame] | 375 | !Subtarget->isTargetCygMing()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 376 | setOperationAction(ISD::EH_LABEL, MVT::Other, Expand); |
Dan Gohman | fa607c9 | 2008-07-01 00:05:16 +0000 | [diff] [blame] | 377 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 378 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 379 | setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand); |
380 | setOperationAction(ISD::EHSELECTION, MVT::i64, Expand); | ||||
381 | setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand); | ||||
382 | setOperationAction(ISD::EHSELECTION, MVT::i32, Expand); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 383 | if (Subtarget->is64Bit()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 384 | setExceptionPointerRegister(X86::RAX); |
385 | setExceptionSelectorRegister(X86::RDX); | ||||
386 | } else { | ||||
387 | setExceptionPointerRegister(X86::EAX); | ||||
388 | setExceptionSelectorRegister(X86::EDX); | ||||
389 | } | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 390 | setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom); |
391 | setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom); | ||||
Anton Korobeynikov | 566f9d9 | 2008-09-08 21:12:11 +0000 | [diff] [blame] | 392 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 393 | setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 394 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 395 | setOperationAction(ISD::TRAP, MVT::Other, Legal); |
Anton Korobeynikov | 39d40ba | 2008-01-15 07:02:33 +0000 | [diff] [blame] | 396 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 397 | // VASTART needs to be custom lowered to use the VarArgsFrameIndex |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 398 | setOperationAction(ISD::VASTART , MVT::Other, Custom); |
399 | setOperationAction(ISD::VAEND , MVT::Other, Expand); | ||||
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 400 | if (Subtarget->is64Bit()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 401 | setOperationAction(ISD::VAARG , MVT::Other, Custom); |
402 | setOperationAction(ISD::VACOPY , MVT::Other, Custom); | ||||
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 403 | } else { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 404 | setOperationAction(ISD::VAARG , MVT::Other, Expand); |
405 | setOperationAction(ISD::VACOPY , MVT::Other, Expand); | ||||
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 406 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 407 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 408 | setOperationAction(ISD::STACKSAVE, MVT::Other, Expand); |
409 | setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 410 | if (Subtarget->is64Bit()) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 411 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 412 | if (Subtarget->isTargetCygMing()) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 413 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 414 | else |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 415 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 416 | |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 417 | if (!UseSoftFloat && X86ScalarSSEf64) { |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 418 | // f32 and f64 use SSE. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 419 | // Set up the FP register classes. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 420 | addRegisterClass(MVT::f32, X86::FR32RegisterClass); |
421 | addRegisterClass(MVT::f64, X86::FR64RegisterClass); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 422 | |
423 | // Use ANDPD to simulate FABS. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 424 | setOperationAction(ISD::FABS , MVT::f64, Custom); |
425 | setOperationAction(ISD::FABS , MVT::f32, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 426 | |
427 | // Use XORP to simulate FNEG. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 428 | setOperationAction(ISD::FNEG , MVT::f64, Custom); |
429 | setOperationAction(ISD::FNEG , MVT::f32, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 430 | |
431 | // Use ANDPD and ORPD to simulate FCOPYSIGN. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 432 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom); |
433 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 434 | |
435 | // We don't support sin/cos/fmod | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 436 | setOperationAction(ISD::FSIN , MVT::f64, Expand); |
437 | setOperationAction(ISD::FCOS , MVT::f64, Expand); | ||||
438 | setOperationAction(ISD::FSIN , MVT::f32, Expand); | ||||
439 | setOperationAction(ISD::FCOS , MVT::f32, Expand); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 440 | |
441 | // Expand FP immediates into loads from the stack, except for the special | ||||
442 | // cases we handle. | ||||
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 443 | addLegalFPImmediate(APFloat(+0.0)); // xorpd |
444 | addLegalFPImmediate(APFloat(+0.0f)); // xorps | ||||
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 445 | } else if (!UseSoftFloat && X86ScalarSSEf32) { |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 446 | // Use SSE for f32, x87 for f64. |
447 | // Set up the FP register classes. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 448 | addRegisterClass(MVT::f32, X86::FR32RegisterClass); |
449 | addRegisterClass(MVT::f64, X86::RFP64RegisterClass); | ||||
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 450 | |
451 | // Use ANDPS to simulate FABS. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 452 | setOperationAction(ISD::FABS , MVT::f32, Custom); |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 453 | |
454 | // Use XORP to simulate FNEG. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 455 | setOperationAction(ISD::FNEG , MVT::f32, Custom); |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 456 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 457 | setOperationAction(ISD::UNDEF, MVT::f64, Expand); |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 458 | |
459 | // Use ANDPS and ORPS to simulate FCOPYSIGN. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 460 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); |
461 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); | ||||
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 462 | |
463 | // We don't support sin/cos/fmod | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 464 | setOperationAction(ISD::FSIN , MVT::f32, Expand); |
465 | setOperationAction(ISD::FCOS , MVT::f32, Expand); | ||||
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 466 | |
Nate Begeman | e2ba64f | 2008-02-14 08:57:00 +0000 | [diff] [blame] | 467 | // Special cases we handle for FP constants. |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 468 | addLegalFPImmediate(APFloat(+0.0f)); // xorps |
469 | addLegalFPImmediate(APFloat(+0.0)); // FLD0 | ||||
470 | addLegalFPImmediate(APFloat(+1.0)); // FLD1 | ||||
471 | addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS | ||||
472 | addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS | ||||
473 | |||||
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 474 | if (!UnsafeFPMath) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 475 | setOperationAction(ISD::FSIN , MVT::f64 , Expand); |
476 | setOperationAction(ISD::FCOS , MVT::f64 , Expand); | ||||
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 477 | } |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 478 | } else if (!UseSoftFloat) { |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 479 | // f32 and f64 in x87. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 480 | // Set up the FP register classes. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 481 | addRegisterClass(MVT::f64, X86::RFP64RegisterClass); |
482 | addRegisterClass(MVT::f32, X86::RFP32RegisterClass); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 483 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 484 | setOperationAction(ISD::UNDEF, MVT::f64, Expand); |
485 | setOperationAction(ISD::UNDEF, MVT::f32, Expand); | ||||
486 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); | ||||
487 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand); | ||||
Dale Johannesen | 8f83a6b | 2007-08-09 01:04:01 +0000 | [diff] [blame] | 488 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 489 | if (!UnsafeFPMath) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 490 | setOperationAction(ISD::FSIN , MVT::f64 , Expand); |
491 | setOperationAction(ISD::FCOS , MVT::f64 , Expand); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 492 | } |
Dale Johannesen | bbe2b70 | 2007-08-30 00:23:21 +0000 | [diff] [blame] | 493 | addLegalFPImmediate(APFloat(+0.0)); // FLD0 |
494 | addLegalFPImmediate(APFloat(+1.0)); // FLD1 | ||||
495 | addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS | ||||
496 | addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS | ||||
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 497 | addLegalFPImmediate(APFloat(+0.0f)); // FLD0 |
498 | addLegalFPImmediate(APFloat(+1.0f)); // FLD1 | ||||
499 | addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS | ||||
500 | addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 501 | } |
502 | |||||
Dale Johannesen | 4ab00bd | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 503 | // Long double always uses X87. |
Evan Cheng | e738dc3 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 504 | if (!UseSoftFloat) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 505 | addRegisterClass(MVT::f80, X86::RFP80RegisterClass); |
506 | setOperationAction(ISD::UNDEF, MVT::f80, Expand); | ||||
507 | setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand); | ||||
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 508 | { |
509 | bool ignored; | ||||
510 | APFloat TmpFlt(+0.0); | ||||
511 | TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven, | ||||
512 | &ignored); | ||||
513 | addLegalFPImmediate(TmpFlt); // FLD0 | ||||
514 | TmpFlt.changeSign(); | ||||
515 | addLegalFPImmediate(TmpFlt); // FLD0/FCHS | ||||
516 | APFloat TmpFlt2(+1.0); | ||||
517 | TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven, | ||||
518 | &ignored); | ||||
519 | addLegalFPImmediate(TmpFlt2); // FLD1 | ||||
520 | TmpFlt2.changeSign(); | ||||
521 | addLegalFPImmediate(TmpFlt2); // FLD1/FCHS | ||||
522 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 523 | |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 524 | if (!UnsafeFPMath) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 525 | setOperationAction(ISD::FSIN , MVT::f80 , Expand); |
526 | setOperationAction(ISD::FCOS , MVT::f80 , Expand); | ||||
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 527 | } |
Dale Johannesen | 7f1076b | 2007-09-26 21:10:55 +0000 | [diff] [blame] | 528 | } |
Dale Johannesen | 4ab00bd | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 529 | |
Dan Gohman | 2f7b198 | 2007-10-11 23:21:31 +0000 | [diff] [blame] | 530 | // Always use a library call for pow. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 531 | setOperationAction(ISD::FPOW , MVT::f32 , Expand); |
532 | setOperationAction(ISD::FPOW , MVT::f64 , Expand); | ||||
533 | setOperationAction(ISD::FPOW , MVT::f80 , Expand); | ||||
Dan Gohman | 2f7b198 | 2007-10-11 23:21:31 +0000 | [diff] [blame] | 534 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 535 | setOperationAction(ISD::FLOG, MVT::f80, Expand); |
536 | setOperationAction(ISD::FLOG2, MVT::f80, Expand); | ||||
537 | setOperationAction(ISD::FLOG10, MVT::f80, Expand); | ||||
538 | setOperationAction(ISD::FEXP, MVT::f80, Expand); | ||||
539 | setOperationAction(ISD::FEXP2, MVT::f80, Expand); | ||||
Dale Johannesen | 92b3308 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 540 | |
Mon P Wang | a5a239f | 2008-11-06 05:31:54 +0000 | [diff] [blame] | 541 | // First set operation action for all vector types to either promote |
Mon P Wang | 1448aad | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 542 | // (for widening) or expand (for scalarization). Then we will selectively |
543 | // turn on ones that can be effectively codegen'd. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 544 | for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE; |
545 | VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) { | ||||
546 | setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand); | ||||
547 | setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand); | ||||
548 | setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand); | ||||
549 | setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand); | ||||
550 | setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand); | ||||
551 | setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand); | ||||
552 | setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand); | ||||
553 | setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand); | ||||
554 | setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand); | ||||
555 | setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand); | ||||
556 | setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand); | ||||
557 | setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand); | ||||
558 | setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand); | ||||
559 | setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand); | ||||
560 | setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand); | ||||
561 | setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand); | ||||
562 | setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand); | ||||
563 | setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand); | ||||
564 | setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand); | ||||
565 | setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand); | ||||
566 | setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand); | ||||
567 | setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand); | ||||
568 | setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand); | ||||
569 | setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand); | ||||
570 | setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand); | ||||
571 | setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand); | ||||
572 | setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand); | ||||
573 | setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand); | ||||
574 | setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand); | ||||
575 | setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand); | ||||
576 | setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand); | ||||
577 | setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand); | ||||
578 | setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand); | ||||
579 | setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand); | ||||
580 | setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand); | ||||
581 | setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand); | ||||
582 | setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand); | ||||
583 | setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand); | ||||
584 | setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand); | ||||
585 | setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand); | ||||
586 | setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand); | ||||
587 | setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand); | ||||
588 | setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand); | ||||
589 | setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand); | ||||
590 | setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand); | ||||
591 | setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand); | ||||
592 | setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand); | ||||
593 | setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand); | ||||
Dan Gohman | 9d501bd | 2009-12-11 21:31:27 +0000 | [diff] [blame] | 594 | setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand); |
Dan Gohman | c6cfdd3 | 2009-12-14 23:40:38 +0000 | [diff] [blame] | 595 | setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand); |
596 | setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand); | ||||
597 | setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand); | ||||
598 | setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand); | ||||
599 | for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE; | ||||
600 | InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT) | ||||
601 | setTruncStoreAction((MVT::SimpleValueType)VT, | ||||
602 | (MVT::SimpleValueType)InnerVT, Expand); | ||||
603 | setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand); | ||||
604 | setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand); | ||||
605 | setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 606 | } |
607 | |||||
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 608 | // FIXME: In order to prevent SSE instructions being expanded to MMX ones |
609 | // with -msoft-float, disable use of MMX as well. | ||||
Evan Cheng | e738dc3 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 610 | if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) { |
Dale Johannesen | 9413edc | 2010-04-20 22:34:09 +0000 | [diff] [blame] | 611 | addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false); |
612 | addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false); | ||||
613 | addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false); | ||||
614 | addRegisterClass(MVT::v2f32, X86::VR64RegisterClass, false); | ||||
615 | addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 616 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 617 | setOperationAction(ISD::ADD, MVT::v8i8, Legal); |
618 | setOperationAction(ISD::ADD, MVT::v4i16, Legal); | ||||
619 | setOperationAction(ISD::ADD, MVT::v2i32, Legal); | ||||
620 | setOperationAction(ISD::ADD, MVT::v1i64, Legal); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 621 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 622 | setOperationAction(ISD::SUB, MVT::v8i8, Legal); |
623 | setOperationAction(ISD::SUB, MVT::v4i16, Legal); | ||||
624 | setOperationAction(ISD::SUB, MVT::v2i32, Legal); | ||||
625 | setOperationAction(ISD::SUB, MVT::v1i64, Legal); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 626 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 627 | setOperationAction(ISD::MULHS, MVT::v4i16, Legal); |
628 | setOperationAction(ISD::MUL, MVT::v4i16, Legal); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 629 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 630 | setOperationAction(ISD::AND, MVT::v8i8, Promote); |
631 | AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64); | ||||
632 | setOperationAction(ISD::AND, MVT::v4i16, Promote); | ||||
633 | AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64); | ||||
634 | setOperationAction(ISD::AND, MVT::v2i32, Promote); | ||||
635 | AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64); | ||||
636 | setOperationAction(ISD::AND, MVT::v1i64, Legal); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 637 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 638 | setOperationAction(ISD::OR, MVT::v8i8, Promote); |
639 | AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64); | ||||
640 | setOperationAction(ISD::OR, MVT::v4i16, Promote); | ||||
641 | AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64); | ||||
642 | setOperationAction(ISD::OR, MVT::v2i32, Promote); | ||||
643 | AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64); | ||||
644 | setOperationAction(ISD::OR, MVT::v1i64, Legal); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 645 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 646 | setOperationAction(ISD::XOR, MVT::v8i8, Promote); |
647 | AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64); | ||||
648 | setOperationAction(ISD::XOR, MVT::v4i16, Promote); | ||||
649 | AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64); | ||||
650 | setOperationAction(ISD::XOR, MVT::v2i32, Promote); | ||||
651 | AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64); | ||||
652 | setOperationAction(ISD::XOR, MVT::v1i64, Legal); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 653 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 654 | setOperationAction(ISD::LOAD, MVT::v8i8, Promote); |
655 | AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64); | ||||
656 | setOperationAction(ISD::LOAD, MVT::v4i16, Promote); | ||||
657 | AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64); | ||||
658 | setOperationAction(ISD::LOAD, MVT::v2i32, Promote); | ||||
659 | AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64); | ||||
660 | setOperationAction(ISD::LOAD, MVT::v2f32, Promote); | ||||
661 | AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64); | ||||
662 | setOperationAction(ISD::LOAD, MVT::v1i64, Legal); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 663 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 664 | setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom); |
665 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom); | ||||
666 | setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom); | ||||
667 | setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom); | ||||
668 | setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 669 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 670 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom); |
671 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom); | ||||
672 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom); | ||||
673 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 674 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 675 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom); |
676 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom); | ||||
677 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom); | ||||
678 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom); | ||||
Bill Wendling | b9e5f80 | 2008-07-20 02:32:23 +0000 | [diff] [blame] | 679 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 680 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom); |
Mon P Wang | 83edba5 | 2008-12-12 01:25:51 +0000 | [diff] [blame] | 681 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 682 | setOperationAction(ISD::SELECT, MVT::v8i8, Promote); |
683 | setOperationAction(ISD::SELECT, MVT::v4i16, Promote); | ||||
684 | setOperationAction(ISD::SELECT, MVT::v2i32, Promote); | ||||
685 | setOperationAction(ISD::SELECT, MVT::v1i64, Custom); | ||||
686 | setOperationAction(ISD::VSETCC, MVT::v8i8, Custom); | ||||
687 | setOperationAction(ISD::VSETCC, MVT::v4i16, Custom); | ||||
688 | setOperationAction(ISD::VSETCC, MVT::v2i32, Custom); | ||||
Dale Johannesen | da2f354 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 689 | |
690 | if (!X86ScalarSSEf64 && Subtarget->is64Bit()) { | ||||
691 | setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom); | ||||
692 | setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom); | ||||
693 | setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom); | ||||
694 | setOperationAction(ISD::BIT_CONVERT, MVT::v2f32, Custom); | ||||
695 | setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom); | ||||
696 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 697 | } |
698 | |||||
Evan Cheng | e738dc3 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 699 | if (!UseSoftFloat && Subtarget->hasSSE1()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 700 | addRegisterClass(MVT::v4f32, X86::VR128RegisterClass); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 701 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 702 | setOperationAction(ISD::FADD, MVT::v4f32, Legal); |
703 | setOperationAction(ISD::FSUB, MVT::v4f32, Legal); | ||||
704 | setOperationAction(ISD::FMUL, MVT::v4f32, Legal); | ||||
705 | setOperationAction(ISD::FDIV, MVT::v4f32, Legal); | ||||
706 | setOperationAction(ISD::FSQRT, MVT::v4f32, Legal); | ||||
707 | setOperationAction(ISD::FNEG, MVT::v4f32, Custom); | ||||
708 | setOperationAction(ISD::LOAD, MVT::v4f32, Legal); | ||||
709 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom); | ||||
710 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom); | ||||
711 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom); | ||||
712 | setOperationAction(ISD::SELECT, MVT::v4f32, Custom); | ||||
713 | setOperationAction(ISD::VSETCC, MVT::v4f32, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 714 | } |
715 | |||||
Evan Cheng | e738dc3 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 716 | if (!UseSoftFloat && Subtarget->hasSSE2()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 717 | addRegisterClass(MVT::v2f64, X86::VR128RegisterClass); |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 718 | |
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 719 | // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM |
720 | // registers cannot be used even for integer operations. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 721 | addRegisterClass(MVT::v16i8, X86::VR128RegisterClass); |
722 | addRegisterClass(MVT::v8i16, X86::VR128RegisterClass); | ||||
723 | addRegisterClass(MVT::v4i32, X86::VR128RegisterClass); | ||||
724 | addRegisterClass(MVT::v2i64, X86::VR128RegisterClass); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 725 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 726 | setOperationAction(ISD::ADD, MVT::v16i8, Legal); |
727 | setOperationAction(ISD::ADD, MVT::v8i16, Legal); | ||||
728 | setOperationAction(ISD::ADD, MVT::v4i32, Legal); | ||||
729 | setOperationAction(ISD::ADD, MVT::v2i64, Legal); | ||||
730 | setOperationAction(ISD::MUL, MVT::v2i64, Custom); | ||||
731 | setOperationAction(ISD::SUB, MVT::v16i8, Legal); | ||||
732 | setOperationAction(ISD::SUB, MVT::v8i16, Legal); | ||||
733 | setOperationAction(ISD::SUB, MVT::v4i32, Legal); | ||||
734 | setOperationAction(ISD::SUB, MVT::v2i64, Legal); | ||||
735 | setOperationAction(ISD::MUL, MVT::v8i16, Legal); | ||||
736 | setOperationAction(ISD::FADD, MVT::v2f64, Legal); | ||||
737 | setOperationAction(ISD::FSUB, MVT::v2f64, Legal); | ||||
738 | setOperationAction(ISD::FMUL, MVT::v2f64, Legal); | ||||
739 | setOperationAction(ISD::FDIV, MVT::v2f64, Legal); | ||||
740 | setOperationAction(ISD::FSQRT, MVT::v2f64, Legal); | ||||
741 | setOperationAction(ISD::FNEG, MVT::v2f64, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 742 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 743 | setOperationAction(ISD::VSETCC, MVT::v2f64, Custom); |
744 | setOperationAction(ISD::VSETCC, MVT::v16i8, Custom); | ||||
745 | setOperationAction(ISD::VSETCC, MVT::v8i16, Custom); | ||||
746 | setOperationAction(ISD::VSETCC, MVT::v4i32, Custom); | ||||
Nate Begeman | 061db5f | 2008-05-12 20:34:32 +0000 | [diff] [blame] | 747 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 748 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom); |
749 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom); | ||||
750 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom); | ||||
751 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom); | ||||
752 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 753 | |
Mon P Wang | a8ff0dd | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 754 | setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom); |
755 | setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom); | ||||
756 | setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom); | ||||
757 | setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom); | ||||
758 | setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom); | ||||
759 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 760 | // Custom lower build_vector, vector_shuffle, and extract_vector_elt. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 761 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) { |
762 | EVT VT = (MVT::SimpleValueType)i; | ||||
Nate Begeman | c16406d | 2007-12-11 01:41:33 +0000 | [diff] [blame] | 763 | // Do not attempt to custom lower non-power-of-2 vectors |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 764 | if (!isPowerOf2_32(VT.getVectorNumElements())) |
Nate Begeman | c16406d | 2007-12-11 01:41:33 +0000 | [diff] [blame] | 765 | continue; |
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 766 | // Do not attempt to custom lower non-128-bit vectors |
767 | if (!VT.is128BitVector()) | ||||
768 | continue; | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 769 | setOperationAction(ISD::BUILD_VECTOR, |
770 | VT.getSimpleVT().SimpleTy, Custom); | ||||
771 | setOperationAction(ISD::VECTOR_SHUFFLE, | ||||
772 | VT.getSimpleVT().SimpleTy, Custom); | ||||
773 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, | ||||
774 | VT.getSimpleVT().SimpleTy, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 775 | } |
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 776 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 777 | setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom); |
778 | setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom); | ||||
779 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom); | ||||
780 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom); | ||||
781 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom); | ||||
782 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom); | ||||
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 783 | |
Nate Begeman | 4294c1f | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 784 | if (Subtarget->is64Bit()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 785 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom); |
786 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom); | ||||
Nate Begeman | 4294c1f | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 787 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 788 | |
789 | // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 790 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) { |
791 | MVT::SimpleValueType SVT = (MVT::SimpleValueType)i; | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 792 | EVT VT = SVT; |
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 793 | |
794 | // Do not attempt to promote non-128-bit vectors | ||||
795 | if (!VT.is128BitVector()) { | ||||
796 | continue; | ||||
797 | } | ||||
Eric Christopher | 00b717d | 2010-03-30 01:04:59 +0000 | [diff] [blame] | 798 | |
Owen Anderson | a0c69eb | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 799 | setOperationAction(ISD::AND, SVT, Promote); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 800 | AddPromotedToType (ISD::AND, SVT, MVT::v2i64); |
Owen Anderson | a0c69eb | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 801 | setOperationAction(ISD::OR, SVT, Promote); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 802 | AddPromotedToType (ISD::OR, SVT, MVT::v2i64); |
Owen Anderson | a0c69eb | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 803 | setOperationAction(ISD::XOR, SVT, Promote); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 804 | AddPromotedToType (ISD::XOR, SVT, MVT::v2i64); |
Owen Anderson | a0c69eb | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 805 | setOperationAction(ISD::LOAD, SVT, Promote); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 806 | AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64); |
Owen Anderson | a0c69eb | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 807 | setOperationAction(ISD::SELECT, SVT, Promote); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 808 | AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 809 | } |
810 | |||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 811 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); |
Chris Lattner | dec9cb5 | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 812 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 813 | // Custom lower v2i64 and v2f64 selects. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 814 | setOperationAction(ISD::LOAD, MVT::v2f64, Legal); |
815 | setOperationAction(ISD::LOAD, MVT::v2i64, Legal); | ||||
816 | setOperationAction(ISD::SELECT, MVT::v2f64, Custom); | ||||
817 | setOperationAction(ISD::SELECT, MVT::v2i64, Custom); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 818 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 819 | setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal); |
820 | setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal); | ||||
Eli Friedman | c0521fb | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 821 | if (!DisableMMX && Subtarget->hasMMX()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 822 | setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom); |
823 | setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom); | ||||
Eli Friedman | c0521fb | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 824 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 825 | } |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 826 | |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 827 | if (Subtarget->hasSSE41()) { |
Dale Johannesen | 9bb2349 | 2010-05-27 20:12:41 +0000 | [diff] [blame] | 828 | setOperationAction(ISD::FFLOOR, MVT::f32, Legal); |
829 | setOperationAction(ISD::FCEIL, MVT::f32, Legal); | ||||
830 | setOperationAction(ISD::FTRUNC, MVT::f32, Legal); | ||||
831 | setOperationAction(ISD::FRINT, MVT::f32, Legal); | ||||
832 | setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal); | ||||
833 | setOperationAction(ISD::FFLOOR, MVT::f64, Legal); | ||||
834 | setOperationAction(ISD::FCEIL, MVT::f64, Legal); | ||||
835 | setOperationAction(ISD::FTRUNC, MVT::f64, Legal); | ||||
836 | setOperationAction(ISD::FRINT, MVT::f64, Legal); | ||||
837 | setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal); | ||||
838 | |||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 839 | // FIXME: Do we need to handle scalar-to-vector here? |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 840 | setOperationAction(ISD::MUL, MVT::v4i32, Legal); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 841 | |
842 | // i8 and i16 vectors are custom , because the source register and source | ||||
843 | // source memory operand types are not the same width. f32 vectors are | ||||
844 | // custom since the immediate controlling the insert encodes additional | ||||
845 | // information. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 846 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom); |
847 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom); | ||||
848 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom); | ||||
849 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom); | ||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 850 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 851 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom); |
852 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom); | ||||
853 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom); | ||||
854 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom); | ||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 855 | |
856 | if (Subtarget->is64Bit()) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 857 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal); |
858 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal); | ||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 859 | } |
860 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 861 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 862 | if (Subtarget->hasSSE42()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 863 | setOperationAction(ISD::VSETCC, MVT::v2i64, Custom); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 864 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 865 | |
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 866 | if (!UseSoftFloat && Subtarget->hasAVX()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 867 | addRegisterClass(MVT::v8f32, X86::VR256RegisterClass); |
868 | addRegisterClass(MVT::v4f64, X86::VR256RegisterClass); | ||||
869 | addRegisterClass(MVT::v8i32, X86::VR256RegisterClass); | ||||
870 | addRegisterClass(MVT::v4i64, X86::VR256RegisterClass); | ||||
David Greene | ed1b3db | 2009-06-29 22:50:51 +0000 | [diff] [blame] | 871 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 872 | setOperationAction(ISD::LOAD, MVT::v8f32, Legal); |
873 | setOperationAction(ISD::LOAD, MVT::v8i32, Legal); | ||||
874 | setOperationAction(ISD::LOAD, MVT::v4f64, Legal); | ||||
875 | setOperationAction(ISD::LOAD, MVT::v4i64, Legal); | ||||
876 | setOperationAction(ISD::FADD, MVT::v8f32, Legal); | ||||
877 | setOperationAction(ISD::FSUB, MVT::v8f32, Legal); | ||||
878 | setOperationAction(ISD::FMUL, MVT::v8f32, Legal); | ||||
879 | setOperationAction(ISD::FDIV, MVT::v8f32, Legal); | ||||
880 | setOperationAction(ISD::FSQRT, MVT::v8f32, Legal); | ||||
881 | setOperationAction(ISD::FNEG, MVT::v8f32, Custom); | ||||
882 | //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom); | ||||
883 | //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom); | ||||
884 | //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom); | ||||
885 | //setOperationAction(ISD::SELECT, MVT::v8f32, Custom); | ||||
886 | //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom); | ||||
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 887 | |
888 | // Operations to consider commented out -v16i16 v32i8 | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 889 | //setOperationAction(ISD::ADD, MVT::v16i16, Legal); |
890 | setOperationAction(ISD::ADD, MVT::v8i32, Custom); | ||||
891 | setOperationAction(ISD::ADD, MVT::v4i64, Custom); | ||||
892 | //setOperationAction(ISD::SUB, MVT::v32i8, Legal); | ||||
893 | //setOperationAction(ISD::SUB, MVT::v16i16, Legal); | ||||
894 | setOperationAction(ISD::SUB, MVT::v8i32, Custom); | ||||
895 | setOperationAction(ISD::SUB, MVT::v4i64, Custom); | ||||
896 | //setOperationAction(ISD::MUL, MVT::v16i16, Legal); | ||||
897 | setOperationAction(ISD::FADD, MVT::v4f64, Legal); | ||||
898 | setOperationAction(ISD::FSUB, MVT::v4f64, Legal); | ||||
899 | setOperationAction(ISD::FMUL, MVT::v4f64, Legal); | ||||
900 | setOperationAction(ISD::FDIV, MVT::v4f64, Legal); | ||||
901 | setOperationAction(ISD::FSQRT, MVT::v4f64, Legal); | ||||
902 | setOperationAction(ISD::FNEG, MVT::v4f64, Custom); | ||||
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 903 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 904 | setOperationAction(ISD::VSETCC, MVT::v4f64, Custom); |
905 | // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom); | ||||
906 | // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom); | ||||
907 | setOperationAction(ISD::VSETCC, MVT::v8i32, Custom); | ||||
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 908 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 909 | // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom); |
910 | // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom); | ||||
911 | // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom); | ||||
912 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom); | ||||
913 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom); | ||||
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 914 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 915 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom); |
916 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom); | ||||
917 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom); | ||||
918 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom); | ||||
919 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom); | ||||
920 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom); | ||||
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 921 | |
922 | #if 0 | ||||
923 | // Not sure we want to do this since there are no 256-bit integer | ||||
924 | // operations in AVX | ||||
925 | |||||
926 | // Custom lower build_vector, vector_shuffle, and extract_vector_elt. | ||||
927 | // This includes 256-bit vectors | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 928 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) { |
929 | EVT VT = (MVT::SimpleValueType)i; | ||||
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 930 | |
931 | // Do not attempt to custom lower non-power-of-2 vectors | ||||
932 | if (!isPowerOf2_32(VT.getVectorNumElements())) | ||||
933 | continue; | ||||
934 | |||||
935 | setOperationAction(ISD::BUILD_VECTOR, VT, Custom); | ||||
936 | setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom); | ||||
937 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom); | ||||
938 | } | ||||
939 | |||||
940 | if (Subtarget->is64Bit()) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 941 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom); |
942 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 943 | } |
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 944 | #endif |
945 | |||||
946 | #if 0 | ||||
947 | // Not sure we want to do this since there are no 256-bit integer | ||||
948 | // operations in AVX | ||||
949 | |||||
950 | // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64. | ||||
951 | // Including 256-bit vectors | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 952 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) { |
953 | EVT VT = (MVT::SimpleValueType)i; | ||||
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 954 | |
955 | if (!VT.is256BitVector()) { | ||||
956 | continue; | ||||
957 | } | ||||
958 | setOperationAction(ISD::AND, VT, Promote); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 959 | AddPromotedToType (ISD::AND, VT, MVT::v4i64); |
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 960 | setOperationAction(ISD::OR, VT, Promote); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 961 | AddPromotedToType (ISD::OR, VT, MVT::v4i64); |
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 962 | setOperationAction(ISD::XOR, VT, Promote); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 963 | AddPromotedToType (ISD::XOR, VT, MVT::v4i64); |
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 964 | setOperationAction(ISD::LOAD, VT, Promote); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 965 | AddPromotedToType (ISD::LOAD, VT, MVT::v4i64); |
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 966 | setOperationAction(ISD::SELECT, VT, Promote); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 967 | AddPromotedToType (ISD::SELECT, VT, MVT::v4i64); |
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 968 | } |
969 | |||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 970 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); |
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 971 | #endif |
972 | } | ||||
973 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 974 | // We want to custom lower some of our intrinsics. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 975 | setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 976 | |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 977 | // Add/Sub/Mul with overflow operations are custom lowered. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 978 | setOperationAction(ISD::SADDO, MVT::i32, Custom); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 979 | setOperationAction(ISD::UADDO, MVT::i32, Custom); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 980 | setOperationAction(ISD::SSUBO, MVT::i32, Custom); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 981 | setOperationAction(ISD::USUBO, MVT::i32, Custom); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 982 | setOperationAction(ISD::SMULO, MVT::i32, Custom); |
Dan Gohman | 428d15f | 2010-06-02 19:13:40 +0000 | [diff] [blame^] | 983 | |
984 | // Don't try to custom-lower 64-bit add-with-overflow and friends | ||||
985 | // on x86-32; the x86 backend currently doesn't know how to handle them. | ||||
986 | // | ||||
987 | // This doesn't really fix anything because LegalizeTypes doesn't know | ||||
988 | // how to handle them either. We do get a better error message, though. | ||||
989 | // | ||||
990 | // This may not be hard to implement though. | ||||
991 | // In fact you could even cheat, and turn the 64 bit add-with-overflow | ||||
992 | // into a 65 bit add, with the top bit being used to compute the overflow | ||||
993 | // flag. That should then all get expanded out automagically. | ||||
Eli Friedman | d291696 | 2010-06-02 00:27:18 +0000 | [diff] [blame] | 994 | if (Subtarget->is64Bit()) { |
995 | setOperationAction(ISD::SADDO, MVT::i64, Custom); | ||||
996 | setOperationAction(ISD::UADDO, MVT::i64, Custom); | ||||
997 | setOperationAction(ISD::SSUBO, MVT::i64, Custom); | ||||
998 | setOperationAction(ISD::USUBO, MVT::i64, Custom); | ||||
999 | setOperationAction(ISD::SMULO, MVT::i64, Custom); | ||||
1000 | } | ||||
Bill Wendling | 4c134df | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 1001 | |
Evan Cheng | 9c21560 | 2009-03-31 19:38:51 +0000 | [diff] [blame] | 1002 | if (!Subtarget->is64Bit()) { |
1003 | // These libcalls are not available in 32-bit. | ||||
1004 | setLibcallName(RTLIB::SHL_I128, 0); | ||||
1005 | setLibcallName(RTLIB::SRL_I128, 0); | ||||
1006 | setLibcallName(RTLIB::SRA_I128, 0); | ||||
1007 | } | ||||
1008 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1009 | // We have target-specific dag combine patterns for the following nodes: |
1010 | setTargetDAGCombine(ISD::VECTOR_SHUFFLE); | ||||
Dan Gohman | b115d05 | 2010-03-15 23:23:03 +0000 | [diff] [blame] | 1011 | setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT); |
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 1012 | setTargetDAGCombine(ISD::BUILD_VECTOR); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1013 | setTargetDAGCombine(ISD::SELECT); |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 1014 | setTargetDAGCombine(ISD::SHL); |
1015 | setTargetDAGCombine(ISD::SRA); | ||||
1016 | setTargetDAGCombine(ISD::SRL); | ||||
Evan Cheng | 10957b8 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 1017 | setTargetDAGCombine(ISD::OR); |
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 1018 | setTargetDAGCombine(ISD::STORE); |
Owen Anderson | 58155b2 | 2009-06-29 18:04:45 +0000 | [diff] [blame] | 1019 | setTargetDAGCombine(ISD::MEMBARRIER); |
Evan Cheng | edeb169 | 2009-12-16 00:53:11 +0000 | [diff] [blame] | 1020 | setTargetDAGCombine(ISD::ZERO_EXTEND); |
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 1021 | if (Subtarget->is64Bit()) |
1022 | setTargetDAGCombine(ISD::MUL); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1023 | |
1024 | computeRegisterProperties(); | ||||
1025 | |||||
1026 | // FIXME: These should be based on subtarget info. Plus, the values should | ||||
1027 | // be smaller when we are in optimizing for size mode. | ||||
Dan Gohman | 97fab24 | 2008-06-30 21:00:56 +0000 | [diff] [blame] | 1028 | maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores |
Evan Cheng | 0b592c0 | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1029 | maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores |
Dan Gohman | 97fab24 | 2008-06-30 21:00:56 +0000 | [diff] [blame] | 1030 | maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores |
Evan Cheng | 45c1edb | 2008-02-28 00:43:03 +0000 | [diff] [blame] | 1031 | setPrefLoopAlignment(16); |
Evan Cheng | 7956682 | 2009-05-13 21:42:09 +0000 | [diff] [blame] | 1032 | benefitFromCodePlacementOpt = true; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1033 | } |
1034 | |||||
Scott Michel | 502151f | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 1035 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1036 | MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const { |
1037 | return MVT::i8; | ||||
Scott Michel | 502151f | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 1038 | } |
1039 | |||||
1040 | |||||
Evan Cheng | 5a67b81 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 1041 | /// getMaxByValAlign - Helper for getByValTypeAlignment to determine |
1042 | /// the desired ByVal argument alignment. | ||||
1043 | static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) { | ||||
1044 | if (MaxAlign == 16) | ||||
1045 | return; | ||||
1046 | if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) { | ||||
1047 | if (VTy->getBitWidth() == 128) | ||||
1048 | MaxAlign = 16; | ||||
Evan Cheng | 5a67b81 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 1049 | } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) { |
1050 | unsigned EltAlign = 0; | ||||
1051 | getMaxByValAlign(ATy->getElementType(), EltAlign); | ||||
1052 | if (EltAlign > MaxAlign) | ||||
1053 | MaxAlign = EltAlign; | ||||
1054 | } else if (const StructType *STy = dyn_cast<StructType>(Ty)) { | ||||
1055 | for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) { | ||||
1056 | unsigned EltAlign = 0; | ||||
1057 | getMaxByValAlign(STy->getElementType(i), EltAlign); | ||||
1058 | if (EltAlign > MaxAlign) | ||||
1059 | MaxAlign = EltAlign; | ||||
1060 | if (MaxAlign == 16) | ||||
1061 | break; | ||||
1062 | } | ||||
1063 | } | ||||
1064 | return; | ||||
1065 | } | ||||
1066 | |||||
1067 | /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate | ||||
1068 | /// function arguments in the caller parameter area. For X86, aggregates | ||||
Dale Johannesen | a58b862 | 2008-02-08 19:48:20 +0000 | [diff] [blame] | 1069 | /// that contain SSE vectors are placed at 16-byte boundaries while the rest |
1070 | /// are at 4-byte boundaries. | ||||
Evan Cheng | 5a67b81 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 1071 | unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const { |
Evan Cheng | 9a6e0fa | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 1072 | if (Subtarget->is64Bit()) { |
1073 | // Max of 8 and alignment of type. | ||||
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 1074 | unsigned TyAlign = TD->getABITypeAlignment(Ty); |
Evan Cheng | 9a6e0fa | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 1075 | if (TyAlign > 8) |
1076 | return TyAlign; | ||||
1077 | return 8; | ||||
1078 | } | ||||
1079 | |||||
Evan Cheng | 5a67b81 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 1080 | unsigned Align = 4; |
Dale Johannesen | a58b862 | 2008-02-08 19:48:20 +0000 | [diff] [blame] | 1081 | if (Subtarget->hasSSE1()) |
1082 | getMaxByValAlign(Ty, Align); | ||||
Evan Cheng | 5a67b81 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 1083 | return Align; |
1084 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1085 | |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 1086 | /// getOptimalMemOpType - Returns the target specific optimal type for load |
Evan Cheng | 6371648 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 1087 | /// and store operations as a result of memset, memcpy, and memmove |
1088 | /// lowering. If DstAlign is zero that means it's safe to destination | ||||
1089 | /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it | ||||
1090 | /// means there isn't a need to check it against alignment requirement, | ||||
1091 | /// probably because the source does not need to be loaded. If | ||||
1092 | /// 'NonScalarIntSafe' is true, that means it's safe to return a | ||||
1093 | /// non-scalar-integer type, e.g. empty string source, constant, or loaded | ||||
1094 | /// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is | ||||
1095 | /// constant so it does not need to be loaded. | ||||
Dan Gohman | 73ef711 | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 1096 | /// It returns EVT::Other if the type should be determined using generic |
1097 | /// target-independent logic. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1098 | EVT |
Evan Cheng | 0b592c0 | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1099 | X86TargetLowering::getOptimalMemOpType(uint64_t Size, |
1100 | unsigned DstAlign, unsigned SrcAlign, | ||||
Evan Cheng | 52ff54e | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 1101 | bool NonScalarIntSafe, |
Evan Cheng | 6371648 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 1102 | bool MemcpyStrSrc, |
Dan Gohman | 73ef711 | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 1103 | MachineFunction &MF) const { |
Chris Lattner | f0bf106 | 2008-10-28 05:49:35 +0000 | [diff] [blame] | 1104 | // FIXME: This turns off use of xmm stores for memset/memcpy on targets like |
1105 | // linux. This is because the stack realignment code can't handle certain | ||||
1106 | // cases like PR2962. This should be removed when PR2962 is fixed. | ||||
Dan Gohman | 73ef711 | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 1107 | const Function *F = MF.getFunction(); |
Evan Cheng | 52ff54e | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 1108 | if (NonScalarIntSafe && |
1109 | !F->hasFnAttr(Attribute::NoImplicitFloat)) { | ||||
Evan Cheng | 0b592c0 | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1110 | if (Size >= 16 && |
1111 | (Subtarget->isUnalignedMemAccessFast() || | ||||
Chandler Carruth | d2bb671 | 2010-04-02 01:31:24 +0000 | [diff] [blame] | 1112 | ((DstAlign == 0 || DstAlign >= 16) && |
1113 | (SrcAlign == 0 || SrcAlign >= 16))) && | ||||
Evan Cheng | 0b592c0 | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1114 | Subtarget->getStackAlignment() >= 16) { |
1115 | if (Subtarget->hasSSE2()) | ||||
1116 | return MVT::v4i32; | ||||
Evan Cheng | 52ff54e | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 1117 | if (Subtarget->hasSSE1()) |
Evan Cheng | 0b592c0 | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1118 | return MVT::v4f32; |
Evan Cheng | 6371648 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 1119 | } else if (!MemcpyStrSrc && Size >= 8 && |
Evan Cheng | 281d37e | 2010-04-01 20:27:45 +0000 | [diff] [blame] | 1120 | !Subtarget->is64Bit() && |
Evan Cheng | 0b592c0 | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1121 | Subtarget->getStackAlignment() >= 8 && |
Evan Cheng | 6371648 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 1122 | Subtarget->hasSSE2()) { |
1123 | // Do not use f64 to lower memcpy if source is string constant. It's | ||||
1124 | // better to use i32 to avoid the loads. | ||||
Evan Cheng | 0b592c0 | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1125 | return MVT::f64; |
Evan Cheng | 6371648 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 1126 | } |
Chris Lattner | f0bf106 | 2008-10-28 05:49:35 +0000 | [diff] [blame] | 1127 | } |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 1128 | if (Subtarget->is64Bit() && Size >= 8) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1129 | return MVT::i64; |
1130 | return MVT::i32; | ||||
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 1131 | } |
1132 | |||||
Chris Lattner | 25525cd | 2010-01-25 23:38:14 +0000 | [diff] [blame] | 1133 | /// getJumpTableEncoding - Return the entry encoding for a jump table in the |
1134 | /// current function. The returned value is a member of the | ||||
1135 | /// MachineJumpTableInfo::JTEntryKind enum. | ||||
1136 | unsigned X86TargetLowering::getJumpTableEncoding() const { | ||||
1137 | // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF | ||||
1138 | // symbol. | ||||
1139 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_ && | ||||
1140 | Subtarget->isPICStyleGOT()) | ||||
Chris Lattner | 82411c4 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 1141 | return MachineJumpTableInfo::EK_Custom32; |
Chris Lattner | 25525cd | 2010-01-25 23:38:14 +0000 | [diff] [blame] | 1142 | |
1143 | // Otherwise, use the normal jump table encoding heuristics. | ||||
1144 | return TargetLowering::getJumpTableEncoding(); | ||||
1145 | } | ||||
1146 | |||||
Chris Lattner | 541d890 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 1147 | /// getPICBaseSymbol - Return the X86-32 PIC base. |
1148 | MCSymbol * | ||||
1149 | X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF, | ||||
1150 | MCContext &Ctx) const { | ||||
1151 | const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo(); | ||||
Chris Lattner | 3b19783 | 2010-03-30 18:10:53 +0000 | [diff] [blame] | 1152 | return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+ |
1153 | Twine(MF->getFunctionNumber())+"$pb"); | ||||
Chris Lattner | 541d890 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 1154 | } |
1155 | |||||
1156 | |||||
Chris Lattner | 82411c4 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 1157 | const MCExpr * |
1158 | X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI, | ||||
1159 | const MachineBasicBlock *MBB, | ||||
1160 | unsigned uid,MCContext &Ctx) const{ | ||||
1161 | assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ && | ||||
1162 | Subtarget->isPICStyleGOT()); | ||||
1163 | // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF | ||||
1164 | // entries. | ||||
Daniel Dunbar | bb6c3dc | 2010-03-15 23:51:06 +0000 | [diff] [blame] | 1165 | return MCSymbolRefExpr::Create(MBB->getSymbol(), |
1166 | MCSymbolRefExpr::VK_GOTOFF, Ctx); | ||||
Chris Lattner | 82411c4 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 1167 | } |
1168 | |||||
Evan Cheng | 6fb0676 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 1169 | /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC |
1170 | /// jumptable. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1171 | SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table, |
Chris Lattner | 541d890 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 1172 | SelectionDAG &DAG) const { |
Chris Lattner | aa7c6d2 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 1173 | if (!Subtarget->is64Bit()) |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 1174 | // This doesn't have DebugLoc associated with it, but is not really the |
1175 | // same as a Register. | ||||
Chris Lattner | d2c680b | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 1176 | return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy()); |
Evan Cheng | 6fb0676 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 1177 | return Table; |
1178 | } | ||||
1179 | |||||
Chris Lattner | 541d890 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 1180 | /// getPICJumpTableRelocBaseExpr - This returns the relocation base for the |
1181 | /// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an | ||||
1182 | /// MCExpr. | ||||
1183 | const MCExpr *X86TargetLowering:: | ||||
1184 | getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI, | ||||
1185 | MCContext &Ctx) const { | ||||
1186 | // X86-64 uses RIP relative addressing based on the jump table label. | ||||
1187 | if (Subtarget->isPICStyleRIPRel()) | ||||
1188 | return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx); | ||||
1189 | |||||
1190 | // Otherwise, the reference is relative to the PIC base. | ||||
1191 | return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx); | ||||
1192 | } | ||||
1193 | |||||
Bill Wendling | 045f263 | 2009-07-01 18:50:55 +0000 | [diff] [blame] | 1194 | /// getFunctionAlignment - Return the Log2 alignment of this function. |
Bill Wendling | 25a8ae3 | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 1195 | unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const { |
Dan Gohman | 4f6b95c | 2009-08-18 00:20:06 +0000 | [diff] [blame] | 1196 | return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4; |
Bill Wendling | 25a8ae3 | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 1197 | } |
1198 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1199 | //===----------------------------------------------------------------------===// |
1200 | // Return Value Calling Convention Implementation | ||||
1201 | //===----------------------------------------------------------------------===// | ||||
1202 | |||||
1203 | #include "X86GenCallingConv.inc" | ||||
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1204 | |
Kenneth Uildriks | 87d0426 | 2009-11-07 02:11:54 +0000 | [diff] [blame] | 1205 | bool |
1206 | X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg, | ||||
1207 | const SmallVectorImpl<EVT> &OutTys, | ||||
1208 | const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags, | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1209 | SelectionDAG &DAG) const { |
Kenneth Uildriks | 87d0426 | 2009-11-07 02:11:54 +0000 | [diff] [blame] | 1210 | SmallVector<CCValAssign, 16> RVLocs; |
1211 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), | ||||
1212 | RVLocs, *DAG.getContext()); | ||||
1213 | return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86); | ||||
1214 | } | ||||
1215 | |||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1216 | SDValue |
1217 | X86TargetLowering::LowerReturn(SDValue Chain, | ||||
Sandeep Patel | 5838baa | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1218 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1219 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1220 | DebugLoc dl, SelectionDAG &DAG) const { |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1221 | MachineFunction &MF = DAG.getMachineFunction(); |
1222 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1223 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1224 | SmallVector<CCValAssign, 16> RVLocs; |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1225 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), |
1226 | RVLocs, *DAG.getContext()); | ||||
1227 | CCInfo.AnalyzeReturn(Outs, RetCC_X86); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1228 | |
Evan Cheng | cf840d5 | 2010-02-04 02:40:39 +0000 | [diff] [blame] | 1229 | // Add the regs to the liveout set for the function. |
1230 | MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); | ||||
1231 | for (unsigned i = 0; i != RVLocs.size(); ++i) | ||||
1232 | if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg())) | ||||
1233 | MRI.addLiveOut(RVLocs[i].getLocReg()); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1234 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1235 | SDValue Flag; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1236 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1237 | SmallVector<SDValue, 6> RetOps; |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1238 | RetOps.push_back(Chain); // Operand #0 = Chain (updated below) |
1239 | // Operand #1 = Bytes To Pop | ||||
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1240 | RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(), |
1241 | MVT::i16)); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1242 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1243 | // Copy the result values into the output registers. |
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1244 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
1245 | CCValAssign &VA = RVLocs[i]; | ||||
1246 | assert(VA.isRegLoc() && "Can only return in registers!"); | ||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1247 | SDValue ValToCopy = Outs[i].Val; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1248 | |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1249 | // Returns in ST0/ST1 are handled specially: these are pushed as operands to |
1250 | // the RET instruction and handled by the FP Stackifier. | ||||
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1251 | if (VA.getLocReg() == X86::ST0 || |
1252 | VA.getLocReg() == X86::ST1) { | ||||
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1253 | // If this is a copy from an xmm register to ST(0), use an FPExtend to |
1254 | // change the value to the FP stack register class. | ||||
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1255 | if (isScalarFPTypeInSSEReg(VA.getValVT())) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1256 | ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy); |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1257 | RetOps.push_back(ValToCopy); |
1258 | // Don't emit a copytoreg. | ||||
1259 | continue; | ||||
1260 | } | ||||
Dale Johannesen | a585daf | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 1261 | |
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1262 | // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64 |
1263 | // which is returned in RAX / RDX. | ||||
Evan Cheng | e8db6e0 | 2009-02-22 08:05:12 +0000 | [diff] [blame] | 1264 | if (Subtarget->is64Bit()) { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1265 | EVT ValVT = ValToCopy.getValueType(); |
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1266 | if (ValVT.isVector() && ValVT.getSizeInBits() == 64) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1267 | ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy); |
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1268 | if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1269 | ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy); |
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1270 | } |
Evan Cheng | e8db6e0 | 2009-02-22 08:05:12 +0000 | [diff] [blame] | 1271 | } |
1272 | |||||
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1273 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1274 | Flag = Chain.getValue(1); |
1275 | } | ||||
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1276 | |
1277 | // The x86-64 ABI for returning structs by value requires that we copy | ||||
1278 | // the sret argument into %rax for the return. We saved the argument into | ||||
1279 | // a virtual register in the entry block, so now we copy the value out | ||||
1280 | // and into %rax. | ||||
1281 | if (Subtarget->is64Bit() && | ||||
1282 | DAG.getMachineFunction().getFunction()->hasStructRetAttr()) { | ||||
1283 | MachineFunction &MF = DAG.getMachineFunction(); | ||||
1284 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | ||||
1285 | unsigned Reg = FuncInfo->getSRetReturnReg(); | ||||
Zhongxing Xu | 1698408 | 2010-05-26 08:10:02 +0000 | [diff] [blame] | 1286 | assert(Reg && |
1287 | "SRetReturnReg should have been set in LowerFormalArguments()."); | ||||
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1288 | SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy()); |
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1289 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1290 | Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag); |
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1291 | Flag = Chain.getValue(1); |
Dan Gohman | 1c738f5 | 2009-10-12 16:36:12 +0000 | [diff] [blame] | 1292 | |
1293 | // RAX now acts like a return value. | ||||
Evan Cheng | cf840d5 | 2010-02-04 02:40:39 +0000 | [diff] [blame] | 1294 | MRI.addLiveOut(X86::RAX); |
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1295 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1296 | |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1297 | RetOps[0] = Chain; // Update chain. |
1298 | |||||
1299 | // Add the flag if we have it. | ||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1300 | if (Flag.getNode()) |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1301 | RetOps.push_back(Flag); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1302 | |
1303 | return DAG.getNode(X86ISD::RET_FLAG, dl, | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1304 | MVT::Other, &RetOps[0], RetOps.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1305 | } |
1306 | |||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1307 | /// LowerCallResult - Lower the result values of a call into the |
1308 | /// appropriate copies out of appropriate physical registers. | ||||
1309 | /// | ||||
1310 | SDValue | ||||
1311 | X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag, | ||||
Sandeep Patel | 5838baa | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1312 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1313 | const SmallVectorImpl<ISD::InputArg> &Ins, |
1314 | DebugLoc dl, SelectionDAG &DAG, | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1315 | SmallVectorImpl<SDValue> &InVals) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1316 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1317 | // Assign locations to each value returned by this call. |
1318 | SmallVector<CCValAssign, 16> RVLocs; | ||||
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1319 | bool Is64Bit = Subtarget->is64Bit(); |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1320 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), |
Owen Anderson | 175b654 | 2009-07-22 00:24:57 +0000 | [diff] [blame] | 1321 | RVLocs, *DAG.getContext()); |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1322 | CCInfo.AnalyzeCallResult(Ins, RetCC_X86); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1323 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1324 | // Copy all of the result registers out of their specified physreg. |
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1325 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1326 | CCValAssign &VA = RVLocs[i]; |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1327 | EVT CopyVT = VA.getValVT(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1328 | |
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1329 | // If this is x86-64, and we disabled SSE, we can't return FP values |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1330 | if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) && |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1331 | ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) { |
Chris Lattner | 8316f2d | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 1332 | report_fatal_error("SSE register return with SSE disabled"); |
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1333 | } |
1334 | |||||
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1335 | // If this is a call to a function that returns an fp value on the floating |
1336 | // point stack, but where we prefer to use the value in xmm registers, copy | ||||
1337 | // it out as F80 and use a truncate to move it from fp stack reg to xmm reg. | ||||
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1338 | if ((VA.getLocReg() == X86::ST0 || |
1339 | VA.getLocReg() == X86::ST1) && | ||||
1340 | isScalarFPTypeInSSEReg(VA.getValVT())) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1341 | CopyVT = MVT::f80; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1342 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1343 | |
Evan Cheng | 9cc600e | 2009-02-20 20:43:02 +0000 | [diff] [blame] | 1344 | SDValue Val; |
1345 | if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) { | ||||
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1346 | // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64. |
1347 | if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) { | ||||
1348 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1349 | MVT::v2i64, InFlag).getValue(1); |
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1350 | Val = Chain.getValue(0); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1351 | Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64, |
1352 | Val, DAG.getConstant(0, MVT::i64)); | ||||
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1353 | } else { |
1354 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1355 | MVT::i64, InFlag).getValue(1); |
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1356 | Val = Chain.getValue(0); |
1357 | } | ||||
Evan Cheng | 9cc600e | 2009-02-20 20:43:02 +0000 | [diff] [blame] | 1358 | Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val); |
1359 | } else { | ||||
1360 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), | ||||
1361 | CopyVT, InFlag).getValue(1); | ||||
1362 | Val = Chain.getValue(0); | ||||
1363 | } | ||||
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1364 | InFlag = Chain.getValue(2); |
Chris Lattner | 4075873 | 2007-12-29 06:41:28 +0000 | [diff] [blame] | 1365 | |
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1366 | if (CopyVT != VA.getValVT()) { |
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1367 | // Round the F80 the right size, which also moves to the appropriate xmm |
1368 | // register. | ||||
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1369 | Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val, |
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1370 | // This truncation won't change the value. |
1371 | DAG.getIntPtrConstant(1)); | ||||
1372 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1373 | |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1374 | InVals.push_back(Val); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1375 | } |
Duncan Sands | 698842f | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 1376 | |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1377 | return Chain; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1378 | } |
1379 | |||||
1380 | |||||
1381 | //===----------------------------------------------------------------------===// | ||||
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1382 | // C & StdCall & Fast Calling Convention implementation |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1383 | //===----------------------------------------------------------------------===// |
1384 | // StdCall calling convention seems to be standard for many Windows' API | ||||
1385 | // routines and around. It differs from C calling convention just a little: | ||||
1386 | // callee should clean up the stack, not caller. Symbols should be also | ||||
1387 | // decorated in some fancy way :) It doesn't support any vector arguments. | ||||
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1388 | // For info on fast calling convention see Fast Calling Convention (tail call) |
1389 | // implementation LowerX86_32FastCCCallTo. | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1390 | |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1391 | /// CallIsStructReturn - Determines whether a call uses struct return |
Arnold Schwaighofer | 56653e3 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1392 | /// semantics. |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1393 | static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) { |
1394 | if (Outs.empty()) | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1395 | return false; |
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1396 | |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1397 | return Outs[0].Flags.isSRet(); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1398 | } |
1399 | |||||
Dan Gohman | c21d06a | 2009-08-01 19:14:37 +0000 | [diff] [blame] | 1400 | /// ArgsAreStructReturn - Determines whether a function uses struct |
Arnold Schwaighofer | 56653e3 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1401 | /// return semantics. |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1402 | static bool |
1403 | ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) { | ||||
1404 | if (Ins.empty()) | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1405 | return false; |
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1406 | |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1407 | return Ins[0].Flags.isSRet(); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1408 | } |
1409 | |||||
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1410 | /// CCAssignFnForNode - Selects the correct CCAssignFn for a the |
1411 | /// given CallingConvention value. | ||||
Sandeep Patel | 5838baa | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1412 | CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const { |
Anton Korobeynikov | 8c90d2a | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1413 | if (Subtarget->is64Bit()) { |
Chris Lattner | ac9a939 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1414 | if (CC == CallingConv::GHC) |
1415 | return CC_X86_64_GHC; | ||||
1416 | else if (Subtarget->isTargetWin64()) | ||||
Anton Korobeynikov | 99bd188 | 2008-03-22 20:37:30 +0000 | [diff] [blame] | 1417 | return CC_X86_Win64_C; |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1418 | else |
1419 | return CC_X86_64_C; | ||||
Anton Korobeynikov | 8c90d2a | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1420 | } |
1421 | |||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1422 | if (CC == CallingConv::X86_FastCall) |
1423 | return CC_X86_32_FastCall; | ||||
Anton Korobeynikov | e454f18 | 2010-05-16 09:08:45 +0000 | [diff] [blame] | 1424 | else if (CC == CallingConv::X86_ThisCall) |
1425 | return CC_X86_32_ThisCall; | ||||
Evan Cheng | a9d15b9 | 2008-09-10 18:25:29 +0000 | [diff] [blame] | 1426 | else if (CC == CallingConv::Fast) |
1427 | return CC_X86_32_FastCC; | ||||
Chris Lattner | ac9a939 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1428 | else if (CC == CallingConv::GHC) |
1429 | return CC_X86_32_GHC; | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1430 | else |
1431 | return CC_X86_32_C; | ||||
1432 | } | ||||
1433 | |||||
Arnold Schwaighofer | 56653e3 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1434 | /// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified |
1435 | /// by "Src" to address "Dst" with size and alignment information specified by | ||||
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1436 | /// the specific parameter attribute. The copy will be passed as a byval |
1437 | /// function parameter. | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1438 | static SDValue |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1439 | CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain, |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1440 | ISD::ArgFlagsTy Flags, SelectionDAG &DAG, |
1441 | DebugLoc dl) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1442 | SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1443 | return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(), |
Mon P Wang | 483af3c | 2010-04-04 03:10:48 +0000 | [diff] [blame] | 1444 | /*isVolatile*/false, /*AlwaysInline=*/true, |
1445 | NULL, 0, NULL, 0); | ||||
Arnold Schwaighofer | 449b01a | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1446 | } |
1447 | |||||
Chris Lattner | ac9a939 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1448 | /// IsTailCallConvention - Return true if the calling convention is one that |
1449 | /// supports tail call optimization. | ||||
1450 | static bool IsTailCallConvention(CallingConv::ID CC) { | ||||
1451 | return (CC == CallingConv::Fast || CC == CallingConv::GHC); | ||||
1452 | } | ||||
1453 | |||||
Evan Cheng | 6b6ed59 | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1454 | /// FuncIsMadeTailCallSafe - Return true if the function is being made into |
1455 | /// a tailcall target by changing its ABI. | ||||
1456 | static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) { | ||||
Chris Lattner | ac9a939 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1457 | return GuaranteedTailCallOpt && IsTailCallConvention(CC); |
Evan Cheng | 6b6ed59 | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1458 | } |
1459 | |||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1460 | SDValue |
1461 | X86TargetLowering::LowerMemArgument(SDValue Chain, | ||||
Sandeep Patel | 5838baa | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1462 | CallingConv::ID CallConv, |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1463 | const SmallVectorImpl<ISD::InputArg> &Ins, |
1464 | DebugLoc dl, SelectionDAG &DAG, | ||||
1465 | const CCValAssign &VA, | ||||
1466 | MachineFrameInfo *MFI, | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1467 | unsigned i) const { |
Rafael Espindola | 03cbeb7 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1468 | // Create the nodes corresponding to a load from this parameter slot. |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1469 | ISD::ArgFlagsTy Flags = Ins[i].Flags; |
Evan Cheng | 6b6ed59 | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1470 | bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv); |
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1471 | bool isImmutable = !AlwaysUseMutable && !Flags.isByVal(); |
Anton Korobeynikov | 5e9f7e8 | 2009-08-14 18:19:10 +0000 | [diff] [blame] | 1472 | EVT ValVT; |
1473 | |||||
1474 | // If value is passed by pointer we have address passed instead of the value | ||||
1475 | // itself. | ||||
1476 | if (VA.getLocInfo() == CCValAssign::Indirect) | ||||
1477 | ValVT = VA.getLocVT(); | ||||
1478 | else | ||||
1479 | ValVT = VA.getValVT(); | ||||
Evan Cheng | 3e42a52 | 2008-01-10 02:24:25 +0000 | [diff] [blame] | 1480 | |
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1481 | // FIXME: For now, all byval parameter objects are marked mutable. This can be |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1482 | // changed with more analysis. |
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1483 | // In case of tail call optimization mark all arguments mutable. Since they |
1484 | // could be overwritten by lowering of arguments in case of a tail call. | ||||
Evan Cheng | f36bebc | 2010-02-02 23:58:13 +0000 | [diff] [blame] | 1485 | if (Flags.isByVal()) { |
1486 | int FI = MFI->CreateFixedObject(Flags.getByValSize(), | ||||
1487 | VA.getLocMemOffset(), isImmutable, false); | ||||
1488 | return DAG.getFrameIndex(FI, getPointerTy()); | ||||
1489 | } else { | ||||
1490 | int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8, | ||||
1491 | VA.getLocMemOffset(), isImmutable, false); | ||||
1492 | SDValue FIN = DAG.getFrameIndex(FI, getPointerTy()); | ||||
1493 | return DAG.getLoad(ValVT, dl, Chain, FIN, | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 1494 | PseudoSourceValue::getFixedStack(FI), 0, |
1495 | false, false, 0); | ||||
Evan Cheng | f36bebc | 2010-02-02 23:58:13 +0000 | [diff] [blame] | 1496 | } |
Rafael Espindola | 03cbeb7 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1497 | } |
1498 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1499 | SDValue |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1500 | X86TargetLowering::LowerFormalArguments(SDValue Chain, |
Sandeep Patel | 5838baa | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1501 | CallingConv::ID CallConv, |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1502 | bool isVarArg, |
1503 | const SmallVectorImpl<ISD::InputArg> &Ins, | ||||
1504 | DebugLoc dl, | ||||
1505 | SelectionDAG &DAG, | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1506 | SmallVectorImpl<SDValue> &InVals) |
1507 | const { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1508 | MachineFunction &MF = DAG.getMachineFunction(); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1509 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1510 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1511 | const Function* Fn = MF.getFunction(); |
1512 | if (Fn->hasExternalLinkage() && | ||||
1513 | Subtarget->isTargetCygMing() && | ||||
1514 | Fn->getName() == "main") | ||||
1515 | FuncInfo->setForceFramePointer(true); | ||||
1516 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1517 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1518 | bool Is64Bit = Subtarget->is64Bit(); |
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1519 | bool IsWin64 = Subtarget->isTargetWin64(); |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1520 | |
Chris Lattner | ac9a939 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1521 | assert(!(isVarArg && IsTailCallConvention(CallConv)) && |
1522 | "Var args not supported with calling convention fastcc or ghc"); | ||||
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1523 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1524 | // Assign locations to all of the incoming arguments. |
1525 | SmallVector<CCValAssign, 16> ArgLocs; | ||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1526 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), |
1527 | ArgLocs, *DAG.getContext()); | ||||
1528 | CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv)); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1529 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1530 | unsigned LastVal = ~0U; |
Anton Korobeynikov | 78c3160 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1531 | SDValue ArgValue; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1532 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
1533 | CCValAssign &VA = ArgLocs[i]; | ||||
1534 | // TODO: If an arg is passed in two places (e.g. reg and stack), skip later | ||||
1535 | // places. | ||||
1536 | assert(VA.getValNo() != LastVal && | ||||
1537 | "Don't support value assigned to multiple locs yet"); | ||||
1538 | LastVal = VA.getValNo(); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1539 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1540 | if (VA.isRegLoc()) { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1541 | EVT RegVT = VA.getLocVT(); |
Devang Patel | f3707e8 | 2009-01-05 17:31:22 +0000 | [diff] [blame] | 1542 | TargetRegisterClass *RC = NULL; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1543 | if (RegVT == MVT::i32) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1544 | RC = X86::GR32RegisterClass; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1545 | else if (Is64Bit && RegVT == MVT::i64) |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1546 | RC = X86::GR64RegisterClass; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1547 | else if (RegVT == MVT::f32) |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1548 | RC = X86::FR32RegisterClass; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1549 | else if (RegVT == MVT::f64) |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1550 | RC = X86::FR64RegisterClass; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1551 | else if (RegVT.isVector() && RegVT.getSizeInBits() == 128) |
Evan Cheng | f5af6fe | 2008-04-25 07:56:45 +0000 | [diff] [blame] | 1552 | RC = X86::VR128RegisterClass; |
Anton Korobeynikov | 8485b63 | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1553 | else if (RegVT.isVector() && RegVT.getSizeInBits() == 64) |
1554 | RC = X86::VR64RegisterClass; | ||||
1555 | else | ||||
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1556 | llvm_unreachable("Unknown argument type!"); |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1557 | |
Dan Gohman | c21d06a | 2009-08-01 19:14:37 +0000 | [diff] [blame] | 1558 | unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC); |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1559 | ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1560 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1561 | // If this is an 8 or 16-bit value, it is really passed promoted to 32 |
1562 | // bits. Insert an assert[sz]ext to capture this, then truncate to the | ||||
1563 | // right size. | ||||
1564 | if (VA.getLocInfo() == CCValAssign::SExt) | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1565 | ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1566 | DAG.getValueType(VA.getValVT())); |
1567 | else if (VA.getLocInfo() == CCValAssign::ZExt) | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1568 | ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1569 | DAG.getValueType(VA.getValVT())); |
Anton Korobeynikov | 8485b63 | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1570 | else if (VA.getLocInfo() == CCValAssign::BCvt) |
Anton Korobeynikov | a6ad5be | 2009-08-03 08:14:14 +0000 | [diff] [blame] | 1571 | ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1572 | |
Anton Korobeynikov | 78c3160 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1573 | if (VA.isExtInLoc()) { |
Anton Korobeynikov | 8485b63 | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1574 | // Handle MMX values passed in XMM regs. |
1575 | if (RegVT.isVector()) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1576 | ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64, |
1577 | ArgValue, DAG.getConstant(0, MVT::i64)); | ||||
Anton Korobeynikov | 8485b63 | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1578 | ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue); |
1579 | } else | ||||
1580 | ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue); | ||||
Evan Cheng | ad6980b | 2008-04-25 20:13:28 +0000 | [diff] [blame] | 1581 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1582 | } else { |
1583 | assert(VA.isMemLoc()); | ||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1584 | ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1585 | } |
Anton Korobeynikov | 78c3160 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1586 | |
1587 | // If value is passed via pointer - do a load. | ||||
1588 | if (VA.getLocInfo() == CCValAssign::Indirect) | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 1589 | ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0, |
1590 | false, false, 0); | ||||
Anton Korobeynikov | 78c3160 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1591 | |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1592 | InVals.push_back(ArgValue); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1593 | } |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1594 | |
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1595 | // The x86-64 ABI for returning structs by value requires that we copy |
1596 | // the sret argument into %rax for the return. Save the argument into | ||||
1597 | // a virtual register so that we can access it from the return points. | ||||
Dan Gohman | c21d06a | 2009-08-01 19:14:37 +0000 | [diff] [blame] | 1598 | if (Is64Bit && MF.getFunction()->hasStructRetAttr()) { |
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1599 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); |
1600 | unsigned Reg = FuncInfo->getSRetReturnReg(); | ||||
1601 | if (!Reg) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1602 | Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64)); |
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1603 | FuncInfo->setSRetReturnReg(Reg); |
1604 | } | ||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1605 | SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1606 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain); |
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1607 | } |
1608 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1609 | unsigned StackSize = CCInfo.getNextStackOffset(); |
Evan Cheng | 6b6ed59 | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1610 | // Align stack specially for tail calls. |
1611 | if (FuncIsMadeTailCallSafe(CallConv)) | ||||
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1612 | StackSize = GetAlignedArgumentStackSize(StackSize, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1613 | |
1614 | // If the function takes variable number of arguments, make a frame index for | ||||
1615 | // the start of the first vararg value... for expansion of llvm.va_start. | ||||
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1616 | if (isVarArg) { |
Anton Korobeynikov | e454f18 | 2010-05-16 09:08:45 +0000 | [diff] [blame] | 1617 | if (Is64Bit || (CallConv != CallingConv::X86_FastCall && |
1618 | CallConv != CallingConv::X86_ThisCall)) { | ||||
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1619 | FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize, |
1620 | true, false)); | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1621 | } |
1622 | if (Is64Bit) { | ||||
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1623 | unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0; |
1624 | |||||
1625 | // FIXME: We should really autogenerate these arrays | ||||
1626 | static const unsigned GPR64ArgRegsWin64[] = { | ||||
1627 | X86::RCX, X86::RDX, X86::R8, X86::R9 | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1628 | }; |
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1629 | static const unsigned XMMArgRegsWin64[] = { |
1630 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3 | ||||
1631 | }; | ||||
1632 | static const unsigned GPR64ArgRegs64Bit[] = { | ||||
1633 | X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9 | ||||
1634 | }; | ||||
1635 | static const unsigned XMMArgRegs64Bit[] = { | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1636 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, |
1637 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 | ||||
1638 | }; | ||||
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1639 | const unsigned *GPR64ArgRegs, *XMMArgRegs; |
1640 | |||||
1641 | if (IsWin64) { | ||||
1642 | TotalNumIntRegs = 4; TotalNumXMMRegs = 4; | ||||
1643 | GPR64ArgRegs = GPR64ArgRegsWin64; | ||||
1644 | XMMArgRegs = XMMArgRegsWin64; | ||||
1645 | } else { | ||||
1646 | TotalNumIntRegs = 6; TotalNumXMMRegs = 8; | ||||
1647 | GPR64ArgRegs = GPR64ArgRegs64Bit; | ||||
1648 | XMMArgRegs = XMMArgRegs64Bit; | ||||
1649 | } | ||||
1650 | unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, | ||||
1651 | TotalNumIntRegs); | ||||
1652 | unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, | ||||
1653 | TotalNumXMMRegs); | ||||
1654 | |||||
Devang Patel | c386c84 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1655 | bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat); |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 1656 | assert(!(NumXMMRegs && !Subtarget->hasSSE1()) && |
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1657 | "SSE register cannot be used when SSE is disabled!"); |
Devang Patel | c386c84 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1658 | assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) && |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 1659 | "SSE register cannot be used when SSE is disabled!"); |
Devang Patel | c386c84 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1660 | if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1()) |
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1661 | // Kernel mode asks for SSE to be disabled, so don't push them |
1662 | // on the stack. | ||||
1663 | TotalNumXMMRegs = 0; | ||||
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 1664 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1665 | // For X86-64, if there are vararg parameters that are passed via |
1666 | // registers, then we must store them to their spots on the stack so they | ||||
1667 | // may be loaded by deferencing the result of va_next. | ||||
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1668 | FuncInfo->setVarArgsGPOffset(NumIntRegs * 8); |
1669 | FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16); | ||||
1670 | FuncInfo->setRegSaveFrameIndex( | ||||
1671 | MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16, | ||||
1672 | false)); | ||||
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1673 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1674 | // Store the integer parameter registers. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1675 | SmallVector<SDValue, 8> MemOps; |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1676 | SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(), |
1677 | getPointerTy()); | ||||
1678 | unsigned Offset = FuncInfo->getVarArgsGPOffset(); | ||||
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1679 | for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) { |
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 1680 | SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN, |
1681 | DAG.getIntPtrConstant(Offset)); | ||||
Bob Wilson | b6737aa | 2009-04-20 18:36:57 +0000 | [diff] [blame] | 1682 | unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs], |
1683 | X86::GR64RegisterClass); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1684 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1685 | SDValue Store = |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1686 | DAG.getStore(Val.getValue(1), dl, Val, FIN, |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1687 | PseudoSourceValue::getFixedStack( |
1688 | FuncInfo->getRegSaveFrameIndex()), | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 1689 | Offset, false, false, 0); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1690 | MemOps.push_back(Store); |
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 1691 | Offset += 8; |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1692 | } |
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1693 | |
Dan Gohman | b9f0683 | 2009-08-16 21:24:25 +0000 | [diff] [blame] | 1694 | if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) { |
1695 | // Now store the XMM (fp + vector) parameter registers. | ||||
1696 | SmallVector<SDValue, 11> SaveXMMOps; | ||||
1697 | SaveXMMOps.push_back(Chain); | ||||
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 1698 | |
Dan Gohman | b9f0683 | 2009-08-16 21:24:25 +0000 | [diff] [blame] | 1699 | unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass); |
1700 | SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8); | ||||
1701 | SaveXMMOps.push_back(ALVal); | ||||
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 1702 | |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1703 | SaveXMMOps.push_back(DAG.getIntPtrConstant( |
1704 | FuncInfo->getRegSaveFrameIndex())); | ||||
1705 | SaveXMMOps.push_back(DAG.getIntPtrConstant( | ||||
1706 | FuncInfo->getVarArgsFPOffset())); | ||||
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 1707 | |
Dan Gohman | b9f0683 | 2009-08-16 21:24:25 +0000 | [diff] [blame] | 1708 | for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) { |
1709 | unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs], | ||||
1710 | X86::VR128RegisterClass); | ||||
1711 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32); | ||||
1712 | SaveXMMOps.push_back(Val); | ||||
1713 | } | ||||
1714 | MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl, | ||||
1715 | MVT::Other, | ||||
1716 | &SaveXMMOps[0], SaveXMMOps.size())); | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1717 | } |
Dan Gohman | b9f0683 | 2009-08-16 21:24:25 +0000 | [diff] [blame] | 1718 | |
1719 | if (!MemOps.empty()) | ||||
1720 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, | ||||
1721 | &MemOps[0], MemOps.size()); | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1722 | } |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1723 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1724 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1725 | // Some CCs need callee pop. |
Dan Gohman | 41a10c3 | 2010-05-27 18:43:40 +0000 | [diff] [blame] | 1726 | if (Subtarget->IsCalleePop(isVarArg, CallConv)) { |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1727 | FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1728 | } else { |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1729 | FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1730 | // If this is an sret function, the return should pop the hidden pointer. |
Chris Lattner | ac9a939 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1731 | if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins)) |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1732 | FuncInfo->setBytesToPopOnReturn(4); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1733 | } |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1734 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1735 | if (!Is64Bit) { |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1736 | // RegSaveFrameIndex is X86-64 only. |
1737 | FuncInfo->setRegSaveFrameIndex(0xAAAAAAA); | ||||
Anton Korobeynikov | e454f18 | 2010-05-16 09:08:45 +0000 | [diff] [blame] | 1738 | if (CallConv == CallingConv::X86_FastCall || |
1739 | CallConv == CallingConv::X86_ThisCall) | ||||
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1740 | // fastcc functions can't have varargs. |
1741 | FuncInfo->setVarArgsFrameIndex(0xAAAAAAA); | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1742 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1743 | |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1744 | return Chain; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1745 | } |
1746 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1747 | SDValue |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1748 | X86TargetLowering::LowerMemOpCallTo(SDValue Chain, |
1749 | SDValue StackPtr, SDValue Arg, | ||||
1750 | DebugLoc dl, SelectionDAG &DAG, | ||||
Evan Cheng | bc077bf | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1751 | const CCValAssign &VA, |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1752 | ISD::ArgFlagsTy Flags) const { |
Anton Korobeynikov | 2cbcdb7 | 2009-08-03 08:12:53 +0000 | [diff] [blame] | 1753 | const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0); |
Anton Korobeynikov | 2cbcdb7 | 2009-08-03 08:12:53 +0000 | [diff] [blame] | 1754 | unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1755 | SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1756 | PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff); |
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1757 | if (Flags.isByVal()) { |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1758 | return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl); |
Evan Cheng | bc077bf | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1759 | } |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1760 | return DAG.getStore(Chain, dl, Arg, PtrOff, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 1761 | PseudoSourceValue::getStack(), LocMemOffset, |
1762 | false, false, 0); | ||||
Evan Cheng | bc077bf | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1763 | } |
1764 | |||||
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 1765 | /// EmitTailCallLoadRetAddr - Emit a load of return address if tail call |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1766 | /// optimization is performed and it is required. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1767 | SDValue |
1768 | X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG, | ||||
Evan Cheng | 00787d5 | 2010-01-26 19:04:47 +0000 | [diff] [blame] | 1769 | SDValue &OutRetAddr, SDValue Chain, |
1770 | bool IsTailCall, bool Is64Bit, | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1771 | int FPDiff, DebugLoc dl) const { |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1772 | // Adjust the Return address stack slot. |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1773 | EVT VT = getPointerTy(); |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1774 | OutRetAddr = getReturnAddressFrameIndex(DAG); |
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 1775 | |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1776 | // Load the "old" Return address. |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 1777 | OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1778 | return SDValue(OutRetAddr.getNode(), 1); |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1779 | } |
1780 | |||||
1781 | /// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call | ||||
1782 | /// optimization is performed and it is required (FPDiff!=0). | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1783 | static SDValue |
1784 | EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF, | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1785 | SDValue Chain, SDValue RetAddrFrIdx, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1786 | bool Is64Bit, int FPDiff, DebugLoc dl) { |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1787 | // Store the return address to the appropriate stack slot. |
1788 | if (!FPDiff) return Chain; | ||||
1789 | // Calculate the new stack slot for the return address. | ||||
1790 | int SlotSize = Is64Bit ? 8 : 4; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1791 | int NewReturnAddrFI = |
Arnold Schwaighofer | f751952 | 2010-02-22 16:18:09 +0000 | [diff] [blame] | 1792 | MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1793 | EVT VT = Is64Bit ? MVT::i64 : MVT::i32; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1794 | SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1795 | Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 1796 | PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0, |
1797 | false, false, 0); | ||||
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1798 | return Chain; |
1799 | } | ||||
1800 | |||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1801 | SDValue |
Evan Cheng | ff116f9 | 2010-02-02 23:55:14 +0000 | [diff] [blame] | 1802 | X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee, |
Sandeep Patel | 5838baa | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1803 | CallingConv::ID CallConv, bool isVarArg, |
Evan Cheng | 6b6ed59 | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1804 | bool &isTailCall, |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1805 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
1806 | const SmallVectorImpl<ISD::InputArg> &Ins, | ||||
1807 | DebugLoc dl, SelectionDAG &DAG, | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1808 | SmallVectorImpl<SDValue> &InVals) const { |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1809 | MachineFunction &MF = DAG.getMachineFunction(); |
1810 | bool Is64Bit = Subtarget->is64Bit(); | ||||
1811 | bool IsStructRet = CallIsStructReturn(Outs); | ||||
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 1812 | bool IsSibcall = false; |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1813 | |
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 1814 | if (isTailCall) { |
Evan Cheng | 6b6ed59 | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1815 | // Check if it's really possible to do a tail call. |
Evan Cheng | ec29058 | 2010-03-15 18:54:48 +0000 | [diff] [blame] | 1816 | isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, |
1817 | isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(), | ||||
Evan Cheng | ff116f9 | 2010-02-02 23:55:14 +0000 | [diff] [blame] | 1818 | Outs, Ins, DAG); |
Evan Cheng | c54fa45 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1819 | |
1820 | // Sibcalls are automatically detected tailcalls which do not require | ||||
1821 | // ABI changes. | ||||
Dan Gohman | ea8579c | 2010-02-08 20:27:50 +0000 | [diff] [blame] | 1822 | if (!GuaranteedTailCallOpt && isTailCall) |
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 1823 | IsSibcall = true; |
Evan Cheng | c54fa45 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1824 | |
1825 | if (isTailCall) | ||||
1826 | ++NumTailCalls; | ||||
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 1827 | } |
Evan Cheng | 6b6ed59 | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1828 | |
Chris Lattner | ac9a939 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1829 | assert(!(isVarArg && IsTailCallConvention(CallConv)) && |
1830 | "Var args not supported with calling convention fastcc or ghc"); | ||||
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1831 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1832 | // Analyze operands of the call, assigning locations to each operand. |
1833 | SmallVector<CCValAssign, 16> ArgLocs; | ||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1834 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), |
1835 | ArgLocs, *DAG.getContext()); | ||||
1836 | CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv)); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1837 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1838 | // Get a count of how many bytes are to be pushed on the stack. |
1839 | unsigned NumBytes = CCInfo.getNextStackOffset(); | ||||
Evan Cheng | c54fa45 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1840 | if (IsSibcall) |
Evan Cheng | c38381c | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 1841 | // This is a sibcall. The memory operands are available in caller's |
1842 | // own caller's stack. | ||||
1843 | NumBytes = 0; | ||||
Chris Lattner | ac9a939 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1844 | else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv)) |
Evan Cheng | c54fa45 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1845 | NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1846 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1847 | int FPDiff = 0; |
Evan Cheng | c54fa45 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1848 | if (isTailCall && !IsSibcall) { |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1849 | // Lower arguments at fp - stackoffset + fpdiff. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1850 | unsigned NumBytesCallerPushed = |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1851 | MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn(); |
1852 | FPDiff = NumBytesCallerPushed - NumBytes; | ||||
1853 | |||||
1854 | // Set the delta of movement of the returnaddr stackslot. | ||||
1855 | // But only set if delta is greater than previous delta. | ||||
1856 | if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta())) | ||||
1857 | MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff); | ||||
1858 | } | ||||
1859 | |||||
Evan Cheng | c54fa45 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1860 | if (!IsSibcall) |
1861 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1862 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1863 | SDValue RetAddrFrIdx; |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1864 | // Load return adress for tail calls. |
Evan Cheng | c54fa45 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1865 | if (isTailCall && FPDiff) |
1866 | Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, | ||||
1867 | Is64Bit, FPDiff, dl); | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1868 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1869 | SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; |
1870 | SmallVector<SDValue, 8> MemOpChains; | ||||
1871 | SDValue StackPtr; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1872 | |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1873 | // Walk the register/memloc assignments, inserting copies/loads. In the case |
1874 | // of tail call optimization arguments are handle later. | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1875 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
1876 | CCValAssign &VA = ArgLocs[i]; | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1877 | EVT RegVT = VA.getLocVT(); |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1878 | SDValue Arg = Outs[i].Val; |
1879 | ISD::ArgFlagsTy Flags = Outs[i].Flags; | ||||
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1880 | bool isByVal = Flags.isByVal(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1881 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1882 | // Promote the value if needed. |
1883 | switch (VA.getLocInfo()) { | ||||
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1884 | default: llvm_unreachable("Unknown loc info!"); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1885 | case CCValAssign::Full: break; |
1886 | case CCValAssign::SExt: | ||||
Anton Korobeynikov | 8485b63 | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1887 | Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1888 | break; |
1889 | case CCValAssign::ZExt: | ||||
Anton Korobeynikov | 8485b63 | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1890 | Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1891 | break; |
1892 | case CCValAssign::AExt: | ||||
Anton Korobeynikov | 8485b63 | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1893 | if (RegVT.isVector() && RegVT.getSizeInBits() == 128) { |
1894 | // Special case: passing MMX values in XMM registers. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1895 | Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg); |
1896 | Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg); | ||||
1897 | Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg); | ||||
Anton Korobeynikov | 8485b63 | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1898 | } else |
1899 | Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg); | ||||
1900 | break; | ||||
1901 | case CCValAssign::BCvt: | ||||
1902 | Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1903 | break; |
Anton Korobeynikov | 78c3160 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1904 | case CCValAssign::Indirect: { |
1905 | // Store the argument. | ||||
1906 | SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT()); | ||||
Evan Cheng | 174e2cf | 2009-10-18 18:16:27 +0000 | [diff] [blame] | 1907 | int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex(); |
Anton Korobeynikov | 78c3160 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1908 | Chain = DAG.getStore(Chain, dl, Arg, SpillSlot, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 1909 | PseudoSourceValue::getFixedStack(FI), 0, |
1910 | false, false, 0); | ||||
Anton Korobeynikov | 78c3160 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1911 | Arg = SpillSlot; |
1912 | break; | ||||
1913 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1914 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1915 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1916 | if (VA.isRegLoc()) { |
1917 | RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); | ||||
Evan Cheng | c54fa45 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1918 | } else if (!IsSibcall && (!isTailCall || isByVal)) { |
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 1919 | assert(VA.isMemLoc()); |
1920 | if (StackPtr.getNode() == 0) | ||||
1921 | StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy()); | ||||
1922 | MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg, | ||||
1923 | dl, DAG, VA, Flags)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1924 | } |
1925 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1926 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1927 | if (!MemOpChains.empty()) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1928 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1929 | &MemOpChains[0], MemOpChains.size()); |
1930 | |||||
1931 | // Build a sequence of copy-to-reg nodes chained together with token chain | ||||
1932 | // and flag operands which copy the outgoing args into registers. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1933 | SDValue InFlag; |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1934 | // Tail call byval lowering might overwrite argument registers so in case of |
1935 | // tail call optimization the copies to registers are lowered later. | ||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1936 | if (!isTailCall) |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1937 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1938 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1939 | RegsToPass[i].second, InFlag); |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1940 | InFlag = Chain.getValue(1); |
1941 | } | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1942 | |
Chris Lattner | f165d34 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 1943 | if (Subtarget->isPICStyleGOT()) { |
Chris Lattner | 679cad5 | 2009-07-09 02:55:47 +0000 | [diff] [blame] | 1944 | // ELF / PIC requires GOT in the EBX register before function calls via PLT |
1945 | // GOT pointer. | ||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1946 | if (!isTailCall) { |
Chris Lattner | 679cad5 | 2009-07-09 02:55:47 +0000 | [diff] [blame] | 1947 | Chain = DAG.getCopyToReg(Chain, dl, X86::EBX, |
1948 | DAG.getNode(X86ISD::GlobalBaseReg, | ||||
Chris Lattner | d2c680b | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 1949 | DebugLoc(), getPointerTy()), |
Chris Lattner | 679cad5 | 2009-07-09 02:55:47 +0000 | [diff] [blame] | 1950 | InFlag); |
1951 | InFlag = Chain.getValue(1); | ||||
1952 | } else { | ||||
1953 | // If we are tail calling and generating PIC/GOT style code load the | ||||
1954 | // address of the callee into ECX. The value in ecx is used as target of | ||||
1955 | // the tail jump. This is done to circumvent the ebx/callee-saved problem | ||||
1956 | // for tail calls on PIC/GOT architectures. Normally we would just put the | ||||
1957 | // address of GOT into ebx and then call target@PLT. But for tail calls | ||||
1958 | // ebx would be restored (since ebx is callee saved) before jumping to the | ||||
1959 | // target@PLT. | ||||
1960 | |||||
1961 | // Note: The actual moving to ECX is done further down. | ||||
1962 | GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee); | ||||
1963 | if (G && !G->getGlobal()->hasHiddenVisibility() && | ||||
1964 | !G->getGlobal()->hasProtectedVisibility()) | ||||
1965 | Callee = LowerGlobalAddress(Callee, DAG); | ||||
1966 | else if (isa<ExternalSymbolSDNode>(Callee)) | ||||
Chris Lattner | 5d1f257 | 2009-07-09 04:39:06 +0000 | [diff] [blame] | 1967 | Callee = LowerExternalSymbol(Callee, DAG); |
Chris Lattner | 679cad5 | 2009-07-09 02:55:47 +0000 | [diff] [blame] | 1968 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1969 | } |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1970 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1971 | if (Is64Bit && isVarArg) { |
1972 | // From AMD64 ABI document: | ||||
1973 | // For calls that may call functions that use varargs or stdargs | ||||
1974 | // (prototype-less calls or calls to functions containing ellipsis (...) in | ||||
1975 | // the declaration) %al is used as hidden argument to specify the number | ||||
1976 | // of SSE registers used. The contents of %al do not need to match exactly | ||||
1977 | // the number of registers, but must be an ubound on the number of SSE | ||||
1978 | // registers used and is in the range 0 - 8 inclusive. | ||||
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1979 | |
1980 | // FIXME: Verify this on Win64 | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1981 | // Count the number of XMM registers allocated. |
1982 | static const unsigned XMMArgRegs[] = { | ||||
1983 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, | ||||
1984 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 | ||||
1985 | }; | ||||
1986 | unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1987 | assert((Subtarget->hasSSE1() || !NumXMMRegs) |
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1988 | && "SSE registers cannot be used when SSE is disabled"); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1989 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1990 | Chain = DAG.getCopyToReg(Chain, dl, X86::AL, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1991 | DAG.getConstant(NumXMMRegs, MVT::i8), InFlag); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1992 | InFlag = Chain.getValue(1); |
1993 | } | ||||
1994 | |||||
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1995 | |
Arnold Schwaighofer | 449b01a | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1996 | // For tail calls lower the arguments to the 'real' stack slot. |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1997 | if (isTailCall) { |
1998 | // Force all the incoming stack arguments to be loaded from the stack | ||||
1999 | // before any new outgoing arguments are stored to the stack, because the | ||||
2000 | // outgoing stack slots may alias the incoming argument stack slots, and | ||||
2001 | // the alias isn't otherwise explicit. This is slightly more conservative | ||||
2002 | // than necessary, because it means that each store effectively depends | ||||
2003 | // on every argument instead of just those arguments it would clobber. | ||||
2004 | SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain); | ||||
2005 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2006 | SmallVector<SDValue, 8> MemOpChains2; |
2007 | SDValue FIN; | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2008 | int FI = 0; |
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 2009 | // Do not flag preceeding copytoreg stuff together with the following stuff. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2010 | InFlag = SDValue(); |
Dan Gohman | ea8579c | 2010-02-08 20:27:50 +0000 | [diff] [blame] | 2011 | if (GuaranteedTailCallOpt) { |
Evan Cheng | c38381c | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2012 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
2013 | CCValAssign &VA = ArgLocs[i]; | ||||
2014 | if (VA.isRegLoc()) | ||||
2015 | continue; | ||||
Arnold Schwaighofer | 449b01a | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 2016 | assert(VA.isMemLoc()); |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2017 | SDValue Arg = Outs[i].Val; |
2018 | ISD::ArgFlagsTy Flags = Outs[i].Flags; | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2019 | // Create frame index. |
2020 | int32_t Offset = VA.getLocMemOffset()+FPDiff; | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2021 | uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8; |
David Greene | 6424ab9 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 2022 | FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false); |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 2023 | FIN = DAG.getFrameIndex(FI, getPointerTy()); |
Arnold Schwaighofer | 449b01a | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 2024 | |
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 2025 | if (Flags.isByVal()) { |
Evan Cheng | 5817a0e | 2008-01-12 01:08:07 +0000 | [diff] [blame] | 2026 | // Copy relative to framepointer. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2027 | SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset()); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2028 | if (StackPtr.getNode() == 0) |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2029 | StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 2030 | getPointerTy()); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2031 | Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source); |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 2032 | |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2033 | MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, |
2034 | ArgChain, | ||||
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 2035 | Flags, DAG, dl)); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2036 | } else { |
Evan Cheng | 5817a0e | 2008-01-12 01:08:07 +0000 | [diff] [blame] | 2037 | // Store relative to framepointer. |
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 2038 | MemOpChains2.push_back( |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2039 | DAG.getStore(ArgChain, dl, Arg, FIN, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 2040 | PseudoSourceValue::getFixedStack(FI), 0, |
2041 | false, false, 0)); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2042 | } |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2043 | } |
2044 | } | ||||
2045 | |||||
2046 | if (!MemOpChains2.empty()) | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2047 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Arnold Schwaighofer | dfb2130 | 2008-01-11 14:34:56 +0000 | [diff] [blame] | 2048 | &MemOpChains2[0], MemOpChains2.size()); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2049 | |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 2050 | // Copy arguments to their registers. |
2051 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2052 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 2053 | RegsToPass[i].second, InFlag); |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 2054 | InFlag = Chain.getValue(1); |
2055 | } | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2056 | InFlag =SDValue(); |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 2057 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2058 | // Store the return address to the appropriate stack slot. |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 2059 | Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2060 | FPDiff, dl); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2061 | } |
2062 | |||||
Jeffrey Yasskin | e233d8a | 2009-11-16 22:41:33 +0000 | [diff] [blame] | 2063 | bool WasGlobalOrExternal = false; |
2064 | if (getTargetMachine().getCodeModel() == CodeModel::Large) { | ||||
2065 | assert(Is64Bit && "Large code model is only legal in 64-bit mode."); | ||||
2066 | // In the 64-bit large code model, we have to make all calls | ||||
2067 | // through a register, since the call instruction's 32-bit | ||||
2068 | // pc-relative offset may not be large enough to hold the whole | ||||
2069 | // address. | ||||
2070 | } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) { | ||||
2071 | WasGlobalOrExternal = true; | ||||
2072 | // If the callee is a GlobalAddress node (quite common, every direct call | ||||
2073 | // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack | ||||
2074 | // it. | ||||
2075 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2076 | // We should use extra load for direct calls to dllimported functions in |
2077 | // non-JIT mode. | ||||
Dan Gohman | 36c56d0 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 2078 | const GlobalValue *GV = G->getGlobal(); |
Chris Lattner | 180a7ee | 2009-07-10 05:48:03 +0000 | [diff] [blame] | 2079 | if (!GV->hasDLLImportLinkage()) { |
Chris Lattner | 8e8afe4 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2080 | unsigned char OpFlags = 0; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2081 | |
Chris Lattner | 8e8afe4 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2082 | // On ELF targets, in both X86-64 and X86-32 mode, direct calls to |
2083 | // external symbols most go through the PLT in PIC mode. If the symbol | ||||
2084 | // has hidden or protected visibility, or if it is static or local, then | ||||
2085 | // we don't need to use the PLT - we can directly call it. | ||||
2086 | if (Subtarget->isTargetELF() && | ||||
2087 | getTargetMachine().getRelocationModel() == Reloc::PIC_ && | ||||
Chris Lattner | 4883761 | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 2088 | GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) { |
Chris Lattner | 8e8afe4 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2089 | OpFlags = X86II::MO_PLT; |
Chris Lattner | 4a94893 | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 2090 | } else if (Subtarget->isPICStyleStubAny() && |
Chris Lattner | 4883761 | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 2091 | (GV->isDeclaration() || GV->isWeakForLinker()) && |
2092 | Subtarget->getDarwinVers() < 9) { | ||||
2093 | // PC-relative references to external symbols should go through $stub, | ||||
2094 | // unless we're building with the leopard linker or later, which | ||||
2095 | // automatically synthesizes these stubs. | ||||
2096 | OpFlags = X86II::MO_DARWIN_STUB; | ||||
2097 | } | ||||
Chris Lattner | 8e8afe4 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2098 | |
Chris Lattner | 4883761 | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 2099 | Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(), |
Chris Lattner | 8e8afe4 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2100 | G->getOffset(), OpFlags); |
2101 | } | ||||
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 2102 | } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) { |
Jeffrey Yasskin | e233d8a | 2009-11-16 22:41:33 +0000 | [diff] [blame] | 2103 | WasGlobalOrExternal = true; |
Chris Lattner | 8e8afe4 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2104 | unsigned char OpFlags = 0; |
2105 | |||||
2106 | // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external | ||||
2107 | // symbols should go through the PLT. | ||||
2108 | if (Subtarget->isTargetELF() && | ||||
Chris Lattner | 4883761 | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 2109 | getTargetMachine().getRelocationModel() == Reloc::PIC_) { |
Chris Lattner | 8e8afe4 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2110 | OpFlags = X86II::MO_PLT; |
Chris Lattner | 4a94893 | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 2111 | } else if (Subtarget->isPICStyleStubAny() && |
Chris Lattner | 4883761 | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 2112 | Subtarget->getDarwinVers() < 9) { |
2113 | // PC-relative references to external symbols should go through $stub, | ||||
2114 | // unless we're building with the leopard linker or later, which | ||||
2115 | // automatically synthesizes these stubs. | ||||
2116 | OpFlags = X86II::MO_DARWIN_STUB; | ||||
2117 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2118 | |
Chris Lattner | 8e8afe4 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2119 | Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(), |
2120 | OpFlags); | ||||
Jeffrey Yasskin | e233d8a | 2009-11-16 22:41:33 +0000 | [diff] [blame] | 2121 | } |
2122 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2123 | // Returns a chain & a flag for retval copy to use. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2124 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2125 | SmallVector<SDValue, 8> Ops; |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2126 | |
Evan Cheng | c54fa45 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 2127 | if (!IsSibcall && isTailCall) { |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 2128 | Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true), |
2129 | DAG.getIntPtrConstant(0, true), InFlag); | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2130 | InFlag = Chain.getValue(1); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2131 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2132 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2133 | Ops.push_back(Chain); |
2134 | Ops.push_back(Callee); | ||||
2135 | |||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2136 | if (isTailCall) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2137 | Ops.push_back(DAG.getConstant(FPDiff, MVT::i32)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2138 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2139 | // Add argument registers to the end of the list so that they are known live |
2140 | // into the call. | ||||
Evan Cheng | e14fc24 | 2008-01-07 23:08:23 +0000 | [diff] [blame] | 2141 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) |
2142 | Ops.push_back(DAG.getRegister(RegsToPass[i].first, | ||||
2143 | RegsToPass[i].second.getValueType())); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2144 | |
Evan Cheng | 8ba45e6 | 2008-03-18 23:36:35 +0000 | [diff] [blame] | 2145 | // Add an implicit use GOT pointer in EBX. |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2146 | if (!isTailCall && Subtarget->isPICStyleGOT()) |
Evan Cheng | 8ba45e6 | 2008-03-18 23:36:35 +0000 | [diff] [blame] | 2147 | Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy())); |
2148 | |||||
2149 | // Add an implicit use of AL for x86 vararg functions. | ||||
2150 | if (Is64Bit && isVarArg) | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2151 | Ops.push_back(DAG.getRegister(X86::AL, MVT::i8)); |
Evan Cheng | 8ba45e6 | 2008-03-18 23:36:35 +0000 | [diff] [blame] | 2152 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2153 | if (InFlag.getNode()) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2154 | Ops.push_back(InFlag); |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 2155 | |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2156 | if (isTailCall) { |
2157 | // If this is the first return lowered for this function, add the regs | ||||
2158 | // to the liveout set for the function. | ||||
2159 | if (MF.getRegInfo().liveout_empty()) { | ||||
2160 | SmallVector<CCValAssign, 16> RVLocs; | ||||
2161 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs, | ||||
2162 | *DAG.getContext()); | ||||
2163 | CCInfo.AnalyzeCallResult(Ins, RetCC_X86); | ||||
2164 | for (unsigned i = 0; i != RVLocs.size(); ++i) | ||||
2165 | if (RVLocs[i].isRegLoc()) | ||||
2166 | MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg()); | ||||
2167 | } | ||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2168 | return DAG.getNode(X86ISD::TC_RETURN, dl, |
2169 | NodeTys, &Ops[0], Ops.size()); | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2170 | } |
2171 | |||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2172 | Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2173 | InFlag = Chain.getValue(1); |
2174 | |||||
2175 | // Create the CALLSEQ_END node. | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2176 | unsigned NumBytesForCalleeToPush; |
Dan Gohman | 41a10c3 | 2010-05-27 18:43:40 +0000 | [diff] [blame] | 2177 | if (Subtarget->IsCalleePop(isVarArg, CallConv)) |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2178 | NumBytesForCalleeToPush = NumBytes; // Callee pops everything |
Chris Lattner | ac9a939 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 2179 | else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet) |
Dan Gohman | df1a7ff | 2010-02-10 16:03:48 +0000 | [diff] [blame] | 2180 | // If this is a call to a struct-return function, the callee |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2181 | // pops the hidden struct pointer, so we have to push it back. |
2182 | // This is common for Darwin/X86, Linux & Mingw32 targets. | ||||
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 2183 | NumBytesForCalleeToPush = 4; |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2184 | else |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 2185 | NumBytesForCalleeToPush = 0; // Callee pops nothing. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2186 | |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 2187 | // Returns a flag for retval copy to use. |
Evan Cheng | c54fa45 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 2188 | if (!IsSibcall) { |
2189 | Chain = DAG.getCALLSEQ_END(Chain, | ||||
2190 | DAG.getIntPtrConstant(NumBytes, true), | ||||
2191 | DAG.getIntPtrConstant(NumBytesForCalleeToPush, | ||||
2192 | true), | ||||
2193 | InFlag); | ||||
2194 | InFlag = Chain.getValue(1); | ||||
2195 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2196 | |
2197 | // Handle result values, copying them out of physregs into vregs that we | ||||
2198 | // return. | ||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2199 | return LowerCallResult(Chain, InFlag, CallConv, isVarArg, |
2200 | Ins, dl, DAG, InVals); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2201 | } |
2202 | |||||
2203 | |||||
2204 | //===----------------------------------------------------------------------===// | ||||
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2205 | // Fast Calling Convention (tail call) implementation |
2206 | //===----------------------------------------------------------------------===// | ||||
2207 | |||||
2208 | // Like std call, callee cleans arguments, convention except that ECX is | ||||
2209 | // reserved for storing the tail called function address. Only 2 registers are | ||||
2210 | // free for argument passing (inreg). Tail call optimization is performed | ||||
2211 | // provided: | ||||
2212 | // * tailcallopt is enabled | ||||
2213 | // * caller/callee are fastcc | ||||
Arnold Schwaighofer | 480c567 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 2214 | // On X86_64 architecture with GOT-style position independent code only local |
2215 | // (within module) calls are supported at the moment. | ||||
Arnold Schwaighofer | 373e865 | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 2216 | // To keep the stack aligned according to platform abi the function |
2217 | // GetAlignedArgumentStackSize ensures that argument delta is always multiples | ||||
2218 | // of stack alignment. (Dynamic linkers need this - darwin's dyld for example) | ||||
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2219 | // If a tail called function callee has more arguments than the caller the |
2220 | // caller needs to make sure that there is room to move the RETADDR to. This is | ||||
Arnold Schwaighofer | 373e865 | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 2221 | // achieved by reserving an area the size of the argument delta right after the |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2222 | // original REtADDR, but before the saved framepointer or the spilled registers |
2223 | // e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4) | ||||
2224 | // stack layout: | ||||
2225 | // arg1 | ||||
2226 | // arg2 | ||||
2227 | // RETADDR | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2228 | // [ new RETADDR |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2229 | // move area ] |
2230 | // (possible EBP) | ||||
2231 | // ESI | ||||
2232 | // EDI | ||||
2233 | // local1 .. | ||||
2234 | |||||
2235 | /// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned | ||||
2236 | /// for a 16 byte align requirement. | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2237 | unsigned |
2238 | X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize, | ||||
2239 | SelectionDAG& DAG) const { | ||||
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2240 | MachineFunction &MF = DAG.getMachineFunction(); |
2241 | const TargetMachine &TM = MF.getTarget(); | ||||
2242 | const TargetFrameInfo &TFI = *TM.getFrameInfo(); | ||||
2243 | unsigned StackAlignment = TFI.getStackAlignment(); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2244 | uint64_t AlignMask = StackAlignment - 1; |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2245 | int64_t Offset = StackSize; |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 2246 | uint64_t SlotSize = TD->getPointerSize(); |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2247 | if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) { |
2248 | // Number smaller than 12 so just add the difference. | ||||
2249 | Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask)); | ||||
2250 | } else { | ||||
2251 | // Mask out lower bits, add stackalignment once plus the 12 bytes. | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2252 | Offset = ((~AlignMask) & Offset) + StackAlignment + |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2253 | (StackAlignment-SlotSize); |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2254 | } |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2255 | return Offset; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2256 | } |
2257 | |||||
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2258 | /// MatchingStackOffset - Return true if the given stack call argument is |
2259 | /// already available in the same position (relatively) of the caller's | ||||
2260 | /// incoming argument stack. | ||||
2261 | static | ||||
2262 | bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags, | ||||
2263 | MachineFrameInfo *MFI, const MachineRegisterInfo *MRI, | ||||
2264 | const X86InstrInfo *TII) { | ||||
Evan Cheng | 3df6bd4 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2265 | unsigned Bytes = Arg.getValueType().getSizeInBits() / 8; |
2266 | int FI = INT_MAX; | ||||
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2267 | if (Arg.getOpcode() == ISD::CopyFromReg) { |
2268 | unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg(); | ||||
2269 | if (!VR || TargetRegisterInfo::isPhysicalRegister(VR)) | ||||
2270 | return false; | ||||
2271 | MachineInstr *Def = MRI->getVRegDef(VR); | ||||
2272 | if (!Def) | ||||
2273 | return false; | ||||
2274 | if (!Flags.isByVal()) { | ||||
2275 | if (!TII->isLoadFromStackSlot(Def, FI)) | ||||
2276 | return false; | ||||
2277 | } else { | ||||
2278 | unsigned Opcode = Def->getOpcode(); | ||||
2279 | if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) && | ||||
2280 | Def->getOperand(1).isFI()) { | ||||
2281 | FI = Def->getOperand(1).getIndex(); | ||||
Evan Cheng | 3df6bd4 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2282 | Bytes = Flags.getByValSize(); |
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2283 | } else |
2284 | return false; | ||||
2285 | } | ||||
Evan Cheng | 3df6bd4 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2286 | } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) { |
2287 | if (Flags.isByVal()) | ||||
2288 | // ByVal argument is passed in as a pointer but it's now being | ||||
Evan Cheng | 53c69cb | 2010-03-05 19:55:55 +0000 | [diff] [blame] | 2289 | // dereferenced. e.g. |
Evan Cheng | 3df6bd4 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2290 | // define @foo(%struct.X* %A) { |
2291 | // tail call @bar(%struct.X* byval %A) | ||||
2292 | // } | ||||
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2293 | return false; |
2294 | SDValue Ptr = Ld->getBasePtr(); | ||||
2295 | FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr); | ||||
2296 | if (!FINode) | ||||
2297 | return false; | ||||
2298 | FI = FINode->getIndex(); | ||||
Evan Cheng | 3df6bd4 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2299 | } else |
2300 | return false; | ||||
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2301 | |
Evan Cheng | 3df6bd4 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2302 | assert(FI != INT_MAX); |
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2303 | if (!MFI->isFixedObjectIndex(FI)) |
2304 | return false; | ||||
Evan Cheng | 3df6bd4 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2305 | return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI); |
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2306 | } |
2307 | |||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2308 | /// IsEligibleForTailCallOptimization - Check whether the call is eligible |
2309 | /// for tail call optimization. Targets which want to do tail call | ||||
2310 | /// optimization should implement this function. | ||||
2311 | bool | ||||
2312 | X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee, | ||||
Sandeep Patel | 5838baa | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 2313 | CallingConv::ID CalleeCC, |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2314 | bool isVarArg, |
Evan Cheng | ec29058 | 2010-03-15 18:54:48 +0000 | [diff] [blame] | 2315 | bool isCalleeStructRet, |
2316 | bool isCallerStructRet, | ||||
Evan Cheng | d82fae3 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 2317 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
2318 | const SmallVectorImpl<ISD::InputArg> &Ins, | ||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2319 | SelectionDAG& DAG) const { |
Chris Lattner | ac9a939 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 2320 | if (!IsTailCallConvention(CalleeCC) && |
Evan Cheng | d82fae3 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 2321 | CalleeCC != CallingConv::C) |
2322 | return false; | ||||
2323 | |||||
Evan Cheng | 3d42464 | 2010-01-29 06:45:59 +0000 | [diff] [blame] | 2324 | // If -tailcallopt is specified, make fastcc functions tail-callable. |
Evan Cheng | 522dbc0 | 2010-03-26 16:26:03 +0000 | [diff] [blame] | 2325 | const MachineFunction &MF = DAG.getMachineFunction(); |
Evan Cheng | 3d42464 | 2010-01-29 06:45:59 +0000 | [diff] [blame] | 2326 | const Function *CallerF = DAG.getMachineFunction().getFunction(); |
Evan Cheng | 1facdf2 | 2010-04-30 01:12:32 +0000 | [diff] [blame] | 2327 | CallingConv::ID CallerCC = CallerF->getCallingConv(); |
2328 | bool CCMatch = CallerCC == CalleeCC; | ||||
2329 | |||||
Dan Gohman | ea8579c | 2010-02-08 20:27:50 +0000 | [diff] [blame] | 2330 | if (GuaranteedTailCallOpt) { |
Evan Cheng | 1facdf2 | 2010-04-30 01:12:32 +0000 | [diff] [blame] | 2331 | if (IsTailCallConvention(CalleeCC) && CCMatch) |
Evan Cheng | ca18ef2 | 2010-01-31 06:44:49 +0000 | [diff] [blame] | 2332 | return true; |
2333 | return false; | ||||
2334 | } | ||||
2335 | |||||
Dale Johannesen | 7d0d797 | 2010-05-28 23:24:28 +0000 | [diff] [blame] | 2336 | // Look for obvious safe cases to perform tail call optimization that do not |
2337 | // require ABI changes. This is what gcc calls sibcall. | ||||
Evan Cheng | c38381c | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2338 | |
Evan Cheng | 522dbc0 | 2010-03-26 16:26:03 +0000 | [diff] [blame] | 2339 | // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to |
2340 | // emit a special epilogue. | ||||
2341 | if (RegInfo->needsStackRealignment(MF)) | ||||
2342 | return false; | ||||
2343 | |||||
Evan Cheng | 50ed888 | 2010-03-26 02:13:13 +0000 | [diff] [blame] | 2344 | // Do not sibcall optimize vararg calls unless the call site is not passing any |
2345 | // arguments. | ||||
2346 | if (isVarArg && !Outs.empty()) | ||||
Evan Cheng | ca18ef2 | 2010-01-31 06:44:49 +0000 | [diff] [blame] | 2347 | return false; |
2348 | |||||
Evan Cheng | ec29058 | 2010-03-15 18:54:48 +0000 | [diff] [blame] | 2349 | // Also avoid sibcall optimization if either caller or callee uses struct |
2350 | // return semantics. | ||||
2351 | if (isCalleeStructRet || isCallerStructRet) | ||||
2352 | return false; | ||||
2353 | |||||
Evan Cheng | d5b2956 | 2010-03-20 02:58:15 +0000 | [diff] [blame] | 2354 | // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack. |
2355 | // Therefore if it's not used by the call it is not safe to optimize this into | ||||
2356 | // a sibcall. | ||||
2357 | bool Unused = false; | ||||
2358 | for (unsigned i = 0, e = Ins.size(); i != e; ++i) { | ||||
2359 | if (!Ins[i].Used) { | ||||
2360 | Unused = true; | ||||
2361 | break; | ||||
2362 | } | ||||
2363 | } | ||||
2364 | if (Unused) { | ||||
2365 | SmallVector<CCValAssign, 16> RVLocs; | ||||
2366 | CCState CCInfo(CalleeCC, false, getTargetMachine(), | ||||
2367 | RVLocs, *DAG.getContext()); | ||||
2368 | CCInfo.AnalyzeCallResult(Ins, RetCC_X86); | ||||
Evan Cheng | 1facdf2 | 2010-04-30 01:12:32 +0000 | [diff] [blame] | 2369 | for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) { |
Evan Cheng | d5b2956 | 2010-03-20 02:58:15 +0000 | [diff] [blame] | 2370 | CCValAssign &VA = RVLocs[i]; |
2371 | if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) | ||||
2372 | return false; | ||||
2373 | } | ||||
2374 | } | ||||
2375 | |||||
Evan Cheng | 1facdf2 | 2010-04-30 01:12:32 +0000 | [diff] [blame] | 2376 | // If the calling conventions do not match, then we'd better make sure the |
2377 | // results are returned in the same way as what the caller expects. | ||||
2378 | if (!CCMatch) { | ||||
2379 | SmallVector<CCValAssign, 16> RVLocs1; | ||||
2380 | CCState CCInfo1(CalleeCC, false, getTargetMachine(), | ||||
2381 | RVLocs1, *DAG.getContext()); | ||||
2382 | CCInfo1.AnalyzeCallResult(Ins, RetCC_X86); | ||||
2383 | |||||
2384 | SmallVector<CCValAssign, 16> RVLocs2; | ||||
2385 | CCState CCInfo2(CallerCC, false, getTargetMachine(), | ||||
2386 | RVLocs2, *DAG.getContext()); | ||||
2387 | CCInfo2.AnalyzeCallResult(Ins, RetCC_X86); | ||||
2388 | |||||
2389 | if (RVLocs1.size() != RVLocs2.size()) | ||||
2390 | return false; | ||||
2391 | for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) { | ||||
2392 | if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc()) | ||||
2393 | return false; | ||||
2394 | if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo()) | ||||
2395 | return false; | ||||
2396 | if (RVLocs1[i].isRegLoc()) { | ||||
2397 | if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg()) | ||||
2398 | return false; | ||||
2399 | } else { | ||||
2400 | if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset()) | ||||
2401 | return false; | ||||
2402 | } | ||||
2403 | } | ||||
2404 | } | ||||
2405 | |||||
Evan Cheng | 73e1dbe | 2010-01-30 01:22:00 +0000 | [diff] [blame] | 2406 | // If the callee takes no arguments then go on to check the results of the |
2407 | // call. | ||||
2408 | if (!Outs.empty()) { | ||||
2409 | // Check if stack adjustment is needed. For now, do not do this if any | ||||
2410 | // argument is passed on the stack. | ||||
2411 | SmallVector<CCValAssign, 16> ArgLocs; | ||||
2412 | CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(), | ||||
2413 | ArgLocs, *DAG.getContext()); | ||||
2414 | CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC)); | ||||
Evan Cheng | c38381c | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2415 | if (CCInfo.getNextStackOffset()) { |
2416 | MachineFunction &MF = DAG.getMachineFunction(); | ||||
2417 | if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn()) | ||||
2418 | return false; | ||||
2419 | if (Subtarget->isTargetWin64()) | ||||
2420 | // Win64 ABI has additional complications. | ||||
2421 | return false; | ||||
2422 | |||||
2423 | // Check if the arguments are already laid out in the right way as | ||||
2424 | // the caller's fixed stack objects. | ||||
2425 | MachineFrameInfo *MFI = MF.getFrameInfo(); | ||||
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2426 | const MachineRegisterInfo *MRI = &MF.getRegInfo(); |
2427 | const X86InstrInfo *TII = | ||||
2428 | ((X86TargetMachine&)getTargetMachine()).getInstrInfo(); | ||||
Evan Cheng | c38381c | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2429 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
2430 | CCValAssign &VA = ArgLocs[i]; | ||||
2431 | EVT RegVT = VA.getLocVT(); | ||||
2432 | SDValue Arg = Outs[i].Val; | ||||
2433 | ISD::ArgFlagsTy Flags = Outs[i].Flags; | ||||
Evan Cheng | c38381c | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2434 | if (VA.getLocInfo() == CCValAssign::Indirect) |
2435 | return false; | ||||
2436 | if (!VA.isRegLoc()) { | ||||
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2437 | if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags, |
2438 | MFI, MRI, TII)) | ||||
Evan Cheng | c38381c | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2439 | return false; |
2440 | } | ||||
2441 | } | ||||
2442 | } | ||||
Evan Cheng | aca4d8d | 2010-05-29 01:35:22 +0000 | [diff] [blame] | 2443 | |
2444 | // If the tailcall address may be in a register, then make sure it's | ||||
2445 | // possible to register allocate for it. In 32-bit, the call address can | ||||
2446 | // only target EAX, EDX, or ECX since the tail call must be scheduled after | ||||
2447 | // callee-saved registers are restored. In 64-bit, it's RAX, RCX, RDX, RSI, | ||||
2448 | // RDI, R8, R9, R11. | ||||
2449 | if (!isa<GlobalAddressSDNode>(Callee) && | ||||
2450 | !isa<ExternalSymbolSDNode>(Callee)) { | ||||
2451 | unsigned Limit = Subtarget->is64Bit() ? 8 : 3; | ||||
2452 | unsigned NumInRegs = 0; | ||||
2453 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { | ||||
2454 | CCValAssign &VA = ArgLocs[i]; | ||||
2455 | if (VA.isRegLoc()) { | ||||
2456 | if (++NumInRegs == Limit) | ||||
2457 | return false; | ||||
2458 | } | ||||
2459 | } | ||||
2460 | } | ||||
Evan Cheng | 73e1dbe | 2010-01-30 01:22:00 +0000 | [diff] [blame] | 2461 | } |
Evan Cheng | d82fae3 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 2462 | |
Evan Cheng | 411c052 | 2010-02-03 03:28:02 +0000 | [diff] [blame] | 2463 | return true; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2464 | } |
2465 | |||||
Dan Gohman | ca4857a | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 2466 | FastISel * |
Chris Lattner | bc49100 | 2010-04-05 06:05:26 +0000 | [diff] [blame] | 2467 | X86TargetLowering::createFastISel(MachineFunction &mf, |
Evan Cheng | 00787d5 | 2010-01-26 19:04:47 +0000 | [diff] [blame] | 2468 | DenseMap<const Value *, unsigned> &vm, |
2469 | DenseMap<const BasicBlock*, MachineBasicBlock*> &bm, | ||||
Dan Gohman | c603a5e | 2010-04-22 20:46:50 +0000 | [diff] [blame] | 2470 | DenseMap<const AllocaInst *, int> &am, |
2471 | std::vector<std::pair<MachineInstr*, unsigned> > &pn | ||||
Dan Gohman | 9dd4358 | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 2472 | #ifndef NDEBUG |
Dan Gohman | 68cd2d9 | 2010-04-14 19:53:31 +0000 | [diff] [blame] | 2473 | , SmallSet<const Instruction *, 8> &cil |
Dan Gohman | 9dd4358 | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 2474 | #endif |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2475 | ) const { |
Dan Gohman | c603a5e | 2010-04-22 20:46:50 +0000 | [diff] [blame] | 2476 | return X86::createFastISel(mf, vm, bm, am, pn |
Dan Gohman | 9dd4358 | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 2477 | #ifndef NDEBUG |
2478 | , cil | ||||
2479 | #endif | ||||
2480 | ); | ||||
Dan Gohman | 97805ee | 2008-08-19 21:32:53 +0000 | [diff] [blame] | 2481 | } |
2482 | |||||
2483 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2484 | //===----------------------------------------------------------------------===// |
2485 | // Other Lowering Hooks | ||||
2486 | //===----------------------------------------------------------------------===// | ||||
2487 | |||||
2488 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2489 | SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const { |
Anton Korobeynikov | e844e47 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 2490 | MachineFunction &MF = DAG.getMachineFunction(); |
2491 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | ||||
2492 | int ReturnAddrIndex = FuncInfo->getRAIndex(); | ||||
2493 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2494 | if (ReturnAddrIndex == 0) { |
2495 | // Set up a frame object for the return address. | ||||
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 2496 | uint64_t SlotSize = TD->getPointerSize(); |
David Greene | 6424ab9 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 2497 | ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize, |
Arnold Schwaighofer | f751952 | 2010-02-22 16:18:09 +0000 | [diff] [blame] | 2498 | false, false); |
Anton Korobeynikov | e844e47 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 2499 | FuncInfo->setRAIndex(ReturnAddrIndex); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2500 | } |
2501 | |||||
2502 | return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy()); | ||||
2503 | } | ||||
2504 | |||||
2505 | |||||
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 2506 | bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M, |
2507 | bool hasSymbolicDisplacement) { | ||||
2508 | // Offset should fit into 32 bit immediate field. | ||||
Benjamin Kramer | 25c5cb6 | 2010-03-29 21:13:41 +0000 | [diff] [blame] | 2509 | if (!isInt<32>(Offset)) |
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 2510 | return false; |
2511 | |||||
2512 | // If we don't have a symbolic displacement - we don't have any extra | ||||
2513 | // restrictions. | ||||
2514 | if (!hasSymbolicDisplacement) | ||||
2515 | return true; | ||||
2516 | |||||
2517 | // FIXME: Some tweaks might be needed for medium code model. | ||||
2518 | if (M != CodeModel::Small && M != CodeModel::Kernel) | ||||
2519 | return false; | ||||
2520 | |||||
2521 | // For small code model we assume that latest object is 16MB before end of 31 | ||||
2522 | // bits boundary. We may also accept pretty large negative constants knowing | ||||
2523 | // that all objects are in the positive half of address space. | ||||
2524 | if (M == CodeModel::Small && Offset < 16*1024*1024) | ||||
2525 | return true; | ||||
2526 | |||||
2527 | // For kernel code model we know that all object resist in the negative half | ||||
2528 | // of 32bits address space. We may not accept negative offsets, since they may | ||||
2529 | // be just off and we may accept pretty large positive ones. | ||||
2530 | if (M == CodeModel::Kernel && Offset > 0) | ||||
2531 | return true; | ||||
2532 | |||||
2533 | return false; | ||||
2534 | } | ||||
2535 | |||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2536 | /// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86 |
2537 | /// specific condition code, returning the condition code and the LHS/RHS of the | ||||
2538 | /// comparison to make. | ||||
2539 | static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP, | ||||
2540 | SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2541 | if (!isFP) { |
2542 | if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { | ||||
2543 | if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) { | ||||
2544 | // X > -1 -> X == 0, jump !sign. | ||||
2545 | RHS = DAG.getConstant(0, RHS.getValueType()); | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2546 | return X86::COND_NS; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2547 | } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) { |
2548 | // X < 0 -> X == 0, jump on sign. | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2549 | return X86::COND_S; |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2550 | } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) { |
Dan Gohman | 37b3426 | 2007-09-17 14:49:27 +0000 | [diff] [blame] | 2551 | // X < 1 -> X <= 0 |
2552 | RHS = DAG.getConstant(0, RHS.getValueType()); | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2553 | return X86::COND_LE; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2554 | } |
2555 | } | ||||
2556 | |||||
2557 | switch (SetCCOpcode) { | ||||
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 2558 | default: llvm_unreachable("Invalid integer condition!"); |
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2559 | case ISD::SETEQ: return X86::COND_E; |
2560 | case ISD::SETGT: return X86::COND_G; | ||||
2561 | case ISD::SETGE: return X86::COND_GE; | ||||
2562 | case ISD::SETLT: return X86::COND_L; | ||||
2563 | case ISD::SETLE: return X86::COND_LE; | ||||
2564 | case ISD::SETNE: return X86::COND_NE; | ||||
2565 | case ISD::SETULT: return X86::COND_B; | ||||
2566 | case ISD::SETUGT: return X86::COND_A; | ||||
2567 | case ISD::SETULE: return X86::COND_BE; | ||||
2568 | case ISD::SETUGE: return X86::COND_AE; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2569 | } |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2570 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2571 | |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2572 | // First determine if it is required or is profitable to flip the operands. |
Duncan Sands | c2a0462 | 2008-10-24 13:03:10 +0000 | [diff] [blame] | 2573 | |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2574 | // If LHS is a foldable load, but RHS is not, flip the condition. |
2575 | if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) && | ||||
2576 | !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) { | ||||
2577 | SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode); | ||||
2578 | std::swap(LHS, RHS); | ||||
Evan Cheng | fc937c9 | 2008-08-28 23:48:31 +0000 | [diff] [blame] | 2579 | } |
2580 | |||||
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2581 | switch (SetCCOpcode) { |
2582 | default: break; | ||||
2583 | case ISD::SETOLT: | ||||
2584 | case ISD::SETOLE: | ||||
2585 | case ISD::SETUGT: | ||||
2586 | case ISD::SETUGE: | ||||
2587 | std::swap(LHS, RHS); | ||||
2588 | break; | ||||
2589 | } | ||||
2590 | |||||
2591 | // On a floating point condition, the flags are set as follows: | ||||
2592 | // ZF PF CF op | ||||
2593 | // 0 | 0 | 0 | X > Y | ||||
2594 | // 0 | 0 | 1 | X < Y | ||||
2595 | // 1 | 0 | 0 | X == Y | ||||
2596 | // 1 | 1 | 1 | unordered | ||||
2597 | switch (SetCCOpcode) { | ||||
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 2598 | default: llvm_unreachable("Condcode should be pre-legalized away"); |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2599 | case ISD::SETUEQ: |
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2600 | case ISD::SETEQ: return X86::COND_E; |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2601 | case ISD::SETOLT: // flipped |
2602 | case ISD::SETOGT: | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2603 | case ISD::SETGT: return X86::COND_A; |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2604 | case ISD::SETOLE: // flipped |
2605 | case ISD::SETOGE: | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2606 | case ISD::SETGE: return X86::COND_AE; |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2607 | case ISD::SETUGT: // flipped |
2608 | case ISD::SETULT: | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2609 | case ISD::SETLT: return X86::COND_B; |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2610 | case ISD::SETUGE: // flipped |
2611 | case ISD::SETULE: | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2612 | case ISD::SETLE: return X86::COND_BE; |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2613 | case ISD::SETONE: |
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2614 | case ISD::SETNE: return X86::COND_NE; |
2615 | case ISD::SETUO: return X86::COND_P; | ||||
2616 | case ISD::SETO: return X86::COND_NP; | ||||
Dan Gohman | 8ab7dd0 | 2009-10-20 16:22:37 +0000 | [diff] [blame] | 2617 | case ISD::SETOEQ: |
2618 | case ISD::SETUNE: return X86::COND_INVALID; | ||||
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2619 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2620 | } |
2621 | |||||
2622 | /// hasFPCMov - is there a floating point cmov for the specific X86 condition | ||||
2623 | /// code. Current x86 isa includes the following FP cmov instructions: | ||||
2624 | /// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu. | ||||
2625 | static bool hasFPCMov(unsigned X86CC) { | ||||
2626 | switch (X86CC) { | ||||
2627 | default: | ||||
2628 | return false; | ||||
2629 | case X86::COND_B: | ||||
2630 | case X86::COND_BE: | ||||
2631 | case X86::COND_E: | ||||
2632 | case X86::COND_P: | ||||
2633 | case X86::COND_A: | ||||
2634 | case X86::COND_AE: | ||||
2635 | case X86::COND_NE: | ||||
2636 | case X86::COND_NP: | ||||
2637 | return true; | ||||
2638 | } | ||||
2639 | } | ||||
2640 | |||||
Evan Cheng | 6337b55 | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 2641 | /// isFPImmLegal - Returns true if the target can instruction select the |
2642 | /// specified FP immediate natively. If false, the legalizer will | ||||
2643 | /// materialize the FP immediate as a load from a constant pool. | ||||
Evan Cheng | a0e6778 | 2009-10-28 01:43:28 +0000 | [diff] [blame] | 2644 | bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const { |
Evan Cheng | 6337b55 | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 2645 | for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) { |
2646 | if (Imm.bitwiseIsEqual(LegalFPImmediates[i])) | ||||
2647 | return true; | ||||
2648 | } | ||||
2649 | return false; | ||||
2650 | } | ||||
2651 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2652 | /// isUndefOrInRange - Return true if Val is undef or if its value falls within |
2653 | /// the specified range (L, H]. | ||||
2654 | static bool isUndefOrInRange(int Val, int Low, int Hi) { | ||||
2655 | return (Val < 0) || (Val >= Low && Val < Hi); | ||||
2656 | } | ||||
2657 | |||||
2658 | /// isUndefOrEqual - Val is either less than zero (undef) or equal to the | ||||
2659 | /// specified value. | ||||
2660 | static bool isUndefOrEqual(int Val, int CmpVal) { | ||||
2661 | if (Val < 0 || Val == CmpVal) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2662 | return true; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2663 | return false; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2664 | } |
2665 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2666 | /// isPSHUFDMask - Return true if the node specifies a shuffle of elements that |
2667 | /// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference | ||||
2668 | /// the second operand. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2669 | static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2670 | if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2671 | return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2672 | if (VT == MVT::v2f64 || VT == MVT::v2i64) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2673 | return (Mask[0] < 2 && Mask[1] < 2); |
2674 | return false; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2675 | } |
2676 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2677 | bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) { |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2678 | SmallVector<int, 8> M; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2679 | N->getMask(M); |
2680 | return ::isPSHUFDMask(M, N->getValueType(0)); | ||||
2681 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2682 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2683 | /// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that |
2684 | /// is suitable for input to PSHUFHW. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2685 | static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2686 | if (VT != MVT::v8i16) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2687 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2688 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2689 | // Lower quadword copied in order or undef. |
2690 | for (int i = 0; i != 4; ++i) | ||||
2691 | if (Mask[i] >= 0 && Mask[i] != i) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2692 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2693 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2694 | // Upper quadword shuffled. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2695 | for (int i = 4; i != 8; ++i) |
2696 | if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2697 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2698 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2699 | return true; |
2700 | } | ||||
2701 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2702 | bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) { |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2703 | SmallVector<int, 8> M; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2704 | N->getMask(M); |
2705 | return ::isPSHUFHWMask(M, N->getValueType(0)); | ||||
2706 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2707 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2708 | /// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that |
2709 | /// is suitable for input to PSHUFLW. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2710 | static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2711 | if (VT != MVT::v8i16) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2712 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2713 | |
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2714 | // Upper quadword copied in order. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2715 | for (int i = 4; i != 8; ++i) |
2716 | if (Mask[i] >= 0 && Mask[i] != i) | ||||
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2717 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2718 | |
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2719 | // Lower quadword shuffled. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2720 | for (int i = 0; i != 4; ++i) |
2721 | if (Mask[i] >= 4) | ||||
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2722 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2723 | |
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2724 | return true; |
Nate Begeman | da17a81 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 2725 | } |
2726 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2727 | bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) { |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2728 | SmallVector<int, 8> M; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2729 | N->getMask(M); |
2730 | return ::isPSHUFLWMask(M, N->getValueType(0)); | ||||
2731 | } | ||||
2732 | |||||
Nate Begeman | 080f8e2 | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 2733 | /// isPALIGNRMask - Return true if the node specifies a shuffle of elements that |
2734 | /// is suitable for input to PALIGNR. | ||||
2735 | static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT, | ||||
2736 | bool hasSSSE3) { | ||||
2737 | int i, e = VT.getVectorNumElements(); | ||||
2738 | |||||
2739 | // Do not handle v2i64 / v2f64 shuffles with palignr. | ||||
2740 | if (e < 4 || !hasSSSE3) | ||||
2741 | return false; | ||||
2742 | |||||
2743 | for (i = 0; i != e; ++i) | ||||
2744 | if (Mask[i] >= 0) | ||||
2745 | break; | ||||
2746 | |||||
2747 | // All undef, not a palignr. | ||||
2748 | if (i == e) | ||||
2749 | return false; | ||||
2750 | |||||
2751 | // Determine if it's ok to perform a palignr with only the LHS, since we | ||||
2752 | // don't have access to the actual shuffle elements to see if RHS is undef. | ||||
2753 | bool Unary = Mask[i] < (int)e; | ||||
2754 | bool NeedsUnary = false; | ||||
2755 | |||||
2756 | int s = Mask[i] - i; | ||||
2757 | |||||
2758 | // Check the rest of the elements to see if they are consecutive. | ||||
2759 | for (++i; i != e; ++i) { | ||||
2760 | int m = Mask[i]; | ||||
2761 | if (m < 0) | ||||
2762 | continue; | ||||
2763 | |||||
2764 | Unary = Unary && (m < (int)e); | ||||
2765 | NeedsUnary = NeedsUnary || (m < s); | ||||
2766 | |||||
2767 | if (NeedsUnary && !Unary) | ||||
2768 | return false; | ||||
2769 | if (Unary && m != ((s+i) & (e-1))) | ||||
2770 | return false; | ||||
2771 | if (!Unary && m != (s+i)) | ||||
2772 | return false; | ||||
2773 | } | ||||
2774 | return true; | ||||
2775 | } | ||||
2776 | |||||
2777 | bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) { | ||||
2778 | SmallVector<int, 8> M; | ||||
2779 | N->getMask(M); | ||||
2780 | return ::isPALIGNRMask(M, N->getValueType(0), true); | ||||
2781 | } | ||||
2782 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2783 | /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand |
2784 | /// specifies a shuffle of elements that is suitable for input to SHUFP*. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2785 | static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2786 | int NumElems = VT.getVectorNumElements(); |
2787 | if (NumElems != 2 && NumElems != 4) | ||||
2788 | return false; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2789 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2790 | int Half = NumElems / 2; |
2791 | for (int i = 0; i < Half; ++i) | ||||
2792 | if (!isUndefOrInRange(Mask[i], 0, NumElems)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2793 | return false; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2794 | for (int i = Half; i < NumElems; ++i) |
2795 | if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2796 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2797 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2798 | return true; |
2799 | } | ||||
2800 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2801 | bool X86::isSHUFPMask(ShuffleVectorSDNode *N) { |
2802 | SmallVector<int, 8> M; | ||||
2803 | N->getMask(M); | ||||
2804 | return ::isSHUFPMask(M, N->getValueType(0)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2805 | } |
2806 | |||||
2807 | /// isCommutedSHUFP - Returns true if the shuffle mask is exactly | ||||
2808 | /// the reverse of what x86 shuffles want. x86 shuffles requires the lower | ||||
2809 | /// half elements to come from vector 1 (which would equal the dest.) and | ||||
2810 | /// the upper half to come from vector 2. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2811 | static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2812 | int NumElems = VT.getVectorNumElements(); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2813 | |
2814 | if (NumElems != 2 && NumElems != 4) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2815 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2816 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2817 | int Half = NumElems / 2; |
2818 | for (int i = 0; i < Half; ++i) | ||||
2819 | if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2820 | return false; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2821 | for (int i = Half; i < NumElems; ++i) |
2822 | if (!isUndefOrInRange(Mask[i], 0, NumElems)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2823 | return false; |
2824 | return true; | ||||
2825 | } | ||||
2826 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2827 | static bool isCommutedSHUFP(ShuffleVectorSDNode *N) { |
2828 | SmallVector<int, 8> M; | ||||
2829 | N->getMask(M); | ||||
2830 | return isCommutedSHUFPMask(M, N->getValueType(0)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2831 | } |
2832 | |||||
2833 | /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand | ||||
2834 | /// specifies a shuffle of elements that is suitable for input to MOVHLPS. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2835 | bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) { |
2836 | if (N->getValueType(0).getVectorNumElements() != 4) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2837 | return false; |
2838 | |||||
2839 | // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3 | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2840 | return isUndefOrEqual(N->getMaskElt(0), 6) && |
2841 | isUndefOrEqual(N->getMaskElt(1), 7) && | ||||
2842 | isUndefOrEqual(N->getMaskElt(2), 2) && | ||||
2843 | isUndefOrEqual(N->getMaskElt(3), 3); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2844 | } |
2845 | |||||
Nate Begeman | b13034d | 2009-11-07 23:17:15 +0000 | [diff] [blame] | 2846 | /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form |
2847 | /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef, | ||||
2848 | /// <2, 3, 2, 3> | ||||
2849 | bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) { | ||||
2850 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); | ||||
2851 | |||||
2852 | if (NumElems != 4) | ||||
2853 | return false; | ||||
2854 | |||||
2855 | return isUndefOrEqual(N->getMaskElt(0), 2) && | ||||
2856 | isUndefOrEqual(N->getMaskElt(1), 3) && | ||||
2857 | isUndefOrEqual(N->getMaskElt(2), 2) && | ||||
2858 | isUndefOrEqual(N->getMaskElt(3), 3); | ||||
2859 | } | ||||
2860 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2861 | /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand |
2862 | /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2863 | bool X86::isMOVLPMask(ShuffleVectorSDNode *N) { |
2864 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2865 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2866 | if (NumElems != 2 && NumElems != 4) |
2867 | return false; | ||||
2868 | |||||
2869 | for (unsigned i = 0; i < NumElems/2; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2870 | if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2871 | return false; |
2872 | |||||
2873 | for (unsigned i = NumElems/2; i < NumElems; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2874 | if (!isUndefOrEqual(N->getMaskElt(i), i)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2875 | return false; |
2876 | |||||
2877 | return true; | ||||
2878 | } | ||||
2879 | |||||
Nate Begeman | b13034d | 2009-11-07 23:17:15 +0000 | [diff] [blame] | 2880 | /// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand |
2881 | /// specifies a shuffle of elements that is suitable for input to MOVLHPS. | ||||
2882 | bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2883 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2884 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2885 | if (NumElems != 2 && NumElems != 4) |
2886 | return false; | ||||
2887 | |||||
2888 | for (unsigned i = 0; i < NumElems/2; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2889 | if (!isUndefOrEqual(N->getMaskElt(i), i)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2890 | return false; |
2891 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2892 | for (unsigned i = 0; i < NumElems/2; ++i) |
2893 | if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2894 | return false; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2895 | |
2896 | return true; | ||||
2897 | } | ||||
2898 | |||||
2899 | /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand | ||||
2900 | /// specifies a shuffle of elements that is suitable for input to UNPCKL. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2901 | static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT, |
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2902 | bool V2IsSplat = false) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2903 | int NumElts = VT.getVectorNumElements(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2904 | if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16) |
2905 | return false; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2906 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2907 | for (int i = 0, j = 0; i != NumElts; i += 2, ++j) { |
2908 | int BitI = Mask[i]; | ||||
2909 | int BitI1 = Mask[i+1]; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2910 | if (!isUndefOrEqual(BitI, j)) |
2911 | return false; | ||||
2912 | if (V2IsSplat) { | ||||
Mon P Wang | 56d9164 | 2009-02-04 01:16:59 +0000 | [diff] [blame] | 2913 | if (!isUndefOrEqual(BitI1, NumElts)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2914 | return false; |
2915 | } else { | ||||
2916 | if (!isUndefOrEqual(BitI1, j + NumElts)) | ||||
2917 | return false; | ||||
2918 | } | ||||
2919 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2920 | return true; |
2921 | } | ||||
2922 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2923 | bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) { |
2924 | SmallVector<int, 8> M; | ||||
2925 | N->getMask(M); | ||||
2926 | return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2927 | } |
2928 | |||||
2929 | /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand | ||||
2930 | /// specifies a shuffle of elements that is suitable for input to UNPCKH. | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2931 | static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT, |
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2932 | bool V2IsSplat = false) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2933 | int NumElts = VT.getVectorNumElements(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2934 | if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16) |
2935 | return false; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2936 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2937 | for (int i = 0, j = 0; i != NumElts; i += 2, ++j) { |
2938 | int BitI = Mask[i]; | ||||
2939 | int BitI1 = Mask[i+1]; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2940 | if (!isUndefOrEqual(BitI, j + NumElts/2)) |
2941 | return false; | ||||
2942 | if (V2IsSplat) { | ||||
2943 | if (isUndefOrEqual(BitI1, NumElts)) | ||||
2944 | return false; | ||||
2945 | } else { | ||||
2946 | if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts)) | ||||
2947 | return false; | ||||
2948 | } | ||||
2949 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2950 | return true; |
2951 | } | ||||
2952 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2953 | bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) { |
2954 | SmallVector<int, 8> M; | ||||
2955 | N->getMask(M); | ||||
2956 | return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2957 | } |
2958 | |||||
2959 | /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form | ||||
2960 | /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef, | ||||
2961 | /// <0, 0, 1, 1> | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2962 | static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2963 | int NumElems = VT.getVectorNumElements(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2964 | if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16) |
2965 | return false; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2966 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2967 | for (int i = 0, j = 0; i != NumElems; i += 2, ++j) { |
2968 | int BitI = Mask[i]; | ||||
2969 | int BitI1 = Mask[i+1]; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2970 | if (!isUndefOrEqual(BitI, j)) |
2971 | return false; | ||||
2972 | if (!isUndefOrEqual(BitI1, j)) | ||||
2973 | return false; | ||||
2974 | } | ||||
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2975 | return true; |
Nate Begeman | da17a81 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 2976 | } |
2977 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2978 | bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) { |
2979 | SmallVector<int, 8> M; | ||||
2980 | N->getMask(M); | ||||
2981 | return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0)); | ||||
2982 | } | ||||
2983 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2984 | /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form |
2985 | /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef, | ||||
2986 | /// <2, 2, 3, 3> | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2987 | static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2988 | int NumElems = VT.getVectorNumElements(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2989 | if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16) |
2990 | return false; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2991 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2992 | for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) { |
2993 | int BitI = Mask[i]; | ||||
2994 | int BitI1 = Mask[i+1]; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2995 | if (!isUndefOrEqual(BitI, j)) |
2996 | return false; | ||||
2997 | if (!isUndefOrEqual(BitI1, j)) | ||||
2998 | return false; | ||||
2999 | } | ||||
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3000 | return true; |
Nate Begeman | da17a81 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 3001 | } |
3002 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3003 | bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) { |
3004 | SmallVector<int, 8> M; | ||||
3005 | N->getMask(M); | ||||
3006 | return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0)); | ||||
3007 | } | ||||
3008 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3009 | /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand |
3010 | /// specifies a shuffle of elements that is suitable for input to MOVSS, | ||||
3011 | /// MOVSD, and MOVD, i.e. setting the lowest element. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3012 | static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Eli Friedman | d49401f | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 3013 | if (VT.getVectorElementType().getSizeInBits() < 32) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3014 | return false; |
Eli Friedman | d49401f | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 3015 | |
3016 | int NumElts = VT.getVectorNumElements(); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3017 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3018 | if (!isUndefOrEqual(Mask[0], NumElts)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3019 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3020 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3021 | for (int i = 1; i < NumElts; ++i) |
3022 | if (!isUndefOrEqual(Mask[i], i)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3023 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3024 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3025 | return true; |
3026 | } | ||||
3027 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3028 | bool X86::isMOVLMask(ShuffleVectorSDNode *N) { |
3029 | SmallVector<int, 8> M; | ||||
3030 | N->getMask(M); | ||||
3031 | return ::isMOVLMask(M, N->getValueType(0)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3032 | } |
3033 | |||||
3034 | /// isCommutedMOVL - Returns true if the shuffle mask is except the reverse | ||||
3035 | /// of what x86 movss want. X86 movs requires the lowest element to be lowest | ||||
3036 | /// element of vector 2 and the other elements to come from vector 1 in order. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3037 | static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3038 | bool V2IsSplat = false, bool V2IsUndef = false) { |
3039 | int NumOps = VT.getVectorNumElements(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3040 | if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16) |
3041 | return false; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3042 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3043 | if (!isUndefOrEqual(Mask[0], 0)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3044 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3045 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3046 | for (int i = 1; i < NumOps; ++i) |
3047 | if (!(isUndefOrEqual(Mask[i], i+NumOps) || | ||||
3048 | (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) || | ||||
3049 | (V2IsSplat && isUndefOrEqual(Mask[i], NumOps)))) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3050 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3051 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3052 | return true; |
3053 | } | ||||
3054 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3055 | static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3056 | bool V2IsUndef = false) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3057 | SmallVector<int, 8> M; |
3058 | N->getMask(M); | ||||
3059 | return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3060 | } |
3061 | |||||
3062 | /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand | ||||
3063 | /// specifies a shuffle of elements that is suitable for input to MOVSHDUP. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3064 | bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) { |
3065 | if (N->getValueType(0).getVectorNumElements() != 4) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3066 | return false; |
3067 | |||||
3068 | // Expect 1, 1, 3, 3 | ||||
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3069 | for (unsigned i = 0; i < 2; ++i) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3070 | int Elt = N->getMaskElt(i); |
3071 | if (Elt >= 0 && Elt != 1) | ||||
3072 | return false; | ||||
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3073 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3074 | |
3075 | bool HasHi = false; | ||||
3076 | for (unsigned i = 2; i < 4; ++i) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3077 | int Elt = N->getMaskElt(i); |
3078 | if (Elt >= 0 && Elt != 3) | ||||
3079 | return false; | ||||
3080 | if (Elt == 3) | ||||
3081 | HasHi = true; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3082 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3083 | // Don't use movshdup if it can be done with a shufps. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3084 | // FIXME: verify that matching u, u, 3, 3 is what we want. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3085 | return HasHi; |
3086 | } | ||||
3087 | |||||
3088 | /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand | ||||
3089 | /// specifies a shuffle of elements that is suitable for input to MOVSLDUP. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3090 | bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) { |
3091 | if (N->getValueType(0).getVectorNumElements() != 4) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3092 | return false; |
3093 | |||||
3094 | // Expect 0, 0, 2, 2 | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3095 | for (unsigned i = 0; i < 2; ++i) |
3096 | if (N->getMaskElt(i) > 0) | ||||
3097 | return false; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3098 | |
3099 | bool HasHi = false; | ||||
3100 | for (unsigned i = 2; i < 4; ++i) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3101 | int Elt = N->getMaskElt(i); |
3102 | if (Elt >= 0 && Elt != 2) | ||||
3103 | return false; | ||||
3104 | if (Elt == 2) | ||||
3105 | HasHi = true; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3106 | } |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3107 | // Don't use movsldup if it can be done with a shufps. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3108 | return HasHi; |
3109 | } | ||||
3110 | |||||
Evan Cheng | a2497eb | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3111 | /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand |
3112 | /// specifies a shuffle of elements that is suitable for input to MOVDDUP. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3113 | bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) { |
3114 | int e = N->getValueType(0).getVectorNumElements() / 2; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3115 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3116 | for (int i = 0; i < e; ++i) |
3117 | if (!isUndefOrEqual(N->getMaskElt(i), i)) | ||||
Evan Cheng | a2497eb | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3118 | return false; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3119 | for (int i = 0; i < e; ++i) |
3120 | if (!isUndefOrEqual(N->getMaskElt(e+i), i)) | ||||
Evan Cheng | a2497eb | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3121 | return false; |
3122 | return true; | ||||
3123 | } | ||||
3124 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3125 | /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle |
Nate Begeman | 080f8e2 | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 3126 | /// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3127 | unsigned X86::getShuffleSHUFImmediate(SDNode *N) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3128 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); |
3129 | int NumOperands = SVOp->getValueType(0).getVectorNumElements(); | ||||
3130 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3131 | unsigned Shift = (NumOperands == 4) ? 2 : 1; |
3132 | unsigned Mask = 0; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3133 | for (int i = 0; i < NumOperands; ++i) { |
3134 | int Val = SVOp->getMaskElt(NumOperands-i-1); | ||||
3135 | if (Val < 0) Val = 0; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3136 | if (Val >= NumOperands) Val -= NumOperands; |
3137 | Mask |= Val; | ||||
3138 | if (i != NumOperands - 1) | ||||
3139 | Mask <<= Shift; | ||||
3140 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3141 | return Mask; |
3142 | } | ||||
3143 | |||||
3144 | /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle | ||||
Nate Begeman | 080f8e2 | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 3145 | /// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3146 | unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3147 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3148 | unsigned Mask = 0; |
3149 | // 8 nodes, but we only care about the last 4. | ||||
3150 | for (unsigned i = 7; i >= 4; --i) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3151 | int Val = SVOp->getMaskElt(i); |
3152 | if (Val >= 0) | ||||
Mon P Wang | 56d9164 | 2009-02-04 01:16:59 +0000 | [diff] [blame] | 3153 | Mask |= (Val - 4); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3154 | if (i != 4) |
3155 | Mask <<= 2; | ||||
3156 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3157 | return Mask; |
3158 | } | ||||
3159 | |||||
3160 | /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle | ||||
Nate Begeman | 080f8e2 | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 3161 | /// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3162 | unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3163 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3164 | unsigned Mask = 0; |
3165 | // 8 nodes, but we only care about the first 4. | ||||
3166 | for (int i = 3; i >= 0; --i) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3167 | int Val = SVOp->getMaskElt(i); |
3168 | if (Val >= 0) | ||||
3169 | Mask |= Val; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3170 | if (i != 0) |
3171 | Mask <<= 2; | ||||
3172 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3173 | return Mask; |
3174 | } | ||||
3175 | |||||
Nate Begeman | 080f8e2 | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 3176 | /// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle |
3177 | /// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction. | ||||
3178 | unsigned X86::getShufflePALIGNRImmediate(SDNode *N) { | ||||
3179 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); | ||||
3180 | EVT VVT = N->getValueType(0); | ||||
3181 | unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3; | ||||
3182 | int Val = 0; | ||||
3183 | |||||
3184 | unsigned i, e; | ||||
3185 | for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) { | ||||
3186 | Val = SVOp->getMaskElt(i); | ||||
3187 | if (Val >= 0) | ||||
3188 | break; | ||||
3189 | } | ||||
3190 | return (Val - i) * EltSize; | ||||
3191 | } | ||||
3192 | |||||
Evan Cheng | b723fb5 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 3193 | /// isZeroNode - Returns true if Elt is a constant zero or a floating point |
3194 | /// constant +0.0. | ||||
3195 | bool X86::isZeroNode(SDValue Elt) { | ||||
3196 | return ((isa<ConstantSDNode>(Elt) && | ||||
3197 | cast<ConstantSDNode>(Elt)->getZExtValue() == 0) || | ||||
3198 | (isa<ConstantFPSDNode>(Elt) && | ||||
3199 | cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero())); | ||||
3200 | } | ||||
3201 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3202 | /// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in |
3203 | /// their permute mask. | ||||
3204 | static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp, | ||||
3205 | SelectionDAG &DAG) { | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3206 | EVT VT = SVOp->getValueType(0); |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3207 | unsigned NumElems = VT.getVectorNumElements(); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3208 | SmallVector<int, 8> MaskVec; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3209 | |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3210 | for (unsigned i = 0; i != NumElems; ++i) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3211 | int idx = SVOp->getMaskElt(i); |
3212 | if (idx < 0) | ||||
3213 | MaskVec.push_back(idx); | ||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3214 | else if (idx < (int)NumElems) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3215 | MaskVec.push_back(idx + NumElems); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3216 | else |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3217 | MaskVec.push_back(idx - NumElems); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3218 | } |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3219 | return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1), |
3220 | SVOp->getOperand(0), &MaskVec[0]); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3221 | } |
3222 | |||||
Evan Cheng | a6769df | 2007-12-07 21:30:01 +0000 | [diff] [blame] | 3223 | /// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming |
3224 | /// the two vector operands have swapped position. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3225 | static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) { |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3226 | unsigned NumElems = VT.getVectorNumElements(); |
3227 | for (unsigned i = 0; i != NumElems; ++i) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3228 | int idx = Mask[i]; |
3229 | if (idx < 0) | ||||
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3230 | continue; |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3231 | else if (idx < (int)NumElems) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3232 | Mask[i] = idx + NumElems; |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3233 | else |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3234 | Mask[i] = idx - NumElems; |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3235 | } |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3236 | } |
3237 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3238 | /// ShouldXformToMOVHLPS - Return true if the node should be transformed to |
3239 | /// match movhlps. The lower half elements should come from upper half of | ||||
3240 | /// V1 (and in order), and the upper half elements should come from the upper | ||||
3241 | /// half of V2 (and in order). | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3242 | static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) { |
3243 | if (Op->getValueType(0).getVectorNumElements() != 4) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3244 | return false; |
3245 | for (unsigned i = 0, e = 2; i != e; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3246 | if (!isUndefOrEqual(Op->getMaskElt(i), i+2)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3247 | return false; |
3248 | for (unsigned i = 2; i != 4; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3249 | if (!isUndefOrEqual(Op->getMaskElt(i), i+4)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3250 | return false; |
3251 | return true; | ||||
3252 | } | ||||
3253 | |||||
3254 | /// isScalarLoadToVector - Returns true if the node is a scalar load that | ||||
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3255 | /// is promoted to a vector. It also returns the LoadSDNode by reference if |
3256 | /// required. | ||||
3257 | static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) { | ||||
Evan Cheng | a2497eb | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3258 | if (N->getOpcode() != ISD::SCALAR_TO_VECTOR) |
3259 | return false; | ||||
3260 | N = N->getOperand(0).getNode(); | ||||
3261 | if (!ISD::isNON_EXTLoad(N)) | ||||
3262 | return false; | ||||
3263 | if (LD) | ||||
3264 | *LD = cast<LoadSDNode>(N); | ||||
3265 | return true; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3266 | } |
3267 | |||||
3268 | /// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to | ||||
3269 | /// match movlp{s|d}. The lower half elements should come from lower half of | ||||
3270 | /// V1 (and in order), and the upper half elements should come from the upper | ||||
3271 | /// half of V2 (and in order). And since V1 will become the source of the | ||||
3272 | /// MOVLP, it must be either a vector load or a scalar load to vector. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3273 | static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, |
3274 | ShuffleVectorSDNode *Op) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3275 | if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1)) |
3276 | return false; | ||||
3277 | // Is V2 is a vector load, don't do this transformation. We will try to use | ||||
3278 | // load folding shufps op. | ||||
3279 | if (ISD::isNON_EXTLoad(V2)) | ||||
3280 | return false; | ||||
3281 | |||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3282 | unsigned NumElems = Op->getValueType(0).getVectorNumElements(); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3283 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3284 | if (NumElems != 2 && NumElems != 4) |
3285 | return false; | ||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3286 | for (unsigned i = 0, e = NumElems/2; i != e; ++i) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3287 | if (!isUndefOrEqual(Op->getMaskElt(i), i)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3288 | return false; |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3289 | for (unsigned i = NumElems/2; i != NumElems; ++i) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3290 | if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3291 | return false; |
3292 | return true; | ||||
3293 | } | ||||
3294 | |||||
3295 | /// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are | ||||
3296 | /// all the same. | ||||
3297 | static bool isSplatVector(SDNode *N) { | ||||
3298 | if (N->getOpcode() != ISD::BUILD_VECTOR) | ||||
3299 | return false; | ||||
3300 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3301 | SDValue SplatValue = N->getOperand(0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3302 | for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i) |
3303 | if (N->getOperand(i) != SplatValue) | ||||
3304 | return false; | ||||
3305 | return true; | ||||
3306 | } | ||||
3307 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3308 | /// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3309 | /// to an zero vector. |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3310 | /// FIXME: move to dag combiner / method on ShuffleVectorSDNode |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3311 | static bool isZeroShuffle(ShuffleVectorSDNode *N) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3312 | SDValue V1 = N->getOperand(0); |
3313 | SDValue V2 = N->getOperand(1); | ||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3314 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); |
3315 | for (unsigned i = 0; i != NumElems; ++i) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3316 | int Idx = N->getMaskElt(i); |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3317 | if (Idx >= (int)NumElems) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3318 | unsigned Opc = V2.getOpcode(); |
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3319 | if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode())) |
3320 | continue; | ||||
Evan Cheng | b723fb5 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 3321 | if (Opc != ISD::BUILD_VECTOR || |
3322 | !X86::isZeroNode(V2.getOperand(Idx-NumElems))) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3323 | return false; |
3324 | } else if (Idx >= 0) { | ||||
3325 | unsigned Opc = V1.getOpcode(); | ||||
3326 | if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode())) | ||||
3327 | continue; | ||||
Evan Cheng | b723fb5 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 3328 | if (Opc != ISD::BUILD_VECTOR || |
3329 | !X86::isZeroNode(V1.getOperand(Idx))) | ||||
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3330 | return false; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3331 | } |
3332 | } | ||||
3333 | return true; | ||||
3334 | } | ||||
3335 | |||||
3336 | /// getZeroVector - Returns a vector of specified type with all zero elements. | ||||
3337 | /// | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3338 | static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3339 | DebugLoc dl) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3340 | assert(VT.isVector() && "Expected a vector type"); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3341 | |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3342 | // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest |
3343 | // type. This ensures they get CSE'd. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3344 | SDValue Vec; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3345 | if (VT.getSizeInBits() == 64) { // MMX |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3346 | SDValue Cst = DAG.getTargetConstant(0, MVT::i32); |
3347 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst); | ||||
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3348 | } else if (HasSSE2) { // SSE2 |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3349 | SDValue Cst = DAG.getTargetConstant(0, MVT::i32); |
3350 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst); | ||||
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3351 | } else { // SSE1 |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3352 | SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32); |
3353 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst); | ||||
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3354 | } |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3355 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3356 | } |
3357 | |||||
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3358 | /// getOnesVector - Returns a vector of specified type with all bits set. |
3359 | /// | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3360 | static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3361 | assert(VT.isVector() && "Expected a vector type"); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3362 | |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3363 | // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest |
3364 | // type. This ensures they get CSE'd. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3365 | SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3366 | SDValue Vec; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3367 | if (VT.getSizeInBits() == 64) // MMX |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3368 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst); |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3369 | else // SSE |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3370 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3371 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec); |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3372 | } |
3373 | |||||
3374 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3375 | /// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements |
3376 | /// that point to V2 points to its first element. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3377 | static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3378 | EVT VT = SVOp->getValueType(0); |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3379 | unsigned NumElems = VT.getVectorNumElements(); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3380 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3381 | bool Changed = false; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3382 | SmallVector<int, 8> MaskVec; |
3383 | SVOp->getMask(MaskVec); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3384 | |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3385 | for (unsigned i = 0; i != NumElems; ++i) { |
3386 | if (MaskVec[i] > (int)NumElems) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3387 | MaskVec[i] = NumElems; |
3388 | Changed = true; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3389 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3390 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3391 | if (Changed) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3392 | return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0), |
3393 | SVOp->getOperand(1), &MaskVec[0]); | ||||
3394 | return SDValue(SVOp, 0); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3395 | } |
3396 | |||||
3397 | /// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd | ||||
3398 | /// operation of specified width. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3399 | static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3400 | SDValue V2) { |
3401 | unsigned NumElems = VT.getVectorNumElements(); | ||||
3402 | SmallVector<int, 8> Mask; | ||||
3403 | Mask.push_back(NumElems); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3404 | for (unsigned i = 1; i != NumElems; ++i) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3405 | Mask.push_back(i); |
3406 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3407 | } |
3408 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3409 | /// getUnpackl - Returns a vector_shuffle node for an unpackl operation. |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3410 | static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3411 | SDValue V2) { |
3412 | unsigned NumElems = VT.getVectorNumElements(); | ||||
3413 | SmallVector<int, 8> Mask; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3414 | for (unsigned i = 0, e = NumElems/2; i != e; ++i) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3415 | Mask.push_back(i); |
3416 | Mask.push_back(i + NumElems); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3417 | } |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3418 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3419 | } |
3420 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3421 | /// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation. |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3422 | static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3423 | SDValue V2) { |
3424 | unsigned NumElems = VT.getVectorNumElements(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3425 | unsigned Half = NumElems/2; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3426 | SmallVector<int, 8> Mask; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3427 | for (unsigned i = 0; i != Half; ++i) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3428 | Mask.push_back(i + Half); |
3429 | Mask.push_back(i + NumElems + Half); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3430 | } |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3431 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3432 | } |
3433 | |||||
Evan Cheng | bf8b2c5 | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 3434 | /// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32. |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3435 | static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3436 | bool HasSSE2) { |
3437 | if (SV->getValueType(0).getVectorNumElements() <= 4) | ||||
3438 | return SDValue(SV, 0); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3439 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3440 | EVT PVT = MVT::v4f32; |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3441 | EVT VT = SV->getValueType(0); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3442 | DebugLoc dl = SV->getDebugLoc(); |
3443 | SDValue V1 = SV->getOperand(0); | ||||
3444 | int NumElems = VT.getVectorNumElements(); | ||||
3445 | int EltNo = SV->getSplatIndex(); | ||||
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3446 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3447 | // unpack elements to the correct location |
3448 | while (NumElems > 4) { | ||||
3449 | if (EltNo < NumElems/2) { | ||||
3450 | V1 = getUnpackl(DAG, dl, VT, V1, V1); | ||||
3451 | } else { | ||||
3452 | V1 = getUnpackh(DAG, dl, VT, V1, V1); | ||||
3453 | EltNo -= NumElems/2; | ||||
3454 | } | ||||
3455 | NumElems >>= 1; | ||||
3456 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3457 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3458 | // Perform the splat. |
3459 | int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo }; | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3460 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3461 | V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]); |
3462 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3463 | } |
3464 | |||||
3465 | /// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified | ||||
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3466 | /// vector of zero or undef vector. This produces a shuffle where the low |
3467 | /// element of V2 is swizzled into the zero/undef vector, landing at element | ||||
3468 | /// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3). | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3469 | static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx, |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3470 | bool isZero, bool HasSSE2, |
3471 | SelectionDAG &DAG) { | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3472 | EVT VT = V2.getValueType(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3473 | SDValue V1 = isZero |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3474 | ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT); |
3475 | unsigned NumElems = VT.getVectorNumElements(); | ||||
3476 | SmallVector<int, 16> MaskVec; | ||||
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3477 | for (unsigned i = 0; i != NumElems; ++i) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3478 | // If this is the insertion idx, put the low elt of V2 here. |
3479 | MaskVec.push_back(i == Idx ? NumElems : i); | ||||
3480 | return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3481 | } |
3482 | |||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3483 | /// getNumOfConsecutiveZeros - Return the number of elements in a result of |
3484 | /// a shuffle that is zero. | ||||
3485 | static | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3486 | unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems, |
3487 | bool Low, SelectionDAG &DAG) { | ||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3488 | unsigned NumZeros = 0; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3489 | for (int i = 0; i < NumElems; ++i) { |
Evan Cheng | 57db53b | 2008-06-25 20:52:59 +0000 | [diff] [blame] | 3490 | unsigned Index = Low ? i : NumElems-i-1; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3491 | int Idx = SVOp->getMaskElt(Index); |
3492 | if (Idx < 0) { | ||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3493 | ++NumZeros; |
3494 | continue; | ||||
3495 | } | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3496 | SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index); |
Evan Cheng | b723fb5 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 3497 | if (Elt.getNode() && X86::isZeroNode(Elt)) |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3498 | ++NumZeros; |
3499 | else | ||||
3500 | break; | ||||
3501 | } | ||||
3502 | return NumZeros; | ||||
3503 | } | ||||
3504 | |||||
3505 | /// isVectorShift - Returns true if the shuffle can be implemented as a | ||||
3506 | /// logical left or right shift of a vector. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3507 | /// FIXME: split into pslldqi, psrldqi, palignr variants. |
3508 | static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG, | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3509 | bool &isLeft, SDValue &ShVal, unsigned &ShAmt) { |
John McCall | 1fb3c9f | 2010-04-07 01:49:15 +0000 | [diff] [blame] | 3510 | unsigned NumElems = SVOp->getValueType(0).getVectorNumElements(); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3511 | |
3512 | isLeft = true; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3513 | unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3514 | if (!NumZeros) { |
3515 | isLeft = false; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3516 | NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3517 | if (!NumZeros) |
3518 | return false; | ||||
3519 | } | ||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3520 | bool SeenV1 = false; |
3521 | bool SeenV2 = false; | ||||
John McCall | 1fb3c9f | 2010-04-07 01:49:15 +0000 | [diff] [blame] | 3522 | for (unsigned i = NumZeros; i < NumElems; ++i) { |
3523 | unsigned Val = isLeft ? (i - NumZeros) : i; | ||||
3524 | int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros)); | ||||
3525 | if (Idx_ < 0) | ||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3526 | continue; |
John McCall | 1fb3c9f | 2010-04-07 01:49:15 +0000 | [diff] [blame] | 3527 | unsigned Idx = (unsigned) Idx_; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3528 | if (Idx < NumElems) |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3529 | SeenV1 = true; |
3530 | else { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3531 | Idx -= NumElems; |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3532 | SeenV2 = true; |
3533 | } | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3534 | if (Idx != Val) |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3535 | return false; |
3536 | } | ||||
3537 | if (SeenV1 && SeenV2) | ||||
3538 | return false; | ||||
3539 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3540 | ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3541 | ShAmt = NumZeros; |
3542 | return true; | ||||
3543 | } | ||||
3544 | |||||
3545 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3546 | /// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8. |
3547 | /// | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3548 | static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3549 | unsigned NumNonZero, unsigned NumZero, |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 3550 | SelectionDAG &DAG, |
3551 | const TargetLowering &TLI) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3552 | if (NumNonZero > 8) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3553 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3554 | |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3555 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3556 | SDValue V(0, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3557 | bool First = true; |
3558 | for (unsigned i = 0; i < 16; ++i) { | ||||
3559 | bool ThisIsNonZero = (NonZeros & (1 << i)) != 0; | ||||
3560 | if (ThisIsNonZero && First) { | ||||
3561 | if (NumZero) | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3562 | V = getZeroVector(MVT::v8i16, true, DAG, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3563 | else |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3564 | V = DAG.getUNDEF(MVT::v8i16); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3565 | First = false; |
3566 | } | ||||
3567 | |||||
3568 | if ((i & 1) != 0) { | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3569 | SDValue ThisElt(0, 0), LastElt(0, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3570 | bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0; |
3571 | if (LastIsNonZero) { | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3572 | LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3573 | MVT::i16, Op.getOperand(i-1)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3574 | } |
3575 | if (ThisIsNonZero) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3576 | ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i)); |
3577 | ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16, | ||||
3578 | ThisElt, DAG.getConstant(8, MVT::i8)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3579 | if (LastIsNonZero) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3580 | ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3581 | } else |
3582 | ThisElt = LastElt; | ||||
3583 | |||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3584 | if (ThisElt.getNode()) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3585 | V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt, |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 3586 | DAG.getIntPtrConstant(i/2)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3587 | } |
3588 | } | ||||
3589 | |||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3590 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3591 | } |
3592 | |||||
3593 | /// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16. | ||||
3594 | /// | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3595 | static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros, |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 3596 | unsigned NumNonZero, unsigned NumZero, |
3597 | SelectionDAG &DAG, | ||||
3598 | const TargetLowering &TLI) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3599 | if (NumNonZero > 4) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3600 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3601 | |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3602 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3603 | SDValue V(0, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3604 | bool First = true; |
3605 | for (unsigned i = 0; i < 8; ++i) { | ||||
3606 | bool isNonZero = (NonZeros & (1 << i)) != 0; | ||||
3607 | if (isNonZero) { | ||||
3608 | if (First) { | ||||
3609 | if (NumZero) | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3610 | V = getZeroVector(MVT::v8i16, true, DAG, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3611 | else |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3612 | V = DAG.getUNDEF(MVT::v8i16); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3613 | First = false; |
3614 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3615 | V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3616 | MVT::v8i16, V, Op.getOperand(i), |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 3617 | DAG.getIntPtrConstant(i)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3618 | } |
3619 | } | ||||
3620 | |||||
3621 | return V; | ||||
3622 | } | ||||
3623 | |||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3624 | /// getVShift - Return a vector logical shift node. |
3625 | /// | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3626 | static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3627 | unsigned NumBits, SelectionDAG &DAG, |
3628 | const TargetLowering &TLI, DebugLoc dl) { | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3629 | bool isMMX = VT.getSizeInBits() == 64; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3630 | EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64; |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3631 | unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3632 | SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp); |
3633 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, | ||||
3634 | DAG.getNode(Opc, dl, ShVT, SrcOp, | ||||
Gabor Greif | 825aa89 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 3635 | DAG.getConstant(NumBits, TLI.getShiftAmountTy()))); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3636 | } |
3637 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3638 | SDValue |
Evan Cheng | e31a26a | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 3639 | X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl, |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 3640 | SelectionDAG &DAG) const { |
Evan Cheng | e31a26a | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 3641 | |
3642 | // Check if the scalar load can be widened into a vector load. And if | ||||
3643 | // the address is "base + cst" see if the cst can be "absorbed" into | ||||
3644 | // the shuffle mask. | ||||
3645 | if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) { | ||||
3646 | SDValue Ptr = LD->getBasePtr(); | ||||
3647 | if (!ISD::isNormalLoad(LD) || LD->isVolatile()) | ||||
3648 | return SDValue(); | ||||
3649 | EVT PVT = LD->getValueType(0); | ||||
3650 | if (PVT != MVT::i32 && PVT != MVT::f32) | ||||
3651 | return SDValue(); | ||||
3652 | |||||
3653 | int FI = -1; | ||||
3654 | int64_t Offset = 0; | ||||
3655 | if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) { | ||||
3656 | FI = FINode->getIndex(); | ||||
3657 | Offset = 0; | ||||
3658 | } else if (Ptr.getOpcode() == ISD::ADD && | ||||
3659 | isa<ConstantSDNode>(Ptr.getOperand(1)) && | ||||
3660 | isa<FrameIndexSDNode>(Ptr.getOperand(0))) { | ||||
3661 | FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex(); | ||||
3662 | Offset = Ptr.getConstantOperandVal(1); | ||||
3663 | Ptr = Ptr.getOperand(0); | ||||
3664 | } else { | ||||
3665 | return SDValue(); | ||||
3666 | } | ||||
3667 | |||||
3668 | SDValue Chain = LD->getChain(); | ||||
3669 | // Make sure the stack object alignment is at least 16. | ||||
3670 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); | ||||
3671 | if (DAG.InferPtrAlignment(Ptr) < 16) { | ||||
3672 | if (MFI->isFixedObjectIndex(FI)) { | ||||
Eric Christopher | c21aa85 | 2010-01-23 06:02:43 +0000 | [diff] [blame] | 3673 | // Can't change the alignment. FIXME: It's possible to compute |
3674 | // the exact stack offset and reference FI + adjust offset instead. | ||||
3675 | // If someone *really* cares about this. That's the way to implement it. | ||||
3676 | return SDValue(); | ||||
Evan Cheng | e31a26a | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 3677 | } else { |
3678 | MFI->setObjectAlignment(FI, 16); | ||||
3679 | } | ||||
3680 | } | ||||
3681 | |||||
3682 | // (Offset % 16) must be multiple of 4. Then address is then | ||||
3683 | // Ptr + (Offset & ~15). | ||||
3684 | if (Offset < 0) | ||||
3685 | return SDValue(); | ||||
3686 | if ((Offset % 16) & 3) | ||||
3687 | return SDValue(); | ||||
3688 | int64_t StartOffset = Offset & ~15; | ||||
3689 | if (StartOffset) | ||||
3690 | Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(), | ||||
3691 | Ptr,DAG.getConstant(StartOffset, Ptr.getValueType())); | ||||
3692 | |||||
3693 | int EltNo = (Offset - StartOffset) >> 2; | ||||
3694 | int Mask[4] = { EltNo, EltNo, EltNo, EltNo }; | ||||
3695 | EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32; | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 3696 | SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0, |
3697 | false, false, 0); | ||||
Evan Cheng | e31a26a | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 3698 | // Canonicalize it to a v4i32 shuffle. |
3699 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1); | ||||
3700 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, | ||||
3701 | DAG.getVectorShuffle(MVT::v4i32, dl, V1, | ||||
3702 | DAG.getUNDEF(MVT::v4i32), &Mask[0])); | ||||
3703 | } | ||||
3704 | |||||
3705 | return SDValue(); | ||||
3706 | } | ||||
3707 | |||||
Nate Begeman | 14d2ce6 | 2010-03-24 22:19:06 +0000 | [diff] [blame] | 3708 | /// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a |
3709 | /// vector of type 'VT', see if the elements can be replaced by a single large | ||||
3710 | /// load which has the same value as a build_vector whose operands are 'elts'. | ||||
3711 | /// | ||||
3712 | /// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a | ||||
3713 | /// | ||||
3714 | /// FIXME: we'd also like to handle the case where the last elements are zero | ||||
3715 | /// rather than undef via VZEXT_LOAD, but we do not detect that case today. | ||||
3716 | /// There's even a handy isZeroNode for that purpose. | ||||
Nate Begeman | 1aa900a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 3717 | static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts, |
3718 | DebugLoc &dl, SelectionDAG &DAG) { | ||||
3719 | EVT EltVT = VT.getVectorElementType(); | ||||
3720 | unsigned NumElems = Elts.size(); | ||||
3721 | |||||
Nate Begeman | 1aa900a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 3722 | LoadSDNode *LDBase = NULL; |
3723 | unsigned LastLoadedElt = -1U; | ||||
Nate Begeman | 14d2ce6 | 2010-03-24 22:19:06 +0000 | [diff] [blame] | 3724 | |
3725 | // For each element in the initializer, see if we've found a load or an undef. | ||||
3726 | // If we don't find an initial load element, or later load elements are | ||||
3727 | // non-consecutive, bail out. | ||||
Nate Begeman | 1aa900a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 3728 | for (unsigned i = 0; i < NumElems; ++i) { |
3729 | SDValue Elt = Elts[i]; | ||||
3730 | |||||
3731 | if (!Elt.getNode() || | ||||
3732 | (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode()))) | ||||
3733 | return SDValue(); | ||||
3734 | if (!LDBase) { | ||||
3735 | if (Elt.getNode()->getOpcode() == ISD::UNDEF) | ||||
3736 | return SDValue(); | ||||
3737 | LDBase = cast<LoadSDNode>(Elt.getNode()); | ||||
3738 | LastLoadedElt = i; | ||||
3739 | continue; | ||||
3740 | } | ||||
3741 | if (Elt.getOpcode() == ISD::UNDEF) | ||||
3742 | continue; | ||||
3743 | |||||
3744 | LoadSDNode *LD = cast<LoadSDNode>(Elt); | ||||
3745 | if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i)) | ||||
3746 | return SDValue(); | ||||
3747 | LastLoadedElt = i; | ||||
3748 | } | ||||
Nate Begeman | 14d2ce6 | 2010-03-24 22:19:06 +0000 | [diff] [blame] | 3749 | |
3750 | // If we have found an entire vector of loads and undefs, then return a large | ||||
3751 | // load of the entire vector width starting at the base pointer. If we found | ||||
3752 | // consecutive loads for the low half, generate a vzext_load node. | ||||
Nate Begeman | 1aa900a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 3753 | if (LastLoadedElt == NumElems - 1) { |
3754 | if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16) | ||||
3755 | return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(), | ||||
3756 | LDBase->getSrcValue(), LDBase->getSrcValueOffset(), | ||||
3757 | LDBase->isVolatile(), LDBase->isNonTemporal(), 0); | ||||
3758 | return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(), | ||||
3759 | LDBase->getSrcValue(), LDBase->getSrcValueOffset(), | ||||
3760 | LDBase->isVolatile(), LDBase->isNonTemporal(), | ||||
3761 | LDBase->getAlignment()); | ||||
3762 | } else if (NumElems == 4 && LastLoadedElt == 1) { | ||||
3763 | SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other); | ||||
3764 | SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() }; | ||||
3765 | SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2); | ||||
3766 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode); | ||||
3767 | } | ||||
3768 | return SDValue(); | ||||
3769 | } | ||||
3770 | |||||
Evan Cheng | e31a26a | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 3771 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 3772 | X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const { |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3773 | DebugLoc dl = Op.getDebugLoc(); |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3774 | // All zero's are handled with pxor, all one's are handled with pcmpeqd. |
Gabor Greif | 825aa89 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 3775 | if (ISD::isBuildVectorAllZeros(Op.getNode()) |
3776 | || ISD::isBuildVectorAllOnes(Op.getNode())) { | ||||
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3777 | // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to |
3778 | // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are | ||||
3779 | // eliminated on x86-32 hosts. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3780 | if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32) |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3781 | return Op; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3782 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3783 | if (ISD::isBuildVectorAllOnes(Op.getNode())) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3784 | return getOnesVector(Op.getValueType(), DAG, dl); |
3785 | return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl); | ||||
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3786 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3787 | |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3788 | EVT VT = Op.getValueType(); |
3789 | EVT ExtVT = VT.getVectorElementType(); | ||||
3790 | unsigned EVTBits = ExtVT.getSizeInBits(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3791 | |
3792 | unsigned NumElems = Op.getNumOperands(); | ||||
3793 | unsigned NumZero = 0; | ||||
3794 | unsigned NumNonZero = 0; | ||||
3795 | unsigned NonZeros = 0; | ||||
Chris Lattner | 92bdcb5 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3796 | bool IsAllConstants = true; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3797 | SmallSet<SDValue, 8> Values; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3798 | for (unsigned i = 0; i < NumElems; ++i) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3799 | SDValue Elt = Op.getOperand(i); |
Evan Cheng | c107349 | 2007-12-12 06:45:40 +0000 | [diff] [blame] | 3800 | if (Elt.getOpcode() == ISD::UNDEF) |
3801 | continue; | ||||
3802 | Values.insert(Elt); | ||||
3803 | if (Elt.getOpcode() != ISD::Constant && | ||||
3804 | Elt.getOpcode() != ISD::ConstantFP) | ||||
Chris Lattner | 92bdcb5 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3805 | IsAllConstants = false; |
Evan Cheng | b723fb5 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 3806 | if (X86::isZeroNode(Elt)) |
Evan Cheng | c107349 | 2007-12-12 06:45:40 +0000 | [diff] [blame] | 3807 | NumZero++; |
3808 | else { | ||||
3809 | NonZeros |= (1 << i); | ||||
3810 | NumNonZero++; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3811 | } |
3812 | } | ||||
3813 | |||||
3814 | if (NumNonZero == 0) { | ||||
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3815 | // All undef vector. Return an UNDEF. All zero vectors were handled above. |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 3816 | return DAG.getUNDEF(VT); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3817 | } |
3818 | |||||
Chris Lattner | 66a4dda | 2008-03-09 05:42:06 +0000 | [diff] [blame] | 3819 | // Special case for single non-zero, non-undef, element. |
Eli Friedman | d49401f | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 3820 | if (NumNonZero == 1) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3821 | unsigned Idx = CountTrailingZeros_32(NonZeros); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3822 | SDValue Item = Op.getOperand(Idx); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3823 | |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3824 | // If this is an insertion of an i64 value on x86-32, and if the top bits of |
3825 | // the value are obviously zero, truncate the value to i32 and do the | ||||
3826 | // insertion that way. Only do this if the value is non-constant or if the | ||||
3827 | // value is a constant being inserted into element 0. It is cheaper to do | ||||
3828 | // a constant pool load than it is to do a movd + shuffle. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3829 | if (ExtVT == MVT::i64 && !Subtarget->is64Bit() && |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3830 | (!IsAllConstants || Idx == 0)) { |
3831 | if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) { | ||||
3832 | // Handle MMX and SSE both. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3833 | EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32; |
3834 | unsigned VecElts = VT == MVT::v2i64 ? 4 : 2; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3835 | |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3836 | // Truncate the value (which may itself be a constant) to i32, and |
3837 | // convert it to a vector with movd (S2V+shuffle to zero extend). | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3838 | Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3839 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item); |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3840 | Item = getShuffleVectorZeroOrUndef(Item, 0, true, |
3841 | Subtarget->hasSSE2(), DAG); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3842 | |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3843 | // Now we have our 32-bit value zero extended in the low element of |
3844 | // a vector. If Idx != 0, swizzle it into place. | ||||
3845 | if (Idx != 0) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3846 | SmallVector<int, 4> Mask; |
3847 | Mask.push_back(Idx); | ||||
3848 | for (unsigned i = 1; i != VecElts; ++i) | ||||
3849 | Mask.push_back(i); | ||||
3850 | Item = DAG.getVectorShuffle(VecVT, dl, Item, | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3851 | DAG.getUNDEF(Item.getValueType()), |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3852 | &Mask[0]); |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3853 | } |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3854 | return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item); |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3855 | } |
3856 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3857 | |
Chris Lattner | ac91489 | 2008-03-08 22:59:52 +0000 | [diff] [blame] | 3858 | // If we have a constant or non-constant insertion into the low element of |
3859 | // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into | ||||
3860 | // the rest of the elements. This will be matched as movd/movq/movss/movsd | ||||
Eli Friedman | d49401f | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 3861 | // depending on what the source datatype is. |
3862 | if (Idx == 0) { | ||||
3863 | if (NumZero == 0) { | ||||
3864 | return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3865 | } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 || |
3866 | (ExtVT == MVT::i64 && Subtarget->is64Bit())) { | ||||
Eli Friedman | d49401f | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 3867 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); |
3868 | // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector. | ||||
3869 | return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(), | ||||
3870 | DAG); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3871 | } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) { |
3872 | Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item); | ||||
3873 | EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32; | ||||
Eli Friedman | d49401f | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 3874 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item); |
3875 | Item = getShuffleVectorZeroOrUndef(Item, 0, true, | ||||
3876 | Subtarget->hasSSE2(), DAG); | ||||
3877 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item); | ||||
3878 | } | ||||
Chris Lattner | 92bdcb5 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3879 | } |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3880 | |
3881 | // Is it a vector logical left shift? | ||||
3882 | if (NumElems == 2 && Idx == 1 && | ||||
Evan Cheng | b723fb5 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 3883 | X86::isZeroNode(Op.getOperand(0)) && |
3884 | !X86::isZeroNode(Op.getOperand(1))) { | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3885 | unsigned NumBits = VT.getSizeInBits(); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3886 | return getVShift(true, VT, |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3887 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 3888 | VT, Op.getOperand(1)), |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3889 | NumBits/2, DAG, *this, dl); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3890 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3891 | |
Chris Lattner | 92bdcb5 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3892 | if (IsAllConstants) // Otherwise, it's better to do a constpool load. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3893 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3894 | |
Chris Lattner | ac91489 | 2008-03-08 22:59:52 +0000 | [diff] [blame] | 3895 | // Otherwise, if this is a vector with i32 or f32 elements, and the element |
3896 | // is a non-constant being inserted into an element other than the low one, | ||||
3897 | // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka | ||||
3898 | // movd/movss) to move this into the low element, then shuffle it into | ||||
3899 | // place. | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3900 | if (EVTBits == 32) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3901 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3902 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3903 | // Turn it into a shuffle of zero and zero-extended scalar to vector. |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3904 | Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, |
3905 | Subtarget->hasSSE2(), DAG); | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3906 | SmallVector<int, 8> MaskVec; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3907 | for (unsigned i = 0; i < NumElems; i++) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3908 | MaskVec.push_back(i == Idx ? 0 : 1); |
3909 | return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3910 | } |
3911 | } | ||||
3912 | |||||
Chris Lattner | 66a4dda | 2008-03-09 05:42:06 +0000 | [diff] [blame] | 3913 | // Splat is obviously ok. Let legalizer expand it to a shuffle. |
Evan Cheng | e31a26a | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 3914 | if (Values.size() == 1) { |
3915 | if (EVTBits == 32) { | ||||
3916 | // Instead of a shuffle like this: | ||||
3917 | // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0> | ||||
3918 | // Check if it's possible to issue this instead. | ||||
3919 | // shuffle (vload ptr)), undef, <1, 1, 1, 1> | ||||
3920 | unsigned Idx = CountTrailingZeros_32(NonZeros); | ||||
3921 | SDValue Item = Op.getOperand(Idx); | ||||
3922 | if (Op.getNode()->isOnlyUserOf(Item.getNode())) | ||||
3923 | return LowerAsSplatVectorLoad(Item, VT, dl, DAG); | ||||
3924 | } | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3925 | return SDValue(); |
Evan Cheng | e31a26a | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 3926 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3927 | |
Dan Gohman | 2146324 | 2007-07-24 22:55:08 +0000 | [diff] [blame] | 3928 | // A vector full of immediates; various special cases are already |
3929 | // handled, so this is best done with a single constant-pool load. | ||||
Chris Lattner | 92bdcb5 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3930 | if (IsAllConstants) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3931 | return SDValue(); |
Dan Gohman | 2146324 | 2007-07-24 22:55:08 +0000 | [diff] [blame] | 3932 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3933 | // Let legalizer expand 2-wide build_vectors. |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3934 | if (EVTBits == 64) { |
3935 | if (NumNonZero == 1) { | ||||
3936 | // One half is zero or undef. | ||||
3937 | unsigned Idx = CountTrailingZeros_32(NonZeros); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3938 | SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3939 | Op.getOperand(Idx)); |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3940 | return getShuffleVectorZeroOrUndef(V2, Idx, true, |
3941 | Subtarget->hasSSE2(), DAG); | ||||
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3942 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3943 | return SDValue(); |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3944 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3945 | |
3946 | // If element VT is < 32 bits, convert it to inserts into a zero vector. | ||||
3947 | if (EVTBits == 8 && NumElems == 16) { | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3948 | SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3949 | *this); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3950 | if (V.getNode()) return V; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3951 | } |
3952 | |||||
3953 | if (EVTBits == 16 && NumElems == 8) { | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3954 | SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3955 | *this); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3956 | if (V.getNode()) return V; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3957 | } |
3958 | |||||
3959 | // If element VT is == 32 bits, turn it into a number of shuffles. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3960 | SmallVector<SDValue, 8> V; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3961 | V.resize(NumElems); |
3962 | if (NumElems == 4 && NumZero > 0) { | ||||
3963 | for (unsigned i = 0; i < 4; ++i) { | ||||
3964 | bool isZero = !(NonZeros & (1 << i)); | ||||
3965 | if (isZero) | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3966 | V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3967 | else |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3968 | V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3969 | } |
3970 | |||||
3971 | for (unsigned i = 0; i < 2; ++i) { | ||||
3972 | switch ((NonZeros & (0x3 << i*2)) >> (i*2)) { | ||||
3973 | default: break; | ||||
3974 | case 0: | ||||
3975 | V[i] = V[i*2]; // Must be a zero vector. | ||||
3976 | break; | ||||
3977 | case 1: | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3978 | V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3979 | break; |
3980 | case 2: | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3981 | V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3982 | break; |
3983 | case 3: | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3984 | V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3985 | break; |
3986 | } | ||||
3987 | } | ||||
3988 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3989 | SmallVector<int, 8> MaskVec; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3990 | bool Reverse = (NonZeros & 0x3) == 2; |
3991 | for (unsigned i = 0; i < 2; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3992 | MaskVec.push_back(Reverse ? 1-i : i); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3993 | Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2; |
3994 | for (unsigned i = 0; i < 2; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3995 | MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems); |
3996 | return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3997 | } |
3998 | |||||
Nate Begeman | 1aa900a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 3999 | if (Values.size() > 1 && VT.getSizeInBits() == 128) { |
4000 | // Check for a build vector of consecutive loads. | ||||
4001 | for (unsigned i = 0; i < NumElems; ++i) | ||||
4002 | V[i] = Op.getOperand(i); | ||||
4003 | |||||
4004 | // Check for elements which are consecutive loads. | ||||
4005 | SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG); | ||||
4006 | if (LD.getNode()) | ||||
4007 | return LD; | ||||
4008 | |||||
4009 | // For SSE 4.1, use inserts into undef. | ||||
4010 | if (getSubtarget()->hasSSE41()) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4011 | V[0] = DAG.getUNDEF(VT); |
4012 | for (unsigned i = 0; i < NumElems; ++i) | ||||
4013 | if (Op.getOperand(i).getOpcode() != ISD::UNDEF) | ||||
4014 | V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0], | ||||
4015 | Op.getOperand(i), DAG.getIntPtrConstant(i)); | ||||
4016 | return V[0]; | ||||
4017 | } | ||||
Nate Begeman | 1aa900a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4018 | |
4019 | // Otherwise, expand into a number of unpckl* | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4020 | // e.g. for v4f32 |
4021 | // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0> | ||||
4022 | // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1> | ||||
4023 | // Step 2: unpcklps X, Y ==> <3, 2, 1, 0> | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4024 | for (unsigned i = 0; i < NumElems; ++i) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4025 | V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4026 | NumElems >>= 1; |
4027 | while (NumElems != 0) { | ||||
4028 | for (unsigned i = 0; i < NumElems; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4029 | V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4030 | NumElems >>= 1; |
4031 | } | ||||
4032 | return V[0]; | ||||
4033 | } | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4034 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4035 | } |
4036 | |||||
Mon P Wang | a8ff0dd | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 4037 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 4038 | X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const { |
Mon P Wang | a8ff0dd | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 4039 | // We support concatenate two MMX registers and place them in a MMX |
4040 | // register. This is better than doing a stack convert. | ||||
4041 | DebugLoc dl = Op.getDebugLoc(); | ||||
4042 | EVT ResVT = Op.getValueType(); | ||||
4043 | assert(Op.getNumOperands() == 2); | ||||
4044 | assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 || | ||||
4045 | ResVT == MVT::v8i16 || ResVT == MVT::v16i8); | ||||
4046 | int Mask[2]; | ||||
4047 | SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0)); | ||||
4048 | SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec); | ||||
4049 | InVec = Op.getOperand(1); | ||||
4050 | if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) { | ||||
4051 | unsigned NumElts = ResVT.getVectorNumElements(); | ||||
4052 | VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp); | ||||
4053 | VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp, | ||||
4054 | InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1)); | ||||
4055 | } else { | ||||
4056 | InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec); | ||||
4057 | SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec); | ||||
4058 | Mask[0] = 0; Mask[1] = 2; | ||||
4059 | VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask); | ||||
4060 | } | ||||
4061 | return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp); | ||||
4062 | } | ||||
4063 | |||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4064 | // v8i16 shuffles - Prefer shuffles in the following order: |
4065 | // 1. [all] pshuflw, pshufhw, optional move | ||||
4066 | // 2. [ssse3] 1 x pshufb | ||||
4067 | // 3. [ssse3] 2 x pshufb + 1 x por | ||||
4068 | // 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw) | ||||
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 4069 | static |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4070 | SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp, |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 4071 | SelectionDAG &DAG, |
4072 | const X86TargetLowering &TLI) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4073 | SDValue V1 = SVOp->getOperand(0); |
4074 | SDValue V2 = SVOp->getOperand(1); | ||||
4075 | DebugLoc dl = SVOp->getDebugLoc(); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4076 | SmallVector<int, 8> MaskVals; |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4077 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4078 | // Determine if more than 1 of the words in each of the low and high quadwords |
4079 | // of the result come from the same quadword of one of the two inputs. Undef | ||||
4080 | // mask values count as coming from any quadword, for better codegen. | ||||
4081 | SmallVector<unsigned, 4> LoQuad(4); | ||||
4082 | SmallVector<unsigned, 4> HiQuad(4); | ||||
4083 | BitVector InputQuads(4); | ||||
4084 | for (unsigned i = 0; i < 8; ++i) { | ||||
4085 | SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4086 | int EltIdx = SVOp->getMaskElt(i); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4087 | MaskVals.push_back(EltIdx); |
4088 | if (EltIdx < 0) { | ||||
4089 | ++Quad[0]; | ||||
4090 | ++Quad[1]; | ||||
4091 | ++Quad[2]; | ||||
4092 | ++Quad[3]; | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4093 | continue; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4094 | } |
4095 | ++Quad[EltIdx / 4]; | ||||
4096 | InputQuads.set(EltIdx / 4); | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4097 | } |
Bill Wendling | 2c7cd59 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 4098 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4099 | int BestLoQuad = -1; |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4100 | unsigned MaxQuad = 1; |
4101 | for (unsigned i = 0; i < 4; ++i) { | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4102 | if (LoQuad[i] > MaxQuad) { |
4103 | BestLoQuad = i; | ||||
4104 | MaxQuad = LoQuad[i]; | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4105 | } |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 4106 | } |
4107 | |||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4108 | int BestHiQuad = -1; |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4109 | MaxQuad = 1; |
4110 | for (unsigned i = 0; i < 4; ++i) { | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4111 | if (HiQuad[i] > MaxQuad) { |
4112 | BestHiQuad = i; | ||||
4113 | MaxQuad = HiQuad[i]; | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4114 | } |
4115 | } | ||||
4116 | |||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4117 | // For SSSE3, If all 8 words of the result come from only 1 quadword of each |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4118 | // of the two input vectors, shuffle them into one input vector so only a |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4119 | // single pshufb instruction is necessary. If There are more than 2 input |
4120 | // quads, disable the next transformation since it does not help SSSE3. | ||||
4121 | bool V1Used = InputQuads[0] || InputQuads[1]; | ||||
4122 | bool V2Used = InputQuads[2] || InputQuads[3]; | ||||
4123 | if (TLI.getSubtarget()->hasSSSE3()) { | ||||
4124 | if (InputQuads.count() == 2 && V1Used && V2Used) { | ||||
4125 | BestLoQuad = InputQuads.find_first(); | ||||
4126 | BestHiQuad = InputQuads.find_next(BestLoQuad); | ||||
4127 | } | ||||
4128 | if (InputQuads.count() > 2) { | ||||
4129 | BestLoQuad = -1; | ||||
4130 | BestHiQuad = -1; | ||||
4131 | } | ||||
4132 | } | ||||
Bill Wendling | 2c7cd59 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 4133 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4134 | // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update |
4135 | // the shuffle mask. If a quad is scored as -1, that means that it contains | ||||
4136 | // words from all 4 input quadwords. | ||||
4137 | SDValue NewV; | ||||
4138 | if (BestLoQuad >= 0 || BestHiQuad >= 0) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4139 | SmallVector<int, 8> MaskV; |
4140 | MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad); | ||||
4141 | MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4142 | NewV = DAG.getVectorShuffle(MVT::v2i64, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4143 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1), |
4144 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]); | ||||
4145 | NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV); | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4146 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4147 | // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the |
4148 | // source words for the shuffle, to aid later transformations. | ||||
4149 | bool AllWordsInNewV = true; | ||||
Mon P Wang | b1db120 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 4150 | bool InOrder[2] = { true, true }; |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4151 | for (unsigned i = 0; i != 8; ++i) { |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4152 | int idx = MaskVals[i]; |
Mon P Wang | b1db120 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 4153 | if (idx != (int)i) |
4154 | InOrder[i/4] = false; | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4155 | if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad) |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4156 | continue; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4157 | AllWordsInNewV = false; |
4158 | break; | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4159 | } |
Bill Wendling | 2c7cd59 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 4160 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4161 | bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV; |
4162 | if (AllWordsInNewV) { | ||||
4163 | for (int i = 0; i != 8; ++i) { | ||||
4164 | int idx = MaskVals[i]; | ||||
4165 | if (idx < 0) | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4166 | continue; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4167 | idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4168 | if ((idx != i) && idx < 4) |
4169 | pshufhw = false; | ||||
4170 | if ((idx != i) && idx > 3) | ||||
4171 | pshuflw = false; | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4172 | } |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4173 | V1 = NewV; |
4174 | V2Used = false; | ||||
4175 | BestLoQuad = 0; | ||||
4176 | BestHiQuad = 1; | ||||
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 4177 | } |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4178 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4179 | // If we've eliminated the use of V2, and the new mask is a pshuflw or |
4180 | // pshufhw, that's as cheap as it gets. Return the new shuffle. | ||||
Mon P Wang | b1db120 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 4181 | if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) { |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4182 | return DAG.getVectorShuffle(MVT::v8i16, dl, NewV, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4183 | DAG.getUNDEF(MVT::v8i16), &MaskVals[0]); |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4184 | } |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4185 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4186 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4187 | // If we have SSSE3, and all words of the result are from 1 input vector, |
4188 | // case 2 is generated, otherwise case 3 is generated. If no SSSE3 | ||||
4189 | // is present, fall back to case 4. | ||||
4190 | if (TLI.getSubtarget()->hasSSSE3()) { | ||||
4191 | SmallVector<SDValue,16> pshufbMask; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4192 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4193 | // If we have elements from both input vectors, set the high bit of the |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4194 | // shuffle mask element to zero out elements that come from V2 in the V1 |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4195 | // mask, and elements that come from V1 in the V2 mask, so that the two |
4196 | // results can be OR'd together. | ||||
4197 | bool TwoInputs = V1Used && V2Used; | ||||
4198 | for (unsigned i = 0; i != 8; ++i) { | ||||
4199 | int EltIdx = MaskVals[i] * 2; | ||||
4200 | if (TwoInputs && (EltIdx >= 16)) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4201 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
4202 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4203 | continue; |
4204 | } | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4205 | pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8)); |
4206 | pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8)); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4207 | } |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4208 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4209 | V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1, |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4210 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4211 | MVT::v16i8, &pshufbMask[0], 16)); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4212 | if (!TwoInputs) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4213 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4214 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4215 | // Calculate the shuffle mask for the second input, shuffle it, and |
4216 | // OR it with the first shuffled input. | ||||
4217 | pshufbMask.clear(); | ||||
4218 | for (unsigned i = 0; i != 8; ++i) { | ||||
4219 | int EltIdx = MaskVals[i] * 2; | ||||
4220 | if (EltIdx < 16) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4221 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
4222 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4223 | continue; |
4224 | } | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4225 | pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8)); |
4226 | pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8)); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4227 | } |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4228 | V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4229 | V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2, |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4230 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4231 | MVT::v16i8, &pshufbMask[0], 16)); |
4232 | V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2); | ||||
4233 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4234 | } |
4235 | |||||
4236 | // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order, | ||||
4237 | // and update MaskVals with new element order. | ||||
4238 | BitVector InOrder(8); | ||||
4239 | if (BestLoQuad >= 0) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4240 | SmallVector<int, 8> MaskV; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4241 | for (int i = 0; i != 4; ++i) { |
4242 | int idx = MaskVals[i]; | ||||
4243 | if (idx < 0) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4244 | MaskV.push_back(-1); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4245 | InOrder.set(i); |
4246 | } else if ((idx / 4) == BestLoQuad) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4247 | MaskV.push_back(idx & 3); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4248 | InOrder.set(i); |
4249 | } else { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4250 | MaskV.push_back(-1); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4251 | } |
4252 | } | ||||
4253 | for (unsigned i = 4; i != 8; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4254 | MaskV.push_back(i); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4255 | NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16), |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4256 | &MaskV[0]); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4257 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4258 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4259 | // If BestHi >= 0, generate a pshufhw to put the high elements in order, |
4260 | // and update MaskVals with the new element order. | ||||
4261 | if (BestHiQuad >= 0) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4262 | SmallVector<int, 8> MaskV; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4263 | for (unsigned i = 0; i != 4; ++i) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4264 | MaskV.push_back(i); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4265 | for (unsigned i = 4; i != 8; ++i) { |
4266 | int idx = MaskVals[i]; | ||||
4267 | if (idx < 0) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4268 | MaskV.push_back(-1); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4269 | InOrder.set(i); |
4270 | } else if ((idx / 4) == BestHiQuad) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4271 | MaskV.push_back((idx & 3) + 4); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4272 | InOrder.set(i); |
4273 | } else { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4274 | MaskV.push_back(-1); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4275 | } |
4276 | } | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4277 | NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16), |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4278 | &MaskV[0]); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4279 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4280 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4281 | // In case BestHi & BestLo were both -1, which means each quadword has a word |
4282 | // from each of the four input quadwords, calculate the InOrder bitvector now | ||||
4283 | // before falling through to the insert/extract cleanup. | ||||
4284 | if (BestLoQuad == -1 && BestHiQuad == -1) { | ||||
4285 | NewV = V1; | ||||
4286 | for (int i = 0; i != 8; ++i) | ||||
4287 | if (MaskVals[i] < 0 || MaskVals[i] == i) | ||||
4288 | InOrder.set(i); | ||||
4289 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4290 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4291 | // The other elements are put in the right place using pextrw and pinsrw. |
4292 | for (unsigned i = 0; i != 8; ++i) { | ||||
4293 | if (InOrder[i]) | ||||
4294 | continue; | ||||
4295 | int EltIdx = MaskVals[i]; | ||||
4296 | if (EltIdx < 0) | ||||
4297 | continue; | ||||
4298 | SDValue ExtOp = (EltIdx < 8) | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4299 | ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1, |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4300 | DAG.getIntPtrConstant(EltIdx)) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4301 | : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2, |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4302 | DAG.getIntPtrConstant(EltIdx - 8)); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4303 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp, |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4304 | DAG.getIntPtrConstant(i)); |
4305 | } | ||||
4306 | return NewV; | ||||
4307 | } | ||||
4308 | |||||
4309 | // v16i8 shuffles - Prefer shuffles in the following order: | ||||
4310 | // 1. [ssse3] 1 x pshufb | ||||
4311 | // 2. [ssse3] 2 x pshufb + 1 x por | ||||
4312 | // 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw | ||||
4313 | static | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4314 | SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp, |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 4315 | SelectionDAG &DAG, |
4316 | const X86TargetLowering &TLI) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4317 | SDValue V1 = SVOp->getOperand(0); |
4318 | SDValue V2 = SVOp->getOperand(1); | ||||
4319 | DebugLoc dl = SVOp->getDebugLoc(); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4320 | SmallVector<int, 16> MaskVals; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4321 | SVOp->getMask(MaskVals); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4322 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4323 | // If we have SSSE3, case 1 is generated when all result bytes come from |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4324 | // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4325 | // present, fall back to case 3. |
4326 | // FIXME: kill V2Only once shuffles are canonizalized by getNode. | ||||
4327 | bool V1Only = true; | ||||
4328 | bool V2Only = true; | ||||
4329 | for (unsigned i = 0; i < 16; ++i) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4330 | int EltIdx = MaskVals[i]; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4331 | if (EltIdx < 0) |
4332 | continue; | ||||
4333 | if (EltIdx < 16) | ||||
4334 | V2Only = false; | ||||
4335 | else | ||||
4336 | V1Only = false; | ||||
4337 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4338 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4339 | // If SSSE3, use 1 pshufb instruction per vector with elements in the result. |
4340 | if (TLI.getSubtarget()->hasSSSE3()) { | ||||
4341 | SmallVector<SDValue,16> pshufbMask; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4342 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4343 | // If all result elements are from one input vector, then only translate |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4344 | // undef mask values to 0x80 (zero out result) in the pshufb mask. |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4345 | // |
4346 | // Otherwise, we have elements from both input vectors, and must zero out | ||||
4347 | // elements that come from V2 in the first mask, and V1 in the second mask | ||||
4348 | // so that we can OR them together. | ||||
4349 | bool TwoInputs = !(V1Only || V2Only); | ||||
4350 | for (unsigned i = 0; i != 16; ++i) { | ||||
4351 | int EltIdx = MaskVals[i]; | ||||
4352 | if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4353 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4354 | continue; |
4355 | } | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4356 | pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8)); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4357 | } |
4358 | // If all the elements are from V2, assign it to V1 and return after | ||||
4359 | // building the first pshufb. | ||||
4360 | if (V2Only) | ||||
4361 | V1 = V2; | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4362 | V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1, |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4363 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4364 | MVT::v16i8, &pshufbMask[0], 16)); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4365 | if (!TwoInputs) |
4366 | return V1; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4367 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4368 | // Calculate the shuffle mask for the second input, shuffle it, and |
4369 | // OR it with the first shuffled input. | ||||
4370 | pshufbMask.clear(); | ||||
4371 | for (unsigned i = 0; i != 16; ++i) { | ||||
4372 | int EltIdx = MaskVals[i]; | ||||
4373 | if (EltIdx < 16) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4374 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4375 | continue; |
4376 | } | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4377 | pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8)); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4378 | } |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4379 | V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2, |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4380 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4381 | MVT::v16i8, &pshufbMask[0], 16)); |
4382 | return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4383 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4384 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4385 | // No SSSE3 - Calculate in place words and then fix all out of place words |
4386 | // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from | ||||
4387 | // the 16 different words that comprise the two doublequadword input vectors. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4388 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1); |
4389 | V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4390 | SDValue NewV = V2Only ? V2 : V1; |
4391 | for (int i = 0; i != 8; ++i) { | ||||
4392 | int Elt0 = MaskVals[i*2]; | ||||
4393 | int Elt1 = MaskVals[i*2+1]; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4394 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4395 | // This word of the result is all undef, skip it. |
4396 | if (Elt0 < 0 && Elt1 < 0) | ||||
4397 | continue; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4398 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4399 | // This word of the result is already in the correct place, skip it. |
4400 | if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1)) | ||||
4401 | continue; | ||||
4402 | if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17)) | ||||
4403 | continue; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4404 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4405 | SDValue Elt0Src = Elt0 < 16 ? V1 : V2; |
4406 | SDValue Elt1Src = Elt1 < 16 ? V1 : V2; | ||||
4407 | SDValue InsElt; | ||||
Mon P Wang | d0cec7a | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4408 | |
4409 | // If Elt0 and Elt1 are defined, are consecutive, and can be load | ||||
4410 | // using a single extract together, load it and store it. | ||||
4411 | if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4412 | InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src, |
Mon P Wang | d0cec7a | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4413 | DAG.getIntPtrConstant(Elt1 / 2)); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4414 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt, |
Mon P Wang | d0cec7a | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4415 | DAG.getIntPtrConstant(i)); |
4416 | continue; | ||||
4417 | } | ||||
4418 | |||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4419 | // If Elt1 is defined, extract it from the appropriate source. If the |
Mon P Wang | d0cec7a | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4420 | // source byte is not also odd, shift the extracted word left 8 bits |
4421 | // otherwise clear the bottom 8 bits if we need to do an or. | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4422 | if (Elt1 >= 0) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4423 | InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src, |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4424 | DAG.getIntPtrConstant(Elt1 / 2)); |
4425 | if ((Elt1 & 1) == 0) | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4426 | InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt, |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4427 | DAG.getConstant(8, TLI.getShiftAmountTy())); |
Mon P Wang | d0cec7a | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4428 | else if (Elt0 >= 0) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4429 | InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt, |
4430 | DAG.getConstant(0xFF00, MVT::i16)); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4431 | } |
4432 | // If Elt0 is defined, extract it from the appropriate source. If the | ||||
4433 | // source byte is not also even, shift the extracted word right 8 bits. If | ||||
4434 | // Elt1 was also defined, OR the extracted values together before | ||||
4435 | // inserting them in the result. | ||||
4436 | if (Elt0 >= 0) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4437 | SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4438 | Elt0Src, DAG.getIntPtrConstant(Elt0 / 2)); |
4439 | if ((Elt0 & 1) != 0) | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4440 | InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0, |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4441 | DAG.getConstant(8, TLI.getShiftAmountTy())); |
Mon P Wang | d0cec7a | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4442 | else if (Elt1 >= 0) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4443 | InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0, |
4444 | DAG.getConstant(0x00FF, MVT::i16)); | ||||
4445 | InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0) | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4446 | : InsElt0; |
4447 | } | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4448 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt, |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4449 | DAG.getIntPtrConstant(i)); |
4450 | } | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4451 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV); |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4452 | } |
4453 | |||||
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4454 | /// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide |
4455 | /// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be | ||||
4456 | /// done when every pair / quad of shuffle mask elements point to elements in | ||||
4457 | /// the right sequence. e.g. | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4458 | /// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15> |
4459 | static | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4460 | SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp, |
4461 | SelectionDAG &DAG, | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 4462 | const TargetLowering &TLI, DebugLoc dl) { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4463 | EVT VT = SVOp->getValueType(0); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4464 | SDValue V1 = SVOp->getOperand(0); |
4465 | SDValue V2 = SVOp->getOperand(1); | ||||
4466 | unsigned NumElems = VT.getVectorNumElements(); | ||||
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4467 | unsigned NewWidth = (NumElems == 4) ? 2 : 4; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4468 | EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth); |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4469 | EVT MaskEltVT = MaskVT.getVectorElementType(); |
4470 | EVT NewVT = MaskVT; | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4471 | switch (VT.getSimpleVT().SimpleTy) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4472 | default: assert(false && "Unexpected!"); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4473 | case MVT::v4f32: NewVT = MVT::v2f64; break; |
4474 | case MVT::v4i32: NewVT = MVT::v2i64; break; | ||||
4475 | case MVT::v8i16: NewVT = MVT::v4i32; break; | ||||
4476 | case MVT::v16i8: NewVT = MVT::v4i32; break; | ||||
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4477 | } |
4478 | |||||
Anton Korobeynikov | 8c90d2a | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 4479 | if (NewWidth == 2) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4480 | if (VT.isInteger()) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4481 | NewVT = MVT::v2i64; |
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4482 | else |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4483 | NewVT = MVT::v2f64; |
Anton Korobeynikov | 8c90d2a | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 4484 | } |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4485 | int Scale = NumElems / NewWidth; |
4486 | SmallVector<int, 8> MaskVec; | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4487 | for (unsigned i = 0; i < NumElems; i += Scale) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4488 | int StartIdx = -1; |
4489 | for (int j = 0; j < Scale; ++j) { | ||||
4490 | int EltIdx = SVOp->getMaskElt(i+j); | ||||
4491 | if (EltIdx < 0) | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4492 | continue; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4493 | if (StartIdx == -1) |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4494 | StartIdx = EltIdx - (EltIdx % Scale); |
4495 | if (EltIdx != StartIdx + j) | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4496 | return SDValue(); |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4497 | } |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4498 | if (StartIdx == -1) |
4499 | MaskVec.push_back(-1); | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4500 | else |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4501 | MaskVec.push_back(StartIdx / Scale); |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 4502 | } |
4503 | |||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4504 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1); |
4505 | V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2); | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4506 | return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]); |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 4507 | } |
4508 | |||||
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 4509 | /// getVZextMovL - Return a zero-extending vector move low node. |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4510 | /// |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4511 | static SDValue getVZextMovL(EVT VT, EVT OpVT, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4512 | SDValue SrcOp, SelectionDAG &DAG, |
4513 | const X86Subtarget *Subtarget, DebugLoc dl) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4514 | if (VT == MVT::v2f64 || VT == MVT::v4f32) { |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4515 | LoadSDNode *LD = NULL; |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4516 | if (!isScalarLoadToVector(SrcOp.getNode(), &LD)) |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4517 | LD = dyn_cast<LoadSDNode>(SrcOp); |
4518 | if (!LD) { | ||||
4519 | // movssrr and movsdrr do not clear top bits. Try to use movd, movq | ||||
4520 | // instead. | ||||
Owen Anderson | 2dd68a2 | 2009-08-11 21:59:30 +0000 | [diff] [blame] | 4521 | MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32; |
4522 | if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) && | ||||
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4523 | SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR && |
4524 | SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT && | ||||
Owen Anderson | 2dd68a2 | 2009-08-11 21:59:30 +0000 | [diff] [blame] | 4525 | SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) { |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4526 | // PR2108 |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4527 | OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4528 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
4529 | DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT, | ||||
4530 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, | ||||
4531 | OpVT, | ||||
Gabor Greif | 825aa89 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 4532 | SrcOp.getOperand(0) |
4533 | .getOperand(0)))); | ||||
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4534 | } |
4535 | } | ||||
4536 | } | ||||
4537 | |||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4538 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
4539 | DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT, | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4540 | DAG.getNode(ISD::BIT_CONVERT, dl, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4541 | OpVT, SrcOp))); |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4542 | } |
4543 | |||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4544 | /// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of |
4545 | /// shuffles. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4546 | static SDValue |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4547 | LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) { |
4548 | SDValue V1 = SVOp->getOperand(0); | ||||
4549 | SDValue V2 = SVOp->getOperand(1); | ||||
4550 | DebugLoc dl = SVOp->getDebugLoc(); | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4551 | EVT VT = SVOp->getValueType(0); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4552 | |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4553 | SmallVector<std::pair<int, int>, 8> Locs; |
Rafael Espindola | 4e3ff5a | 2008-08-28 18:32:53 +0000 | [diff] [blame] | 4554 | Locs.resize(4); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4555 | SmallVector<int, 8> Mask1(4U, -1); |
4556 | SmallVector<int, 8> PermMask; | ||||
4557 | SVOp->getMask(PermMask); | ||||
4558 | |||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4559 | unsigned NumHi = 0; |
4560 | unsigned NumLo = 0; | ||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4561 | for (unsigned i = 0; i != 4; ++i) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4562 | int Idx = PermMask[i]; |
4563 | if (Idx < 0) { | ||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4564 | Locs[i] = std::make_pair(-1, -1); |
4565 | } else { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4566 | assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!"); |
4567 | if (Idx < 4) { | ||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4568 | Locs[i] = std::make_pair(0, NumLo); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4569 | Mask1[NumLo] = Idx; |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4570 | NumLo++; |
4571 | } else { | ||||
4572 | Locs[i] = std::make_pair(1, NumHi); | ||||
4573 | if (2+NumHi < 4) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4574 | Mask1[2+NumHi] = Idx; |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4575 | NumHi++; |
4576 | } | ||||
4577 | } | ||||
4578 | } | ||||
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4579 | |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4580 | if (NumLo <= 2 && NumHi <= 2) { |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4581 | // If no more than two elements come from either vector. This can be |
4582 | // implemented with two shuffles. First shuffle gather the elements. | ||||
4583 | // The second shuffle, which takes the first shuffle as both of its | ||||
4584 | // vector operands, put the elements into the right order. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4585 | V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4586 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4587 | SmallVector<int, 8> Mask2(4U, -1); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4588 | |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4589 | for (unsigned i = 0; i != 4; ++i) { |
4590 | if (Locs[i].first == -1) | ||||
4591 | continue; | ||||
4592 | else { | ||||
4593 | unsigned Idx = (i < 2) ? 0 : 4; | ||||
4594 | Idx += Locs[i].first * 2 + Locs[i].second; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4595 | Mask2[i] = Idx; |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4596 | } |
4597 | } | ||||
4598 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4599 | return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]); |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4600 | } else if (NumLo == 3 || NumHi == 3) { |
4601 | // Otherwise, we must have three elements from one vector, call it X, and | ||||
4602 | // one element from the other, call it Y. First, use a shufps to build an | ||||
4603 | // intermediate vector with the one element from Y and the element from X | ||||
4604 | // that will be in the same half in the final destination (the indexes don't | ||||
4605 | // matter). Then, use a shufps to build the final vector, taking the half | ||||
4606 | // containing the element from Y from the intermediate, and the other half | ||||
4607 | // from X. | ||||
4608 | if (NumHi == 3) { | ||||
4609 | // Normalize it so the 3 elements come from V1. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4610 | CommuteVectorShuffleMask(PermMask, VT); |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4611 | std::swap(V1, V2); |
4612 | } | ||||
4613 | |||||
4614 | // Find the element from V2. | ||||
4615 | unsigned HiIndex; | ||||
4616 | for (HiIndex = 0; HiIndex < 3; ++HiIndex) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4617 | int Val = PermMask[HiIndex]; |
4618 | if (Val < 0) | ||||
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4619 | continue; |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4620 | if (Val >= 4) |
4621 | break; | ||||
4622 | } | ||||
4623 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4624 | Mask1[0] = PermMask[HiIndex]; |
4625 | Mask1[1] = -1; | ||||
4626 | Mask1[2] = PermMask[HiIndex^1]; | ||||
4627 | Mask1[3] = -1; | ||||
4628 | V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); | ||||
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4629 | |
4630 | if (HiIndex >= 2) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4631 | Mask1[0] = PermMask[0]; |
4632 | Mask1[1] = PermMask[1]; | ||||
4633 | Mask1[2] = HiIndex & 1 ? 6 : 4; | ||||
4634 | Mask1[3] = HiIndex & 1 ? 4 : 6; | ||||
4635 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); | ||||
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4636 | } else { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4637 | Mask1[0] = HiIndex & 1 ? 2 : 0; |
4638 | Mask1[1] = HiIndex & 1 ? 0 : 2; | ||||
4639 | Mask1[2] = PermMask[2]; | ||||
4640 | Mask1[3] = PermMask[3]; | ||||
4641 | if (Mask1[2] >= 0) | ||||
4642 | Mask1[2] += 4; | ||||
4643 | if (Mask1[3] >= 0) | ||||
4644 | Mask1[3] += 4; | ||||
4645 | return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]); | ||||
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4646 | } |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4647 | } |
4648 | |||||
4649 | // Break it into (shuffle shuffle_hi, shuffle_lo). | ||||
4650 | Locs.clear(); | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4651 | SmallVector<int,8> LoMask(4U, -1); |
4652 | SmallVector<int,8> HiMask(4U, -1); | ||||
4653 | |||||
4654 | SmallVector<int,8> *MaskPtr = &LoMask; | ||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4655 | unsigned MaskIdx = 0; |
4656 | unsigned LoIdx = 0; | ||||
4657 | unsigned HiIdx = 2; | ||||
4658 | for (unsigned i = 0; i != 4; ++i) { | ||||
4659 | if (i == 2) { | ||||
4660 | MaskPtr = &HiMask; | ||||
4661 | MaskIdx = 1; | ||||
4662 | LoIdx = 0; | ||||
4663 | HiIdx = 2; | ||||
4664 | } | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4665 | int Idx = PermMask[i]; |
4666 | if (Idx < 0) { | ||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4667 | Locs[i] = std::make_pair(-1, -1); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4668 | } else if (Idx < 4) { |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4669 | Locs[i] = std::make_pair(MaskIdx, LoIdx); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4670 | (*MaskPtr)[LoIdx] = Idx; |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4671 | LoIdx++; |
4672 | } else { | ||||
4673 | Locs[i] = std::make_pair(MaskIdx, HiIdx); | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4674 | (*MaskPtr)[HiIdx] = Idx; |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4675 | HiIdx++; |
4676 | } | ||||
4677 | } | ||||
4678 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4679 | SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]); |
4680 | SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]); | ||||
4681 | SmallVector<int, 8> MaskOps; | ||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4682 | for (unsigned i = 0; i != 4; ++i) { |
4683 | if (Locs[i].first == -1) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4684 | MaskOps.push_back(-1); |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4685 | } else { |
4686 | unsigned Idx = Locs[i].first * 4 + Locs[i].second; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4687 | MaskOps.push_back(Idx); |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4688 | } |
4689 | } | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4690 | return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]); |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4691 | } |
4692 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4693 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 4694 | X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4695 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4696 | SDValue V1 = Op.getOperand(0); |
4697 | SDValue V2 = Op.getOperand(1); | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4698 | EVT VT = Op.getValueType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4699 | DebugLoc dl = Op.getDebugLoc(); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4700 | unsigned NumElems = VT.getVectorNumElements(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4701 | bool isMMX = VT.getSizeInBits() == 64; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4702 | bool V1IsUndef = V1.getOpcode() == ISD::UNDEF; |
4703 | bool V2IsUndef = V2.getOpcode() == ISD::UNDEF; | ||||
4704 | bool V1IsSplat = false; | ||||
4705 | bool V2IsSplat = false; | ||||
4706 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4707 | if (isZeroShuffle(SVOp)) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4708 | return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4709 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4710 | // Promote splats to v4f32. |
4711 | if (SVOp->isSplat()) { | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4712 | if (isMMX || NumElems < 4) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4713 | return Op; |
4714 | return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2()); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4715 | } |
4716 | |||||
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4717 | // If the shuffle can be profitably rewritten as a narrower shuffle, then |
4718 | // do it! | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4719 | if (VT == MVT::v8i16 || VT == MVT::v16i8) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4720 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4721 | if (NewOp.getNode()) |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4722 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4723 | LowerVECTOR_SHUFFLE(NewOp, DAG)); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4724 | } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) { |
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4725 | // FIXME: Figure out a cleaner way to do this. |
4726 | // Try to make use of movq to zero out the top part. | ||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4727 | if (ISD::isBuildVectorAllZeros(V2.getNode())) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4728 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4729 | if (NewOp.getNode()) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4730 | if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false)) |
4731 | return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0), | ||||
4732 | DAG, Subtarget, dl); | ||||
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4733 | } |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4734 | } else if (ISD::isBuildVectorAllZeros(V1.getNode())) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4735 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl); |
4736 | if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp))) | ||||
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 4737 | return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1), |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4738 | DAG, Subtarget, dl); |
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4739 | } |
4740 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4741 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4742 | if (X86::isPSHUFDMask(SVOp)) |
4743 | return Op; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4744 | |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4745 | // Check if this can be converted into a logical shift. |
4746 | bool isLeft = false; | ||||
4747 | unsigned ShAmt = 0; | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4748 | SDValue ShVal; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4749 | bool isShift = getSubtarget()->hasSSE2() && |
Evan Cheng | e31a26a | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 4750 | isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4751 | if (isShift && ShVal.hasOneUse()) { |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4752 | // If the shifted value has multiple uses, it may be cheaper to use |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4753 | // v_set0 + movlhps or movhlps, etc. |
Dan Gohman | 3bab1f7 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 4754 | EVT EltVT = VT.getVectorElementType(); |
4755 | ShAmt *= EltVT.getSizeInBits(); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4756 | return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4757 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4758 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4759 | if (X86::isMOVLMask(SVOp)) { |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4760 | if (V1IsUndef) |
4761 | return V2; | ||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4762 | if (ISD::isBuildVectorAllZeros(V1.getNode())) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4763 | return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl); |
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 4764 | if (!isMMX) |
4765 | return Op; | ||||
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4766 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4767 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4768 | // FIXME: fold these into legal mask. |
4769 | if (!isMMX && (X86::isMOVSHDUPMask(SVOp) || | ||||
4770 | X86::isMOVSLDUPMask(SVOp) || | ||||
4771 | X86::isMOVHLPSMask(SVOp) || | ||||
Nate Begeman | b13034d | 2009-11-07 23:17:15 +0000 | [diff] [blame] | 4772 | X86::isMOVLHPSMask(SVOp) || |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4773 | X86::isMOVLPMask(SVOp))) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4774 | return Op; |
4775 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4776 | if (ShouldXformToMOVHLPS(SVOp) || |
4777 | ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp)) | ||||
4778 | return CommuteVectorShuffle(SVOp, DAG); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4779 | |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4780 | if (isShift) { |
4781 | // No better options. Use a vshl / vsrl. | ||||
Dan Gohman | 3bab1f7 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 4782 | EVT EltVT = VT.getVectorElementType(); |
4783 | ShAmt *= EltVT.getSizeInBits(); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4784 | return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4785 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4786 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4787 | bool Commuted = false; |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 4788 | // FIXME: This should also accept a bitcast of a splat? Be careful, not |
4789 | // 1,1,1,1 -> v8i16 though. | ||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4790 | V1IsSplat = isSplatVector(V1.getNode()); |
4791 | V2IsSplat = isSplatVector(V2.getNode()); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4792 | |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 4793 | // Canonicalize the splat or undef, if present, to be on the RHS. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4794 | if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4795 | Op = CommuteVectorShuffle(SVOp, DAG); |
4796 | SVOp = cast<ShuffleVectorSDNode>(Op); | ||||
4797 | V1 = SVOp->getOperand(0); | ||||
4798 | V2 = SVOp->getOperand(1); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4799 | std::swap(V1IsSplat, V2IsSplat); |
4800 | std::swap(V1IsUndef, V2IsUndef); | ||||
4801 | Commuted = true; | ||||
4802 | } | ||||
4803 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4804 | if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) { |
4805 | // Shuffling low element of v1 into undef, just return v1. | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4806 | if (V2IsUndef) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4807 | return V1; |
4808 | // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which | ||||
4809 | // the instruction selector will not match, so get a canonical MOVL with | ||||
4810 | // swapped operands to undo the commute. | ||||
4811 | return getMOVL(DAG, dl, VT, V2, V1); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4812 | } |
4813 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4814 | if (X86::isUNPCKL_v_undef_Mask(SVOp) || |
4815 | X86::isUNPCKH_v_undef_Mask(SVOp) || | ||||
4816 | X86::isUNPCKLMask(SVOp) || | ||||
4817 | X86::isUNPCKHMask(SVOp)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4818 | return Op; |
4819 | |||||
4820 | if (V2IsSplat) { | ||||
4821 | // Normalize mask so all entries that point to V2 points to its first | ||||
4822 | // element then try to match unpck{h|l} again. If match, return a | ||||
4823 | // new vector_shuffle with the corrected mask. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4824 | SDValue NewMask = NormalizeMask(SVOp, DAG); |
4825 | ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask); | ||||
4826 | if (NSVOp != SVOp) { | ||||
4827 | if (X86::isUNPCKLMask(NSVOp, true)) { | ||||
4828 | return NewMask; | ||||
4829 | } else if (X86::isUNPCKHMask(NSVOp, true)) { | ||||
4830 | return NewMask; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4831 | } |
4832 | } | ||||
4833 | } | ||||
4834 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4835 | if (Commuted) { |
4836 | // Commute is back and try unpck* again. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4837 | // FIXME: this seems wrong. |
4838 | SDValue NewOp = CommuteVectorShuffle(SVOp, DAG); | ||||
4839 | ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp); | ||||
4840 | if (X86::isUNPCKL_v_undef_Mask(NewSVOp) || | ||||
4841 | X86::isUNPCKH_v_undef_Mask(NewSVOp) || | ||||
4842 | X86::isUNPCKLMask(NewSVOp) || | ||||
4843 | X86::isUNPCKHMask(NewSVOp)) | ||||
4844 | return NewOp; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4845 | } |
4846 | |||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4847 | // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4848 | |
4849 | // Normalize the node to match x86 shuffle ops if needed | ||||
4850 | if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp)) | ||||
4851 | return CommuteVectorShuffle(SVOp, DAG); | ||||
4852 | |||||
4853 | // Check for legal shuffle and return? | ||||
4854 | SmallVector<int, 16> PermMask; | ||||
4855 | SVOp->getMask(PermMask); | ||||
4856 | if (isShuffleMaskLegal(PermMask, VT)) | ||||
Evan Cheng | bf8b2c5 | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 4857 | return Op; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4858 | |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4859 | // Handle v8i16 specifically since SSE can do byte extraction and insertion. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4860 | if (VT == MVT::v8i16) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4861 | SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4862 | if (NewOp.getNode()) |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4863 | return NewOp; |
4864 | } | ||||
4865 | |||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4866 | if (VT == MVT::v16i8) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4867 | SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4868 | if (NewOp.getNode()) |
4869 | return NewOp; | ||||
4870 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4871 | |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4872 | // Handle all 4 wide cases with a number of shuffles except for MMX. |
4873 | if (NumElems == 4 && !isMMX) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4874 | return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4875 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4876 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4877 | } |
4878 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4879 | SDValue |
4880 | X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 4881 | SelectionDAG &DAG) const { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4882 | EVT VT = Op.getValueType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4883 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4884 | if (VT.getSizeInBits() == 8) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4885 | SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32, |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4886 | Op.getOperand(0), Op.getOperand(1)); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4887 | SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract, |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4888 | DAG.getValueType(VT)); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4889 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4890 | } else if (VT.getSizeInBits() == 16) { |
Evan Cheng | f9393b3 | 2009-01-02 05:29:08 +0000 | [diff] [blame] | 4891 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
4892 | // If Idx is 0, it's cheaper to do a move instead of a pextrw. | ||||
4893 | if (Idx == 0) | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4894 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, |
4895 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4896 | DAG.getNode(ISD::BIT_CONVERT, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4897 | MVT::v4i32, |
Evan Cheng | f9393b3 | 2009-01-02 05:29:08 +0000 | [diff] [blame] | 4898 | Op.getOperand(0)), |
4899 | Op.getOperand(1))); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4900 | SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32, |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4901 | Op.getOperand(0), Op.getOperand(1)); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4902 | SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract, |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4903 | DAG.getValueType(VT)); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4904 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4905 | } else if (VT == MVT::f32) { |
Evan Cheng | 6c24933 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4906 | // EXTRACTPS outputs to a GPR32 register which will require a movd to copy |
4907 | // the result back to FR32 register. It's only worth matching if the | ||||
Dan Gohman | 9fdd014 | 2008-10-31 00:57:24 +0000 | [diff] [blame] | 4908 | // result has a single use which is a store or a bitcast to i32. And in |
4909 | // the case of a store, it's not worth it if the index is a constant 0, | ||||
4910 | // because a MOVSSmr can be used instead, which is smaller and faster. | ||||
Evan Cheng | 6c24933 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4911 | if (!Op.hasOneUse()) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4912 | return SDValue(); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4913 | SDNode *User = *Op.getNode()->use_begin(); |
Dan Gohman | 9fdd014 | 2008-10-31 00:57:24 +0000 | [diff] [blame] | 4914 | if ((User->getOpcode() != ISD::STORE || |
4915 | (isa<ConstantSDNode>(Op.getOperand(1)) && | ||||
4916 | cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) && | ||||
Dan Gohman | 788db59 | 2008-04-16 02:32:24 +0000 | [diff] [blame] | 4917 | (User->getOpcode() != ISD::BIT_CONVERT || |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4918 | User->getValueType(0) != MVT::i32)) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4919 | return SDValue(); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4920 | SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, |
4921 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4922 | Op.getOperand(0)), |
4923 | Op.getOperand(1)); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4924 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract); |
4925 | } else if (VT == MVT::i32) { | ||||
Mon P Wang | ac2a3c5 | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 4926 | // ExtractPS works with constant index. |
4927 | if (isa<ConstantSDNode>(Op.getOperand(1))) | ||||
4928 | return Op; | ||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4929 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4930 | return SDValue(); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4931 | } |
4932 | |||||
4933 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4934 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 4935 | X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, |
4936 | SelectionDAG &DAG) const { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4937 | if (!isa<ConstantSDNode>(Op.getOperand(1))) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4938 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4939 | |
Evan Cheng | 6c24933 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4940 | if (Subtarget->hasSSE41()) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4941 | SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4942 | if (Res.getNode()) |
Evan Cheng | 6c24933 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4943 | return Res; |
4944 | } | ||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4945 | |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4946 | EVT VT = Op.getValueType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4947 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4948 | // TODO: handle v16i8. |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4949 | if (VT.getSizeInBits() == 16) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4950 | SDValue Vec = Op.getOperand(0); |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4951 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4952 | if (Idx == 0) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4953 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, |
4954 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4955 | DAG.getNode(ISD::BIT_CONVERT, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4956 | MVT::v4i32, Vec), |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4957 | Op.getOperand(1))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4958 | // Transform it so it match pextrw which produces a 32-bit result. |
Ken Dyck | 5d3fa64 | 2009-12-17 15:31:52 +0000 | [diff] [blame] | 4959 | EVT EltVT = MVT::i32; |
Dan Gohman | 3bab1f7 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 4960 | SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4961 | Op.getOperand(0), Op.getOperand(1)); |
Dan Gohman | 3bab1f7 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 4962 | SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4963 | DAG.getValueType(VT)); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4964 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4965 | } else if (VT.getSizeInBits() == 32) { |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4966 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4967 | if (Idx == 0) |
4968 | return Op; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4969 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4970 | // SHUFPS the element to the lowest double word, then movss. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4971 | int Mask[4] = { Idx, -1, -1, -1 }; |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4972 | EVT VVT = Op.getOperand(0).getValueType(); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4973 | SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0), |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4974 | DAG.getUNDEF(VVT), Mask); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4975 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec, |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 4976 | DAG.getIntPtrConstant(0)); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4977 | } else if (VT.getSizeInBits() == 64) { |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4978 | // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b |
4979 | // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught | ||||
4980 | // to match extract_elt for f64. | ||||
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4981 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4982 | if (Idx == 0) |
4983 | return Op; | ||||
4984 | |||||
4985 | // UNPCKHPD the element to the lowest double word, then movsd. | ||||
4986 | // Note if the lower 64 bits of the result of the UNPCKHPD is then stored | ||||
4987 | // to a f64mem, the whole operation is folded into a single MOVHPDmr. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4988 | int Mask[2] = { 1, -1 }; |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4989 | EVT VVT = Op.getOperand(0).getValueType(); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4990 | SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0), |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4991 | DAG.getUNDEF(VVT), Mask); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4992 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec, |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 4993 | DAG.getIntPtrConstant(0)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4994 | } |
4995 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4996 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4997 | } |
4998 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4999 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5000 | X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, |
5001 | SelectionDAG &DAG) const { | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5002 | EVT VT = Op.getValueType(); |
Dan Gohman | 3bab1f7 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5003 | EVT EltVT = VT.getVectorElementType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5004 | DebugLoc dl = Op.getDebugLoc(); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5005 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5006 | SDValue N0 = Op.getOperand(0); |
5007 | SDValue N1 = Op.getOperand(1); | ||||
5008 | SDValue N2 = Op.getOperand(2); | ||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5009 | |
Dan Gohman | 3bab1f7 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5010 | if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) && |
Dan Gohman | 5a7af04 | 2008-08-14 22:53:18 +0000 | [diff] [blame] | 5011 | isa<ConstantSDNode>(N2)) { |
Chris Lattner | 5fc65c5 | 2010-02-23 02:07:48 +0000 | [diff] [blame] | 5012 | unsigned Opc; |
5013 | if (VT == MVT::v8i16) | ||||
5014 | Opc = X86ISD::PINSRW; | ||||
5015 | else if (VT == MVT::v4i16) | ||||
5016 | Opc = X86ISD::MMX_PINSRW; | ||||
5017 | else if (VT == MVT::v16i8) | ||||
5018 | Opc = X86ISD::PINSRB; | ||||
5019 | else | ||||
5020 | Opc = X86ISD::PINSRB; | ||||
5021 | |||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5022 | // Transform it so it match pinsr{b,w} which expects a GR32 as its second |
5023 | // argument. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5024 | if (N1.getValueType() != MVT::i32) |
5025 | N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1); | ||||
5026 | if (N2.getValueType() != MVT::i32) | ||||
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5027 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue()); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5028 | return DAG.getNode(Opc, dl, VT, N0, N1, N2); |
Dan Gohman | 3bab1f7 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5029 | } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) { |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5030 | // Bits [7:6] of the constant are the source select. This will always be |
5031 | // zero here. The DAG Combiner may combine an extract_elt index into these | ||||
5032 | // bits. For example (insert (extract, 3), 2) could be matched by putting | ||||
5033 | // the '3' into bits [7:6] of X86ISD::INSERTPS. | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5034 | // Bits [5:4] of the constant are the destination select. This is the |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5035 | // value of the incoming immediate. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5036 | // Bits [3:0] of the constant are the zero mask. The DAG Combiner may |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5037 | // combine either bitwise AND or insert of float 0.0 to set these bits. |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5038 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4); |
Eric Christopher | efb657e | 2009-07-24 00:33:09 +0000 | [diff] [blame] | 5039 | // Create this as a scalar to vector.. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5040 | N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5041 | return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2); |
Dan Gohman | 3bab1f7 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5042 | } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) { |
Eric Christopher | efb657e | 2009-07-24 00:33:09 +0000 | [diff] [blame] | 5043 | // PINSR* works with constant index. |
5044 | return Op; | ||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5045 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5046 | return SDValue(); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5047 | } |
5048 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5049 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5050 | X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5051 | EVT VT = Op.getValueType(); |
Dan Gohman | 3bab1f7 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5052 | EVT EltVT = VT.getVectorElementType(); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5053 | |
5054 | if (Subtarget->hasSSE41()) | ||||
5055 | return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG); | ||||
5056 | |||||
Dan Gohman | 3bab1f7 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5057 | if (EltVT == MVT::i8) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5058 | return SDValue(); |
Evan Cheng | e12a7eb | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 5059 | |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5060 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5061 | SDValue N0 = Op.getOperand(0); |
5062 | SDValue N1 = Op.getOperand(1); | ||||
5063 | SDValue N2 = Op.getOperand(2); | ||||
Evan Cheng | e12a7eb | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 5064 | |
Dan Gohman | 3bab1f7 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5065 | if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) { |
Evan Cheng | e12a7eb | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 5066 | // Transform it so it match pinsrw which expects a 16-bit value in a GR32 |
5067 | // as its second argument. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5068 | if (N1.getValueType() != MVT::i32) |
5069 | N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1); | ||||
5070 | if (N2.getValueType() != MVT::i32) | ||||
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5071 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue()); |
Chris Lattner | 5fc65c5 | 2010-02-23 02:07:48 +0000 | [diff] [blame] | 5072 | return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW, |
5073 | dl, VT, N0, N1, N2); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5074 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5075 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5076 | } |
5077 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5078 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5079 | X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const { |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5080 | DebugLoc dl = Op.getDebugLoc(); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5081 | if (Op.getValueType() == MVT::v2f32) |
5082 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32, | ||||
5083 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32, | ||||
5084 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, | ||||
Evan Cheng | 759fe02 | 2008-07-22 18:39:19 +0000 | [diff] [blame] | 5085 | Op.getOperand(0)))); |
5086 | |||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5087 | if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64) |
5088 | return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0)); | ||||
Rafael Espindola | fe2a397 | 2009-08-03 02:45:34 +0000 | [diff] [blame] | 5089 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5090 | SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0)); |
5091 | EVT VT = MVT::v2i32; | ||||
5092 | switch (Op.getValueType().getSimpleVT().SimpleTy) { | ||||
Evan Cheng | d1045a6 | 2008-02-18 23:04:32 +0000 | [diff] [blame] | 5093 | default: break; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5094 | case MVT::v16i8: |
5095 | case MVT::v8i16: | ||||
5096 | VT = MVT::v4i32; | ||||
Evan Cheng | d1045a6 | 2008-02-18 23:04:32 +0000 | [diff] [blame] | 5097 | break; |
5098 | } | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5099 | return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), |
5100 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5101 | } |
5102 | |||||
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 5103 | // ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as |
5104 | // their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is | ||||
5105 | // one of the above mentioned nodes. It has to be wrapped because otherwise | ||||
5106 | // Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only | ||||
5107 | // be used to form addressing mode. These wrapped nodes will be selected | ||||
5108 | // into MOV32ri. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5109 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5110 | X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5111 | ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5112 | |
Chris Lattner | 5062b3b | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 5113 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the |
5114 | // global base reg. | ||||
5115 | unsigned char OpFlag = 0; | ||||
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5116 | unsigned WrapperKind = X86ISD::Wrapper; |
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5117 | CodeModel::Model M = getTargetMachine().getCodeModel(); |
5118 | |||||
Chris Lattner | 28d40c6 | 2009-07-11 20:29:19 +0000 | [diff] [blame] | 5119 | if (Subtarget->isPICStyleRIPRel() && |
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5120 | (M == CodeModel::Small || M == CodeModel::Kernel)) |
Chris Lattner | aa7c6d2 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 5121 | WrapperKind = X86ISD::WrapperRIP; |
Chris Lattner | 4a94893 | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 5122 | else if (Subtarget->isPICStyleGOT()) |
Chris Lattner | f165d34 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5123 | OpFlag = X86II::MO_GOTOFF; |
Chris Lattner | 2e9393c | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 5124 | else if (Subtarget->isPICStyleStubPIC()) |
Chris Lattner | f165d34 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5125 | OpFlag = X86II::MO_PIC_BASE_OFFSET; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5126 | |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5127 | SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(), |
Chris Lattner | 5062b3b | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 5128 | CP->getAlignment(), |
5129 | CP->getOffset(), OpFlag); | ||||
5130 | DebugLoc DL = CP->getDebugLoc(); | ||||
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5131 | Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5132 | // With PIC, the address is actually $g + Offset. |
Chris Lattner | 5062b3b | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 5133 | if (OpFlag) { |
5134 | Result = DAG.getNode(ISD::ADD, DL, getPointerTy(), | ||||
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 5135 | DAG.getNode(X86ISD::GlobalBaseReg, |
Chris Lattner | d2c680b | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 5136 | DebugLoc(), getPointerTy()), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5137 | Result); |
5138 | } | ||||
5139 | |||||
5140 | return Result; | ||||
5141 | } | ||||
5142 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5143 | SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const { |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5144 | JumpTableSDNode *JT = cast<JumpTableSDNode>(Op); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5145 | |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5146 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the |
5147 | // global base reg. | ||||
5148 | unsigned char OpFlag = 0; | ||||
5149 | unsigned WrapperKind = X86ISD::Wrapper; | ||||
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5150 | CodeModel::Model M = getTargetMachine().getCodeModel(); |
5151 | |||||
Chris Lattner | 28d40c6 | 2009-07-11 20:29:19 +0000 | [diff] [blame] | 5152 | if (Subtarget->isPICStyleRIPRel() && |
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5153 | (M == CodeModel::Small || M == CodeModel::Kernel)) |
Chris Lattner | aa7c6d2 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 5154 | WrapperKind = X86ISD::WrapperRIP; |
Chris Lattner | 4a94893 | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 5155 | else if (Subtarget->isPICStyleGOT()) |
Chris Lattner | f165d34 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5156 | OpFlag = X86II::MO_GOTOFF; |
Chris Lattner | 2e9393c | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 5157 | else if (Subtarget->isPICStyleStubPIC()) |
Chris Lattner | f165d34 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5158 | OpFlag = X86II::MO_PIC_BASE_OFFSET; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5159 | |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5160 | SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(), |
5161 | OpFlag); | ||||
5162 | DebugLoc DL = JT->getDebugLoc(); | ||||
5163 | Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5164 | |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5165 | // With PIC, the address is actually $g + Offset. |
5166 | if (OpFlag) { | ||||
5167 | Result = DAG.getNode(ISD::ADD, DL, getPointerTy(), | ||||
5168 | DAG.getNode(X86ISD::GlobalBaseReg, | ||||
Chris Lattner | d2c680b | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 5169 | DebugLoc(), getPointerTy()), |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5170 | Result); |
5171 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5172 | |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5173 | return Result; |
5174 | } | ||||
5175 | |||||
5176 | SDValue | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5177 | X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const { |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5178 | const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol(); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5179 | |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5180 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the |
5181 | // global base reg. | ||||
5182 | unsigned char OpFlag = 0; | ||||
5183 | unsigned WrapperKind = X86ISD::Wrapper; | ||||
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5184 | CodeModel::Model M = getTargetMachine().getCodeModel(); |
5185 | |||||
Chris Lattner | 28d40c6 | 2009-07-11 20:29:19 +0000 | [diff] [blame] | 5186 | if (Subtarget->isPICStyleRIPRel() && |
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5187 | (M == CodeModel::Small || M == CodeModel::Kernel)) |
Chris Lattner | aa7c6d2 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 5188 | WrapperKind = X86ISD::WrapperRIP; |
Chris Lattner | 4a94893 | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 5189 | else if (Subtarget->isPICStyleGOT()) |
Chris Lattner | f165d34 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5190 | OpFlag = X86II::MO_GOTOFF; |
Chris Lattner | 2e9393c | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 5191 | else if (Subtarget->isPICStyleStubPIC()) |
Chris Lattner | f165d34 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5192 | OpFlag = X86II::MO_PIC_BASE_OFFSET; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5193 | |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5194 | SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5195 | |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5196 | DebugLoc DL = Op.getDebugLoc(); |
5197 | Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5198 | |
5199 | |||||
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5200 | // With PIC, the address is actually $g + Offset. |
5201 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_ && | ||||
Chris Lattner | aa7c6d2 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 5202 | !Subtarget->is64Bit()) { |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5203 | Result = DAG.getNode(ISD::ADD, DL, getPointerTy(), |
5204 | DAG.getNode(X86ISD::GlobalBaseReg, | ||||
Chris Lattner | d2c680b | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 5205 | DebugLoc(), getPointerTy()), |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5206 | Result); |
5207 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5208 | |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5209 | return Result; |
5210 | } | ||||
5211 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5212 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5213 | X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | 885793b | 2009-11-20 23:18:13 +0000 | [diff] [blame] | 5214 | // Create the TargetBlockAddressAddress node. |
5215 | unsigned char OpFlags = | ||||
5216 | Subtarget->ClassifyBlockAddressReference(); | ||||
Dan Gohman | 064403e | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 5217 | CodeModel::Model M = getTargetMachine().getCodeModel(); |
Dan Gohman | 36c56d0 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 5218 | const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress(); |
Dan Gohman | 885793b | 2009-11-20 23:18:13 +0000 | [diff] [blame] | 5219 | DebugLoc dl = Op.getDebugLoc(); |
5220 | SDValue Result = DAG.getBlockAddress(BA, getPointerTy(), | ||||
5221 | /*isTarget=*/true, OpFlags); | ||||
5222 | |||||
Dan Gohman | 064403e | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 5223 | if (Subtarget->isPICStyleRIPRel() && |
5224 | (M == CodeModel::Small || M == CodeModel::Kernel)) | ||||
Dan Gohman | 885793b | 2009-11-20 23:18:13 +0000 | [diff] [blame] | 5225 | Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result); |
5226 | else | ||||
5227 | Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result); | ||||
Dan Gohman | 064403e | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 5228 | |
Dan Gohman | 885793b | 2009-11-20 23:18:13 +0000 | [diff] [blame] | 5229 | // With PIC, the address is actually $g + Offset. |
5230 | if (isGlobalRelativeToPICBase(OpFlags)) { | ||||
5231 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), | ||||
5232 | DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()), | ||||
5233 | Result); | ||||
5234 | } | ||||
Dan Gohman | 064403e | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 5235 | |
5236 | return Result; | ||||
5237 | } | ||||
5238 | |||||
5239 | SDValue | ||||
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5240 | X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl, |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5241 | int64_t Offset, |
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 5242 | SelectionDAG &DAG) const { |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5243 | // Create the TargetGlobalAddress node, folding in the constant |
5244 | // offset if it is legal. | ||||
Chris Lattner | 505aa6c | 2009-07-10 07:20:05 +0000 | [diff] [blame] | 5245 | unsigned char OpFlags = |
5246 | Subtarget->ClassifyGlobalReference(GV, getTargetMachine()); | ||||
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5247 | CodeModel::Model M = getTargetMachine().getCodeModel(); |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5248 | SDValue Result; |
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5249 | if (OpFlags == X86II::MO_NO_FLAG && |
5250 | X86::isOffsetSuitableForCodeModel(Offset, M)) { | ||||
Chris Lattner | 9ab4e66 | 2009-07-09 00:58:53 +0000 | [diff] [blame] | 5251 | // A direct static reference to a global. |
Dale Johannesen | f97110c | 2009-07-21 00:12:29 +0000 | [diff] [blame] | 5252 | Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset); |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5253 | Offset = 0; |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5254 | } else { |
Chris Lattner | 5bdaa52 | 2009-06-27 05:39:56 +0000 | [diff] [blame] | 5255 | Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags); |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5256 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5257 | |
Chris Lattner | 28d40c6 | 2009-07-11 20:29:19 +0000 | [diff] [blame] | 5258 | if (Subtarget->isPICStyleRIPRel() && |
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5259 | (M == CodeModel::Small || M == CodeModel::Kernel)) |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5260 | Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result); |
5261 | else | ||||
5262 | Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result); | ||||
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5263 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5264 | // With PIC, the address is actually $g + Offset. |
Chris Lattner | 054532c | 2009-07-10 07:34:39 +0000 | [diff] [blame] | 5265 | if (isGlobalRelativeToPICBase(OpFlags)) { |
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5266 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
5267 | DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()), | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5268 | Result); |
5269 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5270 | |
Chris Lattner | 054532c | 2009-07-10 07:34:39 +0000 | [diff] [blame] | 5271 | // For globals that require a load from a stub to get the address, emit the |
5272 | // load. | ||||
5273 | if (isGlobalStubReference(OpFlags)) | ||||
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5274 | Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5275 | PseudoSourceValue::getGOT(), 0, false, false, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5276 | |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5277 | // If there was a non-zero offset that we didn't fold, create an explicit |
5278 | // addition for it. | ||||
5279 | if (Offset != 0) | ||||
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5280 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result, |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5281 | DAG.getConstant(Offset, getPointerTy())); |
5282 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5283 | return Result; |
5284 | } | ||||
5285 | |||||
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 5286 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5287 | X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const { |
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 5288 | const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5289 | int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5290 | return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG); |
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 5291 | } |
5292 | |||||
Rafael Espindola | af759ab | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 5293 | static SDValue |
5294 | GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA, | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5295 | SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg, |
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 5296 | unsigned char OperandFlags) { |
Anton Korobeynikov | 7767af5 | 2009-12-11 19:39:55 +0000 | [diff] [blame] | 5297 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5298 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); |
Rafael Espindola | af759ab | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 5299 | DebugLoc dl = GA->getDebugLoc(); |
5300 | SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), | ||||
5301 | GA->getValueType(0), | ||||
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 5302 | GA->getOffset(), |
5303 | OperandFlags); | ||||
Rafael Espindola | af759ab | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 5304 | if (InFlag) { |
5305 | SDValue Ops[] = { Chain, TGA, *InFlag }; | ||||
Rafael Espindola | 7fc4b8d | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 5306 | Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3); |
Rafael Espindola | af759ab | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 5307 | } else { |
5308 | SDValue Ops[] = { Chain, TGA }; | ||||
Rafael Espindola | 7fc4b8d | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 5309 | Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2); |
Rafael Espindola | af759ab | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 5310 | } |
Anton Korobeynikov | 7767af5 | 2009-12-11 19:39:55 +0000 | [diff] [blame] | 5311 | |
5312 | // TLSADDR will be codegen'ed as call. Inform MFI that function has calls. | ||||
Bill Wendling | b6d3f25 | 2010-05-14 21:14:32 +0000 | [diff] [blame] | 5313 | MFI->setAdjustsStack(true); |
Anton Korobeynikov | 7767af5 | 2009-12-11 19:39:55 +0000 | [diff] [blame] | 5314 | |
Rafael Espindola | 7fc4b8d | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 5315 | SDValue Flag = Chain.getValue(1); |
5316 | return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag); | ||||
Rafael Espindola | af759ab | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 5317 | } |
5318 | |||||
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 5319 | // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5320 | static SDValue |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 5321 | LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG, |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5322 | const EVT PtrVT) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5323 | SDValue InFlag; |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 5324 | DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better |
5325 | SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX, | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5326 | DAG.getNode(X86ISD::GlobalBaseReg, |
Chris Lattner | d2c680b | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 5327 | DebugLoc(), PtrVT), InFlag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5328 | InFlag = Chain.getValue(1); |
5329 | |||||
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 5330 | return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5331 | } |
5332 | |||||
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 5333 | // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5334 | static SDValue |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 5335 | LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG, |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5336 | const EVT PtrVT) { |
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 5337 | return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, |
5338 | X86::RAX, X86II::MO_TLSGD); | ||||
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 5339 | } |
5340 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5341 | // Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or |
5342 | // "local exec" model. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5343 | static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG, |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5344 | const EVT PtrVT, TLSModel::Model model, |
Rafael Espindola | b93a512 | 2009-04-13 13:02:49 +0000 | [diff] [blame] | 5345 | bool is64Bit) { |
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5346 | DebugLoc dl = GA->getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5347 | // Get the Thread Pointer |
Rafael Espindola | bca99f7 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 5348 | SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress, |
Chris Lattner | d2c680b | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 5349 | DebugLoc(), PtrVT, |
Rafael Espindola | b93a512 | 2009-04-13 13:02:49 +0000 | [diff] [blame] | 5350 | DAG.getRegister(is64Bit? X86::FS : X86::GS, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5351 | MVT::i32)); |
Rafael Espindola | bca99f7 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 5352 | |
5353 | SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base, | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5354 | NULL, 0, false, false, 0); |
Rafael Espindola | bca99f7 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 5355 | |
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 5356 | unsigned char OperandFlags = 0; |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5357 | // Most TLS accesses are not RIP relative, even on x86-64. One exception is |
5358 | // initialexec. | ||||
5359 | unsigned WrapperKind = X86ISD::Wrapper; | ||||
5360 | if (model == TLSModel::LocalExec) { | ||||
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 5361 | OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF; |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5362 | } else if (is64Bit) { |
5363 | assert(model == TLSModel::InitialExec); | ||||
5364 | OperandFlags = X86II::MO_GOTTPOFF; | ||||
5365 | WrapperKind = X86ISD::WrapperRIP; | ||||
5366 | } else { | ||||
5367 | assert(model == TLSModel::InitialExec); | ||||
5368 | OperandFlags = X86II::MO_INDNTPOFF; | ||||
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 5369 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5370 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5371 | // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial |
5372 | // exec) | ||||
Chris Lattner | 3207f8b | 2009-06-21 02:22:34 +0000 | [diff] [blame] | 5373 | SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0), |
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 5374 | GA->getOffset(), OperandFlags); |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5375 | SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5376 | |
Rafael Espindola | 7b620af | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 5377 | if (model == TLSModel::InitialExec) |
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5378 | Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5379 | PseudoSourceValue::getGOT(), 0, false, false, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5380 | |
5381 | // The address of the thread local variable is the add of the thread | ||||
5382 | // pointer with the offset of the variable. | ||||
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5383 | return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5384 | } |
5385 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5386 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5387 | X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5388 | // TODO: implement the "local dynamic" model |
5389 | // TODO: implement the "initial exec"model for pic executables | ||||
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 5390 | assert(Subtarget->isTargetELF() && |
5391 | "TLS not implemented for non-ELF targets"); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5392 | GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op); |
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 5393 | const GlobalValue *GV = GA->getGlobal(); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5394 | |
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 5395 | // If GV is an alias then use the aliasee for determining |
5396 | // thread-localness. | ||||
5397 | if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV)) | ||||
5398 | GV = GA->resolveAliasedGlobal(false); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5399 | |
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 5400 | TLSModel::Model model = getTLSModel(GV, |
5401 | getTargetMachine().getRelocationModel()); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5402 | |
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 5403 | switch (model) { |
5404 | case TLSModel::GeneralDynamic: | ||||
5405 | case TLSModel::LocalDynamic: // not implemented | ||||
5406 | if (Subtarget->is64Bit()) | ||||
Rafael Espindola | 7b620af | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 5407 | return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy()); |
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 5408 | return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy()); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5409 | |
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 5410 | case TLSModel::InitialExec: |
5411 | case TLSModel::LocalExec: | ||||
5412 | return LowerToTLSExecModel(GA, DAG, getPointerTy(), model, | ||||
5413 | Subtarget->is64Bit()); | ||||
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 5414 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5415 | |
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 5416 | llvm_unreachable("Unreachable"); |
Chris Lattner | da028df | 2009-04-01 22:14:45 +0000 | [diff] [blame] | 5417 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5418 | } |
5419 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5420 | |
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 5421 | /// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5422 | /// take a 2 x i32 value to shift plus a shift amount. |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5423 | SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | 092014e | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 5424 | assert(Op.getNumOperands() == 3 && "Not a double-shift!"); |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5425 | EVT VT = Op.getValueType(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5426 | unsigned VTBits = VT.getSizeInBits(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5427 | DebugLoc dl = Op.getDebugLoc(); |
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 5428 | bool isSRA = Op.getOpcode() == ISD::SRA_PARTS; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5429 | SDValue ShOpLo = Op.getOperand(0); |
5430 | SDValue ShOpHi = Op.getOperand(1); | ||||
5431 | SDValue ShAmt = Op.getOperand(2); | ||||
Chris Lattner | 996d9e5 | 2009-07-29 05:48:09 +0000 | [diff] [blame] | 5432 | SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5433 | DAG.getConstant(VTBits - 1, MVT::i8)) |
Chris Lattner | 996d9e5 | 2009-07-29 05:48:09 +0000 | [diff] [blame] | 5434 | : DAG.getConstant(0, VT); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5435 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5436 | SDValue Tmp2, Tmp3; |
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 5437 | if (Op.getOpcode() == ISD::SHL_PARTS) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5438 | Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt); |
5439 | Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt); | ||||
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 5440 | } else { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5441 | Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt); |
5442 | Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt); | ||||
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 5443 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5444 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5445 | SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt, |
5446 | DAG.getConstant(VTBits, MVT::i8)); | ||||
Chris Lattner | 4497701 | 2010-02-22 00:28:59 +0000 | [diff] [blame] | 5447 | SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5448 | AndNode, DAG.getConstant(0, MVT::i8)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5449 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5450 | SDValue Hi, Lo; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5451 | SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5452 | SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond }; |
5453 | SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond }; | ||||
Duncan Sands | f19591c | 2008-06-30 10:19:09 +0000 | [diff] [blame] | 5454 | |
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 5455 | if (Op.getOpcode() == ISD::SHL_PARTS) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5456 | Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4); |
5457 | Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4); | ||||
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 5458 | } else { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5459 | Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4); |
5460 | Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4); | ||||
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 5461 | } |
5462 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5463 | SDValue Ops[2] = { Lo, Hi }; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5464 | return DAG.getMergeValues(Ops, 2, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5465 | } |
5466 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5467 | SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, |
5468 | SelectionDAG &DAG) const { | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5469 | EVT SrcVT = Op.getOperand(0).getValueType(); |
Eli Friedman | c0521fb | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 5470 | |
5471 | if (SrcVT.isVector()) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5472 | if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) { |
Eli Friedman | c0521fb | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 5473 | return Op; |
5474 | } | ||||
5475 | return SDValue(); | ||||
5476 | } | ||||
5477 | |||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5478 | assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 && |
Chris Lattner | dd3e142 | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 5479 | "Unknown SINT_TO_FP to lower!"); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5480 | |
Eli Friedman | 9d77ac3 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 5481 | // These are really Legal; return the operand so the caller accepts it as |
5482 | // Legal. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5483 | if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType())) |
Eli Friedman | 9d77ac3 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 5484 | return Op; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5485 | if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) && |
Eli Friedman | 9d77ac3 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 5486 | Subtarget->is64Bit()) { |
5487 | return Op; | ||||
5488 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5489 | |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5490 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5491 | unsigned Size = SrcVT.getSizeInBits()/8; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5492 | MachineFunction &MF = DAG.getMachineFunction(); |
David Greene | 6424ab9 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 5493 | int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5494 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5495 | SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), |
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 5496 | StackSlot, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5497 | PseudoSourceValue::getFixedStack(SSFI), 0, |
5498 | false, false, 0); | ||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5499 | return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG); |
5500 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5501 | |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5502 | SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, |
Dale Johannesen | 58d8a70 | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 5503 | SDValue StackSlot, |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5504 | SelectionDAG &DAG) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5505 | // Build the FILD |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5506 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5507 | SDVTList Tys; |
Chris Lattner | cf515b5 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 5508 | bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType()); |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 5509 | if (useSSE) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5510 | Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5511 | else |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5512 | Tys = DAG.getVTList(Op.getValueType(), MVT::Other); |
Benjamin Kramer | 65f60c9 | 2009-12-29 16:57:26 +0000 | [diff] [blame] | 5513 | SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) }; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5514 | SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl, |
Benjamin Kramer | 65f60c9 | 2009-12-29 16:57:26 +0000 | [diff] [blame] | 5515 | Tys, Ops, array_lengthof(Ops)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5516 | |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 5517 | if (useSSE) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5518 | Chain = Result.getValue(1); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5519 | SDValue InFlag = Result.getValue(2); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5520 | |
5521 | // FIXME: Currently the FST is flagged to the FILD_FLAG. This | ||||
5522 | // shouldn't be necessary except that RFP cannot be live across | ||||
5523 | // multiple blocks. When stackifier is fixed, they can be uncoupled. | ||||
5524 | MachineFunction &MF = DAG.getMachineFunction(); | ||||
David Greene | 6424ab9 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 5525 | int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5526 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5527 | Tys = DAG.getVTList(MVT::Other); |
Benjamin Kramer | 65f60c9 | 2009-12-29 16:57:26 +0000 | [diff] [blame] | 5528 | SDValue Ops[] = { |
5529 | Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag | ||||
5530 | }; | ||||
5531 | Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops)); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5532 | Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5533 | PseudoSourceValue::getFixedStack(SSFI), 0, |
5534 | false, false, 0); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5535 | } |
5536 | |||||
5537 | return Result; | ||||
5538 | } | ||||
5539 | |||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5540 | // LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion. |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5541 | SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, |
5542 | SelectionDAG &DAG) const { | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5543 | // This algorithm is not obvious. Here it is in C code, more or less: |
5544 | /* | ||||
5545 | double uint64_to_double( uint32_t hi, uint32_t lo ) { | ||||
5546 | static const __m128i exp = { 0x4330000045300000ULL, 0 }; | ||||
5547 | static const __m128d bias = { 0x1.0p84, 0x1.0p52 }; | ||||
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 5548 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5549 | // Copy ints to xmm registers. |
5550 | __m128i xh = _mm_cvtsi32_si128( hi ); | ||||
5551 | __m128i xl = _mm_cvtsi32_si128( lo ); | ||||
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 5552 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5553 | // Combine into low half of a single xmm register. |
5554 | __m128i x = _mm_unpacklo_epi32( xh, xl ); | ||||
5555 | __m128d d; | ||||
5556 | double sd; | ||||
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 5557 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5558 | // Merge in appropriate exponents to give the integer bits the right |
5559 | // magnitude. | ||||
5560 | x = _mm_unpacklo_epi32( x, exp ); | ||||
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 5561 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5562 | // Subtract away the biases to deal with the IEEE-754 double precision |
5563 | // implicit 1. | ||||
5564 | d = _mm_sub_pd( (__m128d) x, bias ); | ||||
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 5565 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5566 | // All conversions up to here are exact. The correctly rounded result is |
5567 | // calculated using the current rounding mode using the following | ||||
5568 | // horizontal add. | ||||
5569 | d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) ); | ||||
5570 | _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this | ||||
5571 | // store doesn't really need to be here (except | ||||
5572 | // maybe to zero the other double) | ||||
5573 | return sd; | ||||
5574 | } | ||||
5575 | */ | ||||
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 5576 | |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5577 | DebugLoc dl = Op.getDebugLoc(); |
Owen Anderson | 6361f97 | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 5578 | LLVMContext *Context = DAG.getContext(); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5579 | |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 5580 | // Build some magic constants. |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5581 | std::vector<Constant*> CV0; |
Owen Anderson | eacb44d | 2009-07-24 23:12:02 +0000 | [diff] [blame] | 5582 | CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000))); |
5583 | CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000))); | ||||
5584 | CV0.push_back(ConstantInt::get(*Context, APInt(32, 0))); | ||||
5585 | CV0.push_back(ConstantInt::get(*Context, APInt(32, 0))); | ||||
Owen Anderson | 2f422e0 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 5586 | Constant *C0 = ConstantVector::get(CV0); |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5587 | SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16); |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 5588 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5589 | std::vector<Constant*> CV1; |
Owen Anderson | 6361f97 | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 5590 | CV1.push_back( |
Owen Anderson | d363a0e | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 5591 | ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL)))); |
Owen Anderson | 6361f97 | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 5592 | CV1.push_back( |
Owen Anderson | d363a0e | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 5593 | ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL)))); |
Owen Anderson | 2f422e0 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 5594 | Constant *C1 = ConstantVector::get(CV1); |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5595 | SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16); |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 5596 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5597 | SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, |
5598 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | ||||
Duncan Sands | ca872ca | 2008-10-22 11:24:12 +0000 | [diff] [blame] | 5599 | Op.getOperand(0), |
5600 | DAG.getIntPtrConstant(1))); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5601 | SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, |
5602 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | ||||
Duncan Sands | ca872ca | 2008-10-22 11:24:12 +0000 | [diff] [blame] | 5603 | Op.getOperand(0), |
5604 | DAG.getIntPtrConstant(0))); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5605 | SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2); |
5606 | SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0, | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5607 | PseudoSourceValue::getConstantPool(), 0, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5608 | false, false, 16); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5609 | SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0); |
5610 | SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2); | ||||
5611 | SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1, | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5612 | PseudoSourceValue::getConstantPool(), 0, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5613 | false, false, 16); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5614 | SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1); |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5615 | |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 5616 | // Add the halves; easiest way is to swap them into another reg first. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5617 | int ShufMask[2] = { 1, -1 }; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5618 | SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub, |
5619 | DAG.getUNDEF(MVT::v2f64), ShufMask); | ||||
5620 | SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub); | ||||
5621 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add, | ||||
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 5622 | DAG.getIntPtrConstant(0)); |
5623 | } | ||||
5624 | |||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5625 | // LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion. |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5626 | SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, |
5627 | SelectionDAG &DAG) const { | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5628 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5629 | // FP constant to bias correct the final result. |
5630 | SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL), | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5631 | MVT::f64); |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5632 | |
5633 | // Load the 32-bit value into an XMM register. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5634 | SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, |
5635 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5636 | Op.getOperand(0), |
5637 | DAG.getIntPtrConstant(0))); | ||||
5638 | |||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5639 | Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, |
5640 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load), | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5641 | DAG.getIntPtrConstant(0)); |
5642 | |||||
5643 | // Or the load with the bias. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5644 | SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64, |
5645 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5646 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5647 | MVT::v2f64, Load)), |
5648 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5649 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5650 | MVT::v2f64, Bias))); |
5651 | Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, | ||||
5652 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or), | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5653 | DAG.getIntPtrConstant(0)); |
5654 | |||||
5655 | // Subtract the bias. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5656 | SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias); |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5657 | |
5658 | // Handle final rounding. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5659 | EVT DestVT = Op.getValueType(); |
Bill Wendling | db547de | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 5660 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5661 | if (DestVT.bitsLT(MVT::f64)) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5662 | return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub, |
Bill Wendling | db547de | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 5663 | DAG.getIntPtrConstant(0)); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5664 | } else if (DestVT.bitsGT(MVT::f64)) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5665 | return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub); |
Bill Wendling | db547de | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 5666 | } |
5667 | |||||
5668 | // Handle final rounding. | ||||
5669 | return Sub; | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5670 | } |
5671 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5672 | SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, |
5673 | SelectionDAG &DAG) const { | ||||
Evan Cheng | 44fd239 | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 5674 | SDValue N0 = Op.getOperand(0); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5675 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5676 | |
Dale Johannesen | 58d8a70 | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 5677 | // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't |
Evan Cheng | 44fd239 | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 5678 | // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform |
5679 | // the optimization here. | ||||
5680 | if (DAG.SignBitIsZero(N0)) | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5681 | return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0); |
Evan Cheng | 44fd239 | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 5682 | |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5683 | EVT SrcVT = N0.getValueType(); |
Dale Johannesen | 58d8a70 | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 5684 | EVT DstVT = Op.getValueType(); |
5685 | if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64) | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5686 | return LowerUINT_TO_FP_i64(Op, DAG); |
Dale Johannesen | 58d8a70 | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 5687 | else if (SrcVT == MVT::i32 && X86ScalarSSEf64) |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5688 | return LowerUINT_TO_FP_i32(Op, DAG); |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5689 | |
5690 | // Make a 64-bit buffer, and use it to build an FILD. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5691 | SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64); |
Dale Johannesen | 58d8a70 | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 5692 | if (SrcVT == MVT::i32) { |
5693 | SDValue WordOff = DAG.getConstant(4, getPointerTy()); | ||||
5694 | SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl, | ||||
5695 | getPointerTy(), StackSlot, WordOff); | ||||
5696 | SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), | ||||
5697 | StackSlot, NULL, 0, false, false, 0); | ||||
5698 | SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32), | ||||
5699 | OffsetSlot, NULL, 0, false, false, 0); | ||||
5700 | SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG); | ||||
5701 | return Fild; | ||||
5702 | } | ||||
5703 | |||||
5704 | assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP"); | ||||
5705 | SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5706 | StackSlot, NULL, 0, false, false, 0); |
Dale Johannesen | 58d8a70 | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 5707 | // For i64 source, we need to add the appropriate power of 2 if the input |
5708 | // was negative. This is the same as the optimization in | ||||
5709 | // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here, | ||||
5710 | // we must be careful to do the computation in x87 extended precision, not | ||||
5711 | // in SSE. (The generic code can't know it's OK to do this, or how to.) | ||||
5712 | SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other); | ||||
5713 | SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) }; | ||||
5714 | SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3); | ||||
5715 | |||||
5716 | APInt FF(32, 0x5F800000ULL); | ||||
5717 | |||||
5718 | // Check whether the sign bit is set. | ||||
5719 | SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64), | ||||
5720 | Op.getOperand(0), DAG.getConstant(0, MVT::i64), | ||||
5721 | ISD::SETLT); | ||||
5722 | |||||
5723 | // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits. | ||||
5724 | SDValue FudgePtr = DAG.getConstantPool( | ||||
5725 | ConstantInt::get(*DAG.getContext(), FF.zext(64)), | ||||
5726 | getPointerTy()); | ||||
5727 | |||||
5728 | // Get a pointer to FF if the sign bit was set, or to 0 otherwise. | ||||
5729 | SDValue Zero = DAG.getIntPtrConstant(0); | ||||
5730 | SDValue Four = DAG.getIntPtrConstant(4); | ||||
5731 | SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet, | ||||
5732 | Zero, Four); | ||||
5733 | FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset); | ||||
5734 | |||||
5735 | // Load the value out, extending it from f32 to f80. | ||||
5736 | // FIXME: Avoid the extend by constructing the right constant pool? | ||||
5737 | SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(), | ||||
5738 | FudgePtr, PseudoSourceValue::getConstantPool(), | ||||
5739 | 0, MVT::f32, false, false, 4); | ||||
5740 | // Extend everything to 80 bits to force it to be done on x87. | ||||
5741 | SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge); | ||||
5742 | return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0)); | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5743 | } |
5744 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5745 | std::pair<SDValue,SDValue> X86TargetLowering:: |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5746 | FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const { |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5747 | DebugLoc dl = Op.getDebugLoc(); |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5748 | |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5749 | EVT DstTy = Op.getValueType(); |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5750 | |
5751 | if (!IsSigned) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5752 | assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT"); |
5753 | DstTy = MVT::i64; | ||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5754 | } |
5755 | |||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5756 | assert(DstTy.getSimpleVT() <= MVT::i64 && |
5757 | DstTy.getSimpleVT() >= MVT::i16 && | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5758 | "Unknown FP_TO_SINT to lower!"); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5759 | |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 5760 | // These are really Legal. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5761 | if (DstTy == MVT::i32 && |
Chris Lattner | cf515b5 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 5762 | isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5763 | return std::make_pair(SDValue(), SDValue()); |
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 5764 | if (Subtarget->is64Bit() && |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5765 | DstTy == MVT::i64 && |
Eli Friedman | 9d77ac3 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 5766 | isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5767 | return std::make_pair(SDValue(), SDValue()); |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 5768 | |
Evan Cheng | 05441e6 | 2007-10-15 20:11:21 +0000 | [diff] [blame] | 5769 | // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary |
5770 | // stack slot. | ||||
5771 | MachineFunction &MF = DAG.getMachineFunction(); | ||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5772 | unsigned MemSize = DstTy.getSizeInBits()/8; |
David Greene | 6424ab9 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 5773 | int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5774 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5775 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5776 | unsigned Opc; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5777 | switch (DstTy.getSimpleVT().SimpleTy) { |
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 5778 | default: llvm_unreachable("Invalid FP_TO_SINT to lower!"); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5779 | case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break; |
5780 | case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break; | ||||
5781 | case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5782 | } |
5783 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5784 | SDValue Chain = DAG.getEntryNode(); |
5785 | SDValue Value = Op.getOperand(0); | ||||
Chris Lattner | cf515b5 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 5786 | if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5787 | assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!"); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5788 | Chain = DAG.getStore(Chain, dl, Value, StackSlot, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5789 | PseudoSourceValue::getFixedStack(SSFI), 0, |
5790 | false, false, 0); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5791 | SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5792 | SDValue Ops[] = { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5793 | Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType()) |
5794 | }; | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5795 | Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5796 | Chain = Value.getValue(1); |
David Greene | 6424ab9 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 5797 | SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5798 | StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
5799 | } | ||||
5800 | |||||
5801 | // Build the FP_TO_INT*_IN_MEM | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5802 | SDValue Ops[] = { Chain, Value, StackSlot }; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5803 | SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5804 | |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 5805 | return std::make_pair(FIST, StackSlot); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5806 | } |
5807 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5808 | SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, |
5809 | SelectionDAG &DAG) const { | ||||
Eli Friedman | c0521fb | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 5810 | if (Op.getValueType().isVector()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5811 | if (Op.getValueType() == MVT::v2i32 && |
5812 | Op.getOperand(0).getValueType() == MVT::v2f64) { | ||||
Eli Friedman | c0521fb | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 5813 | return Op; |
5814 | } | ||||
5815 | return SDValue(); | ||||
5816 | } | ||||
5817 | |||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5818 | std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5819 | SDValue FIST = Vals.first, StackSlot = Vals.second; |
Eli Friedman | 9d77ac3 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 5820 | // If FP_TO_INTHelper failed, the node is actually supposed to be Legal. |
5821 | if (FIST.getNode() == 0) return Op; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5822 | |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 5823 | // Load the result. |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5824 | return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(), |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5825 | FIST, StackSlot, NULL, 0, false, false, 0); |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 5826 | } |
5827 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5828 | SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, |
5829 | SelectionDAG &DAG) const { | ||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5830 | std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false); |
5831 | SDValue FIST = Vals.first, StackSlot = Vals.second; | ||||
5832 | assert(FIST.getNode() && "Unexpected failure"); | ||||
5833 | |||||
5834 | // Load the result. | ||||
5835 | return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(), | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5836 | FIST, StackSlot, NULL, 0, false, false, 0); |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5837 | } |
5838 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5839 | SDValue X86TargetLowering::LowerFABS(SDValue Op, |
5840 | SelectionDAG &DAG) const { | ||||
Owen Anderson | 6361f97 | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 5841 | LLVMContext *Context = DAG.getContext(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5842 | DebugLoc dl = Op.getDebugLoc(); |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5843 | EVT VT = Op.getValueType(); |
5844 | EVT EltVT = VT; | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5845 | if (VT.isVector()) |
5846 | EltVT = VT.getVectorElementType(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5847 | std::vector<Constant*> CV; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5848 | if (EltVT == MVT::f64) { |
Owen Anderson | d363a0e | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 5849 | Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5850 | CV.push_back(C); |
5851 | CV.push_back(C); | ||||
5852 | } else { | ||||
Owen Anderson | d363a0e | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 5853 | Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5854 | CV.push_back(C); |
5855 | CV.push_back(C); | ||||
5856 | CV.push_back(C); | ||||
5857 | CV.push_back(C); | ||||
5858 | } | ||||
Owen Anderson | 2f422e0 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 5859 | Constant *C = ConstantVector::get(CV); |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5860 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5861 | SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5862 | PseudoSourceValue::getConstantPool(), 0, |
5863 | false, false, 16); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5864 | return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5865 | } |
5866 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5867 | SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | 6361f97 | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 5868 | LLVMContext *Context = DAG.getContext(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5869 | DebugLoc dl = Op.getDebugLoc(); |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5870 | EVT VT = Op.getValueType(); |
5871 | EVT EltVT = VT; | ||||
Duncan Sands | 831102e | 2009-09-06 19:29:07 +0000 | [diff] [blame] | 5872 | if (VT.isVector()) |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5873 | EltVT = VT.getVectorElementType(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5874 | std::vector<Constant*> CV; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5875 | if (EltVT == MVT::f64) { |
Owen Anderson | d363a0e | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 5876 | Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5877 | CV.push_back(C); |
5878 | CV.push_back(C); | ||||
5879 | } else { | ||||
Owen Anderson | d363a0e | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 5880 | Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5881 | CV.push_back(C); |
5882 | CV.push_back(C); | ||||
5883 | CV.push_back(C); | ||||
5884 | CV.push_back(C); | ||||
5885 | } | ||||
Owen Anderson | 2f422e0 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 5886 | Constant *C = ConstantVector::get(CV); |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5887 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5888 | SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5889 | PseudoSourceValue::getConstantPool(), 0, |
5890 | false, false, 16); | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5891 | if (VT.isVector()) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5892 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5893 | DAG.getNode(ISD::XOR, dl, MVT::v2i64, |
5894 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5895 | Op.getOperand(0)), |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5896 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask))); |
Evan Cheng | 92b8f78 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5897 | } else { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5898 | return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask); |
Evan Cheng | 92b8f78 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5899 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5900 | } |
5901 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5902 | SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | 6361f97 | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 5903 | LLVMContext *Context = DAG.getContext(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5904 | SDValue Op0 = Op.getOperand(0); |
5905 | SDValue Op1 = Op.getOperand(1); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5906 | DebugLoc dl = Op.getDebugLoc(); |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5907 | EVT VT = Op.getValueType(); |
5908 | EVT SrcVT = Op1.getValueType(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5909 | |
5910 | // If second operand is smaller, extend it first. | ||||
Duncan Sands | ec142ee | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5911 | if (SrcVT.bitsLT(VT)) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5912 | Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5913 | SrcVT = VT; |
5914 | } | ||||
Dale Johannesen | fb0fa91 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 5915 | // And if it is bigger, shrink it first. |
Duncan Sands | ec142ee | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5916 | if (SrcVT.bitsGT(VT)) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5917 | Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1)); |
Dale Johannesen | fb0fa91 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 5918 | SrcVT = VT; |
Dale Johannesen | fb0fa91 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 5919 | } |
5920 | |||||
5921 | // At this point the operands and the result should have the same | ||||
5922 | // type, and that won't be f80 since that is not custom lowered. | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5923 | |
5924 | // First get the sign bit of second operand. | ||||
5925 | std::vector<Constant*> CV; | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5926 | if (SrcVT == MVT::f64) { |
Owen Anderson | d363a0e | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 5927 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)))); |
5928 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0)))); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5929 | } else { |
Owen Anderson | d363a0e | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 5930 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)))); |
5931 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); | ||||
5932 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); | ||||
5933 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5934 | } |
Owen Anderson | 2f422e0 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 5935 | Constant *C = ConstantVector::get(CV); |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5936 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5937 | SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5938 | PseudoSourceValue::getConstantPool(), 0, |
5939 | false, false, 16); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5940 | SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5941 | |
5942 | // Shift sign bit right or left if the two operands have different types. | ||||
Duncan Sands | ec142ee | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5943 | if (SrcVT.bitsGT(VT)) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5944 | // Op0 is MVT::f32, Op1 is MVT::f64. |
5945 | SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit); | ||||
5946 | SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit, | ||||
5947 | DAG.getConstant(32, MVT::i32)); | ||||
5948 | SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit); | ||||
5949 | SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit, | ||||
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 5950 | DAG.getIntPtrConstant(0)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5951 | } |
5952 | |||||
5953 | // Clear first operand sign bit. | ||||
5954 | CV.clear(); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5955 | if (VT == MVT::f64) { |
Owen Anderson | d363a0e | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 5956 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))))); |
5957 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0)))); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5958 | } else { |
Owen Anderson | d363a0e | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 5959 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))))); |
5960 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); | ||||
5961 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); | ||||
5962 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5963 | } |
Owen Anderson | 2f422e0 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 5964 | C = ConstantVector::get(CV); |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5965 | CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5966 | SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5967 | PseudoSourceValue::getConstantPool(), 0, |
5968 | false, false, 16); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5969 | SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5970 | |
5971 | // Or the value with the sign bit. | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5972 | return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5973 | } |
5974 | |||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5975 | /// Emit nodes that will be selected as "test Op0,Op0", or something |
5976 | /// equivalent. | ||||
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5977 | SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC, |
Evan Cheng | a6a5f5f | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 5978 | SelectionDAG &DAG) const { |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5979 | DebugLoc dl = Op.getDebugLoc(); |
5980 | |||||
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5981 | // CF and OF aren't always set the way we want. Determine which |
5982 | // of these we need. | ||||
5983 | bool NeedCF = false; | ||||
5984 | bool NeedOF = false; | ||||
5985 | switch (X86CC) { | ||||
5986 | case X86::COND_A: case X86::COND_AE: | ||||
5987 | case X86::COND_B: case X86::COND_BE: | ||||
5988 | NeedCF = true; | ||||
5989 | break; | ||||
5990 | case X86::COND_G: case X86::COND_GE: | ||||
5991 | case X86::COND_L: case X86::COND_LE: | ||||
5992 | case X86::COND_O: case X86::COND_NO: | ||||
5993 | NeedOF = true; | ||||
5994 | break; | ||||
5995 | default: break; | ||||
5996 | } | ||||
5997 | |||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5998 | // See if we can use the EFLAGS value from the operand instead of |
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5999 | // doing a separate TEST. TEST always sets OF and CF to 0, so unless |
6000 | // we prove that the arithmetic won't overflow, we can't use OF or CF. | ||||
6001 | if (Op.getResNo() == 0 && !NeedOF && !NeedCF) { | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6002 | unsigned Opcode = 0; |
Dan Gohman | 8c8a802 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 6003 | unsigned NumOperands = 0; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6004 | switch (Op.getNode()->getOpcode()) { |
6005 | case ISD::ADD: | ||||
Stuart Hastings | 4d91ed0 | 2010-04-28 00:35:10 +0000 | [diff] [blame] | 6006 | // Due to an isel shortcoming, be conservative if this add is |
6007 | // likely to be selected as part of a load-modify-store | ||||
6008 | // instruction. When the root node in a match is a store, isel | ||||
6009 | // doesn't know how to remap non-chain non-flag uses of other | ||||
6010 | // nodes in the match, such as the ADD in this case. This leads | ||||
6011 | // to the ADD being left around and reselected, with the result | ||||
6012 | // being two adds in the output. Alas, even if none our users | ||||
6013 | // are stores, that doesn't prove we're O.K. Ergo, if we have | ||||
6014 | // any parents that aren't CopyToReg or SETCC, eschew INC/DEC. | ||||
6015 | // A better fix seems to require climbing the DAG back to the | ||||
6016 | // root, and it doesn't seem to be worth the effort. | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6017 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), |
Stuart Hastings | 4d91ed0 | 2010-04-28 00:35:10 +0000 | [diff] [blame] | 6018 | UE = Op.getNode()->use_end(); UI != UE; ++UI) |
6019 | if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC) | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6020 | goto default_case; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6021 | if (ConstantSDNode *C = |
Dan Gohman | d90a8fd | 2009-03-05 19:32:48 +0000 | [diff] [blame] | 6022 | dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) { |
6023 | // An add of one will be selected as an INC. | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6024 | if (C->getAPIntValue() == 1) { |
6025 | Opcode = X86ISD::INC; | ||||
Dan Gohman | 8c8a802 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 6026 | NumOperands = 1; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6027 | break; |
6028 | } | ||||
Dan Gohman | d90a8fd | 2009-03-05 19:32:48 +0000 | [diff] [blame] | 6029 | // An add of negative one (subtract of one) will be selected as a DEC. |
6030 | if (C->getAPIntValue().isAllOnesValue()) { | ||||
6031 | Opcode = X86ISD::DEC; | ||||
Dan Gohman | 8c8a802 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 6032 | NumOperands = 1; |
Dan Gohman | d90a8fd | 2009-03-05 19:32:48 +0000 | [diff] [blame] | 6033 | break; |
6034 | } | ||||
6035 | } | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6036 | // Otherwise use a regular EFLAGS-setting add. |
6037 | Opcode = X86ISD::ADD; | ||||
Dan Gohman | 8c8a802 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 6038 | NumOperands = 2; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6039 | break; |
Dan Gohman | 12e0329 | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 6040 | case ISD::AND: { |
6041 | // If the primary and result isn't used, don't bother using X86ISD::AND, | ||||
6042 | // because a TEST instruction will be better. | ||||
6043 | bool NonFlagUse = false; | ||||
6044 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), | ||||
Evan Cheng | c429ff5 | 2010-01-07 00:54:06 +0000 | [diff] [blame] | 6045 | UE = Op.getNode()->use_end(); UI != UE; ++UI) { |
6046 | SDNode *User = *UI; | ||||
6047 | unsigned UOpNo = UI.getOperandNo(); | ||||
6048 | if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) { | ||||
6049 | // Look pass truncate. | ||||
6050 | UOpNo = User->use_begin().getOperandNo(); | ||||
6051 | User = *User->use_begin(); | ||||
6052 | } | ||||
6053 | if (User->getOpcode() != ISD::BRCOND && | ||||
6054 | User->getOpcode() != ISD::SETCC && | ||||
6055 | (User->getOpcode() != ISD::SELECT || UOpNo != 0)) { | ||||
Dan Gohman | 12e0329 | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 6056 | NonFlagUse = true; |
6057 | break; | ||||
6058 | } | ||||
Evan Cheng | c429ff5 | 2010-01-07 00:54:06 +0000 | [diff] [blame] | 6059 | } |
Dan Gohman | 12e0329 | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 6060 | if (!NonFlagUse) |
6061 | break; | ||||
6062 | } | ||||
6063 | // FALL THROUGH | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6064 | case ISD::SUB: |
Dan Gohman | 12e0329 | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 6065 | case ISD::OR: |
6066 | case ISD::XOR: | ||||
6067 | // Due to the ISEL shortcoming noted above, be conservative if this op is | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6068 | // likely to be selected as part of a load-modify-store instruction. |
6069 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), | ||||
6070 | UE = Op.getNode()->use_end(); UI != UE; ++UI) | ||||
6071 | if (UI->getOpcode() == ISD::STORE) | ||||
6072 | goto default_case; | ||||
Dan Gohman | 12e0329 | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 6073 | // Otherwise use a regular EFLAGS-setting instruction. |
6074 | switch (Op.getNode()->getOpcode()) { | ||||
6075 | case ISD::SUB: Opcode = X86ISD::SUB; break; | ||||
6076 | case ISD::OR: Opcode = X86ISD::OR; break; | ||||
6077 | case ISD::XOR: Opcode = X86ISD::XOR; break; | ||||
6078 | case ISD::AND: Opcode = X86ISD::AND; break; | ||||
6079 | default: llvm_unreachable("unexpected operator!"); | ||||
6080 | } | ||||
Dan Gohman | 8c8a802 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 6081 | NumOperands = 2; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6082 | break; |
6083 | case X86ISD::ADD: | ||||
6084 | case X86ISD::SUB: | ||||
6085 | case X86ISD::INC: | ||||
6086 | case X86ISD::DEC: | ||||
Dan Gohman | 12e0329 | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 6087 | case X86ISD::OR: |
6088 | case X86ISD::XOR: | ||||
6089 | case X86ISD::AND: | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6090 | return SDValue(Op.getNode(), 1); |
6091 | default: | ||||
6092 | default_case: | ||||
6093 | break; | ||||
6094 | } | ||||
6095 | if (Opcode != 0) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6096 | SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32); |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6097 | SmallVector<SDValue, 4> Ops; |
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 6098 | for (unsigned i = 0; i != NumOperands; ++i) |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6099 | Ops.push_back(Op.getOperand(i)); |
Dan Gohman | ee03628 | 2009-04-09 23:54:40 +0000 | [diff] [blame] | 6100 | SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands); |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6101 | DAG.ReplaceAllUsesWith(Op, New); |
6102 | return SDValue(New.getNode(), 1); | ||||
6103 | } | ||||
6104 | } | ||||
6105 | |||||
6106 | // Otherwise just emit a CMP with 0, which is the TEST pattern. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6107 | return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op, |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6108 | DAG.getConstant(0, Op.getValueType())); |
6109 | } | ||||
6110 | |||||
6111 | /// Emit nodes that will be selected as "cmp Op0,Op1", or something | ||||
6112 | /// equivalent. | ||||
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 6113 | SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC, |
Evan Cheng | a6a5f5f | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 6114 | SelectionDAG &DAG) const { |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6115 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1)) |
6116 | if (C->getAPIntValue() == 0) | ||||
Evan Cheng | a6a5f5f | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 6117 | return EmitTest(Op0, X86CC, DAG); |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6118 | |
6119 | DebugLoc dl = Op0.getDebugLoc(); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6120 | return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1); |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6121 | } |
6122 | |||||
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6123 | /// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node |
6124 | /// if it's possible. | ||||
Evan Cheng | 1870cf5 | 2010-04-21 01:47:12 +0000 | [diff] [blame] | 6125 | SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC, |
6126 | DebugLoc dl, SelectionDAG &DAG) const { | ||||
Evan Cheng | cb61127 | 2010-02-27 07:36:59 +0000 | [diff] [blame] | 6127 | SDValue Op0 = And.getOperand(0); |
6128 | SDValue Op1 = And.getOperand(1); | ||||
6129 | if (Op0.getOpcode() == ISD::TRUNCATE) | ||||
6130 | Op0 = Op0.getOperand(0); | ||||
6131 | if (Op1.getOpcode() == ISD::TRUNCATE) | ||||
6132 | Op1 = Op1.getOperand(0); | ||||
6133 | |||||
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6134 | SDValue LHS, RHS; |
Evan Cheng | cb61127 | 2010-02-27 07:36:59 +0000 | [diff] [blame] | 6135 | if (Op1.getOpcode() == ISD::SHL) { |
6136 | if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0))) | ||||
6137 | if (And10C->getZExtValue() == 1) { | ||||
6138 | LHS = Op0; | ||||
6139 | RHS = Op1.getOperand(1); | ||||
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 6140 | } |
Evan Cheng | cb61127 | 2010-02-27 07:36:59 +0000 | [diff] [blame] | 6141 | } else if (Op0.getOpcode() == ISD::SHL) { |
6142 | if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0))) | ||||
6143 | if (And00C->getZExtValue() == 1) { | ||||
6144 | LHS = Op1; | ||||
6145 | RHS = Op0.getOperand(1); | ||||
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6146 | } |
Evan Cheng | cb61127 | 2010-02-27 07:36:59 +0000 | [diff] [blame] | 6147 | } else if (Op1.getOpcode() == ISD::Constant) { |
6148 | ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1); | ||||
6149 | SDValue AndLHS = Op0; | ||||
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6150 | if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) { |
6151 | LHS = AndLHS.getOperand(0); | ||||
6152 | RHS = AndLHS.getOperand(1); | ||||
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 6153 | } |
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6154 | } |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6155 | |
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6156 | if (LHS.getNode()) { |
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 6157 | // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT |
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6158 | // instruction. Since the shift amount is in-range-or-undefined, we know |
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 6159 | // that doing a bittest on the i32 value is ok. We extend to i32 because |
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6160 | // the encoding for the i16 version is larger than the i32 version. |
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 6161 | // Also promote i16 to i32 for performance / code size reason. |
6162 | if (LHS.getValueType() == MVT::i8 || | ||||
Evan Cheng | ab62530 | 2010-04-28 08:30:49 +0000 | [diff] [blame] | 6163 | LHS.getValueType() == MVT::i16) |
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6164 | LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS); |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 6165 | |
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6166 | // If the operand types disagree, extend the shift amount to match. Since |
6167 | // BT ignores high bits (like shifts) we can use anyextend. | ||||
6168 | if (LHS.getValueType() != RHS.getValueType()) | ||||
6169 | RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS); | ||||
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 6170 | |
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6171 | SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS); |
6172 | unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B; | ||||
6173 | return DAG.getNode(X86ISD::SETCC, dl, MVT::i8, | ||||
6174 | DAG.getConstant(Cond, MVT::i8), BT); | ||||
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 6175 | } |
6176 | |||||
Evan Cheng | c621d45 | 2010-01-05 06:52:31 +0000 | [diff] [blame] | 6177 | return SDValue(); |
6178 | } | ||||
6179 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6180 | SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const { |
Evan Cheng | c621d45 | 2010-01-05 06:52:31 +0000 | [diff] [blame] | 6181 | assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer"); |
6182 | SDValue Op0 = Op.getOperand(0); | ||||
6183 | SDValue Op1 = Op.getOperand(1); | ||||
6184 | DebugLoc dl = Op.getDebugLoc(); | ||||
6185 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get(); | ||||
6186 | |||||
6187 | // Optimize to BT if possible. | ||||
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6188 | // Lower (X & (1 << N)) == 0 to BT(X, N). |
6189 | // Lower ((X >>u N) & 1) != 0 to BT(X, N). | ||||
6190 | // Lower ((X >>s N) & 1) != 0 to BT(X, N). | ||||
6191 | if (Op0.getOpcode() == ISD::AND && | ||||
6192 | Op0.hasOneUse() && | ||||
6193 | Op1.getOpcode() == ISD::Constant && | ||||
6194 | cast<ConstantSDNode>(Op1)->getZExtValue() == 0 && | ||||
6195 | (CC == ISD::SETEQ || CC == ISD::SETNE)) { | ||||
6196 | SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG); | ||||
6197 | if (NewSetCC.getNode()) | ||||
6198 | return NewSetCC; | ||||
6199 | } | ||||
Evan Cheng | c621d45 | 2010-01-05 06:52:31 +0000 | [diff] [blame] | 6200 | |
Evan Cheng | cb61127 | 2010-02-27 07:36:59 +0000 | [diff] [blame] | 6201 | // Look for "(setcc) == / != 1" to avoid unncessary setcc. |
6202 | if (Op0.getOpcode() == X86ISD::SETCC && | ||||
6203 | Op1.getOpcode() == ISD::Constant && | ||||
6204 | (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 || | ||||
6205 | cast<ConstantSDNode>(Op1)->isNullValue()) && | ||||
6206 | (CC == ISD::SETEQ || CC == ISD::SETNE)) { | ||||
6207 | X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0); | ||||
6208 | bool Invert = (CC == ISD::SETNE) ^ | ||||
6209 | cast<ConstantSDNode>(Op1)->isNullValue(); | ||||
6210 | if (Invert) | ||||
6211 | CCode = X86::GetOppositeBranchCondition(CCode); | ||||
6212 | return DAG.getNode(X86ISD::SETCC, dl, MVT::i8, | ||||
6213 | DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1)); | ||||
6214 | } | ||||
6215 | |||||
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 6216 | bool isFP = Op1.getValueType().isFloatingPoint(); |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 6217 | unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG); |
Dan Gohman | 8ab7dd0 | 2009-10-20 16:22:37 +0000 | [diff] [blame] | 6218 | if (X86CC == X86::COND_INVALID) |
6219 | return SDValue(); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6220 | |
Evan Cheng | a6a5f5f | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 6221 | SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG); |
Evan Cheng | 834ae6b | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 6222 | |
6223 | // Use sbb x, x to materialize carry bit into a GPR. | ||||
Evan Cheng | edeb169 | 2009-12-16 00:53:11 +0000 | [diff] [blame] | 6224 | if (X86CC == X86::COND_B) |
Evan Cheng | 834ae6b | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 6225 | return DAG.getNode(ISD::AND, dl, MVT::i8, |
6226 | DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8, | ||||
6227 | DAG.getConstant(X86CC, MVT::i8), Cond), | ||||
6228 | DAG.getConstant(1, MVT::i8)); | ||||
Evan Cheng | 834ae6b | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 6229 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6230 | return DAG.getNode(X86ISD::SETCC, dl, MVT::i8, |
6231 | DAG.getConstant(X86CC, MVT::i8), Cond); | ||||
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6232 | } |
6233 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6234 | SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6235 | SDValue Cond; |
6236 | SDValue Op0 = Op.getOperand(0); | ||||
6237 | SDValue Op1 = Op.getOperand(1); | ||||
6238 | SDValue CC = Op.getOperand(2); | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6239 | EVT VT = Op.getValueType(); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6240 | ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get(); |
6241 | bool isFP = Op.getOperand(1).getValueType().isFloatingPoint(); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6242 | DebugLoc dl = Op.getDebugLoc(); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6243 | |
6244 | if (isFP) { | ||||
6245 | unsigned SSECC = 8; | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6246 | EVT VT0 = Op0.getValueType(); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6247 | assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64); |
6248 | unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD; | ||||
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6249 | bool Swap = false; |
6250 | |||||
6251 | switch (SetCCOpcode) { | ||||
6252 | default: break; | ||||
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 6253 | case ISD::SETOEQ: |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6254 | case ISD::SETEQ: SSECC = 0; break; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6255 | case ISD::SETOGT: |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6256 | case ISD::SETGT: Swap = true; // Fallthrough |
6257 | case ISD::SETLT: | ||||
6258 | case ISD::SETOLT: SSECC = 1; break; | ||||
6259 | case ISD::SETOGE: | ||||
6260 | case ISD::SETGE: Swap = true; // Fallthrough | ||||
6261 | case ISD::SETLE: | ||||
6262 | case ISD::SETOLE: SSECC = 2; break; | ||||
6263 | case ISD::SETUO: SSECC = 3; break; | ||||
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 6264 | case ISD::SETUNE: |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6265 | case ISD::SETNE: SSECC = 4; break; |
6266 | case ISD::SETULE: Swap = true; | ||||
6267 | case ISD::SETUGE: SSECC = 5; break; | ||||
6268 | case ISD::SETULT: Swap = true; | ||||
6269 | case ISD::SETUGT: SSECC = 6; break; | ||||
6270 | case ISD::SETO: SSECC = 7; break; | ||||
6271 | } | ||||
6272 | if (Swap) | ||||
6273 | std::swap(Op0, Op1); | ||||
6274 | |||||
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 6275 | // In the two special cases we can't handle, emit two comparisons. |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6276 | if (SSECC == 8) { |
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 6277 | if (SetCCOpcode == ISD::SETUEQ) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6278 | SDValue UNORD, EQ; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6279 | UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8)); |
6280 | EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8)); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6281 | return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ); |
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 6282 | } |
6283 | else if (SetCCOpcode == ISD::SETONE) { | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6284 | SDValue ORD, NEQ; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6285 | ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8)); |
6286 | NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8)); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6287 | return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ); |
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 6288 | } |
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 6289 | llvm_unreachable("Illegal FP comparison"); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6290 | } |
6291 | // Handle all other FP comparisons here. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6292 | return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8)); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6293 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6294 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6295 | // We are handling one of the integer comparisons here. Since SSE only has |
6296 | // GT and EQ comparisons for integer, swapping operands and multiple | ||||
6297 | // operations may be required for some comparisons. | ||||
6298 | unsigned Opc = 0, EQOpc = 0, GTOpc = 0; | ||||
6299 | bool Swap = false, Invert = false, FlipSigns = false; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6300 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6301 | switch (VT.getSimpleVT().SimpleTy) { |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6302 | default: break; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6303 | case MVT::v8i8: |
6304 | case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break; | ||||
6305 | case MVT::v4i16: | ||||
6306 | case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break; | ||||
6307 | case MVT::v2i32: | ||||
6308 | case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break; | ||||
6309 | case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break; | ||||
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6310 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6311 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6312 | switch (SetCCOpcode) { |
6313 | default: break; | ||||
6314 | case ISD::SETNE: Invert = true; | ||||
6315 | case ISD::SETEQ: Opc = EQOpc; break; | ||||
6316 | case ISD::SETLT: Swap = true; | ||||
6317 | case ISD::SETGT: Opc = GTOpc; break; | ||||
6318 | case ISD::SETGE: Swap = true; | ||||
6319 | case ISD::SETLE: Opc = GTOpc; Invert = true; break; | ||||
6320 | case ISD::SETULT: Swap = true; | ||||
6321 | case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break; | ||||
6322 | case ISD::SETUGE: Swap = true; | ||||
6323 | case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break; | ||||
6324 | } | ||||
6325 | if (Swap) | ||||
6326 | std::swap(Op0, Op1); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6327 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6328 | // Since SSE has no unsigned integer comparisons, we need to flip the sign |
6329 | // bits of the inputs before performing those operations. | ||||
6330 | if (FlipSigns) { | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6331 | EVT EltVT = VT.getVectorElementType(); |
Duncan Sands | 505ba94 | 2009-02-01 18:06:53 +0000 | [diff] [blame] | 6332 | SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()), |
6333 | EltVT); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6334 | std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 6335 | SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0], |
6336 | SignBits.size()); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6337 | Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec); |
6338 | Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec); | ||||
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6339 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6340 | |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6341 | SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6342 | |
6343 | // If the logical-not of the result is required, perform that now. | ||||
Bob Wilson | 81a42cf | 2009-01-22 17:39:32 +0000 | [diff] [blame] | 6344 | if (Invert) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6345 | Result = DAG.getNOT(dl, Result, VT); |
Bob Wilson | 81a42cf | 2009-01-22 17:39:32 +0000 | [diff] [blame] | 6346 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6347 | return Result; |
6348 | } | ||||
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6349 | |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6350 | // isX86LogicalCmp - Return true if opcode is a X86 logical comparison. |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6351 | static bool isX86LogicalCmp(SDValue Op) { |
6352 | unsigned Opc = Op.getNode()->getOpcode(); | ||||
6353 | if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) | ||||
6354 | return true; | ||||
6355 | if (Op.getResNo() == 1 && | ||||
6356 | (Opc == X86ISD::ADD || | ||||
6357 | Opc == X86ISD::SUB || | ||||
6358 | Opc == X86ISD::SMUL || | ||||
6359 | Opc == X86ISD::UMUL || | ||||
6360 | Opc == X86ISD::INC || | ||||
Dan Gohman | 12e0329 | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 6361 | Opc == X86ISD::DEC || |
6362 | Opc == X86ISD::OR || | ||||
6363 | Opc == X86ISD::XOR || | ||||
6364 | Opc == X86ISD::AND)) | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6365 | return true; |
6366 | |||||
6367 | return false; | ||||
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6368 | } |
6369 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6370 | SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6371 | bool addTest = true; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6372 | SDValue Cond = Op.getOperand(0); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6373 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6374 | SDValue CC; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6375 | |
Dan Gohman | 8ab7dd0 | 2009-10-20 16:22:37 +0000 | [diff] [blame] | 6376 | if (Cond.getOpcode() == ISD::SETCC) { |
6377 | SDValue NewCond = LowerSETCC(Cond, DAG); | ||||
6378 | if (NewCond.getNode()) | ||||
6379 | Cond = NewCond; | ||||
6380 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6381 | |
Evan Cheng | 506f6f0 | 2010-01-26 02:00:44 +0000 | [diff] [blame] | 6382 | // (select (x == 0), -1, 0) -> (sign_bit (x - 1)) |
6383 | SDValue Op1 = Op.getOperand(1); | ||||
6384 | SDValue Op2 = Op.getOperand(2); | ||||
6385 | if (Cond.getOpcode() == X86ISD::SETCC && | ||||
6386 | cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) { | ||||
6387 | SDValue Cmp = Cond.getOperand(1); | ||||
6388 | if (Cmp.getOpcode() == X86ISD::CMP) { | ||||
6389 | ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1); | ||||
6390 | ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2); | ||||
6391 | ConstantSDNode *RHSC = | ||||
6392 | dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode()); | ||||
6393 | if (N1C && N1C->isAllOnesValue() && | ||||
6394 | N2C && N2C->isNullValue() && | ||||
6395 | RHSC && RHSC->isNullValue()) { | ||||
6396 | SDValue CmpOp0 = Cmp.getOperand(0); | ||||
Chris Lattner | aeeb8b7 | 2010-03-14 18:44:35 +0000 | [diff] [blame] | 6397 | Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32, |
Evan Cheng | 506f6f0 | 2010-01-26 02:00:44 +0000 | [diff] [blame] | 6398 | CmpOp0, DAG.getConstant(1, CmpOp0.getValueType())); |
6399 | return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(), | ||||
6400 | DAG.getConstant(X86::COND_B, MVT::i8), Cmp); | ||||
6401 | } | ||||
6402 | } | ||||
6403 | } | ||||
6404 | |||||
Evan Cheng | 834ae6b | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 6405 | // Look pass (and (setcc_carry (cmp ...)), 1). |
6406 | if (Cond.getOpcode() == ISD::AND && | ||||
6407 | Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) { | ||||
6408 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1)); | ||||
6409 | if (C && C->getAPIntValue() == 1) | ||||
6410 | Cond = Cond.getOperand(0); | ||||
6411 | } | ||||
6412 | |||||
Evan Cheng | 50d37ab | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 6413 | // If condition flag is set by a X86ISD::CMP, then use it as the condition |
6414 | // setting operand in place of the X86ISD::SETCC. | ||||
Evan Cheng | 834ae6b | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 6415 | if (Cond.getOpcode() == X86ISD::SETCC || |
6416 | Cond.getOpcode() == X86ISD::SETCC_CARRY) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6417 | CC = Cond.getOperand(0); |
6418 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6419 | SDValue Cmp = Cond.getOperand(1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6420 | unsigned Opc = Cmp.getOpcode(); |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6421 | EVT VT = Op.getValueType(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6422 | |
Evan Cheng | 50d37ab | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 6423 | bool IllegalFPCMov = false; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6424 | if (VT.isFloatingPoint() && !VT.isVector() && |
Chris Lattner | cf515b5 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 6425 | !isScalarFPTypeInSSEReg(VT)) // FPStack? |
Dan Gohman | 4068673 | 2008-09-26 21:54:37 +0000 | [diff] [blame] | 6426 | IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue()); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6427 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 6428 | if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) || |
6429 | Opc == X86ISD::BT) { // FIXME | ||||
Evan Cheng | 50d37ab | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 6430 | Cond = Cmp; |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6431 | addTest = false; |
6432 | } | ||||
6433 | } | ||||
6434 | |||||
6435 | if (addTest) { | ||||
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6436 | // Look pass the truncate. |
6437 | if (Cond.getOpcode() == ISD::TRUNCATE) | ||||
6438 | Cond = Cond.getOperand(0); | ||||
6439 | |||||
6440 | // We know the result of AND is compared against zero. Try to match | ||||
6441 | // it to BT. | ||||
6442 | if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) { | ||||
6443 | SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG); | ||||
6444 | if (NewSetCC.getNode()) { | ||||
6445 | CC = NewSetCC.getOperand(0); | ||||
6446 | Cond = NewSetCC.getOperand(1); | ||||
6447 | addTest = false; | ||||
6448 | } | ||||
6449 | } | ||||
6450 | } | ||||
6451 | |||||
6452 | if (addTest) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6453 | CC = DAG.getConstant(X86::COND_NE, MVT::i8); |
Evan Cheng | a6a5f5f | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 6454 | Cond = EmitTest(Cond, X86::COND_NE, DAG); |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6455 | } |
6456 | |||||
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6457 | // X86ISD::CMOV means set the result (which is operand 1) to the RHS if |
6458 | // condition is true. | ||||
Evan Cheng | 506f6f0 | 2010-01-26 02:00:44 +0000 | [diff] [blame] | 6459 | SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag); |
6460 | SDValue Ops[] = { Op2, Op1, CC, Cond }; | ||||
Benjamin Kramer | 65f60c9 | 2009-12-29 16:57:26 +0000 | [diff] [blame] | 6461 | return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops)); |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6462 | } |
6463 | |||||
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6464 | // isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or |
6465 | // ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart | ||||
6466 | // from the AND / OR. | ||||
6467 | static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) { | ||||
6468 | Opc = Op.getOpcode(); | ||||
6469 | if (Opc != ISD::OR && Opc != ISD::AND) | ||||
6470 | return false; | ||||
6471 | return (Op.getOperand(0).getOpcode() == X86ISD::SETCC && | ||||
6472 | Op.getOperand(0).hasOneUse() && | ||||
6473 | Op.getOperand(1).getOpcode() == X86ISD::SETCC && | ||||
6474 | Op.getOperand(1).hasOneUse()); | ||||
6475 | } | ||||
6476 | |||||
Evan Cheng | 67f98b1 | 2009-02-02 08:19:07 +0000 | [diff] [blame] | 6477 | // isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and |
6478 | // 1 and that the SETCC node has a single use. | ||||
Evan Cheng | 8c3af2c | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 6479 | static bool isXor1OfSetCC(SDValue Op) { |
6480 | if (Op.getOpcode() != ISD::XOR) | ||||
6481 | return false; | ||||
6482 | ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1)); | ||||
6483 | if (N1C && N1C->getAPIntValue() == 1) { | ||||
6484 | return Op.getOperand(0).getOpcode() == X86ISD::SETCC && | ||||
6485 | Op.getOperand(0).hasOneUse(); | ||||
6486 | } | ||||
6487 | return false; | ||||
6488 | } | ||||
6489 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6490 | SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6491 | bool addTest = true; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6492 | SDValue Chain = Op.getOperand(0); |
6493 | SDValue Cond = Op.getOperand(1); | ||||
6494 | SDValue Dest = Op.getOperand(2); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6495 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6496 | SDValue CC; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6497 | |
Dan Gohman | 8ab7dd0 | 2009-10-20 16:22:37 +0000 | [diff] [blame] | 6498 | if (Cond.getOpcode() == ISD::SETCC) { |
6499 | SDValue NewCond = LowerSETCC(Cond, DAG); | ||||
6500 | if (NewCond.getNode()) | ||||
6501 | Cond = NewCond; | ||||
6502 | } | ||||
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 6503 | #if 0 |
6504 | // FIXME: LowerXALUO doesn't handle these!! | ||||
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 6505 | else if (Cond.getOpcode() == X86ISD::ADD || |
6506 | Cond.getOpcode() == X86ISD::SUB || | ||||
6507 | Cond.getOpcode() == X86ISD::SMUL || | ||||
6508 | Cond.getOpcode() == X86ISD::UMUL) | ||||
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6509 | Cond = LowerXALUO(Cond, DAG); |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 6510 | #endif |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6511 | |
Evan Cheng | 834ae6b | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 6512 | // Look pass (and (setcc_carry (cmp ...)), 1). |
6513 | if (Cond.getOpcode() == ISD::AND && | ||||
6514 | Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) { | ||||
6515 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1)); | ||||
6516 | if (C && C->getAPIntValue() == 1) | ||||
6517 | Cond = Cond.getOperand(0); | ||||
6518 | } | ||||
6519 | |||||
Evan Cheng | 50d37ab | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 6520 | // If condition flag is set by a X86ISD::CMP, then use it as the condition |
6521 | // setting operand in place of the X86ISD::SETCC. | ||||
Evan Cheng | 834ae6b | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 6522 | if (Cond.getOpcode() == X86ISD::SETCC || |
6523 | Cond.getOpcode() == X86ISD::SETCC_CARRY) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6524 | CC = Cond.getOperand(0); |
6525 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6526 | SDValue Cmp = Cond.getOperand(1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6527 | unsigned Opc = Cmp.getOpcode(); |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 6528 | // FIXME: WHY THE SPECIAL CASING OF LogicalCmp?? |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6529 | if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) { |
Evan Cheng | 50d37ab | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 6530 | Cond = Cmp; |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6531 | addTest = false; |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6532 | } else { |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6533 | switch (cast<ConstantSDNode>(CC)->getZExtValue()) { |
Bill Wendling | 809e7bd | 2008-12-03 08:32:02 +0000 | [diff] [blame] | 6534 | default: break; |
6535 | case X86::COND_O: | ||||
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 6536 | case X86::COND_B: |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 6537 | // These can only come from an arithmetic instruction with overflow, |
6538 | // e.g. SADDO, UADDO. | ||||
Bill Wendling | 809e7bd | 2008-12-03 08:32:02 +0000 | [diff] [blame] | 6539 | Cond = Cond.getNode()->getOperand(1); |
6540 | addTest = false; | ||||
6541 | break; | ||||
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6542 | } |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6543 | } |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6544 | } else { |
6545 | unsigned CondOpc; | ||||
6546 | if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) { | ||||
6547 | SDValue Cmp = Cond.getOperand(0).getOperand(1); | ||||
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6548 | if (CondOpc == ISD::OR) { |
6549 | // Also, recognize the pattern generated by an FCMP_UNE. We can emit | ||||
6550 | // two branches instead of an explicit OR instruction with a | ||||
6551 | // separate test. | ||||
6552 | if (Cmp == Cond.getOperand(1).getOperand(1) && | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6553 | isX86LogicalCmp(Cmp)) { |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6554 | CC = Cond.getOperand(0).getOperand(0); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6555 | Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6556 | Chain, Dest, CC, Cmp); |
6557 | CC = Cond.getOperand(1).getOperand(0); | ||||
6558 | Cond = Cmp; | ||||
6559 | addTest = false; | ||||
6560 | } | ||||
6561 | } else { // ISD::AND | ||||
6562 | // Also, recognize the pattern generated by an FCMP_OEQ. We can emit | ||||
6563 | // two branches instead of an explicit AND instruction with a | ||||
6564 | // separate test. However, we only do this if this block doesn't | ||||
6565 | // have a fall-through edge, because this requires an explicit | ||||
6566 | // jmp when the condition is false. | ||||
6567 | if (Cmp == Cond.getOperand(1).getOperand(1) && | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6568 | isX86LogicalCmp(Cmp) && |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6569 | Op.getNode()->hasOneUse()) { |
6570 | X86::CondCode CCode = | ||||
6571 | (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0); | ||||
6572 | CCode = X86::GetOppositeBranchCondition(CCode); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6573 | CC = DAG.getConstant(CCode, MVT::i8); |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6574 | SDValue User = SDValue(*Op.getNode()->use_begin(), 0); |
6575 | // Look for an unconditional branch following this conditional branch. | ||||
6576 | // We need this because we need to reverse the successors in order | ||||
6577 | // to implement FCMP_OEQ. | ||||
6578 | if (User.getOpcode() == ISD::BR) { | ||||
6579 | SDValue FalseBB = User.getOperand(1); | ||||
6580 | SDValue NewBR = | ||||
6581 | DAG.UpdateNodeOperands(User, User.getOperand(0), Dest); | ||||
6582 | assert(NewBR == User); | ||||
6583 | Dest = FalseBB; | ||||
Dan Gohman | 6a00fcb | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 6584 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6585 | Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6586 | Chain, Dest, CC, Cmp); |
6587 | X86::CondCode CCode = | ||||
6588 | (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0); | ||||
6589 | CCode = X86::GetOppositeBranchCondition(CCode); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6590 | CC = DAG.getConstant(CCode, MVT::i8); |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6591 | Cond = Cmp; |
6592 | addTest = false; | ||||
6593 | } | ||||
6594 | } | ||||
Dan Gohman | 6a00fcb | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 6595 | } |
Evan Cheng | 8c3af2c | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 6596 | } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) { |
6597 | // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition. | ||||
6598 | // It should be transformed during dag combiner except when the condition | ||||
6599 | // is set by a arithmetics with overflow node. | ||||
6600 | X86::CondCode CCode = | ||||
6601 | (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0); | ||||
6602 | CCode = X86::GetOppositeBranchCondition(CCode); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6603 | CC = DAG.getConstant(CCode, MVT::i8); |
Evan Cheng | 8c3af2c | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 6604 | Cond = Cond.getOperand(0).getOperand(1); |
6605 | addTest = false; | ||||
Dan Gohman | 6a00fcb | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 6606 | } |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6607 | } |
6608 | |||||
6609 | if (addTest) { | ||||
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6610 | // Look pass the truncate. |
6611 | if (Cond.getOpcode() == ISD::TRUNCATE) | ||||
6612 | Cond = Cond.getOperand(0); | ||||
6613 | |||||
6614 | // We know the result of AND is compared against zero. Try to match | ||||
6615 | // it to BT. | ||||
6616 | if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) { | ||||
6617 | SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG); | ||||
6618 | if (NewSetCC.getNode()) { | ||||
6619 | CC = NewSetCC.getOperand(0); | ||||
6620 | Cond = NewSetCC.getOperand(1); | ||||
6621 | addTest = false; | ||||
6622 | } | ||||
6623 | } | ||||
6624 | } | ||||
6625 | |||||
6626 | if (addTest) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6627 | CC = DAG.getConstant(X86::COND_NE, MVT::i8); |
Evan Cheng | a6a5f5f | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 6628 | Cond = EmitTest(Cond, X86::COND_NE, DAG); |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6629 | } |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6630 | return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), |
Dan Gohman | 6a00fcb | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 6631 | Chain, Dest, CC, Cond); |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6632 | } |
6633 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6634 | |
6635 | // Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets. | ||||
6636 | // Calls to _alloca is needed to probe the stack when allocating more than 4k | ||||
6637 | // bytes in one go. Touching the stack at 4K increments is necessary to ensure | ||||
6638 | // that the guard pages used by the OS virtual memory manager are allocated in | ||||
6639 | // correct sequence. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6640 | SDValue |
6641 | X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6642 | SelectionDAG &DAG) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6643 | assert(Subtarget->isTargetCygMing() && |
6644 | "This should be used only on Cygwin/Mingw targets"); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6645 | DebugLoc dl = Op.getDebugLoc(); |
Anton Korobeynikov | 487aefd | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 6646 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6647 | // Get the inputs. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6648 | SDValue Chain = Op.getOperand(0); |
6649 | SDValue Size = Op.getOperand(1); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6650 | // FIXME: Ensure alignment here |
6651 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6652 | SDValue Flag; |
Anton Korobeynikov | 487aefd | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 6653 | |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6654 | EVT IntPtr = getPointerTy(); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6655 | EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6656 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6657 | Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6658 | Flag = Chain.getValue(1); |
6659 | |||||
Anton Korobeynikov | 7cd3242 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 6660 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6661 | |
Anton Korobeynikov | 7cd3242 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 6662 | Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag); |
6663 | Flag = Chain.getValue(1); | ||||
Anton Korobeynikov | 487aefd | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 6664 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6665 | Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1); |
Anton Korobeynikov | 487aefd | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 6666 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6667 | SDValue Ops1[2] = { Chain.getValue(0), Chain }; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6668 | return DAG.getMergeValues(Ops1, 2, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6669 | } |
6670 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6671 | SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 6672 | MachineFunction &MF = DAG.getMachineFunction(); |
6673 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | ||||
6674 | |||||
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6675 | const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6676 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6677 | |
6678 | if (!Subtarget->is64Bit()) { | ||||
6679 | // vastart just stores the address of the VarArgsFrameIndex slot into the | ||||
6680 | // memory location argument. | ||||
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 6681 | SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), |
6682 | getPointerTy()); | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6683 | return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0, |
6684 | false, false, 0); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6685 | } |
6686 | |||||
6687 | // __va_list_tag: | ||||
6688 | // gp_offset (0 - 6 * 8) | ||||
6689 | // fp_offset (48 - 48 + 8 * 16) | ||||
6690 | // overflow_arg_area (point to parameters coming in memory). | ||||
6691 | // reg_save_area | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6692 | SmallVector<SDValue, 8> MemOps; |
6693 | SDValue FIN = Op.getOperand(1); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6694 | // Store gp_offset |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6695 | SDValue Store = DAG.getStore(Op.getOperand(0), dl, |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 6696 | DAG.getConstant(FuncInfo->getVarArgsGPOffset(), |
6697 | MVT::i32), | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6698 | FIN, SV, 0, false, false, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6699 | MemOps.push_back(Store); |
6700 | |||||
6701 | // Store fp_offset | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6702 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6703 | FIN, DAG.getIntPtrConstant(4)); |
6704 | Store = DAG.getStore(Op.getOperand(0), dl, | ||||
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 6705 | DAG.getConstant(FuncInfo->getVarArgsFPOffset(), |
6706 | MVT::i32), | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6707 | FIN, SV, 0, false, false, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6708 | MemOps.push_back(Store); |
6709 | |||||
6710 | // Store ptr to overflow_arg_area | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6711 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6712 | FIN, DAG.getIntPtrConstant(4)); |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 6713 | SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), |
6714 | getPointerTy()); | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6715 | Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0, |
6716 | false, false, 0); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6717 | MemOps.push_back(Store); |
6718 | |||||
6719 | // Store ptr to reg_save_area. | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6720 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6721 | FIN, DAG.getIntPtrConstant(8)); |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 6722 | SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(), |
6723 | getPointerTy()); | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6724 | Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0, |
6725 | false, false, 0); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6726 | MemOps.push_back(Store); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6727 | return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6728 | &MemOps[0], MemOps.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6729 | } |
6730 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6731 | SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6732 | // X86-64 va_list is a struct { i32, i32, i8*, i8* }. |
6733 | assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!"); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6734 | SDValue Chain = Op.getOperand(0); |
6735 | SDValue SrcPtr = Op.getOperand(1); | ||||
6736 | SDValue SrcSV = Op.getOperand(2); | ||||
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6737 | |
Chris Lattner | 8316f2d | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 6738 | report_fatal_error("VAArgInst is not yet implemented for x86-64!"); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6739 | return SDValue(); |
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6740 | } |
6741 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6742 | SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6743 | // X86-64 va_list is a struct { i32, i32, i8*, i8* }. |
Dan Gohman | 840ff5c | 2008-04-18 20:55:41 +0000 | [diff] [blame] | 6744 | assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!"); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6745 | SDValue Chain = Op.getOperand(0); |
6746 | SDValue DstPtr = Op.getOperand(1); | ||||
6747 | SDValue SrcPtr = Op.getOperand(2); | ||||
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6748 | const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue(); |
6749 | const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue(); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6750 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6751 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6752 | return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr, |
Mon P Wang | 483af3c | 2010-04-04 03:10:48 +0000 | [diff] [blame] | 6753 | DAG.getIntPtrConstant(24), 8, /*isVolatile*/false, |
6754 | false, DstSV, 0, SrcSV, 0); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6755 | } |
6756 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6757 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6758 | X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const { |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6759 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 6760 | unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6761 | switch (IntNo) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6762 | default: return SDValue(); // Don't custom lower most intrinsics. |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6763 | // Comparison intrinsics. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6764 | case Intrinsic::x86_sse_comieq_ss: |
6765 | case Intrinsic::x86_sse_comilt_ss: | ||||
6766 | case Intrinsic::x86_sse_comile_ss: | ||||
6767 | case Intrinsic::x86_sse_comigt_ss: | ||||
6768 | case Intrinsic::x86_sse_comige_ss: | ||||
6769 | case Intrinsic::x86_sse_comineq_ss: | ||||
6770 | case Intrinsic::x86_sse_ucomieq_ss: | ||||
6771 | case Intrinsic::x86_sse_ucomilt_ss: | ||||
6772 | case Intrinsic::x86_sse_ucomile_ss: | ||||
6773 | case Intrinsic::x86_sse_ucomigt_ss: | ||||
6774 | case Intrinsic::x86_sse_ucomige_ss: | ||||
6775 | case Intrinsic::x86_sse_ucomineq_ss: | ||||
6776 | case Intrinsic::x86_sse2_comieq_sd: | ||||
6777 | case Intrinsic::x86_sse2_comilt_sd: | ||||
6778 | case Intrinsic::x86_sse2_comile_sd: | ||||
6779 | case Intrinsic::x86_sse2_comigt_sd: | ||||
6780 | case Intrinsic::x86_sse2_comige_sd: | ||||
6781 | case Intrinsic::x86_sse2_comineq_sd: | ||||
6782 | case Intrinsic::x86_sse2_ucomieq_sd: | ||||
6783 | case Intrinsic::x86_sse2_ucomilt_sd: | ||||
6784 | case Intrinsic::x86_sse2_ucomile_sd: | ||||
6785 | case Intrinsic::x86_sse2_ucomigt_sd: | ||||
6786 | case Intrinsic::x86_sse2_ucomige_sd: | ||||
6787 | case Intrinsic::x86_sse2_ucomineq_sd: { | ||||
6788 | unsigned Opc = 0; | ||||
6789 | ISD::CondCode CC = ISD::SETCC_INVALID; | ||||
6790 | switch (IntNo) { | ||||
6791 | default: break; | ||||
6792 | case Intrinsic::x86_sse_comieq_ss: | ||||
6793 | case Intrinsic::x86_sse2_comieq_sd: | ||||
6794 | Opc = X86ISD::COMI; | ||||
6795 | CC = ISD::SETEQ; | ||||
6796 | break; | ||||
6797 | case Intrinsic::x86_sse_comilt_ss: | ||||
6798 | case Intrinsic::x86_sse2_comilt_sd: | ||||
6799 | Opc = X86ISD::COMI; | ||||
6800 | CC = ISD::SETLT; | ||||
6801 | break; | ||||
6802 | case Intrinsic::x86_sse_comile_ss: | ||||
6803 | case Intrinsic::x86_sse2_comile_sd: | ||||
6804 | Opc = X86ISD::COMI; | ||||
6805 | CC = ISD::SETLE; | ||||
6806 | break; | ||||
6807 | case Intrinsic::x86_sse_comigt_ss: | ||||
6808 | case Intrinsic::x86_sse2_comigt_sd: | ||||
6809 | Opc = X86ISD::COMI; | ||||
6810 | CC = ISD::SETGT; | ||||
6811 | break; | ||||
6812 | case Intrinsic::x86_sse_comige_ss: | ||||
6813 | case Intrinsic::x86_sse2_comige_sd: | ||||
6814 | Opc = X86ISD::COMI; | ||||
6815 | CC = ISD::SETGE; | ||||
6816 | break; | ||||
6817 | case Intrinsic::x86_sse_comineq_ss: | ||||
6818 | case Intrinsic::x86_sse2_comineq_sd: | ||||
6819 | Opc = X86ISD::COMI; | ||||
6820 | CC = ISD::SETNE; | ||||
6821 | break; | ||||
6822 | case Intrinsic::x86_sse_ucomieq_ss: | ||||
6823 | case Intrinsic::x86_sse2_ucomieq_sd: | ||||
6824 | Opc = X86ISD::UCOMI; | ||||
6825 | CC = ISD::SETEQ; | ||||
6826 | break; | ||||
6827 | case Intrinsic::x86_sse_ucomilt_ss: | ||||
6828 | case Intrinsic::x86_sse2_ucomilt_sd: | ||||
6829 | Opc = X86ISD::UCOMI; | ||||
6830 | CC = ISD::SETLT; | ||||
6831 | break; | ||||
6832 | case Intrinsic::x86_sse_ucomile_ss: | ||||
6833 | case Intrinsic::x86_sse2_ucomile_sd: | ||||
6834 | Opc = X86ISD::UCOMI; | ||||
6835 | CC = ISD::SETLE; | ||||
6836 | break; | ||||
6837 | case Intrinsic::x86_sse_ucomigt_ss: | ||||
6838 | case Intrinsic::x86_sse2_ucomigt_sd: | ||||
6839 | Opc = X86ISD::UCOMI; | ||||
6840 | CC = ISD::SETGT; | ||||
6841 | break; | ||||
6842 | case Intrinsic::x86_sse_ucomige_ss: | ||||
6843 | case Intrinsic::x86_sse2_ucomige_sd: | ||||
6844 | Opc = X86ISD::UCOMI; | ||||
6845 | CC = ISD::SETGE; | ||||
6846 | break; | ||||
6847 | case Intrinsic::x86_sse_ucomineq_ss: | ||||
6848 | case Intrinsic::x86_sse2_ucomineq_sd: | ||||
6849 | Opc = X86ISD::UCOMI; | ||||
6850 | CC = ISD::SETNE; | ||||
6851 | break; | ||||
6852 | } | ||||
6853 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6854 | SDValue LHS = Op.getOperand(1); |
6855 | SDValue RHS = Op.getOperand(2); | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 6856 | unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG); |
Dan Gohman | 8ab7dd0 | 2009-10-20 16:22:37 +0000 | [diff] [blame] | 6857 | assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!"); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6858 | SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS); |
6859 | SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, | ||||
6860 | DAG.getConstant(X86CC, MVT::i8), Cond); | ||||
6861 | return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6862 | } |
Eric Christopher | 95d7926 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 6863 | // ptest intrinsics. The intrinsic these come from are designed to return |
Eric Christopher | 79e0e8b | 2009-07-29 01:01:19 +0000 | [diff] [blame] | 6864 | // an integer value, not just an instruction so lower it to the ptest |
6865 | // pattern and a setcc for the result. | ||||
Eric Christopher | 95d7926 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 6866 | case Intrinsic::x86_sse41_ptestz: |
6867 | case Intrinsic::x86_sse41_ptestc: | ||||
6868 | case Intrinsic::x86_sse41_ptestnzc:{ | ||||
6869 | unsigned X86CC = 0; | ||||
6870 | switch (IntNo) { | ||||
Eric Christopher | 6612b08 | 2009-07-29 18:14:04 +0000 | [diff] [blame] | 6871 | default: llvm_unreachable("Bad fallthrough in Intrinsic lowering."); |
Eric Christopher | 95d7926 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 6872 | case Intrinsic::x86_sse41_ptestz: |
6873 | // ZF = 1 | ||||
6874 | X86CC = X86::COND_E; | ||||
6875 | break; | ||||
6876 | case Intrinsic::x86_sse41_ptestc: | ||||
6877 | // CF = 1 | ||||
6878 | X86CC = X86::COND_B; | ||||
6879 | break; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 6880 | case Intrinsic::x86_sse41_ptestnzc: |
Eric Christopher | 95d7926 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 6881 | // ZF and CF = 0 |
6882 | X86CC = X86::COND_A; | ||||
6883 | break; | ||||
6884 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 6885 | |
Eric Christopher | 95d7926 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 6886 | SDValue LHS = Op.getOperand(1); |
6887 | SDValue RHS = Op.getOperand(2); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6888 | SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS); |
6889 | SDValue CC = DAG.getConstant(X86CC, MVT::i8); | ||||
6890 | SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test); | ||||
6891 | return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC); | ||||
Eric Christopher | 95d7926 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 6892 | } |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6893 | |
6894 | // Fix vector shift instructions where the last operand is a non-immediate | ||||
6895 | // i32 value. | ||||
6896 | case Intrinsic::x86_sse2_pslli_w: | ||||
6897 | case Intrinsic::x86_sse2_pslli_d: | ||||
6898 | case Intrinsic::x86_sse2_pslli_q: | ||||
6899 | case Intrinsic::x86_sse2_psrli_w: | ||||
6900 | case Intrinsic::x86_sse2_psrli_d: | ||||
6901 | case Intrinsic::x86_sse2_psrli_q: | ||||
6902 | case Intrinsic::x86_sse2_psrai_w: | ||||
6903 | case Intrinsic::x86_sse2_psrai_d: | ||||
6904 | case Intrinsic::x86_mmx_pslli_w: | ||||
6905 | case Intrinsic::x86_mmx_pslli_d: | ||||
6906 | case Intrinsic::x86_mmx_pslli_q: | ||||
6907 | case Intrinsic::x86_mmx_psrli_w: | ||||
6908 | case Intrinsic::x86_mmx_psrli_d: | ||||
6909 | case Intrinsic::x86_mmx_psrli_q: | ||||
6910 | case Intrinsic::x86_mmx_psrai_w: | ||||
6911 | case Intrinsic::x86_mmx_psrai_d: { | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6912 | SDValue ShAmt = Op.getOperand(2); |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6913 | if (isa<ConstantSDNode>(ShAmt)) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6914 | return SDValue(); |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6915 | |
6916 | unsigned NewIntNo = 0; | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6917 | EVT ShAmtVT = MVT::v4i32; |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6918 | switch (IntNo) { |
6919 | case Intrinsic::x86_sse2_pslli_w: | ||||
6920 | NewIntNo = Intrinsic::x86_sse2_psll_w; | ||||
6921 | break; | ||||
6922 | case Intrinsic::x86_sse2_pslli_d: | ||||
6923 | NewIntNo = Intrinsic::x86_sse2_psll_d; | ||||
6924 | break; | ||||
6925 | case Intrinsic::x86_sse2_pslli_q: | ||||
6926 | NewIntNo = Intrinsic::x86_sse2_psll_q; | ||||
6927 | break; | ||||
6928 | case Intrinsic::x86_sse2_psrli_w: | ||||
6929 | NewIntNo = Intrinsic::x86_sse2_psrl_w; | ||||
6930 | break; | ||||
6931 | case Intrinsic::x86_sse2_psrli_d: | ||||
6932 | NewIntNo = Intrinsic::x86_sse2_psrl_d; | ||||
6933 | break; | ||||
6934 | case Intrinsic::x86_sse2_psrli_q: | ||||
6935 | NewIntNo = Intrinsic::x86_sse2_psrl_q; | ||||
6936 | break; | ||||
6937 | case Intrinsic::x86_sse2_psrai_w: | ||||
6938 | NewIntNo = Intrinsic::x86_sse2_psra_w; | ||||
6939 | break; | ||||
6940 | case Intrinsic::x86_sse2_psrai_d: | ||||
6941 | NewIntNo = Intrinsic::x86_sse2_psra_d; | ||||
6942 | break; | ||||
6943 | default: { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6944 | ShAmtVT = MVT::v2i32; |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6945 | switch (IntNo) { |
6946 | case Intrinsic::x86_mmx_pslli_w: | ||||
6947 | NewIntNo = Intrinsic::x86_mmx_psll_w; | ||||
6948 | break; | ||||
6949 | case Intrinsic::x86_mmx_pslli_d: | ||||
6950 | NewIntNo = Intrinsic::x86_mmx_psll_d; | ||||
6951 | break; | ||||
6952 | case Intrinsic::x86_mmx_pslli_q: | ||||
6953 | NewIntNo = Intrinsic::x86_mmx_psll_q; | ||||
6954 | break; | ||||
6955 | case Intrinsic::x86_mmx_psrli_w: | ||||
6956 | NewIntNo = Intrinsic::x86_mmx_psrl_w; | ||||
6957 | break; | ||||
6958 | case Intrinsic::x86_mmx_psrli_d: | ||||
6959 | NewIntNo = Intrinsic::x86_mmx_psrl_d; | ||||
6960 | break; | ||||
6961 | case Intrinsic::x86_mmx_psrli_q: | ||||
6962 | NewIntNo = Intrinsic::x86_mmx_psrl_q; | ||||
6963 | break; | ||||
6964 | case Intrinsic::x86_mmx_psrai_w: | ||||
6965 | NewIntNo = Intrinsic::x86_mmx_psra_w; | ||||
6966 | break; | ||||
6967 | case Intrinsic::x86_mmx_psrai_d: | ||||
6968 | NewIntNo = Intrinsic::x86_mmx_psra_d; | ||||
6969 | break; | ||||
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 6970 | default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6971 | } |
6972 | break; | ||||
6973 | } | ||||
6974 | } | ||||
Mon P Wang | 04c767e | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 6975 | |
6976 | // The vector shift intrinsics with scalars uses 32b shift amounts but | ||||
6977 | // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits | ||||
6978 | // to be zero. | ||||
6979 | SDValue ShOps[4]; | ||||
6980 | ShOps[0] = ShAmt; | ||||
6981 | ShOps[1] = DAG.getConstant(0, MVT::i32); | ||||
6982 | if (ShAmtVT == MVT::v4i32) { | ||||
6983 | ShOps[2] = DAG.getUNDEF(MVT::i32); | ||||
6984 | ShOps[3] = DAG.getUNDEF(MVT::i32); | ||||
6985 | ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4); | ||||
6986 | } else { | ||||
6987 | ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2); | ||||
6988 | } | ||||
6989 | |||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6990 | EVT VT = Op.getValueType(); |
Mon P Wang | 04c767e | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 6991 | ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6992 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6993 | DAG.getConstant(NewIntNo, MVT::i32), |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6994 | Op.getOperand(1), ShAmt); |
6995 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6996 | } |
6997 | } | ||||
6998 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6999 | SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, |
7000 | SelectionDAG &DAG) const { | ||||
Evan Cheng | 32d1bb9 | 2010-05-22 01:47:14 +0000 | [diff] [blame] | 7001 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
7002 | MFI->setReturnAddressIsTaken(true); | ||||
7003 | |||||
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 7004 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7005 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 7006 | |
7007 | if (Depth > 0) { | ||||
7008 | SDValue FrameAddr = LowerFRAMEADDR(Op, DAG); | ||||
7009 | SDValue Offset = | ||||
7010 | DAG.getConstant(TD->getPointerSize(), | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7011 | Subtarget->is64Bit() ? MVT::i64 : MVT::i32); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7012 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7013 | DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7014 | FrameAddr, Offset), |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7015 | NULL, 0, false, false, 0); |
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 7016 | } |
7017 | |||||
7018 | // Just load the return address. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7019 | SDValue RetAddrFI = getReturnAddressFrameIndex(DAG); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7020 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7021 | RetAddrFI, NULL, 0, false, false, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7022 | } |
7023 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7024 | SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const { |
Evan Cheng | 3363367 | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 7025 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
7026 | MFI->setFrameAddressIsTaken(true); | ||||
Evan Cheng | 32d1bb9 | 2010-05-22 01:47:14 +0000 | [diff] [blame] | 7027 | |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7028 | EVT VT = Op.getValueType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7029 | DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful |
Evan Cheng | 3363367 | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 7030 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
7031 | unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP; | ||||
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7032 | SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT); |
Evan Cheng | 3363367 | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 7033 | while (Depth--) |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7034 | FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0, |
7035 | false, false, 0); | ||||
Evan Cheng | 3363367 | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 7036 | return FrameAddr; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7037 | } |
7038 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7039 | SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op, |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7040 | SelectionDAG &DAG) const { |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 7041 | return DAG.getIntPtrConstant(2*TD->getPointerSize()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7042 | } |
7043 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7044 | SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7045 | MachineFunction &MF = DAG.getMachineFunction(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7046 | SDValue Chain = Op.getOperand(0); |
7047 | SDValue Offset = Op.getOperand(1); | ||||
7048 | SDValue Handler = Op.getOperand(2); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7049 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7050 | |
Anton Korobeynikov | 1ec04ee | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 7051 | SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP, |
7052 | getPointerTy()); | ||||
7053 | unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7054 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7055 | SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame, |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 7056 | DAG.getIntPtrConstant(-TD->getPointerSize())); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7057 | StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset); |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7058 | Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7059 | Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr); |
Anton Korobeynikov | 1ec04ee | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 7060 | MF.getRegInfo().addLiveOut(StoreAddrReg); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7061 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7062 | return DAG.getNode(X86ISD::EH_RETURN, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7063 | MVT::Other, |
Anton Korobeynikov | 1ec04ee | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 7064 | Chain, DAG.getRegister(StoreAddrReg, getPointerTy())); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7065 | } |
7066 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7067 | SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op, |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7068 | SelectionDAG &DAG) const { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7069 | SDValue Root = Op.getOperand(0); |
7070 | SDValue Trmp = Op.getOperand(1); // trampoline | ||||
7071 | SDValue FPtr = Op.getOperand(2); // nested function | ||||
7072 | SDValue Nest = Op.getOperand(3); // 'nest' parameter value | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7073 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7074 | |
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 7075 | const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue(); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7076 | |
7077 | if (Subtarget->is64Bit()) { | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7078 | SDValue OutChains[6]; |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 7079 | |
7080 | // Large code-model. | ||||
Chris Lattner | 0b4334c | 2010-02-05 19:20:30 +0000 | [diff] [blame] | 7081 | const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode. |
7082 | const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode. | ||||
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 7083 | |
Dan Gohman | b41dfba | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 7084 | const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10); |
7085 | const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11); | ||||
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 7086 | |
7087 | const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix | ||||
7088 | |||||
7089 | // Load the pointer to the nested function into R11. | ||||
7090 | unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11 | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7091 | SDValue Addr = Trmp; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7092 | OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7093 | Addr, TrmpAddr, 0, false, false, 0); |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 7094 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7095 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
7096 | DAG.getConstant(2, MVT::i64)); | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7097 | OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, |
7098 | false, false, 2); | ||||
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 7099 | |
7100 | // Load the 'nest' parameter value into R10. | ||||
7101 | // R10 is specified in X86CallingConv.td | ||||
7102 | OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10 | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7103 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
7104 | DAG.getConstant(10, MVT::i64)); | ||||
7105 | OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7106 | Addr, TrmpAddr, 10, false, false, 0); |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 7107 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7108 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
7109 | DAG.getConstant(12, MVT::i64)); | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7110 | OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, |
7111 | false, false, 2); | ||||
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 7112 | |
7113 | // Jump to the nested function. | ||||
7114 | OpCode = (JMP64r << 8) | REX_WB; // jmpq *... | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7115 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
7116 | DAG.getConstant(20, MVT::i64)); | ||||
7117 | OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7118 | Addr, TrmpAddr, 20, false, false, 0); |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 7119 | |
7120 | unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11 | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7121 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
7122 | DAG.getConstant(22, MVT::i64)); | ||||
7123 | OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr, | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7124 | TrmpAddr, 22, false, false, 0); |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 7125 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7126 | SDValue Ops[] = |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7127 | { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) }; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7128 | return DAG.getMergeValues(Ops, 2, dl); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7129 | } else { |
Dan Gohman | 0bd7070 | 2008-01-31 01:01:48 +0000 | [diff] [blame] | 7130 | const Function *Func = |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7131 | cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue()); |
Sandeep Patel | 5838baa | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 7132 | CallingConv::ID CC = Func->getCallingConv(); |
Duncan Sands | 466eadd | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 7133 | unsigned NestReg; |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7134 | |
7135 | switch (CC) { | ||||
7136 | default: | ||||
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 7137 | llvm_unreachable("Unsupported calling convention"); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7138 | case CallingConv::C: |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7139 | case CallingConv::X86_StdCall: { |
7140 | // Pass 'nest' parameter in ECX. | ||||
7141 | // Must be kept in sync with X86CallingConv.td | ||||
Duncan Sands | 466eadd | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 7142 | NestReg = X86::ECX; |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7143 | |
7144 | // Check that ECX wasn't needed by an 'inreg' parameter. | ||||
7145 | const FunctionType *FTy = Func->getFunctionType(); | ||||
Devang Patel | d222f86 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 7146 | const AttrListPtr &Attrs = Func->getAttributes(); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7147 | |
Chris Lattner | 1c8733e | 2008-03-12 17:45:29 +0000 | [diff] [blame] | 7148 | if (!Attrs.isEmpty() && !Func->isVarArg()) { |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7149 | unsigned InRegCount = 0; |
7150 | unsigned Idx = 1; | ||||
7151 | |||||
7152 | for (FunctionType::param_iterator I = FTy->param_begin(), | ||||
7153 | E = FTy->param_end(); I != E; ++I, ++Idx) | ||||
Devang Patel | d222f86 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 7154 | if (Attrs.paramHasAttr(Idx, Attribute::InReg)) |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7155 | // FIXME: should only count parameters that are lowered to integers. |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 7156 | InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32; |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7157 | |
7158 | if (InRegCount > 2) { | ||||
Chris Lattner | 8316f2d | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 7159 | report_fatal_error("Nest register in use - reduce number of inreg parameters!"); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7160 | } |
7161 | } | ||||
7162 | break; | ||||
7163 | } | ||||
7164 | case CallingConv::X86_FastCall: | ||||
Anton Korobeynikov | e454f18 | 2010-05-16 09:08:45 +0000 | [diff] [blame] | 7165 | case CallingConv::X86_ThisCall: |
Duncan Sands | 162c1d5 | 2008-09-10 13:22:10 +0000 | [diff] [blame] | 7166 | case CallingConv::Fast: |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7167 | // Pass 'nest' parameter in EAX. |
7168 | // Must be kept in sync with X86CallingConv.td | ||||
Duncan Sands | 466eadd | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 7169 | NestReg = X86::EAX; |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7170 | break; |
7171 | } | ||||
7172 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7173 | SDValue OutChains[4]; |
7174 | SDValue Addr, Disp; | ||||
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7175 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7176 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
7177 | DAG.getConstant(10, MVT::i32)); | ||||
7178 | Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr); | ||||
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7179 | |
Chris Lattner | 0b4334c | 2010-02-05 19:20:30 +0000 | [diff] [blame] | 7180 | // This is storing the opcode for MOV32ri. |
7181 | const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte. | ||||
Dan Gohman | b41dfba | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 7182 | const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7183 | OutChains[0] = DAG.getStore(Root, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7184 | DAG.getConstant(MOV32ri|N86Reg, MVT::i8), |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7185 | Trmp, TrmpAddr, 0, false, false, 0); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7186 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7187 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
7188 | DAG.getConstant(1, MVT::i32)); | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7189 | OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, |
7190 | false, false, 1); | ||||
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7191 | |
Chris Lattner | 0b4334c | 2010-02-05 19:20:30 +0000 | [diff] [blame] | 7192 | const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7193 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
7194 | DAG.getConstant(5, MVT::i32)); | ||||
7195 | OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr, | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7196 | TrmpAddr, 5, false, false, 1); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7197 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7198 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
7199 | DAG.getConstant(6, MVT::i32)); | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7200 | OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, |
7201 | false, false, 1); | ||||
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7202 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7203 | SDValue Ops[] = |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7204 | { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) }; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7205 | return DAG.getMergeValues(Ops, 2, dl); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7206 | } |
7207 | } | ||||
7208 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7209 | SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, |
7210 | SelectionDAG &DAG) const { | ||||
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 7211 | /* |
7212 | The rounding mode is in bits 11:10 of FPSR, and has the following | ||||
7213 | settings: | ||||
7214 | 00 Round to nearest | ||||
7215 | 01 Round to -inf | ||||
7216 | 10 Round to +inf | ||||
7217 | 11 Round to 0 | ||||
7218 | |||||
7219 | FLT_ROUNDS, on the other hand, expects the following: | ||||
7220 | -1 Undefined | ||||
7221 | 0 Round to 0 | ||||
7222 | 1 Round to nearest | ||||
7223 | 2 Round to +inf | ||||
7224 | 3 Round to -inf | ||||
7225 | |||||
7226 | To perform the conversion, we do: | ||||
7227 | (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3) | ||||
7228 | */ | ||||
7229 | |||||
7230 | MachineFunction &MF = DAG.getMachineFunction(); | ||||
7231 | const TargetMachine &TM = MF.getTarget(); | ||||
7232 | const TargetFrameInfo &TFI = *TM.getFrameInfo(); | ||||
7233 | unsigned StackAlignment = TFI.getStackAlignment(); | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7234 | EVT VT = Op.getValueType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7235 | DebugLoc dl = Op.getDebugLoc(); |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 7236 | |
7237 | // Save FP Control Word to stack slot | ||||
David Greene | 6424ab9 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 7238 | int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7239 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 7240 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7241 | SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other, |
Evan Cheng | 6617eed | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 7242 | DAG.getEntryNode(), StackSlot); |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 7243 | |
7244 | // Load FP Control Word from stack slot | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7245 | SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0, |
7246 | false, false, 0); | ||||
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 7247 | |
7248 | // Transform as necessary | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7249 | SDValue CWD1 = |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7250 | DAG.getNode(ISD::SRL, dl, MVT::i16, |
7251 | DAG.getNode(ISD::AND, dl, MVT::i16, | ||||
7252 | CWD, DAG.getConstant(0x800, MVT::i16)), | ||||
7253 | DAG.getConstant(11, MVT::i8)); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7254 | SDValue CWD2 = |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7255 | DAG.getNode(ISD::SRL, dl, MVT::i16, |
7256 | DAG.getNode(ISD::AND, dl, MVT::i16, | ||||
7257 | CWD, DAG.getConstant(0x400, MVT::i16)), | ||||
7258 | DAG.getConstant(9, MVT::i8)); | ||||
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 7259 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7260 | SDValue RetVal = |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7261 | DAG.getNode(ISD::AND, dl, MVT::i16, |
7262 | DAG.getNode(ISD::ADD, dl, MVT::i16, | ||||
7263 | DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2), | ||||
7264 | DAG.getConstant(1, MVT::i16)), | ||||
7265 | DAG.getConstant(3, MVT::i16)); | ||||
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 7266 | |
7267 | |||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7268 | return DAG.getNode((VT.getSizeInBits() < 16 ? |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 7269 | ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal); |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 7270 | } |
7271 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7272 | SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7273 | EVT VT = Op.getValueType(); |
7274 | EVT OpVT = VT; | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7275 | unsigned NumBits = VT.getSizeInBits(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7276 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 7277 | |
7278 | Op = Op.getOperand(0); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7279 | if (VT == MVT::i8) { |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 7280 | // Zero extend to i32 since there is not an i8 bsr. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7281 | OpVT = MVT::i32; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7282 | Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 7283 | } |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 7284 | |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 7285 | // Issue a bsr (scan bits in reverse) which also sets EFLAGS. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7286 | SDVTList VTs = DAG.getVTList(OpVT, MVT::i32); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7287 | Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op); |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 7288 | |
7289 | // If src is zero (i.e. bsr sets ZF), returns NumBits. | ||||
Benjamin Kramer | 65f60c9 | 2009-12-29 16:57:26 +0000 | [diff] [blame] | 7290 | SDValue Ops[] = { |
7291 | Op, | ||||
7292 | DAG.getConstant(NumBits+NumBits-1, OpVT), | ||||
7293 | DAG.getConstant(X86::COND_E, MVT::i8), | ||||
7294 | Op.getValue(1) | ||||
7295 | }; | ||||
7296 | Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops)); | ||||
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 7297 | |
7298 | // Finally xor with NumBits-1. | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7299 | Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT)); |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 7300 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7301 | if (VT == MVT::i8) |
7302 | Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op); | ||||
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 7303 | return Op; |
7304 | } | ||||
7305 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7306 | SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7307 | EVT VT = Op.getValueType(); |
7308 | EVT OpVT = VT; | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7309 | unsigned NumBits = VT.getSizeInBits(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7310 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 7311 | |
7312 | Op = Op.getOperand(0); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7313 | if (VT == MVT::i8) { |
7314 | OpVT = MVT::i32; | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7315 | Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 7316 | } |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 7317 | |
7318 | // Issue a bsf (scan bits forward) which also sets EFLAGS. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7319 | SDVTList VTs = DAG.getVTList(OpVT, MVT::i32); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7320 | Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op); |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 7321 | |
7322 | // If src is zero (i.e. bsf sets ZF), returns NumBits. | ||||
Benjamin Kramer | 65f60c9 | 2009-12-29 16:57:26 +0000 | [diff] [blame] | 7323 | SDValue Ops[] = { |
7324 | Op, | ||||
7325 | DAG.getConstant(NumBits, OpVT), | ||||
7326 | DAG.getConstant(X86::COND_E, MVT::i8), | ||||
7327 | Op.getValue(1) | ||||
7328 | }; | ||||
7329 | Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops)); | ||||
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 7330 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7331 | if (VT == MVT::i8) |
7332 | Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op); | ||||
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 7333 | return Op; |
7334 | } | ||||
7335 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7336 | SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7337 | EVT VT = Op.getValueType(); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7338 | assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply"); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7339 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7340 | |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 7341 | // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32); |
7342 | // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32); | ||||
7343 | // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b ); | ||||
7344 | // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi ); | ||||
7345 | // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b ); | ||||
7346 | // | ||||
7347 | // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 ); | ||||
7348 | // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 ); | ||||
7349 | // return AloBlo + AloBhi + AhiBlo; | ||||
7350 | |||||
7351 | SDValue A = Op.getOperand(0); | ||||
7352 | SDValue B = Op.getOperand(1); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7353 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7354 | SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7355 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), |
7356 | A, DAG.getConstant(32, MVT::i32)); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7357 | SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7358 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), |
7359 | B, DAG.getConstant(32, MVT::i32)); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7360 | SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7361 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 7362 | A, B); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7363 | SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7364 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 7365 | A, Bhi); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7366 | SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7367 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 7368 | Ahi, B); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7369 | AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7370 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), |
7371 | AloBhi, DAG.getConstant(32, MVT::i32)); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7372 | AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7373 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), |
7374 | AhiBlo, DAG.getConstant(32, MVT::i32)); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7375 | SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi); |
7376 | Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo); | ||||
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 7377 | return Res; |
7378 | } | ||||
7379 | |||||
7380 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7381 | SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const { |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7382 | // Lower the "add/sub/mul with overflow" instruction into a regular ins plus |
7383 | // a "setcc" instruction that checks the overflow flag. The "brcond" lowering | ||||
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 7384 | // looks for this combo and may remove the "setcc" instruction if the "setcc" |
7385 | // has only one use. | ||||
Bill Wendling | d06b420 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 7386 | SDNode *N = Op.getNode(); |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 7387 | SDValue LHS = N->getOperand(0); |
7388 | SDValue RHS = N->getOperand(1); | ||||
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7389 | unsigned BaseOp = 0; |
7390 | unsigned Cond = 0; | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7391 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7392 | |
7393 | switch (Op.getOpcode()) { | ||||
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 7394 | default: llvm_unreachable("Unknown ovf instruction!"); |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7395 | case ISD::SADDO: |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7396 | // A subtract of one will be selected as a INC. Note that INC doesn't |
7397 | // set CF, so we can't do this for UADDO. | ||||
7398 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) | ||||
7399 | if (C->getAPIntValue() == 1) { | ||||
7400 | BaseOp = X86ISD::INC; | ||||
7401 | Cond = X86::COND_O; | ||||
7402 | break; | ||||
7403 | } | ||||
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 7404 | BaseOp = X86ISD::ADD; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7405 | Cond = X86::COND_O; |
7406 | break; | ||||
7407 | case ISD::UADDO: | ||||
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 7408 | BaseOp = X86ISD::ADD; |
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 7409 | Cond = X86::COND_B; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7410 | break; |
7411 | case ISD::SSUBO: | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7412 | // A subtract of one will be selected as a DEC. Note that DEC doesn't |
7413 | // set CF, so we can't do this for USUBO. | ||||
7414 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) | ||||
7415 | if (C->getAPIntValue() == 1) { | ||||
7416 | BaseOp = X86ISD::DEC; | ||||
7417 | Cond = X86::COND_O; | ||||
7418 | break; | ||||
7419 | } | ||||
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 7420 | BaseOp = X86ISD::SUB; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7421 | Cond = X86::COND_O; |
7422 | break; | ||||
7423 | case ISD::USUBO: | ||||
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 7424 | BaseOp = X86ISD::SUB; |
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 7425 | Cond = X86::COND_B; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7426 | break; |
7427 | case ISD::SMULO: | ||||
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 7428 | BaseOp = X86ISD::SMUL; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7429 | Cond = X86::COND_O; |
7430 | break; | ||||
7431 | case ISD::UMULO: | ||||
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 7432 | BaseOp = X86ISD::UMUL; |
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 7433 | Cond = X86::COND_B; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7434 | break; |
7435 | } | ||||
Bill Wendling | d06b420 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 7436 | |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 7437 | // Also sets EFLAGS. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7438 | SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7439 | SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS); |
Bill Wendling | d06b420 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 7440 | |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 7441 | SDValue SetCC = |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7442 | DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1), |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7443 | DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1)); |
Bill Wendling | d06b420 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 7444 | |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 7445 | DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC); |
7446 | return Sum; | ||||
Bill Wendling | 4c134df | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 7447 | } |
7448 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7449 | SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7450 | EVT T = Op.getValueType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7451 | DebugLoc dl = Op.getDebugLoc(); |
Andrew Lenharth | bd7d326 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 7452 | unsigned Reg = 0; |
7453 | unsigned size = 0; | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7454 | switch(T.getSimpleVT().SimpleTy) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7455 | default: |
7456 | assert(false && "Invalid value type!"); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7457 | case MVT::i8: Reg = X86::AL; size = 1; break; |
7458 | case MVT::i16: Reg = X86::AX; size = 2; break; | ||||
7459 | case MVT::i32: Reg = X86::EAX; size = 4; break; | ||||
7460 | case MVT::i64: | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7461 | assert(Subtarget->is64Bit() && "Node not type legal!"); |
7462 | Reg = X86::RAX; size = 8; | ||||
Andrew Lenharth | 8158082 | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 7463 | break; |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 7464 | } |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7465 | SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg, |
Dale Johannesen | ddb761b | 2008-09-11 03:12:59 +0000 | [diff] [blame] | 7466 | Op.getOperand(2), SDValue()); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7467 | SDValue Ops[] = { cpIn.getValue(0), |
Evan Cheng | 6617eed | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 7468 | Op.getOperand(1), |
7469 | Op.getOperand(3), | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7470 | DAG.getTargetConstant(size, MVT::i8), |
Evan Cheng | 6617eed | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 7471 | cpIn.getValue(1) }; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7472 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7473 | SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7474 | SDValue cpOut = |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7475 | DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1)); |
Andrew Lenharth | 7dfe23f | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 7476 | return cpOut; |
7477 | } | ||||
7478 | |||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7479 | SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op, |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7480 | SelectionDAG &DAG) const { |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7481 | assert(Subtarget->is64Bit() && "Result not type legalized?"); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7482 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7483 | SDValue TheChain = Op.getOperand(0); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7484 | DebugLoc dl = Op.getDebugLoc(); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7485 | SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7486 | SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1)); |
7487 | SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64, | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7488 | rax.getValue(2)); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7489 | SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx, |
7490 | DAG.getConstant(32, MVT::i8)); | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7491 | SDValue Ops[] = { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7492 | DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp), |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7493 | rdx.getValue(1) |
7494 | }; | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7495 | return DAG.getMergeValues(Ops, 2, dl); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7496 | } |
7497 | |||||
Dale Johannesen | da2f354 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 7498 | SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op, |
7499 | SelectionDAG &DAG) const { | ||||
7500 | EVT SrcVT = Op.getOperand(0).getValueType(); | ||||
7501 | EVT DstVT = Op.getValueType(); | ||||
7502 | assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() && | ||||
7503 | Subtarget->hasMMX() && !DisableMMX) && | ||||
7504 | "Unexpected custom BIT_CONVERT"); | ||||
7505 | assert((DstVT == MVT::i64 || | ||||
7506 | (DstVT.isVector() && DstVT.getSizeInBits()==64)) && | ||||
7507 | "Unexpected custom BIT_CONVERT"); | ||||
7508 | // i64 <=> MMX conversions are Legal. | ||||
7509 | if (SrcVT==MVT::i64 && DstVT.isVector()) | ||||
7510 | return Op; | ||||
7511 | if (DstVT==MVT::i64 && SrcVT.isVector()) | ||||
7512 | return Op; | ||||
Dale Johannesen | b1b0c84 | 2010-05-21 18:40:15 +0000 | [diff] [blame] | 7513 | // MMX <=> MMX conversions are Legal. |
7514 | if (SrcVT.isVector() && DstVT.isVector()) | ||||
7515 | return Op; | ||||
Dale Johannesen | da2f354 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 7516 | // All other conversions need to be expanded. |
7517 | return SDValue(); | ||||
7518 | } | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7519 | SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const { |
Dale Johannesen | 9011d87 | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 7520 | SDNode *Node = Op.getNode(); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7521 | DebugLoc dl = Node->getDebugLoc(); |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7522 | EVT T = Node->getValueType(0); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7523 | SDValue negOp = DAG.getNode(ISD::SUB, dl, T, |
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 7524 | DAG.getConstant(0, T), Node->getOperand(2)); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7525 | return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl, |
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7526 | cast<AtomicSDNode>(Node)->getMemoryVT(), |
Dale Johannesen | 9011d87 | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 7527 | Node->getOperand(0), |
7528 | Node->getOperand(1), negOp, | ||||
7529 | cast<AtomicSDNode>(Node)->getSrcValue(), | ||||
7530 | cast<AtomicSDNode>(Node)->getAlignment()); | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7531 | } |
7532 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7533 | /// LowerOperation - Provide custom lowering hooks for some operations. |
7534 | /// | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7535 | SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7536 | switch (Op.getOpcode()) { |
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 7537 | default: llvm_unreachable("Should not custom lower this!"); |
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7538 | case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG); |
7539 | case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7540 | case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG); |
Mon P Wang | a8ff0dd | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 7541 | case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7542 | case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG); |
7543 | case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG); | ||||
7544 | case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG); | ||||
7545 | case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG); | ||||
7546 | case ISD::ConstantPool: return LowerConstantPool(Op, DAG); | ||||
7547 | case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG); | ||||
7548 | case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG); | ||||
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 7549 | case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG); |
Dan Gohman | 064403e | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 7550 | case ISD::BlockAddress: return LowerBlockAddress(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7551 | case ISD::SHL_PARTS: |
7552 | case ISD::SRA_PARTS: | ||||
7553 | case ISD::SRL_PARTS: return LowerShift(Op, DAG); | ||||
7554 | case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG); | ||||
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 7555 | case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7556 | case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG); |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 7557 | case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7558 | case ISD::FABS: return LowerFABS(Op, DAG); |
7559 | case ISD::FNEG: return LowerFNEG(Op, DAG); | ||||
7560 | case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG); | ||||
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 7561 | case ISD::SETCC: return LowerSETCC(Op, DAG); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7562 | case ISD::VSETCC: return LowerVSETCC(Op, DAG); |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 7563 | case ISD::SELECT: return LowerSELECT(Op, DAG); |
7564 | case ISD::BRCOND: return LowerBRCOND(Op, DAG); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7565 | case ISD::JumpTable: return LowerJumpTable(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7566 | case ISD::VASTART: return LowerVASTART(Op, DAG); |
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 7567 | case ISD::VAARG: return LowerVAARG(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7568 | case ISD::VACOPY: return LowerVACOPY(Op, DAG); |
7569 | case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG); | ||||
7570 | case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG); | ||||
7571 | case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG); | ||||
7572 | case ISD::FRAME_TO_ARGS_OFFSET: | ||||
7573 | return LowerFRAME_TO_ARGS_OFFSET(Op, DAG); | ||||
7574 | case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG); | ||||
7575 | case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG); | ||||
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7576 | case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG); |
Dan Gohman | 819574c | 2008-01-31 00:41:03 +0000 | [diff] [blame] | 7577 | case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 7578 | case ISD::CTLZ: return LowerCTLZ(Op, DAG); |
7579 | case ISD::CTTZ: return LowerCTTZ(Op, DAG); | ||||
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 7580 | case ISD::MUL: return LowerMUL_V2I64(Op, DAG); |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7581 | case ISD::SADDO: |
7582 | case ISD::UADDO: | ||||
7583 | case ISD::SSUBO: | ||||
7584 | case ISD::USUBO: | ||||
7585 | case ISD::SMULO: | ||||
7586 | case ISD::UMULO: return LowerXALUO(Op, DAG); | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7587 | case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG); |
Dale Johannesen | da2f354 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 7588 | case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7589 | } |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 7590 | } |
7591 | |||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7592 | void X86TargetLowering:: |
7593 | ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results, | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7594 | SelectionDAG &DAG, unsigned NewOp) const { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7595 | EVT T = Node->getValueType(0); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7596 | DebugLoc dl = Node->getDebugLoc(); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7597 | assert (T == MVT::i64 && "Only know how to expand i64 atomics"); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7598 | |
7599 | SDValue Chain = Node->getOperand(0); | ||||
7600 | SDValue In1 = Node->getOperand(1); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7601 | SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7602 | Node->getOperand(2), DAG.getIntPtrConstant(0)); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7603 | SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7604 | Node->getOperand(2), DAG.getIntPtrConstant(1)); |
Dan Gohman | 4e3bb1b | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 7605 | SDValue Ops[] = { Chain, In1, In2L, In2H }; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7606 | SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other); |
Dan Gohman | 4e3bb1b | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 7607 | SDValue Result = |
7608 | DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64, | ||||
7609 | cast<MemSDNode>(Node)->getMemOperand()); | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7610 | SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)}; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7611 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2)); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7612 | Results.push_back(Result.getValue(2)); |
7613 | } | ||||
7614 | |||||
Duncan Sands | ac496a1 | 2008-07-04 11:47:58 +0000 | [diff] [blame] | 7615 | /// ReplaceNodeResults - Replace a node with an illegal result type |
7616 | /// with a new node built out of custom code. | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7617 | void X86TargetLowering::ReplaceNodeResults(SDNode *N, |
7618 | SmallVectorImpl<SDValue>&Results, | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7619 | SelectionDAG &DAG) const { |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7620 | DebugLoc dl = N->getDebugLoc(); |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 7621 | switch (N->getOpcode()) { |
Duncan Sands | 8ec7aa7 | 2008-10-20 15:56:33 +0000 | [diff] [blame] | 7622 | default: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7623 | assert(false && "Do not know how to custom type legalize this operation!"); |
7624 | return; | ||||
7625 | case ISD::FP_TO_SINT: { | ||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 7626 | std::pair<SDValue,SDValue> Vals = |
7627 | FP_TO_INTHelper(SDValue(N, 0), DAG, true); | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7628 | SDValue FIST = Vals.first, StackSlot = Vals.second; |
7629 | if (FIST.getNode() != 0) { | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7630 | EVT VT = N->getValueType(0); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7631 | // Return a load from the stack slot. |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7632 | Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0, |
7633 | false, false, 0)); | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7634 | } |
7635 | return; | ||||
7636 | } | ||||
7637 | case ISD::READCYCLECOUNTER: { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7638 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7639 | SDValue TheChain = N->getOperand(0); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7640 | SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7641 | SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32, |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7642 | rd.getValue(1)); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7643 | SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32, |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7644 | eax.getValue(2)); |
7645 | // Use a buildpair to merge the two 32-bit values into a 64-bit one. | ||||
7646 | SDValue Ops[] = { eax, edx }; | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7647 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2)); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7648 | Results.push_back(edx.getValue(1)); |
7649 | return; | ||||
7650 | } | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7651 | case ISD::ATOMIC_CMP_SWAP: { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7652 | EVT T = N->getValueType(0); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7653 | assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap"); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7654 | SDValue cpInL, cpInH; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7655 | cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2), |
7656 | DAG.getConstant(0, MVT::i32)); | ||||
7657 | cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2), | ||||
7658 | DAG.getConstant(1, MVT::i32)); | ||||
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7659 | cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue()); |
7660 | cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH, | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7661 | cpInL.getValue(1)); |
7662 | SDValue swapInL, swapInH; | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7663 | swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3), |
7664 | DAG.getConstant(0, MVT::i32)); | ||||
7665 | swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3), | ||||
7666 | DAG.getConstant(1, MVT::i32)); | ||||
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7667 | swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL, |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7668 | cpInH.getValue(1)); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7669 | swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH, |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7670 | swapInL.getValue(1)); |
7671 | SDValue Ops[] = { swapInH.getValue(0), | ||||
7672 | N->getOperand(1), | ||||
7673 | swapInH.getValue(1) }; | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7674 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7675 | SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7676 | SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7677 | MVT::i32, Result.getValue(1)); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7678 | SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7679 | MVT::i32, cpOutL.getValue(2)); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7680 | SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)}; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7681 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2)); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7682 | Results.push_back(cpOutH.getValue(1)); |
7683 | return; | ||||
7684 | } | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7685 | case ISD::ATOMIC_LOAD_ADD: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7686 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG); |
7687 | return; | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7688 | case ISD::ATOMIC_LOAD_AND: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7689 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG); |
7690 | return; | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7691 | case ISD::ATOMIC_LOAD_NAND: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7692 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG); |
7693 | return; | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7694 | case ISD::ATOMIC_LOAD_OR: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7695 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG); |
7696 | return; | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7697 | case ISD::ATOMIC_LOAD_SUB: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7698 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG); |
7699 | return; | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7700 | case ISD::ATOMIC_LOAD_XOR: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7701 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG); |
7702 | return; | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7703 | case ISD::ATOMIC_SWAP: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7704 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG); |
7705 | return; | ||||
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 7706 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7707 | } |
7708 | |||||
7709 | const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const { | ||||
7710 | switch (Opcode) { | ||||
7711 | default: return NULL; | ||||
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 7712 | case X86ISD::BSF: return "X86ISD::BSF"; |
7713 | case X86ISD::BSR: return "X86ISD::BSR"; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7714 | case X86ISD::SHLD: return "X86ISD::SHLD"; |
7715 | case X86ISD::SHRD: return "X86ISD::SHRD"; | ||||
7716 | case X86ISD::FAND: return "X86ISD::FAND"; | ||||
7717 | case X86ISD::FOR: return "X86ISD::FOR"; | ||||
7718 | case X86ISD::FXOR: return "X86ISD::FXOR"; | ||||
7719 | case X86ISD::FSRL: return "X86ISD::FSRL"; | ||||
7720 | case X86ISD::FILD: return "X86ISD::FILD"; | ||||
7721 | case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG"; | ||||
7722 | case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM"; | ||||
7723 | case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM"; | ||||
7724 | case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM"; | ||||
7725 | case X86ISD::FLD: return "X86ISD::FLD"; | ||||
7726 | case X86ISD::FST: return "X86ISD::FST"; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7727 | case X86ISD::CALL: return "X86ISD::CALL"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7728 | case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG"; |
Dan Gohman | 7fe9b7f | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 7729 | case X86ISD::BT: return "X86ISD::BT"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7730 | case X86ISD::CMP: return "X86ISD::CMP"; |
7731 | case X86ISD::COMI: return "X86ISD::COMI"; | ||||
7732 | case X86ISD::UCOMI: return "X86ISD::UCOMI"; | ||||
7733 | case X86ISD::SETCC: return "X86ISD::SETCC"; | ||||
Evan Cheng | 834ae6b | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 7734 | case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7735 | case X86ISD::CMOV: return "X86ISD::CMOV"; |
7736 | case X86ISD::BRCOND: return "X86ISD::BRCOND"; | ||||
7737 | case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG"; | ||||
7738 | case X86ISD::REP_STOS: return "X86ISD::REP_STOS"; | ||||
7739 | case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS"; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7740 | case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg"; |
7741 | case X86ISD::Wrapper: return "X86ISD::Wrapper"; | ||||
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 7742 | case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP"; |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 7743 | case X86ISD::PEXTRB: return "X86ISD::PEXTRB"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7744 | case X86ISD::PEXTRW: return "X86ISD::PEXTRW"; |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 7745 | case X86ISD::INSERTPS: return "X86ISD::INSERTPS"; |
7746 | case X86ISD::PINSRB: return "X86ISD::PINSRB"; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7747 | case X86ISD::PINSRW: return "X86ISD::PINSRW"; |
Chris Lattner | 5fc65c5 | 2010-02-23 02:07:48 +0000 | [diff] [blame] | 7748 | case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW"; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 7749 | case X86ISD::PSHUFB: return "X86ISD::PSHUFB"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7750 | case X86ISD::FMAX: return "X86ISD::FMAX"; |
7751 | case X86ISD::FMIN: return "X86ISD::FMIN"; | ||||
7752 | case X86ISD::FRSQRT: return "X86ISD::FRSQRT"; | ||||
7753 | case X86ISD::FRCP: return "X86ISD::FRCP"; | ||||
7754 | case X86ISD::TLSADDR: return "X86ISD::TLSADDR"; | ||||
Rafael Espindola | bca99f7 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 7755 | case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7756 | case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN"; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 7757 | case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN"; |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 7758 | case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m"; |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7759 | case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG"; |
7760 | case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG"; | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7761 | case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG"; |
7762 | case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG"; | ||||
7763 | case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG"; | ||||
7764 | case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG"; | ||||
7765 | case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG"; | ||||
7766 | case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG"; | ||||
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7767 | case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL"; |
7768 | case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD"; | ||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 7769 | case X86ISD::VSHL: return "X86ISD::VSHL"; |
7770 | case X86ISD::VSRL: return "X86ISD::VSRL"; | ||||
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7771 | case X86ISD::CMPPD: return "X86ISD::CMPPD"; |
7772 | case X86ISD::CMPPS: return "X86ISD::CMPPS"; | ||||
7773 | case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB"; | ||||
7774 | case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW"; | ||||
7775 | case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD"; | ||||
7776 | case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ"; | ||||
7777 | case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB"; | ||||
7778 | case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW"; | ||||
7779 | case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD"; | ||||
7780 | case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ"; | ||||
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 7781 | case X86ISD::ADD: return "X86ISD::ADD"; |
7782 | case X86ISD::SUB: return "X86ISD::SUB"; | ||||
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 7783 | case X86ISD::SMUL: return "X86ISD::SMUL"; |
7784 | case X86ISD::UMUL: return "X86ISD::UMUL"; | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7785 | case X86ISD::INC: return "X86ISD::INC"; |
7786 | case X86ISD::DEC: return "X86ISD::DEC"; | ||||
Dan Gohman | 12e0329 | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 7787 | case X86ISD::OR: return "X86ISD::OR"; |
7788 | case X86ISD::XOR: return "X86ISD::XOR"; | ||||
7789 | case X86ISD::AND: return "X86ISD::AND"; | ||||
Evan Cheng | c349576 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 7790 | case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM"; |
Eric Christopher | 95d7926 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 7791 | case X86ISD::PTEST: return "X86ISD::PTEST"; |
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 7792 | case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS"; |
Anton Korobeynikov | 7cd3242 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 7793 | case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7794 | } |
7795 | } | ||||
7796 | |||||
7797 | // isLegalAddressingMode - Return true if the addressing mode represented | ||||
7798 | // by AM is legal for this target, for a load/store of the specified type. | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7799 | bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7800 | const Type *Ty) const { |
7801 | // X86 supports extremely general addressing modes. | ||||
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 7802 | CodeModel::Model M = getTargetMachine().getCodeModel(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7803 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7804 | // X86 allows a sign-extended 32-bit immediate field as a displacement. |
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 7805 | if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7806 | return false; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7807 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7808 | if (AM.BaseGV) { |
Chris Lattner | 01e3994 | 2009-07-10 07:38:24 +0000 | [diff] [blame] | 7809 | unsigned GVFlags = |
7810 | Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine()); | ||||
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 7811 | |
Chris Lattner | 01e3994 | 2009-07-10 07:38:24 +0000 | [diff] [blame] | 7812 | // If a reference to this global requires an extra load, we can't fold it. |
7813 | if (isGlobalStubReference(GVFlags)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7814 | return false; |
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 7815 | |
Chris Lattner | 01e3994 | 2009-07-10 07:38:24 +0000 | [diff] [blame] | 7816 | // If BaseGV requires a register for the PIC base, we cannot also have a |
7817 | // BaseReg specified. | ||||
7818 | if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags)) | ||||
Dale Johannesen | 64660e9 | 2008-12-05 21:47:27 +0000 | [diff] [blame] | 7819 | return false; |
Evan Cheng | 6a1f3f1 | 2007-08-01 23:46:47 +0000 | [diff] [blame] | 7820 | |
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 7821 | // If lower 4G is not available, then we must use rip-relative addressing. |
7822 | if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1)) | ||||
7823 | return false; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7824 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7825 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7826 | switch (AM.Scale) { |
7827 | case 0: | ||||
7828 | case 1: | ||||
7829 | case 2: | ||||
7830 | case 4: | ||||
7831 | case 8: | ||||
7832 | // These scales always work. | ||||
7833 | break; | ||||
7834 | case 3: | ||||
7835 | case 5: | ||||
7836 | case 9: | ||||
7837 | // These scales are formed with basereg+scalereg. Only accept if there is | ||||
7838 | // no basereg yet. | ||||
7839 | if (AM.HasBaseReg) | ||||
7840 | return false; | ||||
7841 | break; | ||||
7842 | default: // Other stuff never works. | ||||
7843 | return false; | ||||
7844 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7845 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7846 | return true; |
7847 | } | ||||
7848 | |||||
7849 | |||||
Evan Cheng | 27a820a | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 7850 | bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const { |
Duncan Sands | e92dee1 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 7851 | if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy()) |
Evan Cheng | 27a820a | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 7852 | return false; |
Evan Cheng | 7f15260 | 2007-10-29 07:57:50 +0000 | [diff] [blame] | 7853 | unsigned NumBits1 = Ty1->getPrimitiveSizeInBits(); |
7854 | unsigned NumBits2 = Ty2->getPrimitiveSizeInBits(); | ||||
Evan Cheng | ca0e80f | 2008-03-20 02:18:41 +0000 | [diff] [blame] | 7855 | if (NumBits1 <= NumBits2) |
Evan Cheng | 7f15260 | 2007-10-29 07:57:50 +0000 | [diff] [blame] | 7856 | return false; |
Dan Gohman | 9e2bdca | 2010-02-25 03:04:36 +0000 | [diff] [blame] | 7857 | return true; |
Evan Cheng | 27a820a | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 7858 | } |
7859 | |||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7860 | bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7861 | if (!VT1.isInteger() || !VT2.isInteger()) |
Evan Cheng | 9decb33 | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 7862 | return false; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7863 | unsigned NumBits1 = VT1.getSizeInBits(); |
7864 | unsigned NumBits2 = VT2.getSizeInBits(); | ||||
Evan Cheng | ca0e80f | 2008-03-20 02:18:41 +0000 | [diff] [blame] | 7865 | if (NumBits1 <= NumBits2) |
Evan Cheng | 9decb33 | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 7866 | return false; |
Dan Gohman | 9e2bdca | 2010-02-25 03:04:36 +0000 | [diff] [blame] | 7867 | return true; |
Evan Cheng | 9decb33 | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 7868 | } |
Evan Cheng | 27a820a | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 7869 | |
Dan Gohman | 4cedb1c | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 7870 | bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const { |
Dan Gohman | b044da3 | 2009-04-09 02:06:09 +0000 | [diff] [blame] | 7871 | // x86-64 implicitly zero-extends 32-bit results in 64-bit registers. |
Duncan Sands | e92dee1 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 7872 | return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit(); |
Dan Gohman | 4cedb1c | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 7873 | } |
7874 | |||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7875 | bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const { |
Dan Gohman | b044da3 | 2009-04-09 02:06:09 +0000 | [diff] [blame] | 7876 | // x86-64 implicitly zero-extends 32-bit results in 64-bit registers. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7877 | return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit(); |
Dan Gohman | 4cedb1c | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 7878 | } |
7879 | |||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7880 | bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const { |
Evan Cheng | 2f5d3a5 | 2009-05-28 00:35:15 +0000 | [diff] [blame] | 7881 | // i16 instructions are longer (0x66 prefix) and potentially slower. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7882 | return !(VT1 == MVT::i32 && VT2 == MVT::i16); |
Evan Cheng | 2f5d3a5 | 2009-05-28 00:35:15 +0000 | [diff] [blame] | 7883 | } |
7884 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7885 | /// isShuffleMaskLegal - Targets can use this to indicate that they only |
7886 | /// support *some* VECTOR_SHUFFLE operations, those with specific masks. | ||||
7887 | /// By default, if a target supports the VECTOR_SHUFFLE node, all mask values | ||||
7888 | /// are assumed to be legal. | ||||
7889 | bool | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 7890 | X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M, |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7891 | EVT VT) const { |
Eric Christopher | 8fa8772 | 2010-04-15 01:40:20 +0000 | [diff] [blame] | 7892 | // Very little shuffling can be done for 64-bit vectors right now. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7893 | if (VT.getSizeInBits() == 64) |
Eric Christopher | 8fa8772 | 2010-04-15 01:40:20 +0000 | [diff] [blame] | 7894 | return isPALIGNRMask(M, VT, Subtarget->hasSSSE3()); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7895 | |
Nate Begeman | 080f8e2 | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 7896 | // FIXME: pshufb, blends, shifts. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7897 | return (VT.getVectorNumElements() == 2 || |
7898 | ShuffleVectorSDNode::isSplatMask(&M[0], VT) || | ||||
7899 | isMOVLMask(M, VT) || | ||||
7900 | isSHUFPMask(M, VT) || | ||||
7901 | isPSHUFDMask(M, VT) || | ||||
7902 | isPSHUFHWMask(M, VT) || | ||||
7903 | isPSHUFLWMask(M, VT) || | ||||
Nate Begeman | 080f8e2 | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 7904 | isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) || |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7905 | isUNPCKLMask(M, VT) || |
7906 | isUNPCKHMask(M, VT) || | ||||
7907 | isUNPCKL_v_undef_Mask(M, VT) || | ||||
7908 | isUNPCKH_v_undef_Mask(M, VT)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7909 | } |
7910 | |||||
Dan Gohman | 48d5f06 | 2008-04-09 20:09:42 +0000 | [diff] [blame] | 7911 | bool |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 7912 | X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask, |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7913 | EVT VT) const { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7914 | unsigned NumElts = VT.getVectorNumElements(); |
7915 | // FIXME: This collection of masks seems suspect. | ||||
7916 | if (NumElts == 2) | ||||
7917 | return true; | ||||
7918 | if (NumElts == 4 && VT.getSizeInBits() == 128) { | ||||
7919 | return (isMOVLMask(Mask, VT) || | ||||
7920 | isCommutedMOVLMask(Mask, VT, true) || | ||||
7921 | isSHUFPMask(Mask, VT) || | ||||
7922 | isCommutedSHUFPMask(Mask, VT)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7923 | } |
7924 | return false; | ||||
7925 | } | ||||
7926 | |||||
7927 | //===----------------------------------------------------------------------===// | ||||
7928 | // X86 Scheduler Hooks | ||||
7929 | //===----------------------------------------------------------------------===// | ||||
7930 | |||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7931 | // private utility function |
7932 | MachineBasicBlock * | ||||
7933 | X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr, | ||||
7934 | MachineBasicBlock *MBB, | ||||
7935 | unsigned regOpc, | ||||
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7936 | unsigned immOpc, |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7937 | unsigned LoadOpc, |
7938 | unsigned CXchgOpc, | ||||
7939 | unsigned copyOpc, | ||||
7940 | unsigned notOpc, | ||||
7941 | unsigned EAXreg, | ||||
7942 | TargetRegisterClass *RC, | ||||
Dan Gohman | 96d6092 | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 7943 | bool invSrc) const { |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7944 | // For the atomic bitwise operator, we generate |
7945 | // thisMBB: | ||||
7946 | // newMBB: | ||||
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7947 | // ld t1 = [bitinstr.addr] |
7948 | // op t2 = t1, [bitinstr.val] | ||||
7949 | // mov EAX = t1 | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7950 | // lcs dest = [bitinstr.addr], t2 [EAX is implicit] |
7951 | // bz newMBB | ||||
7952 | // fallthrough -->nextMBB | ||||
7953 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | ||||
7954 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | ||||
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7955 | MachineFunction::iterator MBBIter = MBB; |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7956 | ++MBBIter; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7957 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7958 | /// First build the CFG |
7959 | MachineFunction *F = MBB->getParent(); | ||||
7960 | MachineBasicBlock *thisMBB = MBB; | ||||
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7961 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); |
7962 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); | ||||
7963 | F->insert(MBBIter, newMBB); | ||||
7964 | F->insert(MBBIter, nextMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7965 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7966 | // Move all successors to thisMBB to nextMBB |
7967 | nextMBB->transferSuccessors(thisMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7968 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7969 | // Update thisMBB to fall through to newMBB |
7970 | thisMBB->addSuccessor(newMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7971 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7972 | // newMBB jumps to itself and fall through to nextMBB |
7973 | newMBB->addSuccessor(nextMBB); | ||||
7974 | newMBB->addSuccessor(newMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7975 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7976 | // Insert instructions into newMBB based on incoming instruction |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7977 | assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 && |
Bill Wendling | c194674 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 7978 | "unexpected number of operands"); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7979 | DebugLoc dl = bInstr->getDebugLoc(); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7980 | MachineOperand& destOper = bInstr->getOperand(0); |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7981 | MachineOperand* argOpers[2 + X86AddrNumOperands]; |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7982 | int numArgs = bInstr->getNumOperands() - 1; |
7983 | for (int i=0; i < numArgs; ++i) | ||||
7984 | argOpers[i] = &bInstr->getOperand(i+1); | ||||
7985 | |||||
7986 | // x86 address has 4 operands: base, index, scale, and displacement | ||||
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7987 | int lastAddrIndx = X86AddrNumOperands - 1; // [0,3] |
7988 | int valArgIndx = lastAddrIndx + 1; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7989 | |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7990 | unsigned t1 = F->getRegInfo().createVirtualRegister(RC); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7991 | MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7992 | for (int i=0; i <= lastAddrIndx; ++i) |
7993 | (*MIB).addOperand(*argOpers[i]); | ||||
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7994 | |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7995 | unsigned tt = F->getRegInfo().createVirtualRegister(RC); |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7996 | if (invSrc) { |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7997 | MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1); |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7998 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7999 | else |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 8000 | tt = t1; |
8001 | |||||
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 8002 | unsigned t2 = F->getRegInfo().createVirtualRegister(RC); |
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 8003 | assert((argOpers[valArgIndx]->isReg() || |
8004 | argOpers[valArgIndx]->isImm()) && | ||||
Dan Gohman | 7f7f365 | 2008-09-13 17:58:21 +0000 | [diff] [blame] | 8005 | "invalid operand"); |
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 8006 | if (argOpers[valArgIndx]->isReg()) |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8007 | MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8008 | else |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8009 | MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2); |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 8010 | MIB.addReg(tt); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8011 | (*MIB).addOperand(*argOpers[valArgIndx]); |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 8012 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8013 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg); |
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 8014 | MIB.addReg(t1); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8015 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8016 | MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc)); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8017 | for (int i=0; i <= lastAddrIndx; ++i) |
8018 | (*MIB).addOperand(*argOpers[i]); | ||||
8019 | MIB.addReg(t2); | ||||
Mon P Wang | 50584a6 | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 8020 | assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand"); |
Dan Gohman | 4e3bb1b | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 8021 | (*MIB).setMemRefs(bInstr->memoperands_begin(), |
8022 | bInstr->memoperands_end()); | ||||
Mon P Wang | 50584a6 | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 8023 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8024 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg()); |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 8025 | MIB.addReg(EAXreg); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8026 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8027 | // insert branch |
Chris Lattner | b112c02 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 8028 | BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8029 | |
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 8030 | F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now. |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8031 | return nextMBB; |
8032 | } | ||||
8033 | |||||
Dale Johannesen | 44eb537 | 2008-10-03 19:41:08 +0000 | [diff] [blame] | 8034 | // private utility function: 64 bit atomics on 32 bit host. |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8035 | MachineBasicBlock * |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8036 | X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr, |
8037 | MachineBasicBlock *MBB, | ||||
8038 | unsigned regOpcL, | ||||
8039 | unsigned regOpcH, | ||||
8040 | unsigned immOpcL, | ||||
8041 | unsigned immOpcH, | ||||
Dan Gohman | 96d6092 | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 8042 | bool invSrc) const { |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8043 | // For the atomic bitwise operator, we generate |
8044 | // thisMBB (instructions are in pairs, except cmpxchg8b) | ||||
8045 | // ld t1,t2 = [bitinstr.addr] | ||||
8046 | // newMBB: | ||||
8047 | // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4) | ||||
8048 | // op t5, t6 <- out1, out2, [bitinstr.val] | ||||
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 8049 | // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val]) |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8050 | // mov ECX, EBX <- t5, t6 |
8051 | // mov EAX, EDX <- t1, t2 | ||||
8052 | // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit] | ||||
8053 | // mov t3, t4 <- EAX, EDX | ||||
8054 | // bz newMBB | ||||
8055 | // result in out1, out2 | ||||
8056 | // fallthrough -->nextMBB | ||||
8057 | |||||
8058 | const TargetRegisterClass *RC = X86::GR32RegisterClass; | ||||
8059 | const unsigned LoadOpc = X86::MOV32rm; | ||||
8060 | const unsigned copyOpc = X86::MOV32rr; | ||||
8061 | const unsigned NotOpc = X86::NOT32r; | ||||
8062 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | ||||
8063 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | ||||
8064 | MachineFunction::iterator MBBIter = MBB; | ||||
8065 | ++MBBIter; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8066 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8067 | /// First build the CFG |
8068 | MachineFunction *F = MBB->getParent(); | ||||
8069 | MachineBasicBlock *thisMBB = MBB; | ||||
8070 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); | ||||
8071 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); | ||||
8072 | F->insert(MBBIter, newMBB); | ||||
8073 | F->insert(MBBIter, nextMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8074 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8075 | // Move all successors to thisMBB to nextMBB |
8076 | nextMBB->transferSuccessors(thisMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8077 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8078 | // Update thisMBB to fall through to newMBB |
8079 | thisMBB->addSuccessor(newMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8080 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8081 | // newMBB jumps to itself and fall through to nextMBB |
8082 | newMBB->addSuccessor(nextMBB); | ||||
8083 | newMBB->addSuccessor(newMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8084 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8085 | DebugLoc dl = bInstr->getDebugLoc(); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8086 | // Insert instructions into newMBB based on incoming instruction |
8087 | // There are 8 "real" operands plus 9 implicit def/uses, ignored here. | ||||
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8088 | assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 && |
Bill Wendling | c194674 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 8089 | "unexpected number of operands"); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8090 | MachineOperand& dest1Oper = bInstr->getOperand(0); |
8091 | MachineOperand& dest2Oper = bInstr->getOperand(1); | ||||
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8092 | MachineOperand* argOpers[2 + X86AddrNumOperands]; |
Dan Gohman | a425ea8 | 2010-05-14 21:01:44 +0000 | [diff] [blame] | 8093 | for (int i=0; i < 2 + X86AddrNumOperands; ++i) { |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8094 | argOpers[i] = &bInstr->getOperand(i+2); |
8095 | |||||
Dan Gohman | a425ea8 | 2010-05-14 21:01:44 +0000 | [diff] [blame] | 8096 | // We use some of the operands multiple times, so conservatively just |
8097 | // clear any kill flags that might be present. | ||||
8098 | if (argOpers[i]->isReg() && argOpers[i]->isUse()) | ||||
8099 | argOpers[i]->setIsKill(false); | ||||
8100 | } | ||||
8101 | |||||
Evan Cheng | 4460e1b | 2010-01-08 19:14:57 +0000 | [diff] [blame] | 8102 | // x86 address has 5 operands: base, index, scale, displacement, and segment. |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8103 | int lastAddrIndx = X86AddrNumOperands - 1; // [0,3] |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8104 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8105 | unsigned t1 = F->getRegInfo().createVirtualRegister(RC); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8106 | MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8107 | for (int i=0; i <= lastAddrIndx; ++i) |
8108 | (*MIB).addOperand(*argOpers[i]); | ||||
8109 | unsigned t2 = F->getRegInfo().createVirtualRegister(RC); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8110 | MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2); |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 8111 | // add 4 to displacement. |
Rafael Espindola | bca99f7 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 8112 | for (int i=0; i <= lastAddrIndx-2; ++i) |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8113 | (*MIB).addOperand(*argOpers[i]); |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 8114 | MachineOperand newOp3 = *(argOpers[3]); |
8115 | if (newOp3.isImm()) | ||||
8116 | newOp3.setImm(newOp3.getImm()+4); | ||||
8117 | else | ||||
8118 | newOp3.setOffset(newOp3.getOffset()+4); | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8119 | (*MIB).addOperand(newOp3); |
Rafael Espindola | bca99f7 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 8120 | (*MIB).addOperand(*argOpers[lastAddrIndx]); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8121 | |
8122 | // t3/4 are defined later, at the bottom of the loop | ||||
8123 | unsigned t3 = F->getRegInfo().createVirtualRegister(RC); | ||||
8124 | unsigned t4 = F->getRegInfo().createVirtualRegister(RC); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8125 | BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg()) |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8126 | .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8127 | BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg()) |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8128 | .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB); |
8129 | |||||
Evan Cheng | cdd58c3 | 2010-01-08 23:41:50 +0000 | [diff] [blame] | 8130 | // The subsequent operations should be using the destination registers of |
8131 | //the PHI instructions. | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8132 | if (invSrc) { |
Evan Cheng | cdd58c3 | 2010-01-08 23:41:50 +0000 | [diff] [blame] | 8133 | t1 = F->getRegInfo().createVirtualRegister(RC); |
8134 | t2 = F->getRegInfo().createVirtualRegister(RC); | ||||
8135 | MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg()); | ||||
8136 | MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg()); | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8137 | } else { |
Evan Cheng | cdd58c3 | 2010-01-08 23:41:50 +0000 | [diff] [blame] | 8138 | t1 = dest1Oper.getReg(); |
8139 | t2 = dest2Oper.getReg(); | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8140 | } |
8141 | |||||
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8142 | int valArgIndx = lastAddrIndx + 1; |
8143 | assert((argOpers[valArgIndx]->isReg() || | ||||
Bill Wendling | c194674 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 8144 | argOpers[valArgIndx]->isImm()) && |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8145 | "invalid operand"); |
8146 | unsigned t5 = F->getRegInfo().createVirtualRegister(RC); | ||||
8147 | unsigned t6 = F->getRegInfo().createVirtualRegister(RC); | ||||
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8148 | if (argOpers[valArgIndx]->isReg()) |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8149 | MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8150 | else |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8151 | MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5); |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 8152 | if (regOpcL != X86::MOV32rr) |
Evan Cheng | cdd58c3 | 2010-01-08 23:41:50 +0000 | [diff] [blame] | 8153 | MIB.addReg(t1); |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8154 | (*MIB).addOperand(*argOpers[valArgIndx]); |
8155 | assert(argOpers[valArgIndx + 1]->isReg() == | ||||
Bill Wendling | c194674 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 8156 | argOpers[valArgIndx]->isReg()); |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8157 | assert(argOpers[valArgIndx + 1]->isImm() == |
Bill Wendling | c194674 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 8158 | argOpers[valArgIndx]->isImm()); |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8159 | if (argOpers[valArgIndx + 1]->isReg()) |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8160 | MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8161 | else |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8162 | MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6); |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 8163 | if (regOpcH != X86::MOV32rr) |
Evan Cheng | cdd58c3 | 2010-01-08 23:41:50 +0000 | [diff] [blame] | 8164 | MIB.addReg(t2); |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8165 | (*MIB).addOperand(*argOpers[valArgIndx + 1]); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8166 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8167 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8168 | MIB.addReg(t1); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8169 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8170 | MIB.addReg(t2); |
8171 | |||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8172 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8173 | MIB.addReg(t5); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8174 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8175 | MIB.addReg(t6); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8176 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8177 | MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B)); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8178 | for (int i=0; i <= lastAddrIndx; ++i) |
8179 | (*MIB).addOperand(*argOpers[i]); | ||||
8180 | |||||
8181 | assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand"); | ||||
Dan Gohman | 4e3bb1b | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 8182 | (*MIB).setMemRefs(bInstr->memoperands_begin(), |
8183 | bInstr->memoperands_end()); | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8184 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8185 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8186 | MIB.addReg(X86::EAX); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8187 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8188 | MIB.addReg(X86::EDX); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8189 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8190 | // insert branch |
Chris Lattner | b112c02 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 8191 | BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8192 | |
8193 | F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now. | ||||
8194 | return nextMBB; | ||||
8195 | } | ||||
8196 | |||||
8197 | // private utility function | ||||
8198 | MachineBasicBlock * | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8199 | X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr, |
8200 | MachineBasicBlock *MBB, | ||||
Dan Gohman | 96d6092 | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 8201 | unsigned cmovOpc) const { |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8202 | // For the atomic min/max operator, we generate |
8203 | // thisMBB: | ||||
8204 | // newMBB: | ||||
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 8205 | // ld t1 = [min/max.addr] |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8206 | // mov t2 = [min/max.val] |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8207 | // cmp t1, t2 |
8208 | // cmov[cond] t2 = t1 | ||||
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 8209 | // mov EAX = t1 |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8210 | // lcs dest = [bitinstr.addr], t2 [EAX is implicit] |
8211 | // bz newMBB | ||||
8212 | // fallthrough -->nextMBB | ||||
8213 | // | ||||
8214 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | ||||
8215 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | ||||
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 8216 | MachineFunction::iterator MBBIter = MBB; |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8217 | ++MBBIter; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8218 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8219 | /// First build the CFG |
8220 | MachineFunction *F = MBB->getParent(); | ||||
8221 | MachineBasicBlock *thisMBB = MBB; | ||||
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 8222 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); |
8223 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); | ||||
8224 | F->insert(MBBIter, newMBB); | ||||
8225 | F->insert(MBBIter, nextMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8226 | |
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 8227 | // Move all successors of thisMBB to nextMBB |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8228 | nextMBB->transferSuccessors(thisMBB); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8229 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8230 | // Update thisMBB to fall through to newMBB |
8231 | thisMBB->addSuccessor(newMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8232 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8233 | // newMBB jumps to newMBB and fall through to nextMBB |
8234 | newMBB->addSuccessor(nextMBB); | ||||
8235 | newMBB->addSuccessor(newMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8236 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8237 | DebugLoc dl = mInstr->getDebugLoc(); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8238 | // Insert instructions into newMBB based on incoming instruction |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8239 | assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 && |
Bill Wendling | c194674 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 8240 | "unexpected number of operands"); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8241 | MachineOperand& destOper = mInstr->getOperand(0); |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8242 | MachineOperand* argOpers[2 + X86AddrNumOperands]; |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8243 | int numArgs = mInstr->getNumOperands() - 1; |
8244 | for (int i=0; i < numArgs; ++i) | ||||
8245 | argOpers[i] = &mInstr->getOperand(i+1); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8246 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8247 | // x86 address has 4 operands: base, index, scale, and displacement |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8248 | int lastAddrIndx = X86AddrNumOperands - 1; // [0,3] |
8249 | int valArgIndx = lastAddrIndx + 1; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8250 | |
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 8251 | unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8252 | MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8253 | for (int i=0; i <= lastAddrIndx; ++i) |
8254 | (*MIB).addOperand(*argOpers[i]); | ||||
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 8255 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8256 | // We only support register and immediate values |
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 8257 | assert((argOpers[valArgIndx]->isReg() || |
8258 | argOpers[valArgIndx]->isImm()) && | ||||
Dan Gohman | 7f7f365 | 2008-09-13 17:58:21 +0000 | [diff] [blame] | 8259 | "invalid operand"); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8260 | |
8261 | unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); | ||||
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 8262 | if (argOpers[valArgIndx]->isReg()) |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8263 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8264 | else |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8265 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8266 | (*MIB).addOperand(*argOpers[valArgIndx]); |
8267 | |||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8268 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX); |
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 8269 | MIB.addReg(t1); |
8270 | |||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8271 | MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr)); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8272 | MIB.addReg(t1); |
8273 | MIB.addReg(t2); | ||||
8274 | |||||
8275 | // Generate movc | ||||
8276 | unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8277 | MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8278 | MIB.addReg(t2); |
8279 | MIB.addReg(t1); | ||||
8280 | |||||
8281 | // Cmp and exchange if none has modified the memory location | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8282 | MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32)); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8283 | for (int i=0; i <= lastAddrIndx; ++i) |
8284 | (*MIB).addOperand(*argOpers[i]); | ||||
8285 | MIB.addReg(t3); | ||||
Mon P Wang | 50584a6 | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 8286 | assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand"); |
Dan Gohman | 4e3bb1b | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 8287 | (*MIB).setMemRefs(mInstr->memoperands_begin(), |
8288 | mInstr->memoperands_end()); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8289 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8290 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg()); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8291 | MIB.addReg(X86::EAX); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8292 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8293 | // insert branch |
Chris Lattner | b112c02 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 8294 | BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8295 | |
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 8296 | F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now. |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8297 | return nextMBB; |
8298 | } | ||||
8299 | |||||
Eric Christopher | 20391ca6 | 2009-08-27 18:08:16 +0000 | [diff] [blame] | 8300 | // FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8 |
8301 | // all of this code can be replaced with that in the .td file. | ||||
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 8302 | MachineBasicBlock * |
Eric Christopher | 22a3940 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 8303 | X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB, |
Daniel Dunbar | 3be44e6 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 8304 | unsigned numArgs, bool memArg) const { |
Eric Christopher | 22a3940 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 8305 | |
8306 | MachineFunction *F = BB->getParent(); | ||||
8307 | DebugLoc dl = MI->getDebugLoc(); | ||||
8308 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | ||||
8309 | |||||
8310 | unsigned Opc; | ||||
Evan Cheng | 5f3a540 | 2009-09-19 09:51:03 +0000 | [diff] [blame] | 8311 | if (memArg) |
8312 | Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm; | ||||
8313 | else | ||||
8314 | Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr; | ||||
Eric Christopher | 22a3940 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 8315 | |
8316 | MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc)); | ||||
8317 | |||||
8318 | for (unsigned i = 0; i < numArgs; ++i) { | ||||
8319 | MachineOperand &Op = MI->getOperand(i+1); | ||||
8320 | |||||
8321 | if (!(Op.isReg() && Op.isImplicit())) | ||||
8322 | MIB.addOperand(Op); | ||||
8323 | } | ||||
8324 | |||||
8325 | BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg()) | ||||
8326 | .addReg(X86::XMM0); | ||||
8327 | |||||
8328 | F->DeleteMachineInstr(MI); | ||||
8329 | |||||
8330 | return BB; | ||||
8331 | } | ||||
8332 | |||||
8333 | MachineBasicBlock * | ||||
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 8334 | X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter( |
8335 | MachineInstr *MI, | ||||
8336 | MachineBasicBlock *MBB) const { | ||||
8337 | // Emit code to save XMM registers to the stack. The ABI says that the | ||||
8338 | // number of registers to save is given in %al, so it's theoretically | ||||
8339 | // possible to do an indirect jump trick to avoid saving all of them, | ||||
8340 | // however this code takes a simpler approach and just executes all | ||||
8341 | // of the stores if %al is non-zero. It's less code, and it's probably | ||||
8342 | // easier on the hardware branch predictor, and stores aren't all that | ||||
8343 | // expensive anyway. | ||||
8344 | |||||
8345 | // Create the new basic blocks. One block contains all the XMM stores, | ||||
8346 | // and one block is the final destination regardless of whether any | ||||
8347 | // stores were performed. | ||||
8348 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | ||||
8349 | MachineFunction *F = MBB->getParent(); | ||||
8350 | MachineFunction::iterator MBBIter = MBB; | ||||
8351 | ++MBBIter; | ||||
8352 | MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB); | ||||
8353 | MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB); | ||||
8354 | F->insert(MBBIter, XMMSaveMBB); | ||||
8355 | F->insert(MBBIter, EndMBB); | ||||
8356 | |||||
8357 | // Set up the CFG. | ||||
8358 | // Move any original successors of MBB to the end block. | ||||
8359 | EndMBB->transferSuccessors(MBB); | ||||
8360 | // The original block will now fall through to the XMM save block. | ||||
8361 | MBB->addSuccessor(XMMSaveMBB); | ||||
8362 | // The XMMSaveMBB will fall through to the end block. | ||||
8363 | XMMSaveMBB->addSuccessor(EndMBB); | ||||
8364 | |||||
8365 | // Now add the instructions. | ||||
8366 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | ||||
8367 | DebugLoc DL = MI->getDebugLoc(); | ||||
8368 | |||||
8369 | unsigned CountReg = MI->getOperand(0).getReg(); | ||||
8370 | int64_t RegSaveFrameIndex = MI->getOperand(1).getImm(); | ||||
8371 | int64_t VarArgsFPOffset = MI->getOperand(2).getImm(); | ||||
8372 | |||||
8373 | if (!Subtarget->isTargetWin64()) { | ||||
8374 | // If %al is 0, branch around the XMM save block. | ||||
8375 | BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg); | ||||
Chris Lattner | b112c02 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 8376 | BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB); |
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 8377 | MBB->addSuccessor(EndMBB); |
8378 | } | ||||
8379 | |||||
8380 | // In the XMM save block, save all the XMM argument registers. | ||||
8381 | for (int i = 3, e = MI->getNumOperands(); i != e; ++i) { | ||||
8382 | int64_t Offset = (i - 3) * 16 + VarArgsFPOffset; | ||||
Dan Gohman | 4e3bb1b | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 8383 | MachineMemOperand *MMO = |
Evan Cheng | 174e2cf | 2009-10-18 18:16:27 +0000 | [diff] [blame] | 8384 | F->getMachineMemOperand( |
8385 | PseudoSourceValue::getFixedStack(RegSaveFrameIndex), | ||||
8386 | MachineMemOperand::MOStore, Offset, | ||||
8387 | /*Size=*/16, /*Align=*/16); | ||||
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 8388 | BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr)) |
8389 | .addFrameIndex(RegSaveFrameIndex) | ||||
8390 | .addImm(/*Scale=*/1) | ||||
8391 | .addReg(/*IndexReg=*/0) | ||||
8392 | .addImm(/*Disp=*/Offset) | ||||
8393 | .addReg(/*Segment=*/0) | ||||
8394 | .addReg(MI->getOperand(i).getReg()) | ||||
Dan Gohman | 4e3bb1b | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 8395 | .addMemOperand(MMO); |
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 8396 | } |
8397 | |||||
8398 | F->DeleteMachineInstr(MI); // The pseudo instruction is gone now. | ||||
8399 | |||||
8400 | return EndMBB; | ||||
8401 | } | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8402 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8403 | MachineBasicBlock * |
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8404 | X86TargetLowering::EmitLoweredSelect(MachineInstr *MI, |
Dan Gohman | e9198cc | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 8405 | MachineBasicBlock *BB) const { |
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8406 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
8407 | DebugLoc DL = MI->getDebugLoc(); | ||||
Daniel Dunbar | 3be44e6 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 8408 | |
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8409 | // To "insert" a SELECT_CC instruction, we actually have to insert the |
8410 | // diamond control-flow pattern. The incoming instruction knows the | ||||
8411 | // destination vreg to set, the condition code register to branch on, the | ||||
8412 | // true/false values to select between, and a branch opcode to use. | ||||
8413 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); | ||||
8414 | MachineFunction::iterator It = BB; | ||||
8415 | ++It; | ||||
Daniel Dunbar | 3be44e6 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 8416 | |
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8417 | // thisMBB: |
8418 | // ... | ||||
8419 | // TrueVal = ... | ||||
8420 | // cmpTY ccX, r1, r2 | ||||
8421 | // bCC copy1MBB | ||||
8422 | // fallthrough --> copy0MBB | ||||
8423 | MachineBasicBlock *thisMBB = BB; | ||||
8424 | MachineFunction *F = BB->getParent(); | ||||
8425 | MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); | ||||
8426 | MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); | ||||
8427 | unsigned Opc = | ||||
8428 | X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm()); | ||||
8429 | BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB); | ||||
8430 | F->insert(It, copy0MBB); | ||||
8431 | F->insert(It, sinkMBB); | ||||
Evan Cheng | 5f3a540 | 2009-09-19 09:51:03 +0000 | [diff] [blame] | 8432 | // Update machine-CFG edges by first adding all successors of the current |
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8433 | // block to the new block which will contain the Phi node for the select. |
Daniel Dunbar | 3be44e6 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 8434 | for (MachineBasicBlock::succ_iterator I = BB->succ_begin(), |
Dan Gohman | e9198cc | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 8435 | E = BB->succ_end(); I != E; ++I) |
Evan Cheng | 5f3a540 | 2009-09-19 09:51:03 +0000 | [diff] [blame] | 8436 | sinkMBB->addSuccessor(*I); |
Evan Cheng | 5f3a540 | 2009-09-19 09:51:03 +0000 | [diff] [blame] | 8437 | // Next, remove all successors of the current block, and add the true |
8438 | // and fallthrough blocks as its successors. | ||||
8439 | while (!BB->succ_empty()) | ||||
8440 | BB->removeSuccessor(BB->succ_begin()); | ||||
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8441 | // Add the true and fallthrough blocks as its successors. |
8442 | BB->addSuccessor(copy0MBB); | ||||
8443 | BB->addSuccessor(sinkMBB); | ||||
Daniel Dunbar | 3be44e6 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 8444 | |
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8445 | // copy0MBB: |
8446 | // %FalseValue = ... | ||||
8447 | // # fallthrough to sinkMBB | ||||
Dan Gohman | dd83c0a | 2010-04-30 20:14:26 +0000 | [diff] [blame] | 8448 | copy0MBB->addSuccessor(sinkMBB); |
Daniel Dunbar | 3be44e6 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 8449 | |
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8450 | // sinkMBB: |
8451 | // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ] | ||||
8452 | // ... | ||||
Dan Gohman | dd83c0a | 2010-04-30 20:14:26 +0000 | [diff] [blame] | 8453 | BuildMI(sinkMBB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg()) |
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8454 | .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB) |
8455 | .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB); | ||||
8456 | |||||
8457 | F->DeleteMachineInstr(MI); // The pseudo instruction is gone now. | ||||
Dan Gohman | dd83c0a | 2010-04-30 20:14:26 +0000 | [diff] [blame] | 8458 | return sinkMBB; |
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8459 | } |
8460 | |||||
Anton Korobeynikov | 7cd3242 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 8461 | MachineBasicBlock * |
8462 | X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI, | ||||
Dan Gohman | e9198cc | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 8463 | MachineBasicBlock *BB) const { |
Anton Korobeynikov | 7cd3242 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 8464 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
8465 | DebugLoc DL = MI->getDebugLoc(); | ||||
8466 | MachineFunction *F = BB->getParent(); | ||||
8467 | |||||
8468 | // The lowering is pretty easy: we're just emitting the call to _alloca. The | ||||
8469 | // non-trivial part is impdef of ESP. | ||||
8470 | // FIXME: The code should be tweaked as soon as we'll try to do codegen for | ||||
8471 | // mingw-w64. | ||||
8472 | |||||
8473 | BuildMI(BB, DL, TII->get(X86::CALLpcrel32)) | ||||
8474 | .addExternalSymbol("_alloca") | ||||
8475 | .addReg(X86::EAX, RegState::Implicit) | ||||
8476 | .addReg(X86::ESP, RegState::Implicit) | ||||
8477 | .addReg(X86::EAX, RegState::Define | RegState::Implicit) | ||||
8478 | .addReg(X86::ESP, RegState::Define | RegState::Implicit); | ||||
8479 | |||||
8480 | F->DeleteMachineInstr(MI); // The pseudo instruction is gone now. | ||||
8481 | return BB; | ||||
8482 | } | ||||
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8483 | |
8484 | MachineBasicBlock * | ||||
Evan Cheng | e637db1 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 8485 | X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, |
Dan Gohman | e9198cc | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 8486 | MachineBasicBlock *BB) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8487 | switch (MI->getOpcode()) { |
8488 | default: assert(false && "Unexpected instr type to insert"); | ||||
Anton Korobeynikov | 7cd3242 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 8489 | case X86::MINGW_ALLOCA: |
Dan Gohman | e9198cc | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 8490 | return EmitLoweredMingwAlloca(MI, BB); |
Dan Gohman | 29b998f | 2009-08-27 00:14:12 +0000 | [diff] [blame] | 8491 | case X86::CMOV_GR8: |
Mon P Wang | 83edba5 | 2008-12-12 01:25:51 +0000 | [diff] [blame] | 8492 | case X86::CMOV_V1I64: |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8493 | case X86::CMOV_FR32: |
8494 | case X86::CMOV_FR64: | ||||
8495 | case X86::CMOV_V4F32: | ||||
8496 | case X86::CMOV_V2F64: | ||||
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8497 | case X86::CMOV_V2I64: |
Chris Lattner | 8d76aeb | 2010-03-14 18:31:44 +0000 | [diff] [blame] | 8498 | case X86::CMOV_GR16: |
8499 | case X86::CMOV_GR32: | ||||
8500 | case X86::CMOV_RFP32: | ||||
8501 | case X86::CMOV_RFP64: | ||||
8502 | case X86::CMOV_RFP80: | ||||
Dan Gohman | e9198cc | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 8503 | return EmitLoweredSelect(MI, BB); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8504 | |
8505 | case X86::FP32_TO_INT16_IN_MEM: | ||||
8506 | case X86::FP32_TO_INT32_IN_MEM: | ||||
8507 | case X86::FP32_TO_INT64_IN_MEM: | ||||
8508 | case X86::FP64_TO_INT16_IN_MEM: | ||||
8509 | case X86::FP64_TO_INT32_IN_MEM: | ||||
Dale Johannesen | 6d0e36a | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 8510 | case X86::FP64_TO_INT64_IN_MEM: |
8511 | case X86::FP80_TO_INT16_IN_MEM: | ||||
8512 | case X86::FP80_TO_INT32_IN_MEM: | ||||
8513 | case X86::FP80_TO_INT64_IN_MEM: { | ||||
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8514 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
8515 | DebugLoc DL = MI->getDebugLoc(); | ||||
8516 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8517 | // Change the floating point control register to use "round towards zero" |
8518 | // mode when truncating to an integer value. | ||||
8519 | MachineFunction *F = BB->getParent(); | ||||
David Greene | 6424ab9 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 8520 | int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false); |
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8521 | addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8522 | |
8523 | // Load the old value of the high byte of the control word... | ||||
8524 | unsigned OldCW = | ||||
Chris Lattner | 1b98919 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 8525 | F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass); |
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8526 | addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW), |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8527 | CWFrameIdx); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8528 | |
8529 | // Set the high part to be round to zero... | ||||
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8530 | addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8531 | .addImm(0xC7F); |
8532 | |||||
8533 | // Reload the modified control word now... | ||||
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8534 | addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8535 | |
8536 | // Restore the memory image of control word to original value | ||||
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8537 | addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8538 | .addReg(OldCW); |
8539 | |||||
8540 | // Get the X86 opcode to use. | ||||
8541 | unsigned Opc; | ||||
8542 | switch (MI->getOpcode()) { | ||||
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 8543 | default: llvm_unreachable("illegal opcode!"); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8544 | case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break; |
8545 | case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break; | ||||
8546 | case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break; | ||||
8547 | case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break; | ||||
8548 | case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break; | ||||
8549 | case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break; | ||||
Dale Johannesen | 6d0e36a | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 8550 | case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break; |
8551 | case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break; | ||||
8552 | case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8553 | } |
8554 | |||||
8555 | X86AddressMode AM; | ||||
8556 | MachineOperand &Op = MI->getOperand(0); | ||||
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 8557 | if (Op.isReg()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8558 | AM.BaseType = X86AddressMode::RegBase; |
8559 | AM.Base.Reg = Op.getReg(); | ||||
8560 | } else { | ||||
8561 | AM.BaseType = X86AddressMode::FrameIndexBase; | ||||
Chris Lattner | 6017d48 | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 8562 | AM.Base.FrameIndex = Op.getIndex(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8563 | } |
8564 | Op = MI->getOperand(1); | ||||
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 8565 | if (Op.isImm()) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8566 | AM.Scale = Op.getImm(); |
8567 | Op = MI->getOperand(2); | ||||
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 8568 | if (Op.isImm()) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8569 | AM.IndexReg = Op.getImm(); |
8570 | Op = MI->getOperand(3); | ||||
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 8571 | if (Op.isGlobal()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8572 | AM.GV = Op.getGlobal(); |
8573 | } else { | ||||
8574 | AM.Disp = Op.getImm(); | ||||
8575 | } | ||||
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8576 | addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM) |
Rafael Espindola | fee9c0f | 2009-04-08 08:09:33 +0000 | [diff] [blame] | 8577 | .addReg(MI->getOperand(X86AddrNumOperands).getReg()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8578 | |
8579 | // Reload the original control word now. | ||||
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8580 | addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8581 | |
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 8582 | F->DeleteMachineInstr(MI); // The pseudo instruction is gone now. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8583 | return BB; |
8584 | } | ||||
Eric Christopher | 22a3940 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 8585 | // String/text processing lowering. |
8586 | case X86::PCMPISTRM128REG: | ||||
8587 | return EmitPCMP(MI, BB, 3, false /* in-mem */); | ||||
8588 | case X86::PCMPISTRM128MEM: | ||||
8589 | return EmitPCMP(MI, BB, 3, true /* in-mem */); | ||||
8590 | case X86::PCMPESTRM128REG: | ||||
8591 | return EmitPCMP(MI, BB, 5, false /* in mem */); | ||||
8592 | case X86::PCMPESTRM128MEM: | ||||
8593 | return EmitPCMP(MI, BB, 5, true /* in mem */); | ||||
8594 | |||||
8595 | // Atomic Lowering. | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8596 | case X86::ATOMAND32: |
8597 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr, | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8598 | X86::AND32ri, X86::MOV32rm, |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 8599 | X86::LCMPXCHG32, X86::MOV32rr, |
8600 | X86::NOT32r, X86::EAX, | ||||
8601 | X86::GR32RegisterClass); | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8602 | case X86::ATOMOR32: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8603 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr, |
8604 | X86::OR32ri, X86::MOV32rm, | ||||
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 8605 | X86::LCMPXCHG32, X86::MOV32rr, |
8606 | X86::NOT32r, X86::EAX, | ||||
8607 | X86::GR32RegisterClass); | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8608 | case X86::ATOMXOR32: |
8609 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr, | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8610 | X86::XOR32ri, X86::MOV32rm, |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 8611 | X86::LCMPXCHG32, X86::MOV32rr, |
8612 | X86::NOT32r, X86::EAX, | ||||
8613 | X86::GR32RegisterClass); | ||||
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 8614 | case X86::ATOMNAND32: |
8615 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr, | ||||
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 8616 | X86::AND32ri, X86::MOV32rm, |
8617 | X86::LCMPXCHG32, X86::MOV32rr, | ||||
8618 | X86::NOT32r, X86::EAX, | ||||
8619 | X86::GR32RegisterClass, true); | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8620 | case X86::ATOMMIN32: |
8621 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr); | ||||
8622 | case X86::ATOMMAX32: | ||||
8623 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr); | ||||
8624 | case X86::ATOMUMIN32: | ||||
8625 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr); | ||||
8626 | case X86::ATOMUMAX32: | ||||
8627 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr); | ||||
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 8628 | |
8629 | case X86::ATOMAND16: | ||||
8630 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr, | ||||
8631 | X86::AND16ri, X86::MOV16rm, | ||||
8632 | X86::LCMPXCHG16, X86::MOV16rr, | ||||
8633 | X86::NOT16r, X86::AX, | ||||
8634 | X86::GR16RegisterClass); | ||||
8635 | case X86::ATOMOR16: | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8636 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr, |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 8637 | X86::OR16ri, X86::MOV16rm, |
8638 | X86::LCMPXCHG16, X86::MOV16rr, | ||||
8639 | X86::NOT16r, X86::AX, | ||||
8640 | X86::GR16RegisterClass); | ||||
8641 | case X86::ATOMXOR16: | ||||
8642 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr, | ||||
8643 | X86::XOR16ri, X86::MOV16rm, | ||||
8644 | X86::LCMPXCHG16, X86::MOV16rr, | ||||
8645 | X86::NOT16r, X86::AX, | ||||
8646 | X86::GR16RegisterClass); | ||||
8647 | case X86::ATOMNAND16: | ||||
8648 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr, | ||||
8649 | X86::AND16ri, X86::MOV16rm, | ||||
8650 | X86::LCMPXCHG16, X86::MOV16rr, | ||||
8651 | X86::NOT16r, X86::AX, | ||||
8652 | X86::GR16RegisterClass, true); | ||||
8653 | case X86::ATOMMIN16: | ||||
8654 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr); | ||||
8655 | case X86::ATOMMAX16: | ||||
8656 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr); | ||||
8657 | case X86::ATOMUMIN16: | ||||
8658 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr); | ||||
8659 | case X86::ATOMUMAX16: | ||||
8660 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr); | ||||
8661 | |||||
8662 | case X86::ATOMAND8: | ||||
8663 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr, | ||||
8664 | X86::AND8ri, X86::MOV8rm, | ||||
8665 | X86::LCMPXCHG8, X86::MOV8rr, | ||||
8666 | X86::NOT8r, X86::AL, | ||||
8667 | X86::GR8RegisterClass); | ||||
8668 | case X86::ATOMOR8: | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8669 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr, |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 8670 | X86::OR8ri, X86::MOV8rm, |
8671 | X86::LCMPXCHG8, X86::MOV8rr, | ||||
8672 | X86::NOT8r, X86::AL, | ||||
8673 | X86::GR8RegisterClass); | ||||
8674 | case X86::ATOMXOR8: | ||||
8675 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr, | ||||
8676 | X86::XOR8ri, X86::MOV8rm, | ||||
8677 | X86::LCMPXCHG8, X86::MOV8rr, | ||||
8678 | X86::NOT8r, X86::AL, | ||||
8679 | X86::GR8RegisterClass); | ||||
8680 | case X86::ATOMNAND8: | ||||
8681 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr, | ||||
8682 | X86::AND8ri, X86::MOV8rm, | ||||
8683 | X86::LCMPXCHG8, X86::MOV8rr, | ||||
8684 | X86::NOT8r, X86::AL, | ||||
8685 | X86::GR8RegisterClass, true); | ||||
8686 | // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way. | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8687 | // This group is for 64-bit host. |
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 8688 | case X86::ATOMAND64: |
8689 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr, | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8690 | X86::AND64ri32, X86::MOV64rm, |
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 8691 | X86::LCMPXCHG64, X86::MOV64rr, |
8692 | X86::NOT64r, X86::RAX, | ||||
8693 | X86::GR64RegisterClass); | ||||
8694 | case X86::ATOMOR64: | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8695 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr, |
8696 | X86::OR64ri32, X86::MOV64rm, | ||||
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 8697 | X86::LCMPXCHG64, X86::MOV64rr, |
8698 | X86::NOT64r, X86::RAX, | ||||
8699 | X86::GR64RegisterClass); | ||||
8700 | case X86::ATOMXOR64: | ||||
8701 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr, | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8702 | X86::XOR64ri32, X86::MOV64rm, |
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 8703 | X86::LCMPXCHG64, X86::MOV64rr, |
8704 | X86::NOT64r, X86::RAX, | ||||
8705 | X86::GR64RegisterClass); | ||||
8706 | case X86::ATOMNAND64: | ||||
8707 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr, | ||||
8708 | X86::AND64ri32, X86::MOV64rm, | ||||
8709 | X86::LCMPXCHG64, X86::MOV64rr, | ||||
8710 | X86::NOT64r, X86::RAX, | ||||
8711 | X86::GR64RegisterClass, true); | ||||
8712 | case X86::ATOMMIN64: | ||||
8713 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr); | ||||
8714 | case X86::ATOMMAX64: | ||||
8715 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr); | ||||
8716 | case X86::ATOMUMIN64: | ||||
8717 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr); | ||||
8718 | case X86::ATOMUMAX64: | ||||
8719 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr); | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8720 | |
8721 | // This group does 64-bit operations on a 32-bit host. | ||||
8722 | case X86::ATOMAND6432: | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8723 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8724 | X86::AND32rr, X86::AND32rr, |
8725 | X86::AND32ri, X86::AND32ri, | ||||
8726 | false); | ||||
8727 | case X86::ATOMOR6432: | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8728 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8729 | X86::OR32rr, X86::OR32rr, |
8730 | X86::OR32ri, X86::OR32ri, | ||||
8731 | false); | ||||
8732 | case X86::ATOMXOR6432: | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8733 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8734 | X86::XOR32rr, X86::XOR32rr, |
8735 | X86::XOR32ri, X86::XOR32ri, | ||||
8736 | false); | ||||
8737 | case X86::ATOMNAND6432: | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8738 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8739 | X86::AND32rr, X86::AND32rr, |
8740 | X86::AND32ri, X86::AND32ri, | ||||
8741 | true); | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8742 | case X86::ATOMADD6432: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8743 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8744 | X86::ADD32rr, X86::ADC32rr, |
8745 | X86::ADD32ri, X86::ADC32ri, | ||||
8746 | false); | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8747 | case X86::ATOMSUB6432: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8748 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8749 | X86::SUB32rr, X86::SBB32rr, |
8750 | X86::SUB32ri, X86::SBB32ri, | ||||
8751 | false); | ||||
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 8752 | case X86::ATOMSWAP6432: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8753 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 8754 | X86::MOV32rr, X86::MOV32rr, |
8755 | X86::MOV32ri, X86::MOV32ri, | ||||
8756 | false); | ||||
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 8757 | case X86::VASTART_SAVE_XMM_REGS: |
8758 | return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8759 | } |
8760 | } | ||||
8761 | |||||
8762 | //===----------------------------------------------------------------------===// | ||||
8763 | // X86 Optimization Hooks | ||||
8764 | //===----------------------------------------------------------------------===// | ||||
8765 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8766 | void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op, |
Dan Gohman | d0dfc77 | 2008-02-13 22:28:48 +0000 | [diff] [blame] | 8767 | const APInt &Mask, |
Dan Gohman | 229fa05 | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 8768 | APInt &KnownZero, |
8769 | APInt &KnownOne, | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8770 | const SelectionDAG &DAG, |
8771 | unsigned Depth) const { | ||||
8772 | unsigned Opc = Op.getOpcode(); | ||||
8773 | assert((Opc >= ISD::BUILTIN_OP_END || | ||||
8774 | Opc == ISD::INTRINSIC_WO_CHAIN || | ||||
8775 | Opc == ISD::INTRINSIC_W_CHAIN || | ||||
8776 | Opc == ISD::INTRINSIC_VOID) && | ||||
8777 | "Should use MaskedValueIsZero if you don't know whether Op" | ||||
8778 | " is a target node!"); | ||||
8779 | |||||
Dan Gohman | 1d79e43 | 2008-02-13 23:07:24 +0000 | [diff] [blame] | 8780 | KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8781 | switch (Opc) { |
8782 | default: break; | ||||
Evan Cheng | 8e9b21c | 2009-02-02 09:15:04 +0000 | [diff] [blame] | 8783 | case X86ISD::ADD: |
8784 | case X86ISD::SUB: | ||||
8785 | case X86ISD::SMUL: | ||||
8786 | case X86ISD::UMUL: | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 8787 | case X86ISD::INC: |
8788 | case X86ISD::DEC: | ||||
Dan Gohman | 12e0329 | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 8789 | case X86ISD::OR: |
8790 | case X86ISD::XOR: | ||||
8791 | case X86ISD::AND: | ||||
Evan Cheng | 8e9b21c | 2009-02-02 09:15:04 +0000 | [diff] [blame] | 8792 | // These nodes' second result is a boolean. |
8793 | if (Op.getResNo() == 0) | ||||
8794 | break; | ||||
8795 | // Fallthrough | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8796 | case X86ISD::SETCC: |
Dan Gohman | 229fa05 | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 8797 | KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(), |
8798 | Mask.getBitWidth() - 1); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8799 | break; |
8800 | } | ||||
8801 | } | ||||
8802 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8803 | /// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the |
Evan Cheng | ef7be08 | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 8804 | /// node is a GlobalAddress + offset. |
8805 | bool X86TargetLowering::isGAPlusOffset(SDNode *N, | ||||
Dan Gohman | 36c56d0 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 8806 | const GlobalValue* &GA, |
8807 | int64_t &Offset) const { | ||||
Evan Cheng | ef7be08 | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 8808 | if (N->getOpcode() == X86ISD::Wrapper) { |
8809 | if (isa<GlobalAddressSDNode>(N->getOperand(0))) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8810 | GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal(); |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 8811 | Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8812 | return true; |
8813 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8814 | } |
Evan Cheng | ef7be08 | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 8815 | return TargetLowering::isGAPlusOffset(N, GA, Offset); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8816 | } |
8817 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8818 | /// PerformShuffleCombine - Combine a vector_shuffle that is equal to |
8819 | /// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load | ||||
8820 | /// if the load addresses are consecutive, non-overlapping, and in the right | ||||
Nate Begeman | 1aa900a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 8821 | /// order. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8822 | static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 8823 | const TargetLowering &TLI) { |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8824 | DebugLoc dl = N->getDebugLoc(); |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 8825 | EVT VT = N->getValueType(0); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 8826 | ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N); |
Mon P Wang | 6e30ad0 | 2009-04-03 02:43:30 +0000 | [diff] [blame] | 8827 | |
Eli Friedman | e6bb1e5 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 8828 | if (VT.getSizeInBits() != 128) |
8829 | return SDValue(); | ||||
8830 | |||||
Nate Begeman | 1aa900a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 8831 | SmallVector<SDValue, 16> Elts; |
8832 | for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) | ||||
8833 | Elts.push_back(DAG.getShuffleScalarElt(SVN, i)); | ||||
8834 | |||||
8835 | return EltsFromConsecutiveLoads(VT, Elts, dl, DAG); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8836 | } |
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 8837 | |
Dan Gohman | b115d05 | 2010-03-15 23:23:03 +0000 | [diff] [blame] | 8838 | /// PerformShuffleCombine - Detect vector gather/scatter index generation |
8839 | /// and convert it from being a bunch of shuffles and extracts to a simple | ||||
8840 | /// store and scalar loads to extract the elements. | ||||
8841 | static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG, | ||||
8842 | const TargetLowering &TLI) { | ||||
8843 | SDValue InputVector = N->getOperand(0); | ||||
8844 | |||||
8845 | // Only operate on vectors of 4 elements, where the alternative shuffling | ||||
8846 | // gets to be more expensive. | ||||
8847 | if (InputVector.getValueType() != MVT::v4i32) | ||||
8848 | return SDValue(); | ||||
8849 | |||||
8850 | // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a | ||||
8851 | // single use which is a sign-extend or zero-extend, and all elements are | ||||
8852 | // used. | ||||
8853 | SmallVector<SDNode *, 4> Uses; | ||||
8854 | unsigned ExtractedElements = 0; | ||||
8855 | for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(), | ||||
8856 | UE = InputVector.getNode()->use_end(); UI != UE; ++UI) { | ||||
8857 | if (UI.getUse().getResNo() != InputVector.getResNo()) | ||||
8858 | return SDValue(); | ||||
8859 | |||||
8860 | SDNode *Extract = *UI; | ||||
8861 | if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT) | ||||
8862 | return SDValue(); | ||||
8863 | |||||
8864 | if (Extract->getValueType(0) != MVT::i32) | ||||
8865 | return SDValue(); | ||||
8866 | if (!Extract->hasOneUse()) | ||||
8867 | return SDValue(); | ||||
8868 | if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND && | ||||
8869 | Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND) | ||||
8870 | return SDValue(); | ||||
8871 | if (!isa<ConstantSDNode>(Extract->getOperand(1))) | ||||
8872 | return SDValue(); | ||||
8873 | |||||
8874 | // Record which element was extracted. | ||||
8875 | ExtractedElements |= | ||||
8876 | 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue(); | ||||
8877 | |||||
8878 | Uses.push_back(Extract); | ||||
8879 | } | ||||
8880 | |||||
8881 | // If not all the elements were used, this may not be worthwhile. | ||||
8882 | if (ExtractedElements != 15) | ||||
8883 | return SDValue(); | ||||
8884 | |||||
8885 | // Ok, we've now decided to do the transformation. | ||||
8886 | DebugLoc dl = InputVector.getDebugLoc(); | ||||
8887 | |||||
8888 | // Store the value to a temporary stack slot. | ||||
8889 | SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType()); | ||||
8890 | SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0, | ||||
8891 | false, false, 0); | ||||
8892 | |||||
8893 | // Replace each use (extract) with a load of the appropriate element. | ||||
8894 | for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(), | ||||
8895 | UE = Uses.end(); UI != UE; ++UI) { | ||||
8896 | SDNode *Extract = *UI; | ||||
8897 | |||||
8898 | // Compute the element's address. | ||||
8899 | SDValue Idx = Extract->getOperand(1); | ||||
8900 | unsigned EltSize = | ||||
8901 | InputVector.getValueType().getVectorElementType().getSizeInBits()/8; | ||||
8902 | uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue(); | ||||
8903 | SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy()); | ||||
8904 | |||||
8905 | SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr); | ||||
8906 | |||||
8907 | // Load the scalar. | ||||
8908 | SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr, | ||||
8909 | NULL, 0, false, false, 0); | ||||
8910 | |||||
8911 | // Replace the exact with the load. | ||||
8912 | DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar); | ||||
8913 | } | ||||
8914 | |||||
8915 | // The replacement was made in place; don't return anything. | ||||
8916 | return SDValue(); | ||||
8917 | } | ||||
8918 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8919 | /// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8920 | static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG, |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8921 | const X86Subtarget *Subtarget) { |
8922 | DebugLoc DL = N->getDebugLoc(); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8923 | SDValue Cond = N->getOperand(0); |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8924 | // Get the LHS/RHS of the select. |
8925 | SDValue LHS = N->getOperand(1); | ||||
8926 | SDValue RHS = N->getOperand(2); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 8927 | |
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 8928 | // If we have SSE[12] support, try to form min/max nodes. SSE min/max |
Dan Gohman | daa74bd | 2010-02-22 04:03:39 +0000 | [diff] [blame] | 8929 | // instructions match the semantics of the common C idiom x<y?x:y but not |
8930 | // x<=y?x:y, because of how they handle negative zero (which can be | ||||
8931 | // ignored in unsafe-math mode). | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8932 | if (Subtarget->hasSSE2() && |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8933 | (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) && |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8934 | Cond.getOpcode() == ISD::SETCC) { |
8935 | ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8936 | |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8937 | unsigned Opcode = 0; |
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 8938 | // Check for x CC y ? x : y. |
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 8939 | if (DAG.isEqualTo(LHS, Cond.getOperand(0)) && |
8940 | DAG.isEqualTo(RHS, Cond.getOperand(1))) { | ||||
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8941 | switch (CC) { |
8942 | default: break; | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 8943 | case ISD::SETULT: |
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 8944 | // Converting this to a min would handle NaNs incorrectly, and swapping |
8945 | // the operands would cause it to handle comparisons between positive | ||||
8946 | // and negative zero incorrectly. | ||||
8947 | if (!FiniteOnlyFPMath() && | ||||
8948 | (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) { | ||||
8949 | if (!UnsafeFPMath && | ||||
8950 | !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) | ||||
8951 | break; | ||||
8952 | std::swap(LHS, RHS); | ||||
8953 | } | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 8954 | Opcode = X86ISD::FMIN; |
8955 | break; | ||||
8956 | case ISD::SETOLE: | ||||
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 8957 | // Converting this to a min would handle comparisons between positive |
8958 | // and negative zero incorrectly. | ||||
8959 | if (!UnsafeFPMath && | ||||
8960 | !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) | ||||
8961 | break; | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 8962 | Opcode = X86ISD::FMIN; |
8963 | break; | ||||
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8964 | case ISD::SETULE: |
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 8965 | // Converting this to a min would handle both negative zeros and NaNs |
8966 | // incorrectly, but we can swap the operands to fix both. | ||||
8967 | std::swap(LHS, RHS); | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 8968 | case ISD::SETOLT: |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8969 | case ISD::SETLT: |
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 8970 | case ISD::SETLE: |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8971 | Opcode = X86ISD::FMIN; |
8972 | break; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8973 | |
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 8974 | case ISD::SETOGE: |
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 8975 | // Converting this to a max would handle comparisons between positive |
8976 | // and negative zero incorrectly. | ||||
8977 | if (!UnsafeFPMath && | ||||
8978 | !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS)) | ||||
8979 | break; | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 8980 | Opcode = X86ISD::FMAX; |
8981 | break; | ||||
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8982 | case ISD::SETUGT: |
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 8983 | // Converting this to a max would handle NaNs incorrectly, and swapping |
8984 | // the operands would cause it to handle comparisons between positive | ||||
8985 | // and negative zero incorrectly. | ||||
8986 | if (!FiniteOnlyFPMath() && | ||||
8987 | (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) { | ||||
8988 | if (!UnsafeFPMath && | ||||
8989 | !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) | ||||
8990 | break; | ||||
8991 | std::swap(LHS, RHS); | ||||
8992 | } | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 8993 | Opcode = X86ISD::FMAX; |
8994 | break; | ||||
8995 | case ISD::SETUGE: | ||||
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 8996 | // Converting this to a max would handle both negative zeros and NaNs |
8997 | // incorrectly, but we can swap the operands to fix both. | ||||
8998 | std::swap(LHS, RHS); | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 8999 | case ISD::SETOGT: |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9000 | case ISD::SETGT: |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9001 | case ISD::SETGE: |
9002 | Opcode = X86ISD::FMAX; | ||||
9003 | break; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9004 | } |
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9005 | // Check for x CC y ? y : x -- a min/max with reversed arms. |
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 9006 | } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) && |
9007 | DAG.isEqualTo(RHS, Cond.getOperand(0))) { | ||||
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9008 | switch (CC) { |
9009 | default: break; | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9010 | case ISD::SETOGE: |
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 9011 | // Converting this to a min would handle comparisons between positive |
9012 | // and negative zero incorrectly, and swapping the operands would | ||||
9013 | // cause it to handle NaNs incorrectly. | ||||
9014 | if (!UnsafeFPMath && | ||||
9015 | !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) { | ||||
9016 | if (!FiniteOnlyFPMath() && | ||||
9017 | (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) | ||||
9018 | break; | ||||
9019 | std::swap(LHS, RHS); | ||||
9020 | } | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9021 | Opcode = X86ISD::FMIN; |
Dan Gohman | 41b3f4a | 2009-09-03 20:34:31 +0000 | [diff] [blame] | 9022 | break; |
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9023 | case ISD::SETUGT: |
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 9024 | // Converting this to a min would handle NaNs incorrectly. |
9025 | if (!UnsafeFPMath && | ||||
9026 | (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) | ||||
9027 | break; | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9028 | Opcode = X86ISD::FMIN; |
9029 | break; | ||||
9030 | case ISD::SETUGE: | ||||
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 9031 | // Converting this to a min would handle both negative zeros and NaNs |
9032 | // incorrectly, but we can swap the operands to fix both. | ||||
9033 | std::swap(LHS, RHS); | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9034 | case ISD::SETOGT: |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9035 | case ISD::SETGT: |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9036 | case ISD::SETGE: |
9037 | Opcode = X86ISD::FMIN; | ||||
9038 | break; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9039 | |
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9040 | case ISD::SETULT: |
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 9041 | // Converting this to a max would handle NaNs incorrectly. |
9042 | if (!FiniteOnlyFPMath() && | ||||
9043 | (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) | ||||
9044 | break; | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9045 | Opcode = X86ISD::FMAX; |
Dan Gohman | 41b3f4a | 2009-09-03 20:34:31 +0000 | [diff] [blame] | 9046 | break; |
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9047 | case ISD::SETOLE: |
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 9048 | // Converting this to a max would handle comparisons between positive |
9049 | // and negative zero incorrectly, and swapping the operands would | ||||
9050 | // cause it to handle NaNs incorrectly. | ||||
9051 | if (!UnsafeFPMath && | ||||
9052 | !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) { | ||||
9053 | if (!FiniteOnlyFPMath() && | ||||
9054 | (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) | ||||
9055 | break; | ||||
9056 | std::swap(LHS, RHS); | ||||
9057 | } | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9058 | Opcode = X86ISD::FMAX; |
9059 | break; | ||||
9060 | case ISD::SETULE: | ||||
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 9061 | // Converting this to a max would handle both negative zeros and NaNs |
9062 | // incorrectly, but we can swap the operands to fix both. | ||||
9063 | std::swap(LHS, RHS); | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9064 | case ISD::SETOLT: |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9065 | case ISD::SETLT: |
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9066 | case ISD::SETLE: |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9067 | Opcode = X86ISD::FMAX; |
9068 | break; | ||||
9069 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9070 | } |
9071 | |||||
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9072 | if (Opcode) |
9073 | return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9074 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9075 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9076 | // If this is a select between two integer constants, try to do some |
9077 | // optimizations. | ||||
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9078 | if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) { |
9079 | if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS)) | ||||
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9080 | // Don't do this for crazy integer types. |
9081 | if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) { | ||||
9082 | // If this is efficiently invertible, canonicalize the LHSC/RHSC values | ||||
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9083 | // so that TrueC (the true value) is larger than FalseC. |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9084 | bool NeedsCondInvert = false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9085 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9086 | if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) && |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9087 | // Efficiently invertible. |
9088 | (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible. | ||||
9089 | (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible. | ||||
9090 | isa<ConstantSDNode>(Cond.getOperand(1))))) { | ||||
9091 | NeedsCondInvert = true; | ||||
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9092 | std::swap(TrueC, FalseC); |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9093 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9094 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9095 | // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0. |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9096 | if (FalseC->getAPIntValue() == 0 && |
9097 | TrueC->getAPIntValue().isPowerOf2()) { | ||||
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9098 | if (NeedsCondInvert) // Invert the condition if needed. |
9099 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, | ||||
9100 | DAG.getConstant(1, Cond.getValueType())); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9101 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9102 | // Zero extend the condition if needed. |
9103 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9104 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9105 | unsigned ShAmt = TrueC->getAPIntValue().logBase2(); |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9106 | return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9107 | DAG.getConstant(ShAmt, MVT::i8)); |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9108 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9109 | |
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 9110 | // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9111 | if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) { |
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 9112 | if (NeedsCondInvert) // Invert the condition if needed. |
9113 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, | ||||
9114 | DAG.getConstant(1, Cond.getValueType())); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9115 | |
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 9116 | // Zero extend the condition if needed. |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9117 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, |
9118 | FalseC->getValueType(0), Cond); | ||||
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 9119 | return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9120 | SDValue(FalseC, 0)); |
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 9121 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9122 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9123 | // Optimize cases that will turn into an LEA instruction. This requires |
9124 | // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9). | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9125 | if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) { |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9126 | uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue(); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9127 | if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9128 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9129 | bool isFastMultiplier = false; |
9130 | if (Diff < 10) { | ||||
9131 | switch ((unsigned char)Diff) { | ||||
9132 | default: break; | ||||
9133 | case 1: // result = add base, cond | ||||
9134 | case 2: // result = lea base( , cond*2) | ||||
9135 | case 3: // result = lea base(cond, cond*2) | ||||
9136 | case 4: // result = lea base( , cond*4) | ||||
9137 | case 5: // result = lea base(cond, cond*4) | ||||
9138 | case 8: // result = lea base( , cond*8) | ||||
9139 | case 9: // result = lea base(cond, cond*8) | ||||
9140 | isFastMultiplier = true; | ||||
9141 | break; | ||||
9142 | } | ||||
9143 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9144 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9145 | if (isFastMultiplier) { |
9146 | APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue(); | ||||
9147 | if (NeedsCondInvert) // Invert the condition if needed. | ||||
9148 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, | ||||
9149 | DAG.getConstant(1, Cond.getValueType())); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9150 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9151 | // Zero extend the condition if needed. |
9152 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0), | ||||
9153 | Cond); | ||||
9154 | // Scale the condition by the difference. | ||||
9155 | if (Diff != 1) | ||||
9156 | Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond, | ||||
9157 | DAG.getConstant(Diff, Cond.getValueType())); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9158 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9159 | // Add the base if non-zero. |
9160 | if (FalseC->getAPIntValue() != 0) | ||||
9161 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, | ||||
9162 | SDValue(FalseC, 0)); | ||||
9163 | return Cond; | ||||
9164 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9165 | } |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9166 | } |
9167 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9168 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9169 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9170 | } |
9171 | |||||
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9172 | /// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL] |
9173 | static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG, | ||||
9174 | TargetLowering::DAGCombinerInfo &DCI) { | ||||
9175 | DebugLoc DL = N->getDebugLoc(); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9176 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9177 | // If the flag operand isn't dead, don't touch this CMOV. |
9178 | if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty()) | ||||
9179 | return SDValue(); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9180 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9181 | // If this is a select between two integer constants, try to do some |
9182 | // optimizations. Note that the operands are ordered the opposite of SELECT | ||||
9183 | // operands. | ||||
9184 | if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) { | ||||
9185 | if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) { | ||||
9186 | // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is | ||||
9187 | // larger than FalseC (the false value). | ||||
9188 | X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9189 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9190 | if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) { |
9191 | CC = X86::GetOppositeBranchCondition(CC); | ||||
9192 | std::swap(TrueC, FalseC); | ||||
9193 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9194 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9195 | // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0. |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9196 | // This is efficient for any integer data type (including i8/i16) and |
9197 | // shift amount. | ||||
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9198 | if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) { |
9199 | SDValue Cond = N->getOperand(3); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9200 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, |
9201 | DAG.getConstant(CC, MVT::i8), Cond); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9202 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9203 | // Zero extend the condition if needed. |
9204 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9205 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9206 | unsigned ShAmt = TrueC->getAPIntValue().logBase2(); |
9207 | Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond, | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9208 | DAG.getConstant(ShAmt, MVT::i8)); |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9209 | if (N->getNumValues() == 2) // Dead flag value? |
9210 | return DCI.CombineTo(N, Cond, SDValue()); | ||||
9211 | return Cond; | ||||
9212 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9213 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9214 | // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient |
9215 | // for any integer data type, including i8/i16. | ||||
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 9216 | if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) { |
9217 | SDValue Cond = N->getOperand(3); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9218 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, |
9219 | DAG.getConstant(CC, MVT::i8), Cond); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9220 | |
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 9221 | // Zero extend the condition if needed. |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9222 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, |
9223 | FalseC->getValueType(0), Cond); | ||||
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 9224 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, |
9225 | SDValue(FalseC, 0)); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9226 | |
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 9227 | if (N->getNumValues() == 2) // Dead flag value? |
9228 | return DCI.CombineTo(N, Cond, SDValue()); | ||||
9229 | return Cond; | ||||
9230 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9231 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9232 | // Optimize cases that will turn into an LEA instruction. This requires |
9233 | // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9). | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9234 | if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) { |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9235 | uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue(); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9236 | if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9237 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9238 | bool isFastMultiplier = false; |
9239 | if (Diff < 10) { | ||||
9240 | switch ((unsigned char)Diff) { | ||||
9241 | default: break; | ||||
9242 | case 1: // result = add base, cond | ||||
9243 | case 2: // result = lea base( , cond*2) | ||||
9244 | case 3: // result = lea base(cond, cond*2) | ||||
9245 | case 4: // result = lea base( , cond*4) | ||||
9246 | case 5: // result = lea base(cond, cond*4) | ||||
9247 | case 8: // result = lea base( , cond*8) | ||||
9248 | case 9: // result = lea base(cond, cond*8) | ||||
9249 | isFastMultiplier = true; | ||||
9250 | break; | ||||
9251 | } | ||||
9252 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9253 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9254 | if (isFastMultiplier) { |
9255 | APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue(); | ||||
9256 | SDValue Cond = N->getOperand(3); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9257 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, |
9258 | DAG.getConstant(CC, MVT::i8), Cond); | ||||
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9259 | // Zero extend the condition if needed. |
9260 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0), | ||||
9261 | Cond); | ||||
9262 | // Scale the condition by the difference. | ||||
9263 | if (Diff != 1) | ||||
9264 | Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond, | ||||
9265 | DAG.getConstant(Diff, Cond.getValueType())); | ||||
9266 | |||||
9267 | // Add the base if non-zero. | ||||
9268 | if (FalseC->getAPIntValue() != 0) | ||||
9269 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, | ||||
9270 | SDValue(FalseC, 0)); | ||||
9271 | if (N->getNumValues() == 2) // Dead flag value? | ||||
9272 | return DCI.CombineTo(N, Cond, SDValue()); | ||||
9273 | return Cond; | ||||
9274 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9275 | } |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9276 | } |
9277 | } | ||||
9278 | return SDValue(); | ||||
9279 | } | ||||
9280 | |||||
9281 | |||||
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 9282 | /// PerformMulCombine - Optimize a single multiply with constant into two |
9283 | /// in order to implement it with two cheaper instructions, e.g. | ||||
9284 | /// LEA + SHL, LEA + LEA. | ||||
9285 | static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG, | ||||
9286 | TargetLowering::DAGCombinerInfo &DCI) { | ||||
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 9287 | if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer()) |
9288 | return SDValue(); | ||||
9289 | |||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 9290 | EVT VT = N->getValueType(0); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9291 | if (VT != MVT::i64) |
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 9292 | return SDValue(); |
9293 | |||||
9294 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1)); | ||||
9295 | if (!C) | ||||
9296 | return SDValue(); | ||||
9297 | uint64_t MulAmt = C->getZExtValue(); | ||||
9298 | if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9) | ||||
9299 | return SDValue(); | ||||
9300 | |||||
9301 | uint64_t MulAmt1 = 0; | ||||
9302 | uint64_t MulAmt2 = 0; | ||||
9303 | if ((MulAmt % 9) == 0) { | ||||
9304 | MulAmt1 = 9; | ||||
9305 | MulAmt2 = MulAmt / 9; | ||||
9306 | } else if ((MulAmt % 5) == 0) { | ||||
9307 | MulAmt1 = 5; | ||||
9308 | MulAmt2 = MulAmt / 5; | ||||
9309 | } else if ((MulAmt % 3) == 0) { | ||||
9310 | MulAmt1 = 3; | ||||
9311 | MulAmt2 = MulAmt / 3; | ||||
9312 | } | ||||
9313 | if (MulAmt2 && | ||||
9314 | (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){ | ||||
9315 | DebugLoc DL = N->getDebugLoc(); | ||||
9316 | |||||
9317 | if (isPowerOf2_64(MulAmt2) && | ||||
9318 | !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD)) | ||||
9319 | // If second multiplifer is pow2, issue it first. We want the multiply by | ||||
9320 | // 3, 5, or 9 to be folded into the addressing mode unless the lone use | ||||
9321 | // is an add. | ||||
9322 | std::swap(MulAmt1, MulAmt2); | ||||
9323 | |||||
9324 | SDValue NewMul; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9325 | if (isPowerOf2_64(MulAmt1)) |
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 9326 | NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0), |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9327 | DAG.getConstant(Log2_64(MulAmt1), MVT::i8)); |
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 9328 | else |
Evan Cheng | c349576 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 9329 | NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0), |
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 9330 | DAG.getConstant(MulAmt1, VT)); |
9331 | |||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9332 | if (isPowerOf2_64(MulAmt2)) |
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 9333 | NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9334 | DAG.getConstant(Log2_64(MulAmt2), MVT::i8)); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9335 | else |
Evan Cheng | c349576 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 9336 | NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul, |
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 9337 | DAG.getConstant(MulAmt2, VT)); |
9338 | |||||
9339 | // Do not add new nodes to DAG combiner worklist. | ||||
9340 | DCI.CombineTo(N, NewMul, false); | ||||
9341 | } | ||||
9342 | return SDValue(); | ||||
9343 | } | ||||
9344 | |||||
Evan Cheng | 834ae6b | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 9345 | static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) { |
9346 | SDValue N0 = N->getOperand(0); | ||||
9347 | SDValue N1 = N->getOperand(1); | ||||
9348 | ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1); | ||||
9349 | EVT VT = N0.getValueType(); | ||||
9350 | |||||
9351 | // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2)) | ||||
9352 | // since the result of setcc_c is all zero's or all ones. | ||||
9353 | if (N1C && N0.getOpcode() == ISD::AND && | ||||
9354 | N0.getOperand(1).getOpcode() == ISD::Constant) { | ||||
9355 | SDValue N00 = N0.getOperand(0); | ||||
9356 | if (N00.getOpcode() == X86ISD::SETCC_CARRY || | ||||
9357 | ((N00.getOpcode() == ISD::ANY_EXTEND || | ||||
9358 | N00.getOpcode() == ISD::ZERO_EXTEND) && | ||||
9359 | N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) { | ||||
9360 | APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue(); | ||||
9361 | APInt ShAmt = N1C->getAPIntValue(); | ||||
9362 | Mask = Mask.shl(ShAmt); | ||||
9363 | if (Mask != 0) | ||||
9364 | return DAG.getNode(ISD::AND, N->getDebugLoc(), VT, | ||||
9365 | N00, DAG.getConstant(Mask, VT)); | ||||
9366 | } | ||||
9367 | } | ||||
9368 | |||||
9369 | return SDValue(); | ||||
9370 | } | ||||
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 9371 | |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9372 | /// PerformShiftCombine - Transforms vector shift nodes to use vector shifts |
9373 | /// when possible. | ||||
9374 | static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG, | ||||
9375 | const X86Subtarget *Subtarget) { | ||||
Evan Cheng | 834ae6b | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 9376 | EVT VT = N->getValueType(0); |
9377 | if (!VT.isVector() && VT.isInteger() && | ||||
9378 | N->getOpcode() == ISD::SHL) | ||||
9379 | return PerformSHLCombine(N, DAG); | ||||
9380 | |||||
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9381 | // On X86 with SSE2 support, we can transform this to a vector shift if |
9382 | // all elements are shifted by the same amount. We can't do this in legalize | ||||
9383 | // because the a constant vector is typically transformed to a constant pool | ||||
9384 | // so we have no knowledge of the shift amount. | ||||
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 9385 | if (!Subtarget->hasSSE2()) |
9386 | return SDValue(); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9387 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9388 | if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16) |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 9389 | return SDValue(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9390 | |
Mon P Wang | a91e964 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 9391 | SDValue ShAmtOp = N->getOperand(1); |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 9392 | EVT EltVT = VT.getVectorElementType(); |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9393 | DebugLoc DL = N->getDebugLoc(); |
Mon P Wang | 04c767e | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 9394 | SDValue BaseShAmt = SDValue(); |
Mon P Wang | a91e964 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 9395 | if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) { |
9396 | unsigned NumElts = VT.getVectorNumElements(); | ||||
9397 | unsigned i = 0; | ||||
9398 | for (; i != NumElts; ++i) { | ||||
9399 | SDValue Arg = ShAmtOp.getOperand(i); | ||||
9400 | if (Arg.getOpcode() == ISD::UNDEF) continue; | ||||
9401 | BaseShAmt = Arg; | ||||
9402 | break; | ||||
9403 | } | ||||
9404 | for (; i != NumElts; ++i) { | ||||
9405 | SDValue Arg = ShAmtOp.getOperand(i); | ||||
9406 | if (Arg.getOpcode() == ISD::UNDEF) continue; | ||||
9407 | if (Arg != BaseShAmt) { | ||||
9408 | return SDValue(); | ||||
9409 | } | ||||
9410 | } | ||||
9411 | } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE && | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 9412 | cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) { |
Mon P Wang | 04c767e | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 9413 | SDValue InVec = ShAmtOp.getOperand(0); |
9414 | if (InVec.getOpcode() == ISD::BUILD_VECTOR) { | ||||
9415 | unsigned NumElts = InVec.getValueType().getVectorNumElements(); | ||||
9416 | unsigned i = 0; | ||||
9417 | for (; i != NumElts; ++i) { | ||||
9418 | SDValue Arg = InVec.getOperand(i); | ||||
9419 | if (Arg.getOpcode() == ISD::UNDEF) continue; | ||||
9420 | BaseShAmt = Arg; | ||||
9421 | break; | ||||
9422 | } | ||||
9423 | } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) { | ||||
9424 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) { | ||||
Evan Cheng | 97ffc6e | 2010-02-16 21:09:44 +0000 | [diff] [blame] | 9425 | unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex(); |
Mon P Wang | 04c767e | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 9426 | if (C->getZExtValue() == SplatIdx) |
9427 | BaseShAmt = InVec.getOperand(1); | ||||
9428 | } | ||||
9429 | } | ||||
9430 | if (BaseShAmt.getNode() == 0) | ||||
9431 | BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp, | ||||
9432 | DAG.getIntPtrConstant(0)); | ||||
Mon P Wang | a91e964 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 9433 | } else |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 9434 | return SDValue(); |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9435 | |
Mon P Wang | 04c767e | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 9436 | // The shift amount is an i32. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9437 | if (EltVT.bitsGT(MVT::i32)) |
9438 | BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt); | ||||
9439 | else if (EltVT.bitsLT(MVT::i32)) | ||||
Mon P Wang | 04c767e | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 9440 | BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt); |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9441 | |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 9442 | // The shift amount is identical so we can do a vector shift. |
9443 | SDValue ValOp = N->getOperand(0); | ||||
9444 | switch (N->getOpcode()) { | ||||
9445 | default: | ||||
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 9446 | llvm_unreachable("Unknown shift opcode!"); |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 9447 | break; |
9448 | case ISD::SHL: | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9449 | if (VT == MVT::v2i64) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9450 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9451 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9452 | ValOp, BaseShAmt); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9453 | if (VT == MVT::v4i32) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9454 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9455 | DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32), |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9456 | ValOp, BaseShAmt); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9457 | if (VT == MVT::v8i16) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9458 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9459 | DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9460 | ValOp, BaseShAmt); |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 9461 | break; |
9462 | case ISD::SRA: | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9463 | if (VT == MVT::v4i32) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9464 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9465 | DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32), |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9466 | ValOp, BaseShAmt); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9467 | if (VT == MVT::v8i16) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9468 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9469 | DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32), |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9470 | ValOp, BaseShAmt); |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 9471 | break; |
9472 | case ISD::SRL: | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9473 | if (VT == MVT::v2i64) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9474 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9475 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9476 | ValOp, BaseShAmt); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9477 | if (VT == MVT::v4i32) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9478 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9479 | DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32), |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9480 | ValOp, BaseShAmt); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9481 | if (VT == MVT::v8i16) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9482 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9483 | DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32), |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9484 | ValOp, BaseShAmt); |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 9485 | break; |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9486 | } |
9487 | return SDValue(); | ||||
9488 | } | ||||
9489 | |||||
Evan Cheng | 10957b8 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 9490 | static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG, |
Evan Cheng | 6ea28f4 | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 9491 | TargetLowering::DAGCombinerInfo &DCI, |
Evan Cheng | 10957b8 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 9492 | const X86Subtarget *Subtarget) { |
Evan Cheng | 82ba2d4 | 2010-04-28 02:25:18 +0000 | [diff] [blame] | 9493 | if (DCI.isBeforeLegalizeOps()) |
Evan Cheng | 6ea28f4 | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 9494 | return SDValue(); |
9495 | |||||
Evan Cheng | 10957b8 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 9496 | EVT VT = N->getValueType(0); |
Evan Cheng | 6ea28f4 | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 9497 | if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64) |
Evan Cheng | 10957b8 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 9498 | return SDValue(); |
9499 | |||||
9500 | // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c) | ||||
9501 | SDValue N0 = N->getOperand(0); | ||||
9502 | SDValue N1 = N->getOperand(1); | ||||
9503 | if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL) | ||||
9504 | std::swap(N0, N1); | ||||
9505 | if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL) | ||||
9506 | return SDValue(); | ||||
Evan Cheng | 6ea28f4 | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 9507 | if (!N0.hasOneUse() || !N1.hasOneUse()) |
9508 | return SDValue(); | ||||
Evan Cheng | 10957b8 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 9509 | |
9510 | SDValue ShAmt0 = N0.getOperand(1); | ||||
9511 | if (ShAmt0.getValueType() != MVT::i8) | ||||
9512 | return SDValue(); | ||||
9513 | SDValue ShAmt1 = N1.getOperand(1); | ||||
9514 | if (ShAmt1.getValueType() != MVT::i8) | ||||
9515 | return SDValue(); | ||||
9516 | if (ShAmt0.getOpcode() == ISD::TRUNCATE) | ||||
9517 | ShAmt0 = ShAmt0.getOperand(0); | ||||
9518 | if (ShAmt1.getOpcode() == ISD::TRUNCATE) | ||||
9519 | ShAmt1 = ShAmt1.getOperand(0); | ||||
9520 | |||||
9521 | DebugLoc DL = N->getDebugLoc(); | ||||
9522 | unsigned Opc = X86ISD::SHLD; | ||||
9523 | SDValue Op0 = N0.getOperand(0); | ||||
9524 | SDValue Op1 = N1.getOperand(0); | ||||
9525 | if (ShAmt0.getOpcode() == ISD::SUB) { | ||||
9526 | Opc = X86ISD::SHRD; | ||||
9527 | std::swap(Op0, Op1); | ||||
9528 | std::swap(ShAmt0, ShAmt1); | ||||
9529 | } | ||||
9530 | |||||
Evan Cheng | 6ea28f4 | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 9531 | unsigned Bits = VT.getSizeInBits(); |
Evan Cheng | 10957b8 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 9532 | if (ShAmt1.getOpcode() == ISD::SUB) { |
9533 | SDValue Sum = ShAmt1.getOperand(0); | ||||
9534 | if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) { | ||||
Evan Cheng | 6ea28f4 | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 9535 | if (SumC->getSExtValue() == Bits && |
Evan Cheng | 10957b8 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 9536 | ShAmt1.getOperand(1) == ShAmt0) |
9537 | return DAG.getNode(Opc, DL, VT, | ||||
9538 | Op0, Op1, | ||||
9539 | DAG.getNode(ISD::TRUNCATE, DL, | ||||
9540 | MVT::i8, ShAmt0)); | ||||
9541 | } | ||||
9542 | } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) { | ||||
9543 | ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0); | ||||
9544 | if (ShAmt0C && | ||||
Evan Cheng | 6ea28f4 | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 9545 | ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits) |
Evan Cheng | 10957b8 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 9546 | return DAG.getNode(Opc, DL, VT, |
9547 | N0.getOperand(0), N1.getOperand(0), | ||||
9548 | DAG.getNode(ISD::TRUNCATE, DL, | ||||
9549 | MVT::i8, ShAmt0)); | ||||
9550 | } | ||||
9551 | |||||
9552 | return SDValue(); | ||||
9553 | } | ||||
9554 | |||||
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 9555 | /// PerformSTORECombine - Do target-specific dag combines on STORE nodes. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9556 | static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG, |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9557 | const X86Subtarget *Subtarget) { |
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 9558 | // Turn load->store of MMX types into GPR load/stores. This avoids clobbering |
9559 | // the FP state in cases where an emms may be missing. | ||||
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 9560 | // A preferable solution to the general problem is to figure out the right |
9561 | // places to insert EMMS. This qualifies as a quick hack. | ||||
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9562 | |
9563 | // Similarly, turn load->store of i64 into double load/stores in 32-bit mode. | ||||
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 9564 | StoreSDNode *St = cast<StoreSDNode>(N); |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 9565 | EVT VT = St->getValue().getValueType(); |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9566 | if (VT.getSizeInBits() != 64) |
9567 | return SDValue(); | ||||
9568 | |||||
Devang Patel | c386c84 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 9569 | const Function *F = DAG.getMachineFunction().getFunction(); |
9570 | bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9571 | bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps |
Devang Patel | c386c84 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 9572 | && Subtarget->hasSSE2(); |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9573 | if ((VT.isVector() || |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9574 | (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) && |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 9575 | isa<LoadSDNode>(St->getValue()) && |
9576 | !cast<LoadSDNode>(St->getValue())->isVolatile() && | ||||
9577 | St->getChain().hasOneUse() && !St->isVolatile()) { | ||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 9578 | SDNode* LdVal = St->getValue().getNode(); |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 9579 | LoadSDNode *Ld = 0; |
9580 | int TokenFactorIndex = -1; | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9581 | SmallVector<SDValue, 8> Ops; |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 9582 | SDNode* ChainVal = St->getChain().getNode(); |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 9583 | // Must be a store of a load. We currently handle two cases: the load |
9584 | // is a direct child, and it's under an intervening TokenFactor. It is | ||||
9585 | // possible to dig deeper under nested TokenFactors. | ||||
Dale Johannesen | 49151bc | 2008-02-25 22:29:22 +0000 | [diff] [blame] | 9586 | if (ChainVal == LdVal) |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 9587 | Ld = cast<LoadSDNode>(St->getChain()); |
9588 | else if (St->getValue().hasOneUse() && | ||||
9589 | ChainVal->getOpcode() == ISD::TokenFactor) { | ||||
9590 | for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) { | ||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 9591 | if (ChainVal->getOperand(i).getNode() == LdVal) { |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 9592 | TokenFactorIndex = i; |
9593 | Ld = cast<LoadSDNode>(St->getValue()); | ||||
9594 | } else | ||||
9595 | Ops.push_back(ChainVal->getOperand(i)); | ||||
9596 | } | ||||
9597 | } | ||||
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 9598 | |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9599 | if (!Ld || !ISD::isNormalLoad(Ld)) |
9600 | return SDValue(); | ||||
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 9601 | |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9602 | // If this is not the MMX case, i.e. we are just turning i64 load/store |
9603 | // into f64 load/store, avoid the transformation if there are multiple | ||||
9604 | // uses of the loaded value. | ||||
9605 | if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0)) | ||||
9606 | return SDValue(); | ||||
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 9607 | |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9608 | DebugLoc LdDL = Ld->getDebugLoc(); |
9609 | DebugLoc StDL = N->getDebugLoc(); | ||||
9610 | // If we are a 64-bit capable x86, lower to a single movq load/store pair. | ||||
9611 | // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store | ||||
9612 | // pair instead. | ||||
9613 | if (Subtarget->is64Bit() || F64IsLegal) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9614 | EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64; |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9615 | SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), |
9616 | Ld->getBasePtr(), Ld->getSrcValue(), | ||||
9617 | Ld->getSrcValueOffset(), Ld->isVolatile(), | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 9618 | Ld->isNonTemporal(), Ld->getAlignment()); |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9619 | SDValue NewChain = NewLd.getValue(1); |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 9620 | if (TokenFactorIndex != -1) { |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9621 | Ops.push_back(NewChain); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9622 | NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0], |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 9623 | Ops.size()); |
9624 | } | ||||
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9625 | return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(), |
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 9626 | St->getSrcValue(), St->getSrcValueOffset(), |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 9627 | St->isVolatile(), St->isNonTemporal(), |
9628 | St->getAlignment()); | ||||
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 9629 | } |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9630 | |
9631 | // Otherwise, lower to two pairs of 32-bit loads / stores. | ||||
9632 | SDValue LoAddr = Ld->getBasePtr(); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9633 | SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr, |
9634 | DAG.getConstant(4, MVT::i32)); | ||||
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9635 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9636 | SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr, |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9637 | Ld->getSrcValue(), Ld->getSrcValueOffset(), |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 9638 | Ld->isVolatile(), Ld->isNonTemporal(), |
9639 | Ld->getAlignment()); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9640 | SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr, |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9641 | Ld->getSrcValue(), Ld->getSrcValueOffset()+4, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 9642 | Ld->isVolatile(), Ld->isNonTemporal(), |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9643 | MinAlign(Ld->getAlignment(), 4)); |
9644 | |||||
9645 | SDValue NewChain = LoLd.getValue(1); | ||||
9646 | if (TokenFactorIndex != -1) { | ||||
9647 | Ops.push_back(LoLd); | ||||
9648 | Ops.push_back(HiLd); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9649 | NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0], |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9650 | Ops.size()); |
9651 | } | ||||
9652 | |||||
9653 | LoAddr = St->getBasePtr(); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9654 | HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr, |
9655 | DAG.getConstant(4, MVT::i32)); | ||||
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9656 | |
9657 | SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr, | ||||
9658 | St->getSrcValue(), St->getSrcValueOffset(), | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 9659 | St->isVolatile(), St->isNonTemporal(), |
9660 | St->getAlignment()); | ||||
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9661 | SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr, |
9662 | St->getSrcValue(), | ||||
9663 | St->getSrcValueOffset() + 4, | ||||
9664 | St->isVolatile(), | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 9665 | St->isNonTemporal(), |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9666 | MinAlign(St->getAlignment(), 4)); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9667 | return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt); |
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 9668 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9669 | return SDValue(); |
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 9670 | } |
9671 | |||||
Chris Lattner | 470d5dc | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 9672 | /// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and |
9673 | /// X86ISD::FXOR nodes. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9674 | static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) { |
Chris Lattner | 470d5dc | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 9675 | assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR); |
9676 | // F[X]OR(0.0, x) -> x | ||||
9677 | // F[X]OR(x, 0.0) -> x | ||||
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 9678 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) |
9679 | if (C->getValueAPF().isPosZero()) | ||||
9680 | return N->getOperand(1); | ||||
9681 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1))) | ||||
9682 | if (C->getValueAPF().isPosZero()) | ||||
9683 | return N->getOperand(0); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9684 | return SDValue(); |
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 9685 | } |
9686 | |||||
9687 | /// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9688 | static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) { |
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 9689 | // FAND(0.0, x) -> 0.0 |
9690 | // FAND(x, 0.0) -> 0.0 | ||||
9691 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) | ||||
9692 | if (C->getValueAPF().isPosZero()) | ||||
9693 | return N->getOperand(0); | ||||
9694 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1))) | ||||
9695 | if (C->getValueAPF().isPosZero()) | ||||
9696 | return N->getOperand(1); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9697 | return SDValue(); |
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 9698 | } |
9699 | |||||
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 9700 | static SDValue PerformBTCombine(SDNode *N, |
9701 | SelectionDAG &DAG, | ||||
9702 | TargetLowering::DAGCombinerInfo &DCI) { | ||||
9703 | // BT ignores high bits in the bit index operand. | ||||
9704 | SDValue Op1 = N->getOperand(1); | ||||
9705 | if (Op1.hasOneUse()) { | ||||
9706 | unsigned BitWidth = Op1.getValueSizeInBits(); | ||||
9707 | APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth)); | ||||
9708 | APInt KnownZero, KnownOne; | ||||
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 9709 | TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(), |
9710 | !DCI.isBeforeLegalizeOps()); | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 9711 | const TargetLowering &TLI = DAG.getTargetLoweringInfo(); |
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 9712 | if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) || |
9713 | TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO)) | ||||
9714 | DCI.CommitTargetLoweringOpt(TLO); | ||||
9715 | } | ||||
9716 | return SDValue(); | ||||
9717 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9718 | |
Eli Friedman | e6bb1e5 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 9719 | static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) { |
9720 | SDValue Op = N->getOperand(0); | ||||
9721 | if (Op.getOpcode() == ISD::BIT_CONVERT) | ||||
9722 | Op = Op.getOperand(0); | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 9723 | EVT VT = N->getValueType(0), OpVT = Op.getValueType(); |
Eli Friedman | e6bb1e5 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 9724 | if (Op.getOpcode() == X86ISD::VZEXT_LOAD && |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9725 | VT.getVectorElementType().getSizeInBits() == |
Eli Friedman | e6bb1e5 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 9726 | OpVT.getVectorElementType().getSizeInBits()) { |
9727 | return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op); | ||||
9728 | } | ||||
9729 | return SDValue(); | ||||
9730 | } | ||||
9731 | |||||
Owen Anderson | 58155b2 | 2009-06-29 18:04:45 +0000 | [diff] [blame] | 9732 | // On X86 and X86-64, atomic operations are lowered to locked instructions. |
9733 | // Locked instructions, in turn, have implicit fence semantics (all memory | ||||
9734 | // operations are flushed before issuing the locked instruction, and the | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9735 | // are not buffered), so we can fold away the common pattern of |
Owen Anderson | 58155b2 | 2009-06-29 18:04:45 +0000 | [diff] [blame] | 9736 | // fence-atomic-fence. |
9737 | static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) { | ||||
9738 | SDValue atomic = N->getOperand(0); | ||||
9739 | switch (atomic.getOpcode()) { | ||||
9740 | case ISD::ATOMIC_CMP_SWAP: | ||||
9741 | case ISD::ATOMIC_SWAP: | ||||
9742 | case ISD::ATOMIC_LOAD_ADD: | ||||
9743 | case ISD::ATOMIC_LOAD_SUB: | ||||
9744 | case ISD::ATOMIC_LOAD_AND: | ||||
9745 | case ISD::ATOMIC_LOAD_OR: | ||||
9746 | case ISD::ATOMIC_LOAD_XOR: | ||||
9747 | case ISD::ATOMIC_LOAD_NAND: | ||||
9748 | case ISD::ATOMIC_LOAD_MIN: | ||||
9749 | case ISD::ATOMIC_LOAD_MAX: | ||||
9750 | case ISD::ATOMIC_LOAD_UMIN: | ||||
9751 | case ISD::ATOMIC_LOAD_UMAX: | ||||
9752 | break; | ||||
9753 | default: | ||||
9754 | return SDValue(); | ||||
9755 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9756 | |
Owen Anderson | 58155b2 | 2009-06-29 18:04:45 +0000 | [diff] [blame] | 9757 | SDValue fence = atomic.getOperand(0); |
9758 | if (fence.getOpcode() != ISD::MEMBARRIER) | ||||
9759 | return SDValue(); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9760 | |
Owen Anderson | 58155b2 | 2009-06-29 18:04:45 +0000 | [diff] [blame] | 9761 | switch (atomic.getOpcode()) { |
9762 | case ISD::ATOMIC_CMP_SWAP: | ||||
9763 | return DAG.UpdateNodeOperands(atomic, fence.getOperand(0), | ||||
9764 | atomic.getOperand(1), atomic.getOperand(2), | ||||
9765 | atomic.getOperand(3)); | ||||
9766 | case ISD::ATOMIC_SWAP: | ||||
9767 | case ISD::ATOMIC_LOAD_ADD: | ||||
9768 | case ISD::ATOMIC_LOAD_SUB: | ||||
9769 | case ISD::ATOMIC_LOAD_AND: | ||||
9770 | case ISD::ATOMIC_LOAD_OR: | ||||
9771 | case ISD::ATOMIC_LOAD_XOR: | ||||
9772 | case ISD::ATOMIC_LOAD_NAND: | ||||
9773 | case ISD::ATOMIC_LOAD_MIN: | ||||
9774 | case ISD::ATOMIC_LOAD_MAX: | ||||
9775 | case ISD::ATOMIC_LOAD_UMIN: | ||||
9776 | case ISD::ATOMIC_LOAD_UMAX: | ||||
9777 | return DAG.UpdateNodeOperands(atomic, fence.getOperand(0), | ||||
9778 | atomic.getOperand(1), atomic.getOperand(2)); | ||||
9779 | default: | ||||
9780 | return SDValue(); | ||||
9781 | } | ||||
9782 | } | ||||
9783 | |||||
Evan Cheng | edeb169 | 2009-12-16 00:53:11 +0000 | [diff] [blame] | 9784 | static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) { |
9785 | // (i32 zext (and (i8 x86isd::setcc_carry), 1)) -> | ||||
9786 | // (and (i32 x86isd::setcc_carry), 1) | ||||
9787 | // This eliminates the zext. This transformation is necessary because | ||||
9788 | // ISD::SETCC is always legalized to i8. | ||||
9789 | DebugLoc dl = N->getDebugLoc(); | ||||
9790 | SDValue N0 = N->getOperand(0); | ||||
9791 | EVT VT = N->getValueType(0); | ||||
9792 | if (N0.getOpcode() == ISD::AND && | ||||
9793 | N0.hasOneUse() && | ||||
9794 | N0.getOperand(0).hasOneUse()) { | ||||
9795 | SDValue N00 = N0.getOperand(0); | ||||
9796 | if (N00.getOpcode() != X86ISD::SETCC_CARRY) | ||||
9797 | return SDValue(); | ||||
9798 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1)); | ||||
9799 | if (!C || C->getZExtValue() != 1) | ||||
9800 | return SDValue(); | ||||
9801 | return DAG.getNode(ISD::AND, dl, VT, | ||||
9802 | DAG.getNode(X86ISD::SETCC_CARRY, dl, VT, | ||||
9803 | N00.getOperand(0), N00.getOperand(1)), | ||||
9804 | DAG.getConstant(1, VT)); | ||||
9805 | } | ||||
9806 | |||||
9807 | return SDValue(); | ||||
9808 | } | ||||
9809 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9810 | SDValue X86TargetLowering::PerformDAGCombine(SDNode *N, |
Evan Cheng | 62370f3 | 2008-11-05 06:03:38 +0000 | [diff] [blame] | 9811 | DAGCombinerInfo &DCI) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9812 | SelectionDAG &DAG = DCI.DAG; |
9813 | switch (N->getOpcode()) { | ||||
9814 | default: break; | ||||
Evan Cheng | ef7be08 | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 9815 | case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this); |
Dan Gohman | b115d05 | 2010-03-15 23:23:03 +0000 | [diff] [blame] | 9816 | case ISD::EXTRACT_VECTOR_ELT: |
9817 | return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this); | ||||
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 9818 | case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget); |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9819 | case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI); |
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 9820 | case ISD::MUL: return PerformMulCombine(N, DAG, DCI); |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9821 | case ISD::SHL: |
9822 | case ISD::SRA: | ||||
9823 | case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget); | ||||
Evan Cheng | 6ea28f4 | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 9824 | case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget); |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 9825 | case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget); |
Chris Lattner | 470d5dc | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 9826 | case X86ISD::FXOR: |
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 9827 | case X86ISD::FOR: return PerformFORCombine(N, DAG); |
9828 | case X86ISD::FAND: return PerformFANDCombine(N, DAG); | ||||
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 9829 | case X86ISD::BT: return PerformBTCombine(N, DAG, DCI); |
Eli Friedman | e6bb1e5 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 9830 | case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG); |
Owen Anderson | 58155b2 | 2009-06-29 18:04:45 +0000 | [diff] [blame] | 9831 | case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG); |
Evan Cheng | edeb169 | 2009-12-16 00:53:11 +0000 | [diff] [blame] | 9832 | case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9833 | } |
9834 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9835 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9836 | } |
9837 | |||||
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 9838 | /// isTypeDesirableForOp - Return true if the target has native support for |
9839 | /// the specified value type and it is 'desirable' to use the type for the | ||||
9840 | /// given node type. e.g. On x86 i16 is legal, but undesirable since i16 | ||||
9841 | /// instruction encodings are longer and some i16 instructions are slow. | ||||
9842 | bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const { | ||||
9843 | if (!isTypeLegal(VT)) | ||||
9844 | return false; | ||||
Evan Cheng | ab62530 | 2010-04-28 08:30:49 +0000 | [diff] [blame] | 9845 | if (VT != MVT::i16) |
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 9846 | return true; |
9847 | |||||
9848 | switch (Opc) { | ||||
9849 | default: | ||||
9850 | return true; | ||||
Evan Cheng | 1f79d43 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 9851 | case ISD::LOAD: |
9852 | case ISD::SIGN_EXTEND: | ||||
9853 | case ISD::ZERO_EXTEND: | ||||
9854 | case ISD::ANY_EXTEND: | ||||
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 9855 | case ISD::SHL: |
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 9856 | case ISD::SRL: |
9857 | case ISD::SUB: | ||||
9858 | case ISD::ADD: | ||||
9859 | case ISD::MUL: | ||||
9860 | case ISD::AND: | ||||
9861 | case ISD::OR: | ||||
9862 | case ISD::XOR: | ||||
9863 | return false; | ||||
9864 | } | ||||
9865 | } | ||||
9866 | |||||
Evan Cheng | a827dc9 | 2010-04-24 04:44:57 +0000 | [diff] [blame] | 9867 | static bool MayFoldLoad(SDValue Op) { |
9868 | return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode()); | ||||
9869 | } | ||||
9870 | |||||
9871 | static bool MayFoldIntoStore(SDValue Op) { | ||||
9872 | return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin()); | ||||
9873 | } | ||||
9874 | |||||
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 9875 | /// IsDesirableToPromoteOp - This method query the target whether it is |
Evan Cheng | c4f94da | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 9876 | /// beneficial for dag combiner to promote the specified node. If true, it |
9877 | /// should return the desired promotion type by reference. | ||||
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 9878 | bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const { |
Evan Cheng | c4f94da | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 9879 | EVT VT = Op.getValueType(); |
9880 | if (VT != MVT::i16) | ||||
9881 | return false; | ||||
9882 | |||||
Evan Cheng | 1f79d43 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 9883 | bool Promote = false; |
9884 | bool Commute = false; | ||||
Evan Cheng | c4f94da | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 9885 | switch (Op.getOpcode()) { |
Evan Cheng | 1f79d43 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 9886 | default: break; |
9887 | case ISD::LOAD: { | ||||
9888 | LoadSDNode *LD = cast<LoadSDNode>(Op); | ||||
9889 | // If the non-extending load has a single use and it's not live out, then it | ||||
9890 | // might be folded. | ||||
Evan Cheng | ab62530 | 2010-04-28 08:30:49 +0000 | [diff] [blame] | 9891 | if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&& |
9892 | Op.hasOneUse()*/) { | ||||
9893 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), | ||||
9894 | UE = Op.getNode()->use_end(); UI != UE; ++UI) { | ||||
9895 | // The only case where we'd want to promote LOAD (rather then it being | ||||
9896 | // promoted as an operand is when it's only use is liveout. | ||||
9897 | if (UI->getOpcode() != ISD::CopyToReg) | ||||
9898 | return false; | ||||
9899 | } | ||||
9900 | } | ||||
Evan Cheng | 1f79d43 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 9901 | Promote = true; |
9902 | break; | ||||
9903 | } | ||||
9904 | case ISD::SIGN_EXTEND: | ||||
9905 | case ISD::ZERO_EXTEND: | ||||
9906 | case ISD::ANY_EXTEND: | ||||
9907 | Promote = true; | ||||
9908 | break; | ||||
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 9909 | case ISD::SHL: |
Evan Cheng | ab62530 | 2010-04-28 08:30:49 +0000 | [diff] [blame] | 9910 | case ISD::SRL: { |
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 9911 | SDValue N0 = Op.getOperand(0); |
9912 | // Look out for (store (shl (load), x)). | ||||
Evan Cheng | a827dc9 | 2010-04-24 04:44:57 +0000 | [diff] [blame] | 9913 | if (MayFoldLoad(N0) && MayFoldIntoStore(Op)) |
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 9914 | return false; |
Evan Cheng | 1f79d43 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 9915 | Promote = true; |
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 9916 | break; |
9917 | } | ||||
Evan Cheng | c4f94da | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 9918 | case ISD::ADD: |
9919 | case ISD::MUL: | ||||
9920 | case ISD::AND: | ||||
9921 | case ISD::OR: | ||||
Evan Cheng | 1f79d43 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 9922 | case ISD::XOR: |
9923 | Commute = true; | ||||
9924 | // fallthrough | ||||
9925 | case ISD::SUB: { | ||||
Evan Cheng | c4f94da | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 9926 | SDValue N0 = Op.getOperand(0); |
9927 | SDValue N1 = Op.getOperand(1); | ||||
Evan Cheng | a827dc9 | 2010-04-24 04:44:57 +0000 | [diff] [blame] | 9928 | if (!Commute && MayFoldLoad(N1)) |
Evan Cheng | c4f94da | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 9929 | return false; |
9930 | // Avoid disabling potential load folding opportunities. | ||||
Evan Cheng | a827dc9 | 2010-04-24 04:44:57 +0000 | [diff] [blame] | 9931 | if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op))) |
Evan Cheng | c4f94da | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 9932 | return false; |
Evan Cheng | a827dc9 | 2010-04-24 04:44:57 +0000 | [diff] [blame] | 9933 | if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op))) |
Evan Cheng | c4f94da | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 9934 | return false; |
Evan Cheng | 1f79d43 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 9935 | Promote = true; |
Evan Cheng | c4f94da | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 9936 | } |
9937 | } | ||||
9938 | |||||
9939 | PVT = MVT::i32; | ||||
Evan Cheng | 1f79d43 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 9940 | return Promote; |
Evan Cheng | c4f94da | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 9941 | } |
9942 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9943 | //===----------------------------------------------------------------------===// |
9944 | // X86 Inline Assembly Support | ||||
9945 | //===----------------------------------------------------------------------===// | ||||
9946 | |||||
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 9947 | static bool LowerToBSwap(CallInst *CI) { |
9948 | // FIXME: this should verify that we are targetting a 486 or better. If not, | ||||
9949 | // we will turn this bswap into something that will be lowered to logical ops | ||||
9950 | // instead of emitting the bswap asm. For now, we don't support 486 or lower | ||||
9951 | // so don't worry about this. | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9952 | |
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 9953 | // Verify this is a simple bswap. |
9954 | if (CI->getNumOperands() != 2 || | ||||
Eric Christopher | fbf918b | 2010-04-16 23:37:20 +0000 | [diff] [blame] | 9955 | CI->getType() != CI->getOperand(1)->getType() || |
Duncan Sands | e92dee1 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 9956 | !CI->getType()->isIntegerTy()) |
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 9957 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9958 | |
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 9959 | const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType()); |
9960 | if (!Ty || Ty->getBitWidth() % 16 != 0) | ||||
9961 | return false; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9962 | |
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 9963 | // Okay, we can do this xform, do so now. |
9964 | const Type *Tys[] = { Ty }; | ||||
9965 | Module *M = CI->getParent()->getParent()->getParent(); | ||||
9966 | Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9967 | |
Eric Christopher | fbf918b | 2010-04-16 23:37:20 +0000 | [diff] [blame] | 9968 | Value *Op = CI->getOperand(1); |
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 9969 | Op = CallInst::Create(Int, Op, CI->getName(), CI); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9970 | |
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 9971 | CI->replaceAllUsesWith(Op); |
9972 | CI->eraseFromParent(); | ||||
9973 | return true; | ||||
9974 | } | ||||
9975 | |||||
9976 | bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const { | ||||
9977 | InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue()); | ||||
9978 | std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints(); | ||||
9979 | |||||
9980 | std::string AsmStr = IA->getAsmString(); | ||||
9981 | |||||
9982 | // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a" | ||||
Benjamin Kramer | 3601d1b | 2010-01-11 18:03:24 +0000 | [diff] [blame] | 9983 | SmallVector<StringRef, 4> AsmPieces; |
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 9984 | SplitString(AsmStr, AsmPieces, "\n"); // ; as separator? |
9985 | |||||
9986 | switch (AsmPieces.size()) { | ||||
9987 | default: return false; | ||||
9988 | case 1: | ||||
9989 | AsmStr = AsmPieces[0]; | ||||
9990 | AsmPieces.clear(); | ||||
9991 | SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace. | ||||
9992 | |||||
9993 | // bswap $0 | ||||
9994 | if (AsmPieces.size() == 2 && | ||||
9995 | (AsmPieces[0] == "bswap" || | ||||
9996 | AsmPieces[0] == "bswapq" || | ||||
9997 | AsmPieces[0] == "bswapl") && | ||||
9998 | (AsmPieces[1] == "$0" || | ||||
9999 | AsmPieces[1] == "${0:q}")) { | ||||
10000 | // No need to check constraints, nothing other than the equivalent of | ||||
10001 | // "=r,0" would be valid here. | ||||
10002 | return LowerToBSwap(CI); | ||||
10003 | } | ||||
10004 | // rorw $$8, ${0:w} --> llvm.bswap.i16 | ||||
Duncan Sands | e92dee1 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 10005 | if (CI->getType()->isIntegerTy(16) && |
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 10006 | AsmPieces.size() == 3 && |
Dan Gohman | 4bf40df | 2010-03-04 19:58:08 +0000 | [diff] [blame] | 10007 | (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") && |
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 10008 | AsmPieces[1] == "$$8," && |
10009 | AsmPieces[2] == "${0:w}" && | ||||
Dan Gohman | 4bf40df | 2010-03-04 19:58:08 +0000 | [diff] [blame] | 10010 | IA->getConstraintString().compare(0, 5, "=r,0,") == 0) { |
10011 | AsmPieces.clear(); | ||||
Benjamin Kramer | 73753f1 | 2010-03-12 13:54:59 +0000 | [diff] [blame] | 10012 | const std::string &Constraints = IA->getConstraintString(); |
10013 | SplitString(StringRef(Constraints).substr(5), AsmPieces, ","); | ||||
Dan Gohman | 4bf40df | 2010-03-04 19:58:08 +0000 | [diff] [blame] | 10014 | std::sort(AsmPieces.begin(), AsmPieces.end()); |
10015 | if (AsmPieces.size() == 4 && | ||||
10016 | AsmPieces[0] == "~{cc}" && | ||||
10017 | AsmPieces[1] == "~{dirflag}" && | ||||
10018 | AsmPieces[2] == "~{flags}" && | ||||
10019 | AsmPieces[3] == "~{fpsr}") { | ||||
10020 | return LowerToBSwap(CI); | ||||
10021 | } | ||||
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 10022 | } |
10023 | break; | ||||
10024 | case 3: | ||||
Duncan Sands | e92dee1 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 10025 | if (CI->getType()->isIntegerTy(64) && |
Owen Anderson | 35b4707 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 10026 | Constraints.size() >= 2 && |
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 10027 | Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" && |
10028 | Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") { | ||||
10029 | // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64 | ||||
Benjamin Kramer | 3601d1b | 2010-01-11 18:03:24 +0000 | [diff] [blame] | 10030 | SmallVector<StringRef, 4> Words; |
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 10031 | SplitString(AsmPieces[0], Words, " \t"); |
10032 | if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") { | ||||
10033 | Words.clear(); | ||||
10034 | SplitString(AsmPieces[1], Words, " \t"); | ||||
10035 | if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") { | ||||
10036 | Words.clear(); | ||||
10037 | SplitString(AsmPieces[2], Words, " \t,"); | ||||
10038 | if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" && | ||||
10039 | Words[2] == "%edx") { | ||||
10040 | return LowerToBSwap(CI); | ||||
10041 | } | ||||
10042 | } | ||||
10043 | } | ||||
10044 | } | ||||
10045 | break; | ||||
10046 | } | ||||
10047 | return false; | ||||
10048 | } | ||||
10049 | |||||
10050 | |||||
10051 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10052 | /// getConstraintType - Given a constraint letter, return the type of |
10053 | /// constraint it is for this target. | ||||
10054 | X86TargetLowering::ConstraintType | ||||
10055 | X86TargetLowering::getConstraintType(const std::string &Constraint) const { | ||||
10056 | if (Constraint.size() == 1) { | ||||
10057 | switch (Constraint[0]) { | ||||
10058 | case 'A': | ||||
Dale Johannesen | 73920c0 | 2008-11-13 21:52:36 +0000 | [diff] [blame] | 10059 | return C_Register; |
Chris Lattner | 267805f | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 10060 | case 'f': |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10061 | case 'r': |
10062 | case 'R': | ||||
10063 | case 'l': | ||||
10064 | case 'q': | ||||
10065 | case 'Q': | ||||
10066 | case 'x': | ||||
Dale Johannesen | 9ab553f | 2008-04-01 00:57:48 +0000 | [diff] [blame] | 10067 | case 'y': |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10068 | case 'Y': |
10069 | return C_RegisterClass; | ||||
Dale Johannesen | f190a03 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 10070 | case 'e': |
10071 | case 'Z': | ||||
10072 | return C_Other; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10073 | default: |
10074 | break; | ||||
10075 | } | ||||
10076 | } | ||||
10077 | return TargetLowering::getConstraintType(Constraint); | ||||
10078 | } | ||||
10079 | |||||
Dale Johannesen | e99fc90 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 10080 | /// LowerXConstraint - try to replace an X constraint, which matches anything, |
10081 | /// with another that has more specific requirements based on the type of the | ||||
10082 | /// corresponding operand. | ||||
Chris Lattner | eca405c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 10083 | const char *X86TargetLowering:: |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 10084 | LowerXConstraint(EVT ConstraintVT) const { |
Chris Lattner | eca405c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 10085 | // FP X constraints get lowered to SSE1/2 registers if available, otherwise |
10086 | // 'f' like normal targets. | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 10087 | if (ConstraintVT.isFloatingPoint()) { |
Dale Johannesen | e99fc90 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 10088 | if (Subtarget->hasSSE2()) |
Chris Lattner | eca405c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 10089 | return "Y"; |
10090 | if (Subtarget->hasSSE1()) | ||||
10091 | return "x"; | ||||
10092 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10093 | |
Chris Lattner | eca405c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 10094 | return TargetLowering::LowerXConstraint(ConstraintVT); |
Dale Johannesen | e99fc90 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 10095 | } |
10096 | |||||
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 10097 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops |
10098 | /// vector. If it is invalid, don't add anything to Ops. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 10099 | void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op, |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 10100 | char Constraint, |
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 10101 | bool hasMemory, |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 10102 | std::vector<SDValue>&Ops, |
Chris Lattner | eca405c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 10103 | SelectionDAG &DAG) const { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 10104 | SDValue Result(0, 0); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10105 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10106 | switch (Constraint) { |
10107 | default: break; | ||||
10108 | case 'I': | ||||
10109 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | ||||
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 10110 | if (C->getZExtValue() <= 31) { |
10111 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | ||||
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 10112 | break; |
10113 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10114 | } |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 10115 | return; |
Evan Cheng | 4fb2c0f | 2008-09-22 23:57:37 +0000 | [diff] [blame] | 10116 | case 'J': |
10117 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | ||||
Chris Lattner | b84a1ac | 2009-06-15 04:39:05 +0000 | [diff] [blame] | 10118 | if (C->getZExtValue() <= 63) { |
Chris Lattner | 6552d0c | 2009-06-15 04:01:39 +0000 | [diff] [blame] | 10119 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); |
10120 | break; | ||||
10121 | } | ||||
10122 | } | ||||
10123 | return; | ||||
10124 | case 'K': | ||||
10125 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | ||||
Chris Lattner | b84a1ac | 2009-06-15 04:39:05 +0000 | [diff] [blame] | 10126 | if ((int8_t)C->getSExtValue() == C->getSExtValue()) { |
Evan Cheng | 4fb2c0f | 2008-09-22 23:57:37 +0000 | [diff] [blame] | 10127 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); |
10128 | break; | ||||
10129 | } | ||||
10130 | } | ||||
10131 | return; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10132 | case 'N': |
10133 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | ||||
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 10134 | if (C->getZExtValue() <= 255) { |
10135 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | ||||
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 10136 | break; |
10137 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10138 | } |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 10139 | return; |
Dale Johannesen | f190a03 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 10140 | case 'e': { |
10141 | // 32-bit signed value | ||||
10142 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | ||||
10143 | const ConstantInt *CI = C->getConstantIntValue(); | ||||
Owen Anderson | 35b4707 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 10144 | if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()), |
10145 | C->getSExtValue())) { | ||||
Dale Johannesen | f190a03 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 10146 | // Widen to 64 bits here to get it sign extended. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10147 | Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64); |
Dale Johannesen | f190a03 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 10148 | break; |
10149 | } | ||||
10150 | // FIXME gcc accepts some relocatable values here too, but only in certain | ||||
10151 | // memory models; it's complicated. | ||||
10152 | } | ||||
10153 | return; | ||||
10154 | } | ||||
10155 | case 'Z': { | ||||
10156 | // 32-bit unsigned value | ||||
10157 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | ||||
10158 | const ConstantInt *CI = C->getConstantIntValue(); | ||||
Owen Anderson | 35b4707 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 10159 | if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()), |
10160 | C->getZExtValue())) { | ||||
Dale Johannesen | f190a03 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 10161 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); |
10162 | break; | ||||
10163 | } | ||||
10164 | } | ||||
10165 | // FIXME gcc accepts some relocatable values here too, but only in certain | ||||
10166 | // memory models; it's complicated. | ||||
10167 | return; | ||||
10168 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10169 | case 'i': { |
10170 | // Literal immediates are always ok. | ||||
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 10171 | if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) { |
Dale Johannesen | f190a03 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 10172 | // Widen to 64 bits here to get it sign extended. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10173 | Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64); |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 10174 | break; |
10175 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10176 | |
10177 | // If we are in non-pic codegen mode, we allow the address of a global (with | ||||
10178 | // an optional displacement) to be used with 'i'. | ||||
Chris Lattner | d73ba7f | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 10179 | GlobalAddressSDNode *GA = 0; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10180 | int64_t Offset = 0; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10181 | |
Chris Lattner | d73ba7f | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 10182 | // Match either (GA), (GA+C), (GA+C1+C2), etc. |
10183 | while (1) { | ||||
10184 | if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) { | ||||
10185 | Offset += GA->getOffset(); | ||||
10186 | break; | ||||
10187 | } else if (Op.getOpcode() == ISD::ADD) { | ||||
10188 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { | ||||
10189 | Offset += C->getZExtValue(); | ||||
10190 | Op = Op.getOperand(0); | ||||
10191 | continue; | ||||
10192 | } | ||||
10193 | } else if (Op.getOpcode() == ISD::SUB) { | ||||
10194 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { | ||||
10195 | Offset += -C->getZExtValue(); | ||||
10196 | Op = Op.getOperand(0); | ||||
10197 | continue; | ||||
10198 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10199 | } |
Dale Johannesen | 69976cf | 2009-07-07 00:18:49 +0000 | [diff] [blame] | 10200 | |
Chris Lattner | d73ba7f | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 10201 | // Otherwise, this isn't something we can handle, reject it. |
10202 | return; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10203 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10204 | |
Dan Gohman | 36c56d0 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 10205 | const GlobalValue *GV = GA->getGlobal(); |
Dale Johannesen | 69976cf | 2009-07-07 00:18:49 +0000 | [diff] [blame] | 10206 | // If we require an extra load to get this address, as in PIC mode, we |
10207 | // can't accept it. | ||||
Chris Lattner | 054532c | 2009-07-10 07:34:39 +0000 | [diff] [blame] | 10208 | if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV, |
10209 | getTargetMachine()))) | ||||
Dale Johannesen | 69976cf | 2009-07-07 00:18:49 +0000 | [diff] [blame] | 10210 | return; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10211 | |
Dale Johannesen | f97110c | 2009-07-21 00:12:29 +0000 | [diff] [blame] | 10212 | if (hasMemory) |
10213 | Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG); | ||||
10214 | else | ||||
10215 | Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset); | ||||
Chris Lattner | d73ba7f | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 10216 | Result = Op; |
10217 | break; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10218 | } |
10219 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10220 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 10221 | if (Result.getNode()) { |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 10222 | Ops.push_back(Result); |
10223 | return; | ||||
10224 | } | ||||
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 10225 | return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory, |
10226 | Ops, DAG); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10227 | } |
10228 | |||||
10229 | std::vector<unsigned> X86TargetLowering:: | ||||
10230 | getRegClassForInlineAsmConstraint(const std::string &Constraint, | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 10231 | EVT VT) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10232 | if (Constraint.size() == 1) { |
10233 | // FIXME: not handling fp-stack yet! | ||||
10234 | switch (Constraint[0]) { // GCC X86 Constraint Letters | ||||
10235 | default: break; // Unknown constraint letter | ||||
Evan Cheng | f8993d4 | 2009-07-17 22:13:25 +0000 | [diff] [blame] | 10236 | case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode. |
10237 | if (Subtarget->is64Bit()) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10238 | if (VT == MVT::i32) |
Evan Cheng | f8993d4 | 2009-07-17 22:13:25 +0000 | [diff] [blame] | 10239 | return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, |
10240 | X86::ESI, X86::EDI, X86::R8D, X86::R9D, | ||||
10241 | X86::R10D,X86::R11D,X86::R12D, | ||||
10242 | X86::R13D,X86::R14D,X86::R15D, | ||||
10243 | X86::EBP, X86::ESP, 0); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10244 | else if (VT == MVT::i16) |
Evan Cheng | f8993d4 | 2009-07-17 22:13:25 +0000 | [diff] [blame] | 10245 | return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, |
10246 | X86::SI, X86::DI, X86::R8W,X86::R9W, | ||||
10247 | X86::R10W,X86::R11W,X86::R12W, | ||||
10248 | X86::R13W,X86::R14W,X86::R15W, | ||||
10249 | X86::BP, X86::SP, 0); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10250 | else if (VT == MVT::i8) |
Evan Cheng | f8993d4 | 2009-07-17 22:13:25 +0000 | [diff] [blame] | 10251 | return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, |
10252 | X86::SIL, X86::DIL, X86::R8B,X86::R9B, | ||||
10253 | X86::R10B,X86::R11B,X86::R12B, | ||||
10254 | X86::R13B,X86::R14B,X86::R15B, | ||||
10255 | X86::BPL, X86::SPL, 0); | ||||
10256 | |||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10257 | else if (VT == MVT::i64) |
Evan Cheng | f8993d4 | 2009-07-17 22:13:25 +0000 | [diff] [blame] | 10258 | return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, |
10259 | X86::RSI, X86::RDI, X86::R8, X86::R9, | ||||
10260 | X86::R10, X86::R11, X86::R12, | ||||
10261 | X86::R13, X86::R14, X86::R15, | ||||
10262 | X86::RBP, X86::RSP, 0); | ||||
10263 | |||||
10264 | break; | ||||
10265 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10266 | // 32-bit fallthrough |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10267 | case 'Q': // Q_REGS |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10268 | if (VT == MVT::i32) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10269 | return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10270 | else if (VT == MVT::i16) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10271 | return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10272 | else if (VT == MVT::i8) |
Evan Cheng | f85c10f | 2007-08-13 23:27:11 +0000 | [diff] [blame] | 10273 | return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10274 | else if (VT == MVT::i64) |
Chris Lattner | 3503259 | 2007-11-04 06:51:12 +0000 | [diff] [blame] | 10275 | return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0); |
10276 | break; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10277 | } |
10278 | } | ||||
10279 | |||||
10280 | return std::vector<unsigned>(); | ||||
10281 | } | ||||
10282 | |||||
10283 | std::pair<unsigned, const TargetRegisterClass*> | ||||
10284 | X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint, | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 10285 | EVT VT) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10286 | // First, see if this is a constraint that directly corresponds to an LLVM |
10287 | // register class. | ||||
10288 | if (Constraint.size() == 1) { | ||||
10289 | // GCC Constraint Letters | ||||
10290 | switch (Constraint[0]) { | ||||
10291 | default: break; | ||||
10292 | case 'r': // GENERAL_REGS | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10293 | case 'l': // INDEX_REGS |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10294 | if (VT == MVT::i8) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10295 | return std::make_pair(0U, X86::GR8RegisterClass); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10296 | if (VT == MVT::i16) |
Chris Lattner | bbfea05 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 10297 | return std::make_pair(0U, X86::GR16RegisterClass); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10298 | if (VT == MVT::i32 || !Subtarget->is64Bit()) |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10299 | return std::make_pair(0U, X86::GR32RegisterClass); |
Chris Lattner | bbfea05 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 10300 | return std::make_pair(0U, X86::GR64RegisterClass); |
Dale Johannesen | 1bf03f7 | 2009-10-07 22:47:20 +0000 | [diff] [blame] | 10301 | case 'R': // LEGACY_REGS |
10302 | if (VT == MVT::i8) | ||||
10303 | return std::make_pair(0U, X86::GR8_NOREXRegisterClass); | ||||
10304 | if (VT == MVT::i16) | ||||
10305 | return std::make_pair(0U, X86::GR16_NOREXRegisterClass); | ||||
10306 | if (VT == MVT::i32 || !Subtarget->is64Bit()) | ||||
10307 | return std::make_pair(0U, X86::GR32_NOREXRegisterClass); | ||||
10308 | return std::make_pair(0U, X86::GR64_NOREXRegisterClass); | ||||
Chris Lattner | 267805f | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 10309 | case 'f': // FP Stack registers. |
10310 | // If SSE is enabled for this VT, use f80 to ensure the isel moves the | ||||
10311 | // value to the correct fpstack register class. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10312 | if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT)) |
Chris Lattner | 267805f | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 10313 | return std::make_pair(0U, X86::RFP32RegisterClass); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10314 | if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT)) |
Chris Lattner | 267805f | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 10315 | return std::make_pair(0U, X86::RFP64RegisterClass); |
10316 | return std::make_pair(0U, X86::RFP80RegisterClass); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10317 | case 'y': // MMX_REGS if MMX allowed. |
10318 | if (!Subtarget->hasMMX()) break; | ||||
10319 | return std::make_pair(0U, X86::VR64RegisterClass); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10320 | case 'Y': // SSE_REGS if SSE2 allowed |
10321 | if (!Subtarget->hasSSE2()) break; | ||||
10322 | // FALL THROUGH. | ||||
10323 | case 'x': // SSE_REGS if SSE1 allowed | ||||
10324 | if (!Subtarget->hasSSE1()) break; | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 10325 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10326 | switch (VT.getSimpleVT().SimpleTy) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10327 | default: break; |
10328 | // Scalar SSE types. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10329 | case MVT::f32: |
10330 | case MVT::i32: | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10331 | return std::make_pair(0U, X86::FR32RegisterClass); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10332 | case MVT::f64: |
10333 | case MVT::i64: | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10334 | return std::make_pair(0U, X86::FR64RegisterClass); |
10335 | // Vector types. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10336 | case MVT::v16i8: |
10337 | case MVT::v8i16: | ||||
10338 | case MVT::v4i32: | ||||
10339 | case MVT::v2i64: | ||||
10340 | case MVT::v4f32: | ||||
10341 | case MVT::v2f64: | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10342 | return std::make_pair(0U, X86::VR128RegisterClass); |
10343 | } | ||||
10344 | break; | ||||
10345 | } | ||||
10346 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10347 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10348 | // Use the default implementation in TargetLowering to convert the register |
10349 | // constraint into a member of a register class. | ||||
10350 | std::pair<unsigned, const TargetRegisterClass*> Res; | ||||
10351 | Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT); | ||||
10352 | |||||
10353 | // Not found as a standard register? | ||||
10354 | if (Res.second == 0) { | ||||
Chris Lattner | 1063d24 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 10355 | // Map st(0) -> st(7) -> ST0 |
10356 | if (Constraint.size() == 7 && Constraint[0] == '{' && | ||||
10357 | tolower(Constraint[1]) == 's' && | ||||
10358 | tolower(Constraint[2]) == 't' && | ||||
10359 | Constraint[3] == '(' && | ||||
10360 | (Constraint[4] >= '0' && Constraint[4] <= '7') && | ||||
10361 | Constraint[5] == ')' && | ||||
10362 | Constraint[6] == '}') { | ||||
Daniel Dunbar | 3be44e6 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 10363 | |
Chris Lattner | 1063d24 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 10364 | Res.first = X86::ST0+Constraint[4]-'0'; |
10365 | Res.second = X86::RFP80RegisterClass; | ||||
10366 | return Res; | ||||
10367 | } | ||||
Daniel Dunbar | 3be44e6 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 10368 | |
Chris Lattner | 1063d24 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 10369 | // GCC allows "st(0)" to be called just plain "st". |
Benjamin Kramer | ea862b0 | 2009-11-12 20:36:59 +0000 | [diff] [blame] | 10370 | if (StringRef("{st}").equals_lower(Constraint)) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10371 | Res.first = X86::ST0; |
Chris Lattner | 3cfe51b | 2007-09-24 05:27:37 +0000 | [diff] [blame] | 10372 | Res.second = X86::RFP80RegisterClass; |
Chris Lattner | 1063d24 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 10373 | return Res; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10374 | } |
Chris Lattner | 1063d24 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 10375 | |
10376 | // flags -> EFLAGS | ||||
Benjamin Kramer | ea862b0 | 2009-11-12 20:36:59 +0000 | [diff] [blame] | 10377 | if (StringRef("{flags}").equals_lower(Constraint)) { |
Chris Lattner | 1063d24 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 10378 | Res.first = X86::EFLAGS; |
10379 | Res.second = X86::CCRRegisterClass; | ||||
10380 | return Res; | ||||
10381 | } | ||||
Daniel Dunbar | 3be44e6 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 10382 | |
Dale Johannesen | 73920c0 | 2008-11-13 21:52:36 +0000 | [diff] [blame] | 10383 | // 'A' means EAX + EDX. |
10384 | if (Constraint == "A") { | ||||
10385 | Res.first = X86::EAX; | ||||
Dan Gohman | b4439d0 | 2009-07-30 17:02:08 +0000 | [diff] [blame] | 10386 | Res.second = X86::GR32_ADRegisterClass; |
Chris Lattner | 1063d24 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 10387 | return Res; |
Dale Johannesen | 73920c0 | 2008-11-13 21:52:36 +0000 | [diff] [blame] | 10388 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10389 | return Res; |
10390 | } | ||||
10391 | |||||
10392 | // Otherwise, check to see if this is a register class of the wrong value | ||||
10393 | // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to | ||||
10394 | // turn into {ax},{dx}. | ||||
10395 | if (Res.second->hasType(VT)) | ||||
10396 | return Res; // Correct type already, nothing to do. | ||||
10397 | |||||
10398 | // All of the single-register GCC register classes map their values onto | ||||
10399 | // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we | ||||
10400 | // really want an 8-bit or 32-bit register, map to the appropriate register | ||||
10401 | // class and return the appropriate register. | ||||
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 10402 | if (Res.second == X86::GR16RegisterClass) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10403 | if (VT == MVT::i8) { |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 10404 | unsigned DestReg = 0; |
10405 | switch (Res.first) { | ||||
10406 | default: break; | ||||
10407 | case X86::AX: DestReg = X86::AL; break; | ||||
10408 | case X86::DX: DestReg = X86::DL; break; | ||||
10409 | case X86::CX: DestReg = X86::CL; break; | ||||
10410 | case X86::BX: DestReg = X86::BL; break; | ||||
10411 | } | ||||
10412 | if (DestReg) { | ||||
10413 | Res.first = DestReg; | ||||
Duncan Sands | 553fb41 | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 10414 | Res.second = X86::GR8RegisterClass; |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 10415 | } |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10416 | } else if (VT == MVT::i32) { |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 10417 | unsigned DestReg = 0; |
10418 | switch (Res.first) { | ||||
10419 | default: break; | ||||
10420 | case X86::AX: DestReg = X86::EAX; break; | ||||
10421 | case X86::DX: DestReg = X86::EDX; break; | ||||
10422 | case X86::CX: DestReg = X86::ECX; break; | ||||
10423 | case X86::BX: DestReg = X86::EBX; break; | ||||
10424 | case X86::SI: DestReg = X86::ESI; break; | ||||
10425 | case X86::DI: DestReg = X86::EDI; break; | ||||
10426 | case X86::BP: DestReg = X86::EBP; break; | ||||
10427 | case X86::SP: DestReg = X86::ESP; break; | ||||
10428 | } | ||||
10429 | if (DestReg) { | ||||
10430 | Res.first = DestReg; | ||||
Duncan Sands | 553fb41 | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 10431 | Res.second = X86::GR32RegisterClass; |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 10432 | } |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10433 | } else if (VT == MVT::i64) { |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 10434 | unsigned DestReg = 0; |
10435 | switch (Res.first) { | ||||
10436 | default: break; | ||||
10437 | case X86::AX: DestReg = X86::RAX; break; | ||||
10438 | case X86::DX: DestReg = X86::RDX; break; | ||||
10439 | case X86::CX: DestReg = X86::RCX; break; | ||||
10440 | case X86::BX: DestReg = X86::RBX; break; | ||||
10441 | case X86::SI: DestReg = X86::RSI; break; | ||||
10442 | case X86::DI: DestReg = X86::RDI; break; | ||||
10443 | case X86::BP: DestReg = X86::RBP; break; | ||||
10444 | case X86::SP: DestReg = X86::RSP; break; | ||||
10445 | } | ||||
10446 | if (DestReg) { | ||||
10447 | Res.first = DestReg; | ||||
Duncan Sands | 553fb41 | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 10448 | Res.second = X86::GR64RegisterClass; |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 10449 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10450 | } |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 10451 | } else if (Res.second == X86::FR32RegisterClass || |
10452 | Res.second == X86::FR64RegisterClass || | ||||
10453 | Res.second == X86::VR128RegisterClass) { | ||||
10454 | // Handle references to XMM physical registers that got mapped into the | ||||
10455 | // wrong class. This can happen with constraints like {xmm0} where the | ||||
10456 | // target independent register mapper will just pick the first match it can | ||||
10457 | // find, ignoring the required type. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10458 | if (VT == MVT::f32) |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 10459 | Res.second = X86::FR32RegisterClass; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10460 | else if (VT == MVT::f64) |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 10461 | Res.second = X86::FR64RegisterClass; |
10462 | else if (X86::VR128RegisterClass->hasType(VT)) | ||||
10463 | Res.second = X86::VR128RegisterClass; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10464 | } |
10465 | |||||
10466 | return Res; | ||||
10467 | } |