blob: 7f5e35a99374c2c2efda3a6408c1b2e9c1207ebc [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
15#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000016#include "llvm/CallingConv.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "llvm/DerivedTypes.h"
18#include "llvm/Function.h"
Rafael Espindola7246d332006-09-21 11:29:52 +000019#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020#include "llvm/Intrinsics.h"
Rafael Espindola462af9a2006-12-05 17:37:31 +000021#include "llvm/ADT/VectorExtras.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
25#include "llvm/CodeGen/SelectionDAG.h"
26#include "llvm/CodeGen/SelectionDAGISel.h"
27#include "llvm/CodeGen/SSARegMap.h"
28#include "llvm/Target/TargetLowering.h"
29#include "llvm/Support/Debug.h"
30#include <iostream>
Rafael Espindolaa2845842006-10-05 16:48:49 +000031#include <vector>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000032using namespace llvm;
33
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000034namespace {
35 class ARMTargetLowering : public TargetLowering {
Rafael Espindola755be9b2006-08-25 17:55:16 +000036 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000037 public:
38 ARMTargetLowering(TargetMachine &TM);
39 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
Rafael Espindola84b19be2006-07-16 01:02:57 +000040 virtual const char *getTargetNodeName(unsigned Opcode) const;
Rafael Espindola462af9a2006-12-05 17:37:31 +000041 std::vector<unsigned>
42 getRegClassForInlineAsmConstraint(const std::string &Constraint,
43 MVT::ValueType VT) const;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000044 };
45
46}
47
48ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
49 : TargetLowering(TM) {
Rafael Espindola3717ca92006-08-20 01:49:49 +000050 addRegisterClass(MVT::i32, ARM::IntRegsRegisterClass);
Rafael Espindola27185192006-09-29 21:20:16 +000051 addRegisterClass(MVT::f32, ARM::FPRegsRegisterClass);
52 addRegisterClass(MVT::f64, ARM::DFPRegsRegisterClass);
Rafael Espindola3717ca92006-08-20 01:49:49 +000053
Rafael Espindolaad557f92006-10-09 14:13:40 +000054 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
55
Rafael Espindolab47e1d02006-10-10 18:55:14 +000056 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Rafael Espindola27185192006-09-29 21:20:16 +000057 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Rafael Espindola3717ca92006-08-20 01:49:49 +000058
Rafael Espindola493a7fc2006-10-10 20:38:57 +000059 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +000060 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
61
Rafael Espindola06c1e7e2006-08-01 12:58:43 +000062 setOperationAction(ISD::RET, MVT::Other, Custom);
63 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
64 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Rafael Espindola341b8642006-08-04 12:48:42 +000065
Rafael Espindola6495bdd2006-10-19 12:06:50 +000066 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
67 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
68 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
69
Rafael Espindola48bc9fb2006-10-09 16:28:33 +000070 setOperationAction(ISD::SELECT, MVT::i32, Expand);
71
Rafael Espindola3c000bf2006-08-21 22:00:32 +000072 setOperationAction(ISD::SETCC, MVT::i32, Expand);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +000073 setOperationAction(ISD::SETCC, MVT::f32, Expand);
74 setOperationAction(ISD::SETCC, MVT::f64, Expand);
75
Rafael Espindola3c000bf2006-08-21 22:00:32 +000076 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
Rafael Espindolad8ed7f82006-10-23 20:08:22 +000077
78 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
79
Evan Chengc35497f2006-10-30 08:02:39 +000080 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
81 setOperationAction(ISD::BRIND, MVT::Other, Expand);
Rafael Espindola687bc492006-08-24 13:45:55 +000082 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +000083 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
84 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Rafael Espindola3c000bf2006-08-21 22:00:32 +000085
Rafael Espindolad2b56682006-10-14 17:59:54 +000086 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
87
Rafael Espindola0505be02006-10-16 21:10:32 +000088 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
89 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
90 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Rafael Espindola226f8bc2006-10-17 21:05:33 +000091 setOperationAction(ISD::SDIV, MVT::i32, Expand);
92 setOperationAction(ISD::UDIV, MVT::i32, Expand);
93 setOperationAction(ISD::SREM, MVT::i32, Expand);
94 setOperationAction(ISD::UREM, MVT::i32, Expand);
Rafael Espindola0505be02006-10-16 21:10:32 +000095
Rafael Espindola755be9b2006-08-25 17:55:16 +000096 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Rafael Espindola0e5e3aa2006-10-24 20:15:21 +000097 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
Rafael Espindola755be9b2006-08-25 17:55:16 +000098 setOperationAction(ISD::VAEND, MVT::Other, Expand);
Rafael Espindola7ae68ab2006-10-26 13:31:26 +000099 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000100
Rafael Espindolacd71da52006-10-03 17:27:58 +0000101 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
102 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
103
Rafael Espindola7ae68ab2006-10-26 13:31:26 +0000104 setStackPointerRegisterToSaveRestore(ARM::R13);
105
Rafael Espindola341b8642006-08-04 12:48:42 +0000106 setSchedulingPreference(SchedulingForRegPressure);
Rafael Espindola3717ca92006-08-20 01:49:49 +0000107 computeRegisterProperties();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000108}
109
Rafael Espindola84b19be2006-07-16 01:02:57 +0000110namespace llvm {
111 namespace ARMISD {
112 enum NodeType {
113 // Start the numbering where the builting ops and target ops leave off.
114 FIRST_NUMBER = ISD::BUILTIN_OP_END+ARM::INSTRUCTION_LIST_END,
115 /// CALL - A direct function call.
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000116 CALL,
117
118 /// Return with a flag operand.
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000119 RET_FLAG,
120
121 CMP,
122
Rafael Espindola687bc492006-08-24 13:45:55 +0000123 SELECT,
124
Rafael Espindola27185192006-09-29 21:20:16 +0000125 BR,
126
Rafael Espindola9e071f02006-10-02 19:30:56 +0000127 FSITOS,
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000128 FTOSIS,
Rafael Espindola9e071f02006-10-02 19:30:56 +0000129
130 FSITOD,
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000131 FTOSID,
Rafael Espindola9e071f02006-10-02 19:30:56 +0000132
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000133 FUITOS,
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000134 FTOUIS,
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000135
136 FUITOD,
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000137 FTOUID,
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000138
Rafael Espindolaa2845842006-10-05 16:48:49 +0000139 FMRRD,
140
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000141 FMDRR,
142
143 FMSTAT
Rafael Espindola84b19be2006-07-16 01:02:57 +0000144 };
145 }
146}
147
Rafael Espindola42b62f32006-10-13 13:14:59 +0000148/// DAGFPCCToARMCC - Convert a DAG fp condition code to an ARM CC
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000149// Unordered = !N & !Z & C & V = V
150// Ordered = N | Z | !C | !V = N | Z | !V
Rafael Espindola42b62f32006-10-13 13:14:59 +0000151static ARMCC::CondCodes DAGFPCCToARMCC(ISD::CondCode CC) {
Rafael Espindola6f602de2006-08-24 16:13:15 +0000152 switch (CC) {
Rafael Espindolaebdabda2006-09-21 13:06:26 +0000153 default:
Rafael Espindola42b62f32006-10-13 13:14:59 +0000154 assert(0 && "Unknown fp condition code!");
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000155// SETOEQ = (N | Z | !V) & Z = Z = EQ
156 case ISD::SETEQ:
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000157 case ISD::SETOEQ: return ARMCC::EQ;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000158// SETOGT = (N | Z | !V) & !N & !Z = !V &!N &!Z = (N = V) & !Z = GT
159 case ISD::SETGT:
Rafael Espindola42b62f32006-10-13 13:14:59 +0000160 case ISD::SETOGT: return ARMCC::GT;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000161// SETOGE = (N | Z | !V) & !N = (Z | !V) & !N = !V & !N = GE
162 case ISD::SETGE:
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000163 case ISD::SETOGE: return ARMCC::GE;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000164// SETOLT = (N | Z | !V) & N = N = MI
165 case ISD::SETLT:
166 case ISD::SETOLT: return ARMCC::MI;
167// SETOLE = (N | Z | !V) & (N | Z) = N | Z = !C | Z = LS
168 case ISD::SETLE:
169 case ISD::SETOLE: return ARMCC::LS;
170// SETONE = (N | Z | !V) & !Z = (N | !V) & Z = !V & Z = Z = NE
171 case ISD::SETNE:
Rafael Espindola42b62f32006-10-13 13:14:59 +0000172 case ISD::SETONE: return ARMCC::NE;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000173// SETO = N | Z | !V = Z | !V = !V = VC
174 case ISD::SETO: return ARMCC::VC;
175// SETUO = V = VS
176 case ISD::SETUO: return ARMCC::VS;
177// SETUEQ = V | Z = ??
178// SETUGT = V | (!Z & !N) = !Z & !N = !Z & C = HI
179 case ISD::SETUGT: return ARMCC::HI;
180// SETUGE = V | !N = !N = PL
Rafael Espindola42b62f32006-10-13 13:14:59 +0000181 case ISD::SETUGE: return ARMCC::PL;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000182// SETULT = V | N = ??
183// SETULE = V | Z | N = ??
184// SETUNE = V | !Z = !Z = NE
Rafael Espindola42b62f32006-10-13 13:14:59 +0000185 case ISD::SETUNE: return ARMCC::NE;
186 }
187}
188
189/// DAGIntCCToARMCC - Convert a DAG integer condition code to an ARM CC
190static ARMCC::CondCodes DAGIntCCToARMCC(ISD::CondCode CC) {
191 switch (CC) {
192 default:
193 assert(0 && "Unknown integer condition code!");
194 case ISD::SETEQ: return ARMCC::EQ;
195 case ISD::SETNE: return ARMCC::NE;
196 case ISD::SETLT: return ARMCC::LT;
197 case ISD::SETLE: return ARMCC::LE;
198 case ISD::SETGT: return ARMCC::GT;
199 case ISD::SETGE: return ARMCC::GE;
Rafael Espindolabc4cec92006-09-03 13:19:16 +0000200 case ISD::SETULT: return ARMCC::CC;
Rafael Espindola42b62f32006-10-13 13:14:59 +0000201 case ISD::SETULE: return ARMCC::LS;
202 case ISD::SETUGT: return ARMCC::HI;
203 case ISD::SETUGE: return ARMCC::CS;
Rafael Espindola6f602de2006-08-24 16:13:15 +0000204 }
205}
206
Rafael Espindola462af9a2006-12-05 17:37:31 +0000207std::vector<unsigned> ARMTargetLowering::
208getRegClassForInlineAsmConstraint(const std::string &Constraint,
209 MVT::ValueType VT) const {
210 if (Constraint.size() == 1) {
211 // FIXME: handling only r regs
212 switch (Constraint[0]) {
213 default: break; // Unknown constraint letter
214
215 case 'r': // GENERAL_REGS
216 case 'R': // LEGACY_REGS
217 if (VT == MVT::i32)
218 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
219 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
220 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
221 ARM::R12, ARM::R13, ARM::R14, 0);
222 break;
223
224 }
225 }
226
227 return std::vector<unsigned>();
228}
229
Rafael Espindola84b19be2006-07-16 01:02:57 +0000230const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
231 switch (Opcode) {
232 default: return 0;
233 case ARMISD::CALL: return "ARMISD::CALL";
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000234 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000235 case ARMISD::SELECT: return "ARMISD::SELECT";
236 case ARMISD::CMP: return "ARMISD::CMP";
Rafael Espindola687bc492006-08-24 13:45:55 +0000237 case ARMISD::BR: return "ARMISD::BR";
Rafael Espindola27185192006-09-29 21:20:16 +0000238 case ARMISD::FSITOS: return "ARMISD::FSITOS";
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000239 case ARMISD::FTOSIS: return "ARMISD::FTOSIS";
Rafael Espindola9e071f02006-10-02 19:30:56 +0000240 case ARMISD::FSITOD: return "ARMISD::FSITOD";
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000241 case ARMISD::FTOSID: return "ARMISD::FTOSID";
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000242 case ARMISD::FUITOS: return "ARMISD::FUITOS";
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000243 case ARMISD::FTOUIS: return "ARMISD::FTOUIS";
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000244 case ARMISD::FUITOD: return "ARMISD::FUITOD";
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000245 case ARMISD::FTOUID: return "ARMISD::FTOUID";
Rafael Espindola9e071f02006-10-02 19:30:56 +0000246 case ARMISD::FMRRD: return "ARMISD::FMRRD";
Rafael Espindolaa2845842006-10-05 16:48:49 +0000247 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000248 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
Rafael Espindola84b19be2006-07-16 01:02:57 +0000249 }
250}
251
Rafael Espindolaa2845842006-10-05 16:48:49 +0000252class ArgumentLayout {
253 std::vector<bool> is_reg;
254 std::vector<unsigned> pos;
255 std::vector<MVT::ValueType> types;
256public:
Rafael Espindola39b5a212006-10-05 17:46:48 +0000257 ArgumentLayout(const std::vector<MVT::ValueType> &Types) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000258 types = Types;
259
260 unsigned RegNum = 0;
261 unsigned StackOffset = 0;
Rafael Espindola39b5a212006-10-05 17:46:48 +0000262 for(std::vector<MVT::ValueType>::const_iterator I = Types.begin();
Rafael Espindolaa2845842006-10-05 16:48:49 +0000263 I != Types.end();
264 ++I) {
265 MVT::ValueType VT = *I;
266 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
267 unsigned size = MVT::getSizeInBits(VT)/32;
268
269 RegNum = ((RegNum + size - 1) / size) * size;
270 if (RegNum < 4) {
271 pos.push_back(RegNum);
272 is_reg.push_back(true);
273 RegNum += size;
274 } else {
275 unsigned bytes = size * 32/8;
276 StackOffset = ((StackOffset + bytes - 1) / bytes) * bytes;
277 pos.push_back(StackOffset);
278 is_reg.push_back(false);
279 StackOffset += bytes;
280 }
281 }
282 }
283 unsigned getRegisterNum(unsigned argNum) {
284 assert(isRegister(argNum));
285 return pos[argNum];
286 }
287 unsigned getOffset(unsigned argNum) {
288 assert(isOffset(argNum));
289 return pos[argNum];
290 }
291 unsigned isRegister(unsigned argNum) {
292 assert(argNum < is_reg.size());
293 return is_reg[argNum];
294 }
295 unsigned isOffset(unsigned argNum) {
296 return !isRegister(argNum);
297 }
298 MVT::ValueType getType(unsigned argNum) {
299 assert(argNum < types.size());
300 return types[argNum];
301 }
302 unsigned getStackSize(void) {
303 int last = is_reg.size() - 1;
Rafael Espindolaaf1dabe2006-10-06 17:26:30 +0000304 if (last < 0)
305 return 0;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000306 if (isRegister(last))
307 return 0;
308 return getOffset(last) + MVT::getSizeInBits(getType(last))/8;
309 }
310 int lastRegArg(void) {
311 int size = is_reg.size();
312 int last = 0;
313 while(last < size && isRegister(last))
314 last++;
315 last--;
316 return last;
317 }
Rafael Espindolaaf1dabe2006-10-06 17:26:30 +0000318 int lastRegNum(void) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000319 int l = lastRegArg();
320 if (l < 0)
321 return -1;
322 unsigned r = getRegisterNum(l);
323 MVT::ValueType t = getType(l);
324 assert(t == MVT::i32 || t == MVT::f32 || t == MVT::f64);
325 if (t == MVT::f64)
326 return r + 1;
327 return r;
328 }
329};
330
Rafael Espindola84b19be2006-07-16 01:02:57 +0000331// This transforms a ISD::CALL node into a
332// callseq_star <- ARMISD:CALL <- callseq_end
333// chain
Rafael Espindolac3c1a862006-05-25 11:00:18 +0000334static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) {
Rafael Espindola84b19be2006-07-16 01:02:57 +0000335 SDOperand Chain = Op.getOperand(0);
336 unsigned CallConv = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Rafael Espindola5f1b6982006-10-18 12:03:07 +0000337 assert((CallConv == CallingConv::C ||
338 CallConv == CallingConv::Fast)
339 && "unknown calling convention");
Rafael Espindola84b19be2006-07-16 01:02:57 +0000340 SDOperand Callee = Op.getOperand(4);
341 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Rafael Espindola1a009462006-08-08 13:02:29 +0000342 SDOperand StackPtr = DAG.getRegister(ARM::R13, MVT::i32);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000343 static const unsigned regs[] = {
Rafael Espindolafac00a92006-07-25 20:17:20 +0000344 ARM::R0, ARM::R1, ARM::R2, ARM::R3
345 };
346
Rafael Espindolaa2845842006-10-05 16:48:49 +0000347 std::vector<MVT::ValueType> Types;
348 for (unsigned i = 0; i < NumOps; ++i) {
349 MVT::ValueType VT = Op.getOperand(5+2*i).getValueType();
350 Types.push_back(VT);
351 }
352 ArgumentLayout Layout(Types);
Rafael Espindolafac00a92006-07-25 20:17:20 +0000353
Rafael Espindolaa2845842006-10-05 16:48:49 +0000354 unsigned NumBytes = Layout.getStackSize();
355
356 Chain = DAG.getCALLSEQ_START(Chain,
357 DAG.getConstant(NumBytes, MVT::i32));
358
359 //Build a sequence of stores
360 std::vector<SDOperand> MemOpChains;
361 for (unsigned i = Layout.lastRegArg() + 1; i < NumOps; ++i) {
362 SDOperand Arg = Op.getOperand(5+2*i);
363 unsigned ArgOffset = Layout.getOffset(i);
364 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
365 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000366 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Rafael Espindolafac00a92006-07-25 20:17:20 +0000367 }
Rafael Espindola1a009462006-08-08 13:02:29 +0000368 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +0000369 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
370 &MemOpChains[0], MemOpChains.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000371
Rafael Espindola0505be02006-10-16 21:10:32 +0000372 // If the callee is a GlobalAddress node (quite common, every direct call is)
373 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
374 // Likewise ExternalSymbol -> TargetExternalSymbol.
375 assert(Callee.getValueType() == MVT::i32);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000376 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Rafael Espindola0505be02006-10-16 21:10:32 +0000377 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i32);
378 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
379 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000380
381 // If this is a direct call, pass the chain and the callee.
382 assert (Callee.Val);
383 std::vector<SDOperand> Ops;
384 Ops.push_back(Chain);
385 Ops.push_back(Callee);
386
Rafael Espindolaa2845842006-10-05 16:48:49 +0000387 // Build a sequence of copy-to-reg nodes chained together with token chain
388 // and flag operands which copy the outgoing args into the appropriate regs.
389 SDOperand InFlag;
Rafael Espindolaaf1dabe2006-10-06 17:26:30 +0000390 for (int i = 0, e = Layout.lastRegArg(); i <= e; ++i) {
Rafael Espindola4a408d42006-10-06 12:50:22 +0000391 SDOperand Arg = Op.getOperand(5+2*i);
392 unsigned RegNum = Layout.getRegisterNum(i);
393 unsigned Reg1 = regs[RegNum];
394 MVT::ValueType VT = Layout.getType(i);
395 assert(VT == Arg.getValueType());
396 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000397
398 // Add argument register to the end of the list so that it is known live
399 // into the call.
Rafael Espindola4a408d42006-10-06 12:50:22 +0000400 Ops.push_back(DAG.getRegister(Reg1, MVT::i32));
401 if (VT == MVT::f64) {
402 unsigned Reg2 = regs[RegNum + 1];
403 SDOperand SDReg1 = DAG.getRegister(Reg1, MVT::i32);
404 SDOperand SDReg2 = DAG.getRegister(Reg2, MVT::i32);
405
406 Ops.push_back(DAG.getRegister(Reg2, MVT::i32));
407 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola935b1f82006-10-06 20:33:26 +0000408 SDOperand Ops[] = {Chain, SDReg1, SDReg2, Arg, InFlag};
409 Chain = DAG.getNode(ARMISD::FMRRD, VTs, Ops, InFlag.Val ? 5 : 4);
Rafael Espindola4a408d42006-10-06 12:50:22 +0000410 } else {
411 if (VT == MVT::f32)
412 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Arg);
413 Chain = DAG.getCopyToReg(Chain, Reg1, Arg, InFlag);
414 }
415 InFlag = Chain.getValue(1);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000416 }
417
418 std::vector<MVT::ValueType> NodeTys;
419 NodeTys.push_back(MVT::Other); // Returns a chain
420 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Rafael Espindola7a53bd02006-08-09 16:41:12 +0000421
Rafael Espindola84b19be2006-07-16 01:02:57 +0000422 unsigned CallOpc = ARMISD::CALL;
Rafael Espindolafac00a92006-07-25 20:17:20 +0000423 if (InFlag.Val)
424 Ops.push_back(InFlag);
Chris Lattner87428672006-08-11 17:22:35 +0000425 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000426 InFlag = Chain.getValue(1);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000427
Rafael Espindolafac00a92006-07-25 20:17:20 +0000428 std::vector<SDOperand> ResultVals;
429 NodeTys.clear();
430
431 // If the call has results, copy the values out of the ret val registers.
Rafael Espindola614057b2006-10-06 19:10:05 +0000432 MVT::ValueType VT = Op.Val->getValueType(0);
433 if (VT != MVT::Other) {
434 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
Rafael Espindola614057b2006-10-06 19:10:05 +0000435
436 SDOperand Value1 = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag);
437 Chain = Value1.getValue(1);
438 InFlag = Value1.getValue(2);
Rafael Espindola26a76d12006-10-13 16:47:22 +0000439 NodeTys.push_back(VT);
440 if (VT == MVT::i32) {
441 ResultVals.push_back(Value1);
442 if (Op.Val->getValueType(1) == MVT::i32) {
443 SDOperand Value2 = DAG.getCopyFromReg(Chain, ARM::R1, MVT::i32, InFlag);
444 Chain = Value2.getValue(1);
445 ResultVals.push_back(Value2);
446 NodeTys.push_back(VT);
447 }
448 }
449 if (VT == MVT::f32) {
450 SDOperand Value = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Value1);
451 ResultVals.push_back(Value);
452 }
Rafael Espindola614057b2006-10-06 19:10:05 +0000453 if (VT == MVT::f64) {
454 SDOperand Value2 = DAG.getCopyFromReg(Chain, ARM::R1, MVT::i32, InFlag);
455 Chain = Value2.getValue(1);
Rafael Espindola26a76d12006-10-13 16:47:22 +0000456 SDOperand Value = DAG.getNode(ARMISD::FMDRR, MVT::f64, Value1, Value2);
457 ResultVals.push_back(Value);
Rafael Espindola614057b2006-10-06 19:10:05 +0000458 }
Rafael Espindolafac00a92006-07-25 20:17:20 +0000459 }
Rafael Espindola84b19be2006-07-16 01:02:57 +0000460
461 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
462 DAG.getConstant(NumBytes, MVT::i32));
Rafael Espindolafac00a92006-07-25 20:17:20 +0000463 NodeTys.push_back(MVT::Other);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000464
Rafael Espindolafac00a92006-07-25 20:17:20 +0000465 if (ResultVals.empty())
466 return Chain;
467
468 ResultVals.push_back(Chain);
Chris Lattner87428672006-08-11 17:22:35 +0000469 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys, &ResultVals[0],
470 ResultVals.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000471 return Res.getValue(Op.ResNo);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000472}
473
474static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
475 SDOperand Copy;
Rafael Espindola4b023672006-06-05 22:26:14 +0000476 SDOperand Chain = Op.getOperand(0);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000477 SDOperand R0 = DAG.getRegister(ARM::R0, MVT::i32);
478 SDOperand R1 = DAG.getRegister(ARM::R1, MVT::i32);
479
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000480 switch(Op.getNumOperands()) {
481 default:
482 assert(0 && "Do not know how to return this many arguments!");
483 abort();
Rafael Espindola4b023672006-06-05 22:26:14 +0000484 case 1: {
485 SDOperand LR = DAG.getRegister(ARM::R14, MVT::i32);
Rafael Espindola6312da02006-08-03 22:50:11 +0000486 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Chain);
Rafael Espindola4b023672006-06-05 22:26:14 +0000487 }
Rafael Espindola27185192006-09-29 21:20:16 +0000488 case 3: {
489 SDOperand Val = Op.getOperand(1);
490 assert(Val.getValueType() == MVT::i32 ||
Rafael Espindola9e071f02006-10-02 19:30:56 +0000491 Val.getValueType() == MVT::f32 ||
492 Val.getValueType() == MVT::f64);
Rafael Espindola27185192006-09-29 21:20:16 +0000493
Rafael Espindola9e071f02006-10-02 19:30:56 +0000494 if (Val.getValueType() == MVT::f64) {
495 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Flag);
496 SDOperand Ops[] = {Chain, R0, R1, Val};
497 Copy = DAG.getNode(ARMISD::FMRRD, VTs, Ops, 4);
498 } else {
499 if (Val.getValueType() == MVT::f32)
500 Val = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Val);
501 Copy = DAG.getCopyToReg(Chain, R0, Val, SDOperand());
502 }
503
504 if (DAG.getMachineFunction().liveout_empty()) {
Rafael Espindola4b023672006-06-05 22:26:14 +0000505 DAG.getMachineFunction().addLiveOut(ARM::R0);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000506 if (Val.getValueType() == MVT::f64)
507 DAG.getMachineFunction().addLiveOut(ARM::R1);
508 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000509 break;
Rafael Espindola27185192006-09-29 21:20:16 +0000510 }
Rafael Espindola3a02f022006-09-04 19:05:01 +0000511 case 5:
512 Copy = DAG.getCopyToReg(Chain, ARM::R1, Op.getOperand(3), SDOperand());
513 Copy = DAG.getCopyToReg(Copy, ARM::R0, Op.getOperand(1), Copy.getValue(1));
514 // If we haven't noted the R0+R1 are live out, do so now.
515 if (DAG.getMachineFunction().liveout_empty()) {
516 DAG.getMachineFunction().addLiveOut(ARM::R0);
517 DAG.getMachineFunction().addLiveOut(ARM::R1);
518 }
519 break;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000520 }
Rafael Espindola4b023672006-06-05 22:26:14 +0000521
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000522 //We must use RET_FLAG instead of BRIND because BRIND doesn't have a flag
523 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000524}
525
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000526static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
527 MVT::ValueType PtrVT = Op.getValueType();
528 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000529 Constant *C = CP->getConstVal();
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000530 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
531
532 return CPI;
533}
534
535static SDOperand LowerGlobalAddress(SDOperand Op,
536 SelectionDAG &DAG) {
537 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Rafael Espindola61369da2006-08-14 19:01:24 +0000538 int alignment = 2;
539 SDOperand CPAddr = DAG.getConstantPool(GV, MVT::i32, alignment);
Evan Cheng466685d2006-10-09 20:57:25 +0000540 return DAG.getLoad(MVT::i32, DAG.getEntryNode(), CPAddr, NULL, 0);
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000541}
542
Rafael Espindola755be9b2006-08-25 17:55:16 +0000543static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
544 unsigned VarArgsFrameIndex) {
545 // vastart just stores the address of the VarArgsFrameIndex slot into the
546 // memory location argument.
547 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
548 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000549 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
550 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV->getValue(),
551 SV->getOffset());
Rafael Espindola755be9b2006-08-25 17:55:16 +0000552}
553
554static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
555 int &VarArgsFrameIndex) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000556 MachineFunction &MF = DAG.getMachineFunction();
557 MachineFrameInfo *MFI = MF.getFrameInfo();
558 SSARegMap *RegMap = MF.getSSARegMap();
559 unsigned NumArgs = Op.Val->getNumValues()-1;
560 SDOperand Root = Op.getOperand(0);
561 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
562 static const unsigned REGS[] = {
563 ARM::R0, ARM::R1, ARM::R2, ARM::R3
564 };
565
566 std::vector<MVT::ValueType> Types(Op.Val->value_begin(), Op.Val->value_end() - 1);
567 ArgumentLayout Layout(Types);
568
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000569 std::vector<SDOperand> ArgValues;
Rafael Espindola755be9b2006-08-25 17:55:16 +0000570 for (unsigned ArgNo = 0; ArgNo < NumArgs; ++ArgNo) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000571 MVT::ValueType VT = Types[ArgNo];
Rafael Espindola4b442b52006-05-23 02:48:20 +0000572
Rafael Espindolaa2845842006-10-05 16:48:49 +0000573 SDOperand Value;
574 if (Layout.isRegister(ArgNo)) {
575 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
576 unsigned RegNum = Layout.getRegisterNum(ArgNo);
577 unsigned Reg1 = REGS[RegNum];
578 unsigned VReg1 = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
579 SDOperand Value1 = DAG.getCopyFromReg(Root, VReg1, MVT::i32);
580 MF.addLiveIn(Reg1, VReg1);
581 if (VT == MVT::f64) {
582 unsigned Reg2 = REGS[RegNum + 1];
583 unsigned VReg2 = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
584 SDOperand Value2 = DAG.getCopyFromReg(Root, VReg2, MVT::i32);
585 MF.addLiveIn(Reg2, VReg2);
586 Value = DAG.getNode(ARMISD::FMDRR, MVT::f64, Value1, Value2);
587 } else {
588 Value = Value1;
589 if (VT == MVT::f32)
590 Value = DAG.getNode(ISD::BIT_CONVERT, VT, Value);
591 }
592 } else {
593 // If the argument is actually used, emit a load from the right stack
594 // slot.
595 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
596 unsigned Offset = Layout.getOffset(ArgNo);
597 unsigned Size = MVT::getSizeInBits(VT)/8;
598 int FI = MFI->CreateFixedObject(Size, Offset);
599 SDOperand FIN = DAG.getFrameIndex(FI, VT);
Evan Cheng466685d2006-10-09 20:57:25 +0000600 Value = DAG.getLoad(VT, Root, FIN, NULL, 0);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000601 } else {
602 Value = DAG.getNode(ISD::UNDEF, VT);
603 }
604 }
605 ArgValues.push_back(Value);
Rafael Espindola4b442b52006-05-23 02:48:20 +0000606 }
607
Rafael Espindolaa2845842006-10-05 16:48:49 +0000608 unsigned NextRegNum = Layout.lastRegNum() + 1;
609
Rafael Espindola755be9b2006-08-25 17:55:16 +0000610 if (isVarArg) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000611 //If this function is vararg we must store the remaing
612 //registers so that they can be acessed with va_start
Rafael Espindola755be9b2006-08-25 17:55:16 +0000613 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(MVT::i32)/8,
Rafael Espindolaa2845842006-10-05 16:48:49 +0000614 -16 + NextRegNum * 4);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000615
Rafael Espindola755be9b2006-08-25 17:55:16 +0000616 SmallVector<SDOperand, 4> MemOps;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000617 for (unsigned RegNo = NextRegNum; RegNo < 4; ++RegNo) {
618 int RegOffset = - (4 - RegNo) * 4;
Rafael Espindola755be9b2006-08-25 17:55:16 +0000619 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(MVT::i32)/8,
Rafael Espindolaa2845842006-10-05 16:48:49 +0000620 RegOffset);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000621 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
622
Rafael Espindolaa2845842006-10-05 16:48:49 +0000623 unsigned VReg = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
624 MF.addLiveIn(REGS[RegNo], VReg);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000625
626 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000627 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000628 MemOps.push_back(Store);
629 }
630 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
631 }
Rafael Espindola4b442b52006-05-23 02:48:20 +0000632
633 ArgValues.push_back(Root);
634
635 // Return the new list of results.
636 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
637 Op.Val->value_end());
Chris Lattner87428672006-08-11 17:22:35 +0000638 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Rafael Espindoladc124a22006-05-18 21:45:49 +0000639}
640
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000641static SDOperand GetCMP(ISD::CondCode CC, SDOperand LHS, SDOperand RHS,
642 SelectionDAG &DAG) {
643 MVT::ValueType vt = LHS.getValueType();
Rafael Espindola0d9fe762006-10-10 16:33:47 +0000644 assert(vt == MVT::i32 || vt == MVT::f32 || vt == MVT::f64);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000645
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000646 SDOperand Cmp = DAG.getNode(ARMISD::CMP, MVT::Flag, LHS, RHS);
Rafael Espindola42b62f32006-10-13 13:14:59 +0000647
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000648 if (vt != MVT::i32)
649 Cmp = DAG.getNode(ARMISD::FMSTAT, MVT::Flag, Cmp);
650 return Cmp;
651}
652
Rafael Espindola42b62f32006-10-13 13:14:59 +0000653static SDOperand GetARMCC(ISD::CondCode CC, MVT::ValueType vt,
654 SelectionDAG &DAG) {
655 assert(vt == MVT::i32 || vt == MVT::f32 || vt == MVT::f64);
656 if (vt == MVT::i32)
657 return DAG.getConstant(DAGIntCCToARMCC(CC), MVT::i32);
658 else
659 return DAG.getConstant(DAGFPCCToARMCC(CC), MVT::i32);
660}
661
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000662static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
663 SDOperand LHS = Op.getOperand(0);
664 SDOperand RHS = Op.getOperand(1);
665 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
666 SDOperand TrueVal = Op.getOperand(2);
667 SDOperand FalseVal = Op.getOperand(3);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000668 SDOperand Cmp = GetCMP(CC, LHS, RHS, DAG);
Rafael Espindola42b62f32006-10-13 13:14:59 +0000669 SDOperand ARMCC = GetARMCC(CC, LHS.getValueType(), DAG);
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000670 return DAG.getNode(ARMISD::SELECT, MVT::i32, TrueVal, FalseVal, ARMCC, Cmp);
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000671}
672
Rafael Espindola687bc492006-08-24 13:45:55 +0000673static SDOperand LowerBR_CC(SDOperand Op, SelectionDAG &DAG) {
674 SDOperand Chain = Op.getOperand(0);
675 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
676 SDOperand LHS = Op.getOperand(2);
677 SDOperand RHS = Op.getOperand(3);
678 SDOperand Dest = Op.getOperand(4);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000679 SDOperand Cmp = GetCMP(CC, LHS, RHS, DAG);
Rafael Espindola42b62f32006-10-13 13:14:59 +0000680 SDOperand ARMCC = GetARMCC(CC, LHS.getValueType(), DAG);
Rafael Espindola6f602de2006-08-24 16:13:15 +0000681 return DAG.getNode(ARMISD::BR, MVT::Other, Chain, Dest, ARMCC, Cmp);
Rafael Espindola687bc492006-08-24 13:45:55 +0000682}
683
Rafael Espindola27185192006-09-29 21:20:16 +0000684static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
Rafael Espindola9e071f02006-10-02 19:30:56 +0000685 SDOperand IntVal = Op.getOperand(0);
Rafael Espindola27185192006-09-29 21:20:16 +0000686 assert(IntVal.getValueType() == MVT::i32);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000687 MVT::ValueType vt = Op.getValueType();
688 assert(vt == MVT::f32 ||
689 vt == MVT::f64);
Rafael Espindola27185192006-09-29 21:20:16 +0000690
691 SDOperand Tmp = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, IntVal);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000692 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FSITOS : ARMISD::FSITOD;
693 return DAG.getNode(op, vt, Tmp);
Rafael Espindola27185192006-09-29 21:20:16 +0000694}
695
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000696static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
697 assert(Op.getValueType() == MVT::i32);
698 SDOperand FloatVal = Op.getOperand(0);
699 MVT::ValueType vt = FloatVal.getValueType();
700 assert(vt == MVT::f32 || vt == MVT::f64);
701
702 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FTOSIS : ARMISD::FTOSID;
703 SDOperand Tmp = DAG.getNode(op, MVT::f32, FloatVal);
704 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Tmp);
705}
706
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000707static SDOperand LowerUINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
708 SDOperand IntVal = Op.getOperand(0);
709 assert(IntVal.getValueType() == MVT::i32);
710 MVT::ValueType vt = Op.getValueType();
711 assert(vt == MVT::f32 ||
712 vt == MVT::f64);
713
714 SDOperand Tmp = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, IntVal);
715 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FUITOS : ARMISD::FUITOD;
716 return DAG.getNode(op, vt, Tmp);
717}
718
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000719static SDOperand LowerFP_TO_UINT(SDOperand Op, SelectionDAG &DAG) {
720 assert(Op.getValueType() == MVT::i32);
721 SDOperand FloatVal = Op.getOperand(0);
722 MVT::ValueType vt = FloatVal.getValueType();
723 assert(vt == MVT::f32 || vt == MVT::f64);
724
725 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FTOUIS : ARMISD::FTOUID;
726 SDOperand Tmp = DAG.getNode(op, MVT::f32, FloatVal);
727 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Tmp);
728}
729
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000730SDOperand ARMTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
731 switch (Op.getOpcode()) {
732 default:
733 assert(0 && "Should not custom lower this!");
Rafael Espindola1c8f0532006-05-15 22:34:39 +0000734 abort();
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000735 case ISD::ConstantPool:
736 return LowerConstantPool(Op, DAG);
737 case ISD::GlobalAddress:
738 return LowerGlobalAddress(Op, DAG);
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000739 case ISD::FP_TO_SINT:
740 return LowerFP_TO_SINT(Op, DAG);
Rafael Espindola27185192006-09-29 21:20:16 +0000741 case ISD::SINT_TO_FP:
742 return LowerSINT_TO_FP(Op, DAG);
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000743 case ISD::FP_TO_UINT:
744 return LowerFP_TO_UINT(Op, DAG);
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000745 case ISD::UINT_TO_FP:
746 return LowerUINT_TO_FP(Op, DAG);
Rafael Espindoladc124a22006-05-18 21:45:49 +0000747 case ISD::FORMAL_ARGUMENTS:
Rafael Espindola755be9b2006-08-25 17:55:16 +0000748 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex);
Rafael Espindolac3c1a862006-05-25 11:00:18 +0000749 case ISD::CALL:
750 return LowerCALL(Op, DAG);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000751 case ISD::RET:
752 return LowerRET(Op, DAG);
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000753 case ISD::SELECT_CC:
754 return LowerSELECT_CC(Op, DAG);
Rafael Espindola687bc492006-08-24 13:45:55 +0000755 case ISD::BR_CC:
756 return LowerBR_CC(Op, DAG);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000757 case ISD::VASTART:
758 return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000759 }
760}
761
762//===----------------------------------------------------------------------===//
763// Instruction Selector Implementation
764//===----------------------------------------------------------------------===//
765
766//===--------------------------------------------------------------------===//
767/// ARMDAGToDAGISel - ARM specific code to select ARM machine
768/// instructions for SelectionDAG operations.
769///
770namespace {
771class ARMDAGToDAGISel : public SelectionDAGISel {
772 ARMTargetLowering Lowering;
773
774public:
775 ARMDAGToDAGISel(TargetMachine &TM)
776 : SelectionDAGISel(Lowering), Lowering(TM) {
777 }
778
Evan Cheng9ade2182006-08-26 05:34:46 +0000779 SDNode *Select(SDOperand Op);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000780 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
Evan Cheng0d538262006-11-08 20:34:28 +0000781 bool SelectAddrMode1(SDOperand Op, SDOperand N, SDOperand &Arg,
782 SDOperand &Shift, SDOperand &ShiftType);
783 bool SelectAddrMode2(SDOperand Op, SDOperand N, SDOperand &Arg,
784 SDOperand &Offset);
785 bool SelectAddrMode5(SDOperand Op, SDOperand N, SDOperand &Arg,
786 SDOperand &Offset);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000787
788 // Include the pieces autogenerated from the target description.
789#include "ARMGenDAGISel.inc"
790};
791
792void ARMDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
793 DEBUG(BB->dump());
794
795 DAG.setRoot(SelectRoot(DAG.getRoot()));
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000796 DAG.RemoveDeadNodes();
797
798 ScheduleAndEmitDAG(DAG);
799}
800
Rafael Espindola61369da2006-08-14 19:01:24 +0000801static bool isInt12Immediate(SDNode *N, short &Imm) {
802 if (N->getOpcode() != ISD::Constant)
803 return false;
804
805 int32_t t = cast<ConstantSDNode>(N)->getValue();
Rafael Espindola7246d332006-09-21 11:29:52 +0000806 int max = 1<<12;
Rafael Espindola61369da2006-08-14 19:01:24 +0000807 int min = -max;
808 if (t > min && t < max) {
809 Imm = t;
810 return true;
811 }
812 else
813 return false;
814}
815
816static bool isInt12Immediate(SDOperand Op, short &Imm) {
817 return isInt12Immediate(Op.Val, Imm);
818}
819
Rafael Espindola7246d332006-09-21 11:29:52 +0000820static uint32_t rotateL(uint32_t x) {
821 uint32_t bit31 = (x & (1 << 31)) >> 31;
822 uint32_t t = x << 1;
823 return t | bit31;
824}
825
826static bool isUInt8Immediate(uint32_t x) {
827 return x < (1 << 8);
828}
829
830static bool isRotInt8Immediate(uint32_t x) {
831 int r;
832 for (r = 0; r < 16; r++) {
833 if (isUInt8Immediate(x))
834 return true;
835 x = rotateL(rotateL(x));
836 }
837 return false;
838}
839
Evan Cheng0d538262006-11-08 20:34:28 +0000840bool ARMDAGToDAGISel::SelectAddrMode1(SDOperand Op,
841 SDOperand N,
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000842 SDOperand &Arg,
843 SDOperand &Shift,
844 SDOperand &ShiftType) {
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000845 switch(N.getOpcode()) {
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000846 case ISD::Constant: {
Rafael Espindola7246d332006-09-21 11:29:52 +0000847 uint32_t val = cast<ConstantSDNode>(N)->getValue();
848 if(!isRotInt8Immediate(val)) {
Reid Spencerb83eb642006-10-20 07:07:24 +0000849 Constant *C = ConstantInt::get(Type::UIntTy, val);
Rafael Espindola7246d332006-09-21 11:29:52 +0000850 int alignment = 2;
851 SDOperand Addr = CurDAG->getTargetConstantPool(C, MVT::i32, alignment);
852 SDOperand Z = CurDAG->getTargetConstant(0, MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000853 SDNode *n = CurDAG->getTargetNode(ARM::LDR, MVT::i32, Addr, Z);
Rafael Espindola7246d332006-09-21 11:29:52 +0000854 Arg = SDOperand(n, 0);
855 } else
856 Arg = CurDAG->getTargetConstant(val, MVT::i32);
857
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000858 Shift = CurDAG->getTargetConstant(0, MVT::i32);
859 ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32);
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000860 return true;
861 }
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000862 case ISD::SRA:
863 Arg = N.getOperand(0);
864 Shift = N.getOperand(1);
865 ShiftType = CurDAG->getTargetConstant(ARMShift::ASR, MVT::i32);
866 return true;
867 case ISD::SRL:
868 Arg = N.getOperand(0);
869 Shift = N.getOperand(1);
870 ShiftType = CurDAG->getTargetConstant(ARMShift::LSR, MVT::i32);
871 return true;
872 case ISD::SHL:
873 Arg = N.getOperand(0);
874 Shift = N.getOperand(1);
875 ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32);
876 return true;
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000877 }
Rafael Espindola1b3956b2006-09-11 19:23:32 +0000878
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000879 Arg = N;
880 Shift = CurDAG->getTargetConstant(0, MVT::i32);
881 ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32);
Rafael Espindola1b3956b2006-09-11 19:23:32 +0000882 return true;
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000883}
884
Evan Cheng0d538262006-11-08 20:34:28 +0000885bool ARMDAGToDAGISel::SelectAddrMode2(SDOperand Op, SDOperand N,
886 SDOperand &Arg, SDOperand &Offset) {
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000887 //TODO: complete and cleanup!
888 SDOperand Zero = CurDAG->getTargetConstant(0, MVT::i32);
889 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(N)) {
890 Arg = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32);
891 Offset = Zero;
892 return true;
893 }
894 if (N.getOpcode() == ISD::ADD) {
895 short imm = 0;
896 if (isInt12Immediate(N.getOperand(1), imm)) {
897 Offset = CurDAG->getTargetConstant(imm, MVT::i32);
898 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
899 Arg = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
900 } else {
901 Arg = N.getOperand(0);
902 }
903 return true; // [r+i]
904 }
905 }
906 Offset = Zero;
907 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
908 Arg = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
909 else
910 Arg = N;
911 return true;
912}
913
Evan Cheng0d538262006-11-08 20:34:28 +0000914bool ARMDAGToDAGISel::SelectAddrMode5(SDOperand Op,
915 SDOperand N, SDOperand &Arg,
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000916 SDOperand &Offset) {
917 //TODO: detect offset
918 Offset = CurDAG->getTargetConstant(0, MVT::i32);
919 Arg = N;
920 return true;
921}
922
Evan Cheng9ade2182006-08-26 05:34:46 +0000923SDNode *ARMDAGToDAGISel::Select(SDOperand Op) {
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000924 SDNode *N = Op.Val;
925
926 switch (N->getOpcode()) {
927 default:
Evan Cheng9ade2182006-08-26 05:34:46 +0000928 return SelectCode(Op);
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000929 break;
Rafael Espindolaf819a492006-11-09 13:58:55 +0000930 case ISD::FrameIndex: {
931 int FI = cast<FrameIndexSDNode>(N)->getIndex();
932 SDOperand Ops[] = {CurDAG->getTargetFrameIndex(FI, MVT::i32),
933 CurDAG->getTargetConstant(0, MVT::i32),
934 CurDAG->getTargetConstant(0, MVT::i32),
935 CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32)};
936
937 return CurDAG->SelectNodeTo(N, ARM::ADD, MVT::i32, Ops,
938 sizeof(Ops)/sizeof(SDOperand));
939 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000940 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000941 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000942}
943
944} // end anonymous namespace
945
946/// createARMISelDag - This pass converts a legalized DAG into a
947/// ARM-specific DAG, ready for instruction scheduling.
948///
949FunctionPass *llvm::createARMISelDag(TargetMachine &TM) {
950 return new ARMDAGToDAGISel(TM);
951}