blob: 4b197db40764506129bccb3d64214b0b3e87a05b [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
15#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000016#include "llvm/CallingConv.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "llvm/DerivedTypes.h"
18#include "llvm/Function.h"
Rafael Espindola7246d332006-09-21 11:29:52 +000019#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020#include "llvm/Intrinsics.h"
21#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/SelectionDAG.h"
25#include "llvm/CodeGen/SelectionDAGISel.h"
26#include "llvm/CodeGen/SSARegMap.h"
27#include "llvm/Target/TargetLowering.h"
28#include "llvm/Support/Debug.h"
29#include <iostream>
Rafael Espindolaa2845842006-10-05 16:48:49 +000030#include <vector>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031using namespace llvm;
32
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033namespace {
34 class ARMTargetLowering : public TargetLowering {
Rafael Espindola755be9b2006-08-25 17:55:16 +000035 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000036 public:
37 ARMTargetLowering(TargetMachine &TM);
38 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
Rafael Espindola84b19be2006-07-16 01:02:57 +000039 virtual const char *getTargetNodeName(unsigned Opcode) const;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000040 };
41
42}
43
44ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
45 : TargetLowering(TM) {
Rafael Espindola3717ca92006-08-20 01:49:49 +000046 addRegisterClass(MVT::i32, ARM::IntRegsRegisterClass);
Rafael Espindola27185192006-09-29 21:20:16 +000047 addRegisterClass(MVT::f32, ARM::FPRegsRegisterClass);
48 addRegisterClass(MVT::f64, ARM::DFPRegsRegisterClass);
Rafael Espindola3717ca92006-08-20 01:49:49 +000049
Rafael Espindolaad557f92006-10-09 14:13:40 +000050 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
51
Rafael Espindolab47e1d02006-10-10 18:55:14 +000052 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Rafael Espindola27185192006-09-29 21:20:16 +000053 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Rafael Espindola3717ca92006-08-20 01:49:49 +000054
Rafael Espindola493a7fc2006-10-10 20:38:57 +000055 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +000056 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
57
Rafael Espindola06c1e7e2006-08-01 12:58:43 +000058 setOperationAction(ISD::RET, MVT::Other, Custom);
59 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
60 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Rafael Espindola341b8642006-08-04 12:48:42 +000061
Rafael Espindola6495bdd2006-10-19 12:06:50 +000062 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
63 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
64 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
65
Rafael Espindola48bc9fb2006-10-09 16:28:33 +000066 setOperationAction(ISD::SELECT, MVT::i32, Expand);
67
Rafael Espindola3c000bf2006-08-21 22:00:32 +000068 setOperationAction(ISD::SETCC, MVT::i32, Expand);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +000069 setOperationAction(ISD::SETCC, MVT::f32, Expand);
70 setOperationAction(ISD::SETCC, MVT::f64, Expand);
71
Rafael Espindola3c000bf2006-08-21 22:00:32 +000072 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
Rafael Espindola4749aa42006-10-19 10:56:43 +000073 setOperationAction(ISD::BRIND, MVT::i32, Expand);
Rafael Espindola687bc492006-08-24 13:45:55 +000074 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +000075 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
76 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Rafael Espindola3c000bf2006-08-21 22:00:32 +000077
Rafael Espindolad2b56682006-10-14 17:59:54 +000078 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
79
Rafael Espindola0505be02006-10-16 21:10:32 +000080 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
81 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
82 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Rafael Espindola226f8bc2006-10-17 21:05:33 +000083 setOperationAction(ISD::SDIV, MVT::i32, Expand);
84 setOperationAction(ISD::UDIV, MVT::i32, Expand);
85 setOperationAction(ISD::SREM, MVT::i32, Expand);
86 setOperationAction(ISD::UREM, MVT::i32, Expand);
Rafael Espindola0505be02006-10-16 21:10:32 +000087
Rafael Espindola755be9b2006-08-25 17:55:16 +000088 setOperationAction(ISD::VASTART, MVT::Other, Custom);
89 setOperationAction(ISD::VAEND, MVT::Other, Expand);
90
Rafael Espindolacd71da52006-10-03 17:27:58 +000091 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
92 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
93
Rafael Espindola341b8642006-08-04 12:48:42 +000094 setSchedulingPreference(SchedulingForRegPressure);
Rafael Espindola3717ca92006-08-20 01:49:49 +000095 computeRegisterProperties();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000096}
97
Rafael Espindola84b19be2006-07-16 01:02:57 +000098namespace llvm {
99 namespace ARMISD {
100 enum NodeType {
101 // Start the numbering where the builting ops and target ops leave off.
102 FIRST_NUMBER = ISD::BUILTIN_OP_END+ARM::INSTRUCTION_LIST_END,
103 /// CALL - A direct function call.
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000104 CALL,
105
106 /// Return with a flag operand.
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000107 RET_FLAG,
108
109 CMP,
110
Rafael Espindola687bc492006-08-24 13:45:55 +0000111 SELECT,
112
Rafael Espindola27185192006-09-29 21:20:16 +0000113 BR,
114
Rafael Espindola9e071f02006-10-02 19:30:56 +0000115 FSITOS,
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000116 FTOSIS,
Rafael Espindola9e071f02006-10-02 19:30:56 +0000117
118 FSITOD,
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000119 FTOSID,
Rafael Espindola9e071f02006-10-02 19:30:56 +0000120
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000121 FUITOS,
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000122 FTOUIS,
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000123
124 FUITOD,
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000125 FTOUID,
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000126
Rafael Espindolaa2845842006-10-05 16:48:49 +0000127 FMRRD,
128
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000129 FMDRR,
130
131 FMSTAT
Rafael Espindola84b19be2006-07-16 01:02:57 +0000132 };
133 }
134}
135
Rafael Espindola42b62f32006-10-13 13:14:59 +0000136/// DAGFPCCToARMCC - Convert a DAG fp condition code to an ARM CC
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000137// Unordered = !N & !Z & C & V = V
138// Ordered = N | Z | !C | !V = N | Z | !V
Rafael Espindola42b62f32006-10-13 13:14:59 +0000139static ARMCC::CondCodes DAGFPCCToARMCC(ISD::CondCode CC) {
Rafael Espindola6f602de2006-08-24 16:13:15 +0000140 switch (CC) {
Rafael Espindolaebdabda2006-09-21 13:06:26 +0000141 default:
Rafael Espindola42b62f32006-10-13 13:14:59 +0000142 assert(0 && "Unknown fp condition code!");
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000143// SETOEQ = (N | Z | !V) & Z = Z = EQ
144 case ISD::SETEQ:
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000145 case ISD::SETOEQ: return ARMCC::EQ;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000146// SETOGT = (N | Z | !V) & !N & !Z = !V &!N &!Z = (N = V) & !Z = GT
147 case ISD::SETGT:
Rafael Espindola42b62f32006-10-13 13:14:59 +0000148 case ISD::SETOGT: return ARMCC::GT;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000149// SETOGE = (N | Z | !V) & !N = (Z | !V) & !N = !V & !N = GE
150 case ISD::SETGE:
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000151 case ISD::SETOGE: return ARMCC::GE;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000152// SETOLT = (N | Z | !V) & N = N = MI
153 case ISD::SETLT:
154 case ISD::SETOLT: return ARMCC::MI;
155// SETOLE = (N | Z | !V) & (N | Z) = N | Z = !C | Z = LS
156 case ISD::SETLE:
157 case ISD::SETOLE: return ARMCC::LS;
158// SETONE = (N | Z | !V) & !Z = (N | !V) & Z = !V & Z = Z = NE
159 case ISD::SETNE:
Rafael Espindola42b62f32006-10-13 13:14:59 +0000160 case ISD::SETONE: return ARMCC::NE;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000161// SETO = N | Z | !V = Z | !V = !V = VC
162 case ISD::SETO: return ARMCC::VC;
163// SETUO = V = VS
164 case ISD::SETUO: return ARMCC::VS;
165// SETUEQ = V | Z = ??
166// SETUGT = V | (!Z & !N) = !Z & !N = !Z & C = HI
167 case ISD::SETUGT: return ARMCC::HI;
168// SETUGE = V | !N = !N = PL
Rafael Espindola42b62f32006-10-13 13:14:59 +0000169 case ISD::SETUGE: return ARMCC::PL;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000170// SETULT = V | N = ??
171// SETULE = V | Z | N = ??
172// SETUNE = V | !Z = !Z = NE
Rafael Espindola42b62f32006-10-13 13:14:59 +0000173 case ISD::SETUNE: return ARMCC::NE;
174 }
175}
176
177/// DAGIntCCToARMCC - Convert a DAG integer condition code to an ARM CC
178static ARMCC::CondCodes DAGIntCCToARMCC(ISD::CondCode CC) {
179 switch (CC) {
180 default:
181 assert(0 && "Unknown integer condition code!");
182 case ISD::SETEQ: return ARMCC::EQ;
183 case ISD::SETNE: return ARMCC::NE;
184 case ISD::SETLT: return ARMCC::LT;
185 case ISD::SETLE: return ARMCC::LE;
186 case ISD::SETGT: return ARMCC::GT;
187 case ISD::SETGE: return ARMCC::GE;
Rafael Espindolabc4cec92006-09-03 13:19:16 +0000188 case ISD::SETULT: return ARMCC::CC;
Rafael Espindola42b62f32006-10-13 13:14:59 +0000189 case ISD::SETULE: return ARMCC::LS;
190 case ISD::SETUGT: return ARMCC::HI;
191 case ISD::SETUGE: return ARMCC::CS;
Rafael Espindola6f602de2006-08-24 16:13:15 +0000192 }
193}
194
Rafael Espindola84b19be2006-07-16 01:02:57 +0000195const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
196 switch (Opcode) {
197 default: return 0;
198 case ARMISD::CALL: return "ARMISD::CALL";
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000199 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000200 case ARMISD::SELECT: return "ARMISD::SELECT";
201 case ARMISD::CMP: return "ARMISD::CMP";
Rafael Espindola687bc492006-08-24 13:45:55 +0000202 case ARMISD::BR: return "ARMISD::BR";
Rafael Espindola27185192006-09-29 21:20:16 +0000203 case ARMISD::FSITOS: return "ARMISD::FSITOS";
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000204 case ARMISD::FTOSIS: return "ARMISD::FTOSIS";
Rafael Espindola9e071f02006-10-02 19:30:56 +0000205 case ARMISD::FSITOD: return "ARMISD::FSITOD";
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000206 case ARMISD::FTOSID: return "ARMISD::FTOSID";
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000207 case ARMISD::FUITOS: return "ARMISD::FUITOS";
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000208 case ARMISD::FTOUIS: return "ARMISD::FTOUIS";
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000209 case ARMISD::FUITOD: return "ARMISD::FUITOD";
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000210 case ARMISD::FTOUID: return "ARMISD::FTOUID";
Rafael Espindola9e071f02006-10-02 19:30:56 +0000211 case ARMISD::FMRRD: return "ARMISD::FMRRD";
Rafael Espindolaa2845842006-10-05 16:48:49 +0000212 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000213 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
Rafael Espindola84b19be2006-07-16 01:02:57 +0000214 }
215}
216
Rafael Espindolaa2845842006-10-05 16:48:49 +0000217class ArgumentLayout {
218 std::vector<bool> is_reg;
219 std::vector<unsigned> pos;
220 std::vector<MVT::ValueType> types;
221public:
Rafael Espindola39b5a212006-10-05 17:46:48 +0000222 ArgumentLayout(const std::vector<MVT::ValueType> &Types) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000223 types = Types;
224
225 unsigned RegNum = 0;
226 unsigned StackOffset = 0;
Rafael Espindola39b5a212006-10-05 17:46:48 +0000227 for(std::vector<MVT::ValueType>::const_iterator I = Types.begin();
Rafael Espindolaa2845842006-10-05 16:48:49 +0000228 I != Types.end();
229 ++I) {
230 MVT::ValueType VT = *I;
231 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
232 unsigned size = MVT::getSizeInBits(VT)/32;
233
234 RegNum = ((RegNum + size - 1) / size) * size;
235 if (RegNum < 4) {
236 pos.push_back(RegNum);
237 is_reg.push_back(true);
238 RegNum += size;
239 } else {
240 unsigned bytes = size * 32/8;
241 StackOffset = ((StackOffset + bytes - 1) / bytes) * bytes;
242 pos.push_back(StackOffset);
243 is_reg.push_back(false);
244 StackOffset += bytes;
245 }
246 }
247 }
248 unsigned getRegisterNum(unsigned argNum) {
249 assert(isRegister(argNum));
250 return pos[argNum];
251 }
252 unsigned getOffset(unsigned argNum) {
253 assert(isOffset(argNum));
254 return pos[argNum];
255 }
256 unsigned isRegister(unsigned argNum) {
257 assert(argNum < is_reg.size());
258 return is_reg[argNum];
259 }
260 unsigned isOffset(unsigned argNum) {
261 return !isRegister(argNum);
262 }
263 MVT::ValueType getType(unsigned argNum) {
264 assert(argNum < types.size());
265 return types[argNum];
266 }
267 unsigned getStackSize(void) {
268 int last = is_reg.size() - 1;
Rafael Espindolaaf1dabe2006-10-06 17:26:30 +0000269 if (last < 0)
270 return 0;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000271 if (isRegister(last))
272 return 0;
273 return getOffset(last) + MVT::getSizeInBits(getType(last))/8;
274 }
275 int lastRegArg(void) {
276 int size = is_reg.size();
277 int last = 0;
278 while(last < size && isRegister(last))
279 last++;
280 last--;
281 return last;
282 }
Rafael Espindolaaf1dabe2006-10-06 17:26:30 +0000283 int lastRegNum(void) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000284 int l = lastRegArg();
285 if (l < 0)
286 return -1;
287 unsigned r = getRegisterNum(l);
288 MVT::ValueType t = getType(l);
289 assert(t == MVT::i32 || t == MVT::f32 || t == MVT::f64);
290 if (t == MVT::f64)
291 return r + 1;
292 return r;
293 }
294};
295
Rafael Espindola84b19be2006-07-16 01:02:57 +0000296// This transforms a ISD::CALL node into a
297// callseq_star <- ARMISD:CALL <- callseq_end
298// chain
Rafael Espindolac3c1a862006-05-25 11:00:18 +0000299static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) {
Rafael Espindola84b19be2006-07-16 01:02:57 +0000300 SDOperand Chain = Op.getOperand(0);
301 unsigned CallConv = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Rafael Espindola5f1b6982006-10-18 12:03:07 +0000302 assert((CallConv == CallingConv::C ||
303 CallConv == CallingConv::Fast)
304 && "unknown calling convention");
Rafael Espindola84b19be2006-07-16 01:02:57 +0000305 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000306 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000307 SDOperand Callee = Op.getOperand(4);
308 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Rafael Espindola1a009462006-08-08 13:02:29 +0000309 SDOperand StackPtr = DAG.getRegister(ARM::R13, MVT::i32);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000310 static const unsigned regs[] = {
Rafael Espindolafac00a92006-07-25 20:17:20 +0000311 ARM::R0, ARM::R1, ARM::R2, ARM::R3
312 };
313
Rafael Espindolaa2845842006-10-05 16:48:49 +0000314 std::vector<MVT::ValueType> Types;
315 for (unsigned i = 0; i < NumOps; ++i) {
316 MVT::ValueType VT = Op.getOperand(5+2*i).getValueType();
317 Types.push_back(VT);
318 }
319 ArgumentLayout Layout(Types);
Rafael Espindolafac00a92006-07-25 20:17:20 +0000320
Rafael Espindolaa2845842006-10-05 16:48:49 +0000321 unsigned NumBytes = Layout.getStackSize();
322
323 Chain = DAG.getCALLSEQ_START(Chain,
324 DAG.getConstant(NumBytes, MVT::i32));
325
326 //Build a sequence of stores
327 std::vector<SDOperand> MemOpChains;
328 for (unsigned i = Layout.lastRegArg() + 1; i < NumOps; ++i) {
329 SDOperand Arg = Op.getOperand(5+2*i);
330 unsigned ArgOffset = Layout.getOffset(i);
331 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
332 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000333 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Rafael Espindolafac00a92006-07-25 20:17:20 +0000334 }
Rafael Espindola1a009462006-08-08 13:02:29 +0000335 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +0000336 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
337 &MemOpChains[0], MemOpChains.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000338
Rafael Espindola0505be02006-10-16 21:10:32 +0000339 // If the callee is a GlobalAddress node (quite common, every direct call is)
340 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
341 // Likewise ExternalSymbol -> TargetExternalSymbol.
342 assert(Callee.getValueType() == MVT::i32);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000343 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Rafael Espindola0505be02006-10-16 21:10:32 +0000344 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i32);
345 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
346 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000347
348 // If this is a direct call, pass the chain and the callee.
349 assert (Callee.Val);
350 std::vector<SDOperand> Ops;
351 Ops.push_back(Chain);
352 Ops.push_back(Callee);
353
Rafael Espindolaa2845842006-10-05 16:48:49 +0000354 // Build a sequence of copy-to-reg nodes chained together with token chain
355 // and flag operands which copy the outgoing args into the appropriate regs.
356 SDOperand InFlag;
Rafael Espindolaaf1dabe2006-10-06 17:26:30 +0000357 for (int i = 0, e = Layout.lastRegArg(); i <= e; ++i) {
Rafael Espindola4a408d42006-10-06 12:50:22 +0000358 SDOperand Arg = Op.getOperand(5+2*i);
359 unsigned RegNum = Layout.getRegisterNum(i);
360 unsigned Reg1 = regs[RegNum];
361 MVT::ValueType VT = Layout.getType(i);
362 assert(VT == Arg.getValueType());
363 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000364
365 // Add argument register to the end of the list so that it is known live
366 // into the call.
Rafael Espindola4a408d42006-10-06 12:50:22 +0000367 Ops.push_back(DAG.getRegister(Reg1, MVT::i32));
368 if (VT == MVT::f64) {
369 unsigned Reg2 = regs[RegNum + 1];
370 SDOperand SDReg1 = DAG.getRegister(Reg1, MVT::i32);
371 SDOperand SDReg2 = DAG.getRegister(Reg2, MVT::i32);
372
373 Ops.push_back(DAG.getRegister(Reg2, MVT::i32));
374 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola935b1f82006-10-06 20:33:26 +0000375 SDOperand Ops[] = {Chain, SDReg1, SDReg2, Arg, InFlag};
376 Chain = DAG.getNode(ARMISD::FMRRD, VTs, Ops, InFlag.Val ? 5 : 4);
Rafael Espindola4a408d42006-10-06 12:50:22 +0000377 } else {
378 if (VT == MVT::f32)
379 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Arg);
380 Chain = DAG.getCopyToReg(Chain, Reg1, Arg, InFlag);
381 }
382 InFlag = Chain.getValue(1);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000383 }
384
385 std::vector<MVT::ValueType> NodeTys;
386 NodeTys.push_back(MVT::Other); // Returns a chain
387 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Rafael Espindola7a53bd02006-08-09 16:41:12 +0000388
Rafael Espindola84b19be2006-07-16 01:02:57 +0000389 unsigned CallOpc = ARMISD::CALL;
Rafael Espindolafac00a92006-07-25 20:17:20 +0000390 if (InFlag.Val)
391 Ops.push_back(InFlag);
Chris Lattner87428672006-08-11 17:22:35 +0000392 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000393 InFlag = Chain.getValue(1);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000394
Rafael Espindolafac00a92006-07-25 20:17:20 +0000395 std::vector<SDOperand> ResultVals;
396 NodeTys.clear();
397
398 // If the call has results, copy the values out of the ret val registers.
Rafael Espindola614057b2006-10-06 19:10:05 +0000399 MVT::ValueType VT = Op.Val->getValueType(0);
400 if (VT != MVT::Other) {
401 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
Rafael Espindola614057b2006-10-06 19:10:05 +0000402
403 SDOperand Value1 = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag);
404 Chain = Value1.getValue(1);
405 InFlag = Value1.getValue(2);
Rafael Espindola26a76d12006-10-13 16:47:22 +0000406 NodeTys.push_back(VT);
407 if (VT == MVT::i32) {
408 ResultVals.push_back(Value1);
409 if (Op.Val->getValueType(1) == MVT::i32) {
410 SDOperand Value2 = DAG.getCopyFromReg(Chain, ARM::R1, MVT::i32, InFlag);
411 Chain = Value2.getValue(1);
412 ResultVals.push_back(Value2);
413 NodeTys.push_back(VT);
414 }
415 }
416 if (VT == MVT::f32) {
417 SDOperand Value = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Value1);
418 ResultVals.push_back(Value);
419 }
Rafael Espindola614057b2006-10-06 19:10:05 +0000420 if (VT == MVT::f64) {
421 SDOperand Value2 = DAG.getCopyFromReg(Chain, ARM::R1, MVT::i32, InFlag);
422 Chain = Value2.getValue(1);
Rafael Espindola26a76d12006-10-13 16:47:22 +0000423 SDOperand Value = DAG.getNode(ARMISD::FMDRR, MVT::f64, Value1, Value2);
424 ResultVals.push_back(Value);
Rafael Espindola614057b2006-10-06 19:10:05 +0000425 }
Rafael Espindolafac00a92006-07-25 20:17:20 +0000426 }
Rafael Espindola84b19be2006-07-16 01:02:57 +0000427
428 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
429 DAG.getConstant(NumBytes, MVT::i32));
Rafael Espindolafac00a92006-07-25 20:17:20 +0000430 NodeTys.push_back(MVT::Other);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000431
Rafael Espindolafac00a92006-07-25 20:17:20 +0000432 if (ResultVals.empty())
433 return Chain;
434
435 ResultVals.push_back(Chain);
Chris Lattner87428672006-08-11 17:22:35 +0000436 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys, &ResultVals[0],
437 ResultVals.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000438 return Res.getValue(Op.ResNo);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000439}
440
441static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
442 SDOperand Copy;
Rafael Espindola4b023672006-06-05 22:26:14 +0000443 SDOperand Chain = Op.getOperand(0);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000444 SDOperand R0 = DAG.getRegister(ARM::R0, MVT::i32);
445 SDOperand R1 = DAG.getRegister(ARM::R1, MVT::i32);
446
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000447 switch(Op.getNumOperands()) {
448 default:
449 assert(0 && "Do not know how to return this many arguments!");
450 abort();
Rafael Espindola4b023672006-06-05 22:26:14 +0000451 case 1: {
452 SDOperand LR = DAG.getRegister(ARM::R14, MVT::i32);
Rafael Espindola6312da02006-08-03 22:50:11 +0000453 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Chain);
Rafael Espindola4b023672006-06-05 22:26:14 +0000454 }
Rafael Espindola27185192006-09-29 21:20:16 +0000455 case 3: {
456 SDOperand Val = Op.getOperand(1);
457 assert(Val.getValueType() == MVT::i32 ||
Rafael Espindola9e071f02006-10-02 19:30:56 +0000458 Val.getValueType() == MVT::f32 ||
459 Val.getValueType() == MVT::f64);
Rafael Espindola27185192006-09-29 21:20:16 +0000460
Rafael Espindola9e071f02006-10-02 19:30:56 +0000461 if (Val.getValueType() == MVT::f64) {
462 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Flag);
463 SDOperand Ops[] = {Chain, R0, R1, Val};
464 Copy = DAG.getNode(ARMISD::FMRRD, VTs, Ops, 4);
465 } else {
466 if (Val.getValueType() == MVT::f32)
467 Val = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Val);
468 Copy = DAG.getCopyToReg(Chain, R0, Val, SDOperand());
469 }
470
471 if (DAG.getMachineFunction().liveout_empty()) {
Rafael Espindola4b023672006-06-05 22:26:14 +0000472 DAG.getMachineFunction().addLiveOut(ARM::R0);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000473 if (Val.getValueType() == MVT::f64)
474 DAG.getMachineFunction().addLiveOut(ARM::R1);
475 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000476 break;
Rafael Espindola27185192006-09-29 21:20:16 +0000477 }
Rafael Espindola3a02f022006-09-04 19:05:01 +0000478 case 5:
479 Copy = DAG.getCopyToReg(Chain, ARM::R1, Op.getOperand(3), SDOperand());
480 Copy = DAG.getCopyToReg(Copy, ARM::R0, Op.getOperand(1), Copy.getValue(1));
481 // If we haven't noted the R0+R1 are live out, do so now.
482 if (DAG.getMachineFunction().liveout_empty()) {
483 DAG.getMachineFunction().addLiveOut(ARM::R0);
484 DAG.getMachineFunction().addLiveOut(ARM::R1);
485 }
486 break;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000487 }
Rafael Espindola4b023672006-06-05 22:26:14 +0000488
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000489 //We must use RET_FLAG instead of BRIND because BRIND doesn't have a flag
490 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000491}
492
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000493static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
494 MVT::ValueType PtrVT = Op.getValueType();
495 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000496 Constant *C = CP->getConstVal();
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000497 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
498
499 return CPI;
500}
501
502static SDOperand LowerGlobalAddress(SDOperand Op,
503 SelectionDAG &DAG) {
504 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Rafael Espindola61369da2006-08-14 19:01:24 +0000505 int alignment = 2;
506 SDOperand CPAddr = DAG.getConstantPool(GV, MVT::i32, alignment);
Evan Cheng466685d2006-10-09 20:57:25 +0000507 return DAG.getLoad(MVT::i32, DAG.getEntryNode(), CPAddr, NULL, 0);
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000508}
509
Rafael Espindola755be9b2006-08-25 17:55:16 +0000510static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
511 unsigned VarArgsFrameIndex) {
512 // vastart just stores the address of the VarArgsFrameIndex slot into the
513 // memory location argument.
514 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
515 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000516 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
517 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV->getValue(),
518 SV->getOffset());
Rafael Espindola755be9b2006-08-25 17:55:16 +0000519}
520
521static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
522 int &VarArgsFrameIndex) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000523 MachineFunction &MF = DAG.getMachineFunction();
524 MachineFrameInfo *MFI = MF.getFrameInfo();
525 SSARegMap *RegMap = MF.getSSARegMap();
526 unsigned NumArgs = Op.Val->getNumValues()-1;
527 SDOperand Root = Op.getOperand(0);
528 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
529 static const unsigned REGS[] = {
530 ARM::R0, ARM::R1, ARM::R2, ARM::R3
531 };
532
533 std::vector<MVT::ValueType> Types(Op.Val->value_begin(), Op.Val->value_end() - 1);
534 ArgumentLayout Layout(Types);
535
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000536 std::vector<SDOperand> ArgValues;
Rafael Espindola755be9b2006-08-25 17:55:16 +0000537 for (unsigned ArgNo = 0; ArgNo < NumArgs; ++ArgNo) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000538 MVT::ValueType VT = Types[ArgNo];
Rafael Espindola4b442b52006-05-23 02:48:20 +0000539
Rafael Espindolaa2845842006-10-05 16:48:49 +0000540 SDOperand Value;
541 if (Layout.isRegister(ArgNo)) {
542 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
543 unsigned RegNum = Layout.getRegisterNum(ArgNo);
544 unsigned Reg1 = REGS[RegNum];
545 unsigned VReg1 = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
546 SDOperand Value1 = DAG.getCopyFromReg(Root, VReg1, MVT::i32);
547 MF.addLiveIn(Reg1, VReg1);
548 if (VT == MVT::f64) {
549 unsigned Reg2 = REGS[RegNum + 1];
550 unsigned VReg2 = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
551 SDOperand Value2 = DAG.getCopyFromReg(Root, VReg2, MVT::i32);
552 MF.addLiveIn(Reg2, VReg2);
553 Value = DAG.getNode(ARMISD::FMDRR, MVT::f64, Value1, Value2);
554 } else {
555 Value = Value1;
556 if (VT == MVT::f32)
557 Value = DAG.getNode(ISD::BIT_CONVERT, VT, Value);
558 }
559 } else {
560 // If the argument is actually used, emit a load from the right stack
561 // slot.
562 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
563 unsigned Offset = Layout.getOffset(ArgNo);
564 unsigned Size = MVT::getSizeInBits(VT)/8;
565 int FI = MFI->CreateFixedObject(Size, Offset);
566 SDOperand FIN = DAG.getFrameIndex(FI, VT);
Evan Cheng466685d2006-10-09 20:57:25 +0000567 Value = DAG.getLoad(VT, Root, FIN, NULL, 0);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000568 } else {
569 Value = DAG.getNode(ISD::UNDEF, VT);
570 }
571 }
572 ArgValues.push_back(Value);
Rafael Espindola4b442b52006-05-23 02:48:20 +0000573 }
574
Rafael Espindolaa2845842006-10-05 16:48:49 +0000575 unsigned NextRegNum = Layout.lastRegNum() + 1;
576
Rafael Espindola755be9b2006-08-25 17:55:16 +0000577 if (isVarArg) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000578 //If this function is vararg we must store the remaing
579 //registers so that they can be acessed with va_start
Rafael Espindola755be9b2006-08-25 17:55:16 +0000580 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(MVT::i32)/8,
Rafael Espindolaa2845842006-10-05 16:48:49 +0000581 -16 + NextRegNum * 4);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000582
Rafael Espindola755be9b2006-08-25 17:55:16 +0000583 SmallVector<SDOperand, 4> MemOps;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000584 for (unsigned RegNo = NextRegNum; RegNo < 4; ++RegNo) {
585 int RegOffset = - (4 - RegNo) * 4;
Rafael Espindola755be9b2006-08-25 17:55:16 +0000586 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(MVT::i32)/8,
Rafael Espindolaa2845842006-10-05 16:48:49 +0000587 RegOffset);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000588 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
589
Rafael Espindolaa2845842006-10-05 16:48:49 +0000590 unsigned VReg = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
591 MF.addLiveIn(REGS[RegNo], VReg);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000592
593 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000594 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000595 MemOps.push_back(Store);
596 }
597 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
598 }
Rafael Espindola4b442b52006-05-23 02:48:20 +0000599
600 ArgValues.push_back(Root);
601
602 // Return the new list of results.
603 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
604 Op.Val->value_end());
Chris Lattner87428672006-08-11 17:22:35 +0000605 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Rafael Espindoladc124a22006-05-18 21:45:49 +0000606}
607
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000608static SDOperand GetCMP(ISD::CondCode CC, SDOperand LHS, SDOperand RHS,
609 SelectionDAG &DAG) {
610 MVT::ValueType vt = LHS.getValueType();
Rafael Espindola0d9fe762006-10-10 16:33:47 +0000611 assert(vt == MVT::i32 || vt == MVT::f32 || vt == MVT::f64);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000612
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000613 SDOperand Cmp = DAG.getNode(ARMISD::CMP, MVT::Flag, LHS, RHS);
Rafael Espindola42b62f32006-10-13 13:14:59 +0000614
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000615 if (vt != MVT::i32)
616 Cmp = DAG.getNode(ARMISD::FMSTAT, MVT::Flag, Cmp);
617 return Cmp;
618}
619
Rafael Espindola42b62f32006-10-13 13:14:59 +0000620static SDOperand GetARMCC(ISD::CondCode CC, MVT::ValueType vt,
621 SelectionDAG &DAG) {
622 assert(vt == MVT::i32 || vt == MVT::f32 || vt == MVT::f64);
623 if (vt == MVT::i32)
624 return DAG.getConstant(DAGIntCCToARMCC(CC), MVT::i32);
625 else
626 return DAG.getConstant(DAGFPCCToARMCC(CC), MVT::i32);
627}
628
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000629static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
630 SDOperand LHS = Op.getOperand(0);
631 SDOperand RHS = Op.getOperand(1);
632 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
633 SDOperand TrueVal = Op.getOperand(2);
634 SDOperand FalseVal = Op.getOperand(3);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000635 SDOperand Cmp = GetCMP(CC, LHS, RHS, DAG);
Rafael Espindola42b62f32006-10-13 13:14:59 +0000636 SDOperand ARMCC = GetARMCC(CC, LHS.getValueType(), DAG);
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000637 return DAG.getNode(ARMISD::SELECT, MVT::i32, TrueVal, FalseVal, ARMCC, Cmp);
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000638}
639
Rafael Espindola687bc492006-08-24 13:45:55 +0000640static SDOperand LowerBR_CC(SDOperand Op, SelectionDAG &DAG) {
641 SDOperand Chain = Op.getOperand(0);
642 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
643 SDOperand LHS = Op.getOperand(2);
644 SDOperand RHS = Op.getOperand(3);
645 SDOperand Dest = Op.getOperand(4);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000646 SDOperand Cmp = GetCMP(CC, LHS, RHS, DAG);
Rafael Espindola42b62f32006-10-13 13:14:59 +0000647 SDOperand ARMCC = GetARMCC(CC, LHS.getValueType(), DAG);
Rafael Espindola6f602de2006-08-24 16:13:15 +0000648 return DAG.getNode(ARMISD::BR, MVT::Other, Chain, Dest, ARMCC, Cmp);
Rafael Espindola687bc492006-08-24 13:45:55 +0000649}
650
Rafael Espindola27185192006-09-29 21:20:16 +0000651static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
Rafael Espindola9e071f02006-10-02 19:30:56 +0000652 SDOperand IntVal = Op.getOperand(0);
Rafael Espindola27185192006-09-29 21:20:16 +0000653 assert(IntVal.getValueType() == MVT::i32);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000654 MVT::ValueType vt = Op.getValueType();
655 assert(vt == MVT::f32 ||
656 vt == MVT::f64);
Rafael Espindola27185192006-09-29 21:20:16 +0000657
658 SDOperand Tmp = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, IntVal);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000659 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FSITOS : ARMISD::FSITOD;
660 return DAG.getNode(op, vt, Tmp);
Rafael Espindola27185192006-09-29 21:20:16 +0000661}
662
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000663static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
664 assert(Op.getValueType() == MVT::i32);
665 SDOperand FloatVal = Op.getOperand(0);
666 MVT::ValueType vt = FloatVal.getValueType();
667 assert(vt == MVT::f32 || vt == MVT::f64);
668
669 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FTOSIS : ARMISD::FTOSID;
670 SDOperand Tmp = DAG.getNode(op, MVT::f32, FloatVal);
671 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Tmp);
672}
673
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000674static SDOperand LowerUINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
675 SDOperand IntVal = Op.getOperand(0);
676 assert(IntVal.getValueType() == MVT::i32);
677 MVT::ValueType vt = Op.getValueType();
678 assert(vt == MVT::f32 ||
679 vt == MVT::f64);
680
681 SDOperand Tmp = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, IntVal);
682 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FUITOS : ARMISD::FUITOD;
683 return DAG.getNode(op, vt, Tmp);
684}
685
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000686static SDOperand LowerFP_TO_UINT(SDOperand Op, SelectionDAG &DAG) {
687 assert(Op.getValueType() == MVT::i32);
688 SDOperand FloatVal = Op.getOperand(0);
689 MVT::ValueType vt = FloatVal.getValueType();
690 assert(vt == MVT::f32 || vt == MVT::f64);
691
692 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FTOUIS : ARMISD::FTOUID;
693 SDOperand Tmp = DAG.getNode(op, MVT::f32, FloatVal);
694 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Tmp);
695}
696
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000697SDOperand ARMTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
698 switch (Op.getOpcode()) {
699 default:
700 assert(0 && "Should not custom lower this!");
Rafael Espindola1c8f0532006-05-15 22:34:39 +0000701 abort();
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000702 case ISD::ConstantPool:
703 return LowerConstantPool(Op, DAG);
704 case ISD::GlobalAddress:
705 return LowerGlobalAddress(Op, DAG);
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000706 case ISD::FP_TO_SINT:
707 return LowerFP_TO_SINT(Op, DAG);
Rafael Espindola27185192006-09-29 21:20:16 +0000708 case ISD::SINT_TO_FP:
709 return LowerSINT_TO_FP(Op, DAG);
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000710 case ISD::FP_TO_UINT:
711 return LowerFP_TO_UINT(Op, DAG);
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000712 case ISD::UINT_TO_FP:
713 return LowerUINT_TO_FP(Op, DAG);
Rafael Espindoladc124a22006-05-18 21:45:49 +0000714 case ISD::FORMAL_ARGUMENTS:
Rafael Espindola755be9b2006-08-25 17:55:16 +0000715 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex);
Rafael Espindolac3c1a862006-05-25 11:00:18 +0000716 case ISD::CALL:
717 return LowerCALL(Op, DAG);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000718 case ISD::RET:
719 return LowerRET(Op, DAG);
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000720 case ISD::SELECT_CC:
721 return LowerSELECT_CC(Op, DAG);
Rafael Espindola687bc492006-08-24 13:45:55 +0000722 case ISD::BR_CC:
723 return LowerBR_CC(Op, DAG);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000724 case ISD::VASTART:
725 return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000726 }
727}
728
729//===----------------------------------------------------------------------===//
730// Instruction Selector Implementation
731//===----------------------------------------------------------------------===//
732
733//===--------------------------------------------------------------------===//
734/// ARMDAGToDAGISel - ARM specific code to select ARM machine
735/// instructions for SelectionDAG operations.
736///
737namespace {
738class ARMDAGToDAGISel : public SelectionDAGISel {
739 ARMTargetLowering Lowering;
740
741public:
742 ARMDAGToDAGISel(TargetMachine &TM)
743 : SelectionDAGISel(Lowering), Lowering(TM) {
744 }
745
Evan Cheng9ade2182006-08-26 05:34:46 +0000746 SDNode *Select(SDOperand Op);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000747 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000748 bool SelectAddrRegImm(SDOperand N, SDOperand &Offset, SDOperand &Base);
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000749 bool SelectAddrMode1(SDOperand N, SDOperand &Arg, SDOperand &Shift,
750 SDOperand &ShiftType);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000751 bool SelectAddrMode5(SDOperand N, SDOperand &Arg, SDOperand &Offset);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000752
753 // Include the pieces autogenerated from the target description.
754#include "ARMGenDAGISel.inc"
755};
756
757void ARMDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
758 DEBUG(BB->dump());
759
760 DAG.setRoot(SelectRoot(DAG.getRoot()));
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000761 DAG.RemoveDeadNodes();
762
763 ScheduleAndEmitDAG(DAG);
764}
765
Rafael Espindola61369da2006-08-14 19:01:24 +0000766static bool isInt12Immediate(SDNode *N, short &Imm) {
767 if (N->getOpcode() != ISD::Constant)
768 return false;
769
770 int32_t t = cast<ConstantSDNode>(N)->getValue();
Rafael Espindola7246d332006-09-21 11:29:52 +0000771 int max = 1<<12;
Rafael Espindola61369da2006-08-14 19:01:24 +0000772 int min = -max;
773 if (t > min && t < max) {
774 Imm = t;
775 return true;
776 }
777 else
778 return false;
779}
780
781static bool isInt12Immediate(SDOperand Op, short &Imm) {
782 return isInt12Immediate(Op.Val, Imm);
783}
784
Rafael Espindola7246d332006-09-21 11:29:52 +0000785static uint32_t rotateL(uint32_t x) {
786 uint32_t bit31 = (x & (1 << 31)) >> 31;
787 uint32_t t = x << 1;
788 return t | bit31;
789}
790
791static bool isUInt8Immediate(uint32_t x) {
792 return x < (1 << 8);
793}
794
795static bool isRotInt8Immediate(uint32_t x) {
796 int r;
797 for (r = 0; r < 16; r++) {
798 if (isUInt8Immediate(x))
799 return true;
800 x = rotateL(rotateL(x));
801 }
802 return false;
803}
804
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000805bool ARMDAGToDAGISel::SelectAddrMode1(SDOperand N,
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000806 SDOperand &Arg,
807 SDOperand &Shift,
808 SDOperand &ShiftType) {
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000809 switch(N.getOpcode()) {
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000810 case ISD::Constant: {
Rafael Espindola7246d332006-09-21 11:29:52 +0000811 uint32_t val = cast<ConstantSDNode>(N)->getValue();
812 if(!isRotInt8Immediate(val)) {
813 const Type *t = MVT::getTypeForValueType(MVT::i32);
814 Constant *C = ConstantUInt::get(t, val);
815 int alignment = 2;
816 SDOperand Addr = CurDAG->getTargetConstantPool(C, MVT::i32, alignment);
817 SDOperand Z = CurDAG->getTargetConstant(0, MVT::i32);
818 SDNode *n = CurDAG->getTargetNode(ARM::ldr, MVT::i32, Z, Addr);
819 Arg = SDOperand(n, 0);
820 } else
821 Arg = CurDAG->getTargetConstant(val, MVT::i32);
822
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000823 Shift = CurDAG->getTargetConstant(0, MVT::i32);
824 ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32);
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000825 return true;
826 }
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000827 case ISD::SRA:
828 Arg = N.getOperand(0);
829 Shift = N.getOperand(1);
830 ShiftType = CurDAG->getTargetConstant(ARMShift::ASR, MVT::i32);
831 return true;
832 case ISD::SRL:
833 Arg = N.getOperand(0);
834 Shift = N.getOperand(1);
835 ShiftType = CurDAG->getTargetConstant(ARMShift::LSR, MVT::i32);
836 return true;
837 case ISD::SHL:
838 Arg = N.getOperand(0);
839 Shift = N.getOperand(1);
840 ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32);
841 return true;
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000842 }
Rafael Espindola1b3956b2006-09-11 19:23:32 +0000843
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000844 Arg = N;
845 Shift = CurDAG->getTargetConstant(0, MVT::i32);
846 ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32);
Rafael Espindola1b3956b2006-09-11 19:23:32 +0000847 return true;
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000848}
849
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000850bool ARMDAGToDAGISel::SelectAddrMode5(SDOperand N, SDOperand &Arg,
851 SDOperand &Offset) {
852 //TODO: detect offset
853 Offset = CurDAG->getTargetConstant(0, MVT::i32);
854 Arg = N;
855 return true;
856}
857
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000858//register plus/minus 12 bit offset
859bool ARMDAGToDAGISel::SelectAddrRegImm(SDOperand N, SDOperand &Offset,
860 SDOperand &Base) {
Rafael Espindolaf3a335c2006-08-17 17:09:40 +0000861 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(N)) {
862 Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32);
863 Offset = CurDAG->getTargetConstant(0, MVT::i32);
864 return true;
865 }
Rafael Espindola61369da2006-08-14 19:01:24 +0000866 if (N.getOpcode() == ISD::ADD) {
867 short imm = 0;
868 if (isInt12Immediate(N.getOperand(1), imm)) {
869 Offset = CurDAG->getTargetConstant(imm, MVT::i32);
870 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
871 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
872 } else {
873 Base = N.getOperand(0);
874 }
875 return true; // [r+i]
876 }
877 }
878
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000879 Offset = CurDAG->getTargetConstant(0, MVT::i32);
Rafael Espindolaaefe1422006-07-10 01:41:35 +0000880 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
881 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
882 }
883 else
884 Base = N;
885 return true; //any address fits in a register
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000886}
887
Evan Cheng9ade2182006-08-26 05:34:46 +0000888SDNode *ARMDAGToDAGISel::Select(SDOperand Op) {
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000889 SDNode *N = Op.Val;
890
891 switch (N->getOpcode()) {
892 default:
Evan Cheng9ade2182006-08-26 05:34:46 +0000893 return SelectCode(Op);
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000894 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000895 }
Evan Cheng64a752f2006-08-11 09:08:15 +0000896 return NULL;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000897}
898
899} // end anonymous namespace
900
901/// createARMISelDag - This pass converts a legalized DAG into a
902/// ARM-specific DAG, ready for instruction scheduling.
903///
904FunctionPass *llvm::createARMISelDag(TargetMachine &TM) {
905 return new ARMDAGToDAGISel(TM);
906}