blob: 43f54acd1cefc16b3d7b93b05388f8adb0a7bd39 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
15#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000016#include "llvm/CallingConv.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "llvm/DerivedTypes.h"
18#include "llvm/Function.h"
Rafael Espindola7246d332006-09-21 11:29:52 +000019#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020#include "llvm/Intrinsics.h"
21#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/SelectionDAG.h"
25#include "llvm/CodeGen/SelectionDAGISel.h"
26#include "llvm/CodeGen/SSARegMap.h"
27#include "llvm/Target/TargetLowering.h"
28#include "llvm/Support/Debug.h"
29#include <iostream>
Rafael Espindolaa2845842006-10-05 16:48:49 +000030#include <vector>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031using namespace llvm;
32
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033namespace {
34 class ARMTargetLowering : public TargetLowering {
Rafael Espindola755be9b2006-08-25 17:55:16 +000035 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000036 public:
37 ARMTargetLowering(TargetMachine &TM);
38 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
Rafael Espindola84b19be2006-07-16 01:02:57 +000039 virtual const char *getTargetNodeName(unsigned Opcode) const;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000040 };
41
42}
43
44ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
45 : TargetLowering(TM) {
Rafael Espindola3717ca92006-08-20 01:49:49 +000046 addRegisterClass(MVT::i32, ARM::IntRegsRegisterClass);
Rafael Espindola27185192006-09-29 21:20:16 +000047 addRegisterClass(MVT::f32, ARM::FPRegsRegisterClass);
48 addRegisterClass(MVT::f64, ARM::DFPRegsRegisterClass);
Rafael Espindola3717ca92006-08-20 01:49:49 +000049
Rafael Espindolaad557f92006-10-09 14:13:40 +000050 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
51
Rafael Espindolab47e1d02006-10-10 18:55:14 +000052 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Rafael Espindola27185192006-09-29 21:20:16 +000053 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Rafael Espindola3717ca92006-08-20 01:49:49 +000054
Rafael Espindola493a7fc2006-10-10 20:38:57 +000055 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +000056 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
57
Rafael Espindola06c1e7e2006-08-01 12:58:43 +000058 setOperationAction(ISD::RET, MVT::Other, Custom);
59 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
60 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Rafael Espindola341b8642006-08-04 12:48:42 +000061
Rafael Espindola6495bdd2006-10-19 12:06:50 +000062 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
63 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
64 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
65
Rafael Espindola48bc9fb2006-10-09 16:28:33 +000066 setOperationAction(ISD::SELECT, MVT::i32, Expand);
67
Rafael Espindola3c000bf2006-08-21 22:00:32 +000068 setOperationAction(ISD::SETCC, MVT::i32, Expand);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +000069 setOperationAction(ISD::SETCC, MVT::f32, Expand);
70 setOperationAction(ISD::SETCC, MVT::f64, Expand);
71
Rafael Espindola3c000bf2006-08-21 22:00:32 +000072 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
Rafael Espindolad8ed7f82006-10-23 20:08:22 +000073
74 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
75
Rafael Espindola4749aa42006-10-19 10:56:43 +000076 setOperationAction(ISD::BRIND, MVT::i32, Expand);
Rafael Espindola687bc492006-08-24 13:45:55 +000077 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +000078 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
79 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Rafael Espindola3c000bf2006-08-21 22:00:32 +000080
Rafael Espindolad2b56682006-10-14 17:59:54 +000081 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
82
Rafael Espindola0505be02006-10-16 21:10:32 +000083 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
84 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
85 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Rafael Espindola226f8bc2006-10-17 21:05:33 +000086 setOperationAction(ISD::SDIV, MVT::i32, Expand);
87 setOperationAction(ISD::UDIV, MVT::i32, Expand);
88 setOperationAction(ISD::SREM, MVT::i32, Expand);
89 setOperationAction(ISD::UREM, MVT::i32, Expand);
Rafael Espindola0505be02006-10-16 21:10:32 +000090
Rafael Espindola755be9b2006-08-25 17:55:16 +000091 setOperationAction(ISD::VASTART, MVT::Other, Custom);
92 setOperationAction(ISD::VAEND, MVT::Other, Expand);
93
Rafael Espindolacd71da52006-10-03 17:27:58 +000094 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
95 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
96
Rafael Espindola341b8642006-08-04 12:48:42 +000097 setSchedulingPreference(SchedulingForRegPressure);
Rafael Espindola3717ca92006-08-20 01:49:49 +000098 computeRegisterProperties();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000099}
100
Rafael Espindola84b19be2006-07-16 01:02:57 +0000101namespace llvm {
102 namespace ARMISD {
103 enum NodeType {
104 // Start the numbering where the builting ops and target ops leave off.
105 FIRST_NUMBER = ISD::BUILTIN_OP_END+ARM::INSTRUCTION_LIST_END,
106 /// CALL - A direct function call.
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000107 CALL,
108
109 /// Return with a flag operand.
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000110 RET_FLAG,
111
112 CMP,
113
Rafael Espindola687bc492006-08-24 13:45:55 +0000114 SELECT,
115
Rafael Espindola27185192006-09-29 21:20:16 +0000116 BR,
117
Rafael Espindola9e071f02006-10-02 19:30:56 +0000118 FSITOS,
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000119 FTOSIS,
Rafael Espindola9e071f02006-10-02 19:30:56 +0000120
121 FSITOD,
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000122 FTOSID,
Rafael Espindola9e071f02006-10-02 19:30:56 +0000123
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000124 FUITOS,
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000125 FTOUIS,
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000126
127 FUITOD,
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000128 FTOUID,
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000129
Rafael Espindolaa2845842006-10-05 16:48:49 +0000130 FMRRD,
131
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000132 FMDRR,
133
134 FMSTAT
Rafael Espindola84b19be2006-07-16 01:02:57 +0000135 };
136 }
137}
138
Rafael Espindola42b62f32006-10-13 13:14:59 +0000139/// DAGFPCCToARMCC - Convert a DAG fp condition code to an ARM CC
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000140// Unordered = !N & !Z & C & V = V
141// Ordered = N | Z | !C | !V = N | Z | !V
Rafael Espindola42b62f32006-10-13 13:14:59 +0000142static ARMCC::CondCodes DAGFPCCToARMCC(ISD::CondCode CC) {
Rafael Espindola6f602de2006-08-24 16:13:15 +0000143 switch (CC) {
Rafael Espindolaebdabda2006-09-21 13:06:26 +0000144 default:
Rafael Espindola42b62f32006-10-13 13:14:59 +0000145 assert(0 && "Unknown fp condition code!");
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000146// SETOEQ = (N | Z | !V) & Z = Z = EQ
147 case ISD::SETEQ:
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000148 case ISD::SETOEQ: return ARMCC::EQ;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000149// SETOGT = (N | Z | !V) & !N & !Z = !V &!N &!Z = (N = V) & !Z = GT
150 case ISD::SETGT:
Rafael Espindola42b62f32006-10-13 13:14:59 +0000151 case ISD::SETOGT: return ARMCC::GT;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000152// SETOGE = (N | Z | !V) & !N = (Z | !V) & !N = !V & !N = GE
153 case ISD::SETGE:
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000154 case ISD::SETOGE: return ARMCC::GE;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000155// SETOLT = (N | Z | !V) & N = N = MI
156 case ISD::SETLT:
157 case ISD::SETOLT: return ARMCC::MI;
158// SETOLE = (N | Z | !V) & (N | Z) = N | Z = !C | Z = LS
159 case ISD::SETLE:
160 case ISD::SETOLE: return ARMCC::LS;
161// SETONE = (N | Z | !V) & !Z = (N | !V) & Z = !V & Z = Z = NE
162 case ISD::SETNE:
Rafael Espindola42b62f32006-10-13 13:14:59 +0000163 case ISD::SETONE: return ARMCC::NE;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000164// SETO = N | Z | !V = Z | !V = !V = VC
165 case ISD::SETO: return ARMCC::VC;
166// SETUO = V = VS
167 case ISD::SETUO: return ARMCC::VS;
168// SETUEQ = V | Z = ??
169// SETUGT = V | (!Z & !N) = !Z & !N = !Z & C = HI
170 case ISD::SETUGT: return ARMCC::HI;
171// SETUGE = V | !N = !N = PL
Rafael Espindola42b62f32006-10-13 13:14:59 +0000172 case ISD::SETUGE: return ARMCC::PL;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000173// SETULT = V | N = ??
174// SETULE = V | Z | N = ??
175// SETUNE = V | !Z = !Z = NE
Rafael Espindola42b62f32006-10-13 13:14:59 +0000176 case ISD::SETUNE: return ARMCC::NE;
177 }
178}
179
180/// DAGIntCCToARMCC - Convert a DAG integer condition code to an ARM CC
181static ARMCC::CondCodes DAGIntCCToARMCC(ISD::CondCode CC) {
182 switch (CC) {
183 default:
184 assert(0 && "Unknown integer condition code!");
185 case ISD::SETEQ: return ARMCC::EQ;
186 case ISD::SETNE: return ARMCC::NE;
187 case ISD::SETLT: return ARMCC::LT;
188 case ISD::SETLE: return ARMCC::LE;
189 case ISD::SETGT: return ARMCC::GT;
190 case ISD::SETGE: return ARMCC::GE;
Rafael Espindolabc4cec92006-09-03 13:19:16 +0000191 case ISD::SETULT: return ARMCC::CC;
Rafael Espindola42b62f32006-10-13 13:14:59 +0000192 case ISD::SETULE: return ARMCC::LS;
193 case ISD::SETUGT: return ARMCC::HI;
194 case ISD::SETUGE: return ARMCC::CS;
Rafael Espindola6f602de2006-08-24 16:13:15 +0000195 }
196}
197
Rafael Espindola84b19be2006-07-16 01:02:57 +0000198const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
199 switch (Opcode) {
200 default: return 0;
201 case ARMISD::CALL: return "ARMISD::CALL";
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000202 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000203 case ARMISD::SELECT: return "ARMISD::SELECT";
204 case ARMISD::CMP: return "ARMISD::CMP";
Rafael Espindola687bc492006-08-24 13:45:55 +0000205 case ARMISD::BR: return "ARMISD::BR";
Rafael Espindola27185192006-09-29 21:20:16 +0000206 case ARMISD::FSITOS: return "ARMISD::FSITOS";
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000207 case ARMISD::FTOSIS: return "ARMISD::FTOSIS";
Rafael Espindola9e071f02006-10-02 19:30:56 +0000208 case ARMISD::FSITOD: return "ARMISD::FSITOD";
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000209 case ARMISD::FTOSID: return "ARMISD::FTOSID";
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000210 case ARMISD::FUITOS: return "ARMISD::FUITOS";
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000211 case ARMISD::FTOUIS: return "ARMISD::FTOUIS";
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000212 case ARMISD::FUITOD: return "ARMISD::FUITOD";
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000213 case ARMISD::FTOUID: return "ARMISD::FTOUID";
Rafael Espindola9e071f02006-10-02 19:30:56 +0000214 case ARMISD::FMRRD: return "ARMISD::FMRRD";
Rafael Espindolaa2845842006-10-05 16:48:49 +0000215 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000216 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
Rafael Espindola84b19be2006-07-16 01:02:57 +0000217 }
218}
219
Rafael Espindolaa2845842006-10-05 16:48:49 +0000220class ArgumentLayout {
221 std::vector<bool> is_reg;
222 std::vector<unsigned> pos;
223 std::vector<MVT::ValueType> types;
224public:
Rafael Espindola39b5a212006-10-05 17:46:48 +0000225 ArgumentLayout(const std::vector<MVT::ValueType> &Types) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000226 types = Types;
227
228 unsigned RegNum = 0;
229 unsigned StackOffset = 0;
Rafael Espindola39b5a212006-10-05 17:46:48 +0000230 for(std::vector<MVT::ValueType>::const_iterator I = Types.begin();
Rafael Espindolaa2845842006-10-05 16:48:49 +0000231 I != Types.end();
232 ++I) {
233 MVT::ValueType VT = *I;
234 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
235 unsigned size = MVT::getSizeInBits(VT)/32;
236
237 RegNum = ((RegNum + size - 1) / size) * size;
238 if (RegNum < 4) {
239 pos.push_back(RegNum);
240 is_reg.push_back(true);
241 RegNum += size;
242 } else {
243 unsigned bytes = size * 32/8;
244 StackOffset = ((StackOffset + bytes - 1) / bytes) * bytes;
245 pos.push_back(StackOffset);
246 is_reg.push_back(false);
247 StackOffset += bytes;
248 }
249 }
250 }
251 unsigned getRegisterNum(unsigned argNum) {
252 assert(isRegister(argNum));
253 return pos[argNum];
254 }
255 unsigned getOffset(unsigned argNum) {
256 assert(isOffset(argNum));
257 return pos[argNum];
258 }
259 unsigned isRegister(unsigned argNum) {
260 assert(argNum < is_reg.size());
261 return is_reg[argNum];
262 }
263 unsigned isOffset(unsigned argNum) {
264 return !isRegister(argNum);
265 }
266 MVT::ValueType getType(unsigned argNum) {
267 assert(argNum < types.size());
268 return types[argNum];
269 }
270 unsigned getStackSize(void) {
271 int last = is_reg.size() - 1;
Rafael Espindolaaf1dabe2006-10-06 17:26:30 +0000272 if (last < 0)
273 return 0;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000274 if (isRegister(last))
275 return 0;
276 return getOffset(last) + MVT::getSizeInBits(getType(last))/8;
277 }
278 int lastRegArg(void) {
279 int size = is_reg.size();
280 int last = 0;
281 while(last < size && isRegister(last))
282 last++;
283 last--;
284 return last;
285 }
Rafael Espindolaaf1dabe2006-10-06 17:26:30 +0000286 int lastRegNum(void) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000287 int l = lastRegArg();
288 if (l < 0)
289 return -1;
290 unsigned r = getRegisterNum(l);
291 MVT::ValueType t = getType(l);
292 assert(t == MVT::i32 || t == MVT::f32 || t == MVT::f64);
293 if (t == MVT::f64)
294 return r + 1;
295 return r;
296 }
297};
298
Rafael Espindola84b19be2006-07-16 01:02:57 +0000299// This transforms a ISD::CALL node into a
300// callseq_star <- ARMISD:CALL <- callseq_end
301// chain
Rafael Espindolac3c1a862006-05-25 11:00:18 +0000302static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) {
Rafael Espindola84b19be2006-07-16 01:02:57 +0000303 SDOperand Chain = Op.getOperand(0);
304 unsigned CallConv = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Rafael Espindola5f1b6982006-10-18 12:03:07 +0000305 assert((CallConv == CallingConv::C ||
306 CallConv == CallingConv::Fast)
307 && "unknown calling convention");
Rafael Espindola84b19be2006-07-16 01:02:57 +0000308 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000309 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000310 SDOperand Callee = Op.getOperand(4);
311 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Rafael Espindola1a009462006-08-08 13:02:29 +0000312 SDOperand StackPtr = DAG.getRegister(ARM::R13, MVT::i32);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000313 static const unsigned regs[] = {
Rafael Espindolafac00a92006-07-25 20:17:20 +0000314 ARM::R0, ARM::R1, ARM::R2, ARM::R3
315 };
316
Rafael Espindolaa2845842006-10-05 16:48:49 +0000317 std::vector<MVT::ValueType> Types;
318 for (unsigned i = 0; i < NumOps; ++i) {
319 MVT::ValueType VT = Op.getOperand(5+2*i).getValueType();
320 Types.push_back(VT);
321 }
322 ArgumentLayout Layout(Types);
Rafael Espindolafac00a92006-07-25 20:17:20 +0000323
Rafael Espindolaa2845842006-10-05 16:48:49 +0000324 unsigned NumBytes = Layout.getStackSize();
325
326 Chain = DAG.getCALLSEQ_START(Chain,
327 DAG.getConstant(NumBytes, MVT::i32));
328
329 //Build a sequence of stores
330 std::vector<SDOperand> MemOpChains;
331 for (unsigned i = Layout.lastRegArg() + 1; i < NumOps; ++i) {
332 SDOperand Arg = Op.getOperand(5+2*i);
333 unsigned ArgOffset = Layout.getOffset(i);
334 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
335 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000336 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Rafael Espindolafac00a92006-07-25 20:17:20 +0000337 }
Rafael Espindola1a009462006-08-08 13:02:29 +0000338 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +0000339 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
340 &MemOpChains[0], MemOpChains.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000341
Rafael Espindola0505be02006-10-16 21:10:32 +0000342 // If the callee is a GlobalAddress node (quite common, every direct call is)
343 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
344 // Likewise ExternalSymbol -> TargetExternalSymbol.
345 assert(Callee.getValueType() == MVT::i32);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000346 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Rafael Espindola0505be02006-10-16 21:10:32 +0000347 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i32);
348 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
349 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000350
351 // If this is a direct call, pass the chain and the callee.
352 assert (Callee.Val);
353 std::vector<SDOperand> Ops;
354 Ops.push_back(Chain);
355 Ops.push_back(Callee);
356
Rafael Espindolaa2845842006-10-05 16:48:49 +0000357 // Build a sequence of copy-to-reg nodes chained together with token chain
358 // and flag operands which copy the outgoing args into the appropriate regs.
359 SDOperand InFlag;
Rafael Espindolaaf1dabe2006-10-06 17:26:30 +0000360 for (int i = 0, e = Layout.lastRegArg(); i <= e; ++i) {
Rafael Espindola4a408d42006-10-06 12:50:22 +0000361 SDOperand Arg = Op.getOperand(5+2*i);
362 unsigned RegNum = Layout.getRegisterNum(i);
363 unsigned Reg1 = regs[RegNum];
364 MVT::ValueType VT = Layout.getType(i);
365 assert(VT == Arg.getValueType());
366 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000367
368 // Add argument register to the end of the list so that it is known live
369 // into the call.
Rafael Espindola4a408d42006-10-06 12:50:22 +0000370 Ops.push_back(DAG.getRegister(Reg1, MVT::i32));
371 if (VT == MVT::f64) {
372 unsigned Reg2 = regs[RegNum + 1];
373 SDOperand SDReg1 = DAG.getRegister(Reg1, MVT::i32);
374 SDOperand SDReg2 = DAG.getRegister(Reg2, MVT::i32);
375
376 Ops.push_back(DAG.getRegister(Reg2, MVT::i32));
377 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola935b1f82006-10-06 20:33:26 +0000378 SDOperand Ops[] = {Chain, SDReg1, SDReg2, Arg, InFlag};
379 Chain = DAG.getNode(ARMISD::FMRRD, VTs, Ops, InFlag.Val ? 5 : 4);
Rafael Espindola4a408d42006-10-06 12:50:22 +0000380 } else {
381 if (VT == MVT::f32)
382 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Arg);
383 Chain = DAG.getCopyToReg(Chain, Reg1, Arg, InFlag);
384 }
385 InFlag = Chain.getValue(1);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000386 }
387
388 std::vector<MVT::ValueType> NodeTys;
389 NodeTys.push_back(MVT::Other); // Returns a chain
390 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Rafael Espindola7a53bd02006-08-09 16:41:12 +0000391
Rafael Espindola84b19be2006-07-16 01:02:57 +0000392 unsigned CallOpc = ARMISD::CALL;
Rafael Espindolafac00a92006-07-25 20:17:20 +0000393 if (InFlag.Val)
394 Ops.push_back(InFlag);
Chris Lattner87428672006-08-11 17:22:35 +0000395 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000396 InFlag = Chain.getValue(1);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000397
Rafael Espindolafac00a92006-07-25 20:17:20 +0000398 std::vector<SDOperand> ResultVals;
399 NodeTys.clear();
400
401 // If the call has results, copy the values out of the ret val registers.
Rafael Espindola614057b2006-10-06 19:10:05 +0000402 MVT::ValueType VT = Op.Val->getValueType(0);
403 if (VT != MVT::Other) {
404 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
Rafael Espindola614057b2006-10-06 19:10:05 +0000405
406 SDOperand Value1 = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag);
407 Chain = Value1.getValue(1);
408 InFlag = Value1.getValue(2);
Rafael Espindola26a76d12006-10-13 16:47:22 +0000409 NodeTys.push_back(VT);
410 if (VT == MVT::i32) {
411 ResultVals.push_back(Value1);
412 if (Op.Val->getValueType(1) == MVT::i32) {
413 SDOperand Value2 = DAG.getCopyFromReg(Chain, ARM::R1, MVT::i32, InFlag);
414 Chain = Value2.getValue(1);
415 ResultVals.push_back(Value2);
416 NodeTys.push_back(VT);
417 }
418 }
419 if (VT == MVT::f32) {
420 SDOperand Value = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Value1);
421 ResultVals.push_back(Value);
422 }
Rafael Espindola614057b2006-10-06 19:10:05 +0000423 if (VT == MVT::f64) {
424 SDOperand Value2 = DAG.getCopyFromReg(Chain, ARM::R1, MVT::i32, InFlag);
425 Chain = Value2.getValue(1);
Rafael Espindola26a76d12006-10-13 16:47:22 +0000426 SDOperand Value = DAG.getNode(ARMISD::FMDRR, MVT::f64, Value1, Value2);
427 ResultVals.push_back(Value);
Rafael Espindola614057b2006-10-06 19:10:05 +0000428 }
Rafael Espindolafac00a92006-07-25 20:17:20 +0000429 }
Rafael Espindola84b19be2006-07-16 01:02:57 +0000430
431 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
432 DAG.getConstant(NumBytes, MVT::i32));
Rafael Espindolafac00a92006-07-25 20:17:20 +0000433 NodeTys.push_back(MVT::Other);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000434
Rafael Espindolafac00a92006-07-25 20:17:20 +0000435 if (ResultVals.empty())
436 return Chain;
437
438 ResultVals.push_back(Chain);
Chris Lattner87428672006-08-11 17:22:35 +0000439 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys, &ResultVals[0],
440 ResultVals.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000441 return Res.getValue(Op.ResNo);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000442}
443
444static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
445 SDOperand Copy;
Rafael Espindola4b023672006-06-05 22:26:14 +0000446 SDOperand Chain = Op.getOperand(0);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000447 SDOperand R0 = DAG.getRegister(ARM::R0, MVT::i32);
448 SDOperand R1 = DAG.getRegister(ARM::R1, MVT::i32);
449
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000450 switch(Op.getNumOperands()) {
451 default:
452 assert(0 && "Do not know how to return this many arguments!");
453 abort();
Rafael Espindola4b023672006-06-05 22:26:14 +0000454 case 1: {
455 SDOperand LR = DAG.getRegister(ARM::R14, MVT::i32);
Rafael Espindola6312da02006-08-03 22:50:11 +0000456 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Chain);
Rafael Espindola4b023672006-06-05 22:26:14 +0000457 }
Rafael Espindola27185192006-09-29 21:20:16 +0000458 case 3: {
459 SDOperand Val = Op.getOperand(1);
460 assert(Val.getValueType() == MVT::i32 ||
Rafael Espindola9e071f02006-10-02 19:30:56 +0000461 Val.getValueType() == MVT::f32 ||
462 Val.getValueType() == MVT::f64);
Rafael Espindola27185192006-09-29 21:20:16 +0000463
Rafael Espindola9e071f02006-10-02 19:30:56 +0000464 if (Val.getValueType() == MVT::f64) {
465 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Flag);
466 SDOperand Ops[] = {Chain, R0, R1, Val};
467 Copy = DAG.getNode(ARMISD::FMRRD, VTs, Ops, 4);
468 } else {
469 if (Val.getValueType() == MVT::f32)
470 Val = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Val);
471 Copy = DAG.getCopyToReg(Chain, R0, Val, SDOperand());
472 }
473
474 if (DAG.getMachineFunction().liveout_empty()) {
Rafael Espindola4b023672006-06-05 22:26:14 +0000475 DAG.getMachineFunction().addLiveOut(ARM::R0);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000476 if (Val.getValueType() == MVT::f64)
477 DAG.getMachineFunction().addLiveOut(ARM::R1);
478 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000479 break;
Rafael Espindola27185192006-09-29 21:20:16 +0000480 }
Rafael Espindola3a02f022006-09-04 19:05:01 +0000481 case 5:
482 Copy = DAG.getCopyToReg(Chain, ARM::R1, Op.getOperand(3), SDOperand());
483 Copy = DAG.getCopyToReg(Copy, ARM::R0, Op.getOperand(1), Copy.getValue(1));
484 // If we haven't noted the R0+R1 are live out, do so now.
485 if (DAG.getMachineFunction().liveout_empty()) {
486 DAG.getMachineFunction().addLiveOut(ARM::R0);
487 DAG.getMachineFunction().addLiveOut(ARM::R1);
488 }
489 break;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000490 }
Rafael Espindola4b023672006-06-05 22:26:14 +0000491
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000492 //We must use RET_FLAG instead of BRIND because BRIND doesn't have a flag
493 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000494}
495
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000496static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
497 MVT::ValueType PtrVT = Op.getValueType();
498 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000499 Constant *C = CP->getConstVal();
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000500 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
501
502 return CPI;
503}
504
505static SDOperand LowerGlobalAddress(SDOperand Op,
506 SelectionDAG &DAG) {
507 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Rafael Espindola61369da2006-08-14 19:01:24 +0000508 int alignment = 2;
509 SDOperand CPAddr = DAG.getConstantPool(GV, MVT::i32, alignment);
Evan Cheng466685d2006-10-09 20:57:25 +0000510 return DAG.getLoad(MVT::i32, DAG.getEntryNode(), CPAddr, NULL, 0);
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000511}
512
Rafael Espindola755be9b2006-08-25 17:55:16 +0000513static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
514 unsigned VarArgsFrameIndex) {
515 // vastart just stores the address of the VarArgsFrameIndex slot into the
516 // memory location argument.
517 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
518 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000519 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
520 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV->getValue(),
521 SV->getOffset());
Rafael Espindola755be9b2006-08-25 17:55:16 +0000522}
523
524static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
525 int &VarArgsFrameIndex) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000526 MachineFunction &MF = DAG.getMachineFunction();
527 MachineFrameInfo *MFI = MF.getFrameInfo();
528 SSARegMap *RegMap = MF.getSSARegMap();
529 unsigned NumArgs = Op.Val->getNumValues()-1;
530 SDOperand Root = Op.getOperand(0);
531 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
532 static const unsigned REGS[] = {
533 ARM::R0, ARM::R1, ARM::R2, ARM::R3
534 };
535
536 std::vector<MVT::ValueType> Types(Op.Val->value_begin(), Op.Val->value_end() - 1);
537 ArgumentLayout Layout(Types);
538
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000539 std::vector<SDOperand> ArgValues;
Rafael Espindola755be9b2006-08-25 17:55:16 +0000540 for (unsigned ArgNo = 0; ArgNo < NumArgs; ++ArgNo) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000541 MVT::ValueType VT = Types[ArgNo];
Rafael Espindola4b442b52006-05-23 02:48:20 +0000542
Rafael Espindolaa2845842006-10-05 16:48:49 +0000543 SDOperand Value;
544 if (Layout.isRegister(ArgNo)) {
545 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
546 unsigned RegNum = Layout.getRegisterNum(ArgNo);
547 unsigned Reg1 = REGS[RegNum];
548 unsigned VReg1 = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
549 SDOperand Value1 = DAG.getCopyFromReg(Root, VReg1, MVT::i32);
550 MF.addLiveIn(Reg1, VReg1);
551 if (VT == MVT::f64) {
552 unsigned Reg2 = REGS[RegNum + 1];
553 unsigned VReg2 = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
554 SDOperand Value2 = DAG.getCopyFromReg(Root, VReg2, MVT::i32);
555 MF.addLiveIn(Reg2, VReg2);
556 Value = DAG.getNode(ARMISD::FMDRR, MVT::f64, Value1, Value2);
557 } else {
558 Value = Value1;
559 if (VT == MVT::f32)
560 Value = DAG.getNode(ISD::BIT_CONVERT, VT, Value);
561 }
562 } else {
563 // If the argument is actually used, emit a load from the right stack
564 // slot.
565 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
566 unsigned Offset = Layout.getOffset(ArgNo);
567 unsigned Size = MVT::getSizeInBits(VT)/8;
568 int FI = MFI->CreateFixedObject(Size, Offset);
569 SDOperand FIN = DAG.getFrameIndex(FI, VT);
Evan Cheng466685d2006-10-09 20:57:25 +0000570 Value = DAG.getLoad(VT, Root, FIN, NULL, 0);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000571 } else {
572 Value = DAG.getNode(ISD::UNDEF, VT);
573 }
574 }
575 ArgValues.push_back(Value);
Rafael Espindola4b442b52006-05-23 02:48:20 +0000576 }
577
Rafael Espindolaa2845842006-10-05 16:48:49 +0000578 unsigned NextRegNum = Layout.lastRegNum() + 1;
579
Rafael Espindola755be9b2006-08-25 17:55:16 +0000580 if (isVarArg) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000581 //If this function is vararg we must store the remaing
582 //registers so that they can be acessed with va_start
Rafael Espindola755be9b2006-08-25 17:55:16 +0000583 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(MVT::i32)/8,
Rafael Espindolaa2845842006-10-05 16:48:49 +0000584 -16 + NextRegNum * 4);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000585
Rafael Espindola755be9b2006-08-25 17:55:16 +0000586 SmallVector<SDOperand, 4> MemOps;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000587 for (unsigned RegNo = NextRegNum; RegNo < 4; ++RegNo) {
588 int RegOffset = - (4 - RegNo) * 4;
Rafael Espindola755be9b2006-08-25 17:55:16 +0000589 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(MVT::i32)/8,
Rafael Espindolaa2845842006-10-05 16:48:49 +0000590 RegOffset);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000591 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
592
Rafael Espindolaa2845842006-10-05 16:48:49 +0000593 unsigned VReg = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
594 MF.addLiveIn(REGS[RegNo], VReg);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000595
596 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000597 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000598 MemOps.push_back(Store);
599 }
600 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
601 }
Rafael Espindola4b442b52006-05-23 02:48:20 +0000602
603 ArgValues.push_back(Root);
604
605 // Return the new list of results.
606 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
607 Op.Val->value_end());
Chris Lattner87428672006-08-11 17:22:35 +0000608 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Rafael Espindoladc124a22006-05-18 21:45:49 +0000609}
610
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000611static SDOperand GetCMP(ISD::CondCode CC, SDOperand LHS, SDOperand RHS,
612 SelectionDAG &DAG) {
613 MVT::ValueType vt = LHS.getValueType();
Rafael Espindola0d9fe762006-10-10 16:33:47 +0000614 assert(vt == MVT::i32 || vt == MVT::f32 || vt == MVT::f64);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000615
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000616 SDOperand Cmp = DAG.getNode(ARMISD::CMP, MVT::Flag, LHS, RHS);
Rafael Espindola42b62f32006-10-13 13:14:59 +0000617
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000618 if (vt != MVT::i32)
619 Cmp = DAG.getNode(ARMISD::FMSTAT, MVT::Flag, Cmp);
620 return Cmp;
621}
622
Rafael Espindola42b62f32006-10-13 13:14:59 +0000623static SDOperand GetARMCC(ISD::CondCode CC, MVT::ValueType vt,
624 SelectionDAG &DAG) {
625 assert(vt == MVT::i32 || vt == MVT::f32 || vt == MVT::f64);
626 if (vt == MVT::i32)
627 return DAG.getConstant(DAGIntCCToARMCC(CC), MVT::i32);
628 else
629 return DAG.getConstant(DAGFPCCToARMCC(CC), MVT::i32);
630}
631
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000632static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
633 SDOperand LHS = Op.getOperand(0);
634 SDOperand RHS = Op.getOperand(1);
635 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
636 SDOperand TrueVal = Op.getOperand(2);
637 SDOperand FalseVal = Op.getOperand(3);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000638 SDOperand Cmp = GetCMP(CC, LHS, RHS, DAG);
Rafael Espindola42b62f32006-10-13 13:14:59 +0000639 SDOperand ARMCC = GetARMCC(CC, LHS.getValueType(), DAG);
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000640 return DAG.getNode(ARMISD::SELECT, MVT::i32, TrueVal, FalseVal, ARMCC, Cmp);
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000641}
642
Rafael Espindola687bc492006-08-24 13:45:55 +0000643static SDOperand LowerBR_CC(SDOperand Op, SelectionDAG &DAG) {
644 SDOperand Chain = Op.getOperand(0);
645 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
646 SDOperand LHS = Op.getOperand(2);
647 SDOperand RHS = Op.getOperand(3);
648 SDOperand Dest = Op.getOperand(4);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000649 SDOperand Cmp = GetCMP(CC, LHS, RHS, DAG);
Rafael Espindola42b62f32006-10-13 13:14:59 +0000650 SDOperand ARMCC = GetARMCC(CC, LHS.getValueType(), DAG);
Rafael Espindola6f602de2006-08-24 16:13:15 +0000651 return DAG.getNode(ARMISD::BR, MVT::Other, Chain, Dest, ARMCC, Cmp);
Rafael Espindola687bc492006-08-24 13:45:55 +0000652}
653
Rafael Espindola27185192006-09-29 21:20:16 +0000654static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
Rafael Espindola9e071f02006-10-02 19:30:56 +0000655 SDOperand IntVal = Op.getOperand(0);
Rafael Espindola27185192006-09-29 21:20:16 +0000656 assert(IntVal.getValueType() == MVT::i32);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000657 MVT::ValueType vt = Op.getValueType();
658 assert(vt == MVT::f32 ||
659 vt == MVT::f64);
Rafael Espindola27185192006-09-29 21:20:16 +0000660
661 SDOperand Tmp = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, IntVal);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000662 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FSITOS : ARMISD::FSITOD;
663 return DAG.getNode(op, vt, Tmp);
Rafael Espindola27185192006-09-29 21:20:16 +0000664}
665
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000666static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
667 assert(Op.getValueType() == MVT::i32);
668 SDOperand FloatVal = Op.getOperand(0);
669 MVT::ValueType vt = FloatVal.getValueType();
670 assert(vt == MVT::f32 || vt == MVT::f64);
671
672 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FTOSIS : ARMISD::FTOSID;
673 SDOperand Tmp = DAG.getNode(op, MVT::f32, FloatVal);
674 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Tmp);
675}
676
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000677static SDOperand LowerUINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
678 SDOperand IntVal = Op.getOperand(0);
679 assert(IntVal.getValueType() == MVT::i32);
680 MVT::ValueType vt = Op.getValueType();
681 assert(vt == MVT::f32 ||
682 vt == MVT::f64);
683
684 SDOperand Tmp = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, IntVal);
685 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FUITOS : ARMISD::FUITOD;
686 return DAG.getNode(op, vt, Tmp);
687}
688
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000689static SDOperand LowerFP_TO_UINT(SDOperand Op, SelectionDAG &DAG) {
690 assert(Op.getValueType() == MVT::i32);
691 SDOperand FloatVal = Op.getOperand(0);
692 MVT::ValueType vt = FloatVal.getValueType();
693 assert(vt == MVT::f32 || vt == MVT::f64);
694
695 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FTOUIS : ARMISD::FTOUID;
696 SDOperand Tmp = DAG.getNode(op, MVT::f32, FloatVal);
697 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Tmp);
698}
699
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000700SDOperand ARMTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
701 switch (Op.getOpcode()) {
702 default:
703 assert(0 && "Should not custom lower this!");
Rafael Espindola1c8f0532006-05-15 22:34:39 +0000704 abort();
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000705 case ISD::ConstantPool:
706 return LowerConstantPool(Op, DAG);
707 case ISD::GlobalAddress:
708 return LowerGlobalAddress(Op, DAG);
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000709 case ISD::FP_TO_SINT:
710 return LowerFP_TO_SINT(Op, DAG);
Rafael Espindola27185192006-09-29 21:20:16 +0000711 case ISD::SINT_TO_FP:
712 return LowerSINT_TO_FP(Op, DAG);
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000713 case ISD::FP_TO_UINT:
714 return LowerFP_TO_UINT(Op, DAG);
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000715 case ISD::UINT_TO_FP:
716 return LowerUINT_TO_FP(Op, DAG);
Rafael Espindoladc124a22006-05-18 21:45:49 +0000717 case ISD::FORMAL_ARGUMENTS:
Rafael Espindola755be9b2006-08-25 17:55:16 +0000718 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex);
Rafael Espindolac3c1a862006-05-25 11:00:18 +0000719 case ISD::CALL:
720 return LowerCALL(Op, DAG);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000721 case ISD::RET:
722 return LowerRET(Op, DAG);
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000723 case ISD::SELECT_CC:
724 return LowerSELECT_CC(Op, DAG);
Rafael Espindola687bc492006-08-24 13:45:55 +0000725 case ISD::BR_CC:
726 return LowerBR_CC(Op, DAG);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000727 case ISD::VASTART:
728 return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000729 }
730}
731
732//===----------------------------------------------------------------------===//
733// Instruction Selector Implementation
734//===----------------------------------------------------------------------===//
735
736//===--------------------------------------------------------------------===//
737/// ARMDAGToDAGISel - ARM specific code to select ARM machine
738/// instructions for SelectionDAG operations.
739///
740namespace {
741class ARMDAGToDAGISel : public SelectionDAGISel {
742 ARMTargetLowering Lowering;
743
744public:
745 ARMDAGToDAGISel(TargetMachine &TM)
746 : SelectionDAGISel(Lowering), Lowering(TM) {
747 }
748
Evan Cheng9ade2182006-08-26 05:34:46 +0000749 SDNode *Select(SDOperand Op);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000750 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000751 bool SelectAddrRegImm(SDOperand N, SDOperand &Offset, SDOperand &Base);
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000752 bool SelectAddrMode1(SDOperand N, SDOperand &Arg, SDOperand &Shift,
753 SDOperand &ShiftType);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000754 bool SelectAddrMode5(SDOperand N, SDOperand &Arg, SDOperand &Offset);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000755
756 // Include the pieces autogenerated from the target description.
757#include "ARMGenDAGISel.inc"
758};
759
760void ARMDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
761 DEBUG(BB->dump());
762
763 DAG.setRoot(SelectRoot(DAG.getRoot()));
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000764 DAG.RemoveDeadNodes();
765
766 ScheduleAndEmitDAG(DAG);
767}
768
Rafael Espindola61369da2006-08-14 19:01:24 +0000769static bool isInt12Immediate(SDNode *N, short &Imm) {
770 if (N->getOpcode() != ISD::Constant)
771 return false;
772
773 int32_t t = cast<ConstantSDNode>(N)->getValue();
Rafael Espindola7246d332006-09-21 11:29:52 +0000774 int max = 1<<12;
Rafael Espindola61369da2006-08-14 19:01:24 +0000775 int min = -max;
776 if (t > min && t < max) {
777 Imm = t;
778 return true;
779 }
780 else
781 return false;
782}
783
784static bool isInt12Immediate(SDOperand Op, short &Imm) {
785 return isInt12Immediate(Op.Val, Imm);
786}
787
Rafael Espindola7246d332006-09-21 11:29:52 +0000788static uint32_t rotateL(uint32_t x) {
789 uint32_t bit31 = (x & (1 << 31)) >> 31;
790 uint32_t t = x << 1;
791 return t | bit31;
792}
793
794static bool isUInt8Immediate(uint32_t x) {
795 return x < (1 << 8);
796}
797
798static bool isRotInt8Immediate(uint32_t x) {
799 int r;
800 for (r = 0; r < 16; r++) {
801 if (isUInt8Immediate(x))
802 return true;
803 x = rotateL(rotateL(x));
804 }
805 return false;
806}
807
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000808bool ARMDAGToDAGISel::SelectAddrMode1(SDOperand N,
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000809 SDOperand &Arg,
810 SDOperand &Shift,
811 SDOperand &ShiftType) {
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000812 switch(N.getOpcode()) {
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000813 case ISD::Constant: {
Rafael Espindola7246d332006-09-21 11:29:52 +0000814 uint32_t val = cast<ConstantSDNode>(N)->getValue();
815 if(!isRotInt8Immediate(val)) {
Reid Spencerb83eb642006-10-20 07:07:24 +0000816 Constant *C = ConstantInt::get(Type::UIntTy, val);
Rafael Espindola7246d332006-09-21 11:29:52 +0000817 int alignment = 2;
818 SDOperand Addr = CurDAG->getTargetConstantPool(C, MVT::i32, alignment);
819 SDOperand Z = CurDAG->getTargetConstant(0, MVT::i32);
820 SDNode *n = CurDAG->getTargetNode(ARM::ldr, MVT::i32, Z, Addr);
821 Arg = SDOperand(n, 0);
822 } else
823 Arg = CurDAG->getTargetConstant(val, MVT::i32);
824
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000825 Shift = CurDAG->getTargetConstant(0, MVT::i32);
826 ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32);
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000827 return true;
828 }
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000829 case ISD::SRA:
830 Arg = N.getOperand(0);
831 Shift = N.getOperand(1);
832 ShiftType = CurDAG->getTargetConstant(ARMShift::ASR, MVT::i32);
833 return true;
834 case ISD::SRL:
835 Arg = N.getOperand(0);
836 Shift = N.getOperand(1);
837 ShiftType = CurDAG->getTargetConstant(ARMShift::LSR, MVT::i32);
838 return true;
839 case ISD::SHL:
840 Arg = N.getOperand(0);
841 Shift = N.getOperand(1);
842 ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32);
843 return true;
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000844 }
Rafael Espindola1b3956b2006-09-11 19:23:32 +0000845
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000846 Arg = N;
847 Shift = CurDAG->getTargetConstant(0, MVT::i32);
848 ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32);
Rafael Espindola1b3956b2006-09-11 19:23:32 +0000849 return true;
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000850}
851
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000852bool ARMDAGToDAGISel::SelectAddrMode5(SDOperand N, SDOperand &Arg,
853 SDOperand &Offset) {
854 //TODO: detect offset
855 Offset = CurDAG->getTargetConstant(0, MVT::i32);
856 Arg = N;
857 return true;
858}
859
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000860//register plus/minus 12 bit offset
861bool ARMDAGToDAGISel::SelectAddrRegImm(SDOperand N, SDOperand &Offset,
862 SDOperand &Base) {
Rafael Espindolaf3a335c2006-08-17 17:09:40 +0000863 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(N)) {
864 Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32);
865 Offset = CurDAG->getTargetConstant(0, MVT::i32);
866 return true;
867 }
Rafael Espindola61369da2006-08-14 19:01:24 +0000868 if (N.getOpcode() == ISD::ADD) {
869 short imm = 0;
870 if (isInt12Immediate(N.getOperand(1), imm)) {
871 Offset = CurDAG->getTargetConstant(imm, MVT::i32);
872 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
873 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
874 } else {
875 Base = N.getOperand(0);
876 }
877 return true; // [r+i]
878 }
879 }
880
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000881 Offset = CurDAG->getTargetConstant(0, MVT::i32);
Rafael Espindolaaefe1422006-07-10 01:41:35 +0000882 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
883 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
884 }
885 else
886 Base = N;
887 return true; //any address fits in a register
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000888}
889
Evan Cheng9ade2182006-08-26 05:34:46 +0000890SDNode *ARMDAGToDAGISel::Select(SDOperand Op) {
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000891 SDNode *N = Op.Val;
892
893 switch (N->getOpcode()) {
894 default:
Evan Cheng9ade2182006-08-26 05:34:46 +0000895 return SelectCode(Op);
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000896 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000897 }
Evan Cheng64a752f2006-08-11 09:08:15 +0000898 return NULL;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000899}
900
901} // end anonymous namespace
902
903/// createARMISelDag - This pass converts a legalized DAG into a
904/// ARM-specific DAG, ready for instruction scheduling.
905///
906FunctionPass *llvm::createARMISelDag(TargetMachine &TM) {
907 return new ARMDAGToDAGISel(TM);
908}