blob: e8d3e228ec313c72e19af412c6ac2c0c9930e454 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
19 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
20
Evan Chenga8e29892007-01-19 07:51:42 +000021def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000022 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000023}]>;
24def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000025 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000026}]>;
27
28
29/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
30def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000031 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000032}]>;
33def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000034 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000035}], imm_neg_XFORM>;
36
37def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000038 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000039}]>;
40def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000041 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000042}]>;
43
44def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000045 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000046}]>;
47def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000048 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000049 return Val >= 8 && Val < 256;
50}], imm_neg_XFORM>;
51
52// Break imm's up into two pieces: an immediate + a left shift.
53// This uses thumb_immshifted to match and thumb_immshifted_val and
54// thumb_immshifted_shamt to get the val/shift pieces.
55def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000056 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000057}]>;
58
59def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000060 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000061 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000062}]>;
63
64def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000065 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000066 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000067}]>;
68
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000069// Scaled 4 immediate.
70def t_imm_s4 : Operand<i32> {
71 let PrintMethod = "printThumbS4ImmOperand";
72}
73
Evan Chenga8e29892007-01-19 07:51:42 +000074// Define Thumb specific addressing modes.
75
76// t_addrmode_rr := reg + reg
77//
78def t_addrmode_rr : Operand<i32>,
79 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
80 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000081 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000082}
83
Evan Chengc38f2bc2007-01-23 22:59:13 +000084// t_addrmode_s4 := reg + reg
85// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000086//
Evan Chengc38f2bc2007-01-23 22:59:13 +000087def t_addrmode_s4 : Operand<i32>,
88 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
89 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000090 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000091}
Evan Chengc38f2bc2007-01-23 22:59:13 +000092
93// t_addrmode_s2 := reg + reg
94// reg + imm5 * 2
95//
96def t_addrmode_s2 : Operand<i32>,
97 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
98 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000099 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000100}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000101
102// t_addrmode_s1 := reg + reg
103// reg + imm5
104//
105def t_addrmode_s1 : Operand<i32>,
106 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
107 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000108 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000109}
110
111// t_addrmode_sp := sp + imm8 * 4
112//
113def t_addrmode_sp : Operand<i32>,
114 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
115 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000116 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000117}
118
119//===----------------------------------------------------------------------===//
120// Miscellaneous Instructions.
121//
122
Jim Grosbach4642ad32010-02-22 23:10:38 +0000123// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
124// from removing one half of the matched pairs. That breaks PEI, which assumes
125// these will always be in pairs, and asserts if it finds otherwise. Better way?
126let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000127def tADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000128PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000129 "@ tADJCALLSTACKUP $amt1",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000130 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, Requires<[IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000131
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000132def tADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000133PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
Evan Cheng44bec522007-05-15 01:29:07 +0000134 "@ tADJCALLSTACKDOWN $amt",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000135 [(ARMcallseq_start imm:$amt)]>, Requires<[IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000136}
Evan Cheng44bec522007-05-15 01:29:07 +0000137
Johnny Chenc6f7b272010-02-11 18:12:29 +0000138// The i32imm operand $val can be used by a debugger to store more information
139// about the breakpoint.
140def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
141 [/* For disassembly only; pattern left blank */]>,
142 T1Encoding<0b101111> {
143 let Inst{9-8} = 0b10;
144}
145
Evan Cheng35d6c412009-08-04 23:47:55 +0000146// For both thumb1 and thumb2.
Evan Chengeaa91b02007-06-19 01:26:51 +0000147let isNotDuplicable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000148def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000149 "\n$cp:\n\tadd\t$dst, pc",
Johnny Chend68e1192009-12-15 17:24:14 +0000150 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
151 T1Special<{0,0,?,?}> {
152 let Inst{6-3} = 0b1111; // A8.6.6 Rm = pc
153}
Evan Chenga8e29892007-01-19 07:51:42 +0000154
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000155// PC relative add.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000156def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000157 "add\t$dst, pc, $rhs", []>,
158 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000159
160// ADD rd, sp, #imm8
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000161def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000162 "add\t$dst, $sp, $rhs", []>,
163 T1Encoding<{1,0,1,0,1,?}>; // A6.2 & A8.6.8
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000164
165// ADD sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000166def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000167 "add\t$dst, $rhs", []>,
168 T1Misc<{0,0,0,0,0,?,?}>; // A6.2.5 & A8.6.8
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000169
Evan Cheng86198642009-08-07 00:34:42 +0000170// SUB sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000171def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000172 "sub\t$dst, $rhs", []>,
173 T1Misc<{0,0,0,0,1,?,?}>; // A6.2.5 & A8.6.215
Evan Cheng86198642009-08-07 00:34:42 +0000174
Evan Chengb89030a2009-08-11 23:00:31 +0000175// ADD rm, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000176def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000177 "add\t$dst, $rhs", []>,
178 T1Special<{0,0,?,?}> {
179 let Inst{6-3} = 0b1101; // A8.6.9 Encoding T1
180}
Evan Cheng86198642009-08-07 00:34:42 +0000181
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000182// ADD sp, rm
David Goodwin5d598aa2009-08-19 18:00:44 +0000183def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000184 "add\t$dst, $rhs", []>,
185 T1Special<{0,0,?,?}> {
186 // A8.6.9 Encoding T2
187 let Inst{7} = 1;
188 let Inst{2-0} = 0b101;
189}
Evan Cheng86198642009-08-07 00:34:42 +0000190
191// Pseudo instruction that will expand into a tSUBspi + a copy.
Dan Gohman533297b2009-10-29 18:10:34 +0000192let usesCustomInserter = 1 in { // Expanded after instruction selection.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000193def tSUBspi_ : PseudoInst<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs),
194 NoItinerary, "@ sub\t$dst, $rhs", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000195
196def tADDspr_ : PseudoInst<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
Evan Cheng699beba2009-10-27 00:08:59 +0000197 NoItinerary, "@ add\t$dst, $rhs", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000198
199let Defs = [CPSR] in
200def tANDsp : PseudoInst<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs),
Evan Cheng699beba2009-10-27 00:08:59 +0000201 NoItinerary, "@ and\t$dst, $rhs", []>;
Dan Gohman533297b2009-10-29 18:10:34 +0000202} // usesCustomInserter
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000203
Evan Chenga8e29892007-01-19 07:51:42 +0000204//===----------------------------------------------------------------------===//
205// Control Flow Instructions.
206//
207
Jim Grosbachc732adf2009-09-30 01:35:11 +0000208let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +0000209 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr", [(ARMretflag)]>,
210 T1Special<{1,1,0,?}> { // A6.2.3 & A8.6.25
211 let Inst{6-3} = 0b1110; // Rm = lr
212 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000213 // Alternative return instruction used by vararg functions.
Jim Grosbach80dc1162010-02-16 21:23:02 +0000214 def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), IIC_Br, "bx\t$target",[]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000215 T1Special<{1,1,0,?}>; // A6.2.3 & A8.6.25
Evan Cheng9d945f72007-02-01 01:49:46 +0000216}
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000218// Indirect branches
219let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilsonaf14e662009-11-03 06:29:56 +0000220 def tBRIND : TI<(outs), (ins GPR:$dst), IIC_Br, "mov\tpc, $dst",
Johnny Chend68e1192009-12-15 17:24:14 +0000221 [(brind GPR:$dst)]>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000222 T1Special<{1,0,1,?}> {
Johnny Chen12360912010-01-13 21:00:26 +0000223 // <Rd> = Inst{7:2-0} = pc
Johnny Chend68e1192009-12-15 17:24:14 +0000224 let Inst{2-0} = 0b111;
225 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000226}
227
Evan Chenga8e29892007-01-19 07:51:42 +0000228// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000229let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
230 hasExtraDefRegAllocReq = 1 in
Evan Chengd20d6582009-10-01 01:33:39 +0000231def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000232 "pop${p}\t$wb", []>,
233 T1Misc<{1,1,0,?,?,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000234
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000235let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000236 Defs = [R0, R1, R2, R3, R12, LR,
237 D0, D1, D2, D3, D4, D5, D6, D7,
238 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000239 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000240 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000241 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000242 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000243 "bl\t${func:call}",
244 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000245 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000246
Evan Chengb6207242009-08-01 00:16:10 +0000247 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000248 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000249 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000250 "blx\t${func:call}",
251 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000252 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000253
Evan Chengb6207242009-08-01 00:16:10 +0000254 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000255 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000256 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000257 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000258 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
259 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000260
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000261 // ARMv4T
Johnny Chend68e1192009-12-15 17:24:14 +0000262 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000263 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000264 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000265 [(ARMcall_nolink tGPR:$func)]>,
266 Requires<[IsThumb1Only, IsNotDarwin]>;
267}
268
269// On Darwin R9 is call-clobbered.
270let isCall = 1,
271 Defs = [R0, R1, R2, R3, R9, R12, LR,
272 D0, D1, D2, D3, D4, D5, D6, D7,
273 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000274 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000275 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000276 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000277 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000278 "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000279 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000280 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000281
Evan Chengb6207242009-08-01 00:16:10 +0000282 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000283 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000284 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000285 "blx\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000286 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000287 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000288
Evan Chengb6207242009-08-01 00:16:10 +0000289 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000290 def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000291 "blx\t$func",
292 [(ARMtcall GPR:$func)]>,
293 Requires<[IsThumb, HasV5T, IsDarwin]>,
294 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000295
296 // ARMv4T
Johnny Chend68e1192009-12-15 17:24:14 +0000297 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000298 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000299 "mov\tlr, pc\n\tbx\t$func",
300 [(ARMcall_nolink tGPR:$func)]>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000301 Requires<[IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000302}
303
Evan Chengffbacca2007-07-21 00:34:19 +0000304let isBranch = 1, isTerminator = 1 in {
Evan Cheng3f8602c2007-05-16 21:53:43 +0000305 let isBarrier = 1 in {
306 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000307 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000308 "b\t$target", [(br bb:$target)]>,
309 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000310
Evan Cheng225dfe92007-01-30 01:13:37 +0000311 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000312 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000313 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000314 "bl\t$target\t@ far jump",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000315
David Goodwin5e47a9a2009-06-30 18:04:13 +0000316 def tBR_JTr : T1JTI<(outs),
317 (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng699beba2009-10-27 00:08:59 +0000318 IIC_Br, "mov\tpc, $target\n\t.align\t2\n$jt",
Johnny Chenbbc71b22009-12-16 02:32:54 +0000319 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>,
320 Encoding16 {
321 let Inst{15-7} = 0b010001101;
322 let Inst{2-0} = 0b111;
323 }
Evan Cheng3f8602c2007-05-16 21:53:43 +0000324 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000325}
326
Evan Chengc85e8322007-07-05 07:13:32 +0000327// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000328// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000329let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000330 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000331 "b$cc\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000332 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
333 T1Encoding<{1,1,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000334
Evan Chengde17fb62009-10-31 23:46:45 +0000335// Compare and branch on zero / non-zero
336let isBranch = 1, isTerminator = 1 in {
337 def tCBZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000338 "cbz\t$cmp, $target", []>,
339 T1Misc<{0,0,?,1,?,?,?}>;
Evan Chengde17fb62009-10-31 23:46:45 +0000340
341 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000342 "cbnz\t$cmp, $target", []>,
343 T1Misc<{1,0,?,1,?,?,?}>;
Evan Chengde17fb62009-10-31 23:46:45 +0000344}
345
Evan Chenga8e29892007-01-19 07:51:42 +0000346//===----------------------------------------------------------------------===//
347// Load Store Instructions.
348//
349
Evan Cheng4aedb612009-11-20 19:57:15 +0000350let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +0000351def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000352 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000353 [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>,
354 T1LdSt<0b100>;
Jim Grosbach64171712010-02-16 21:07:46 +0000355def tLDRi: T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr,
Johnny Chen51bc5612010-01-14 22:42:17 +0000356 "ldr", "\t$dst, $addr",
357 []>,
358 T1LdSt4Imm<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000359
David Goodwin5d598aa2009-08-19 18:00:44 +0000360def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000361 "ldrb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000362 [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>,
363 T1LdSt<0b110>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000364def tLDRBi: T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr,
365 "ldrb", "\t$dst, $addr",
366 []>,
367 T1LdSt1Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000368
David Goodwin5d598aa2009-08-19 18:00:44 +0000369def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000370 "ldrh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000371 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>,
372 T1LdSt<0b101>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000373def tLDRHi: T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr,
374 "ldrh", "\t$dst, $addr",
375 []>,
376 T1LdSt2Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000377
Evan Cheng2f297df2009-07-11 07:08:13 +0000378let AddedComplexity = 10 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000379def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000380 "ldrsb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000381 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>,
382 T1LdSt<0b011>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000383
Evan Cheng2f297df2009-07-11 07:08:13 +0000384let AddedComplexity = 10 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000385def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000386 "ldrsh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000387 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>,
388 T1LdSt<0b111>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000389
Dan Gohman15511cf2008-12-03 18:15:48 +0000390let canFoldAsLoad = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000391def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000392 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000393 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>,
394 T1LdStSP<{1,?,?}>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000395
Evan Cheng8e59ea92007-02-07 00:06:56 +0000396// Special instruction for restore. It cannot clobber condition register
397// when it's expanded by eliminateCallFramePseudoInstr().
Dan Gohman15511cf2008-12-03 18:15:48 +0000398let canFoldAsLoad = 1, mayLoad = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000399def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi,
Johnny Chend68e1192009-12-15 17:24:14 +0000400 "ldr", "\t$dst, $addr", []>,
401 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000402
Evan Cheng012f2d92007-01-24 08:53:17 +0000403// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000404// FIXME: Use ldr.n to work around a Darwin assembler bug.
Jim Grosbach64171712010-02-16 21:07:46 +0000405let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000406def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Evan Chengb9f51cb2009-11-04 07:38:48 +0000407 "ldr", ".n\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000408 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>,
409 T1Encoding<{0,1,0,0,1,?}>; // A6.2 & A8.6.59
Evan Chengfa775d02007-03-19 07:20:03 +0000410
411// Special LDR for loads from non-pc-relative constpools.
Evan Cheng4aedb612009-11-20 19:57:15 +0000412let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1,
413 mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000414def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Johnny Chend68e1192009-12-15 17:24:14 +0000415 "ldr", "\t$dst, $addr", []>,
416 T1LdStSP<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000417
David Goodwin5d598aa2009-08-19 18:00:44 +0000418def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000419 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000420 [(store tGPR:$src, t_addrmode_s4:$addr)]>,
421 T1LdSt<0b000>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000422def tSTRi: T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer,
423 "str", "\t$src, $addr",
424 []>,
425 T1LdSt4Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000426
David Goodwin5d598aa2009-08-19 18:00:44 +0000427def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000428 "strb", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000429 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>,
430 T1LdSt<0b010>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000431def tSTRBi: T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer,
432 "strb", "\t$src, $addr",
433 []>,
434 T1LdSt1Imm<{0,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000435
David Goodwin5d598aa2009-08-19 18:00:44 +0000436def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000437 "strh", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000438 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>,
439 T1LdSt<0b001>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000440def tSTRHi: T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer,
441 "strh", "\t$src, $addr",
442 []>,
443 T1LdSt2Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000444
David Goodwin5d598aa2009-08-19 18:00:44 +0000445def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000446 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000447 [(store tGPR:$src, t_addrmode_sp:$addr)]>,
448 T1LdStSP<{0,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000449
Chris Lattner2e48a702008-01-06 08:36:04 +0000450let mayStore = 1 in {
Evan Cheng8e59ea92007-02-07 00:06:56 +0000451// Special instruction for spill. It cannot clobber condition register
452// when it's expanded by eliminateCallFramePseudoInstr().
David Goodwin5d598aa2009-08-19 18:00:44 +0000453def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei,
Johnny Chend68e1192009-12-15 17:24:14 +0000454 "str", "\t$src, $addr", []>,
455 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000456}
457
458//===----------------------------------------------------------------------===//
459// Load / store multiple Instructions.
460//
461
Evan Cheng4b322e52009-08-11 21:11:32 +0000462// These requires base address to be written back or one of the loaded regs.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000463let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Cheng4b322e52009-08-11 21:11:32 +0000464def tLDM : T1I<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000465 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
David Goodwin5d598aa2009-08-19 18:00:44 +0000466 IIC_iLoadm,
Johnny Chend68e1192009-12-15 17:24:14 +0000467 "ldm${addr:submode}${p}\t$addr, $wb", []>,
468 T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53
Evan Chenga8e29892007-01-19 07:51:42 +0000469
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000470let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Cheng4b322e52009-08-11 21:11:32 +0000471def tSTM : T1I<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000472 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
David Goodwin5d598aa2009-08-19 18:00:44 +0000473 IIC_iStorem,
Johnny Chend68e1192009-12-15 17:24:14 +0000474 "stm${addr:submode}${p}\t$addr, $wb", []>,
475 T1Encoding<{1,1,0,0,0,?}>; // A6.2 & A8.6.189
Evan Cheng4b322e52009-08-11 21:11:32 +0000476
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000477let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Evan Chengd20d6582009-10-01 01:33:39 +0000478def tPOP : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000479 "pop${p}\t$wb", []>,
480 T1Misc<{1,1,0,?,?,?,?}>;
Evan Cheng4b322e52009-08-11 21:11:32 +0000481
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000482let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Evan Chengd20d6582009-10-01 01:33:39 +0000483def tPUSH : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000484 "push${p}\t$wb", []>,
485 T1Misc<{0,1,0,?,?,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000486
487//===----------------------------------------------------------------------===//
488// Arithmetic Instructions.
489//
490
David Goodwinc9ee1182009-06-25 22:49:55 +0000491// Add with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000492let isCommutable = 1, Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000493def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000494 "adc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000495 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>,
496 T1DataProcessing<0b0101>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000497
David Goodwinc9ee1182009-06-25 22:49:55 +0000498// Add immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000499def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000500 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000501 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>,
502 T1General<0b01110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000503
David Goodwin5d598aa2009-08-19 18:00:44 +0000504def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000505 "add", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000506 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>,
507 T1General<{1,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000508
David Goodwinc9ee1182009-06-25 22:49:55 +0000509// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000510let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000511def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000512 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000513 [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>,
514 T1General<0b01100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000515
Evan Chengcd799b92009-06-12 20:46:18 +0000516let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000517def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000518 "add", "\t$dst, $rhs", []>,
519 T1Special<{0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000520
David Goodwinc9ee1182009-06-25 22:49:55 +0000521// And register
Evan Cheng446c4282009-07-11 06:43:01 +0000522let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000523def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000524 "and", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000525 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>,
526 T1DataProcessing<0b0000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000527
David Goodwinc9ee1182009-06-25 22:49:55 +0000528// ASR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000529def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000530 "asr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000531 [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>,
532 T1General<{0,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000533
David Goodwinc9ee1182009-06-25 22:49:55 +0000534// ASR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000535def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000536 "asr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000537 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>,
538 T1DataProcessing<0b0100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000539
David Goodwinc9ee1182009-06-25 22:49:55 +0000540// BIC register
David Goodwin5d598aa2009-08-19 18:00:44 +0000541def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000542 "bic", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000543 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>,
544 T1DataProcessing<0b1110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000545
David Goodwinc9ee1182009-06-25 22:49:55 +0000546// CMN register
547let Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000548//FIXME: Disable CMN, as CCodes are backwards from compare expectations
549// Compare-to-zero still works out, just not the relationals
550//def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
551// "cmn", "\t$lhs, $rhs",
552// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>,
553// T1DataProcessing<0b1011>;
Johnny Chencaedfbc2009-12-16 23:36:52 +0000554def tCMNz : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000555 "cmn", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000556 [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>,
557 T1DataProcessing<0b1011>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000558}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000559
David Goodwinc9ee1182009-06-25 22:49:55 +0000560// CMP immediate
561let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000562def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000563 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000564 [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>,
565 T1General<{1,0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000566def tCMPzi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000567 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000568 [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>,
569 T1General<{1,0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000570}
571
572// CMP register
573let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000574def tCMPr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000575 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000576 [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>,
577 T1DataProcessing<0b1010>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000578def tCMPzr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000579 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000580 [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>,
581 T1DataProcessing<0b1010>;
Evan Cheng446c4282009-07-11 06:43:01 +0000582
David Goodwin5d598aa2009-08-19 18:00:44 +0000583def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000584 "cmp", "\t$lhs, $rhs", []>,
585 T1Special<{0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000586def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000587 "cmp", "\t$lhs, $rhs", []>,
588 T1Special<{0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000589}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000590
Evan Chenga8e29892007-01-19 07:51:42 +0000591
David Goodwinc9ee1182009-06-25 22:49:55 +0000592// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000593let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000594def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000595 "eor", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000596 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>,
597 T1DataProcessing<0b0001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000598
David Goodwinc9ee1182009-06-25 22:49:55 +0000599// LSL immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000600def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000601 "lsl", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000602 [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>,
603 T1General<{0,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000604
David Goodwinc9ee1182009-06-25 22:49:55 +0000605// LSL register
David Goodwin5d598aa2009-08-19 18:00:44 +0000606def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000607 "lsl", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000608 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>,
609 T1DataProcessing<0b0010>;
Evan Chenga8e29892007-01-19 07:51:42 +0000610
David Goodwinc9ee1182009-06-25 22:49:55 +0000611// LSR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000612def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000613 "lsr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000614 [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>,
615 T1General<{0,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000616
David Goodwinc9ee1182009-06-25 22:49:55 +0000617// LSR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000618def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000619 "lsr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000620 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>,
621 T1DataProcessing<0b0011>;
Evan Chenga8e29892007-01-19 07:51:42 +0000622
David Goodwinc9ee1182009-06-25 22:49:55 +0000623// move register
David Goodwin5d598aa2009-08-19 18:00:44 +0000624def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000625 "mov", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000626 [(set tGPR:$dst, imm0_255:$src)]>,
627 T1General<{1,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000628
629// TODO: A7-73: MOV(2) - mov setting flag.
630
631
Evan Chengcd799b92009-06-12 20:46:18 +0000632let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000633// FIXME: Make this predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000634def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000635 "mov\t$dst, $src", []>,
636 T1Special<0b1000>;
Evan Cheng446c4282009-07-11 06:43:01 +0000637let Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000638def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chenbbc71b22009-12-16 02:32:54 +0000639 "movs\t$dst, $src", []>, Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000640 let Inst{15-6} = 0b0000000000;
641}
Evan Cheng446c4282009-07-11 06:43:01 +0000642
643// FIXME: Make these predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000644def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000645 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000646 T1Special<{1,0,0,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000647def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000648 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000649 T1Special<{1,0,?,0}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000650def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000651 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000652 T1Special<{1,0,?,?}>;
Evan Chengcd799b92009-06-12 20:46:18 +0000653} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000654
David Goodwinc9ee1182009-06-25 22:49:55 +0000655// multiply register
Evan Cheng446c4282009-07-11 06:43:01 +0000656let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000657def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +0000658 "mul", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000659 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>,
660 T1DataProcessing<0b1101>;
Evan Chenga8e29892007-01-19 07:51:42 +0000661
David Goodwinc9ee1182009-06-25 22:49:55 +0000662// move inverse register
David Goodwin5d598aa2009-08-19 18:00:44 +0000663def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000664 "mvn", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000665 [(set tGPR:$dst, (not tGPR:$src))]>,
666 T1DataProcessing<0b1111>;
Evan Chenga8e29892007-01-19 07:51:42 +0000667
David Goodwinc9ee1182009-06-25 22:49:55 +0000668// bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +0000669let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000670def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000671 "orr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000672 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>,
673 T1DataProcessing<0b1100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000674
David Goodwinc9ee1182009-06-25 22:49:55 +0000675// swaps
David Goodwin5d598aa2009-08-19 18:00:44 +0000676def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000677 "rev", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000678 [(set tGPR:$dst, (bswap tGPR:$src))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000679 Requires<[IsThumb1Only, HasV6]>,
680 T1Misc<{1,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000681
David Goodwin5d598aa2009-08-19 18:00:44 +0000682def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000683 "rev16", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000684 [(set tGPR:$dst,
685 (or (and (srl tGPR:$src, (i32 8)), 0xFF),
686 (or (and (shl tGPR:$src, (i32 8)), 0xFF00),
687 (or (and (srl tGPR:$src, (i32 8)), 0xFF0000),
688 (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000689 Requires<[IsThumb1Only, HasV6]>,
690 T1Misc<{1,0,1,0,0,1,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000691
David Goodwin5d598aa2009-08-19 18:00:44 +0000692def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000693 "revsh", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000694 [(set tGPR:$dst,
695 (sext_inreg
Evan Cheng51f39962009-08-18 05:43:23 +0000696 (or (srl (and tGPR:$src, 0xFF00), (i32 8)),
Evan Cheng446c4282009-07-11 06:43:01 +0000697 (shl tGPR:$src, (i32 8))), i16))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000698 Requires<[IsThumb1Only, HasV6]>,
699 T1Misc<{1,0,1,0,1,1,?}>;
Evan Cheng446c4282009-07-11 06:43:01 +0000700
David Goodwinc9ee1182009-06-25 22:49:55 +0000701// rotate right register
David Goodwin5d598aa2009-08-19 18:00:44 +0000702def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000703 "ror", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000704 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>,
705 T1DataProcessing<0b0111>;
Evan Cheng446c4282009-07-11 06:43:01 +0000706
707// negate register
David Goodwin5d598aa2009-08-19 18:00:44 +0000708def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000709 "rsb", "\t$dst, $src, #0",
Johnny Chend68e1192009-12-15 17:24:14 +0000710 [(set tGPR:$dst, (ineg tGPR:$src))]>,
711 T1DataProcessing<0b1001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000712
David Goodwinc9ee1182009-06-25 22:49:55 +0000713// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000714let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000715def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000716 "sbc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000717 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>,
718 T1DataProcessing<0b0110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000719
David Goodwinc9ee1182009-06-25 22:49:55 +0000720// Subtract immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000721def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000722 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000723 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>,
724 T1General<0b01111>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000725
David Goodwin5d598aa2009-08-19 18:00:44 +0000726def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000727 "sub", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000728 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>,
729 T1General<{1,1,1,?,?}>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000730
David Goodwinc9ee1182009-06-25 22:49:55 +0000731// subtract register
David Goodwin5d598aa2009-08-19 18:00:44 +0000732def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000733 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000734 [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>,
735 T1General<0b01101>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000736
737// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +0000738
David Goodwinc9ee1182009-06-25 22:49:55 +0000739// sign-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000740def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000741 "sxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000742 [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000743 Requires<[IsThumb1Only, HasV6]>,
744 T1Misc<{0,0,1,0,0,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000745
746// sign-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000747def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000748 "sxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000749 [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000750 Requires<[IsThumb1Only, HasV6]>,
751 T1Misc<{0,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000752
David Goodwinc9ee1182009-06-25 22:49:55 +0000753// test
Evan Chenge864b742009-06-26 00:19:07 +0000754let isCommutable = 1, Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000755def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000756 "tst", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000757 [(ARMcmpZ (and tGPR:$lhs, tGPR:$rhs), 0)]>,
758 T1DataProcessing<0b1000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000759
David Goodwinc9ee1182009-06-25 22:49:55 +0000760// zero-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000761def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000762 "uxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000763 [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000764 Requires<[IsThumb1Only, HasV6]>,
765 T1Misc<{0,0,1,0,1,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000766
767// zero-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000768def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000769 "uxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000770 [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000771 Requires<[IsThumb1Only, HasV6]>,
772 T1Misc<{0,0,1,0,1,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000773
774
Jim Grosbach80dc1162010-02-16 21:23:02 +0000775// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +0000776// Expanded after instruction selection into a branch sequence.
777let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +0000778 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +0000779 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
780 NoItinerary, "@ tMOVCCr $cc",
781 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000782
Evan Cheng007ea272009-08-12 05:17:19 +0000783
784// 16-bit movcc in IT blocks for Thumb2.
David Goodwin5d598aa2009-08-19 18:00:44 +0000785def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000786 "mov", "\t$dst, $rhs", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000787 T1Special<{1,0,?,?}>;
Evan Cheng007ea272009-08-12 05:17:19 +0000788
Jim Grosbach41527782010-02-09 19:51:37 +0000789def tMOVCCi : T1pIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMOVi,
Johnny Chend68e1192009-12-15 17:24:14 +0000790 "mov", "\t$dst, $rhs", []>,
791 T1General<{1,0,0,?,?}>;
Evan Cheng007ea272009-08-12 05:17:19 +0000792
Evan Chenga8e29892007-01-19 07:51:42 +0000793// tLEApcrel - Load a pc-relative address into a register without offending the
794// assembler.
David Goodwin5d598aa2009-08-19 18:00:44 +0000795def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000796 "adr$p\t$dst, #$label", []>,
797 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chenga8e29892007-01-19 07:51:42 +0000798
Evan Chenga1efbbd2009-08-14 00:32:16 +0000799def tLEApcrelJT : T1I<(outs tGPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000800 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Johnny Chend68e1192009-12-15 17:24:14 +0000801 IIC_iALUi, "adr$p\t$dst, #${label}_${id}", []>,
802 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chengd85ac4d2007-01-27 02:29:45 +0000803
Evan Chenga8e29892007-01-19 07:51:42 +0000804//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000805// TLS Instructions
806//
807
808// __aeabi_read_tp preserves the registers r1-r3.
809let isCall = 1,
810 Defs = [R0, LR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000811 def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
812 "bl\t__aeabi_read_tp",
813 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000814}
815
Jim Grosbachd1228742009-12-01 18:10:36 +0000816// SJLJ Exception handling intrinsics
817// eh_sjlj_setjmp() is an instruction sequence to store the return
818// address and save #0 in R0 for the non-longjmp case.
819// Since by its nature we may be coming from some other function to get
820// here, and we're using the stack frame for the containing function to
821// save/restore registers, we can't keep anything live in regs across
822// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
823// when we get here from a longjmp(). We force everthing out of registers
824// except for our own input by listing the relevant registers in Defs. By
825// doing so, we also cause the prologue/epilogue code to actively preserve
826// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +0000827// The current SP is passed in $val, and we reuse the reg as a scratch.
Jim Grosbachd1228742009-12-01 18:10:36 +0000828let Defs =
829 [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +0000830 def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Jim Grosbachd1228742009-12-01 18:10:36 +0000831 AddrModeNone, SizeSpecial, NoItinerary,
Jim Grosbacha87ded22010-02-08 23:22:00 +0000832 "str\t$val, [$src, #8]\t@ begin eh.setjmp\n"
833 "\tmov\t$val, pc\n"
834 "\tadds\t$val, #9\n"
835 "\tstr\t$val, [$src, #4]\n"
Jim Grosbachd1228742009-12-01 18:10:36 +0000836 "\tmovs\tr0, #0\n"
837 "\tb\t1f\n"
Jim Grosbachc90a1532010-01-27 00:07:20 +0000838 "\tmovs\tr0, #1\t@ end eh.setjmp\n"
Jim Grosbachd1228742009-12-01 18:10:36 +0000839 "1:", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +0000840 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbachd1228742009-12-01 18:10:36 +0000841}
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000842//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000843// Non-Instruction Patterns
844//
845
Evan Cheng892837a2009-07-10 02:09:04 +0000846// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000847def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
848 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
849def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +0000850 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +0000851def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
852 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000853
854// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000855def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
856 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
857def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
858 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
859def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
860 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000861
Evan Chenga8e29892007-01-19 07:51:42 +0000862// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +0000863def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
864def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000865
Evan Chengd85ac4d2007-01-27 02:29:45 +0000866// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +0000867def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
868 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +0000869
Evan Chenga8e29892007-01-19 07:51:42 +0000870// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000871def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000872 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000873def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000874 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000875
876def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000877 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000878def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000879 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000880
881// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +0000882def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
883 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
884def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
885 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000886
887// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +0000888def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
889 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000890
Evan Chengb60c02e2007-01-26 19:13:16 +0000891// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +0000892def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
893def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
894def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +0000895
Evan Cheng0e87e232009-08-28 00:31:43 +0000896// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +0000897// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +0000898def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +0000899 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
900 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +0000901def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +0000902 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
903 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +0000904
Evan Cheng0e87e232009-08-28 00:31:43 +0000905def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
906 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
907def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
908 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +0000909
Evan Chenga8e29892007-01-19 07:51:42 +0000910// Large immediate handling.
911
912// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +0000913def : T1Pat<(i32 thumb_immshifted:$src),
914 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
915 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +0000916
Evan Cheng9cb9e672009-06-27 02:26:13 +0000917def : T1Pat<(i32 imm0_255_comp:$src),
918 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +0000919
920// Pseudo instruction that combines ldr from constpool and add pc. This should
921// be expanded into two instructions late to allow if-conversion and
922// scheduling.
923let isReMaterializable = 1 in
924def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
925 NoItinerary, "@ ldr.n\t$dst, $addr\n$cp:\n\tadd\t$dst, pc",
926 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
927 imm:$cp))]>,
928 Requires<[IsThumb1Only]>;