blob: 2a70a376f33114c415144738fbbadec7fc38a802 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000016#include "ARMAsmPrinter.h"
Craig Topperc1f6f422012-03-17 07:33:42 +000017#include "ARM.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMBuildAttrs.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000019#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000020#include "ARMMachineFunctionInfo.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000022#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000023#include "InstPrinter/ARMInstPrinter.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000024#include "MCTargetDesc/ARMAddressingModes.h"
25#include "MCTargetDesc/ARMMCExpr.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000026#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000027#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000029#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000030#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000031#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000032#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000034#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000035#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000036#include "llvm/MC/MCContext.h"
Chris Lattner97f06932009-10-19 20:20:46 +000037#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000038#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000039#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000040#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000042#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000043#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000044#include "llvm/Target/TargetMachine.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000045#include "llvm/ADT/SmallString.h"
Chris Lattner97f06932009-10-19 20:20:46 +000046#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000047#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000048#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000049#include "llvm/Support/TargetRegistry.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000050#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000051#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000052using namespace llvm;
53
Chris Lattner95b2c7d2006-12-19 22:59:26 +000054namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000055
56 // Per section and per symbol attributes are not supported.
57 // To implement them we would need the ability to delay this emission
58 // until the assembly file is fully parsed/generated as only then do we
59 // know the symbol and section numbers.
60 class AttributeEmitter {
61 public:
62 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
63 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000064 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000065 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000066 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000067 };
68
69 class AsmAttributeEmitter : public AttributeEmitter {
70 MCStreamer &Streamer;
71
72 public:
73 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
74 void MaybeSwitchVendor(StringRef Vendor) { }
75
76 void EmitAttribute(unsigned Attribute, unsigned Value) {
77 Streamer.EmitRawText("\t.eabi_attribute " +
78 Twine(Attribute) + ", " + Twine(Value));
79 }
80
Jason W Kimf009a962011-02-07 00:49:53 +000081 void EmitTextAttribute(unsigned Attribute, StringRef String) {
82 switch (Attribute) {
Craig Topperbc219812012-02-07 02:50:20 +000083 default: llvm_unreachable("Unsupported Text attribute in ASM Mode");
Jason W Kimf009a962011-02-07 00:49:53 +000084 case ARMBuildAttrs::CPU_name:
Benjamin Kramer59085362011-11-06 20:37:06 +000085 Streamer.EmitRawText(StringRef("\t.cpu ") + String.lower());
Jason W Kimf009a962011-02-07 00:49:53 +000086 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000087 /* GAS requires .fpu to be emitted regardless of EABI attribute */
88 case ARMBuildAttrs::Advanced_SIMD_arch:
89 case ARMBuildAttrs::VFP_arch:
Benjamin Kramer59085362011-11-06 20:37:06 +000090 Streamer.EmitRawText(StringRef("\t.fpu ") + String.lower());
Jim Grosbach8e0c7692011-09-02 18:46:15 +000091 break;
Jason W Kimf009a962011-02-07 00:49:53 +000092 }
93 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000094 void Finish() { }
95 };
96
97 class ObjectAttributeEmitter : public AttributeEmitter {
Renato Golin719927a2011-08-09 09:50:10 +000098 // This structure holds all attributes, accounting for
99 // their string/numeric value, so we can later emmit them
100 // in declaration order, keeping all in the same vector
101 struct AttributeItemType {
102 enum {
103 HiddenAttribute = 0,
104 NumericAttribute,
105 TextAttribute
106 } Type;
107 unsigned Tag;
108 unsigned IntValue;
109 StringRef StringValue;
110 } AttributeItem;
111
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000112 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000113 StringRef CurrentVendor;
Renato Golin719927a2011-08-09 09:50:10 +0000114 SmallVector<AttributeItemType, 64> Contents;
115
116 // Account for the ULEB/String size of each item,
117 // not just the number of items
118 size_t ContentsSize;
119 // FIXME: this should be in a more generic place, but
120 // getULEBSize() is in MCAsmInfo and will be moved to MCDwarf
121 size_t getULEBSize(int Value) {
122 size_t Size = 0;
123 do {
124 Value >>= 7;
125 Size += sizeof(int8_t); // Is this really necessary?
126 } while (Value);
127 return Size;
128 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000129
130 public:
131 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
Renato Golin719927a2011-08-09 09:50:10 +0000132 Streamer(Streamer_), CurrentVendor(""), ContentsSize(0) { }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000133
134 void MaybeSwitchVendor(StringRef Vendor) {
135 assert(!Vendor.empty() && "Vendor cannot be empty.");
136
137 if (CurrentVendor.empty())
138 CurrentVendor = Vendor;
139 else if (CurrentVendor == Vendor)
140 return;
141 else
142 Finish();
143
144 CurrentVendor = Vendor;
145
Rafael Espindola33363842010-10-25 22:26:55 +0000146 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000147 }
148
149 void EmitAttribute(unsigned Attribute, unsigned Value) {
Renato Golin719927a2011-08-09 09:50:10 +0000150 AttributeItemType attr = {
151 AttributeItemType::NumericAttribute,
152 Attribute,
153 Value,
154 StringRef("")
155 };
156 ContentsSize += getULEBSize(Attribute);
157 ContentsSize += getULEBSize(Value);
158 Contents.push_back(attr);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000159 }
160
Jason W Kimf009a962011-02-07 00:49:53 +0000161 void EmitTextAttribute(unsigned Attribute, StringRef String) {
Renato Golin719927a2011-08-09 09:50:10 +0000162 AttributeItemType attr = {
163 AttributeItemType::TextAttribute,
164 Attribute,
165 0,
166 String
167 };
168 ContentsSize += getULEBSize(Attribute);
169 // String + \0
170 ContentsSize += String.size()+1;
171
172 Contents.push_back(attr);
Jason W Kimf009a962011-02-07 00:49:53 +0000173 }
174
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000175 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000176 // Vendor size + Vendor name + '\0'
177 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000178
Rafael Espindola33363842010-10-25 22:26:55 +0000179 // Tag + Tag Size
180 const size_t TagHeaderSize = 1 + 4;
181
182 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
183 Streamer.EmitBytes(CurrentVendor, 0);
184 Streamer.EmitIntValue(0, 1); // '\0'
185
186 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
187 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000188
Renato Golin719927a2011-08-09 09:50:10 +0000189 // Size should have been accounted for already, now
190 // emit each field as its type (ULEB or String)
191 for (unsigned int i=0; i<Contents.size(); ++i) {
192 AttributeItemType item = Contents[i];
193 Streamer.EmitULEB128IntValue(item.Tag, 0);
194 switch (item.Type) {
Craig Topperbc219812012-02-07 02:50:20 +0000195 default: llvm_unreachable("Invalid attribute type");
Renato Golin719927a2011-08-09 09:50:10 +0000196 case AttributeItemType::NumericAttribute:
197 Streamer.EmitULEB128IntValue(item.IntValue, 0);
198 break;
199 case AttributeItemType::TextAttribute:
Benjamin Kramer59085362011-11-06 20:37:06 +0000200 Streamer.EmitBytes(item.StringValue.upper(), 0);
Renato Golin719927a2011-08-09 09:50:10 +0000201 Streamer.EmitIntValue(0, 1); // '\0'
202 break;
Renato Golin719927a2011-08-09 09:50:10 +0000203 }
204 }
Rafael Espindola33363842010-10-25 22:26:55 +0000205
206 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000207 }
208 };
209
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000210} // end of anonymous namespace
211
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000212MachineLocation ARMAsmPrinter::
213getDebugValueLocation(const MachineInstr *MI) const {
214 MachineLocation Location;
215 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
216 // Frame address. Currently handles register +- offset only.
217 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
218 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
219 else {
220 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
221 }
222 return Location;
223}
224
Devang Patel27f5acb2011-04-21 22:48:26 +0000225/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000226void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000227 const TargetRegisterInfo *RI = TM.getRegisterInfo();
228 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000229 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000230 else {
231 unsigned Reg = MLoc.getReg();
232 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000233 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000234 // S registers are described as bit-pieces of a register
235 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
236 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000237
Devang Patel27f5acb2011-04-21 22:48:26 +0000238 unsigned SReg = Reg - ARM::S0;
239 bool odd = SReg & 0x1;
240 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000241
242 OutStreamer.AddComment("DW_OP_regx for S register");
243 EmitInt8(dwarf::DW_OP_regx);
244
245 OutStreamer.AddComment(Twine(SReg));
246 EmitULEB128(Rx);
247
248 if (odd) {
249 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
250 EmitInt8(dwarf::DW_OP_bit_piece);
251 EmitULEB128(32);
252 EmitULEB128(32);
253 } else {
254 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
255 EmitInt8(dwarf::DW_OP_bit_piece);
256 EmitULEB128(32);
257 EmitULEB128(0);
258 }
Devang Patel71f3f112011-04-21 23:22:35 +0000259 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000260 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000261 // Q registers Q0-Q15 are described by composing two D registers together.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000262 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1)
263 // DW_OP_piece(8)
Devang Patel71f3f112011-04-21 23:22:35 +0000264
265 unsigned QReg = Reg - ARM::Q0;
266 unsigned D1 = 256 + 2 * QReg;
267 unsigned D2 = D1 + 1;
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000268
Devang Patel71f3f112011-04-21 23:22:35 +0000269 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
270 EmitInt8(dwarf::DW_OP_regx);
271 EmitULEB128(D1);
272 OutStreamer.AddComment("DW_OP_piece 8");
273 EmitInt8(dwarf::DW_OP_piece);
274 EmitULEB128(8);
275
276 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
277 EmitInt8(dwarf::DW_OP_regx);
278 EmitULEB128(D2);
279 OutStreamer.AddComment("DW_OP_piece 8");
280 EmitInt8(dwarf::DW_OP_piece);
281 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000282 }
283 }
284}
285
Jim Grosbach3e965312012-05-18 19:12:01 +0000286void ARMAsmPrinter::EmitFunctionBodyEnd() {
287 // Make sure to terminate any constant pools that were at the end
288 // of the function.
289 if (!InConstantPool)
290 return;
291 InConstantPool = false;
292 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
293}
Owen Anderson2fec6c52011-10-04 23:26:17 +0000294
Jim Grosbach3e965312012-05-18 19:12:01 +0000295void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner953ebb72010-01-27 23:58:11 +0000296 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000297 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindola64695402011-05-16 16:17:21 +0000298 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner953ebb72010-01-27 23:58:11 +0000299 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000300
Chris Lattner953ebb72010-01-27 23:58:11 +0000301 OutStreamer.EmitLabel(CurrentFnSym);
302}
303
James Molloy34982572012-01-26 09:25:43 +0000304void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
305 uint64_t Size = TM.getTargetData()->getTypeAllocSize(CV->getType());
306 assert(Size && "C++ constructor pointer had zero size!");
307
Bill Wendling4a1ff2f2012-02-15 09:14:08 +0000308 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy34982572012-01-26 09:25:43 +0000309 assert(GV && "C++ constructor pointer was not a GlobalValue!");
310
311 const MCExpr *E = MCSymbolRefExpr::Create(Mang->getSymbol(GV),
312 (Subtarget->isTargetDarwin()
313 ? MCSymbolRefExpr::VK_None
314 : MCSymbolRefExpr::VK_ARM_TARGET1),
315 OutContext);
316
317 OutStreamer.EmitValue(E, Size);
318}
319
Jim Grosbach2317e402010-09-30 01:57:53 +0000320/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000321/// method to print assembly for each instruction.
322///
323bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000324 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000325 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000326
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000327 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000328}
329
Evan Cheng055b0312009-06-29 07:51:04 +0000330void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000331 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000332 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000333 unsigned TF = MO.getTargetFlags();
334
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000335 switch (MO.getType()) {
Craig Topperbc219812012-02-07 02:50:20 +0000336 default: llvm_unreachable("<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000337 case MachineOperand::MO_Register: {
338 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000339 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000340 assert(!MO.getSubReg() && "Subregs should be eliminated!");
341 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000342 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000343 }
Evan Chenga8e29892007-01-19 07:51:42 +0000344 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000345 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000346 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000347 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000348 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000349 O << ":lower16:";
350 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000351 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000352 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000353 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000354 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000355 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000356 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000357 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000358 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000359 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000360 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000361 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
362 (TF & ARMII::MO_LO16))
363 O << ":lower16:";
364 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
365 (TF & ARMII::MO_HI16))
366 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000367 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000368
Chris Lattner0c08d092010-04-03 22:28:33 +0000369 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000370 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000371 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000372 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000373 }
Evan Chenga8e29892007-01-19 07:51:42 +0000374 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000375 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000376 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000377 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000378 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000379 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000380 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000381 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000382 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000383 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000384 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000385 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000386 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000387}
388
Evan Cheng055b0312009-06-29 07:51:04 +0000389//===--------------------------------------------------------------------===//
390
Chris Lattner0890cf12010-01-25 19:51:38 +0000391MCSymbol *ARMAsmPrinter::
392GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
393 const MachineBasicBlock *MBB) const {
394 SmallString<60> Name;
395 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000396 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000397 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000398 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000399}
400
401MCSymbol *ARMAsmPrinter::
402GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
403 SmallString<60> Name;
404 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000405 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000406 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000407}
408
Jim Grosbach433a5782010-09-24 20:47:58 +0000409
410MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
411 SmallString<60> Name;
412 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
413 << getFunctionNumber();
414 return OutContext.GetOrCreateSymbol(Name.str());
415}
416
Evan Cheng055b0312009-06-29 07:51:04 +0000417bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000418 unsigned AsmVariant, const char *ExtraCode,
419 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000420 // Does this asm operand have a single letter operand modifier?
421 if (ExtraCode && ExtraCode[0]) {
422 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000423
Evan Chenga8e29892007-01-19 07:51:42 +0000424 switch (ExtraCode[0]) {
425 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000426 case 'a': // Print as a memory address.
427 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000428 O << "["
429 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
430 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000431 return false;
432 }
433 // Fallthrough
434 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000435 if (!MI->getOperand(OpNum).isImm())
436 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000437 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000438 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000439 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000440 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000441 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000442 return false;
Eric Christopher0628d382011-05-24 22:10:34 +0000443 case 'y': // Print a VFP single precision register as indexed double.
444 // This uses the ordering of the alias table to get the first 'd' register
445 // that overlaps the 's' register. Also, s0 is an odd register, hence the
446 // odd modulus check below.
447 if (MI->getOperand(OpNum).isReg()) {
448 unsigned Reg = MI->getOperand(OpNum).getReg();
449 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
450 O << ARMInstPrinter::getRegisterName(TRI->getAliasSet(Reg)[0]) <<
451 (((Reg % 2) == 1) ? "[0]" : "[1]");
452 return false;
453 }
Eric Christopher4db7dec2011-05-24 23:27:13 +0000454 return true;
Eric Christopherfef50062011-05-24 22:27:43 +0000455 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christophere1739d52011-05-24 23:15:43 +0000456 if (!MI->getOperand(OpNum).isImm())
457 return true;
458 O << ~(MI->getOperand(OpNum).getImm());
459 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000460 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher4db7dec2011-05-24 23:27:13 +0000461 if (!MI->getOperand(OpNum).isImm())
462 return true;
463 O << (MI->getOperand(OpNum).getImm() & 0xffff);
464 return false;
Eric Christopher3c14f242011-05-28 01:40:44 +0000465 case 'M': { // A register range suitable for LDM/STM.
466 if (!MI->getOperand(OpNum).isReg())
467 return true;
468 const MachineOperand &MO = MI->getOperand(OpNum);
469 unsigned RegBegin = MO.getReg();
470 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
471 // already got the operands in registers that are operands to the
472 // inline asm statement.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000473
Eric Christopher3c14f242011-05-28 01:40:44 +0000474 O << "{" << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000475
Eric Christopher3c14f242011-05-28 01:40:44 +0000476 // FIXME: The register allocator not only may not have given us the
477 // registers in sequence, but may not be in ascending registers. This
478 // will require changes in the register allocator that'll need to be
479 // propagated down here if the operands change.
480 unsigned RegOps = OpNum + 1;
481 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000482 O << ", "
Eric Christopher3c14f242011-05-28 01:40:44 +0000483 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
484 RegOps++;
485 }
486
487 O << "}";
488
489 return false;
490 }
Rafael Espindolaf5ade5d2011-08-10 16:26:42 +0000491 case 'R': // The most significant register of a pair.
492 case 'Q': { // The least significant register of a pair.
493 if (OpNum == 0)
494 return true;
495 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
496 if (!FlagsOP.isImm())
497 return true;
498 unsigned Flags = FlagsOP.getImm();
499 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
500 if (NumVals != 2)
501 return true;
502 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
503 if (RegOp >= MI->getNumOperands())
504 return true;
505 const MachineOperand &MO = MI->getOperand(RegOp);
506 if (!MO.isReg())
507 return true;
508 unsigned Reg = MO.getReg();
509 O << ARMInstPrinter::getRegisterName(Reg);
510 return false;
511 }
512
Eric Christopherfef50062011-05-24 22:27:43 +0000513 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilson9cd2b952011-12-12 21:45:15 +0000514 case 'f': { // The high doubleword register of a NEON quad register.
515 if (!MI->getOperand(OpNum).isReg())
516 return true;
517 unsigned Reg = MI->getOperand(OpNum).getReg();
518 if (!ARM::QPRRegClass.contains(Reg))
519 return true;
520 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
521 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
522 ARM::dsub_0 : ARM::dsub_1);
523 O << ARMInstPrinter::getRegisterName(SubReg);
524 return false;
525 }
526
527 // These modifiers are not yet supported.
Eric Christopherfef50062011-05-24 22:27:43 +0000528 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Eric Christopherfef50062011-05-24 22:27:43 +0000529 case 'H': // The highest-numbered register of a pair.
Bob Wilsond984eb62010-05-27 20:23:42 +0000530 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +0000531 }
Evan Chenga8e29892007-01-19 07:51:42 +0000532 }
Jim Grosbache9952212009-09-04 01:38:51 +0000533
Chris Lattner35c33bd2010-04-04 04:47:45 +0000534 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000535 return false;
536}
537
Bob Wilson224c2442009-05-19 05:53:42 +0000538bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000539 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000540 const char *ExtraCode,
541 raw_ostream &O) {
Eric Christopher8f894632011-05-25 20:51:58 +0000542 // Does this asm operand have a single letter operand modifier?
543 if (ExtraCode && ExtraCode[0]) {
544 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000545
Eric Christopher8f894632011-05-25 20:51:58 +0000546 switch (ExtraCode[0]) {
Eric Christopher32bfb2c2011-05-26 18:22:26 +0000547 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8f894632011-05-25 20:51:58 +0000548 default: return true; // Unknown modifier.
549 case 'm': // The base register of a memory operand.
550 if (!MI->getOperand(OpNum).isReg())
551 return true;
552 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
553 return false;
554 }
555 }
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000556
Bob Wilson765cc0b2009-10-13 20:50:28 +0000557 const MachineOperand &MO = MI->getOperand(OpNum);
558 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000559 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000560 return false;
561}
562
Bob Wilson812209a2009-09-30 22:06:26 +0000563void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000564 if (Subtarget->isTargetDarwin()) {
565 Reloc::Model RelocM = TM.getRelocationModel();
566 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
567 // Declare all the text sections up front (before the DWARF sections
568 // emitted by AsmPrinter::doInitialization) so the assembler will keep
569 // them together at the beginning of the object file. This helps
570 // avoid out-of-range branches that are due a fundamental limitation of
571 // the way symbol offsets are encoded with the current Darwin ARM
572 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000573 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000574 static_cast<const TargetLoweringObjectFileMachO &>(
575 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +0000576 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
577 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
578 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
579 if (RelocM == Reloc::DynamicNoPIC) {
580 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000581 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
582 MCSectionMachO::S_SYMBOL_STUBS,
583 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000584 OutStreamer.SwitchSection(sect);
585 } else {
586 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000587 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
588 MCSectionMachO::S_SYMBOL_STUBS,
589 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000590 OutStreamer.SwitchSection(sect);
591 }
Bob Wilson63db5942010-07-30 19:55:47 +0000592 const MCSection *StaticInitSect =
593 OutContext.getMachOSection("__TEXT", "__StaticInit",
594 MCSectionMachO::S_REGULAR |
595 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
596 SectionKind::getText());
597 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000598 }
599 }
600
Jim Grosbache5165492009-11-09 00:11:35 +0000601 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000602 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000603
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000604 // Emit ARM Build Attributes
Evan Cheng07043272012-02-21 20:46:00 +0000605 if (Subtarget->isTargetELF())
Jason W Kimdef9ac42010-10-06 22:36:46 +0000606 emitAttributes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000607}
608
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000609
Chris Lattner4a071d62009-10-19 17:59:19 +0000610void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000611 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000612 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000613 const TargetLoweringObjectFileMachO &TLOFMacho =
614 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000615 MachineModuleInfoMachO &MMIMacho =
616 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000617
Evan Chenga8e29892007-01-19 07:51:42 +0000618 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000619 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000620
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000621 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000622 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000623 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000624 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000625 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000626 // L_foo$stub:
627 OutStreamer.EmitLabel(Stubs[i].first);
628 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000629 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
630 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000631
Bill Wendling52a50e52010-03-11 01:18:13 +0000632 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000633 // External to current translation unit.
634 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
635 else
636 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000637 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000638 // When we place the LSDA into the TEXT section, the type info
639 // pointers need to be indirect and pc-rel. We accomplish this by
640 // using NLPs; however, sometimes the types are local to the file.
641 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000642 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
643 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000644 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000645 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000646
647 Stubs.clear();
648 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000649 }
650
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000651 Stubs = MMIMacho.GetHiddenGVStubList();
652 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000653 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000654 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000655 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
656 // L_foo$stub:
657 OutStreamer.EmitLabel(Stubs[i].first);
658 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000659 OutStreamer.EmitValue(MCSymbolRefExpr::
660 Create(Stubs[i].second.getPointer(),
661 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000662 4/*size*/, 0/*addrspace*/);
663 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000664
665 Stubs.clear();
666 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000667 }
668
Evan Chenga8e29892007-01-19 07:51:42 +0000669 // Funny Darwin hack: This flag tells the linker that no global symbols
670 // contain code that falls through to other global symbols (e.g. the obvious
671 // implementation of multiple entry points). If this doesn't occur, the
672 // linker can safely perform dead code stripping. Since LLVM never
673 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000674 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000675 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000676}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000677
Chris Lattner97f06932009-10-19 20:20:46 +0000678//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000679// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
680// FIXME:
681// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000682// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000683// Instead of subclassing the MCELFStreamer, we do the work here.
684
685void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000686
Jason W Kim17b443d2010-10-11 23:01:44 +0000687 emitARMAttributeSection();
688
Renato Golin728ff0d2011-02-28 22:04:27 +0000689 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
690 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000691 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000692 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000693 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000694 emitFPU = true;
695 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000696 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
697 AttrEmitter = new ObjectAttributeEmitter(O);
698 }
699
700 AttrEmitter->MaybeSwitchVendor("aeabi");
701
Jason W Kimdef9ac42010-10-06 22:36:46 +0000702 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000703
704 if (CPUString == "cortex-a8" ||
705 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000706 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000707 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
708 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
709 ARMBuildAttrs::ApplicationProfile);
710 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
711 ARMBuildAttrs::Allowed);
712 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
713 ARMBuildAttrs::AllowThumb32);
714 // Fixme: figure out when this is emitted.
715 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
716 // ARMBuildAttrs::AllowWMMXv1);
717 //
718
719 /// ADD additional Else-cases here!
Rafael Espindolab8adb8a2011-05-20 20:10:34 +0000720 } else if (CPUString == "xscale") {
721 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
722 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
723 ARMBuildAttrs::Allowed);
724 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
725 ARMBuildAttrs::Allowed);
Jason W Kimf009a962011-02-07 00:49:53 +0000726 } else if (CPUString == "generic") {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000727 // FIXME: Why these defaults?
728 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimf009a962011-02-07 00:49:53 +0000729 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
730 ARMBuildAttrs::Allowed);
731 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
732 ARMBuildAttrs::Allowed);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000733 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000734
Renato Goline89a0532011-03-02 21:20:09 +0000735 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000736 /* NEON is not exactly a VFP architecture, but GAS emit one of
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000737 * neon/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Evan Chengbee78fe2012-04-11 05:33:07 +0000738 if (Subtarget->hasVFP4())
Jim Grosbachd4f020a2012-04-06 23:43:50 +0000739 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
740 "neon-vfpv4");
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000741 else
Sebastian Pop74bebde2012-03-05 17:39:52 +0000742 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
Renato Golin728ff0d2011-02-28 22:04:27 +0000743 /* If emitted for NEON, omit from VFP below, since you can have both
744 * NEON and VFP in build attributes but only one .fpu */
745 emitFPU = false;
746 }
747
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000748 /* VFPv4 + .fpu */
749 if (Subtarget->hasVFP4()) {
750 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
751 ARMBuildAttrs::AllowFPv4A);
752 if (emitFPU)
753 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv4");
754
Renato Golin728ff0d2011-02-28 22:04:27 +0000755 /* VFPv3 + .fpu */
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000756 } else if (Subtarget->hasVFP3()) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000757 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
758 ARMBuildAttrs::AllowFPv3A);
759 if (emitFPU)
760 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
761
762 /* VFPv2 + .fpu */
763 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000764 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
765 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000766 if (emitFPU)
767 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
768 }
769
770 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
Cameron Zwarich375db7f2011-07-07 08:28:52 +0000771 * since NEON can have 1 (allowed) or 2 (MAC operations) */
Renato Golin728ff0d2011-02-28 22:04:27 +0000772 if (Subtarget->hasNEON()) {
773 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
774 ARMBuildAttrs::Allowed);
775 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000776
777 // Signal various FP modes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000778 if (!TM.Options.UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000779 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
780 ARMBuildAttrs::Allowed);
781 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
782 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000783 }
784
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000785 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000786 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
787 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000788 else
Jason W Kimf009a962011-02-07 00:49:53 +0000789 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
790 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000791
Jason W Kimf009a962011-02-07 00:49:53 +0000792 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000793 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000794 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
795 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000796
797 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000798 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000799 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
800 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000801 }
802 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000803
Jason W Kimf009a962011-02-07 00:49:53 +0000804 if (Subtarget->hasDivide())
805 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000806
807 AttrEmitter->Finish();
808 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000809}
810
Jason W Kim17b443d2010-10-11 23:01:44 +0000811void ARMAsmPrinter::emitARMAttributeSection() {
812 // <format-version>
813 // [ <section-length> "vendor-name"
814 // [ <file-tag> <size> <attribute>*
815 // | <section-tag> <size> <section-number>* 0 <attribute>*
816 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
817 // ]+
818 // ]*
819
820 if (OutStreamer.hasRawTextSupport())
821 return;
822
823 const ARMElfTargetObjectFile &TLOFELF =
824 static_cast<const ARMElfTargetObjectFile &>
825 (getObjFileLowering());
826
827 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000828
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000829 // Format version
830 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000831}
832
Jason W Kimdef9ac42010-10-06 22:36:46 +0000833//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000834
Jim Grosbach988ce092010-09-18 00:05:05 +0000835static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
836 unsigned LabelId, MCContext &Ctx) {
837
838 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
839 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
840 return Label;
841}
842
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000843static MCSymbolRefExpr::VariantKind
844getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
845 switch (Modifier) {
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000846 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
847 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
848 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
849 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
850 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
851 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
852 }
David Blaikie4d6ccb52012-01-20 21:51:11 +0000853 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000854}
855
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000856MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
857 bool isIndirect = Subtarget->isTargetDarwin() &&
858 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
859 if (!isIndirect)
860 return Mang->getSymbol(GV);
861
862 // FIXME: Remove this when Darwin transition to @GOT like syntax.
863 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
864 MachineModuleInfoMachO &MMIMachO =
865 MMI->getObjFileInfo<MachineModuleInfoMachO>();
866 MachineModuleInfoImpl::StubValueTy &StubSym =
867 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
868 MMIMachO.getGVStubEntry(MCSym);
869 if (StubSym.getPointer() == 0)
870 StubSym = MachineModuleInfoImpl::
871 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
872 return MCSym;
873}
874
Jim Grosbach5df08d82010-11-09 18:45:04 +0000875void ARMAsmPrinter::
876EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
877 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType());
878
879 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000880
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000881 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000882 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000883 SmallString<128> Str;
884 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000885 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000886 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000887 } else if (ACPV->isBlockAddress()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000888 const BlockAddress *BA =
889 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
890 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000891 } else if (ACPV->isGlobalValue()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000892 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000893 MCSym = GetARMGVSymbol(GV);
Bill Wendlinge00897c2011-09-29 23:50:42 +0000894 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling3320f2a2011-10-01 09:30:42 +0000895 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendlinge00897c2011-09-29 23:50:42 +0000896 MCSym = MBB->getSymbol();
Jim Grosbach5df08d82010-11-09 18:45:04 +0000897 } else {
898 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingfe31e672011-10-01 08:58:29 +0000899 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
900 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000901 }
902
903 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000904 const MCExpr *Expr =
905 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
906 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000907
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000908 if (ACPV->getPCAdjustment()) {
909 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
910 getFunctionNumber(),
911 ACPV->getLabelId(),
912 OutContext);
913 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
914 PCRelExpr =
915 MCBinaryExpr::CreateAdd(PCRelExpr,
916 MCConstantExpr::Create(ACPV->getPCAdjustment(),
917 OutContext),
918 OutContext);
919 if (ACPV->mustAddCurrentAddress()) {
920 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
921 // label, so just emit a local label end reference that instead.
922 MCSymbol *DotSym = OutContext.CreateTempSymbol();
923 OutStreamer.EmitLabel(DotSym);
924 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
925 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000926 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000927 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000928 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000929 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000930}
931
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000932void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
933 unsigned Opcode = MI->getOpcode();
934 int OpNum = 1;
935 if (Opcode == ARM::BR_JTadd)
936 OpNum = 2;
937 else if (Opcode == ARM::BR_JTm)
938 OpNum = 3;
939
940 const MachineOperand &MO1 = MI->getOperand(OpNum);
941 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
942 unsigned JTI = MO1.getIndex();
943
944 // Emit a label for the jump table.
945 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
946 OutStreamer.EmitLabel(JTISymbol);
947
Jim Grosbach3e965312012-05-18 19:12:01 +0000948 // Mark the jump table as data-in-code.
949 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
950
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000951 // Emit each entry of the table.
952 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
953 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
954 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
955
956 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
957 MachineBasicBlock *MBB = JTBBs[i];
958 // Construct an MCExpr for the entry. We want a value of the form:
959 // (BasicBlockAddr - TableBeginAddr)
960 //
961 // For example, a table with entries jumping to basic blocks BB0 and BB1
962 // would look like:
963 // LJTI_0_0:
964 // .word (LBB0 - LJTI_0_0)
965 // .word (LBB1 - LJTI_0_0)
966 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
967
968 if (TM.getRelocationModel() == Reloc::PIC_)
969 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
970 OutContext),
971 OutContext);
Jim Grosbachde982732011-08-31 22:23:09 +0000972 // If we're generating a table of Thumb addresses in static relocation
973 // model, we need to add one to keep interworking correctly.
974 else if (AFI->isThumbFunction())
975 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
976 OutContext);
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000977 OutStreamer.EmitValue(Expr, 4);
978 }
Jim Grosbach3e965312012-05-18 19:12:01 +0000979 // Mark the end of jump table data-in-code region.
980 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000981}
982
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000983void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
984 unsigned Opcode = MI->getOpcode();
985 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
986 const MachineOperand &MO1 = MI->getOperand(OpNum);
987 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
988 unsigned JTI = MO1.getIndex();
989
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000990 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
991 OutStreamer.EmitLabel(JTISymbol);
992
993 // Emit each entry of the table.
994 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
995 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
996 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000997 unsigned OffsetWidth = 4;
Jim Grosbach3e965312012-05-18 19:12:01 +0000998 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000999 OffsetWidth = 1;
Jim Grosbach3e965312012-05-18 19:12:01 +00001000 // Mark the jump table as data-in-code.
1001 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
1002 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001003 OffsetWidth = 2;
Jim Grosbach3e965312012-05-18 19:12:01 +00001004 // Mark the jump table as data-in-code.
1005 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
1006 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001007
1008 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1009 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001010 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
1011 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001012 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001013 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001014 MCInst BrInst;
1015 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001016 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001017 BrInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1018 BrInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001019 OutStreamer.EmitInstruction(BrInst);
1020 continue;
1021 }
1022 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001023 // MCExpr for the entry. We want a value of the form:
1024 // (BasicBlockAddr - TableBeginAddr) / 2
1025 //
1026 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1027 // would look like:
1028 // LJTI_0_0:
1029 // .byte (LBB0 - LJTI_0_0) / 2
1030 // .byte (LBB1 - LJTI_0_0) / 2
1031 const MCExpr *Expr =
1032 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1033 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1034 OutContext);
1035 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1036 OutContext);
1037 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001038 }
Jim Grosbachb3a119a2012-05-21 23:34:42 +00001039 // Mark the end of jump table data-in-code region. 32-bit offsets use
1040 // actual branch instructions here, so we don't mark those as a data-region
1041 // at all.
1042 if (OffsetWidth != 4)
1043 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001044}
1045
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001046void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
1047 raw_ostream &OS) {
1048 unsigned NOps = MI->getNumOperands();
1049 assert(NOps==4);
1050 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
1051 // cast away const; DIetc do not take const operands for some reason.
1052 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
1053 OS << V.getName();
1054 OS << " <- ";
1055 // Frame address. Currently handles register +- offset only.
1056 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
1057 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
1058 OS << ']';
1059 OS << "+";
1060 printOperand(MI, NOps-2, OS);
1061}
1062
Jim Grosbach40edf732010-12-14 21:10:47 +00001063static void populateADROperands(MCInst &Inst, unsigned Dest,
1064 const MCSymbol *Label,
1065 unsigned pred, unsigned ccreg,
1066 MCContext &Ctx) {
1067 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
1068 Inst.addOperand(MCOperand::CreateReg(Dest));
1069 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1070 // Add predicate operands.
1071 Inst.addOperand(MCOperand::CreateImm(pred));
1072 Inst.addOperand(MCOperand::CreateReg(ccreg));
1073}
1074
Anton Korobeynikov4d728602011-01-01 20:38:38 +00001075void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI,
1076 unsigned Opcode) {
1077 MCInst TmpInst;
1078
1079 // Emit the instruction as usual, just patch the opcode.
1080 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1081 TmpInst.setOpcode(Opcode);
1082 OutStreamer.EmitInstruction(TmpInst);
1083}
1084
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001085void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1086 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1087 "Only instruction which are involved into frame setup code are allowed");
1088
1089 const MachineFunction &MF = *MI->getParent()->getParent();
1090 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001091 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001092
1093 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001094 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001095 unsigned SrcReg, DstReg;
1096
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001097 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1098 // Two special cases:
1099 // 1) tPUSH does not have src/dst regs.
1100 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1101 // load. Yes, this is pretty fragile, but for now I don't see better
1102 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001103 SrcReg = DstReg = ARM::SP;
1104 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001105 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001106 DstReg = MI->getOperand(0).getReg();
1107 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001108
1109 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001110 if (MI->mayStore()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001111 // Register saves.
1112 assert(DstReg == ARM::SP &&
1113 "Only stack pointer as a destination reg is supported");
1114
1115 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001116 // Skip src & dst reg, and pred ops.
1117 unsigned StartOp = 2 + 2;
1118 // Use all the operands.
1119 unsigned NumOffset = 0;
1120
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001121 switch (Opc) {
1122 default:
1123 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001124 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001125 case ARM::tPUSH:
1126 // Special case here: no src & dst reg, but two extra imp ops.
1127 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001128 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001129 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001130 case ARM::VSTMDDB_UPD:
1131 assert(SrcReg == ARM::SP &&
1132 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001133 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
1134 i != NumOps; ++i)
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001135 RegList.push_back(MI->getOperand(i).getReg());
1136 break;
Owen Anderson793e7962011-07-26 20:54:26 +00001137 case ARM::STR_PRE_IMM:
1138 case ARM::STR_PRE_REG:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001139 case ARM::t2STR_PRE:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001140 assert(MI->getOperand(2).getReg() == ARM::SP &&
1141 "Only stack pointer as a source reg is supported");
1142 RegList.push_back(SrcReg);
1143 break;
1144 }
1145 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1146 } else {
1147 // Changes of stack / frame pointer.
1148 if (SrcReg == ARM::SP) {
1149 int64_t Offset = 0;
1150 switch (Opc) {
1151 default:
1152 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001153 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001154 case ARM::MOVr:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001155 case ARM::tMOVr:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001156 Offset = 0;
1157 break;
1158 case ARM::ADDri:
1159 Offset = -MI->getOperand(2).getImm();
1160 break;
1161 case ARM::SUBri:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001162 case ARM::t2SUBri:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001163 Offset = MI->getOperand(2).getImm();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001164 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001165 case ARM::tSUBspi:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001166 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001167 break;
1168 case ARM::tADDspi:
1169 case ARM::tADDrSPi:
1170 Offset = -MI->getOperand(2).getImm()*4;
1171 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001172 case ARM::tLDRpci: {
1173 // Grab the constpool index and check, whether it corresponds to
1174 // original or cloned constpool entry.
1175 unsigned CPI = MI->getOperand(1).getIndex();
1176 const MachineConstantPool *MCP = MF.getConstantPool();
1177 if (CPI >= MCP->getConstants().size())
1178 CPI = AFI.getOriginalCPIdx(CPI);
1179 assert(CPI != -1U && "Invalid constpool index");
1180
1181 // Derive the actual offset.
1182 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1183 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1184 // FIXME: Check for user, it should be "add" instruction!
1185 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001186 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001187 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001188 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001189
1190 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001191 // Set-up of the frame pointer. Positive values correspond to "add"
1192 // instruction.
1193 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001194 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001195 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001196 // instruction.
1197 OutStreamer.EmitPad(Offset);
1198 } else {
1199 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001200 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001201 }
1202 } else if (DstReg == ARM::SP) {
1203 // FIXME: .movsp goes here
1204 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001205 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001206 }
1207 else {
1208 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001209 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001210 }
1211 }
1212}
1213
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001214extern cl::opt<bool> EnableARMEHABI;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001215
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001216// Simple pseudo-instructions have their lowering (with expansion to real
1217// instructions) auto-generated.
1218#include "ARMGenMCPseudoLowering.inc"
1219
Jim Grosbachb454cda2010-09-29 15:23:40 +00001220void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Jim Grosbach3e965312012-05-18 19:12:01 +00001221 // If we just ended a constant pool, mark it as such.
1222 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1223 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1224 InConstantPool = false;
1225 }
Owen Anderson2fec6c52011-10-04 23:26:17 +00001226
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001227 // Emit unwinding stuff for frame-related instructions
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001228 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001229 EmitUnwindingInstruction(MI);
1230
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001231 // Do any auto-generated pseudo lowerings.
1232 if (emitPseudoExpansionLowering(OutStreamer, MI))
1233 return;
1234
Andrew Trick3be654f2011-09-21 02:20:46 +00001235 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1236 "Pseudo flag setting opcode should be expanded early");
1237
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001238 // Check for manual lowerings.
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001239 unsigned Opc = MI->getOpcode();
1240 switch (Opc) {
Craig Topperbc219812012-02-07 02:50:20 +00001241 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001242 case ARM::DBG_VALUE: {
1243 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1244 SmallString<128> TmpStr;
1245 raw_svector_ostream OS(TmpStr);
1246 PrintDebugValueComment(MI, OS);
1247 OutStreamer.EmitRawText(StringRef(OS.str()));
1248 }
1249 return;
1250 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001251 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001252 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001253 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001254 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +00001255 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001256 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
1257 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1258 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001259 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1260 GetCPISymbol(MI->getOperand(1).getIndex()),
1261 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
1262 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +00001263 OutStreamer.EmitInstruction(TmpInst);
1264 return;
1265 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001266 case ARM::LEApcrelJT:
1267 case ARM::tLEApcrelJT:
1268 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001269 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001270 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
1271 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1272 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001273 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1274 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1275 MI->getOperand(2).getImm()),
1276 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
1277 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001278 OutStreamer.EmitInstruction(TmpInst);
1279 return;
1280 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001281 // Darwin call instructions are just normal call instructions with different
1282 // clobber semantics (they clobber R9).
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001283 case ARM::BX_CALL: {
1284 {
1285 MCInst TmpInst;
1286 TmpInst.setOpcode(ARM::MOVr);
1287 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1288 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1289 // Add predicate operands.
1290 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1291 TmpInst.addOperand(MCOperand::CreateReg(0));
1292 // Add 's' bit operand (always reg0 for this)
1293 TmpInst.addOperand(MCOperand::CreateReg(0));
1294 OutStreamer.EmitInstruction(TmpInst);
1295 }
1296 {
1297 MCInst TmpInst;
1298 TmpInst.setOpcode(ARM::BX);
1299 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1300 OutStreamer.EmitInstruction(TmpInst);
1301 }
1302 return;
1303 }
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001304 case ARM::tBX_CALL: {
1305 {
1306 MCInst TmpInst;
1307 TmpInst.setOpcode(ARM::tMOVr);
1308 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1309 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001310 // Add predicate operands.
1311 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1312 TmpInst.addOperand(MCOperand::CreateReg(0));
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001313 OutStreamer.EmitInstruction(TmpInst);
1314 }
1315 {
1316 MCInst TmpInst;
1317 TmpInst.setOpcode(ARM::tBX);
1318 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1319 // Add predicate operands.
1320 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1321 TmpInst.addOperand(MCOperand::CreateReg(0));
1322 OutStreamer.EmitInstruction(TmpInst);
1323 }
1324 return;
1325 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001326 case ARM::BMOVPCRX_CALL: {
1327 {
1328 MCInst TmpInst;
1329 TmpInst.setOpcode(ARM::MOVr);
1330 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1331 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1332 // Add predicate operands.
1333 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1334 TmpInst.addOperand(MCOperand::CreateReg(0));
1335 // Add 's' bit operand (always reg0 for this)
1336 TmpInst.addOperand(MCOperand::CreateReg(0));
1337 OutStreamer.EmitInstruction(TmpInst);
1338 }
1339 {
1340 MCInst TmpInst;
1341 TmpInst.setOpcode(ARM::MOVr);
1342 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1343 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1344 // Add predicate operands.
1345 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1346 TmpInst.addOperand(MCOperand::CreateReg(0));
1347 // Add 's' bit operand (always reg0 for this)
1348 TmpInst.addOperand(MCOperand::CreateReg(0));
1349 OutStreamer.EmitInstruction(TmpInst);
1350 }
1351 return;
1352 }
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001353 case ARM::BMOVPCB_CALL: {
1354 {
1355 MCInst TmpInst;
1356 TmpInst.setOpcode(ARM::MOVr);
1357 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1358 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1359 // Add predicate operands.
1360 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1361 TmpInst.addOperand(MCOperand::CreateReg(0));
1362 // Add 's' bit operand (always reg0 for this)
1363 TmpInst.addOperand(MCOperand::CreateReg(0));
1364 OutStreamer.EmitInstruction(TmpInst);
1365 }
1366 {
1367 MCInst TmpInst;
1368 TmpInst.setOpcode(ARM::Bcc);
1369 const GlobalValue *GV = MI->getOperand(0).getGlobal();
1370 MCSymbol *GVSym = Mang->getSymbol(GV);
1371 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
1372 TmpInst.addOperand(MCOperand::CreateExpr(GVSymExpr));
1373 // Add predicate operands.
1374 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1375 TmpInst.addOperand(MCOperand::CreateReg(0));
1376 OutStreamer.EmitInstruction(TmpInst);
1377 }
1378 return;
1379 }
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001380 case ARM::t2BMOVPCB_CALL: {
1381 {
1382 MCInst TmpInst;
1383 TmpInst.setOpcode(ARM::tMOVr);
1384 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1385 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1386 // Add predicate operands.
1387 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1388 TmpInst.addOperand(MCOperand::CreateReg(0));
1389 OutStreamer.EmitInstruction(TmpInst);
1390 }
1391 {
1392 MCInst TmpInst;
1393 TmpInst.setOpcode(ARM::t2B);
1394 const GlobalValue *GV = MI->getOperand(0).getGlobal();
1395 MCSymbol *GVSym = Mang->getSymbol(GV);
1396 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
1397 TmpInst.addOperand(MCOperand::CreateExpr(GVSymExpr));
1398 // Add predicate operands.
1399 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1400 TmpInst.addOperand(MCOperand::CreateReg(0));
1401 OutStreamer.EmitInstruction(TmpInst);
1402 }
1403 return;
1404 }
Evan Cheng53519f02011-01-21 18:55:51 +00001405 case ARM::MOVi16_ga_pcrel:
1406 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001407 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001408 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001409 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1410
Evan Cheng53519f02011-01-21 18:55:51 +00001411 unsigned TF = MI->getOperand(1).getTargetFlags();
1412 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001413 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1414 MCSymbol *GVSym = GetARMGVSymbol(GV);
1415 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001416 if (isPIC) {
1417 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1418 getFunctionNumber(),
1419 MI->getOperand(2).getImm(), OutContext);
1420 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1421 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1422 const MCExpr *PCRelExpr =
1423 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1424 MCBinaryExpr::CreateAdd(LabelSymExpr,
1425 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001426 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001427 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1428 } else {
1429 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1430 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1431 }
1432
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001433 // Add predicate operands.
1434 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1435 TmpInst.addOperand(MCOperand::CreateReg(0));
1436 // Add 's' bit operand (always reg0 for this)
1437 TmpInst.addOperand(MCOperand::CreateReg(0));
1438 OutStreamer.EmitInstruction(TmpInst);
1439 return;
1440 }
Evan Cheng53519f02011-01-21 18:55:51 +00001441 case ARM::MOVTi16_ga_pcrel:
1442 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001443 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001444 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1445 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001446 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1447 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1448
Evan Cheng53519f02011-01-21 18:55:51 +00001449 unsigned TF = MI->getOperand(2).getTargetFlags();
1450 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001451 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1452 MCSymbol *GVSym = GetARMGVSymbol(GV);
1453 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001454 if (isPIC) {
1455 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1456 getFunctionNumber(),
1457 MI->getOperand(3).getImm(), OutContext);
1458 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1459 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1460 const MCExpr *PCRelExpr =
1461 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1462 MCBinaryExpr::CreateAdd(LabelSymExpr,
1463 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001464 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001465 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1466 } else {
1467 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1468 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1469 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001470 // Add predicate operands.
1471 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1472 TmpInst.addOperand(MCOperand::CreateReg(0));
1473 // Add 's' bit operand (always reg0 for this)
1474 TmpInst.addOperand(MCOperand::CreateReg(0));
1475 OutStreamer.EmitInstruction(TmpInst);
1476 return;
1477 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001478 case ARM::tPICADD: {
1479 // This is a pseudo op for a label + instruction sequence, which looks like:
1480 // LPC0:
1481 // add r0, pc
1482 // This adds the address of LPC0 to r0.
1483
1484 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001485 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1486 getFunctionNumber(), MI->getOperand(2).getImm(),
1487 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001488
1489 // Form and emit the add.
1490 MCInst AddInst;
1491 AddInst.setOpcode(ARM::tADDhirr);
1492 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1493 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1494 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1495 // Add predicate operands.
1496 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1497 AddInst.addOperand(MCOperand::CreateReg(0));
1498 OutStreamer.EmitInstruction(AddInst);
1499 return;
1500 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001501 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001502 // This is a pseudo op for a label + instruction sequence, which looks like:
1503 // LPC0:
1504 // add r0, pc, r0
1505 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001506
Chris Lattner4d152222009-10-19 22:23:04 +00001507 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001508 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1509 getFunctionNumber(), MI->getOperand(2).getImm(),
1510 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001511
Jim Grosbachf3f09522010-09-14 21:05:34 +00001512 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001513 MCInst AddInst;
1514 AddInst.setOpcode(ARM::ADDrr);
1515 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1516 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1517 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001518 // Add predicate operands.
1519 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1520 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1521 // Add 's' bit operand (always reg0 for this)
1522 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001523 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001524 return;
1525 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001526 case ARM::PICSTR:
1527 case ARM::PICSTRB:
1528 case ARM::PICSTRH:
1529 case ARM::PICLDR:
1530 case ARM::PICLDRB:
1531 case ARM::PICLDRH:
1532 case ARM::PICLDRSB:
1533 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001534 // This is a pseudo op for a label + instruction sequence, which looks like:
1535 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001536 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001537 // The LCP0 label is referenced by a constant pool entry in order to get
1538 // a PC-relative address at the ldr instruction.
1539
1540 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001541 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1542 getFunctionNumber(), MI->getOperand(2).getImm(),
1543 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001544
1545 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001546 unsigned Opcode;
1547 switch (MI->getOpcode()) {
1548 default:
1549 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001550 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1551 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001552 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001553 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001554 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001555 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1556 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1557 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1558 }
1559 MCInst LdStInst;
1560 LdStInst.setOpcode(Opcode);
1561 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1562 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1563 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1564 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001565 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001566 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1567 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1568 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001569
1570 return;
1571 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001572 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001573 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1574 /// in the function. The first operand is the ID# for this instruction, the
1575 /// second is the index into the MachineConstantPool that this is, the third
1576 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen3e572ac2011-12-06 01:43:02 +00001577 /// The required alignment is specified on the basic block holding this MI.
Chris Lattnera70e6442009-10-19 22:33:05 +00001578 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1579 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1580
Jim Grosbach3e965312012-05-18 19:12:01 +00001581 // If this is the first entry of the pool, mark it.
1582 if (!InConstantPool) {
1583 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1584 InConstantPool = true;
1585 }
1586
Chris Lattner1b46f432010-01-23 07:00:21 +00001587 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001588
1589 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1590 if (MCPE.isMachineConstantPoolEntry())
1591 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1592 else
1593 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattnera70e6442009-10-19 22:33:05 +00001594 return;
1595 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001596 case ARM::t2BR_JT: {
1597 // Lower and emit the instruction itself, then the jump table following it.
1598 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001599 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001600 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1601 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1602 // Add predicate operands.
1603 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1604 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001605 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001606 // Output the data for the jump table itself
1607 EmitJump2Table(MI);
1608 return;
1609 }
1610 case ARM::t2TBB_JT: {
1611 // Lower and emit the instruction itself, then the jump table following it.
1612 MCInst TmpInst;
1613
1614 TmpInst.setOpcode(ARM::t2TBB);
1615 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1616 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1617 // Add predicate operands.
1618 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1619 TmpInst.addOperand(MCOperand::CreateReg(0));
1620 OutStreamer.EmitInstruction(TmpInst);
1621 // Output the data for the jump table itself
1622 EmitJump2Table(MI);
1623 // Make sure the next instruction is 2-byte aligned.
1624 EmitAlignment(1);
1625 return;
1626 }
1627 case ARM::t2TBH_JT: {
1628 // Lower and emit the instruction itself, then the jump table following it.
1629 MCInst TmpInst;
1630
1631 TmpInst.setOpcode(ARM::t2TBH);
1632 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1633 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1634 // Add predicate operands.
1635 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1636 TmpInst.addOperand(MCOperand::CreateReg(0));
1637 OutStreamer.EmitInstruction(TmpInst);
1638 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001639 EmitJump2Table(MI);
1640 return;
1641 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001642 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001643 case ARM::BR_JTr: {
1644 // Lower and emit the instruction itself, then the jump table following it.
1645 // mov pc, target
1646 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001647 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001648 ARM::MOVr : ARM::tMOVr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001649 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001650 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1651 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1652 // Add predicate operands.
1653 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1654 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001655 // Add 's' bit operand (always reg0 for this)
1656 if (Opc == ARM::MOVr)
1657 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001658 OutStreamer.EmitInstruction(TmpInst);
1659
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001660 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001661 if (Opc == ARM::tMOVr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001662 EmitAlignment(2);
1663
Jim Grosbach2dc77682010-11-29 18:37:44 +00001664 // Output the data for the jump table itself
1665 EmitJumpTable(MI);
1666 return;
1667 }
1668 case ARM::BR_JTm: {
1669 // Lower and emit the instruction itself, then the jump table following it.
1670 // ldr pc, target
1671 MCInst TmpInst;
1672 if (MI->getOperand(1).getReg() == 0) {
1673 // literal offset
1674 TmpInst.setOpcode(ARM::LDRi12);
1675 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1676 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1677 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1678 } else {
1679 TmpInst.setOpcode(ARM::LDRrs);
1680 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1681 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1682 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1683 TmpInst.addOperand(MCOperand::CreateImm(0));
1684 }
1685 // Add predicate operands.
1686 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1687 TmpInst.addOperand(MCOperand::CreateReg(0));
1688 OutStreamer.EmitInstruction(TmpInst);
1689
1690 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001691 EmitJumpTable(MI);
1692 return;
1693 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001694 case ARM::BR_JTadd: {
1695 // Lower and emit the instruction itself, then the jump table following it.
1696 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001697 MCInst TmpInst;
1698 TmpInst.setOpcode(ARM::ADDrr);
1699 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1700 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1701 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001702 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001703 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1704 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001705 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001706 TmpInst.addOperand(MCOperand::CreateReg(0));
1707 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001708
1709 // Output the data for the jump table itself
1710 EmitJumpTable(MI);
1711 return;
1712 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001713 case ARM::TRAP: {
1714 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1715 // FIXME: Remove this special case when they do.
1716 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001717 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001718 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001719 OutStreamer.AddComment("trap");
1720 OutStreamer.EmitIntValue(Val, 4);
1721 return;
1722 }
1723 break;
1724 }
1725 case ARM::tTRAP: {
1726 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1727 // FIXME: Remove this special case when they do.
1728 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001729 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001730 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001731 OutStreamer.AddComment("trap");
1732 OutStreamer.EmitIntValue(Val, 2);
1733 return;
1734 }
1735 break;
1736 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001737 case ARM::t2Int_eh_sjlj_setjmp:
1738 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001739 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001740 // Two incoming args: GPR:$src, GPR:$val
1741 // mov $val, pc
1742 // adds $val, #7
1743 // str $val, [$src, #4]
1744 // movs r0, #0
1745 // b 1f
1746 // movs r0, #1
1747 // 1:
1748 unsigned SrcReg = MI->getOperand(0).getReg();
1749 unsigned ValReg = MI->getOperand(1).getReg();
1750 MCSymbol *Label = GetARMSJLJEHLabel();
1751 {
1752 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001753 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach433a5782010-09-24 20:47:58 +00001754 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1755 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001756 // Predicate.
1757 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1758 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001759 OutStreamer.AddComment("eh_setjmp begin");
1760 OutStreamer.EmitInstruction(TmpInst);
1761 }
1762 {
1763 MCInst TmpInst;
1764 TmpInst.setOpcode(ARM::tADDi3);
1765 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1766 // 's' bit operand
1767 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1768 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1769 TmpInst.addOperand(MCOperand::CreateImm(7));
1770 // Predicate.
1771 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1772 TmpInst.addOperand(MCOperand::CreateReg(0));
1773 OutStreamer.EmitInstruction(TmpInst);
1774 }
1775 {
1776 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001777 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001778 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1779 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1780 // The offset immediate is #4. The operand value is scaled by 4 for the
1781 // tSTR instruction.
1782 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001783 // Predicate.
1784 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1785 TmpInst.addOperand(MCOperand::CreateReg(0));
1786 OutStreamer.EmitInstruction(TmpInst);
1787 }
1788 {
1789 MCInst TmpInst;
1790 TmpInst.setOpcode(ARM::tMOVi8);
1791 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1792 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1793 TmpInst.addOperand(MCOperand::CreateImm(0));
1794 // Predicate.
1795 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1796 TmpInst.addOperand(MCOperand::CreateReg(0));
1797 OutStreamer.EmitInstruction(TmpInst);
1798 }
1799 {
1800 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1801 MCInst TmpInst;
1802 TmpInst.setOpcode(ARM::tB);
1803 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001804 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1805 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001806 OutStreamer.EmitInstruction(TmpInst);
1807 }
1808 {
1809 MCInst TmpInst;
1810 TmpInst.setOpcode(ARM::tMOVi8);
1811 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1812 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1813 TmpInst.addOperand(MCOperand::CreateImm(1));
1814 // Predicate.
1815 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1816 TmpInst.addOperand(MCOperand::CreateReg(0));
1817 OutStreamer.AddComment("eh_setjmp end");
1818 OutStreamer.EmitInstruction(TmpInst);
1819 }
1820 OutStreamer.EmitLabel(Label);
1821 return;
1822 }
1823
Jim Grosbach45390082010-09-23 23:33:56 +00001824 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001825 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001826 // Two incoming args: GPR:$src, GPR:$val
1827 // add $val, pc, #8
1828 // str $val, [$src, #+4]
1829 // mov r0, #0
1830 // add pc, pc, #0
1831 // mov r0, #1
1832 unsigned SrcReg = MI->getOperand(0).getReg();
1833 unsigned ValReg = MI->getOperand(1).getReg();
1834
1835 {
1836 MCInst TmpInst;
1837 TmpInst.setOpcode(ARM::ADDri);
1838 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1839 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1840 TmpInst.addOperand(MCOperand::CreateImm(8));
1841 // Predicate.
1842 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1843 TmpInst.addOperand(MCOperand::CreateReg(0));
1844 // 's' bit operand (always reg0 for this).
1845 TmpInst.addOperand(MCOperand::CreateReg(0));
1846 OutStreamer.AddComment("eh_setjmp begin");
1847 OutStreamer.EmitInstruction(TmpInst);
1848 }
1849 {
1850 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001851 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001852 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1853 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001854 TmpInst.addOperand(MCOperand::CreateImm(4));
1855 // Predicate.
1856 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1857 TmpInst.addOperand(MCOperand::CreateReg(0));
1858 OutStreamer.EmitInstruction(TmpInst);
1859 }
1860 {
1861 MCInst TmpInst;
1862 TmpInst.setOpcode(ARM::MOVi);
1863 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1864 TmpInst.addOperand(MCOperand::CreateImm(0));
1865 // Predicate.
1866 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1867 TmpInst.addOperand(MCOperand::CreateReg(0));
1868 // 's' bit operand (always reg0 for this).
1869 TmpInst.addOperand(MCOperand::CreateReg(0));
1870 OutStreamer.EmitInstruction(TmpInst);
1871 }
1872 {
1873 MCInst TmpInst;
1874 TmpInst.setOpcode(ARM::ADDri);
1875 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1876 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1877 TmpInst.addOperand(MCOperand::CreateImm(0));
1878 // Predicate.
1879 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1880 TmpInst.addOperand(MCOperand::CreateReg(0));
1881 // 's' bit operand (always reg0 for this).
1882 TmpInst.addOperand(MCOperand::CreateReg(0));
1883 OutStreamer.EmitInstruction(TmpInst);
1884 }
1885 {
1886 MCInst TmpInst;
1887 TmpInst.setOpcode(ARM::MOVi);
1888 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1889 TmpInst.addOperand(MCOperand::CreateImm(1));
1890 // Predicate.
1891 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1892 TmpInst.addOperand(MCOperand::CreateReg(0));
1893 // 's' bit operand (always reg0 for this).
1894 TmpInst.addOperand(MCOperand::CreateReg(0));
1895 OutStreamer.AddComment("eh_setjmp end");
1896 OutStreamer.EmitInstruction(TmpInst);
1897 }
1898 return;
1899 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001900 case ARM::Int_eh_sjlj_longjmp: {
1901 // ldr sp, [$src, #8]
1902 // ldr $scratch, [$src, #4]
1903 // ldr r7, [$src]
1904 // bx $scratch
1905 unsigned SrcReg = MI->getOperand(0).getReg();
1906 unsigned ScratchReg = MI->getOperand(1).getReg();
1907 {
1908 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001909 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001910 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1911 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001912 TmpInst.addOperand(MCOperand::CreateImm(8));
1913 // Predicate.
1914 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1915 TmpInst.addOperand(MCOperand::CreateReg(0));
1916 OutStreamer.EmitInstruction(TmpInst);
1917 }
1918 {
1919 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001920 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001921 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1922 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001923 TmpInst.addOperand(MCOperand::CreateImm(4));
1924 // Predicate.
1925 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1926 TmpInst.addOperand(MCOperand::CreateReg(0));
1927 OutStreamer.EmitInstruction(TmpInst);
1928 }
1929 {
1930 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001931 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001932 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1933 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001934 TmpInst.addOperand(MCOperand::CreateImm(0));
1935 // Predicate.
1936 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1937 TmpInst.addOperand(MCOperand::CreateReg(0));
1938 OutStreamer.EmitInstruction(TmpInst);
1939 }
1940 {
1941 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001942 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001943 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1944 // Predicate.
1945 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1946 TmpInst.addOperand(MCOperand::CreateReg(0));
1947 OutStreamer.EmitInstruction(TmpInst);
1948 }
1949 return;
1950 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001951 case ARM::tInt_eh_sjlj_longjmp: {
1952 // ldr $scratch, [$src, #8]
1953 // mov sp, $scratch
1954 // ldr $scratch, [$src, #4]
1955 // ldr r7, [$src]
1956 // bx $scratch
1957 unsigned SrcReg = MI->getOperand(0).getReg();
1958 unsigned ScratchReg = MI->getOperand(1).getReg();
1959 {
1960 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001961 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001962 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1963 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1964 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001965 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001966 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001967 // Predicate.
1968 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1969 TmpInst.addOperand(MCOperand::CreateReg(0));
1970 OutStreamer.EmitInstruction(TmpInst);
1971 }
1972 {
1973 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001974 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001975 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1976 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1977 // Predicate.
1978 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1979 TmpInst.addOperand(MCOperand::CreateReg(0));
1980 OutStreamer.EmitInstruction(TmpInst);
1981 }
1982 {
1983 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001984 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001985 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1986 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1987 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001988 // Predicate.
1989 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1990 TmpInst.addOperand(MCOperand::CreateReg(0));
1991 OutStreamer.EmitInstruction(TmpInst);
1992 }
1993 {
1994 MCInst TmpInst;
Bob Wilson93abbc22012-04-07 16:51:59 +00001995 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001996 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1997 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Bob Wilson93abbc22012-04-07 16:51:59 +00001998 TmpInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001999 // Predicate.
2000 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2001 TmpInst.addOperand(MCOperand::CreateReg(0));
2002 OutStreamer.EmitInstruction(TmpInst);
2003 }
2004 {
2005 MCInst TmpInst;
Cameron Zwarich421b1062011-05-26 03:41:12 +00002006 TmpInst.setOpcode(ARM::tBX);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002007 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
2008 // Predicate.
2009 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2010 TmpInst.addOperand(MCOperand::CreateReg(0));
2011 OutStreamer.EmitInstruction(TmpInst);
2012 }
2013 return;
2014 }
Chris Lattner97f06932009-10-19 20:20:46 +00002015 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00002016
Chris Lattner97f06932009-10-19 20:20:46 +00002017 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00002018 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00002019
Chris Lattner850d2e22010-02-03 01:16:28 +00002020 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00002021}
Daniel Dunbar2685a292009-10-20 05:15:36 +00002022
2023//===----------------------------------------------------------------------===//
2024// Target Registry Stuff
2025//===----------------------------------------------------------------------===//
2026
Daniel Dunbar2685a292009-10-20 05:15:36 +00002027// Force static initialization.
2028extern "C" void LLVMInitializeARMAsmPrinter() {
2029 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
2030 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
Daniel Dunbar2685a292009-10-20 05:15:36 +00002031}