blob: 8bf5475fcd792f9673f9730181ae4e6b4cc1bd2d [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- ARMBaseInstrInfo.cpp - ARM Instruction Information -------*- C++ -*-===//
David Goodwin334c2642009-07-08 16:09:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Base ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMBaseInstrInfo.h"
15#include "ARM.h"
Evan Chengd457e6e2009-11-07 04:04:34 +000016#include "ARMConstantPoolValue.h"
Evan Cheng48575f62010-12-05 22:04:16 +000017#include "ARMHazardRecognizer.h"
David Goodwin334c2642009-07-08 16:09:28 +000018#include "ARMMachineFunctionInfo.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000019#include "ARMRegisterInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000020#include "MCTargetDesc/ARMAddressingModes.h"
Evan Chengfdc83402009-11-08 00:15:23 +000021#include "llvm/Constants.h"
22#include "llvm/Function.h"
23#include "llvm/GlobalValue.h"
David Goodwin334c2642009-07-08 16:09:28 +000024#include "llvm/CodeGen/LiveVariables.h"
Evan Chengd457e6e2009-11-07 04:04:34 +000025#include "llvm/CodeGen/MachineConstantPool.h"
David Goodwin334c2642009-07-08 16:09:28 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
28#include "llvm/CodeGen/MachineJumpTableInfo.h"
Anton Korobeynikov249fb332009-10-07 00:06:35 +000029#include "llvm/CodeGen/MachineMemOperand.h"
Evan Cheng2457f2c2010-05-22 01:47:14 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000031#include "llvm/CodeGen/SelectionDAGNodes.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000032#include "llvm/MC/MCAsmInfo.h"
Jakub Staszakf81b7f62011-07-10 02:58:07 +000033#include "llvm/Support/BranchProbability.h"
David Goodwin334c2642009-07-08 16:09:28 +000034#include "llvm/Support/CommandLine.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000035#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Bill Wendling40a5eb12010-11-01 20:41:43 +000037#include "llvm/ADT/STLExtras.h"
Evan Cheng22fee2d2011-06-28 20:07:07 +000038
Evan Cheng4db3cff2011-07-01 17:57:27 +000039#define GET_INSTRINFO_CTOR
Evan Cheng22fee2d2011-06-28 20:07:07 +000040#include "ARMGenInstrInfo.inc"
41
David Goodwin334c2642009-07-08 16:09:28 +000042using namespace llvm;
43
44static cl::opt<bool>
45EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
46 cl::desc("Enable ARM 2-addr to 3-addr conv"));
47
Jakob Stoklund Olesen61545822011-08-31 17:00:02 +000048static cl::opt<bool>
Jakob Stoklund Olesen3805d852011-11-15 23:53:18 +000049WidenVMOVS("widen-vmovs", cl::Hidden, cl::init(true),
Jakob Stoklund Olesen61545822011-08-31 17:00:02 +000050 cl::desc("Widen ARM vmovs to vmovd when possible"));
51
Evan Cheng48575f62010-12-05 22:04:16 +000052/// ARM_MLxEntry - Record information about MLA / MLS instructions.
53struct ARM_MLxEntry {
54 unsigned MLxOpc; // MLA / MLS opcode
55 unsigned MulOpc; // Expanded multiplication opcode
56 unsigned AddSubOpc; // Expanded add / sub opcode
57 bool NegAcc; // True if the acc is negated before the add / sub.
58 bool HasLane; // True if instruction has an extra "lane" operand.
59};
60
61static const ARM_MLxEntry ARM_MLxTable[] = {
62 // MLxOpc, MulOpc, AddSubOpc, NegAcc, HasLane
63 // fp scalar ops
64 { ARM::VMLAS, ARM::VMULS, ARM::VADDS, false, false },
65 { ARM::VMLSS, ARM::VMULS, ARM::VSUBS, false, false },
66 { ARM::VMLAD, ARM::VMULD, ARM::VADDD, false, false },
67 { ARM::VMLSD, ARM::VMULD, ARM::VSUBD, false, false },
Evan Cheng48575f62010-12-05 22:04:16 +000068 { ARM::VNMLAS, ARM::VNMULS, ARM::VSUBS, true, false },
69 { ARM::VNMLSS, ARM::VMULS, ARM::VSUBS, true, false },
70 { ARM::VNMLAD, ARM::VNMULD, ARM::VSUBD, true, false },
71 { ARM::VNMLSD, ARM::VMULD, ARM::VSUBD, true, false },
72
73 // fp SIMD ops
74 { ARM::VMLAfd, ARM::VMULfd, ARM::VADDfd, false, false },
75 { ARM::VMLSfd, ARM::VMULfd, ARM::VSUBfd, false, false },
76 { ARM::VMLAfq, ARM::VMULfq, ARM::VADDfq, false, false },
77 { ARM::VMLSfq, ARM::VMULfq, ARM::VSUBfq, false, false },
78 { ARM::VMLAslfd, ARM::VMULslfd, ARM::VADDfd, false, true },
79 { ARM::VMLSslfd, ARM::VMULslfd, ARM::VSUBfd, false, true },
80 { ARM::VMLAslfq, ARM::VMULslfq, ARM::VADDfq, false, true },
81 { ARM::VMLSslfq, ARM::VMULslfq, ARM::VSUBfq, false, true },
82};
83
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000084ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget& STI)
Evan Cheng4db3cff2011-07-01 17:57:27 +000085 : ARMGenInstrInfo(ARM::ADJCALLSTACKDOWN, ARM::ADJCALLSTACKUP),
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000086 Subtarget(STI) {
Evan Cheng48575f62010-12-05 22:04:16 +000087 for (unsigned i = 0, e = array_lengthof(ARM_MLxTable); i != e; ++i) {
88 if (!MLxEntryMap.insert(std::make_pair(ARM_MLxTable[i].MLxOpc, i)).second)
89 assert(false && "Duplicated entries?");
90 MLxHazardOpcodes.insert(ARM_MLxTable[i].AddSubOpc);
91 MLxHazardOpcodes.insert(ARM_MLxTable[i].MulOpc);
92 }
93}
94
Andrew Trick2da8bc82010-12-24 05:03:26 +000095// Use a ScoreboardHazardRecognizer for prepass ARM scheduling. TargetInstrImpl
96// currently defaults to no prepass hazard recognizer.
Evan Cheng48575f62010-12-05 22:04:16 +000097ScheduleHazardRecognizer *ARMBaseInstrInfo::
Andrew Trick2da8bc82010-12-24 05:03:26 +000098CreateTargetHazardRecognizer(const TargetMachine *TM,
99 const ScheduleDAG *DAG) const {
Andrew Trickc8bfd1d2011-01-21 05:51:33 +0000100 if (usePreRAHazardRecognizer()) {
Andrew Trick2da8bc82010-12-24 05:03:26 +0000101 const InstrItineraryData *II = TM->getInstrItineraryData();
102 return new ScoreboardHazardRecognizer(II, DAG, "pre-RA-sched");
103 }
104 return TargetInstrInfoImpl::CreateTargetHazardRecognizer(TM, DAG);
105}
106
107ScheduleHazardRecognizer *ARMBaseInstrInfo::
108CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II,
109 const ScheduleDAG *DAG) const {
Evan Cheng48575f62010-12-05 22:04:16 +0000110 if (Subtarget.isThumb2() || Subtarget.hasVFP2())
111 return (ScheduleHazardRecognizer *)
Andrew Trick2da8bc82010-12-24 05:03:26 +0000112 new ARMHazardRecognizer(II, *this, getRegisterInfo(), Subtarget, DAG);
113 return TargetInstrInfoImpl::CreateTargetPostRAHazardRecognizer(II, DAG);
David Goodwin334c2642009-07-08 16:09:28 +0000114}
115
116MachineInstr *
117ARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
118 MachineBasicBlock::iterator &MBBI,
119 LiveVariables *LV) const {
Evan Cheng78703dd2009-07-27 18:44:00 +0000120 // FIXME: Thumb2 support.
121
David Goodwin334c2642009-07-08 16:09:28 +0000122 if (!EnableARM3Addr)
123 return NULL;
124
125 MachineInstr *MI = MBBI;
126 MachineFunction &MF = *MI->getParent()->getParent();
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000127 uint64_t TSFlags = MI->getDesc().TSFlags;
David Goodwin334c2642009-07-08 16:09:28 +0000128 bool isPre = false;
129 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
130 default: return NULL;
131 case ARMII::IndexModePre:
132 isPre = true;
133 break;
134 case ARMII::IndexModePost:
135 break;
136 }
137
138 // Try splitting an indexed load/store to an un-indexed one plus an add/sub
139 // operation.
140 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
141 if (MemOpc == 0)
142 return NULL;
143
144 MachineInstr *UpdateMI = NULL;
145 MachineInstr *MemMI = NULL;
146 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
Evan Chenge837dea2011-06-28 19:10:37 +0000147 const MCInstrDesc &MCID = MI->getDesc();
148 unsigned NumOps = MCID.getNumOperands();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000149 bool isLoad = !MI->mayStore();
David Goodwin334c2642009-07-08 16:09:28 +0000150 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
151 const MachineOperand &Base = MI->getOperand(2);
152 const MachineOperand &Offset = MI->getOperand(NumOps-3);
153 unsigned WBReg = WB.getReg();
154 unsigned BaseReg = Base.getReg();
155 unsigned OffReg = Offset.getReg();
156 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
157 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
158 switch (AddrMode) {
159 default:
160 assert(false && "Unknown indexed op!");
161 return NULL;
162 case ARMII::AddrMode2: {
163 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
164 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
165 if (OffReg == 0) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000166 if (ARM_AM::getSOImmVal(Amt) == -1)
David Goodwin334c2642009-07-08 16:09:28 +0000167 // Can't encode it in a so_imm operand. This transformation will
168 // add more than 1 instruction. Abandon!
169 return NULL;
170 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000171 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Chenge7cbe412009-07-08 21:03:57 +0000172 .addReg(BaseReg).addImm(Amt)
David Goodwin334c2642009-07-08 16:09:28 +0000173 .addImm(Pred).addReg(0).addReg(0);
174 } else if (Amt != 0) {
175 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
176 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
177 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Owen Anderson92a20222011-07-21 18:54:16 +0000178 get(isSub ? ARM::SUBrsi : ARM::ADDrsi), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000179 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
180 .addImm(Pred).addReg(0).addReg(0);
181 } else
182 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000183 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000184 .addReg(BaseReg).addReg(OffReg)
185 .addImm(Pred).addReg(0).addReg(0);
186 break;
187 }
188 case ARMII::AddrMode3 : {
189 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
190 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
191 if (OffReg == 0)
192 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
193 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000194 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000195 .addReg(BaseReg).addImm(Amt)
196 .addImm(Pred).addReg(0).addReg(0);
197 else
198 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000199 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000200 .addReg(BaseReg).addReg(OffReg)
201 .addImm(Pred).addReg(0).addReg(0);
202 break;
203 }
204 }
205
206 std::vector<MachineInstr*> NewMIs;
207 if (isPre) {
208 if (isLoad)
209 MemMI = BuildMI(MF, MI->getDebugLoc(),
210 get(MemOpc), MI->getOperand(0).getReg())
Jim Grosbach3e556122010-10-26 22:37:02 +0000211 .addReg(WBReg).addImm(0).addImm(Pred);
David Goodwin334c2642009-07-08 16:09:28 +0000212 else
213 MemMI = BuildMI(MF, MI->getDebugLoc(),
214 get(MemOpc)).addReg(MI->getOperand(1).getReg())
215 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
216 NewMIs.push_back(MemMI);
217 NewMIs.push_back(UpdateMI);
218 } else {
219 if (isLoad)
220 MemMI = BuildMI(MF, MI->getDebugLoc(),
221 get(MemOpc), MI->getOperand(0).getReg())
Jim Grosbach3e556122010-10-26 22:37:02 +0000222 .addReg(BaseReg).addImm(0).addImm(Pred);
David Goodwin334c2642009-07-08 16:09:28 +0000223 else
224 MemMI = BuildMI(MF, MI->getDebugLoc(),
225 get(MemOpc)).addReg(MI->getOperand(1).getReg())
226 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
227 if (WB.isDead())
228 UpdateMI->getOperand(0).setIsDead();
229 NewMIs.push_back(UpdateMI);
230 NewMIs.push_back(MemMI);
231 }
232
233 // Transfer LiveVariables states, kill / dead info.
234 if (LV) {
235 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
236 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000237 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
David Goodwin334c2642009-07-08 16:09:28 +0000238 unsigned Reg = MO.getReg();
239
240 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
241 if (MO.isDef()) {
242 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
243 if (MO.isDead())
244 LV->addVirtualRegisterDead(Reg, NewMI);
245 }
246 if (MO.isUse() && MO.isKill()) {
247 for (unsigned j = 0; j < 2; ++j) {
248 // Look at the two new MI's in reverse order.
249 MachineInstr *NewMI = NewMIs[j];
250 if (!NewMI->readsRegister(Reg))
251 continue;
252 LV->addVirtualRegisterKilled(Reg, NewMI);
253 if (VI.removeKill(MI))
254 VI.Kills.push_back(NewMI);
255 break;
256 }
257 }
258 }
259 }
260 }
261
262 MFI->insert(MBBI, NewMIs[1]);
263 MFI->insert(MBBI, NewMIs[0]);
264 return NewMIs[0];
265}
266
267// Branch analysis.
268bool
269ARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
270 MachineBasicBlock *&FBB,
271 SmallVectorImpl<MachineOperand> &Cond,
272 bool AllowModify) const {
273 // If the block has no terminators, it just falls into the block after it.
274 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000275 if (I == MBB.begin())
276 return false;
277 --I;
278 while (I->isDebugValue()) {
279 if (I == MBB.begin())
280 return false;
281 --I;
282 }
283 if (!isUnpredicatedTerminator(I))
David Goodwin334c2642009-07-08 16:09:28 +0000284 return false;
285
286 // Get the last instruction in the block.
287 MachineInstr *LastInst = I;
288
289 // If there is only one terminator instruction, process it.
290 unsigned LastOpc = LastInst->getOpcode();
291 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Evan Cheng5ca53a72009-07-27 18:20:05 +0000292 if (isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000293 TBB = LastInst->getOperand(0).getMBB();
294 return false;
295 }
Evan Cheng5ca53a72009-07-27 18:20:05 +0000296 if (isCondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000297 // Block ends with fall-through condbranch.
298 TBB = LastInst->getOperand(0).getMBB();
299 Cond.push_back(LastInst->getOperand(1));
300 Cond.push_back(LastInst->getOperand(2));
301 return false;
302 }
303 return true; // Can't handle indirect branch.
304 }
305
306 // Get the instruction before it if it is a terminator.
307 MachineInstr *SecondLastInst = I;
Evan Cheng108c8722010-09-23 06:54:40 +0000308 unsigned SecondLastOpc = SecondLastInst->getOpcode();
309
310 // If AllowModify is true and the block ends with two or more unconditional
311 // branches, delete all but the first unconditional branch.
312 if (AllowModify && isUncondBranchOpcode(LastOpc)) {
313 while (isUncondBranchOpcode(SecondLastOpc)) {
314 LastInst->eraseFromParent();
315 LastInst = SecondLastInst;
316 LastOpc = LastInst->getOpcode();
Evan Cheng676e2582010-09-23 19:42:03 +0000317 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
318 // Return now the only terminator is an unconditional branch.
319 TBB = LastInst->getOperand(0).getMBB();
320 return false;
321 } else {
Evan Cheng108c8722010-09-23 06:54:40 +0000322 SecondLastInst = I;
323 SecondLastOpc = SecondLastInst->getOpcode();
324 }
325 }
326 }
David Goodwin334c2642009-07-08 16:09:28 +0000327
328 // If there are three terminators, we don't know what sort of block this is.
329 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
330 return true;
331
Evan Cheng5ca53a72009-07-27 18:20:05 +0000332 // If the block ends with a B and a Bcc, handle it.
Evan Cheng5ca53a72009-07-27 18:20:05 +0000333 if (isCondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000334 TBB = SecondLastInst->getOperand(0).getMBB();
335 Cond.push_back(SecondLastInst->getOperand(1));
336 Cond.push_back(SecondLastInst->getOperand(2));
337 FBB = LastInst->getOperand(0).getMBB();
338 return false;
339 }
340
341 // If the block ends with two unconditional branches, handle it. The second
342 // one is not executed, so remove it.
Evan Cheng5ca53a72009-07-27 18:20:05 +0000343 if (isUncondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000344 TBB = SecondLastInst->getOperand(0).getMBB();
345 I = LastInst;
346 if (AllowModify)
347 I->eraseFromParent();
348 return false;
349 }
350
351 // ...likewise if it ends with a branch table followed by an unconditional
352 // branch. The branch folder can create these, and we must get rid of them for
353 // correctness of Thumb constant islands.
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000354 if ((isJumpTableBranchOpcode(SecondLastOpc) ||
355 isIndirectBranchOpcode(SecondLastOpc)) &&
Evan Cheng5ca53a72009-07-27 18:20:05 +0000356 isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000357 I = LastInst;
358 if (AllowModify)
359 I->eraseFromParent();
360 return true;
361 }
362
363 // Otherwise, can't handle this.
364 return true;
365}
366
367
368unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
David Goodwin334c2642009-07-08 16:09:28 +0000369 MachineBasicBlock::iterator I = MBB.end();
370 if (I == MBB.begin()) return 0;
371 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000372 while (I->isDebugValue()) {
373 if (I == MBB.begin())
374 return 0;
375 --I;
376 }
Evan Cheng5ca53a72009-07-27 18:20:05 +0000377 if (!isUncondBranchOpcode(I->getOpcode()) &&
378 !isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000379 return 0;
380
381 // Remove the branch.
382 I->eraseFromParent();
383
384 I = MBB.end();
385
386 if (I == MBB.begin()) return 1;
387 --I;
Evan Cheng5ca53a72009-07-27 18:20:05 +0000388 if (!isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000389 return 1;
390
391 // Remove the branch.
392 I->eraseFromParent();
393 return 2;
394}
395
396unsigned
397ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000398 MachineBasicBlock *FBB,
399 const SmallVectorImpl<MachineOperand> &Cond,
400 DebugLoc DL) const {
Evan Cheng6495f632009-07-28 05:48:47 +0000401 ARMFunctionInfo *AFI = MBB.getParent()->getInfo<ARMFunctionInfo>();
402 int BOpc = !AFI->isThumbFunction()
403 ? ARM::B : (AFI->isThumb2Function() ? ARM::t2B : ARM::tB);
404 int BccOpc = !AFI->isThumbFunction()
405 ? ARM::Bcc : (AFI->isThumb2Function() ? ARM::t2Bcc : ARM::tBcc);
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000406 bool isThumb = AFI->isThumbFunction() || AFI->isThumb2Function();
Andrew Tricke23dc9c2011-09-21 02:17:37 +0000407
David Goodwin334c2642009-07-08 16:09:28 +0000408 // Shouldn't be a fall through.
409 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
410 assert((Cond.size() == 2 || Cond.size() == 0) &&
411 "ARM branch conditions have two components!");
412
413 if (FBB == 0) {
Owen Anderson112fb732011-09-09 23:13:02 +0000414 if (Cond.empty()) { // Unconditional branch?
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000415 if (isThumb)
416 BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB).addImm(ARMCC::AL).addReg(0);
417 else
418 BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB);
Owen Anderson112fb732011-09-09 23:13:02 +0000419 } else
Stuart Hastings3bf91252010-06-17 22:43:56 +0000420 BuildMI(&MBB, DL, get(BccOpc)).addMBB(TBB)
David Goodwin334c2642009-07-08 16:09:28 +0000421 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
422 return 1;
423 }
424
425 // Two-way conditional branch.
Stuart Hastings3bf91252010-06-17 22:43:56 +0000426 BuildMI(&MBB, DL, get(BccOpc)).addMBB(TBB)
David Goodwin334c2642009-07-08 16:09:28 +0000427 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000428 if (isThumb)
429 BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB).addImm(ARMCC::AL).addReg(0);
430 else
431 BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB);
David Goodwin334c2642009-07-08 16:09:28 +0000432 return 2;
433}
434
435bool ARMBaseInstrInfo::
436ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
437 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
438 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
439 return false;
440}
441
Evan Chengddfd1372011-12-14 02:11:42 +0000442bool ARMBaseInstrInfo::isPredicated(const MachineInstr *MI) const {
443 if (MI->isBundle()) {
444 MachineBasicBlock::const_instr_iterator I = MI;
445 MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
446 while (++I != E && I->isInsideBundle()) {
447 int PIdx = I->findFirstPredOperandIdx();
448 if (PIdx != -1 && I->getOperand(PIdx).getImm() != ARMCC::AL)
449 return true;
450 }
451 return false;
452 }
453
454 int PIdx = MI->findFirstPredOperandIdx();
455 return PIdx != -1 && MI->getOperand(PIdx).getImm() != ARMCC::AL;
456}
457
David Goodwin334c2642009-07-08 16:09:28 +0000458bool ARMBaseInstrInfo::
459PredicateInstruction(MachineInstr *MI,
460 const SmallVectorImpl<MachineOperand> &Pred) const {
461 unsigned Opc = MI->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000462 if (isUncondBranchOpcode(Opc)) {
463 MI->setDesc(get(getMatchingCondBranchOpcode(Opc)));
David Goodwin334c2642009-07-08 16:09:28 +0000464 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
465 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
466 return true;
467 }
468
469 int PIdx = MI->findFirstPredOperandIdx();
470 if (PIdx != -1) {
471 MachineOperand &PMO = MI->getOperand(PIdx);
472 PMO.setImm(Pred[0].getImm());
473 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
474 return true;
475 }
476 return false;
477}
478
479bool ARMBaseInstrInfo::
480SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
481 const SmallVectorImpl<MachineOperand> &Pred2) const {
482 if (Pred1.size() > 2 || Pred2.size() > 2)
483 return false;
484
485 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
486 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
487 if (CC1 == CC2)
488 return true;
489
490 switch (CC1) {
491 default:
492 return false;
493 case ARMCC::AL:
494 return true;
495 case ARMCC::HS:
496 return CC2 == ARMCC::HI;
497 case ARMCC::LS:
498 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
499 case ARMCC::GE:
500 return CC2 == ARMCC::GT;
501 case ARMCC::LE:
502 return CC2 == ARMCC::LT;
503 }
504}
505
506bool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI,
507 std::vector<MachineOperand> &Pred) const {
Evan Cheng8fb90362009-08-08 03:20:32 +0000508 // FIXME: This confuses implicit_def with optional CPSR def.
Evan Chenge837dea2011-06-28 19:10:37 +0000509 const MCInstrDesc &MCID = MI->getDesc();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000510 if (!MCID.getImplicitDefs() && !MI->hasOptionalDef())
David Goodwin334c2642009-07-08 16:09:28 +0000511 return false;
512
513 bool Found = false;
514 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
515 const MachineOperand &MO = MI->getOperand(i);
516 if (MO.isReg() && MO.getReg() == ARM::CPSR) {
517 Pred.push_back(MO);
518 Found = true;
519 }
520 }
521
522 return Found;
523}
524
Evan Chengac0869d2009-11-21 06:21:52 +0000525/// isPredicable - Return true if the specified instruction can be predicated.
526/// By default, this returns true for every instruction with a
527/// PredicateOperand.
528bool ARMBaseInstrInfo::isPredicable(MachineInstr *MI) const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000529 if (!MI->isPredicable())
Evan Chengac0869d2009-11-21 06:21:52 +0000530 return false;
531
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000532 if ((MI->getDesc().TSFlags & ARMII::DomainMask) == ARMII::DomainNEON) {
Evan Chengac0869d2009-11-21 06:21:52 +0000533 ARMFunctionInfo *AFI =
534 MI->getParent()->getParent()->getInfo<ARMFunctionInfo>();
Evan Chengd7f08102009-11-24 08:06:15 +0000535 return AFI->isThumb2Function();
Evan Chengac0869d2009-11-21 06:21:52 +0000536 }
537 return true;
538}
David Goodwin334c2642009-07-08 16:09:28 +0000539
Chris Lattner56856b12009-12-03 06:58:32 +0000540/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing.
Chandler Carruth19e57022010-10-23 08:40:19 +0000541LLVM_ATTRIBUTE_NOINLINE
David Goodwin334c2642009-07-08 16:09:28 +0000542static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
Chris Lattner56856b12009-12-03 06:58:32 +0000543 unsigned JTI);
David Goodwin334c2642009-07-08 16:09:28 +0000544static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
545 unsigned JTI) {
Chris Lattner56856b12009-12-03 06:58:32 +0000546 assert(JTI < JT.size());
David Goodwin334c2642009-07-08 16:09:28 +0000547 return JT[JTI].MBBs.size();
548}
549
550/// GetInstSize - Return the size of the specified MachineInstr.
551///
552unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
553 const MachineBasicBlock &MBB = *MI->getParent();
554 const MachineFunction *MF = MBB.getParent();
Chris Lattner33adcfb2009-08-22 21:43:10 +0000555 const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo();
David Goodwin334c2642009-07-08 16:09:28 +0000556
Evan Chenge837dea2011-06-28 19:10:37 +0000557 const MCInstrDesc &MCID = MI->getDesc();
Owen Anderson16884412011-07-13 23:22:26 +0000558 if (MCID.getSize())
559 return MCID.getSize();
David Goodwin334c2642009-07-08 16:09:28 +0000560
David Goodwin334c2642009-07-08 16:09:28 +0000561 // If this machine instr is an inline asm, measure it.
562 if (MI->getOpcode() == ARM::INLINEASM)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000563 return getInlineAsmLength(MI->getOperand(0).getSymbolName(), *MAI);
David Goodwin334c2642009-07-08 16:09:28 +0000564 if (MI->isLabel())
565 return 0;
Evan Chengddfd1372011-12-14 02:11:42 +0000566 unsigned Opc = MI->getOpcode();
Evan Chenga0ee8622009-07-31 22:22:22 +0000567 switch (Opc) {
Chris Lattner518bb532010-02-09 19:54:29 +0000568 case TargetOpcode::IMPLICIT_DEF:
569 case TargetOpcode::KILL:
Bill Wendling7431bea2010-07-16 22:20:36 +0000570 case TargetOpcode::PROLOG_LABEL:
Chris Lattner518bb532010-02-09 19:54:29 +0000571 case TargetOpcode::EH_LABEL:
Dale Johannesen375be772010-04-07 19:51:44 +0000572 case TargetOpcode::DBG_VALUE:
David Goodwin334c2642009-07-08 16:09:28 +0000573 return 0;
Evan Chengddfd1372011-12-14 02:11:42 +0000574 case TargetOpcode::BUNDLE:
575 return getInstBundleLength(MI);
Evan Cheng53519f02011-01-21 18:55:51 +0000576 case ARM::MOVi16_ga_pcrel:
577 case ARM::MOVTi16_ga_pcrel:
578 case ARM::t2MOVi16_ga_pcrel:
579 case ARM::t2MOVTi16_ga_pcrel:
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000580 return 4;
Jim Grosbach3c38f962010-10-06 22:01:26 +0000581 case ARM::MOVi32imm:
582 case ARM::t2MOVi32imm:
583 return 8;
David Goodwin334c2642009-07-08 16:09:28 +0000584 case ARM::CONSTPOOL_ENTRY:
585 // If this machine instr is a constant pool entry, its size is recorded as
586 // operand #2.
587 return MI->getOperand(2).getImm();
Jim Grosbach5eb19512010-05-22 01:06:18 +0000588 case ARM::Int_eh_sjlj_longjmp:
589 return 16;
590 case ARM::tInt_eh_sjlj_longjmp:
591 return 10;
Evan Cheng78947622009-07-24 18:20:44 +0000592 case ARM::Int_eh_sjlj_setjmp:
Jim Grosbachd1007552010-04-28 20:33:09 +0000593 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbach0798edd2010-05-27 23:49:24 +0000594 return 20;
Jim Grosbachd1228742009-12-01 18:10:36 +0000595 case ARM::tInt_eh_sjlj_setjmp:
Jim Grosbach5aa16842009-08-11 19:42:21 +0000596 case ARM::t2Int_eh_sjlj_setjmp:
Jim Grosbachd1007552010-04-28 20:33:09 +0000597 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbach0798edd2010-05-27 23:49:24 +0000598 return 12;
David Goodwin334c2642009-07-08 16:09:28 +0000599 case ARM::BR_JTr:
600 case ARM::BR_JTm:
601 case ARM::BR_JTadd:
Evan Chenga0ee8622009-07-31 22:22:22 +0000602 case ARM::tBR_JTr:
Evan Chengd26b14c2009-07-31 18:28:05 +0000603 case ARM::t2BR_JT:
Jim Grosbachd092a872010-11-29 21:28:32 +0000604 case ARM::t2TBB_JT:
605 case ARM::t2TBH_JT: {
David Goodwin334c2642009-07-08 16:09:28 +0000606 // These are jumptable branches, i.e. a branch followed by an inlined
Evan Chengd26b14c2009-07-31 18:28:05 +0000607 // jumptable. The size is 4 + 4 * number of entries. For TBB, each
608 // entry is one byte; TBH two byte each.
Jim Grosbachd092a872010-11-29 21:28:32 +0000609 unsigned EntrySize = (Opc == ARM::t2TBB_JT)
610 ? 1 : ((Opc == ARM::t2TBH_JT) ? 2 : 4);
Evan Chenge837dea2011-06-28 19:10:37 +0000611 unsigned NumOps = MCID.getNumOperands();
David Goodwin334c2642009-07-08 16:09:28 +0000612 MachineOperand JTOP =
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000613 MI->getOperand(NumOps - (MI->isPredicable() ? 3 : 2));
David Goodwin334c2642009-07-08 16:09:28 +0000614 unsigned JTI = JTOP.getIndex();
615 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000616 assert(MJTI != 0);
David Goodwin334c2642009-07-08 16:09:28 +0000617 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
618 assert(JTI < JT.size());
619 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
620 // 4 aligned. The assembler / linker may add 2 byte padding just before
Jakob Stoklund Olesen6fbea432011-12-06 22:41:31 +0000621 // the JT entries. The size does not include this padding; the
622 // constant islands pass does separate bookkeeping for it.
David Goodwin334c2642009-07-08 16:09:28 +0000623 // FIXME: If we know the size of the function is less than (1 << 16) *2
624 // bytes, we can use 16-bit entries instead. Then there won't be an
625 // alignment issue.
Jakob Stoklund Olesen6fbea432011-12-06 22:41:31 +0000626 unsigned InstSize = (Opc == ARM::tBR_JTr || Opc == ARM::t2BR_JT) ? 2 : 4;
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000627 unsigned NumEntries = getNumJTEntries(JT, JTI);
Jim Grosbachd092a872010-11-29 21:28:32 +0000628 if (Opc == ARM::t2TBB_JT && (NumEntries & 1))
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000629 // Make sure the instruction that follows TBB is 2-byte aligned.
630 // FIXME: Constant island pass should insert an "ALIGN" instruction
631 // instead.
632 ++NumEntries;
633 return NumEntries * EntrySize + InstSize;
David Goodwin334c2642009-07-08 16:09:28 +0000634 }
635 default:
636 // Otherwise, pseudo-instruction sizes are zero.
637 return 0;
638 }
David Goodwin334c2642009-07-08 16:09:28 +0000639 return 0; // Not reached
640}
641
Evan Chengddfd1372011-12-14 02:11:42 +0000642unsigned ARMBaseInstrInfo::getInstBundleLength(const MachineInstr *MI) const {
643 unsigned Size = 0;
644 MachineBasicBlock::const_instr_iterator I = MI;
645 MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
646 while (++I != E && I->isInsideBundle()) {
647 assert(!I->isBundle() && "No nested bundle!");
648 Size += GetInstSizeInBytes(&*I);
649 }
650 return Size;
651}
652
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000653void ARMBaseInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
654 MachineBasicBlock::iterator I, DebugLoc DL,
655 unsigned DestReg, unsigned SrcReg,
656 bool KillSrc) const {
657 bool GPRDest = ARM::GPRRegClass.contains(DestReg);
658 bool GPRSrc = ARM::GPRRegClass.contains(SrcReg);
Bob Wilson1665b0a2010-02-16 17:24:15 +0000659
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000660 if (GPRDest && GPRSrc) {
661 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr), DestReg)
662 .addReg(SrcReg, getKillRegState(KillSrc))));
663 return;
David Goodwin7bfdca02009-08-05 21:02:22 +0000664 }
David Goodwin334c2642009-07-08 16:09:28 +0000665
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000666 bool SPRDest = ARM::SPRRegClass.contains(DestReg);
667 bool SPRSrc = ARM::SPRRegClass.contains(SrcReg);
668
Chad Rosiere5038e12011-08-20 00:17:25 +0000669 unsigned Opc = 0;
Jakob Stoklund Olesen142bd1a2011-10-11 00:59:06 +0000670 if (SPRDest && SPRSrc)
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000671 Opc = ARM::VMOVS;
Jakob Stoklund Olesen142bd1a2011-10-11 00:59:06 +0000672 else if (GPRDest && SPRSrc)
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000673 Opc = ARM::VMOVRS;
674 else if (SPRDest && GPRSrc)
675 Opc = ARM::VMOVSR;
676 else if (ARM::DPRRegClass.contains(DestReg, SrcReg))
677 Opc = ARM::VMOVD;
678 else if (ARM::QPRRegClass.contains(DestReg, SrcReg))
Owen Anderson43967a92011-07-15 18:46:47 +0000679 Opc = ARM::VORRq;
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000680
Chad Rosiere5038e12011-08-20 00:17:25 +0000681 if (Opc) {
682 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc), DestReg);
Owen Anderson43967a92011-07-15 18:46:47 +0000683 MIB.addReg(SrcReg, getKillRegState(KillSrc));
Chad Rosiere5038e12011-08-20 00:17:25 +0000684 if (Opc == ARM::VORRq)
685 MIB.addReg(SrcReg, getKillRegState(KillSrc));
Chad Rosierfea95c62011-08-20 00:52:40 +0000686 AddDefaultPred(MIB);
Chad Rosiere5038e12011-08-20 00:17:25 +0000687 return;
688 }
689
Chad Rosierfea95c62011-08-20 00:52:40 +0000690 // Generate instructions for VMOVQQ and VMOVQQQQ pseudos in place.
691 if (ARM::QQPRRegClass.contains(DestReg, SrcReg) ||
692 ARM::QQQQPRRegClass.contains(DestReg, SrcReg)) {
Chad Rosiere5038e12011-08-20 00:17:25 +0000693 const TargetRegisterInfo *TRI = &getRegisterInfo();
694 assert(ARM::qsub_0 + 3 == ARM::qsub_3 && "Expected contiguous enum.");
Andrew Tricke23dc9c2011-09-21 02:17:37 +0000695 unsigned EndSubReg = ARM::QQPRRegClass.contains(DestReg, SrcReg) ?
Chad Rosierfea95c62011-08-20 00:52:40 +0000696 ARM::qsub_1 : ARM::qsub_3;
Andrew Tricke23dc9c2011-09-21 02:17:37 +0000697 for (unsigned i = ARM::qsub_0, e = EndSubReg + 1; i != e; ++i) {
Chad Rosiere5038e12011-08-20 00:17:25 +0000698 unsigned Dst = TRI->getSubReg(DestReg, i);
699 unsigned Src = TRI->getSubReg(SrcReg, i);
700 MachineInstrBuilder Mov =
701 AddDefaultPred(BuildMI(MBB, I, I->getDebugLoc(), get(ARM::VORRq))
702 .addReg(Dst, RegState::Define)
703 .addReg(Src, getKillRegState(KillSrc))
704 .addReg(Src, getKillRegState(KillSrc)));
Chad Rosierfea95c62011-08-20 00:52:40 +0000705 if (i == EndSubReg) {
Chad Rosiere5038e12011-08-20 00:17:25 +0000706 Mov->addRegisterDefined(DestReg, TRI);
707 if (KillSrc)
708 Mov->addRegisterKilled(SrcReg, TRI);
709 }
710 }
711 return;
712 }
713 llvm_unreachable("Impossible reg-to-reg copy");
David Goodwin334c2642009-07-08 16:09:28 +0000714}
715
Evan Chengc10b5af2010-05-07 00:24:52 +0000716static const
717MachineInstrBuilder &AddDReg(MachineInstrBuilder &MIB,
718 unsigned Reg, unsigned SubIdx, unsigned State,
719 const TargetRegisterInfo *TRI) {
720 if (!SubIdx)
721 return MIB.addReg(Reg, State);
722
723 if (TargetRegisterInfo::isPhysicalRegister(Reg))
724 return MIB.addReg(TRI->getSubReg(Reg, SubIdx), State);
725 return MIB.addReg(Reg, State, SubIdx);
726}
727
David Goodwin334c2642009-07-08 16:09:28 +0000728void ARMBaseInstrInfo::
729storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
730 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000731 const TargetRegisterClass *RC,
732 const TargetRegisterInfo *TRI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000733 DebugLoc DL;
David Goodwin334c2642009-07-08 16:09:28 +0000734 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000735 MachineFunction &MF = *MBB.getParent();
736 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbach31bc8492009-11-08 00:27:19 +0000737 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000738
739 MachineMemOperand *MMO =
Jay Foad978e0df2011-11-15 07:34:52 +0000740 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
Chris Lattner59db5492010-09-21 04:39:43 +0000741 MachineMemOperand::MOStore,
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000742 MFI.getObjectSize(FI),
Jim Grosbach31bc8492009-11-08 00:27:19 +0000743 Align);
David Goodwin334c2642009-07-08 16:09:28 +0000744
Owen Andersone66ef2d2011-08-10 17:21:20 +0000745 switch (RC->getSize()) {
746 case 4:
747 if (ARM::GPRRegClass.hasSubClassEq(RC)) {
748 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STRi12))
David Goodwin334c2642009-07-08 16:09:28 +0000749 .addReg(SrcReg, getKillRegState(isKill))
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000750 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Owen Andersone66ef2d2011-08-10 17:21:20 +0000751 } else if (ARM::SPRRegClass.hasSubClassEq(RC)) {
752 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRS))
Evan Chengd31c5492010-05-06 01:34:11 +0000753 .addReg(SrcReg, getKillRegState(isKill))
754 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Owen Andersone66ef2d2011-08-10 17:21:20 +0000755 } else
756 llvm_unreachable("Unknown reg class!");
757 break;
758 case 8:
759 if (ARM::DPRRegClass.hasSubClassEq(RC)) {
760 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRD))
David Goodwin334c2642009-07-08 16:09:28 +0000761 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000762 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Owen Andersone66ef2d2011-08-10 17:21:20 +0000763 } else
764 llvm_unreachable("Unknown reg class!");
765 break;
766 case 16:
767 if (ARM::QPRRegClass.hasSubClassEq(RC)) {
768 if (Align >= 16 && getRegisterInfo().needsStackRealignment(MF)) {
769 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1q64Pseudo))
Bob Wilsonf967ca02010-07-06 21:26:18 +0000770 .addFrameIndex(FI).addImm(16)
Evan Cheng69b9f982010-05-13 01:12:06 +0000771 .addReg(SrcReg, getKillRegState(isKill))
772 .addMemOperand(MMO));
Owen Andersone66ef2d2011-08-10 17:21:20 +0000773 } else {
774 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMQIA))
Evan Cheng69b9f982010-05-13 01:12:06 +0000775 .addReg(SrcReg, getKillRegState(isKill))
776 .addFrameIndex(FI)
Evan Cheng69b9f982010-05-13 01:12:06 +0000777 .addMemOperand(MMO));
Owen Andersone66ef2d2011-08-10 17:21:20 +0000778 }
779 } else
780 llvm_unreachable("Unknown reg class!");
781 break;
782 case 32:
783 if (ARM::QQPRRegClass.hasSubClassEq(RC)) {
784 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
785 // FIXME: It's possible to only store part of the QQ register if the
786 // spilled def has a sub-register index.
787 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1d64QPseudo))
Bob Wilson168f3822010-09-15 01:48:05 +0000788 .addFrameIndex(FI).addImm(16)
789 .addReg(SrcReg, getKillRegState(isKill))
790 .addMemOperand(MMO));
Owen Andersone66ef2d2011-08-10 17:21:20 +0000791 } else {
792 MachineInstrBuilder MIB =
793 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMDIA))
Bill Wendling73fe34a2010-11-16 01:16:36 +0000794 .addFrameIndex(FI))
Owen Andersone66ef2d2011-08-10 17:21:20 +0000795 .addMemOperand(MMO);
796 MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI);
797 MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI);
798 MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI);
799 AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI);
800 }
801 } else
802 llvm_unreachable("Unknown reg class!");
803 break;
804 case 64:
805 if (ARM::QQQQPRRegClass.hasSubClassEq(RC)) {
806 MachineInstrBuilder MIB =
807 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMDIA))
808 .addFrameIndex(FI))
809 .addMemOperand(MMO);
810 MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI);
811 MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI);
812 MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI);
813 MIB = AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI);
814 MIB = AddDReg(MIB, SrcReg, ARM::dsub_4, 0, TRI);
815 MIB = AddDReg(MIB, SrcReg, ARM::dsub_5, 0, TRI);
816 MIB = AddDReg(MIB, SrcReg, ARM::dsub_6, 0, TRI);
817 AddDReg(MIB, SrcReg, ARM::dsub_7, 0, TRI);
818 } else
819 llvm_unreachable("Unknown reg class!");
820 break;
821 default:
822 llvm_unreachable("Unknown reg class!");
David Goodwin334c2642009-07-08 16:09:28 +0000823 }
824}
825
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000826unsigned
827ARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
828 int &FrameIndex) const {
829 switch (MI->getOpcode()) {
830 default: break;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000831 case ARM::STRrs:
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000832 case ARM::t2STRs: // FIXME: don't use t2STRs to access frame.
833 if (MI->getOperand(1).isFI() &&
834 MI->getOperand(2).isReg() &&
835 MI->getOperand(3).isImm() &&
836 MI->getOperand(2).getReg() == 0 &&
837 MI->getOperand(3).getImm() == 0) {
838 FrameIndex = MI->getOperand(1).getIndex();
839 return MI->getOperand(0).getReg();
840 }
841 break;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000842 case ARM::STRi12:
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000843 case ARM::t2STRi12:
Jim Grosbach74472b42011-06-29 20:26:39 +0000844 case ARM::tSTRspi:
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000845 case ARM::VSTRD:
846 case ARM::VSTRS:
847 if (MI->getOperand(1).isFI() &&
848 MI->getOperand(2).isImm() &&
849 MI->getOperand(2).getImm() == 0) {
850 FrameIndex = MI->getOperand(1).getIndex();
851 return MI->getOperand(0).getReg();
852 }
853 break;
Jakob Stoklund Olesend64816a2010-09-15 17:27:09 +0000854 case ARM::VST1q64Pseudo:
855 if (MI->getOperand(0).isFI() &&
856 MI->getOperand(2).getSubReg() == 0) {
857 FrameIndex = MI->getOperand(0).getIndex();
858 return MI->getOperand(2).getReg();
859 }
Jakob Stoklund Olesen31bbc512010-09-15 21:40:09 +0000860 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000861 case ARM::VSTMQIA:
Jakob Stoklund Olesend64816a2010-09-15 17:27:09 +0000862 if (MI->getOperand(1).isFI() &&
Jakob Stoklund Olesend64816a2010-09-15 17:27:09 +0000863 MI->getOperand(0).getSubReg() == 0) {
864 FrameIndex = MI->getOperand(1).getIndex();
865 return MI->getOperand(0).getReg();
866 }
867 break;
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000868 }
869
870 return 0;
871}
872
Jakob Stoklund Olesen36ee0e62011-08-08 21:45:32 +0000873unsigned ARMBaseInstrInfo::isStoreToStackSlotPostFE(const MachineInstr *MI,
874 int &FrameIndex) const {
875 const MachineMemOperand *Dummy;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000876 return MI->mayStore() && hasStoreToStackSlot(MI, Dummy, FrameIndex);
Jakob Stoklund Olesen36ee0e62011-08-08 21:45:32 +0000877}
878
David Goodwin334c2642009-07-08 16:09:28 +0000879void ARMBaseInstrInfo::
880loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
881 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000882 const TargetRegisterClass *RC,
883 const TargetRegisterInfo *TRI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000884 DebugLoc DL;
David Goodwin334c2642009-07-08 16:09:28 +0000885 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000886 MachineFunction &MF = *MBB.getParent();
887 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbach31bc8492009-11-08 00:27:19 +0000888 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000889 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000890 MF.getMachineMemOperand(
Jay Foad978e0df2011-11-15 07:34:52 +0000891 MachinePointerInfo::getFixedStack(FI),
Chris Lattner59db5492010-09-21 04:39:43 +0000892 MachineMemOperand::MOLoad,
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000893 MFI.getObjectSize(FI),
Jim Grosbach31bc8492009-11-08 00:27:19 +0000894 Align);
David Goodwin334c2642009-07-08 16:09:28 +0000895
Owen Andersone66ef2d2011-08-10 17:21:20 +0000896 switch (RC->getSize()) {
897 case 4:
898 if (ARM::GPRRegClass.hasSubClassEq(RC)) {
899 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDRi12), DestReg)
900 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Bob Wilson0eb0c742010-02-16 22:01:59 +0000901
Owen Andersone66ef2d2011-08-10 17:21:20 +0000902 } else if (ARM::SPRRegClass.hasSubClassEq(RC)) {
903 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRS), DestReg)
Jim Grosbach3e556122010-10-26 22:37:02 +0000904 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Owen Andersone66ef2d2011-08-10 17:21:20 +0000905 } else
906 llvm_unreachable("Unknown reg class!");
Bob Wilsonebe99b22010-06-18 21:32:42 +0000907 break;
Owen Andersone66ef2d2011-08-10 17:21:20 +0000908 case 8:
909 if (ARM::DPRRegClass.hasSubClassEq(RC)) {
910 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRD), DestReg)
Evan Chengd31c5492010-05-06 01:34:11 +0000911 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Owen Andersone66ef2d2011-08-10 17:21:20 +0000912 } else
913 llvm_unreachable("Unknown reg class!");
Bob Wilsonebe99b22010-06-18 21:32:42 +0000914 break;
Owen Andersone66ef2d2011-08-10 17:21:20 +0000915 case 16:
916 if (ARM::QPRRegClass.hasSubClassEq(RC)) {
917 if (Align >= 16 && getRegisterInfo().needsStackRealignment(MF)) {
918 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1q64Pseudo), DestReg)
Bob Wilsonf967ca02010-07-06 21:26:18 +0000919 .addFrameIndex(FI).addImm(16)
Evan Cheng69b9f982010-05-13 01:12:06 +0000920 .addMemOperand(MMO));
Owen Andersone66ef2d2011-08-10 17:21:20 +0000921 } else {
922 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMQIA), DestReg)
923 .addFrameIndex(FI)
924 .addMemOperand(MMO));
925 }
926 } else
927 llvm_unreachable("Unknown reg class!");
Bob Wilsonebe99b22010-06-18 21:32:42 +0000928 break;
Owen Andersone66ef2d2011-08-10 17:21:20 +0000929 case 32:
930 if (ARM::QQPRRegClass.hasSubClassEq(RC)) {
931 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
932 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1d64QPseudo), DestReg)
Bob Wilson168f3822010-09-15 01:48:05 +0000933 .addFrameIndex(FI).addImm(16)
934 .addMemOperand(MMO));
Owen Andersone66ef2d2011-08-10 17:21:20 +0000935 } else {
936 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000937 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMDIA))
938 .addFrameIndex(FI))
Owen Andersone66ef2d2011-08-10 17:21:20 +0000939 .addMemOperand(MMO);
940 MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::Define, TRI);
941 MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::Define, TRI);
942 MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::Define, TRI);
Jakob Stoklund Olesenac3656e2011-08-20 00:17:45 +0000943 MIB = AddDReg(MIB, DestReg, ARM::dsub_3, RegState::Define, TRI);
944 MIB.addReg(DestReg, RegState::Define | RegState::Implicit);
Owen Andersone66ef2d2011-08-10 17:21:20 +0000945 }
946 } else
947 llvm_unreachable("Unknown reg class!");
948 break;
949 case 64:
950 if (ARM::QQQQPRRegClass.hasSubClassEq(RC)) {
951 MachineInstrBuilder MIB =
952 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMDIA))
953 .addFrameIndex(FI))
954 .addMemOperand(MMO);
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000955 MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::Define, TRI);
956 MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::Define, TRI);
957 MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::Define, TRI);
Owen Andersone66ef2d2011-08-10 17:21:20 +0000958 MIB = AddDReg(MIB, DestReg, ARM::dsub_3, RegState::Define, TRI);
959 MIB = AddDReg(MIB, DestReg, ARM::dsub_4, RegState::Define, TRI);
960 MIB = AddDReg(MIB, DestReg, ARM::dsub_5, RegState::Define, TRI);
961 MIB = AddDReg(MIB, DestReg, ARM::dsub_6, RegState::Define, TRI);
Jakob Stoklund Olesenac3656e2011-08-20 00:17:45 +0000962 MIB = AddDReg(MIB, DestReg, ARM::dsub_7, RegState::Define, TRI);
963 MIB.addReg(DestReg, RegState::Define | RegState::Implicit);
Owen Andersone66ef2d2011-08-10 17:21:20 +0000964 } else
965 llvm_unreachable("Unknown reg class!");
Bob Wilsonebe99b22010-06-18 21:32:42 +0000966 break;
Bob Wilsonebe99b22010-06-18 21:32:42 +0000967 default:
968 llvm_unreachable("Unknown regclass!");
David Goodwin334c2642009-07-08 16:09:28 +0000969 }
970}
971
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000972unsigned
973ARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
974 int &FrameIndex) const {
975 switch (MI->getOpcode()) {
976 default: break;
Jim Grosbach3e556122010-10-26 22:37:02 +0000977 case ARM::LDRrs:
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000978 case ARM::t2LDRs: // FIXME: don't use t2LDRs to access frame.
979 if (MI->getOperand(1).isFI() &&
980 MI->getOperand(2).isReg() &&
981 MI->getOperand(3).isImm() &&
982 MI->getOperand(2).getReg() == 0 &&
983 MI->getOperand(3).getImm() == 0) {
984 FrameIndex = MI->getOperand(1).getIndex();
985 return MI->getOperand(0).getReg();
986 }
987 break;
Jim Grosbach3e556122010-10-26 22:37:02 +0000988 case ARM::LDRi12:
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000989 case ARM::t2LDRi12:
Jim Grosbach74472b42011-06-29 20:26:39 +0000990 case ARM::tLDRspi:
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000991 case ARM::VLDRD:
992 case ARM::VLDRS:
993 if (MI->getOperand(1).isFI() &&
994 MI->getOperand(2).isImm() &&
995 MI->getOperand(2).getImm() == 0) {
996 FrameIndex = MI->getOperand(1).getIndex();
997 return MI->getOperand(0).getReg();
998 }
999 break;
Jakob Stoklund Olesend64816a2010-09-15 17:27:09 +00001000 case ARM::VLD1q64Pseudo:
1001 if (MI->getOperand(1).isFI() &&
1002 MI->getOperand(0).getSubReg() == 0) {
1003 FrameIndex = MI->getOperand(1).getIndex();
1004 return MI->getOperand(0).getReg();
1005 }
1006 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001007 case ARM::VLDMQIA:
Jakob Stoklund Olesen06f264e2010-09-15 21:40:11 +00001008 if (MI->getOperand(1).isFI() &&
Jakob Stoklund Olesen06f264e2010-09-15 21:40:11 +00001009 MI->getOperand(0).getSubReg() == 0) {
1010 FrameIndex = MI->getOperand(1).getIndex();
1011 return MI->getOperand(0).getReg();
1012 }
1013 break;
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +00001014 }
1015
1016 return 0;
1017}
1018
Jakob Stoklund Olesen36ee0e62011-08-08 21:45:32 +00001019unsigned ARMBaseInstrInfo::isLoadFromStackSlotPostFE(const MachineInstr *MI,
1020 int &FrameIndex) const {
1021 const MachineMemOperand *Dummy;
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001022 return MI->mayLoad() && hasLoadFromStackSlot(MI, Dummy, FrameIndex);
Jakob Stoklund Olesen36ee0e62011-08-08 21:45:32 +00001023}
1024
Jakob Stoklund Olesen142bd1a2011-10-11 00:59:06 +00001025bool ARMBaseInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const{
1026 // This hook gets to expand COPY instructions before they become
1027 // copyPhysReg() calls. Look for VMOVS instructions that can legally be
1028 // widened to VMOVD. We prefer the VMOVD when possible because it may be
1029 // changed into a VORR that can go down the NEON pipeline.
1030 if (!WidenVMOVS || !MI->isCopy())
1031 return false;
1032
1033 // Look for a copy between even S-registers. That is where we keep floats
1034 // when using NEON v2f32 instructions for f32 arithmetic.
1035 unsigned DstRegS = MI->getOperand(0).getReg();
1036 unsigned SrcRegS = MI->getOperand(1).getReg();
1037 if (!ARM::SPRRegClass.contains(DstRegS, SrcRegS))
1038 return false;
1039
1040 const TargetRegisterInfo *TRI = &getRegisterInfo();
1041 unsigned DstRegD = TRI->getMatchingSuperReg(DstRegS, ARM::ssub_0,
1042 &ARM::DPRRegClass);
1043 unsigned SrcRegD = TRI->getMatchingSuperReg(SrcRegS, ARM::ssub_0,
1044 &ARM::DPRRegClass);
1045 if (!DstRegD || !SrcRegD)
1046 return false;
1047
1048 // We want to widen this into a DstRegD = VMOVD SrcRegD copy. This is only
1049 // legal if the COPY already defines the full DstRegD, and it isn't a
1050 // sub-register insertion.
1051 if (!MI->definesRegister(DstRegD, TRI) || MI->readsRegister(DstRegD, TRI))
1052 return false;
1053
Jakob Stoklund Olesen1c062c22011-10-12 00:06:23 +00001054 // A dead copy shouldn't show up here, but reject it just in case.
1055 if (MI->getOperand(0).isDead())
1056 return false;
1057
1058 // All clear, widen the COPY.
Jakob Stoklund Olesen142bd1a2011-10-11 00:59:06 +00001059 DEBUG(dbgs() << "widening: " << *MI);
Jakob Stoklund Olesen1c062c22011-10-12 00:06:23 +00001060
1061 // Get rid of the old <imp-def> of DstRegD. Leave it if it defines a Q-reg
1062 // or some other super-register.
1063 int ImpDefIdx = MI->findRegisterDefOperandIdx(DstRegD);
1064 if (ImpDefIdx != -1)
1065 MI->RemoveOperand(ImpDefIdx);
1066
1067 // Change the opcode and operands.
Jakob Stoklund Olesen142bd1a2011-10-11 00:59:06 +00001068 MI->setDesc(get(ARM::VMOVD));
1069 MI->getOperand(0).setReg(DstRegD);
1070 MI->getOperand(1).setReg(SrcRegD);
1071 AddDefaultPred(MachineInstrBuilder(MI));
Jakob Stoklund Olesen1c062c22011-10-12 00:06:23 +00001072
1073 // We are now reading SrcRegD instead of SrcRegS. This may upset the
1074 // register scavenger and machine verifier, so we need to indicate that we
1075 // are reading an undefined value from SrcRegD, but a proper value from
1076 // SrcRegS.
1077 MI->getOperand(1).setIsUndef();
1078 MachineInstrBuilder(MI).addReg(SrcRegS, RegState::Implicit);
1079
1080 // SrcRegD may actually contain an unrelated value in the ssub_1
1081 // sub-register. Don't kill it. Only kill the ssub_0 sub-register.
1082 if (MI->getOperand(1).isKill()) {
1083 MI->getOperand(1).setIsKill(false);
1084 MI->addRegisterKilled(SrcRegS, TRI, true);
1085 }
1086
Jakob Stoklund Olesen142bd1a2011-10-11 00:59:06 +00001087 DEBUG(dbgs() << "replaced by: " << *MI);
1088 return true;
1089}
1090
Evan Cheng62b50652010-04-26 07:39:25 +00001091MachineInstr*
1092ARMBaseInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +00001093 int FrameIx, uint64_t Offset,
Evan Cheng62b50652010-04-26 07:39:25 +00001094 const MDNode *MDPtr,
1095 DebugLoc DL) const {
1096 MachineInstrBuilder MIB = BuildMI(MF, DL, get(ARM::DBG_VALUE))
1097 .addFrameIndex(FrameIx).addImm(0).addImm(Offset).addMetadata(MDPtr);
1098 return &*MIB;
1099}
1100
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001101/// Create a copy of a const pool value. Update CPI to the new index and return
1102/// the label UID.
1103static unsigned duplicateCPV(MachineFunction &MF, unsigned &CPI) {
1104 MachineConstantPool *MCP = MF.getConstantPool();
1105 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1106
1107 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
1108 assert(MCPE.isMachineConstantPoolEntry() &&
1109 "Expecting a machine constantpool entry!");
1110 ARMConstantPoolValue *ACPV =
1111 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
1112
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001113 unsigned PCLabelId = AFI->createPICLabelUId();
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001114 ARMConstantPoolValue *NewCPV = 0;
Jim Grosbach51f5b672010-09-10 21:38:22 +00001115 // FIXME: The below assumes PIC relocation model and that the function
1116 // is Thumb mode (t1 or t2). PCAdjustment would be 8 for ARM mode PIC, and
1117 // zero for non-PIC in ARM or Thumb. The callers are all of thumb LDR
1118 // instructions, so that's probably OK, but is PIC always correct when
1119 // we get here?
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001120 if (ACPV->isGlobalValue())
Bill Wendling5bb77992011-10-01 08:00:54 +00001121 NewCPV = ARMConstantPoolConstant::
1122 Create(cast<ARMConstantPoolConstant>(ACPV)->getGV(), PCLabelId,
1123 ARMCP::CPValue, 4);
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001124 else if (ACPV->isExtSymbol())
Bill Wendlingfe31e672011-10-01 08:58:29 +00001125 NewCPV = ARMConstantPoolSymbol::
1126 Create(MF.getFunction()->getContext(),
1127 cast<ARMConstantPoolSymbol>(ACPV)->getSymbol(), PCLabelId, 4);
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001128 else if (ACPV->isBlockAddress())
Bill Wendling5bb77992011-10-01 08:00:54 +00001129 NewCPV = ARMConstantPoolConstant::
1130 Create(cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress(), PCLabelId,
1131 ARMCP::CPBlockAddress, 4);
Jim Grosbach51f5b672010-09-10 21:38:22 +00001132 else if (ACPV->isLSDA())
Bill Wendling5bb77992011-10-01 08:00:54 +00001133 NewCPV = ARMConstantPoolConstant::Create(MF.getFunction(), PCLabelId,
1134 ARMCP::CPLSDA, 4);
Bill Wendlinge00897c2011-09-29 23:50:42 +00001135 else if (ACPV->isMachineBasicBlock())
Bill Wendling3320f2a2011-10-01 09:30:42 +00001136 NewCPV = ARMConstantPoolMBB::
1137 Create(MF.getFunction()->getContext(),
1138 cast<ARMConstantPoolMBB>(ACPV)->getMBB(), PCLabelId, 4);
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001139 else
1140 llvm_unreachable("Unexpected ARM constantpool value type!!");
1141 CPI = MCP->getConstantPoolIndex(NewCPV, MCPE.getAlignment());
1142 return PCLabelId;
1143}
1144
Evan Chengfdc83402009-11-08 00:15:23 +00001145void ARMBaseInstrInfo::
1146reMaterialize(MachineBasicBlock &MBB,
1147 MachineBasicBlock::iterator I,
1148 unsigned DestReg, unsigned SubIdx,
Evan Chengd57cdd52009-11-14 02:55:43 +00001149 const MachineInstr *Orig,
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001150 const TargetRegisterInfo &TRI) const {
Evan Chengfdc83402009-11-08 00:15:23 +00001151 unsigned Opcode = Orig->getOpcode();
1152 switch (Opcode) {
1153 default: {
1154 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001155 MI->substituteRegister(Orig->getOperand(0).getReg(), DestReg, SubIdx, TRI);
Evan Chengfdc83402009-11-08 00:15:23 +00001156 MBB.insert(I, MI);
1157 break;
1158 }
1159 case ARM::tLDRpci_pic:
1160 case ARM::t2LDRpci_pic: {
1161 MachineFunction &MF = *MBB.getParent();
Evan Chengfdc83402009-11-08 00:15:23 +00001162 unsigned CPI = Orig->getOperand(1).getIndex();
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001163 unsigned PCLabelId = duplicateCPV(MF, CPI);
Evan Chengfdc83402009-11-08 00:15:23 +00001164 MachineInstrBuilder MIB = BuildMI(MBB, I, Orig->getDebugLoc(), get(Opcode),
1165 DestReg)
1166 .addConstantPoolIndex(CPI).addImm(PCLabelId);
Chris Lattnerd7d030a2011-04-29 05:24:29 +00001167 MIB->setMemRefs(Orig->memoperands_begin(), Orig->memoperands_end());
Evan Chengfdc83402009-11-08 00:15:23 +00001168 break;
1169 }
1170 }
Evan Chengfdc83402009-11-08 00:15:23 +00001171}
1172
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001173MachineInstr *
1174ARMBaseInstrInfo::duplicate(MachineInstr *Orig, MachineFunction &MF) const {
1175 MachineInstr *MI = TargetInstrInfoImpl::duplicate(Orig, MF);
1176 switch(Orig->getOpcode()) {
1177 case ARM::tLDRpci_pic:
1178 case ARM::t2LDRpci_pic: {
1179 unsigned CPI = Orig->getOperand(1).getIndex();
1180 unsigned PCLabelId = duplicateCPV(MF, CPI);
1181 Orig->getOperand(1).setIndex(CPI);
1182 Orig->getOperand(2).setImm(PCLabelId);
1183 break;
1184 }
1185 }
1186 return MI;
1187}
1188
Evan Cheng506049f2010-03-03 01:44:33 +00001189bool ARMBaseInstrInfo::produceSameValue(const MachineInstr *MI0,
Evan Cheng9fe20092011-01-20 08:34:58 +00001190 const MachineInstr *MI1,
1191 const MachineRegisterInfo *MRI) const {
Evan Chengd457e6e2009-11-07 04:04:34 +00001192 int Opcode = MI0->getOpcode();
Evan Chengd7e3cc82011-01-20 23:55:07 +00001193 if (Opcode == ARM::t2LDRpci ||
Evan Cheng9b824252009-11-20 02:10:27 +00001194 Opcode == ARM::t2LDRpci_pic ||
1195 Opcode == ARM::tLDRpci ||
Evan Cheng9fe20092011-01-20 08:34:58 +00001196 Opcode == ARM::tLDRpci_pic ||
Evan Cheng53519f02011-01-21 18:55:51 +00001197 Opcode == ARM::MOV_ga_dyn ||
1198 Opcode == ARM::MOV_ga_pcrel ||
1199 Opcode == ARM::MOV_ga_pcrel_ldr ||
1200 Opcode == ARM::t2MOV_ga_dyn ||
1201 Opcode == ARM::t2MOV_ga_pcrel) {
Evan Chengd457e6e2009-11-07 04:04:34 +00001202 if (MI1->getOpcode() != Opcode)
1203 return false;
1204 if (MI0->getNumOperands() != MI1->getNumOperands())
1205 return false;
1206
1207 const MachineOperand &MO0 = MI0->getOperand(1);
1208 const MachineOperand &MO1 = MI1->getOperand(1);
1209 if (MO0.getOffset() != MO1.getOffset())
1210 return false;
1211
Evan Cheng53519f02011-01-21 18:55:51 +00001212 if (Opcode == ARM::MOV_ga_dyn ||
1213 Opcode == ARM::MOV_ga_pcrel ||
1214 Opcode == ARM::MOV_ga_pcrel_ldr ||
1215 Opcode == ARM::t2MOV_ga_dyn ||
1216 Opcode == ARM::t2MOV_ga_pcrel)
Evan Cheng9fe20092011-01-20 08:34:58 +00001217 // Ignore the PC labels.
1218 return MO0.getGlobal() == MO1.getGlobal();
1219
Evan Chengd457e6e2009-11-07 04:04:34 +00001220 const MachineFunction *MF = MI0->getParent()->getParent();
1221 const MachineConstantPool *MCP = MF->getConstantPool();
1222 int CPI0 = MO0.getIndex();
1223 int CPI1 = MO1.getIndex();
1224 const MachineConstantPoolEntry &MCPE0 = MCP->getConstants()[CPI0];
1225 const MachineConstantPoolEntry &MCPE1 = MCP->getConstants()[CPI1];
Evan Chengd7006172011-03-24 06:20:03 +00001226 bool isARMCP0 = MCPE0.isMachineConstantPoolEntry();
1227 bool isARMCP1 = MCPE1.isMachineConstantPoolEntry();
1228 if (isARMCP0 && isARMCP1) {
1229 ARMConstantPoolValue *ACPV0 =
1230 static_cast<ARMConstantPoolValue*>(MCPE0.Val.MachineCPVal);
1231 ARMConstantPoolValue *ACPV1 =
1232 static_cast<ARMConstantPoolValue*>(MCPE1.Val.MachineCPVal);
1233 return ACPV0->hasSameValue(ACPV1);
1234 } else if (!isARMCP0 && !isARMCP1) {
1235 return MCPE0.Val.ConstVal == MCPE1.Val.ConstVal;
1236 }
1237 return false;
Evan Cheng9fe20092011-01-20 08:34:58 +00001238 } else if (Opcode == ARM::PICLDR) {
1239 if (MI1->getOpcode() != Opcode)
1240 return false;
1241 if (MI0->getNumOperands() != MI1->getNumOperands())
1242 return false;
1243
1244 unsigned Addr0 = MI0->getOperand(1).getReg();
1245 unsigned Addr1 = MI1->getOperand(1).getReg();
1246 if (Addr0 != Addr1) {
1247 if (!MRI ||
1248 !TargetRegisterInfo::isVirtualRegister(Addr0) ||
1249 !TargetRegisterInfo::isVirtualRegister(Addr1))
1250 return false;
1251
1252 // This assumes SSA form.
1253 MachineInstr *Def0 = MRI->getVRegDef(Addr0);
1254 MachineInstr *Def1 = MRI->getVRegDef(Addr1);
1255 // Check if the loaded value, e.g. a constantpool of a global address, are
1256 // the same.
1257 if (!produceSameValue(Def0, Def1, MRI))
1258 return false;
1259 }
1260
1261 for (unsigned i = 3, e = MI0->getNumOperands(); i != e; ++i) {
1262 // %vreg12<def> = PICLDR %vreg11, 0, pred:14, pred:%noreg
1263 const MachineOperand &MO0 = MI0->getOperand(i);
1264 const MachineOperand &MO1 = MI1->getOperand(i);
1265 if (!MO0.isIdenticalTo(MO1))
1266 return false;
1267 }
1268 return true;
Evan Chengd457e6e2009-11-07 04:04:34 +00001269 }
1270
Evan Cheng506049f2010-03-03 01:44:33 +00001271 return MI0->isIdenticalTo(MI1, MachineInstr::IgnoreVRegDefs);
Evan Chengd457e6e2009-11-07 04:04:34 +00001272}
1273
Bill Wendling4b722102010-06-23 23:00:16 +00001274/// areLoadsFromSameBasePtr - This is used by the pre-regalloc scheduler to
1275/// determine if two loads are loading from the same base address. It should
1276/// only return true if the base pointers are the same and the only differences
1277/// between the two addresses is the offset. It also returns the offsets by
1278/// reference.
1279bool ARMBaseInstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
1280 int64_t &Offset1,
1281 int64_t &Offset2) const {
1282 // Don't worry about Thumb: just ARM and Thumb2.
1283 if (Subtarget.isThumb1Only()) return false;
1284
1285 if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode())
1286 return false;
1287
1288 switch (Load1->getMachineOpcode()) {
1289 default:
1290 return false;
Jim Grosbach3e556122010-10-26 22:37:02 +00001291 case ARM::LDRi12:
Jim Grosbachc1d30212010-10-27 00:19:44 +00001292 case ARM::LDRBi12:
Bill Wendling4b722102010-06-23 23:00:16 +00001293 case ARM::LDRD:
1294 case ARM::LDRH:
1295 case ARM::LDRSB:
1296 case ARM::LDRSH:
1297 case ARM::VLDRD:
1298 case ARM::VLDRS:
1299 case ARM::t2LDRi8:
1300 case ARM::t2LDRDi8:
1301 case ARM::t2LDRSHi8:
1302 case ARM::t2LDRi12:
1303 case ARM::t2LDRSHi12:
1304 break;
1305 }
1306
1307 switch (Load2->getMachineOpcode()) {
1308 default:
1309 return false;
Jim Grosbach3e556122010-10-26 22:37:02 +00001310 case ARM::LDRi12:
Jim Grosbachc1d30212010-10-27 00:19:44 +00001311 case ARM::LDRBi12:
Bill Wendling4b722102010-06-23 23:00:16 +00001312 case ARM::LDRD:
1313 case ARM::LDRH:
1314 case ARM::LDRSB:
1315 case ARM::LDRSH:
1316 case ARM::VLDRD:
1317 case ARM::VLDRS:
1318 case ARM::t2LDRi8:
1319 case ARM::t2LDRDi8:
1320 case ARM::t2LDRSHi8:
1321 case ARM::t2LDRi12:
1322 case ARM::t2LDRSHi12:
1323 break;
1324 }
1325
1326 // Check if base addresses and chain operands match.
1327 if (Load1->getOperand(0) != Load2->getOperand(0) ||
1328 Load1->getOperand(4) != Load2->getOperand(4))
1329 return false;
1330
1331 // Index should be Reg0.
1332 if (Load1->getOperand(3) != Load2->getOperand(3))
1333 return false;
1334
1335 // Determine the offsets.
1336 if (isa<ConstantSDNode>(Load1->getOperand(1)) &&
1337 isa<ConstantSDNode>(Load2->getOperand(1))) {
1338 Offset1 = cast<ConstantSDNode>(Load1->getOperand(1))->getSExtValue();
1339 Offset2 = cast<ConstantSDNode>(Load2->getOperand(1))->getSExtValue();
1340 return true;
1341 }
1342
1343 return false;
1344}
1345
1346/// shouldScheduleLoadsNear - This is a used by the pre-regalloc scheduler to
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001347/// determine (in conjunction with areLoadsFromSameBasePtr) if two loads should
Bill Wendling4b722102010-06-23 23:00:16 +00001348/// be scheduled togther. On some targets if two loads are loading from
1349/// addresses in the same cache line, it's better if they are scheduled
1350/// together. This function takes two integers that represent the load offsets
1351/// from the common base address. It returns true if it decides it's desirable
1352/// to schedule the two loads together. "NumLoads" is the number of loads that
1353/// have already been scheduled after Load1.
1354bool ARMBaseInstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
1355 int64_t Offset1, int64_t Offset2,
1356 unsigned NumLoads) const {
1357 // Don't worry about Thumb: just ARM and Thumb2.
1358 if (Subtarget.isThumb1Only()) return false;
1359
1360 assert(Offset2 > Offset1);
1361
1362 if ((Offset2 - Offset1) / 8 > 64)
1363 return false;
1364
1365 if (Load1->getMachineOpcode() != Load2->getMachineOpcode())
1366 return false; // FIXME: overly conservative?
1367
1368 // Four loads in a row should be sufficient.
1369 if (NumLoads >= 3)
1370 return false;
1371
1372 return true;
1373}
1374
Evan Cheng86050dc2010-06-18 23:09:54 +00001375bool ARMBaseInstrInfo::isSchedulingBoundary(const MachineInstr *MI,
1376 const MachineBasicBlock *MBB,
1377 const MachineFunction &MF) const {
Jim Grosbach57bb3942010-06-25 18:43:14 +00001378 // Debug info is never a scheduling boundary. It's necessary to be explicit
1379 // due to the special treatment of IT instructions below, otherwise a
1380 // dbg_value followed by an IT will result in the IT instruction being
1381 // considered a scheduling hazard, which is wrong. It should be the actual
1382 // instruction preceding the dbg_value instruction(s), just like it is
1383 // when debug info is not present.
1384 if (MI->isDebugValue())
1385 return false;
1386
Evan Cheng86050dc2010-06-18 23:09:54 +00001387 // Terminators and labels can't be scheduled around.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001388 if (MI->isTerminator() || MI->isLabel())
Evan Cheng86050dc2010-06-18 23:09:54 +00001389 return true;
1390
1391 // Treat the start of the IT block as a scheduling boundary, but schedule
1392 // t2IT along with all instructions following it.
1393 // FIXME: This is a big hammer. But the alternative is to add all potential
1394 // true and anti dependencies to IT block instructions as implicit operands
1395 // to the t2IT instruction. The added compile time and complexity does not
1396 // seem worth it.
1397 MachineBasicBlock::const_iterator I = MI;
Jim Grosbach57bb3942010-06-25 18:43:14 +00001398 // Make sure to skip any dbg_value instructions
1399 while (++I != MBB->end() && I->isDebugValue())
1400 ;
1401 if (I != MBB->end() && I->getOpcode() == ARM::t2IT)
Evan Cheng86050dc2010-06-18 23:09:54 +00001402 return true;
1403
1404 // Don't attempt to schedule around any instruction that defines
1405 // a stack-oriented pointer, as it's unlikely to be profitable. This
1406 // saves compile time, because it doesn't require every single
1407 // stack slot reference to depend on the instruction that does the
1408 // modification.
1409 if (MI->definesRegister(ARM::SP))
1410 return true;
1411
1412 return false;
1413}
1414
Jakub Staszakf81b7f62011-07-10 02:58:07 +00001415bool ARMBaseInstrInfo::
1416isProfitableToIfCvt(MachineBasicBlock &MBB,
1417 unsigned NumCycles, unsigned ExtraPredCycles,
1418 const BranchProbability &Probability) const {
Cameron Zwarich5876db72011-04-13 06:39:16 +00001419 if (!NumCycles)
Evan Cheng13151432010-06-25 22:42:03 +00001420 return false;
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00001421
Owen Andersonb20b8512010-09-28 18:32:13 +00001422 // Attempt to estimate the relative costs of predication versus branching.
Jakub Staszakf81b7f62011-07-10 02:58:07 +00001423 unsigned UnpredCost = Probability.getNumerator() * NumCycles;
1424 UnpredCost /= Probability.getDenominator();
1425 UnpredCost += 1; // The branch itself
1426 UnpredCost += Subtarget.getMispredictionPenalty() / 10;
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00001427
Jakub Staszakf81b7f62011-07-10 02:58:07 +00001428 return (NumCycles + ExtraPredCycles) <= UnpredCost;
Evan Cheng13151432010-06-25 22:42:03 +00001429}
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00001430
Evan Cheng13151432010-06-25 22:42:03 +00001431bool ARMBaseInstrInfo::
Evan Cheng8239daf2010-11-03 00:45:17 +00001432isProfitableToIfCvt(MachineBasicBlock &TMBB,
1433 unsigned TCycles, unsigned TExtra,
1434 MachineBasicBlock &FMBB,
1435 unsigned FCycles, unsigned FExtra,
Jakub Staszakf81b7f62011-07-10 02:58:07 +00001436 const BranchProbability &Probability) const {
Evan Cheng8239daf2010-11-03 00:45:17 +00001437 if (!TCycles || !FCycles)
Owen Andersonb20b8512010-09-28 18:32:13 +00001438 return false;
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00001439
Owen Andersonb20b8512010-09-28 18:32:13 +00001440 // Attempt to estimate the relative costs of predication versus branching.
Jakub Staszakf81b7f62011-07-10 02:58:07 +00001441 unsigned TUnpredCost = Probability.getNumerator() * TCycles;
1442 TUnpredCost /= Probability.getDenominator();
Andrew Tricke23dc9c2011-09-21 02:17:37 +00001443
Jakub Staszakf81b7f62011-07-10 02:58:07 +00001444 uint32_t Comp = Probability.getDenominator() - Probability.getNumerator();
1445 unsigned FUnpredCost = Comp * FCycles;
1446 FUnpredCost /= Probability.getDenominator();
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00001447
Jakub Staszakf81b7f62011-07-10 02:58:07 +00001448 unsigned UnpredCost = TUnpredCost + FUnpredCost;
1449 UnpredCost += 1; // The branch itself
1450 UnpredCost += Subtarget.getMispredictionPenalty() / 10;
1451
1452 return (TCycles + FCycles + TExtra + FExtra) <= UnpredCost;
Evan Cheng13151432010-06-25 22:42:03 +00001453}
1454
Evan Cheng8fb90362009-08-08 03:20:32 +00001455/// getInstrPredicate - If instruction is predicated, returns its predicate
1456/// condition, otherwise returns AL. It also returns the condition code
1457/// register by reference.
Evan Cheng5adb66a2009-09-28 09:14:39 +00001458ARMCC::CondCodes
1459llvm::getInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
Evan Cheng8fb90362009-08-08 03:20:32 +00001460 int PIdx = MI->findFirstPredOperandIdx();
1461 if (PIdx == -1) {
1462 PredReg = 0;
1463 return ARMCC::AL;
1464 }
1465
1466 PredReg = MI->getOperand(PIdx+1).getReg();
1467 return (ARMCC::CondCodes)MI->getOperand(PIdx).getImm();
1468}
1469
1470
Evan Cheng6495f632009-07-28 05:48:47 +00001471int llvm::getMatchingCondBranchOpcode(int Opc) {
Evan Cheng5ca53a72009-07-27 18:20:05 +00001472 if (Opc == ARM::B)
1473 return ARM::Bcc;
1474 else if (Opc == ARM::tB)
1475 return ARM::tBcc;
1476 else if (Opc == ARM::t2B)
1477 return ARM::t2Bcc;
1478
1479 llvm_unreachable("Unknown unconditional branch opcode!");
1480 return 0;
1481}
1482
Evan Cheng6495f632009-07-28 05:48:47 +00001483
Andrew Trick3be654f2011-09-21 02:20:46 +00001484/// Map pseudo instructions that imply an 'S' bit onto real opcodes. Whether the
1485/// instruction is encoded with an 'S' bit is determined by the optional CPSR
1486/// def operand.
1487///
1488/// This will go away once we can teach tblgen how to set the optional CPSR def
1489/// operand itself.
1490struct AddSubFlagsOpcodePair {
1491 unsigned PseudoOpc;
1492 unsigned MachineOpc;
1493};
1494
1495static AddSubFlagsOpcodePair AddSubFlagsOpcodeMap[] = {
1496 {ARM::ADDSri, ARM::ADDri},
1497 {ARM::ADDSrr, ARM::ADDrr},
1498 {ARM::ADDSrsi, ARM::ADDrsi},
1499 {ARM::ADDSrsr, ARM::ADDrsr},
1500
1501 {ARM::SUBSri, ARM::SUBri},
1502 {ARM::SUBSrr, ARM::SUBrr},
1503 {ARM::SUBSrsi, ARM::SUBrsi},
1504 {ARM::SUBSrsr, ARM::SUBrsr},
1505
1506 {ARM::RSBSri, ARM::RSBri},
Andrew Trick3be654f2011-09-21 02:20:46 +00001507 {ARM::RSBSrsi, ARM::RSBrsi},
1508 {ARM::RSBSrsr, ARM::RSBrsr},
1509
1510 {ARM::t2ADDSri, ARM::t2ADDri},
1511 {ARM::t2ADDSrr, ARM::t2ADDrr},
1512 {ARM::t2ADDSrs, ARM::t2ADDrs},
1513
1514 {ARM::t2SUBSri, ARM::t2SUBri},
1515 {ARM::t2SUBSrr, ARM::t2SUBrr},
1516 {ARM::t2SUBSrs, ARM::t2SUBrs},
1517
1518 {ARM::t2RSBSri, ARM::t2RSBri},
1519 {ARM::t2RSBSrs, ARM::t2RSBrs},
1520};
1521
1522unsigned llvm::convertAddSubFlagsOpcode(unsigned OldOpc) {
1523 static const int NPairs =
1524 sizeof(AddSubFlagsOpcodeMap) / sizeof(AddSubFlagsOpcodePair);
1525 for (AddSubFlagsOpcodePair *OpcPair = &AddSubFlagsOpcodeMap[0],
1526 *End = &AddSubFlagsOpcodeMap[NPairs]; OpcPair != End; ++OpcPair) {
1527 if (OldOpc == OpcPair->PseudoOpc) {
1528 return OpcPair->MachineOpc;
1529 }
1530 }
1531 return 0;
1532}
1533
Evan Cheng6495f632009-07-28 05:48:47 +00001534void llvm::emitARMRegPlusImmediate(MachineBasicBlock &MBB,
1535 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
1536 unsigned DestReg, unsigned BaseReg, int NumBytes,
1537 ARMCC::CondCodes Pred, unsigned PredReg,
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001538 const ARMBaseInstrInfo &TII, unsigned MIFlags) {
Evan Cheng6495f632009-07-28 05:48:47 +00001539 bool isSub = NumBytes < 0;
1540 if (isSub) NumBytes = -NumBytes;
1541
1542 while (NumBytes) {
1543 unsigned RotAmt = ARM_AM::getSOImmValRotate(NumBytes);
1544 unsigned ThisVal = NumBytes & ARM_AM::rotr32(0xFF, RotAmt);
1545 assert(ThisVal && "Didn't extract field correctly");
1546
1547 // We will handle these bits from offset, clear them.
1548 NumBytes &= ~ThisVal;
1549
1550 assert(ARM_AM::getSOImmVal(ThisVal) != -1 && "Bit extraction didn't work?");
1551
1552 // Build the new ADD / SUB.
1553 unsigned Opc = isSub ? ARM::SUBri : ARM::ADDri;
1554 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
1555 .addReg(BaseReg, RegState::Kill).addImm(ThisVal)
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001556 .addImm((unsigned)Pred).addReg(PredReg).addReg(0)
1557 .setMIFlags(MIFlags);
Evan Cheng6495f632009-07-28 05:48:47 +00001558 BaseReg = DestReg;
1559 }
1560}
1561
Evan Chengcdbb3f52009-08-27 01:23:50 +00001562bool llvm::rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
1563 unsigned FrameReg, int &Offset,
1564 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +00001565 unsigned Opcode = MI.getOpcode();
Evan Chenge837dea2011-06-28 19:10:37 +00001566 const MCInstrDesc &Desc = MI.getDesc();
Evan Cheng6495f632009-07-28 05:48:47 +00001567 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
1568 bool isSub = false;
Jim Grosbach764ab522009-08-11 15:33:49 +00001569
Evan Cheng6495f632009-07-28 05:48:47 +00001570 // Memory operands in inline assembly always use AddrMode2.
1571 if (Opcode == ARM::INLINEASM)
1572 AddrMode = ARMII::AddrMode2;
Jim Grosbach764ab522009-08-11 15:33:49 +00001573
Evan Cheng6495f632009-07-28 05:48:47 +00001574 if (Opcode == ARM::ADDri) {
1575 Offset += MI.getOperand(FrameRegIdx+1).getImm();
1576 if (Offset == 0) {
1577 // Turn it into a move.
1578 MI.setDesc(TII.get(ARM::MOVr));
1579 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1580 MI.RemoveOperand(FrameRegIdx+1);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001581 Offset = 0;
1582 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001583 } else if (Offset < 0) {
1584 Offset = -Offset;
1585 isSub = true;
1586 MI.setDesc(TII.get(ARM::SUBri));
1587 }
1588
1589 // Common case: small offset, fits into instruction.
1590 if (ARM_AM::getSOImmVal(Offset) != -1) {
1591 // Replace the FrameIndex with sp / fp
1592 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1593 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001594 Offset = 0;
1595 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001596 }
1597
1598 // Otherwise, pull as much of the immedidate into this ADDri/SUBri
1599 // as possible.
1600 unsigned RotAmt = ARM_AM::getSOImmValRotate(Offset);
1601 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xFF, RotAmt);
1602
1603 // We will handle these bits from offset, clear them.
1604 Offset &= ~ThisImmVal;
1605
1606 // Get the properly encoded SOImmVal field.
1607 assert(ARM_AM::getSOImmVal(ThisImmVal) != -1 &&
1608 "Bit extraction didn't work?");
1609 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
1610 } else {
1611 unsigned ImmIdx = 0;
1612 int InstrOffs = 0;
1613 unsigned NumBits = 0;
1614 unsigned Scale = 1;
1615 switch (AddrMode) {
Jim Grosbach3e556122010-10-26 22:37:02 +00001616 case ARMII::AddrMode_i12: {
1617 ImmIdx = FrameRegIdx + 1;
1618 InstrOffs = MI.getOperand(ImmIdx).getImm();
1619 NumBits = 12;
1620 break;
1621 }
Evan Cheng6495f632009-07-28 05:48:47 +00001622 case ARMII::AddrMode2: {
1623 ImmIdx = FrameRegIdx+2;
1624 InstrOffs = ARM_AM::getAM2Offset(MI.getOperand(ImmIdx).getImm());
1625 if (ARM_AM::getAM2Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1626 InstrOffs *= -1;
1627 NumBits = 12;
1628 break;
1629 }
1630 case ARMII::AddrMode3: {
1631 ImmIdx = FrameRegIdx+2;
1632 InstrOffs = ARM_AM::getAM3Offset(MI.getOperand(ImmIdx).getImm());
1633 if (ARM_AM::getAM3Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1634 InstrOffs *= -1;
1635 NumBits = 8;
1636 break;
1637 }
Anton Korobeynikovbaf31082009-08-08 13:35:48 +00001638 case ARMII::AddrMode4:
Jim Grosbacha4432172009-11-15 21:45:34 +00001639 case ARMII::AddrMode6:
Evan Chengcdbb3f52009-08-27 01:23:50 +00001640 // Can't fold any offset even if it's zero.
1641 return false;
Evan Cheng6495f632009-07-28 05:48:47 +00001642 case ARMII::AddrMode5: {
1643 ImmIdx = FrameRegIdx+1;
1644 InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm());
1645 if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1646 InstrOffs *= -1;
1647 NumBits = 8;
1648 Scale = 4;
1649 break;
1650 }
1651 default:
1652 llvm_unreachable("Unsupported addressing mode!");
1653 break;
1654 }
1655
1656 Offset += InstrOffs * Scale;
1657 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
1658 if (Offset < 0) {
1659 Offset = -Offset;
1660 isSub = true;
1661 }
1662
1663 // Attempt to fold address comp. if opcode has offset bits
1664 if (NumBits > 0) {
1665 // Common case: small offset, fits into instruction.
1666 MachineOperand &ImmOp = MI.getOperand(ImmIdx);
1667 int ImmedOffset = Offset / Scale;
1668 unsigned Mask = (1 << NumBits) - 1;
1669 if ((unsigned)Offset <= Mask * Scale) {
1670 // Replace the FrameIndex with sp
1671 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Jim Grosbach77aee8e2010-10-27 01:19:41 +00001672 // FIXME: When addrmode2 goes away, this will simplify (like the
1673 // T2 version), as the LDR.i12 versions don't need the encoding
1674 // tricks for the offset value.
1675 if (isSub) {
1676 if (AddrMode == ARMII::AddrMode_i12)
1677 ImmedOffset = -ImmedOffset;
1678 else
1679 ImmedOffset |= 1 << NumBits;
1680 }
Evan Cheng6495f632009-07-28 05:48:47 +00001681 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001682 Offset = 0;
1683 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001684 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001685
Evan Cheng6495f632009-07-28 05:48:47 +00001686 // Otherwise, it didn't fit. Pull in what we can to simplify the immed.
1687 ImmedOffset = ImmedOffset & Mask;
Jim Grosbach063efbf2010-10-27 16:50:31 +00001688 if (isSub) {
1689 if (AddrMode == ARMII::AddrMode_i12)
1690 ImmedOffset = -ImmedOffset;
1691 else
1692 ImmedOffset |= 1 << NumBits;
1693 }
Evan Cheng6495f632009-07-28 05:48:47 +00001694 ImmOp.ChangeToImmediate(ImmedOffset);
1695 Offset &= ~(Mask*Scale);
1696 }
1697 }
1698
Evan Chengcdbb3f52009-08-27 01:23:50 +00001699 Offset = (isSub) ? -Offset : Offset;
1700 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +00001701}
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001702
1703bool ARMBaseInstrInfo::
Eric Christophera99c3e92010-09-28 04:18:29 +00001704AnalyzeCompare(const MachineInstr *MI, unsigned &SrcReg, int &CmpMask,
1705 int &CmpValue) const {
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001706 switch (MI->getOpcode()) {
1707 default: break;
Bill Wendling38ae9972010-08-11 00:23:00 +00001708 case ARM::CMPri:
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001709 case ARM::t2CMPri:
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001710 SrcReg = MI->getOperand(0).getReg();
Gabor Greif04ac81d2010-09-21 12:01:15 +00001711 CmpMask = ~0;
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001712 CmpValue = MI->getOperand(1).getImm();
1713 return true;
Gabor Greif04ac81d2010-09-21 12:01:15 +00001714 case ARM::TSTri:
1715 case ARM::t2TSTri:
1716 SrcReg = MI->getOperand(0).getReg();
1717 CmpMask = MI->getOperand(1).getImm();
1718 CmpValue = 0;
1719 return true;
1720 }
1721
1722 return false;
1723}
1724
Gabor Greif05642a32010-09-29 10:12:08 +00001725/// isSuitableForMask - Identify a suitable 'and' instruction that
1726/// operates on the given source register and applies the same mask
1727/// as a 'tst' instruction. Provide a limited look-through for copies.
1728/// When successful, MI will hold the found instruction.
1729static bool isSuitableForMask(MachineInstr *&MI, unsigned SrcReg,
Gabor Greif8ff9bb12010-09-21 13:30:57 +00001730 int CmpMask, bool CommonUse) {
Gabor Greif05642a32010-09-29 10:12:08 +00001731 switch (MI->getOpcode()) {
Gabor Greif04ac81d2010-09-21 12:01:15 +00001732 case ARM::ANDri:
1733 case ARM::t2ANDri:
Gabor Greif05642a32010-09-29 10:12:08 +00001734 if (CmpMask != MI->getOperand(2).getImm())
Gabor Greif8ff9bb12010-09-21 13:30:57 +00001735 return false;
Gabor Greif05642a32010-09-29 10:12:08 +00001736 if (SrcReg == MI->getOperand(CommonUse ? 1 : 0).getReg())
Gabor Greif04ac81d2010-09-21 12:01:15 +00001737 return true;
1738 break;
Gabor Greif05642a32010-09-29 10:12:08 +00001739 case ARM::COPY: {
1740 // Walk down one instruction which is potentially an 'and'.
1741 const MachineInstr &Copy = *MI;
Michael J. Spencerf000a7a2010-10-05 06:00:43 +00001742 MachineBasicBlock::iterator AND(
1743 llvm::next(MachineBasicBlock::iterator(MI)));
Gabor Greif05642a32010-09-29 10:12:08 +00001744 if (AND == MI->getParent()->end()) return false;
1745 MI = AND;
1746 return isSuitableForMask(MI, Copy.getOperand(0).getReg(),
1747 CmpMask, true);
1748 }
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001749 }
1750
1751 return false;
1752}
1753
Bill Wendlinga6556862010-09-11 00:13:50 +00001754/// OptimizeCompareInstr - Convert the instruction supplying the argument to the
Evan Chengeb96a2f2010-11-15 21:20:45 +00001755/// comparison into one that sets the zero bit in the flags register.
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001756bool ARMBaseInstrInfo::
Gabor Greif04ac81d2010-09-21 12:01:15 +00001757OptimizeCompareInstr(MachineInstr *CmpInstr, unsigned SrcReg, int CmpMask,
Evan Chengeb96a2f2010-11-15 21:20:45 +00001758 int CmpValue, const MachineRegisterInfo *MRI) const {
Bill Wendling36656612010-09-10 23:46:12 +00001759 if (CmpValue != 0)
Bill Wendling92ad57f2010-09-10 23:34:19 +00001760 return false;
1761
Bill Wendlingb41ee962010-10-18 21:22:31 +00001762 MachineRegisterInfo::def_iterator DI = MRI->def_begin(SrcReg);
1763 if (llvm::next(DI) != MRI->def_end())
Bill Wendling92ad57f2010-09-10 23:34:19 +00001764 // Only support one definition.
1765 return false;
1766
1767 MachineInstr *MI = &*DI;
1768
Gabor Greif04ac81d2010-09-21 12:01:15 +00001769 // Masked compares sometimes use the same register as the corresponding 'and'.
1770 if (CmpMask != ~0) {
Gabor Greif05642a32010-09-29 10:12:08 +00001771 if (!isSuitableForMask(MI, SrcReg, CmpMask, false)) {
Gabor Greif04ac81d2010-09-21 12:01:15 +00001772 MI = 0;
Bill Wendlingb41ee962010-10-18 21:22:31 +00001773 for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(SrcReg),
1774 UE = MRI->use_end(); UI != UE; ++UI) {
Gabor Greif04ac81d2010-09-21 12:01:15 +00001775 if (UI->getParent() != CmpInstr->getParent()) continue;
Gabor Greif05642a32010-09-29 10:12:08 +00001776 MachineInstr *PotentialAND = &*UI;
Gabor Greif8ff9bb12010-09-21 13:30:57 +00001777 if (!isSuitableForMask(PotentialAND, SrcReg, CmpMask, true))
Gabor Greif04ac81d2010-09-21 12:01:15 +00001778 continue;
Gabor Greif05642a32010-09-29 10:12:08 +00001779 MI = PotentialAND;
Gabor Greif04ac81d2010-09-21 12:01:15 +00001780 break;
1781 }
1782 if (!MI) return false;
1783 }
1784 }
1785
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001786 // Conservatively refuse to convert an instruction which isn't in the same BB
1787 // as the comparison.
1788 if (MI->getParent() != CmpInstr->getParent())
1789 return false;
1790
1791 // Check that CPSR isn't set between the comparison instruction and the one we
1792 // want to change.
Evan Cheng7c2a4a32011-12-06 22:12:01 +00001793 MachineBasicBlock::iterator I = CmpInstr,E = MI, B = MI->getParent()->begin();
Bill Wendling0aa38b92010-10-09 00:03:48 +00001794
1795 // Early exit if CmpInstr is at the beginning of the BB.
1796 if (I == B) return false;
1797
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001798 --I;
1799 for (; I != E; --I) {
1800 const MachineInstr &Instr = *I;
1801
1802 for (unsigned IO = 0, EO = Instr.getNumOperands(); IO != EO; ++IO) {
1803 const MachineOperand &MO = Instr.getOperand(IO);
Bill Wendling40a5eb12010-11-01 20:41:43 +00001804 if (!MO.isReg()) continue;
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001805
Bill Wendling40a5eb12010-11-01 20:41:43 +00001806 // This instruction modifies or uses CPSR after the one we want to
1807 // change. We can't do this transformation.
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001808 if (MO.getReg() == ARM::CPSR)
1809 return false;
1810 }
Evan Cheng691e64a2010-09-21 23:49:07 +00001811
1812 if (I == B)
1813 // The 'and' is below the comparison instruction.
1814 return false;
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001815 }
1816
1817 // Set the "zero" bit in CPSR.
1818 switch (MI->getOpcode()) {
1819 default: break;
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001820 case ARM::RSBrr:
Owen Andersondf298c92011-04-06 23:35:59 +00001821 case ARM::RSBri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001822 case ARM::RSCrr:
Owen Andersondf298c92011-04-06 23:35:59 +00001823 case ARM::RSCri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001824 case ARM::ADDrr:
Bill Wendling38ae9972010-08-11 00:23:00 +00001825 case ARM::ADDri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001826 case ARM::ADCrr:
Owen Andersondf298c92011-04-06 23:35:59 +00001827 case ARM::ADCri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001828 case ARM::SUBrr:
Bill Wendling38ae9972010-08-11 00:23:00 +00001829 case ARM::SUBri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001830 case ARM::SBCrr:
Owen Andersondf298c92011-04-06 23:35:59 +00001831 case ARM::SBCri:
1832 case ARM::t2RSBri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001833 case ARM::t2ADDrr:
Bill Wendling38ae9972010-08-11 00:23:00 +00001834 case ARM::t2ADDri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001835 case ARM::t2ADCrr:
Owen Andersondf298c92011-04-06 23:35:59 +00001836 case ARM::t2ADCri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001837 case ARM::t2SUBrr:
Owen Andersondf298c92011-04-06 23:35:59 +00001838 case ARM::t2SUBri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001839 case ARM::t2SBCrr:
Cameron Zwarichb485de52011-04-15 20:45:00 +00001840 case ARM::t2SBCri:
1841 case ARM::ANDrr:
1842 case ARM::ANDri:
1843 case ARM::t2ANDrr:
Cameron Zwarich0cb11ac2011-04-15 21:24:38 +00001844 case ARM::t2ANDri:
1845 case ARM::ORRrr:
1846 case ARM::ORRri:
1847 case ARM::t2ORRrr:
1848 case ARM::t2ORRri:
1849 case ARM::EORrr:
1850 case ARM::EORri:
1851 case ARM::t2EORrr:
1852 case ARM::t2EORri: {
Evan Cheng2c339152011-03-23 22:52:04 +00001853 // Scan forward for the use of CPSR, if it's a conditional code requires
1854 // checking of V bit, then this is not safe to do. If we can't find the
1855 // CPSR use (i.e. used in another block), then it's not safe to perform
1856 // the optimization.
1857 bool isSafe = false;
1858 I = CmpInstr;
1859 E = MI->getParent()->end();
1860 while (!isSafe && ++I != E) {
1861 const MachineInstr &Instr = *I;
1862 for (unsigned IO = 0, EO = Instr.getNumOperands();
1863 !isSafe && IO != EO; ++IO) {
1864 const MachineOperand &MO = Instr.getOperand(IO);
1865 if (!MO.isReg() || MO.getReg() != ARM::CPSR)
1866 continue;
1867 if (MO.isDef()) {
1868 isSafe = true;
1869 break;
1870 }
1871 // Condition code is after the operand before CPSR.
1872 ARMCC::CondCodes CC = (ARMCC::CondCodes)Instr.getOperand(IO-1).getImm();
1873 switch (CC) {
1874 default:
1875 isSafe = true;
1876 break;
1877 case ARMCC::VS:
1878 case ARMCC::VC:
1879 case ARMCC::GE:
1880 case ARMCC::LT:
1881 case ARMCC::GT:
1882 case ARMCC::LE:
1883 return false;
1884 }
1885 }
1886 }
1887
1888 if (!isSafe)
1889 return false;
1890
Evan Cheng3642e642010-11-17 08:06:50 +00001891 // Toggle the optional operand to CPSR.
1892 MI->getOperand(5).setReg(ARM::CPSR);
1893 MI->getOperand(5).setIsDef(true);
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001894 CmpInstr->eraseFromParent();
1895 return true;
1896 }
Cameron Zwarichb485de52011-04-15 20:45:00 +00001897 }
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001898
1899 return false;
1900}
Evan Cheng5f54ce32010-09-09 18:18:55 +00001901
Evan Chengc4af4632010-11-17 20:13:28 +00001902bool ARMBaseInstrInfo::FoldImmediate(MachineInstr *UseMI,
1903 MachineInstr *DefMI, unsigned Reg,
1904 MachineRegisterInfo *MRI) const {
1905 // Fold large immediates into add, sub, or, xor.
1906 unsigned DefOpc = DefMI->getOpcode();
1907 if (DefOpc != ARM::t2MOVi32imm && DefOpc != ARM::MOVi32imm)
1908 return false;
1909 if (!DefMI->getOperand(1).isImm())
1910 // Could be t2MOVi32imm <ga:xx>
1911 return false;
1912
1913 if (!MRI->hasOneNonDBGUse(Reg))
1914 return false;
1915
1916 unsigned UseOpc = UseMI->getOpcode();
Evan Cheng5c71c7a2010-11-18 01:43:23 +00001917 unsigned NewUseOpc = 0;
Evan Chengc4af4632010-11-17 20:13:28 +00001918 uint32_t ImmVal = (uint32_t)DefMI->getOperand(1).getImm();
Evan Cheng5c71c7a2010-11-18 01:43:23 +00001919 uint32_t SOImmValV1 = 0, SOImmValV2 = 0;
Evan Chengc4af4632010-11-17 20:13:28 +00001920 bool Commute = false;
1921 switch (UseOpc) {
1922 default: return false;
1923 case ARM::SUBrr:
1924 case ARM::ADDrr:
1925 case ARM::ORRrr:
1926 case ARM::EORrr:
1927 case ARM::t2SUBrr:
1928 case ARM::t2ADDrr:
1929 case ARM::t2ORRrr:
1930 case ARM::t2EORrr: {
1931 Commute = UseMI->getOperand(2).getReg() != Reg;
1932 switch (UseOpc) {
1933 default: break;
1934 case ARM::SUBrr: {
1935 if (Commute)
1936 return false;
1937 ImmVal = -ImmVal;
1938 NewUseOpc = ARM::SUBri;
1939 // Fallthrough
1940 }
1941 case ARM::ADDrr:
1942 case ARM::ORRrr:
1943 case ARM::EORrr: {
1944 if (!ARM_AM::isSOImmTwoPartVal(ImmVal))
1945 return false;
1946 SOImmValV1 = (uint32_t)ARM_AM::getSOImmTwoPartFirst(ImmVal);
1947 SOImmValV2 = (uint32_t)ARM_AM::getSOImmTwoPartSecond(ImmVal);
1948 switch (UseOpc) {
1949 default: break;
1950 case ARM::ADDrr: NewUseOpc = ARM::ADDri; break;
1951 case ARM::ORRrr: NewUseOpc = ARM::ORRri; break;
1952 case ARM::EORrr: NewUseOpc = ARM::EORri; break;
1953 }
1954 break;
1955 }
1956 case ARM::t2SUBrr: {
1957 if (Commute)
1958 return false;
1959 ImmVal = -ImmVal;
1960 NewUseOpc = ARM::t2SUBri;
1961 // Fallthrough
1962 }
1963 case ARM::t2ADDrr:
1964 case ARM::t2ORRrr:
1965 case ARM::t2EORrr: {
1966 if (!ARM_AM::isT2SOImmTwoPartVal(ImmVal))
1967 return false;
1968 SOImmValV1 = (uint32_t)ARM_AM::getT2SOImmTwoPartFirst(ImmVal);
1969 SOImmValV2 = (uint32_t)ARM_AM::getT2SOImmTwoPartSecond(ImmVal);
1970 switch (UseOpc) {
1971 default: break;
1972 case ARM::t2ADDrr: NewUseOpc = ARM::t2ADDri; break;
1973 case ARM::t2ORRrr: NewUseOpc = ARM::t2ORRri; break;
1974 case ARM::t2EORrr: NewUseOpc = ARM::t2EORri; break;
1975 }
1976 break;
1977 }
1978 }
1979 }
1980 }
1981
1982 unsigned OpIdx = Commute ? 2 : 1;
1983 unsigned Reg1 = UseMI->getOperand(OpIdx).getReg();
1984 bool isKill = UseMI->getOperand(OpIdx).isKill();
1985 unsigned NewReg = MRI->createVirtualRegister(MRI->getRegClass(Reg));
1986 AddDefaultCC(AddDefaultPred(BuildMI(*UseMI->getParent(),
Evan Chengddfd1372011-12-14 02:11:42 +00001987 UseMI, UseMI->getDebugLoc(),
Evan Chengc4af4632010-11-17 20:13:28 +00001988 get(NewUseOpc), NewReg)
1989 .addReg(Reg1, getKillRegState(isKill))
1990 .addImm(SOImmValV1)));
1991 UseMI->setDesc(get(NewUseOpc));
1992 UseMI->getOperand(1).setReg(NewReg);
1993 UseMI->getOperand(1).setIsKill();
1994 UseMI->getOperand(2).ChangeToImmediate(SOImmValV2);
1995 DefMI->eraseFromParent();
1996 return true;
1997}
1998
Evan Cheng5f54ce32010-09-09 18:18:55 +00001999unsigned
Evan Cheng8239daf2010-11-03 00:45:17 +00002000ARMBaseInstrInfo::getNumMicroOps(const InstrItineraryData *ItinData,
2001 const MachineInstr *MI) const {
Evan Cheng3ef1c872010-09-10 01:29:16 +00002002 if (!ItinData || ItinData->isEmpty())
Evan Cheng5f54ce32010-09-09 18:18:55 +00002003 return 1;
2004
Evan Chenge837dea2011-06-28 19:10:37 +00002005 const MCInstrDesc &Desc = MI->getDesc();
Evan Cheng5f54ce32010-09-09 18:18:55 +00002006 unsigned Class = Desc.getSchedClass();
Bob Wilson064312d2010-09-15 16:28:21 +00002007 unsigned UOps = ItinData->Itineraries[Class].NumMicroOps;
Evan Cheng5f54ce32010-09-09 18:18:55 +00002008 if (UOps)
2009 return UOps;
2010
2011 unsigned Opc = MI->getOpcode();
2012 switch (Opc) {
2013 default:
2014 llvm_unreachable("Unexpected multi-uops instruction!");
2015 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002016 case ARM::VLDMQIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002017 case ARM::VSTMQIA:
Evan Cheng5f54ce32010-09-09 18:18:55 +00002018 return 2;
2019
2020 // The number of uOps for load / store multiple are determined by the number
2021 // registers.
Andrew Trick6e8f4c42010-12-24 04:28:06 +00002022 //
Evan Cheng3ef1c872010-09-10 01:29:16 +00002023 // On Cortex-A8, each pair of register loads / stores can be scheduled on the
2024 // same cycle. The scheduling for the first load / store must be done
2025 // separately by assuming the the address is not 64-bit aligned.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002026 //
Evan Cheng3ef1c872010-09-10 01:29:16 +00002027 // On Cortex-A9, the formula is simply (#reg / 2) + (#reg % 2). If the address
Bill Wendling73fe34a2010-11-16 01:16:36 +00002028 // is not 64-bit aligned, then AGU would take an extra cycle. For VFP / NEON
2029 // load / store multiple, the formula is (#reg / 2) + (#reg % 2) + 1.
2030 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002031 case ARM::VLDMDIA_UPD:
2032 case ARM::VLDMDDB_UPD:
2033 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002034 case ARM::VLDMSIA_UPD:
2035 case ARM::VLDMSDB_UPD:
2036 case ARM::VSTMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002037 case ARM::VSTMDIA_UPD:
2038 case ARM::VSTMDDB_UPD:
2039 case ARM::VSTMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002040 case ARM::VSTMSIA_UPD:
2041 case ARM::VSTMSDB_UPD: {
Evan Cheng5f54ce32010-09-09 18:18:55 +00002042 unsigned NumRegs = MI->getNumOperands() - Desc.getNumOperands();
2043 return (NumRegs / 2) + (NumRegs % 2) + 1;
2044 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002045
2046 case ARM::LDMIA_RET:
2047 case ARM::LDMIA:
2048 case ARM::LDMDA:
2049 case ARM::LDMDB:
2050 case ARM::LDMIB:
2051 case ARM::LDMIA_UPD:
2052 case ARM::LDMDA_UPD:
2053 case ARM::LDMDB_UPD:
2054 case ARM::LDMIB_UPD:
2055 case ARM::STMIA:
2056 case ARM::STMDA:
2057 case ARM::STMDB:
2058 case ARM::STMIB:
2059 case ARM::STMIA_UPD:
2060 case ARM::STMDA_UPD:
2061 case ARM::STMDB_UPD:
2062 case ARM::STMIB_UPD:
2063 case ARM::tLDMIA:
2064 case ARM::tLDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002065 case ARM::tSTMIA_UPD:
Evan Cheng5f54ce32010-09-09 18:18:55 +00002066 case ARM::tPOP_RET:
2067 case ARM::tPOP:
2068 case ARM::tPUSH:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002069 case ARM::t2LDMIA_RET:
2070 case ARM::t2LDMIA:
2071 case ARM::t2LDMDB:
2072 case ARM::t2LDMIA_UPD:
2073 case ARM::t2LDMDB_UPD:
2074 case ARM::t2STMIA:
2075 case ARM::t2STMDB:
2076 case ARM::t2STMIA_UPD:
2077 case ARM::t2STMDB_UPD: {
Evan Cheng3ef1c872010-09-10 01:29:16 +00002078 unsigned NumRegs = MI->getNumOperands() - Desc.getNumOperands() + 1;
2079 if (Subtarget.isCortexA8()) {
Evan Cheng8239daf2010-11-03 00:45:17 +00002080 if (NumRegs < 4)
2081 return 2;
2082 // 4 registers would be issued: 2, 2.
2083 // 5 registers would be issued: 2, 2, 1.
2084 UOps = (NumRegs / 2);
2085 if (NumRegs % 2)
2086 ++UOps;
2087 return UOps;
Evan Cheng3ef1c872010-09-10 01:29:16 +00002088 } else if (Subtarget.isCortexA9()) {
2089 UOps = (NumRegs / 2);
2090 // If there are odd number of registers or if it's not 64-bit aligned,
2091 // then it takes an extra AGU (Address Generation Unit) cycle.
2092 if ((NumRegs % 2) ||
2093 !MI->hasOneMemOperand() ||
2094 (*MI->memoperands_begin())->getAlignment() < 8)
2095 ++UOps;
2096 return UOps;
2097 } else {
2098 // Assume the worst.
2099 return NumRegs;
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00002100 }
Evan Cheng5f54ce32010-09-09 18:18:55 +00002101 }
2102 }
2103}
Evan Chenga0792de2010-10-06 06:27:31 +00002104
2105int
Evan Cheng344d9db2010-10-07 23:12:15 +00002106ARMBaseInstrInfo::getVLDMDefCycle(const InstrItineraryData *ItinData,
Evan Chenge837dea2011-06-28 19:10:37 +00002107 const MCInstrDesc &DefMCID,
Evan Cheng344d9db2010-10-07 23:12:15 +00002108 unsigned DefClass,
2109 unsigned DefIdx, unsigned DefAlign) const {
Evan Chenge837dea2011-06-28 19:10:37 +00002110 int RegNo = (int)(DefIdx+1) - DefMCID.getNumOperands() + 1;
Evan Cheng344d9db2010-10-07 23:12:15 +00002111 if (RegNo <= 0)
2112 // Def is the address writeback.
2113 return ItinData->getOperandCycle(DefClass, DefIdx);
2114
2115 int DefCycle;
2116 if (Subtarget.isCortexA8()) {
2117 // (regno / 2) + (regno % 2) + 1
2118 DefCycle = RegNo / 2 + 1;
2119 if (RegNo % 2)
2120 ++DefCycle;
2121 } else if (Subtarget.isCortexA9()) {
2122 DefCycle = RegNo;
2123 bool isSLoad = false;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002124
Evan Chenge837dea2011-06-28 19:10:37 +00002125 switch (DefMCID.getOpcode()) {
Evan Cheng344d9db2010-10-07 23:12:15 +00002126 default: break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002127 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002128 case ARM::VLDMSIA_UPD:
2129 case ARM::VLDMSDB_UPD:
Evan Cheng344d9db2010-10-07 23:12:15 +00002130 isSLoad = true;
2131 break;
2132 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002133
Evan Cheng344d9db2010-10-07 23:12:15 +00002134 // If there are odd number of 'S' registers or if it's not 64-bit aligned,
2135 // then it takes an extra cycle.
2136 if ((isSLoad && (RegNo % 2)) || DefAlign < 8)
2137 ++DefCycle;
2138 } else {
2139 // Assume the worst.
2140 DefCycle = RegNo + 2;
2141 }
2142
2143 return DefCycle;
2144}
2145
2146int
2147ARMBaseInstrInfo::getLDMDefCycle(const InstrItineraryData *ItinData,
Evan Chenge837dea2011-06-28 19:10:37 +00002148 const MCInstrDesc &DefMCID,
Evan Cheng344d9db2010-10-07 23:12:15 +00002149 unsigned DefClass,
2150 unsigned DefIdx, unsigned DefAlign) const {
Evan Chenge837dea2011-06-28 19:10:37 +00002151 int RegNo = (int)(DefIdx+1) - DefMCID.getNumOperands() + 1;
Evan Cheng344d9db2010-10-07 23:12:15 +00002152 if (RegNo <= 0)
2153 // Def is the address writeback.
2154 return ItinData->getOperandCycle(DefClass, DefIdx);
2155
2156 int DefCycle;
2157 if (Subtarget.isCortexA8()) {
2158 // 4 registers would be issued: 1, 2, 1.
2159 // 5 registers would be issued: 1, 2, 2.
2160 DefCycle = RegNo / 2;
2161 if (DefCycle < 1)
2162 DefCycle = 1;
2163 // Result latency is issue cycle + 2: E2.
2164 DefCycle += 2;
2165 } else if (Subtarget.isCortexA9()) {
2166 DefCycle = (RegNo / 2);
2167 // If there are odd number of registers or if it's not 64-bit aligned,
2168 // then it takes an extra AGU (Address Generation Unit) cycle.
2169 if ((RegNo % 2) || DefAlign < 8)
2170 ++DefCycle;
2171 // Result latency is AGU cycles + 2.
2172 DefCycle += 2;
2173 } else {
2174 // Assume the worst.
2175 DefCycle = RegNo + 2;
2176 }
2177
2178 return DefCycle;
2179}
2180
2181int
2182ARMBaseInstrInfo::getVSTMUseCycle(const InstrItineraryData *ItinData,
Evan Chenge837dea2011-06-28 19:10:37 +00002183 const MCInstrDesc &UseMCID,
Evan Cheng344d9db2010-10-07 23:12:15 +00002184 unsigned UseClass,
2185 unsigned UseIdx, unsigned UseAlign) const {
Evan Chenge837dea2011-06-28 19:10:37 +00002186 int RegNo = (int)(UseIdx+1) - UseMCID.getNumOperands() + 1;
Evan Cheng344d9db2010-10-07 23:12:15 +00002187 if (RegNo <= 0)
2188 return ItinData->getOperandCycle(UseClass, UseIdx);
2189
2190 int UseCycle;
2191 if (Subtarget.isCortexA8()) {
2192 // (regno / 2) + (regno % 2) + 1
2193 UseCycle = RegNo / 2 + 1;
2194 if (RegNo % 2)
2195 ++UseCycle;
2196 } else if (Subtarget.isCortexA9()) {
2197 UseCycle = RegNo;
2198 bool isSStore = false;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002199
Evan Chenge837dea2011-06-28 19:10:37 +00002200 switch (UseMCID.getOpcode()) {
Evan Cheng344d9db2010-10-07 23:12:15 +00002201 default: break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002202 case ARM::VSTMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002203 case ARM::VSTMSIA_UPD:
2204 case ARM::VSTMSDB_UPD:
Evan Cheng344d9db2010-10-07 23:12:15 +00002205 isSStore = true;
2206 break;
2207 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002208
Evan Cheng344d9db2010-10-07 23:12:15 +00002209 // If there are odd number of 'S' registers or if it's not 64-bit aligned,
2210 // then it takes an extra cycle.
2211 if ((isSStore && (RegNo % 2)) || UseAlign < 8)
2212 ++UseCycle;
2213 } else {
2214 // Assume the worst.
2215 UseCycle = RegNo + 2;
2216 }
2217
2218 return UseCycle;
2219}
2220
2221int
2222ARMBaseInstrInfo::getSTMUseCycle(const InstrItineraryData *ItinData,
Evan Chenge837dea2011-06-28 19:10:37 +00002223 const MCInstrDesc &UseMCID,
Evan Cheng344d9db2010-10-07 23:12:15 +00002224 unsigned UseClass,
2225 unsigned UseIdx, unsigned UseAlign) const {
Evan Chenge837dea2011-06-28 19:10:37 +00002226 int RegNo = (int)(UseIdx+1) - UseMCID.getNumOperands() + 1;
Evan Cheng344d9db2010-10-07 23:12:15 +00002227 if (RegNo <= 0)
2228 return ItinData->getOperandCycle(UseClass, UseIdx);
2229
2230 int UseCycle;
2231 if (Subtarget.isCortexA8()) {
2232 UseCycle = RegNo / 2;
2233 if (UseCycle < 2)
2234 UseCycle = 2;
2235 // Read in E3.
2236 UseCycle += 2;
2237 } else if (Subtarget.isCortexA9()) {
2238 UseCycle = (RegNo / 2);
2239 // If there are odd number of registers or if it's not 64-bit aligned,
2240 // then it takes an extra AGU (Address Generation Unit) cycle.
2241 if ((RegNo % 2) || UseAlign < 8)
2242 ++UseCycle;
2243 } else {
2244 // Assume the worst.
2245 UseCycle = 1;
2246 }
2247 return UseCycle;
2248}
2249
2250int
Evan Chenga0792de2010-10-06 06:27:31 +00002251ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
Evan Chenge837dea2011-06-28 19:10:37 +00002252 const MCInstrDesc &DefMCID,
Evan Chenga0792de2010-10-06 06:27:31 +00002253 unsigned DefIdx, unsigned DefAlign,
Evan Chenge837dea2011-06-28 19:10:37 +00002254 const MCInstrDesc &UseMCID,
Evan Chenga0792de2010-10-06 06:27:31 +00002255 unsigned UseIdx, unsigned UseAlign) const {
Evan Chenge837dea2011-06-28 19:10:37 +00002256 unsigned DefClass = DefMCID.getSchedClass();
2257 unsigned UseClass = UseMCID.getSchedClass();
Evan Chenga0792de2010-10-06 06:27:31 +00002258
Evan Chenge837dea2011-06-28 19:10:37 +00002259 if (DefIdx < DefMCID.getNumDefs() && UseIdx < UseMCID.getNumOperands())
Evan Chenga0792de2010-10-06 06:27:31 +00002260 return ItinData->getOperandLatency(DefClass, DefIdx, UseClass, UseIdx);
2261
2262 // This may be a def / use of a variable_ops instruction, the operand
2263 // latency might be determinable dynamically. Let the target try to
2264 // figure it out.
Evan Cheng9e08ee52010-10-28 02:00:25 +00002265 int DefCycle = -1;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002266 bool LdmBypass = false;
Evan Chenge837dea2011-06-28 19:10:37 +00002267 switch (DefMCID.getOpcode()) {
Evan Chenga0792de2010-10-06 06:27:31 +00002268 default:
2269 DefCycle = ItinData->getOperandCycle(DefClass, DefIdx);
2270 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002271
2272 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002273 case ARM::VLDMDIA_UPD:
2274 case ARM::VLDMDDB_UPD:
2275 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002276 case ARM::VLDMSIA_UPD:
2277 case ARM::VLDMSDB_UPD:
Evan Chenge837dea2011-06-28 19:10:37 +00002278 DefCycle = getVLDMDefCycle(ItinData, DefMCID, DefClass, DefIdx, DefAlign);
Evan Cheng5a50cee2010-10-07 01:50:48 +00002279 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002280
2281 case ARM::LDMIA_RET:
2282 case ARM::LDMIA:
2283 case ARM::LDMDA:
2284 case ARM::LDMDB:
2285 case ARM::LDMIB:
2286 case ARM::LDMIA_UPD:
2287 case ARM::LDMDA_UPD:
2288 case ARM::LDMDB_UPD:
2289 case ARM::LDMIB_UPD:
2290 case ARM::tLDMIA:
2291 case ARM::tLDMIA_UPD:
Evan Chenga0792de2010-10-06 06:27:31 +00002292 case ARM::tPUSH:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002293 case ARM::t2LDMIA_RET:
2294 case ARM::t2LDMIA:
2295 case ARM::t2LDMDB:
2296 case ARM::t2LDMIA_UPD:
2297 case ARM::t2LDMDB_UPD:
Evan Chenga0792de2010-10-06 06:27:31 +00002298 LdmBypass = 1;
Evan Chenge837dea2011-06-28 19:10:37 +00002299 DefCycle = getLDMDefCycle(ItinData, DefMCID, DefClass, DefIdx, DefAlign);
Evan Cheng344d9db2010-10-07 23:12:15 +00002300 break;
Evan Chenga0792de2010-10-06 06:27:31 +00002301 }
Evan Chenga0792de2010-10-06 06:27:31 +00002302
2303 if (DefCycle == -1)
2304 // We can't seem to determine the result latency of the def, assume it's 2.
2305 DefCycle = 2;
2306
2307 int UseCycle = -1;
Evan Chenge837dea2011-06-28 19:10:37 +00002308 switch (UseMCID.getOpcode()) {
Evan Chenga0792de2010-10-06 06:27:31 +00002309 default:
2310 UseCycle = ItinData->getOperandCycle(UseClass, UseIdx);
2311 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002312
2313 case ARM::VSTMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002314 case ARM::VSTMDIA_UPD:
2315 case ARM::VSTMDDB_UPD:
2316 case ARM::VSTMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002317 case ARM::VSTMSIA_UPD:
2318 case ARM::VSTMSDB_UPD:
Evan Chenge837dea2011-06-28 19:10:37 +00002319 UseCycle = getVSTMUseCycle(ItinData, UseMCID, UseClass, UseIdx, UseAlign);
Evan Cheng5a50cee2010-10-07 01:50:48 +00002320 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002321
2322 case ARM::STMIA:
2323 case ARM::STMDA:
2324 case ARM::STMDB:
2325 case ARM::STMIB:
2326 case ARM::STMIA_UPD:
2327 case ARM::STMDA_UPD:
2328 case ARM::STMDB_UPD:
2329 case ARM::STMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002330 case ARM::tSTMIA_UPD:
Evan Chenga0792de2010-10-06 06:27:31 +00002331 case ARM::tPOP_RET:
2332 case ARM::tPOP:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002333 case ARM::t2STMIA:
2334 case ARM::t2STMDB:
2335 case ARM::t2STMIA_UPD:
2336 case ARM::t2STMDB_UPD:
Evan Chenge837dea2011-06-28 19:10:37 +00002337 UseCycle = getSTMUseCycle(ItinData, UseMCID, UseClass, UseIdx, UseAlign);
Evan Cheng5a50cee2010-10-07 01:50:48 +00002338 break;
Evan Chenga0792de2010-10-06 06:27:31 +00002339 }
Evan Chenga0792de2010-10-06 06:27:31 +00002340
2341 if (UseCycle == -1)
2342 // Assume it's read in the first stage.
2343 UseCycle = 1;
2344
2345 UseCycle = DefCycle - UseCycle + 1;
2346 if (UseCycle > 0) {
2347 if (LdmBypass) {
2348 // It's a variable_ops instruction so we can't use DefIdx here. Just use
2349 // first def operand.
Evan Chenge837dea2011-06-28 19:10:37 +00002350 if (ItinData->hasPipelineForwarding(DefClass, DefMCID.getNumOperands()-1,
Evan Chenga0792de2010-10-06 06:27:31 +00002351 UseClass, UseIdx))
2352 --UseCycle;
2353 } else if (ItinData->hasPipelineForwarding(DefClass, DefIdx,
Bill Wendling73fe34a2010-11-16 01:16:36 +00002354 UseClass, UseIdx)) {
Evan Chenga0792de2010-10-06 06:27:31 +00002355 --UseCycle;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002356 }
Evan Chenga0792de2010-10-06 06:27:31 +00002357 }
2358
2359 return UseCycle;
2360}
2361
Evan Chengddfd1372011-12-14 02:11:42 +00002362static const MachineInstr *getBundledDefMI(const TargetRegisterInfo *TRI,
Evan Cheng020f4102011-12-14 20:00:08 +00002363 const MachineInstr *MI, unsigned Reg,
Evan Chengddfd1372011-12-14 02:11:42 +00002364 unsigned &DefIdx, unsigned &Dist) {
2365 Dist = 0;
2366
2367 MachineBasicBlock::const_iterator I = MI; ++I;
2368 MachineBasicBlock::const_instr_iterator II =
2369 llvm::prior(I.getInstrIterator());
2370 assert(II->isInsideBundle() && "Empty bundle?");
2371
2372 int Idx = -1;
Evan Chengddfd1372011-12-14 02:11:42 +00002373 while (II->isInsideBundle()) {
2374 Idx = II->findRegisterDefOperandIdx(Reg, false, true, TRI);
2375 if (Idx != -1)
2376 break;
2377 --II;
2378 ++Dist;
2379 }
2380
2381 assert(Idx != -1 && "Cannot find bundled definition!");
2382 DefIdx = Idx;
2383 return II;
2384}
2385
2386static const MachineInstr *getBundledUseMI(const TargetRegisterInfo *TRI,
Evan Cheng020f4102011-12-14 20:00:08 +00002387 const MachineInstr *MI, unsigned Reg,
Evan Chengddfd1372011-12-14 02:11:42 +00002388 unsigned &UseIdx, unsigned &Dist) {
2389 Dist = 0;
2390
2391 MachineBasicBlock::const_instr_iterator II = MI; ++II;
2392 assert(II->isInsideBundle() && "Empty bundle?");
2393 MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
2394
2395 // FIXME: This doesn't properly handle multiple uses.
2396 int Idx = -1;
Evan Chengddfd1372011-12-14 02:11:42 +00002397 while (II != E && II->isInsideBundle()) {
2398 Idx = II->findRegisterUseOperandIdx(Reg, false, TRI);
2399 if (Idx != -1)
2400 break;
2401 if (II->getOpcode() != ARM::t2IT)
2402 ++Dist;
2403 ++II;
2404 }
2405
Evan Cheng020f4102011-12-14 20:00:08 +00002406 if (Idx == -1) {
2407 Dist = 0;
2408 return 0;
2409 }
2410
Evan Chengddfd1372011-12-14 02:11:42 +00002411 UseIdx = Idx;
2412 return II;
2413}
2414
Evan Chenga0792de2010-10-06 06:27:31 +00002415int
2416ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
2417 const MachineInstr *DefMI, unsigned DefIdx,
2418 const MachineInstr *UseMI, unsigned UseIdx) const {
2419 if (DefMI->isCopyLike() || DefMI->isInsertSubreg() ||
2420 DefMI->isRegSequence() || DefMI->isImplicitDef())
2421 return 1;
2422
Evan Chenga0792de2010-10-06 06:27:31 +00002423 if (!ItinData || ItinData->isEmpty())
Evan Cheng5a96b3d2011-12-07 07:15:52 +00002424 return DefMI->mayLoad() ? 3 : 1;
Evan Chenga0792de2010-10-06 06:27:31 +00002425
Evan Chengddfd1372011-12-14 02:11:42 +00002426 const MCInstrDesc *DefMCID = &DefMI->getDesc();
2427 const MCInstrDesc *UseMCID = &UseMI->getDesc();
Evan Chengdd9dd6f2010-10-23 02:04:38 +00002428 const MachineOperand &DefMO = DefMI->getOperand(DefIdx);
Evan Cheng020f4102011-12-14 20:00:08 +00002429 unsigned Reg = DefMO.getReg();
2430 if (Reg == ARM::CPSR) {
Evan Chenge09206d2010-10-29 23:16:55 +00002431 if (DefMI->getOpcode() == ARM::FMSTAT) {
2432 // fpscr -> cpsr stalls over 20 cycles on A8 (and earlier?)
2433 return Subtarget.isCortexA9() ? 1 : 20;
2434 }
2435
Evan Chengdd9dd6f2010-10-23 02:04:38 +00002436 // CPSR set and branch can be paired in the same cycle.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00002437 if (UseMI->isBranch())
Evan Chenge09206d2010-10-29 23:16:55 +00002438 return 0;
Evan Chengddfd1372011-12-14 02:11:42 +00002439
2440 // Otherwise it takes the instruction latency (generally one).
2441 int Latency = getInstrLatency(ItinData, DefMI);
Evan Cheng020f4102011-12-14 20:00:08 +00002442
2443 // For Thumb2 and -Os, prefer scheduling CPSR setting instruction close to
2444 // its uses. Instructions which are otherwise scheduled between them may
2445 // incur a code size penalty (not able to use the CPSR setting 16-bit
2446 // instructions).
2447 if (Latency > 0 && Subtarget.isThumb2()) {
2448 const MachineFunction *MF = DefMI->getParent()->getParent();
2449 if (MF->getFunction()->hasFnAttr(Attribute::OptimizeForSize))
2450 --Latency;
2451 }
Evan Chengddfd1372011-12-14 02:11:42 +00002452 return Latency;
Evan Chenge09206d2010-10-29 23:16:55 +00002453 }
Evan Chengdd9dd6f2010-10-23 02:04:38 +00002454
Evan Chenga0792de2010-10-06 06:27:31 +00002455 unsigned DefAlign = DefMI->hasOneMemOperand()
2456 ? (*DefMI->memoperands_begin())->getAlignment() : 0;
2457 unsigned UseAlign = UseMI->hasOneMemOperand()
2458 ? (*UseMI->memoperands_begin())->getAlignment() : 0;
Evan Chengddfd1372011-12-14 02:11:42 +00002459
2460 unsigned DefAdj = 0;
2461 if (DefMI->isBundle()) {
Evan Cheng020f4102011-12-14 20:00:08 +00002462 DefMI = getBundledDefMI(&getRegisterInfo(), DefMI, Reg, DefIdx, DefAdj);
Evan Chengddfd1372011-12-14 02:11:42 +00002463 if (DefMI->isCopyLike() || DefMI->isInsertSubreg() ||
2464 DefMI->isRegSequence() || DefMI->isImplicitDef())
2465 return 1;
2466 DefMCID = &DefMI->getDesc();
2467 }
2468 unsigned UseAdj = 0;
2469 if (UseMI->isBundle()) {
Evan Cheng020f4102011-12-14 20:00:08 +00002470 unsigned NewUseIdx;
2471 const MachineInstr *NewUseMI = getBundledUseMI(&getRegisterInfo(), UseMI,
2472 Reg, NewUseIdx, UseAdj);
2473 if (NewUseMI) {
2474 UseMI = NewUseMI;
2475 UseIdx = NewUseIdx;
2476 UseMCID = &UseMI->getDesc();
2477 }
Evan Chengddfd1372011-12-14 02:11:42 +00002478 }
2479
2480 int Latency = getOperandLatency(ItinData, *DefMCID, DefIdx, DefAlign,
2481 *UseMCID, UseIdx, UseAlign);
2482 int Adj = DefAdj + UseAdj;
2483 if (Adj) {
2484 Latency -= (int)(DefAdj + UseAdj);
2485 if (Latency < 1)
2486 return 1;
2487 }
Evan Cheng7e2fe912010-10-28 06:47:08 +00002488
2489 if (Latency > 1 &&
2490 (Subtarget.isCortexA8() || Subtarget.isCortexA9())) {
2491 // FIXME: Shifter op hack: no shift (i.e. [r +/- r]) or [r + r << 2]
2492 // variants are one cycle cheaper.
Evan Chengddfd1372011-12-14 02:11:42 +00002493 switch (DefMCID->getOpcode()) {
Evan Cheng7e2fe912010-10-28 06:47:08 +00002494 default: break;
2495 case ARM::LDRrs:
2496 case ARM::LDRBrs: {
2497 unsigned ShOpVal = DefMI->getOperand(3).getImm();
2498 unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
2499 if (ShImm == 0 ||
2500 (ShImm == 2 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))
2501 --Latency;
2502 break;
2503 }
2504 case ARM::t2LDRs:
2505 case ARM::t2LDRBs:
2506 case ARM::t2LDRHs:
2507 case ARM::t2LDRSHs: {
2508 // Thumb2 mode: lsl only.
2509 unsigned ShAmt = DefMI->getOperand(3).getImm();
2510 if (ShAmt == 0 || ShAmt == 2)
2511 --Latency;
2512 break;
2513 }
2514 }
2515 }
2516
Evan Cheng75b41f12011-04-19 01:21:49 +00002517 if (DefAlign < 8 && Subtarget.isCortexA9())
Evan Chengddfd1372011-12-14 02:11:42 +00002518 switch (DefMCID->getOpcode()) {
Evan Cheng75b41f12011-04-19 01:21:49 +00002519 default: break;
2520 case ARM::VLD1q8:
2521 case ARM::VLD1q16:
2522 case ARM::VLD1q32:
2523 case ARM::VLD1q64:
Jim Grosbach10b90a92011-10-24 21:45:13 +00002524 case ARM::VLD1q8wb_fixed:
2525 case ARM::VLD1q16wb_fixed:
2526 case ARM::VLD1q32wb_fixed:
2527 case ARM::VLD1q64wb_fixed:
2528 case ARM::VLD1q8wb_register:
2529 case ARM::VLD1q16wb_register:
2530 case ARM::VLD1q32wb_register:
2531 case ARM::VLD1q64wb_register:
Evan Cheng75b41f12011-04-19 01:21:49 +00002532 case ARM::VLD2d8:
2533 case ARM::VLD2d16:
2534 case ARM::VLD2d32:
2535 case ARM::VLD2q8:
2536 case ARM::VLD2q16:
2537 case ARM::VLD2q32:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +00002538 case ARM::VLD2d8wb_fixed:
2539 case ARM::VLD2d16wb_fixed:
2540 case ARM::VLD2d32wb_fixed:
2541 case ARM::VLD2q8wb_fixed:
2542 case ARM::VLD2q16wb_fixed:
2543 case ARM::VLD2q32wb_fixed:
2544 case ARM::VLD2d8wb_register:
2545 case ARM::VLD2d16wb_register:
2546 case ARM::VLD2d32wb_register:
2547 case ARM::VLD2q8wb_register:
2548 case ARM::VLD2q16wb_register:
2549 case ARM::VLD2q32wb_register:
Evan Cheng75b41f12011-04-19 01:21:49 +00002550 case ARM::VLD3d8:
2551 case ARM::VLD3d16:
2552 case ARM::VLD3d32:
2553 case ARM::VLD1d64T:
2554 case ARM::VLD3d8_UPD:
2555 case ARM::VLD3d16_UPD:
2556 case ARM::VLD3d32_UPD:
Jim Grosbach59216752011-10-24 23:26:05 +00002557 case ARM::VLD1d64Twb_fixed:
2558 case ARM::VLD1d64Twb_register:
Evan Cheng75b41f12011-04-19 01:21:49 +00002559 case ARM::VLD3q8_UPD:
2560 case ARM::VLD3q16_UPD:
2561 case ARM::VLD3q32_UPD:
2562 case ARM::VLD4d8:
2563 case ARM::VLD4d16:
2564 case ARM::VLD4d32:
2565 case ARM::VLD1d64Q:
2566 case ARM::VLD4d8_UPD:
2567 case ARM::VLD4d16_UPD:
2568 case ARM::VLD4d32_UPD:
Jim Grosbach399cdca2011-10-25 00:14:01 +00002569 case ARM::VLD1d64Qwb_fixed:
2570 case ARM::VLD1d64Qwb_register:
Evan Cheng75b41f12011-04-19 01:21:49 +00002571 case ARM::VLD4q8_UPD:
2572 case ARM::VLD4q16_UPD:
2573 case ARM::VLD4q32_UPD:
2574 case ARM::VLD1DUPq8:
2575 case ARM::VLD1DUPq16:
2576 case ARM::VLD1DUPq32:
Jim Grosbach096334e2011-11-30 19:35:44 +00002577 case ARM::VLD1DUPq8wb_fixed:
2578 case ARM::VLD1DUPq16wb_fixed:
2579 case ARM::VLD1DUPq32wb_fixed:
2580 case ARM::VLD1DUPq8wb_register:
2581 case ARM::VLD1DUPq16wb_register:
2582 case ARM::VLD1DUPq32wb_register:
Evan Cheng75b41f12011-04-19 01:21:49 +00002583 case ARM::VLD2DUPd8:
2584 case ARM::VLD2DUPd16:
2585 case ARM::VLD2DUPd32:
2586 case ARM::VLD2DUPd8_UPD:
2587 case ARM::VLD2DUPd16_UPD:
2588 case ARM::VLD2DUPd32_UPD:
2589 case ARM::VLD4DUPd8:
2590 case ARM::VLD4DUPd16:
2591 case ARM::VLD4DUPd32:
2592 case ARM::VLD4DUPd8_UPD:
2593 case ARM::VLD4DUPd16_UPD:
2594 case ARM::VLD4DUPd32_UPD:
2595 case ARM::VLD1LNd8:
2596 case ARM::VLD1LNd16:
2597 case ARM::VLD1LNd32:
2598 case ARM::VLD1LNd8_UPD:
2599 case ARM::VLD1LNd16_UPD:
2600 case ARM::VLD1LNd32_UPD:
2601 case ARM::VLD2LNd8:
2602 case ARM::VLD2LNd16:
2603 case ARM::VLD2LNd32:
2604 case ARM::VLD2LNq16:
2605 case ARM::VLD2LNq32:
2606 case ARM::VLD2LNd8_UPD:
2607 case ARM::VLD2LNd16_UPD:
2608 case ARM::VLD2LNd32_UPD:
2609 case ARM::VLD2LNq16_UPD:
2610 case ARM::VLD2LNq32_UPD:
2611 case ARM::VLD4LNd8:
2612 case ARM::VLD4LNd16:
2613 case ARM::VLD4LNd32:
2614 case ARM::VLD4LNq16:
2615 case ARM::VLD4LNq32:
2616 case ARM::VLD4LNd8_UPD:
2617 case ARM::VLD4LNd16_UPD:
2618 case ARM::VLD4LNd32_UPD:
2619 case ARM::VLD4LNq16_UPD:
2620 case ARM::VLD4LNq32_UPD:
2621 // If the address is not 64-bit aligned, the latencies of these
2622 // instructions increases by one.
2623 ++Latency;
2624 break;
2625 }
2626
Evan Cheng7e2fe912010-10-28 06:47:08 +00002627 return Latency;
Evan Chenga0792de2010-10-06 06:27:31 +00002628}
2629
2630int
2631ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
2632 SDNode *DefNode, unsigned DefIdx,
2633 SDNode *UseNode, unsigned UseIdx) const {
2634 if (!DefNode->isMachineOpcode())
2635 return 1;
2636
Evan Chenge837dea2011-06-28 19:10:37 +00002637 const MCInstrDesc &DefMCID = get(DefNode->getMachineOpcode());
Andrew Trickc8bfd1d2011-01-21 05:51:33 +00002638
Evan Chenge837dea2011-06-28 19:10:37 +00002639 if (isZeroCost(DefMCID.Opcode))
Andrew Trickc8bfd1d2011-01-21 05:51:33 +00002640 return 0;
2641
Evan Chenga0792de2010-10-06 06:27:31 +00002642 if (!ItinData || ItinData->isEmpty())
Evan Chenge837dea2011-06-28 19:10:37 +00002643 return DefMCID.mayLoad() ? 3 : 1;
Evan Chenga0792de2010-10-06 06:27:31 +00002644
Evan Cheng08975152010-10-29 18:09:28 +00002645 if (!UseNode->isMachineOpcode()) {
Evan Chenge837dea2011-06-28 19:10:37 +00002646 int Latency = ItinData->getOperandCycle(DefMCID.getSchedClass(), DefIdx);
Evan Cheng08975152010-10-29 18:09:28 +00002647 if (Subtarget.isCortexA9())
2648 return Latency <= 2 ? 1 : Latency - 1;
2649 else
2650 return Latency <= 3 ? 1 : Latency - 2;
2651 }
Evan Chenga0792de2010-10-06 06:27:31 +00002652
Evan Chenge837dea2011-06-28 19:10:37 +00002653 const MCInstrDesc &UseMCID = get(UseNode->getMachineOpcode());
Evan Chenga0792de2010-10-06 06:27:31 +00002654 const MachineSDNode *DefMN = dyn_cast<MachineSDNode>(DefNode);
2655 unsigned DefAlign = !DefMN->memoperands_empty()
2656 ? (*DefMN->memoperands_begin())->getAlignment() : 0;
2657 const MachineSDNode *UseMN = dyn_cast<MachineSDNode>(UseNode);
2658 unsigned UseAlign = !UseMN->memoperands_empty()
2659 ? (*UseMN->memoperands_begin())->getAlignment() : 0;
Evan Chenge837dea2011-06-28 19:10:37 +00002660 int Latency = getOperandLatency(ItinData, DefMCID, DefIdx, DefAlign,
2661 UseMCID, UseIdx, UseAlign);
Evan Cheng7e2fe912010-10-28 06:47:08 +00002662
2663 if (Latency > 1 &&
2664 (Subtarget.isCortexA8() || Subtarget.isCortexA9())) {
2665 // FIXME: Shifter op hack: no shift (i.e. [r +/- r]) or [r + r << 2]
2666 // variants are one cycle cheaper.
Evan Chenge837dea2011-06-28 19:10:37 +00002667 switch (DefMCID.getOpcode()) {
Evan Cheng7e2fe912010-10-28 06:47:08 +00002668 default: break;
2669 case ARM::LDRrs:
2670 case ARM::LDRBrs: {
2671 unsigned ShOpVal =
2672 cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue();
2673 unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
2674 if (ShImm == 0 ||
2675 (ShImm == 2 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))
2676 --Latency;
2677 break;
2678 }
2679 case ARM::t2LDRs:
2680 case ARM::t2LDRBs:
2681 case ARM::t2LDRHs:
2682 case ARM::t2LDRSHs: {
2683 // Thumb2 mode: lsl only.
2684 unsigned ShAmt =
2685 cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue();
2686 if (ShAmt == 0 || ShAmt == 2)
2687 --Latency;
2688 break;
2689 }
2690 }
2691 }
2692
Evan Cheng75b41f12011-04-19 01:21:49 +00002693 if (DefAlign < 8 && Subtarget.isCortexA9())
Evan Chenge837dea2011-06-28 19:10:37 +00002694 switch (DefMCID.getOpcode()) {
Evan Cheng75b41f12011-04-19 01:21:49 +00002695 default: break;
2696 case ARM::VLD1q8Pseudo:
2697 case ARM::VLD1q16Pseudo:
2698 case ARM::VLD1q32Pseudo:
2699 case ARM::VLD1q64Pseudo:
Jim Grosbach10b90a92011-10-24 21:45:13 +00002700 case ARM::VLD1q8PseudoWB_register:
2701 case ARM::VLD1q16PseudoWB_register:
2702 case ARM::VLD1q32PseudoWB_register:
2703 case ARM::VLD1q64PseudoWB_register:
2704 case ARM::VLD1q8PseudoWB_fixed:
2705 case ARM::VLD1q16PseudoWB_fixed:
2706 case ARM::VLD1q32PseudoWB_fixed:
2707 case ARM::VLD1q64PseudoWB_fixed:
Evan Cheng75b41f12011-04-19 01:21:49 +00002708 case ARM::VLD2d8Pseudo:
2709 case ARM::VLD2d16Pseudo:
2710 case ARM::VLD2d32Pseudo:
2711 case ARM::VLD2q8Pseudo:
2712 case ARM::VLD2q16Pseudo:
2713 case ARM::VLD2q32Pseudo:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +00002714 case ARM::VLD2d8PseudoWB_fixed:
2715 case ARM::VLD2d16PseudoWB_fixed:
2716 case ARM::VLD2d32PseudoWB_fixed:
2717 case ARM::VLD2q8PseudoWB_fixed:
2718 case ARM::VLD2q16PseudoWB_fixed:
2719 case ARM::VLD2q32PseudoWB_fixed:
2720 case ARM::VLD2d8PseudoWB_register:
2721 case ARM::VLD2d16PseudoWB_register:
2722 case ARM::VLD2d32PseudoWB_register:
2723 case ARM::VLD2q8PseudoWB_register:
2724 case ARM::VLD2q16PseudoWB_register:
2725 case ARM::VLD2q32PseudoWB_register:
Evan Cheng75b41f12011-04-19 01:21:49 +00002726 case ARM::VLD3d8Pseudo:
2727 case ARM::VLD3d16Pseudo:
2728 case ARM::VLD3d32Pseudo:
2729 case ARM::VLD1d64TPseudo:
2730 case ARM::VLD3d8Pseudo_UPD:
2731 case ARM::VLD3d16Pseudo_UPD:
2732 case ARM::VLD3d32Pseudo_UPD:
Evan Cheng75b41f12011-04-19 01:21:49 +00002733 case ARM::VLD3q8Pseudo_UPD:
2734 case ARM::VLD3q16Pseudo_UPD:
2735 case ARM::VLD3q32Pseudo_UPD:
2736 case ARM::VLD3q8oddPseudo:
2737 case ARM::VLD3q16oddPseudo:
2738 case ARM::VLD3q32oddPseudo:
2739 case ARM::VLD3q8oddPseudo_UPD:
2740 case ARM::VLD3q16oddPseudo_UPD:
2741 case ARM::VLD3q32oddPseudo_UPD:
2742 case ARM::VLD4d8Pseudo:
2743 case ARM::VLD4d16Pseudo:
2744 case ARM::VLD4d32Pseudo:
2745 case ARM::VLD1d64QPseudo:
2746 case ARM::VLD4d8Pseudo_UPD:
2747 case ARM::VLD4d16Pseudo_UPD:
2748 case ARM::VLD4d32Pseudo_UPD:
Evan Cheng75b41f12011-04-19 01:21:49 +00002749 case ARM::VLD4q8Pseudo_UPD:
2750 case ARM::VLD4q16Pseudo_UPD:
2751 case ARM::VLD4q32Pseudo_UPD:
2752 case ARM::VLD4q8oddPseudo:
2753 case ARM::VLD4q16oddPseudo:
2754 case ARM::VLD4q32oddPseudo:
2755 case ARM::VLD4q8oddPseudo_UPD:
2756 case ARM::VLD4q16oddPseudo_UPD:
2757 case ARM::VLD4q32oddPseudo_UPD:
2758 case ARM::VLD1DUPq8Pseudo:
2759 case ARM::VLD1DUPq16Pseudo:
2760 case ARM::VLD1DUPq32Pseudo:
Jim Grosbach096334e2011-11-30 19:35:44 +00002761 case ARM::VLD1DUPq8PseudoWB_fixed:
2762 case ARM::VLD1DUPq16PseudoWB_fixed:
2763 case ARM::VLD1DUPq32PseudoWB_fixed:
2764 case ARM::VLD1DUPq8PseudoWB_register:
2765 case ARM::VLD1DUPq16PseudoWB_register:
2766 case ARM::VLD1DUPq32PseudoWB_register:
Evan Cheng75b41f12011-04-19 01:21:49 +00002767 case ARM::VLD2DUPd8Pseudo:
2768 case ARM::VLD2DUPd16Pseudo:
2769 case ARM::VLD2DUPd32Pseudo:
2770 case ARM::VLD2DUPd8Pseudo_UPD:
2771 case ARM::VLD2DUPd16Pseudo_UPD:
2772 case ARM::VLD2DUPd32Pseudo_UPD:
2773 case ARM::VLD4DUPd8Pseudo:
2774 case ARM::VLD4DUPd16Pseudo:
2775 case ARM::VLD4DUPd32Pseudo:
2776 case ARM::VLD4DUPd8Pseudo_UPD:
2777 case ARM::VLD4DUPd16Pseudo_UPD:
2778 case ARM::VLD4DUPd32Pseudo_UPD:
2779 case ARM::VLD1LNq8Pseudo:
2780 case ARM::VLD1LNq16Pseudo:
2781 case ARM::VLD1LNq32Pseudo:
2782 case ARM::VLD1LNq8Pseudo_UPD:
2783 case ARM::VLD1LNq16Pseudo_UPD:
2784 case ARM::VLD1LNq32Pseudo_UPD:
2785 case ARM::VLD2LNd8Pseudo:
2786 case ARM::VLD2LNd16Pseudo:
2787 case ARM::VLD2LNd32Pseudo:
2788 case ARM::VLD2LNq16Pseudo:
2789 case ARM::VLD2LNq32Pseudo:
2790 case ARM::VLD2LNd8Pseudo_UPD:
2791 case ARM::VLD2LNd16Pseudo_UPD:
2792 case ARM::VLD2LNd32Pseudo_UPD:
2793 case ARM::VLD2LNq16Pseudo_UPD:
2794 case ARM::VLD2LNq32Pseudo_UPD:
2795 case ARM::VLD4LNd8Pseudo:
2796 case ARM::VLD4LNd16Pseudo:
2797 case ARM::VLD4LNd32Pseudo:
2798 case ARM::VLD4LNq16Pseudo:
2799 case ARM::VLD4LNq32Pseudo:
2800 case ARM::VLD4LNd8Pseudo_UPD:
2801 case ARM::VLD4LNd16Pseudo_UPD:
2802 case ARM::VLD4LNd32Pseudo_UPD:
2803 case ARM::VLD4LNq16Pseudo_UPD:
2804 case ARM::VLD4LNq32Pseudo_UPD:
2805 // If the address is not 64-bit aligned, the latencies of these
2806 // instructions increases by one.
2807 ++Latency;
2808 break;
2809 }
2810
Evan Cheng7e2fe912010-10-28 06:47:08 +00002811 return Latency;
Evan Chenga0792de2010-10-06 06:27:31 +00002812}
Evan Cheng23128422010-10-19 18:58:51 +00002813
Evan Cheng020f4102011-12-14 20:00:08 +00002814unsigned
2815ARMBaseInstrInfo::getOutputLatency(const InstrItineraryData *ItinData,
2816 const MachineInstr *DefMI, unsigned DefIdx,
2817 const MachineInstr *DepMI) const {
2818 unsigned Reg = DefMI->getOperand(DefIdx).getReg();
2819 if (DepMI->readsRegister(Reg, &getRegisterInfo()) || !isPredicated(DepMI))
2820 return 1;
2821
2822 // If the second MI is predicated, then there is an implicit use dependency.
2823 return getOperandLatency(ItinData, DefMI, DefIdx, DepMI,
2824 DepMI->getNumOperands());
2825}
2826
Evan Cheng8239daf2010-11-03 00:45:17 +00002827int ARMBaseInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
2828 const MachineInstr *MI,
2829 unsigned *PredCost) const {
2830 if (MI->isCopyLike() || MI->isInsertSubreg() ||
2831 MI->isRegSequence() || MI->isImplicitDef())
2832 return 1;
2833
2834 if (!ItinData || ItinData->isEmpty())
2835 return 1;
2836
Evan Chengddfd1372011-12-14 02:11:42 +00002837 if (MI->isBundle()) {
2838 int Latency = 0;
2839 MachineBasicBlock::const_instr_iterator I = MI;
2840 MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
2841 while (++I != E && I->isInsideBundle()) {
2842 if (I->getOpcode() != ARM::t2IT)
2843 Latency += getInstrLatency(ItinData, I, PredCost);
2844 }
2845 return Latency;
2846 }
2847
Evan Chenge837dea2011-06-28 19:10:37 +00002848 const MCInstrDesc &MCID = MI->getDesc();
2849 unsigned Class = MCID.getSchedClass();
Evan Cheng8239daf2010-11-03 00:45:17 +00002850 unsigned UOps = ItinData->Itineraries[Class].NumMicroOps;
Evan Chenge837dea2011-06-28 19:10:37 +00002851 if (PredCost && MCID.hasImplicitDefOfPhysReg(ARM::CPSR))
Evan Cheng8239daf2010-11-03 00:45:17 +00002852 // When predicated, CPSR is an additional source operand for CPSR updating
2853 // instructions, this apparently increases their latencies.
2854 *PredCost = 1;
2855 if (UOps)
2856 return ItinData->getStageLatency(Class);
2857 return getNumMicroOps(ItinData, MI);
2858}
2859
2860int ARMBaseInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
2861 SDNode *Node) const {
2862 if (!Node->isMachineOpcode())
2863 return 1;
2864
2865 if (!ItinData || ItinData->isEmpty())
2866 return 1;
2867
2868 unsigned Opcode = Node->getMachineOpcode();
2869 switch (Opcode) {
2870 default:
2871 return ItinData->getStageLatency(get(Opcode).getSchedClass());
Bill Wendling73fe34a2010-11-16 01:16:36 +00002872 case ARM::VLDMQIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002873 case ARM::VSTMQIA:
Evan Cheng8239daf2010-11-03 00:45:17 +00002874 return 2;
Eric Christopher8b3ca622010-11-18 19:40:05 +00002875 }
Evan Cheng8239daf2010-11-03 00:45:17 +00002876}
2877
Evan Cheng23128422010-10-19 18:58:51 +00002878bool ARMBaseInstrInfo::
2879hasHighOperandLatency(const InstrItineraryData *ItinData,
2880 const MachineRegisterInfo *MRI,
2881 const MachineInstr *DefMI, unsigned DefIdx,
2882 const MachineInstr *UseMI, unsigned UseIdx) const {
2883 unsigned DDomain = DefMI->getDesc().TSFlags & ARMII::DomainMask;
2884 unsigned UDomain = UseMI->getDesc().TSFlags & ARMII::DomainMask;
2885 if (Subtarget.isCortexA8() &&
2886 (DDomain == ARMII::DomainVFP || UDomain == ARMII::DomainVFP))
2887 // CortexA8 VFP instructions are not pipelined.
2888 return true;
2889
2890 // Hoist VFP / NEON instructions with 4 or higher latency.
2891 int Latency = getOperandLatency(ItinData, DefMI, DefIdx, UseMI, UseIdx);
2892 if (Latency <= 3)
2893 return false;
2894 return DDomain == ARMII::DomainVFP || DDomain == ARMII::DomainNEON ||
2895 UDomain == ARMII::DomainVFP || UDomain == ARMII::DomainNEON;
2896}
Evan Chengc8141df2010-10-26 02:08:50 +00002897
2898bool ARMBaseInstrInfo::
2899hasLowDefLatency(const InstrItineraryData *ItinData,
2900 const MachineInstr *DefMI, unsigned DefIdx) const {
2901 if (!ItinData || ItinData->isEmpty())
2902 return false;
2903
2904 unsigned DDomain = DefMI->getDesc().TSFlags & ARMII::DomainMask;
2905 if (DDomain == ARMII::DomainGeneral) {
2906 unsigned DefClass = DefMI->getDesc().getSchedClass();
2907 int DefCycle = ItinData->getOperandCycle(DefClass, DefIdx);
2908 return (DefCycle != -1 && DefCycle <= 2);
2909 }
2910 return false;
2911}
Evan Cheng48575f62010-12-05 22:04:16 +00002912
Andrew Trick3be654f2011-09-21 02:20:46 +00002913bool ARMBaseInstrInfo::verifyInstruction(const MachineInstr *MI,
2914 StringRef &ErrInfo) const {
2915 if (convertAddSubFlagsOpcode(MI->getOpcode())) {
2916 ErrInfo = "Pseudo flag setting opcodes only exist in Selection DAG";
2917 return false;
2918 }
2919 return true;
2920}
2921
Evan Cheng48575f62010-12-05 22:04:16 +00002922bool
2923ARMBaseInstrInfo::isFpMLxInstruction(unsigned Opcode, unsigned &MulOpc,
2924 unsigned &AddSubOpc,
2925 bool &NegAcc, bool &HasLane) const {
2926 DenseMap<unsigned, unsigned>::const_iterator I = MLxEntryMap.find(Opcode);
2927 if (I == MLxEntryMap.end())
2928 return false;
2929
2930 const ARM_MLxEntry &Entry = ARM_MLxTable[I->second];
2931 MulOpc = Entry.MulOpc;
2932 AddSubOpc = Entry.AddSubOpc;
2933 NegAcc = Entry.NegAcc;
2934 HasLane = Entry.HasLane;
2935 return true;
2936}
Jakob Stoklund Olesen13fd6012011-09-27 22:57:21 +00002937
2938//===----------------------------------------------------------------------===//
2939// Execution domains.
2940//===----------------------------------------------------------------------===//
2941//
2942// Some instructions go down the NEON pipeline, some go down the VFP pipeline,
2943// and some can go down both. The vmov instructions go down the VFP pipeline,
2944// but they can be changed to vorr equivalents that are executed by the NEON
2945// pipeline.
2946//
2947// We use the following execution domain numbering:
2948//
Jakob Stoklund Olesen8bb3d3c2011-09-29 02:48:41 +00002949enum ARMExeDomain {
2950 ExeGeneric = 0,
2951 ExeVFP = 1,
2952 ExeNEON = 2
2953};
Jakob Stoklund Olesen13fd6012011-09-27 22:57:21 +00002954//
2955// Also see ARMInstrFormats.td and Domain* enums in ARMBaseInfo.h
2956//
2957std::pair<uint16_t, uint16_t>
2958ARMBaseInstrInfo::getExecutionDomain(const MachineInstr *MI) const {
2959 // VMOVD is a VFP instruction, but can be changed to NEON if it isn't
2960 // predicated.
2961 if (MI->getOpcode() == ARM::VMOVD && !isPredicated(MI))
Jakob Stoklund Olesen8bb3d3c2011-09-29 02:48:41 +00002962 return std::make_pair(ExeVFP, (1<<ExeVFP) | (1<<ExeNEON));
Jakob Stoklund Olesen13fd6012011-09-27 22:57:21 +00002963
2964 // No other instructions can be swizzled, so just determine their domain.
2965 unsigned Domain = MI->getDesc().TSFlags & ARMII::DomainMask;
2966
2967 if (Domain & ARMII::DomainNEON)
Jakob Stoklund Olesen8bb3d3c2011-09-29 02:48:41 +00002968 return std::make_pair(ExeNEON, 0);
Jakob Stoklund Olesen13fd6012011-09-27 22:57:21 +00002969
2970 // Certain instructions can go either way on Cortex-A8.
2971 // Treat them as NEON instructions.
2972 if ((Domain & ARMII::DomainNEONA8) && Subtarget.isCortexA8())
Jakob Stoklund Olesen8bb3d3c2011-09-29 02:48:41 +00002973 return std::make_pair(ExeNEON, 0);
Jakob Stoklund Olesen13fd6012011-09-27 22:57:21 +00002974
2975 if (Domain & ARMII::DomainVFP)
Jakob Stoklund Olesen8bb3d3c2011-09-29 02:48:41 +00002976 return std::make_pair(ExeVFP, 0);
Jakob Stoklund Olesen13fd6012011-09-27 22:57:21 +00002977
Jakob Stoklund Olesen8bb3d3c2011-09-29 02:48:41 +00002978 return std::make_pair(ExeGeneric, 0);
Jakob Stoklund Olesen13fd6012011-09-27 22:57:21 +00002979}
2980
2981void
2982ARMBaseInstrInfo::setExecutionDomain(MachineInstr *MI, unsigned Domain) const {
2983 // We only know how to change VMOVD into VORR.
2984 assert(MI->getOpcode() == ARM::VMOVD && "Can only swizzle VMOVD");
Jakob Stoklund Olesen8bb3d3c2011-09-29 02:48:41 +00002985 if (Domain != ExeNEON)
Jakob Stoklund Olesen13fd6012011-09-27 22:57:21 +00002986 return;
2987
Jakob Stoklund Olesen8bb3d3c2011-09-29 02:48:41 +00002988 // Zap the predicate operands.
2989 assert(!isPredicated(MI) && "Cannot predicate a VORRd");
2990 MI->RemoveOperand(3);
2991 MI->RemoveOperand(2);
2992
Jakob Stoklund Olesen13fd6012011-09-27 22:57:21 +00002993 // Change to a VORRd which requires two identical use operands.
2994 MI->setDesc(get(ARM::VORRd));
Jakob Stoklund Olesen8bb3d3c2011-09-29 02:48:41 +00002995
2996 // Add the extra source operand and new predicates.
2997 // This will go before any implicit ops.
Jakob Stoklund Olesen1c062c22011-10-12 00:06:23 +00002998 AddDefaultPred(MachineInstrBuilder(MI).addOperand(MI->getOperand(1)));
Jakob Stoklund Olesen13fd6012011-09-27 22:57:21 +00002999}