blob: 7f3c5d80f1e55b436907fa2ba912592c3b506843 [file] [log] [blame]
Evan Cheng148b6a42007-07-05 21:15:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson87949d42010-03-17 21:16:45 +000058
Daniel Dunbar003de662009-09-21 05:58:35 +000059 void getAnalysisUsage(AnalysisUsage &AU) const {
60 AU.addRequired<MachineModuleInfo>();
61 MachineFunctionPass::getAnalysisUsage(AU);
62 }
Bob Wilson87949d42010-03-17 21:16:45 +000063
Evan Cheng148b6a42007-07-05 21:15:40 +000064 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000065 public:
66 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Dan Gohman3fb150a2010-04-17 17:42:52 +000067 : MachineFunctionPass(&ID), JTI(0),
68 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000069 TD(tm.getTargetData()), TM(tm),
70 MCE(mce), MCPEs(0), MJTEs(0),
71 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Bob Wilson87949d42010-03-17 21:16:45 +000072
Chris Lattner33fabd72010-02-02 21:48:51 +000073 /// getBinaryCodeForInstr - This function, generated by the
74 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
75 /// machine instructions.
76 unsigned getBinaryCodeForInstr(const MachineInstr &MI);
Evan Cheng148b6a42007-07-05 21:15:40 +000077
78 bool runOnMachineFunction(MachineFunction &MF);
79
80 virtual const char *getPassName() const {
81 return "ARM Machine Code Emitter";
82 }
83
84 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000085
86 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000087
Evan Cheng83b5cf02008-11-05 23:22:34 +000088 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000089 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000090 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000091 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000092 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000093 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000094 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000095 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000096 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000097 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000098 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +000099 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000100 unsigned OpIdx);
101
Evan Cheng90922132008-11-06 02:25:39 +0000102 unsigned getMachineSoImmOpValue(unsigned SoImm);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000103
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Evan Chengedda31c2008-11-05 18:35:52 +0000126 void emitBranchInstruction(const MachineInstr &MI);
127
Evan Cheng437c1732008-11-07 22:30:53 +0000128 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000129
Evan Chengedda31c2008-11-05 18:35:52 +0000130 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000131
Evan Cheng96581d32008-11-11 02:11:05 +0000132 void emitVFPArithInstruction(const MachineInstr &MI);
133
Evan Cheng78be83d2008-11-11 19:40:26 +0000134 void emitVFPConversionInstruction(const MachineInstr &MI);
135
Evan Chengcd8e66a2008-11-11 21:48:44 +0000136 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
137
138 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
139
140 void emitMiscInstruction(const MachineInstr &MI);
141
Bob Wilson583a2a02010-06-25 21:17:19 +0000142 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
143 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000144 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000145
Evan Cheng7602e112008-09-02 06:52:38 +0000146 /// getMachineOpValue - Return binary encoding of operand. If the machine
147 /// operand requires relocation, record the relocation and return zero.
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000148 unsigned getMachineOpValue(const MachineInstr &MI,const MachineOperand &MO);
Evan Cheng7602e112008-09-02 06:52:38 +0000149 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) {
150 return getMachineOpValue(MI, MI.getOperand(OpIdx));
151 }
Evan Cheng7602e112008-09-02 06:52:38 +0000152
Shih-wei Liao5170b712010-05-26 00:02:28 +0000153 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000154 /// machine operand requires relocation, record the relocation and return
155 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000156 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000157 unsigned Reloc);
Shih-wei Liao5170b712010-05-26 00:02:28 +0000158 unsigned getMovi32Value(const MachineInstr &MI, unsigned OpIdx,
Zonr Changf86399b2010-05-25 08:42:45 +0000159 unsigned Reloc) {
160 return getMovi32Value(MI, MI.getOperand(OpIdx), Reloc);
161 }
162
Evan Cheng83b5cf02008-11-05 23:22:34 +0000163 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000164 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000165 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000166
167 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000168 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000169 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000170 bool MayNeedFarStub, bool Indirect,
171 intptr_t ACPV = 0);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000172 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
Evan Cheng437c1732008-11-07 22:30:53 +0000173 void emitConstPoolAddress(unsigned CPI, unsigned Reloc);
174 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc);
175 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
176 intptr_t JTBase = 0);
Evan Cheng148b6a42007-07-05 21:15:40 +0000177 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000178}
179
Chris Lattner33fabd72010-02-02 21:48:51 +0000180char ARMCodeEmitter::ID = 0;
181
Bob Wilson87949d42010-03-17 21:16:45 +0000182/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000183/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000184FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
185 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000186 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000187}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000188
Chris Lattner33fabd72010-02-02 21:48:51 +0000189bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000190 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
191 MF.getTarget().getRelocationModel() != Reloc::Static) &&
192 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000193 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
194 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
195 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000196 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000197 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000198 MJTEs = 0;
199 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000200 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Evan Cheng3cc82232008-11-08 07:38:22 +0000201 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000202 MMI = &getAnalysis<MachineModuleInfo>();
203 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000204
205 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000206 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000207 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000208 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000209 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000210 MBB != E; ++MBB) {
211 MCE.StartMachineBasicBlock(MBB);
212 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
213 I != E; ++I)
214 emitInstruction(*I);
215 }
216 } while (MCE.finishFunction(MF));
217
218 return false;
219}
220
Evan Cheng83b5cf02008-11-05 23:22:34 +0000221/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000222///
Chris Lattner33fabd72010-02-02 21:48:51 +0000223unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000224 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000225 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000226 case ARM_AM::asr: return 2;
227 case ARM_AM::lsl: return 0;
228 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000229 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000230 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000231 }
Evan Cheng7602e112008-09-02 06:52:38 +0000232 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000233}
234
Shih-wei Liao5170b712010-05-26 00:02:28 +0000235/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000236/// machine operand requires relocation, record the relocation and return zero.
237unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000238 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000239 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000240 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000241 && "Relocation to this function should be for movt or movw");
242
243 if (MO.isImm())
244 return static_cast<unsigned>(MO.getImm());
245 else if (MO.isGlobal())
246 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
247 else if (MO.isSymbol())
248 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
249 else if (MO.isMBB())
250 emitMachineBasicBlock(MO.getMBB(), Reloc);
251 else {
252#ifndef NDEBUG
253 errs() << MO;
254#endif
255 llvm_unreachable("Unsupported operand type for movw/movt");
256 }
257 return 0;
258}
259
Evan Cheng7602e112008-09-02 06:52:38 +0000260/// getMachineOpValue - Return binary encoding of operand. If the machine
261/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000262unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
263 const MachineOperand &MO) {
Dan Gohmand735b802008-10-03 15:45:36 +0000264 if (MO.isReg())
Evan Cheng7602e112008-09-02 06:52:38 +0000265 return ARMRegisterInfo::getRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000266 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000267 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000268 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000269 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000270 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000271 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000272 else if (MO.isCPI()) {
273 const TargetInstrDesc &TID = MI.getDesc();
274 // For VFP load, the immediate offset is multiplied by 4.
275 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
276 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
277 emitConstPoolAddress(MO.getIndex(), Reloc);
278 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000279 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000280 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000281 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000282 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000283#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000284 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000285#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000286 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000287 }
Evan Cheng7602e112008-09-02 06:52:38 +0000288 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000289}
290
Evan Cheng057d0c32008-09-18 07:28:19 +0000291/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000292///
Dan Gohman46510a72010-04-15 01:51:59 +0000293void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000294 bool MayNeedFarStub, bool Indirect,
295 intptr_t ACPV) {
Evan Cheng08669742009-09-10 01:23:53 +0000296 MachineRelocation MR = Indirect
297 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000298 const_cast<GlobalValue *>(GV),
299 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000300 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000301 const_cast<GlobalValue *>(GV), ACPV,
302 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000303 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000304}
305
306/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
307/// be emitted to the current location in the function, and allow it to be PC
308/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000309void ARMCodeEmitter::emitExternalSymbolAddress(const char *ES, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000310 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
311 Reloc, ES));
312}
313
314/// emitConstPoolAddress - Arrange for the address of an constant pool
315/// to be emitted to the current location in the function, and allow it to be PC
316/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000317void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) {
Evan Cheng0f282432008-10-29 23:55:43 +0000318 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000319 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000320 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000321}
322
323/// emitJumpTableAddress - Arrange for the address of a jump table to
324/// be emitted to the current location in the function, and allow it to be PC
325/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000326void ARMCodeEmitter::emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000327 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000328 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000329}
330
Raul Herbster9c1a3822007-08-30 23:29:26 +0000331/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000332void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
333 unsigned Reloc, intptr_t JTBase) {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000334 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000335 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000336}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000337
Chris Lattner33fabd72010-02-02 21:48:51 +0000338void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000339 DEBUG(errs() << " 0x";
340 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000341 MCE.emitWordLE(Binary);
342}
343
Chris Lattner33fabd72010-02-02 21:48:51 +0000344void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000345 DEBUG(errs() << " 0x";
346 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000347 MCE.emitDWordLE(Binary);
348}
349
Chris Lattner33fabd72010-02-02 21:48:51 +0000350void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000351 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000352
Devang Patelaf0e2722009-10-06 02:19:11 +0000353 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000354
Dan Gohmanfe601042010-06-22 15:08:57 +0000355 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000356 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000357 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000358 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000359 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000360 }
Evan Chengedda31c2008-11-05 18:35:52 +0000361 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000362 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000363 break;
364 case ARMII::DPFrm:
365 case ARMII::DPSoRegFrm:
366 emitDataProcessingInstruction(MI);
367 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000368 case ARMII::LdFrm:
369 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000370 emitLoadStoreInstruction(MI);
371 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000372 case ARMII::LdMiscFrm:
373 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000374 emitMiscLoadStoreInstruction(MI);
375 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000376 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000377 emitLoadStoreMultipleInstruction(MI);
378 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000379 case ARMII::MulFrm:
380 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000381 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000382 case ARMII::ExtFrm:
383 emitExtendInstruction(MI);
384 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000385 case ARMII::ArithMiscFrm:
386 emitMiscArithInstruction(MI);
387 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000388 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000389 emitBranchInstruction(MI);
390 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000391 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000392 emitMiscBranchInstruction(MI);
393 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000394 // VFP instructions.
395 case ARMII::VFPUnaryFrm:
396 case ARMII::VFPBinaryFrm:
397 emitVFPArithInstruction(MI);
398 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000399 case ARMII::VFPConv1Frm:
400 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000401 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000402 case ARMII::VFPConv4Frm:
403 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000404 emitVFPConversionInstruction(MI);
405 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000406 case ARMII::VFPLdStFrm:
407 emitVFPLoadStoreInstruction(MI);
408 break;
409 case ARMII::VFPLdStMulFrm:
410 emitVFPLoadStoreMultipleInstruction(MI);
411 break;
412 case ARMII::VFPMiscFrm:
413 emitMiscInstruction(MI);
414 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000415 // NEON instructions.
416 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000417 emitNEON1RegModImmInstruction(MI);
418 break;
419 case ARMII::N2RegFrm:
420 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000421 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000422 case ARMII::N3RegFrm:
423 emitNEON3RegInstruction(MI);
424 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000425 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000426 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000427}
428
Chris Lattner33fabd72010-02-02 21:48:51 +0000429void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000430 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
431 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000432 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000433
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000434 // Remember the CONSTPOOL_ENTRY address for later relocation.
435 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
436
437 // Emit constpool island entry. In most cases, the actual values will be
438 // resolved and relocated after code emission.
439 if (MCPE.isMachineConstantPoolEntry()) {
440 ARMConstantPoolValue *ACPV =
441 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
442
Chris Lattner705e07f2009-08-23 03:41:05 +0000443 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
444 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000445
Bob Wilson28989a82009-11-02 16:59:06 +0000446 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000447 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000448 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000449 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000450 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000451 isa<Function>(GV),
452 Subtarget->GVIsIndirectSymbol(GV, RelocM),
453 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000454 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000455 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
456 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000457 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000458 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000459 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000460
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000461 DEBUG({
462 errs() << " ** Constant pool #" << CPI << " @ "
463 << (void*)MCE.getCurrentPCValue() << " ";
464 if (const Function *F = dyn_cast<Function>(CV))
465 errs() << F->getName();
466 else
467 errs() << *CV;
468 errs() << '\n';
469 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000470
Dan Gohman46510a72010-04-15 01:51:59 +0000471 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000472 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000473 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000474 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000475 uint32_t Val = *(uint32_t*)CI->getValue().getRawData();
Evan Cheng83b5cf02008-11-05 23:22:34 +0000476 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000477 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000478 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000479 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000480 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000481 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
482 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000483 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000484 }
485 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000486 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000487 }
488 }
489}
490
Zonr Changf86399b2010-05-25 08:42:45 +0000491void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
492 const MachineOperand &MO0 = MI.getOperand(0);
493 const MachineOperand &MO1 = MI.getOperand(1);
494
495 // Emit the 'movw' instruction.
496 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
497
498 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
499
500 // Set the conditional execution predicate.
501 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
502
503 // Encode Rd.
504 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
505
506 // Encode imm16 as imm4:imm12
507 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
508 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
509 emitWordLE(Binary);
510
511 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
512 // Emit the 'movt' instruction.
513 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
514
515 // Set the conditional execution predicate.
516 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
517
518 // Encode Rd.
519 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
520
521 // Encode imm16 as imm4:imm1, same as movw above.
522 Binary |= Hi16 & 0xFFF;
523 Binary |= ((Hi16 >> 12) & 0xF) << 16;
524 emitWordLE(Binary);
525}
526
Chris Lattner33fabd72010-02-02 21:48:51 +0000527void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000528 const MachineOperand &MO0 = MI.getOperand(0);
529 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000530 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
531 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000532 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
533 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
534
535 // Emit the 'mov' instruction.
536 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
537
538 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000539 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000540
541 // Encode Rd.
542 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
543
544 // Encode so_imm.
545 // Set bit I(25) to identify this is the immediate form of <shifter_op>
546 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000547 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000548 emitWordLE(Binary);
549
550 // Now the 'orr' instruction.
551 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
552
553 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000554 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000555
556 // Encode Rd.
557 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
558
559 // Encode Rn.
560 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
561
562 // Encode so_imm.
563 // Set bit I(25) to identify this is the immediate form of <shifter_op>
564 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000565 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000566 emitWordLE(Binary);
567}
568
Chris Lattner33fabd72010-02-02 21:48:51 +0000569void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000570 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000571
Evan Cheng4df60f52008-11-07 09:06:08 +0000572 const TargetInstrDesc &TID = MI.getDesc();
573
574 // Emit the 'add' instruction.
575 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
576
577 // Set the conditional execution predicate
578 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
579
580 // Encode S bit if MI modifies CPSR.
581 Binary |= getAddrModeSBit(MI, TID);
582
583 // Encode Rd.
584 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
585
586 // Encode Rn which is PC.
587 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
588
589 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000590 Binary |= 1 << ARMII::I_BitShift;
591 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
592
593 emitWordLE(Binary);
594}
595
Chris Lattner33fabd72010-02-02 21:48:51 +0000596void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000597 unsigned Opcode = MI.getDesc().Opcode;
598
599 // Part of binary is determined by TableGn.
600 unsigned Binary = getBinaryCodeForInstr(MI);
601
602 // Set the conditional execution predicate
603 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
604
605 // Encode S bit if MI modifies CPSR.
606 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
607 Binary |= 1 << ARMII::S_BitShift;
608
609 // Encode register def if there is one.
610 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
611
612 // Encode the shift operation.
613 switch (Opcode) {
614 default: break;
615 case ARM::MOVrx:
616 // rrx
617 Binary |= 0x6 << 4;
618 break;
619 case ARM::MOVsrl_flag:
620 // lsr #1
621 Binary |= (0x2 << 4) | (1 << 7);
622 break;
623 case ARM::MOVsra_flag:
624 // asr #1
625 Binary |= (0x4 << 4) | (1 << 7);
626 break;
627 }
628
629 // Encode register Rm.
630 Binary |= getMachineOpValue(MI, 1);
631
632 emitWordLE(Binary);
633}
634
Chris Lattner33fabd72010-02-02 21:48:51 +0000635void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000636 DEBUG(errs() << " ** LPC" << LabelID << " @ "
637 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000638 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
639}
640
Chris Lattner33fabd72010-02-02 21:48:51 +0000641void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000642 unsigned Opcode = MI.getDesc().Opcode;
643 switch (Opcode) {
644 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000645 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Chris Lattner518bb532010-02-09 19:54:29 +0000646 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000647 // We allow inline assembler nodes with empty bodies - they can
648 // implicitly define registers, which is ok for JIT.
649 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000650 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000651 }
Evan Chengffa6d962008-11-13 23:36:57 +0000652 break;
653 }
Chris Lattner518bb532010-02-09 19:54:29 +0000654 case TargetOpcode::DBG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000655 case TargetOpcode::EH_LABEL:
656 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
657 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000658 case TargetOpcode::IMPLICIT_DEF:
659 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000660 // Do nothing.
661 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000662 case ARM::CONSTPOOL_ENTRY:
663 emitConstPoolInstruction(MI);
664 break;
665 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000666 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000667 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000668 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000669 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000670 break;
671 }
672 case ARM::PICLDR:
673 case ARM::PICLDRB:
674 case ARM::PICSTR:
675 case ARM::PICSTRB: {
676 // Remember of the address of the PC label for relocation later.
677 addPCLabel(MI.getOperand(2).getImm());
678 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000679 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000680 break;
681 }
682 case ARM::PICLDRH:
683 case ARM::PICLDRSH:
684 case ARM::PICLDRSB:
685 case ARM::PICSTRH: {
686 // Remember of the address of the PC label for relocation later.
687 addPCLabel(MI.getOperand(2).getImm());
688 // These are just load / store instructions that implicitly read pc.
689 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000690 break;
691 }
Zonr Changf86399b2010-05-25 08:42:45 +0000692
693 case ARM::MOVi32imm:
694 emitMOVi32immInstruction(MI);
695 break;
696
Evan Cheng90922132008-11-06 02:25:39 +0000697 case ARM::MOVi2pieces:
698 // Two instructions to materialize a constant.
699 emitMOVi2piecesInstruction(MI);
700 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000701 case ARM::LEApcrelJT:
702 // Materialize jumptable address.
703 emitLEApcrelJTInstruction(MI);
704 break;
Evan Chenga9562552008-11-14 20:09:11 +0000705 case ARM::MOVrx:
706 case ARM::MOVsrl_flag:
707 case ARM::MOVsra_flag:
708 emitPseudoMoveInstruction(MI);
709 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000710 }
711}
712
Bob Wilson87949d42010-03-17 21:16:45 +0000713unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000714 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000715 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000716 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000717 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000718
719 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
720 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
721 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
722
723 // Encode the shift opcode.
724 unsigned SBits = 0;
725 unsigned Rs = MO1.getReg();
726 if (Rs) {
727 // Set shift operand (bit[7:4]).
728 // LSL - 0001
729 // LSR - 0011
730 // ASR - 0101
731 // ROR - 0111
732 // RRX - 0110 and bit[11:8] clear.
733 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000734 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000735 case ARM_AM::lsl: SBits = 0x1; break;
736 case ARM_AM::lsr: SBits = 0x3; break;
737 case ARM_AM::asr: SBits = 0x5; break;
738 case ARM_AM::ror: SBits = 0x7; break;
739 case ARM_AM::rrx: SBits = 0x6; break;
740 }
741 } else {
742 // Set shift operand (bit[6:4]).
743 // LSL - 000
744 // LSR - 010
745 // ASR - 100
746 // ROR - 110
747 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000748 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000749 case ARM_AM::lsl: SBits = 0x0; break;
750 case ARM_AM::lsr: SBits = 0x2; break;
751 case ARM_AM::asr: SBits = 0x4; break;
752 case ARM_AM::ror: SBits = 0x6; break;
753 }
754 }
755 Binary |= SBits << 4;
756 if (SOpc == ARM_AM::rrx)
757 return Binary;
758
759 // Encode the shift operation Rs or shift_imm (except rrx).
760 if (Rs) {
761 // Encode Rs bit[11:8].
762 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
763 return Binary |
764 (ARMRegisterInfo::getRegisterNumbering(Rs) << ARMII::RegRsShift);
765 }
766
767 // Encode shift_imm bit[11:7].
768 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
769}
770
Chris Lattner33fabd72010-02-02 21:48:51 +0000771unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000772 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
773 assert(SoImmVal != -1 && "Not a valid so_imm value!");
774
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000775 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000776 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000777 << ARMII::SoRotImmShift;
778
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000779 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000780 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000781 return Binary;
782}
783
Chris Lattner33fabd72010-02-02 21:48:51 +0000784unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000785 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000786 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000787 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000788 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000789 return 1 << ARMII::S_BitShift;
790 }
791 return 0;
792}
793
Bob Wilson87949d42010-03-17 21:16:45 +0000794void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000795 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000796 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000797 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000798
799 // Part of binary is determined by TableGn.
800 unsigned Binary = getBinaryCodeForInstr(MI);
801
Jim Grosbach33412622008-10-07 19:05:35 +0000802 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000803 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000804
Evan Cheng49a9f292008-09-12 22:45:55 +0000805 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000806 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000807
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000808 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000809 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000810 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000811 if (NumDefs)
812 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
813 else if (ImplicitRd)
814 // Special handling for implicit use (e.g. PC).
815 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
816 << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000817
Zonr Changf86399b2010-05-25 08:42:45 +0000818 if (TID.Opcode == ARM::MOVi16) {
819 // Get immediate from MI.
820 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
821 ARM::reloc_arm_movw);
822 // Encode imm which is the same as in emitMOVi32immInstruction().
823 Binary |= Lo16 & 0xFFF;
824 Binary |= ((Lo16 >> 12) & 0xF) << 16;
825 emitWordLE(Binary);
826 return;
827 } else if(TID.Opcode == ARM::MOVTi16) {
828 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
829 ARM::reloc_arm_movt) >> 16);
830 Binary |= Hi16 & 0xFFF;
831 Binary |= ((Hi16 >> 12) & 0xF) << 16;
832 emitWordLE(Binary);
833 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000834 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000835 uint32_t v = ~MI.getOperand(2).getImm();
836 int32_t lsb = CountTrailingZeros_32(v);
837 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000838 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000839 Binary |= (msb & 0x1F) << 16;
840 Binary |= (lsb & 0x1F) << 7;
841 emitWordLE(Binary);
842 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000843 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
844 // Encode Rn in Instr{0-3}
845 Binary |= getMachineOpValue(MI, OpIdx++);
846
847 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
848 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
849
850 // Instr{20-16} = widthm1, Instr{11-7} = lsb
851 Binary |= (widthm1 & 0x1F) << 16;
852 Binary |= (lsb & 0x1F) << 7;
853 emitWordLE(Binary);
854 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000855 }
856
Evan Chengd87293c2008-11-06 08:47:38 +0000857 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
858 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
859 ++OpIdx;
860
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000861 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000862 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
863 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000864 if (ImplicitRn)
865 // Special handling for implicit use (e.g. PC).
866 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
Evan Chengedda31c2008-11-05 18:35:52 +0000867 << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000868 else {
869 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
870 ++OpIdx;
871 }
Evan Cheng7602e112008-09-02 06:52:38 +0000872 }
873
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000874 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000875 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000876 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000877 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000878 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000879 return;
880 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000881
Evan Chengedda31c2008-11-05 18:35:52 +0000882 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000883 // Encode register Rm.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000884 emitWordLE(Binary | ARMRegisterInfo::getRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000885 return;
886 }
Evan Cheng7602e112008-09-02 06:52:38 +0000887
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000888 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000889 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000890
Evan Cheng83b5cf02008-11-05 23:22:34 +0000891 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000892}
893
Bob Wilson87949d42010-03-17 21:16:45 +0000894void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000895 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000896 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000897 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000898 unsigned Form = TID.TSFlags & ARMII::FormMask;
899 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000900
Evan Chengedda31c2008-11-05 18:35:52 +0000901 // Part of binary is determined by TableGn.
902 unsigned Binary = getBinaryCodeForInstr(MI);
903
Jim Grosbach33412622008-10-07 19:05:35 +0000904 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000905 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000906
Evan Cheng4df60f52008-11-07 09:06:08 +0000907 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +0000908
909 // Operand 0 of a pre- and post-indexed store is the address base
910 // writeback. Skip it.
911 bool Skipped = false;
912 if (IsPrePost && Form == ARMII::StFrm) {
913 ++OpIdx;
914 Skipped = true;
915 }
916
917 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +0000918 if (ImplicitRd)
919 // Special handling for implicit use (e.g. PC).
920 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
921 << ARMII::RegRdShift);
922 else
923 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000924
925 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000926 if (ImplicitRn)
927 // Special handling for implicit use (e.g. PC).
928 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
929 << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000930 else
931 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000932
Evan Cheng05c356e2008-11-08 01:44:13 +0000933 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +0000934 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +0000935 ++OpIdx;
936
Evan Cheng83b5cf02008-11-05 23:22:34 +0000937 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +0000938 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000939 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +0000940
Evan Chenge7de7e32008-09-13 01:44:01 +0000941 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +0000942 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +0000943 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000944 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +0000945 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +0000946 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +0000947 Binary |= ARM_AM::getAM2Offset(AM2Opc);
948 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +0000949 return;
Evan Cheng7602e112008-09-02 06:52:38 +0000950 }
951
952 // Set bit I(25), because this is not in immediate enconding.
953 Binary |= 1 << ARMII::I_BitShift;
954 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
955 // Set bit[3:0] to the corresponding Rm register
956 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
957
Evan Cheng70632912008-11-12 07:34:37 +0000958 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +0000959 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000960 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +0000961 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
962 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +0000963 }
964
Evan Cheng83b5cf02008-11-05 23:22:34 +0000965 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000966}
967
Chris Lattner33fabd72010-02-02 21:48:51 +0000968void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000969 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000970 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000971 unsigned Form = TID.TSFlags & ARMII::FormMask;
972 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000973
Evan Chengedda31c2008-11-05 18:35:52 +0000974 // Part of binary is determined by TableGn.
975 unsigned Binary = getBinaryCodeForInstr(MI);
976
Jim Grosbach33412622008-10-07 19:05:35 +0000977 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000978 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000979
Evan Cheng148cad82008-11-13 07:34:59 +0000980 unsigned OpIdx = 0;
981
982 // Operand 0 of a pre- and post-indexed store is the address base
983 // writeback. Skip it.
984 bool Skipped = false;
985 if (IsPrePost && Form == ARMII::StMiscFrm) {
986 ++OpIdx;
987 Skipped = true;
988 }
989
Evan Cheng7602e112008-09-02 06:52:38 +0000990 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +0000991 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000992
Evan Cheng358dec52009-06-15 08:28:29 +0000993 // Skip LDRD and STRD's second operand.
994 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
995 ++OpIdx;
996
Evan Cheng7602e112008-09-02 06:52:38 +0000997 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000998 if (ImplicitRn)
999 // Special handling for implicit use (e.g. PC).
1000 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
1001 << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001002 else
1003 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001004
Evan Cheng05c356e2008-11-08 01:44:13 +00001005 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001006 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001007 ++OpIdx;
1008
Evan Cheng83b5cf02008-11-05 23:22:34 +00001009 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001010 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001011 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001012
Evan Chenge7de7e32008-09-13 01:44:01 +00001013 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001014 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001015 ARMII::U_BitShift);
1016
1017 // If this instr is in register offset/index encoding, set bit[3:0]
1018 // to the corresponding Rm register.
1019 if (MO2.getReg()) {
1020 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001021 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001022 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001023 }
1024
Evan Chengd87293c2008-11-06 08:47:38 +00001025 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001026 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001027 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001028 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001029 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1030 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001031 }
1032
Evan Cheng83b5cf02008-11-05 23:22:34 +00001033 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001034}
1035
Evan Chengcd8e66a2008-11-11 21:48:44 +00001036static unsigned getAddrModeUPBits(unsigned Mode) {
1037 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001038
1039 // Set addressing mode by modifying bits U(23) and P(24)
1040 // IA - Increment after - bit U = 1 and bit P = 0
1041 // IB - Increment before - bit U = 1 and bit P = 1
1042 // DA - Decrement after - bit U = 0 and bit P = 0
1043 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001044 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001045 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001046 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001047 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1048 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1049 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001050 }
1051
Evan Chengcd8e66a2008-11-11 21:48:44 +00001052 return Binary;
1053}
1054
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001055void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1056 const TargetInstrDesc &TID = MI.getDesc();
1057 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1058
Evan Chengcd8e66a2008-11-11 21:48:44 +00001059 // Part of binary is determined by TableGn.
1060 unsigned Binary = getBinaryCodeForInstr(MI);
1061
1062 // Set the conditional execution predicate
1063 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1064
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001065 // Skip operand 0 of an instruction with base register update.
1066 unsigned OpIdx = 0;
1067 if (IsUpdating)
1068 ++OpIdx;
1069
Evan Chengcd8e66a2008-11-11 21:48:44 +00001070 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001071 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001072
1073 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001074 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001075 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1076
Evan Cheng7602e112008-09-02 06:52:38 +00001077 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001078 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001079 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001080
1081 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001082 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001083 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001084 if (!MO.isReg() || MO.isImplicit())
1085 break;
Evan Cheng7602e112008-09-02 06:52:38 +00001086 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(MO.getReg());
1087 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1088 RegNum < 16);
1089 Binary |= 0x1 << RegNum;
1090 }
1091
Evan Cheng83b5cf02008-11-05 23:22:34 +00001092 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001093}
1094
Chris Lattner33fabd72010-02-02 21:48:51 +00001095void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001096 const TargetInstrDesc &TID = MI.getDesc();
1097
1098 // Part of binary is determined by TableGn.
1099 unsigned Binary = getBinaryCodeForInstr(MI);
1100
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001101 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001102 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001103
1104 // Encode S bit if MI modifies CPSR.
1105 Binary |= getAddrModeSBit(MI, TID);
1106
1107 // 32x32->64bit operations have two destination registers. The number
1108 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001109 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001110 if (TID.getNumDefs() == 2)
1111 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1112
1113 // Encode Rd
1114 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1115
1116 // Encode Rm
1117 Binary |= getMachineOpValue(MI, OpIdx++);
1118
1119 // Encode Rs
1120 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1121
Evan Chengfbc9d412008-11-06 01:21:28 +00001122 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1123 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001124 if (TID.getNumOperands() > OpIdx &&
1125 !TID.OpInfo[OpIdx].isPredicate() &&
1126 !TID.OpInfo[OpIdx].isOptionalDef())
1127 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1128
1129 emitWordLE(Binary);
1130}
1131
Chris Lattner33fabd72010-02-02 21:48:51 +00001132void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001133 const TargetInstrDesc &TID = MI.getDesc();
1134
1135 // Part of binary is determined by TableGn.
1136 unsigned Binary = getBinaryCodeForInstr(MI);
1137
1138 // Set the conditional execution predicate
1139 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1140
1141 unsigned OpIdx = 0;
1142
1143 // Encode Rd
1144 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1145
1146 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1147 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1148 if (MO2.isReg()) {
1149 // Two register operand form.
1150 // Encode Rn.
1151 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1152
1153 // Encode Rm.
1154 Binary |= getMachineOpValue(MI, MO2);
1155 ++OpIdx;
1156 } else {
1157 Binary |= getMachineOpValue(MI, MO1);
1158 }
1159
1160 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1161 if (MI.getOperand(OpIdx).isImm() &&
1162 !TID.OpInfo[OpIdx].isPredicate() &&
1163 !TID.OpInfo[OpIdx].isOptionalDef())
1164 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001165
Evan Cheng83b5cf02008-11-05 23:22:34 +00001166 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001167}
1168
Chris Lattner33fabd72010-02-02 21:48:51 +00001169void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001170 const TargetInstrDesc &TID = MI.getDesc();
1171
1172 // Part of binary is determined by TableGn.
1173 unsigned Binary = getBinaryCodeForInstr(MI);
1174
1175 // Set the conditional execution predicate
1176 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1177
1178 unsigned OpIdx = 0;
1179
1180 // Encode Rd
1181 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1182
1183 const MachineOperand &MO = MI.getOperand(OpIdx++);
1184 if (OpIdx == TID.getNumOperands() ||
1185 TID.OpInfo[OpIdx].isPredicate() ||
1186 TID.OpInfo[OpIdx].isOptionalDef()) {
1187 // Encode Rm and it's done.
1188 Binary |= getMachineOpValue(MI, MO);
1189 emitWordLE(Binary);
1190 return;
1191 }
1192
1193 // Encode Rn.
1194 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1195
1196 // Encode Rm.
1197 Binary |= getMachineOpValue(MI, OpIdx++);
1198
1199 // Encode shift_imm.
1200 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
1201 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1202 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001203
Evan Cheng8b59db32008-11-07 01:41:35 +00001204 emitWordLE(Binary);
1205}
1206
Chris Lattner33fabd72010-02-02 21:48:51 +00001207void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001208 const TargetInstrDesc &TID = MI.getDesc();
1209
Torok Edwindac237e2009-07-08 20:53:28 +00001210 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001211 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001212 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001213
Evan Cheng7602e112008-09-02 06:52:38 +00001214 // Part of binary is determined by TableGn.
1215 unsigned Binary = getBinaryCodeForInstr(MI);
1216
Evan Chengedda31c2008-11-05 18:35:52 +00001217 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001218 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001219
1220 // Set signed_immed_24 field
1221 Binary |= getMachineOpValue(MI, 0);
1222
Evan Cheng83b5cf02008-11-05 23:22:34 +00001223 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001224}
1225
Chris Lattner33fabd72010-02-02 21:48:51 +00001226void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001227 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001228 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001229 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001230 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1231 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001232
1233 // Now emit the jump table entries.
1234 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1235 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1236 if (IsPIC)
1237 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001238 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001239 else
1240 // Absolute DestBB address.
1241 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1242 emitWordLE(0);
1243 }
1244}
1245
Chris Lattner33fabd72010-02-02 21:48:51 +00001246void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001247 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001248
Evan Cheng437c1732008-11-07 22:30:53 +00001249 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001250 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001251 // First emit a ldr pc, [] instruction.
1252 emitDataProcessingInstruction(MI, ARM::PC);
1253
1254 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001255 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001256 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001257 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1258 emitInlineJumpTable(JTIndex);
1259 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001260 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001261 // First emit a ldr pc, [] instruction.
1262 emitLoadStoreInstruction(MI, ARM::PC);
1263
1264 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001265 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001266 return;
1267 }
1268
Evan Chengedda31c2008-11-05 18:35:52 +00001269 // Part of binary is determined by TableGn.
1270 unsigned Binary = getBinaryCodeForInstr(MI);
1271
1272 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001273 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001274
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001275 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001276 // The return register is LR.
1277 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001278 else
Evan Chengedda31c2008-11-05 18:35:52 +00001279 // otherwise, set the return register
1280 Binary |= getMachineOpValue(MI, 0);
1281
Evan Cheng83b5cf02008-11-05 23:22:34 +00001282 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001283}
Evan Cheng7602e112008-09-02 06:52:38 +00001284
Evan Cheng80a11982008-11-12 06:41:41 +00001285static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001286 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001287 unsigned Binary = 0;
Evan Chengd06d48d2008-11-12 02:19:38 +00001288 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001289 RegD = ARMRegisterInfo::getRegisterNumbering(RegD, &isSPVFP);
Evan Chengd06d48d2008-11-12 02:19:38 +00001290 if (!isSPVFP)
1291 Binary |= RegD << ARMII::RegRdShift;
1292 else {
1293 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1294 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1295 }
Evan Cheng80a11982008-11-12 06:41:41 +00001296 return Binary;
1297}
Evan Cheng78be83d2008-11-11 19:40:26 +00001298
Evan Cheng80a11982008-11-12 06:41:41 +00001299static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001300 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001301 unsigned Binary = 0;
1302 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001303 RegN = ARMRegisterInfo::getRegisterNumbering(RegN, &isSPVFP);
Evan Chengd06d48d2008-11-12 02:19:38 +00001304 if (!isSPVFP)
1305 Binary |= RegN << ARMII::RegRnShift;
1306 else {
1307 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1308 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1309 }
Evan Cheng80a11982008-11-12 06:41:41 +00001310 return Binary;
1311}
Evan Chengd06d48d2008-11-12 02:19:38 +00001312
Evan Cheng80a11982008-11-12 06:41:41 +00001313static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1314 unsigned RegM = MI.getOperand(OpIdx).getReg();
1315 unsigned Binary = 0;
1316 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001317 RegM = ARMRegisterInfo::getRegisterNumbering(RegM, &isSPVFP);
Evan Cheng80a11982008-11-12 06:41:41 +00001318 if (!isSPVFP)
1319 Binary |= RegM;
1320 else {
1321 Binary |= ((RegM & 0x1E) >> 1);
1322 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001323 }
Evan Cheng80a11982008-11-12 06:41:41 +00001324 return Binary;
1325}
1326
Chris Lattner33fabd72010-02-02 21:48:51 +00001327void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001328 const TargetInstrDesc &TID = MI.getDesc();
1329
1330 // Part of binary is determined by TableGn.
1331 unsigned Binary = getBinaryCodeForInstr(MI);
1332
1333 // Set the conditional execution predicate
1334 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1335
1336 unsigned OpIdx = 0;
1337 assert((Binary & ARMII::D_BitShift) == 0 &&
1338 (Binary & ARMII::N_BitShift) == 0 &&
1339 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1340
1341 // Encode Dd / Sd.
1342 Binary |= encodeVFPRd(MI, OpIdx++);
1343
1344 // If this is a two-address operand, skip it, e.g. FMACD.
1345 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1346 ++OpIdx;
1347
1348 // Encode Dn / Sn.
1349 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001350 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001351
1352 if (OpIdx == TID.getNumOperands() ||
1353 TID.OpInfo[OpIdx].isPredicate() ||
1354 TID.OpInfo[OpIdx].isOptionalDef()) {
1355 // FCMPEZD etc. has only one operand.
1356 emitWordLE(Binary);
1357 return;
1358 }
1359
1360 // Encode Dm / Sm.
1361 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001362
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001363 emitWordLE(Binary);
1364}
1365
Bob Wilson87949d42010-03-17 21:16:45 +00001366void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001367 const TargetInstrDesc &TID = MI.getDesc();
1368 unsigned Form = TID.TSFlags & ARMII::FormMask;
1369
1370 // Part of binary is determined by TableGn.
1371 unsigned Binary = getBinaryCodeForInstr(MI);
1372
1373 // Set the conditional execution predicate
1374 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1375
1376 switch (Form) {
1377 default: break;
1378 case ARMII::VFPConv1Frm:
1379 case ARMII::VFPConv2Frm:
1380 case ARMII::VFPConv3Frm:
1381 // Encode Dd / Sd.
1382 Binary |= encodeVFPRd(MI, 0);
1383 break;
1384 case ARMII::VFPConv4Frm:
1385 // Encode Dn / Sn.
1386 Binary |= encodeVFPRn(MI, 0);
1387 break;
1388 case ARMII::VFPConv5Frm:
1389 // Encode Dm / Sm.
1390 Binary |= encodeVFPRm(MI, 0);
1391 break;
1392 }
1393
1394 switch (Form) {
1395 default: break;
1396 case ARMII::VFPConv1Frm:
1397 // Encode Dm / Sm.
1398 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001399 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001400 case ARMII::VFPConv2Frm:
1401 case ARMII::VFPConv3Frm:
1402 // Encode Dn / Sn.
1403 Binary |= encodeVFPRn(MI, 1);
1404 break;
1405 case ARMII::VFPConv4Frm:
1406 case ARMII::VFPConv5Frm:
1407 // Encode Dd / Sd.
1408 Binary |= encodeVFPRd(MI, 1);
1409 break;
1410 }
1411
1412 if (Form == ARMII::VFPConv5Frm)
1413 // Encode Dn / Sn.
1414 Binary |= encodeVFPRn(MI, 2);
1415 else if (Form == ARMII::VFPConv3Frm)
1416 // Encode Dm / Sm.
1417 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001418
1419 emitWordLE(Binary);
1420}
1421
Chris Lattner33fabd72010-02-02 21:48:51 +00001422void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001423 // Part of binary is determined by TableGn.
1424 unsigned Binary = getBinaryCodeForInstr(MI);
1425
1426 // Set the conditional execution predicate
1427 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1428
1429 unsigned OpIdx = 0;
1430
1431 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001432 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001433
1434 // Encode address base.
1435 const MachineOperand &Base = MI.getOperand(OpIdx++);
1436 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1437
1438 // If there is a non-zero immediate offset, encode it.
1439 if (Base.isReg()) {
1440 const MachineOperand &Offset = MI.getOperand(OpIdx);
1441 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1442 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1443 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001444 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001445 emitWordLE(Binary);
1446 return;
1447 }
1448 }
1449
1450 // If immediate offset is omitted, default to +0.
1451 Binary |= 1 << ARMII::U_BitShift;
1452
1453 emitWordLE(Binary);
1454}
1455
Bob Wilson87949d42010-03-17 21:16:45 +00001456void
1457ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001458 const TargetInstrDesc &TID = MI.getDesc();
1459 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1460
Evan Chengcd8e66a2008-11-11 21:48:44 +00001461 // Part of binary is determined by TableGn.
1462 unsigned Binary = getBinaryCodeForInstr(MI);
1463
1464 // Set the conditional execution predicate
1465 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1466
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001467 // Skip operand 0 of an instruction with base register update.
1468 unsigned OpIdx = 0;
1469 if (IsUpdating)
1470 ++OpIdx;
1471
Evan Chengcd8e66a2008-11-11 21:48:44 +00001472 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001473 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001474
1475 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001476 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001477 Binary |= getAddrModeUPBits(ARM_AM::getAM5SubMode(MO.getImm()));
1478
1479 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001480 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001481 Binary |= 0x1 << ARMII::W_BitShift;
1482
1483 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001484 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001485
1486 // Number of registers are encoded in offset field.
1487 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001488 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001489 const MachineOperand &MO = MI.getOperand(i);
1490 if (!MO.isReg() || MO.isImplicit())
1491 break;
1492 ++NumRegs;
1493 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001494 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1495 // Otherwise, it will be 0, in the case of 32-bit registers.
1496 if(Binary & 0x100)
1497 Binary |= NumRegs * 2;
1498 else
1499 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001500
1501 emitWordLE(Binary);
1502}
1503
Chris Lattner33fabd72010-02-02 21:48:51 +00001504void ARMCodeEmitter::emitMiscInstruction(const MachineInstr &MI) {
Zonr Changf3c770a2010-05-25 10:23:52 +00001505 unsigned Opcode = MI.getDesc().Opcode;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001506 // Part of binary is determined by TableGn.
1507 unsigned Binary = getBinaryCodeForInstr(MI);
1508
1509 // Set the conditional execution predicate
1510 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1511
Zonr Changf3c770a2010-05-25 10:23:52 +00001512 switch(Opcode) {
1513 default:
1514 llvm_unreachable("ARMCodeEmitter::emitMiscInstruction");
1515
1516 case ARM::FMSTAT:
1517 // No further encoding needed.
1518 break;
1519
1520 case ARM::VMRS:
1521 case ARM::VMSR: {
1522 const MachineOperand &MO0 = MI.getOperand(0);
1523 // Encode Rt.
1524 Binary |= ARMRegisterInfo::getRegisterNumbering(MO0.getReg())
1525 << ARMII::RegRdShift;
1526 break;
1527 }
1528
1529 case ARM::FCONSTD:
1530 case ARM::FCONSTS: {
1531 // Encode Dd / Sd.
1532 Binary |= encodeVFPRd(MI, 0);
1533
1534 // Encode imm., Table A7-18 VFP modified immediate constants
1535 const MachineOperand &MO1 = MI.getOperand(1);
1536 unsigned Imm = static_cast<unsigned>(MO1.getFPImm()->getValueAPF()
1537 .bitcastToAPInt().getHiBits(32).getLimitedValue());
1538 unsigned ModifiedImm;
1539
1540 if(Opcode == ARM::FCONSTS)
1541 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1542 (Imm & 0x03F80000) >> 19; // bcdefgh
1543 else // Opcode == ARM::FCONSTD
1544 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1545 (Imm & 0x007F0000) >> 16; // bcdefgh
1546
1547 // Insts{19-16} = abcd, Insts{3-0} = efgh
1548 Binary |= ((ModifiedImm & 0xF0) >> 4) << 16;
1549 Binary |= (ModifiedImm & 0xF);
1550 break;
1551 }
1552 }
1553
Evan Chengcd8e66a2008-11-11 21:48:44 +00001554 emitWordLE(Binary);
1555}
1556
Bob Wilson1a913ed2010-06-11 21:34:50 +00001557static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1558 unsigned RegD = MI.getOperand(OpIdx).getReg();
1559 unsigned Binary = 0;
1560 RegD = ARMRegisterInfo::getRegisterNumbering(RegD);
1561 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1562 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1563 return Binary;
1564}
1565
Bob Wilson5e7b6072010-06-25 22:40:46 +00001566static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1567 unsigned RegN = MI.getOperand(OpIdx).getReg();
1568 unsigned Binary = 0;
1569 RegN = ARMRegisterInfo::getRegisterNumbering(RegN);
1570 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1571 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1572 return Binary;
1573}
1574
Bob Wilson583a2a02010-06-25 21:17:19 +00001575static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1576 unsigned RegM = MI.getOperand(OpIdx).getReg();
1577 unsigned Binary = 0;
1578 RegM = ARMRegisterInfo::getRegisterNumbering(RegM);
1579 Binary |= (RegM & 0xf);
1580 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1581 return Binary;
1582}
1583
1584void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001585 unsigned Binary = getBinaryCodeForInstr(MI);
1586 // Destination register is encoded in Dd.
1587 Binary |= encodeNEONRd(MI, 0);
1588 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1589 unsigned Imm = MI.getOperand(1).getImm();
1590 unsigned Op = (Imm >> 12) & 1;
1591 Binary |= (Op << 5);
1592 unsigned Cmode = (Imm >> 8) & 0xf;
1593 Binary |= (Cmode << 8);
1594 unsigned I = (Imm >> 7) & 1;
1595 Binary |= (I << 24);
1596 unsigned Imm3 = (Imm >> 4) & 0x7;
1597 Binary |= (Imm3 << 16);
1598 unsigned Imm4 = Imm & 0xf;
1599 Binary |= Imm4;
1600 emitWordLE(Binary);
1601}
1602
Bob Wilson583a2a02010-06-25 21:17:19 +00001603void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001604 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001605 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001606 // Destination register is encoded in Dd; source register in Dm.
1607 unsigned OpIdx = 0;
1608 Binary |= encodeNEONRd(MI, OpIdx++);
1609 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1610 ++OpIdx;
1611 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson583a2a02010-06-25 21:17:19 +00001612 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1613 emitWordLE(Binary);
1614}
1615
Bob Wilson5e7b6072010-06-25 22:40:46 +00001616void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1617 const TargetInstrDesc &TID = MI.getDesc();
1618 unsigned Binary = getBinaryCodeForInstr(MI);
1619 // Destination register is encoded in Dd; source registers in Dn and Dm.
1620 unsigned OpIdx = 0;
1621 Binary |= encodeNEONRd(MI, OpIdx++);
1622 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1623 ++OpIdx;
1624 Binary |= encodeNEONRn(MI, OpIdx++);
1625 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1626 ++OpIdx;
1627 Binary |= encodeNEONRm(MI, OpIdx);
1628 // FIXME: This does not handle VMOVDneon or VMOVQ.
1629 emitWordLE(Binary);
1630}
1631
Evan Cheng7602e112008-09-02 06:52:38 +00001632#include "ARMGenCodeEmitter.inc"