blob: 3a99e92f369ad8b2d02572dcdff5587c3cf0bcea [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//===- X86InstrInfo.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 instruction set, defining the instructions, and
11// properties of the instructions which are needed for code generation, machine
12// code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
17// X86 specific DAG Nodes.
18//
19
20def SDTIntShiftDOp: SDTypeProfile<1, 3,
21 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
22 SDTCisInt<0>, SDTCisInt<3>]>;
23
24def SDTX86CmpTest : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
25
Evan Cheng621216e2007-09-29 00:00:36 +000026def SDTX86Cmov : SDTypeProfile<1, 4,
Evan Cheng950aac02007-09-25 01:57:46 +000027 [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
28 SDTCisVT<3, i8>, SDTCisVT<4, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029
Dan Gohman99a12192009-03-04 19:44:21 +000030// Unary and binary operator instructions that set EFLAGS as a side-effect.
31def SDTUnaryArithWithFlags : SDTypeProfile<1, 1,
32 [SDTCisInt<0>]>;
33def SDTBinaryArithWithFlags : SDTypeProfile<1, 2,
34 [SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>,
36 SDTCisInt<0>]>;
Evan Cheng621216e2007-09-29 00:00:36 +000037def SDTX86BrCond : SDTypeProfile<0, 3,
Evan Cheng950aac02007-09-25 01:57:46 +000038 [SDTCisVT<0, OtherVT>,
39 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040
Evan Cheng621216e2007-09-29 00:00:36 +000041def SDTX86SetCC : SDTypeProfile<1, 2,
Evan Cheng950aac02007-09-25 01:57:46 +000042 [SDTCisVT<0, i8>,
43 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000045def SDTX86cas : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisInt<1>,
46 SDTCisVT<2, i8>]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000047def SDTX86cas8 : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000048
Dale Johannesenf160d802008-10-02 18:53:47 +000049def SDTX86atomicBinary : SDTypeProfile<2, 3, [SDTCisInt<0>, SDTCisInt<1>,
50 SDTCisPtrTy<2>, SDTCisInt<3>,SDTCisInt<4>]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +000051def SDTX86Ret : SDTypeProfile<0, -1, [SDTCisVT<0, i16>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052
Sean Callanan2c8a2592009-06-23 23:25:37 +000053def SDT_X86CallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
54def SDT_X86CallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>,
55 SDTCisVT<1, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056
Dan Gohman3329ffe2008-05-29 19:57:41 +000057def SDT_X86Call : SDTypeProfile<0, -1, [SDTCisVT<0, iPTR>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058
Dan Gohman34228bf2009-08-15 01:38:56 +000059def SDT_X86VASTART_SAVE_XMM_REGS : SDTypeProfile<0, -1, [SDTCisVT<0, i8>,
60 SDTCisVT<1, iPTR>,
61 SDTCisVT<2, iPTR>]>;
62
Dan Gohmanf17a25c2007-07-18 16:29:46 +000063def SDTX86RepStr : SDTypeProfile<0, 1, [SDTCisVT<0, OtherVT>]>;
64
65def SDTX86RdTsc : SDTypeProfile<0, 0, []>;
66
67def SDTX86Wrapper : SDTypeProfile<1, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<0>]>;
68
Rafael Espindolaaf759ab2009-04-17 14:35:58 +000069def SDT_X86TLSADDR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070
Rafael Espindolabca99f72009-04-08 21:14:34 +000071def SDT_X86SegmentBaseAddress : SDTypeProfile<1, 1, [SDTCisPtrTy<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000072
73def SDT_X86EHRET : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
74
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000075def SDT_X86TCRET : SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisVT<1, i32>]>;
76
Evan Cheng48679f42007-12-14 02:13:44 +000077def X86bsf : SDNode<"X86ISD::BSF", SDTIntUnaryOp>;
78def X86bsr : SDNode<"X86ISD::BSR", SDTIntUnaryOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000079def X86shld : SDNode<"X86ISD::SHLD", SDTIntShiftDOp>;
80def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>;
81
Evan Cheng621216e2007-09-29 00:00:36 +000082def X86cmp : SDNode<"X86ISD::CMP" , SDTX86CmpTest>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000083
Dan Gohman7fe9b7f2008-12-23 22:45:23 +000084def X86bt : SDNode<"X86ISD::BT", SDTX86CmpTest>;
85
Evan Cheng621216e2007-09-29 00:00:36 +000086def X86cmov : SDNode<"X86ISD::CMOV", SDTX86Cmov>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087def X86brcond : SDNode<"X86ISD::BRCOND", SDTX86BrCond,
Evan Cheng950aac02007-09-25 01:57:46 +000088 [SDNPHasChain]>;
Evan Cheng621216e2007-09-29 00:00:36 +000089def X86setcc : SDNode<"X86ISD::SETCC", SDTX86SetCC>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000090
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000091def X86cas : SDNode<"X86ISD::LCMPXCHG_DAG", SDTX86cas,
92 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
93 SDNPMayLoad]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000094def X86cas8 : SDNode<"X86ISD::LCMPXCHG8_DAG", SDTX86cas8,
95 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
96 SDNPMayLoad]>;
Dale Johannesenf160d802008-10-02 18:53:47 +000097def X86AtomAdd64 : SDNode<"X86ISD::ATOMADD64_DAG", SDTX86atomicBinary,
98 [SDNPHasChain, SDNPMayStore,
99 SDNPMayLoad, SDNPMemOperand]>;
100def X86AtomSub64 : SDNode<"X86ISD::ATOMSUB64_DAG", SDTX86atomicBinary,
101 [SDNPHasChain, SDNPMayStore,
102 SDNPMayLoad, SDNPMemOperand]>;
103def X86AtomOr64 : SDNode<"X86ISD::ATOMOR64_DAG", SDTX86atomicBinary,
104 [SDNPHasChain, SDNPMayStore,
105 SDNPMayLoad, SDNPMemOperand]>;
106def X86AtomXor64 : SDNode<"X86ISD::ATOMXOR64_DAG", SDTX86atomicBinary,
107 [SDNPHasChain, SDNPMayStore,
108 SDNPMayLoad, SDNPMemOperand]>;
109def X86AtomAnd64 : SDNode<"X86ISD::ATOMAND64_DAG", SDTX86atomicBinary,
110 [SDNPHasChain, SDNPMayStore,
111 SDNPMayLoad, SDNPMemOperand]>;
112def X86AtomNand64 : SDNode<"X86ISD::ATOMNAND64_DAG", SDTX86atomicBinary,
113 [SDNPHasChain, SDNPMayStore,
114 SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +0000115def X86AtomSwap64 : SDNode<"X86ISD::ATOMSWAP64_DAG", SDTX86atomicBinary,
116 [SDNPHasChain, SDNPMayStore,
117 SDNPMayLoad, SDNPMemOperand]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000118def X86retflag : SDNode<"X86ISD::RET_FLAG", SDTX86Ret,
119 [SDNPHasChain, SDNPOptInFlag]>;
120
Dan Gohman34228bf2009-08-15 01:38:56 +0000121def X86vastart_save_xmm_regs :
122 SDNode<"X86ISD::VASTART_SAVE_XMM_REGS",
123 SDT_X86VASTART_SAVE_XMM_REGS,
124 [SDNPHasChain]>;
125
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126def X86callseq_start :
127 SDNode<"ISD::CALLSEQ_START", SDT_X86CallSeqStart,
128 [SDNPHasChain, SDNPOutFlag]>;
129def X86callseq_end :
130 SDNode<"ISD::CALLSEQ_END", SDT_X86CallSeqEnd,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000131 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132
133def X86call : SDNode<"X86ISD::CALL", SDT_X86Call,
134 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
135
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000136def X86rep_stos: SDNode<"X86ISD::REP_STOS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000137 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138def X86rep_movs: SDNode<"X86ISD::REP_MOVS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000139 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
140 SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000141
142def X86rdtsc : SDNode<"X86ISD::RDTSC_DAG",SDTX86RdTsc,
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000143 [SDNPHasChain, SDNPOutFlag, SDNPSideEffect]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000144
145def X86Wrapper : SDNode<"X86ISD::Wrapper", SDTX86Wrapper>;
146def X86WrapperRIP : SDNode<"X86ISD::WrapperRIP", SDTX86Wrapper>;
147
148def X86tlsaddr : SDNode<"X86ISD::TLSADDR", SDT_X86TLSADDR,
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000149 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolabca99f72009-04-08 21:14:34 +0000150def X86SegmentBaseAddress : SDNode<"X86ISD::SegmentBaseAddress",
151 SDT_X86SegmentBaseAddress, []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000152
153def X86ehret : SDNode<"X86ISD::EH_RETURN", SDT_X86EHRET,
154 [SDNPHasChain]>;
155
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000156def X86tcret : SDNode<"X86ISD::TC_RETURN", SDT_X86TCRET,
157 [SDNPHasChain, SDNPOptInFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158
Dan Gohman99a12192009-03-04 19:44:21 +0000159def X86add_flag : SDNode<"X86ISD::ADD", SDTBinaryArithWithFlags>;
160def X86sub_flag : SDNode<"X86ISD::SUB", SDTBinaryArithWithFlags>;
161def X86smul_flag : SDNode<"X86ISD::SMUL", SDTBinaryArithWithFlags>;
162def X86umul_flag : SDNode<"X86ISD::UMUL", SDTUnaryArithWithFlags>;
163def X86inc_flag : SDNode<"X86ISD::INC", SDTUnaryArithWithFlags>;
164def X86dec_flag : SDNode<"X86ISD::DEC", SDTUnaryArithWithFlags>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000165
Evan Chengc3495762009-03-30 21:36:47 +0000166def X86mul_imm : SDNode<"X86ISD::MUL_IMM", SDTIntBinOp>;
167
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000168//===----------------------------------------------------------------------===//
169// X86 Operand Definitions.
170//
171
Chris Lattner357a0ca2009-06-20 19:34:09 +0000172def i32imm_pcrel : Operand<i32> {
173 let PrintMethod = "print_pcrel_imm";
174}
175
Dan Gohmanfe606822009-07-30 01:56:29 +0000176// A version of ptr_rc which excludes SP, ESP, and RSP. This is used for
177// the index operand of an address, to conform to x86 encoding restrictions.
178def ptr_rc_nosp : PointerLikeRegClass<1>;
Chris Lattner357a0ca2009-06-20 19:34:09 +0000179
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000180// *mem - Operand definitions for the funky X86 addressing mode operands.
181//
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000182def X86MemAsmOperand : AsmOperandClass {
183 let Name = "Mem";
Daniel Dunbar6e9ee792009-08-10 19:08:02 +0000184 let SuperClass = ?;
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000185}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000186class X86MemOperand<string printMethod> : Operand<iPTR> {
187 let PrintMethod = printMethod;
Dan Gohmanfe606822009-07-30 01:56:29 +0000188 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000189 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000190}
191
Sean Callanan66fdfa02009-09-03 00:04:47 +0000192def opaque32mem : X86MemOperand<"printopaquemem">;
193def opaque48mem : X86MemOperand<"printopaquemem">;
194def opaque80mem : X86MemOperand<"printopaquemem">;
195
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000196def i8mem : X86MemOperand<"printi8mem">;
197def i16mem : X86MemOperand<"printi16mem">;
198def i32mem : X86MemOperand<"printi32mem">;
199def i64mem : X86MemOperand<"printi64mem">;
200def i128mem : X86MemOperand<"printi128mem">;
David Greene6b75fca2009-06-30 19:24:59 +0000201def i256mem : X86MemOperand<"printi256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000202def f32mem : X86MemOperand<"printf32mem">;
203def f64mem : X86MemOperand<"printf64mem">;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000204def f80mem : X86MemOperand<"printf80mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000205def f128mem : X86MemOperand<"printf128mem">;
David Greene6b75fca2009-06-30 19:24:59 +0000206def f256mem : X86MemOperand<"printf256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000207
Dan Gohman744d4622009-04-13 16:09:41 +0000208// A version of i8mem for use on x86-64 that uses GR64_NOREX instead of
209// plain GR64, so that it doesn't potentially require a REX prefix.
210def i8mem_NOREX : Operand<i64> {
211 let PrintMethod = "printi8mem";
Dan Gohmanfe606822009-07-30 01:56:29 +0000212 let MIOperandInfo = (ops GR64_NOREX, i8imm, GR64_NOREX_NOSP, i32imm, i8imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000213 let ParserMatchClass = X86MemAsmOperand;
Dan Gohman744d4622009-04-13 16:09:41 +0000214}
215
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216def lea32mem : Operand<i32> {
Rafael Espindolabca99f72009-04-08 21:14:34 +0000217 let PrintMethod = "printlea32mem";
Dan Gohmanefbd3bc2009-08-05 17:40:24 +0000218 let MIOperandInfo = (ops GR32, i8imm, GR32_NOSP, i32imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000219 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220}
221
222def SSECC : Operand<i8> {
223 let PrintMethod = "printSSECC";
224}
225
226def piclabel: Operand<i32> {
227 let PrintMethod = "printPICLabel";
228}
229
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000230def ImmSExt8AsmOperand : AsmOperandClass {
231 let Name = "ImmSExt8";
232 let SuperClass = ImmAsmOperand;
233}
234
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000235// A couple of more descriptive operand definitions.
236// 16-bits but only 8 bits are significant.
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000237def i16i8imm : Operand<i16> {
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000238 let ParserMatchClass = ImmSExt8AsmOperand;
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000239}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000240// 32-bits but only 8 bits are significant.
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000241def i32i8imm : Operand<i32> {
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000242 let ParserMatchClass = ImmSExt8AsmOperand;
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000243}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000244
Chris Lattner357a0ca2009-06-20 19:34:09 +0000245// Branch targets have OtherVT type and print as pc-relative values.
246def brtarget : Operand<OtherVT> {
247 let PrintMethod = "print_pcrel_imm";
248}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249
Evan Chengd11052b2009-07-21 06:00:18 +0000250def brtarget8 : Operand<OtherVT> {
251 let PrintMethod = "print_pcrel_imm";
252}
253
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000254//===----------------------------------------------------------------------===//
255// X86 Complex Pattern Definitions.
256//
257
258// Define X86 specific addressing mode.
Rafael Espindolabca99f72009-04-08 21:14:34 +0000259def addr : ComplexPattern<iPTR, 5, "SelectAddr", [], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260def lea32addr : ComplexPattern<i32, 4, "SelectLEAAddr",
Dan Gohman0c0d7412009-08-02 16:09:17 +0000261 [add, sub, mul, X86mul_imm, shl, or, frameindex],
262 []>;
Chris Lattnerf1940742009-06-20 20:38:48 +0000263def tls32addr : ComplexPattern<i32, 4, "SelectTLSADDRAddr",
264 [tglobaltlsaddr], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265
266//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000267// X86 Instruction Predicate Definitions.
268def HasMMX : Predicate<"Subtarget->hasMMX()">;
269def HasSSE1 : Predicate<"Subtarget->hasSSE1()">;
270def HasSSE2 : Predicate<"Subtarget->hasSSE2()">;
271def HasSSE3 : Predicate<"Subtarget->hasSSE3()">;
272def HasSSSE3 : Predicate<"Subtarget->hasSSSE3()">;
Nate Begemanb2975562008-02-03 07:18:54 +0000273def HasSSE41 : Predicate<"Subtarget->hasSSE41()">;
274def HasSSE42 : Predicate<"Subtarget->hasSSE42()">;
David Greene8bf22bc2009-06-26 22:46:54 +0000275def HasSSE4A : Predicate<"Subtarget->hasSSE4A()">;
276def HasAVX : Predicate<"Subtarget->hasAVX()">;
277def HasFMA3 : Predicate<"Subtarget->hasFMA3()">;
278def HasFMA4 : Predicate<"Subtarget->hasFMA4()">;
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000279def FPStackf32 : Predicate<"!Subtarget->hasSSE1()">;
280def FPStackf64 : Predicate<"!Subtarget->hasSSE2()">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281def In32BitMode : Predicate<"!Subtarget->is64Bit()">;
282def In64BitMode : Predicate<"Subtarget->is64Bit()">;
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000283def IsWin64 : Predicate<"Subtarget->isTargetWin64()">;
284def NotWin64 : Predicate<"!Subtarget->isTargetWin64()">;
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +0000285def SmallCode : Predicate<"TM.getCodeModel() == CodeModel::Small">;
286def KernelCode : Predicate<"TM.getCodeModel() == CodeModel::Kernel">;
287def FarData : Predicate<"TM.getCodeModel() != CodeModel::Small &&"
Anton Korobeynikov7e1178f2009-08-06 09:11:19 +0000288 "TM.getCodeModel() != CodeModel::Kernel">;
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +0000289def NearData : Predicate<"TM.getCodeModel() == CodeModel::Small ||"
290 "TM.getCodeModel() == CodeModel::Kernel">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291def IsStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">;
Evan Cheng13559d62008-09-26 23:41:32 +0000292def OptForSpeed : Predicate<"!OptForSize">;
Evan Cheng95a77fd2009-01-02 05:35:45 +0000293def FastBTMem : Predicate<"!Subtarget->isBTMemSlow()">;
Evan Cheng6d35a4d2009-05-20 04:53:57 +0000294def CallImmAddr : Predicate<"Subtarget->IsLegalToCallImmediateAddr(TM)">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295
296//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +0000297// X86 Instruction Format Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298//
299
Evan Cheng86ab7d32007-07-31 08:04:03 +0000300include "X86InstrFormats.td"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000301
302//===----------------------------------------------------------------------===//
303// Pattern fragments...
304//
305
306// X86 specific condition code. These correspond to CondCode in
307// X86InstrInfo.h. They must be kept in synch.
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000308def X86_COND_A : PatLeaf<(i8 0)>; // alt. COND_NBE
309def X86_COND_AE : PatLeaf<(i8 1)>; // alt. COND_NC
310def X86_COND_B : PatLeaf<(i8 2)>; // alt. COND_C
311def X86_COND_BE : PatLeaf<(i8 3)>; // alt. COND_NA
312def X86_COND_E : PatLeaf<(i8 4)>; // alt. COND_Z
313def X86_COND_G : PatLeaf<(i8 5)>; // alt. COND_NLE
314def X86_COND_GE : PatLeaf<(i8 6)>; // alt. COND_NL
315def X86_COND_L : PatLeaf<(i8 7)>; // alt. COND_NGE
316def X86_COND_LE : PatLeaf<(i8 8)>; // alt. COND_NG
317def X86_COND_NE : PatLeaf<(i8 9)>; // alt. COND_NZ
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318def X86_COND_NO : PatLeaf<(i8 10)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000319def X86_COND_NP : PatLeaf<(i8 11)>; // alt. COND_PO
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320def X86_COND_NS : PatLeaf<(i8 12)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000321def X86_COND_O : PatLeaf<(i8 13)>;
322def X86_COND_P : PatLeaf<(i8 14)>; // alt. COND_PE
323def X86_COND_S : PatLeaf<(i8 15)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324
325def i16immSExt8 : PatLeaf<(i16 imm), [{
326 // i16immSExt8 predicate - True if the 16-bit immediate fits in a 8-bit
327 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000328 return (int16_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329}]>;
330
331def i32immSExt8 : PatLeaf<(i32 imm), [{
332 // i32immSExt8 predicate - True if the 32-bit immediate fits in a 8-bit
333 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000334 return (int32_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335}]>;
336
337// Helper fragments for loads.
Evan Chengb3e25ea2008-05-13 18:59:59 +0000338// It's always safe to treat a anyext i16 load as a i32 load if the i16 is
339// known to be 32-bit aligned or better. Ditto for i8 to i16.
Dan Gohman2a174122008-10-15 06:50:19 +0000340def loadi16 : PatFrag<(ops node:$ptr), (i16 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000341 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000342 if (const Value *Src = LD->getSrcValue())
343 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000344 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000345 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000346 ISD::LoadExtType ExtType = LD->getExtensionType();
347 if (ExtType == ISD::NON_EXTLOAD)
348 return true;
349 if (ExtType == ISD::EXTLOAD)
350 return LD->getAlignment() >= 2 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000351 return false;
352}]>;
353
Dan Gohman2a174122008-10-15 06:50:19 +0000354def loadi16_anyext : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng56ec77b2008-09-24 23:27:55 +0000355 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000356 if (const Value *Src = LD->getSrcValue())
357 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000358 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000359 return false;
Evan Cheng56ec77b2008-09-24 23:27:55 +0000360 ISD::LoadExtType ExtType = LD->getExtensionType();
361 if (ExtType == ISD::EXTLOAD)
362 return LD->getAlignment() >= 2 && !LD->isVolatile();
363 return false;
364}]>;
365
Dan Gohman2a174122008-10-15 06:50:19 +0000366def loadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000367 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000368 if (const Value *Src = LD->getSrcValue())
369 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000370 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000371 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000372 ISD::LoadExtType ExtType = LD->getExtensionType();
373 if (ExtType == ISD::NON_EXTLOAD)
374 return true;
375 if (ExtType == ISD::EXTLOAD)
376 return LD->getAlignment() >= 4 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000377 return false;
378}]>;
379
Dan Gohman2a174122008-10-15 06:50:19 +0000380def nvloadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng1e5e5452008-09-29 17:26:18 +0000381 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000382 if (const Value *Src = LD->getSrcValue())
383 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000384 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000385 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000386 if (LD->isVolatile())
387 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000388 ISD::LoadExtType ExtType = LD->getExtensionType();
389 if (ExtType == ISD::NON_EXTLOAD)
390 return true;
391 if (ExtType == ISD::EXTLOAD)
392 return LD->getAlignment() >= 4;
393 return false;
394}]>;
395
sampo9cc09a32009-01-26 01:24:32 +0000396def gsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Chris Lattner12208612009-04-10 00:16:23 +0000397 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
398 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
399 return PT->getAddressSpace() == 256;
sampo9cc09a32009-01-26 01:24:32 +0000400 return false;
401}]>;
402
Chris Lattnera7c2d8a2009-05-05 18:52:19 +0000403def fsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
404 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
405 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
406 return PT->getAddressSpace() == 257;
407 return false;
408}]>;
409
Chris Lattner12208612009-04-10 00:16:23 +0000410def loadi8 : PatFrag<(ops node:$ptr), (i8 (load node:$ptr)), [{
411 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
412 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000413 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000414 return false;
415 return true;
416}]>;
417def loadi64 : PatFrag<(ops node:$ptr), (i64 (load node:$ptr)), [{
418 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
419 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000420 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000421 return false;
422 return true;
423}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000424
Chris Lattner12208612009-04-10 00:16:23 +0000425def loadf32 : PatFrag<(ops node:$ptr), (f32 (load node:$ptr)), [{
426 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
427 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000428 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000429 return false;
430 return true;
431}]>;
432def loadf64 : PatFrag<(ops node:$ptr), (f64 (load node:$ptr)), [{
433 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
434 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000435 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000436 return false;
437 return true;
438}]>;
439def loadf80 : PatFrag<(ops node:$ptr), (f80 (load node:$ptr)), [{
440 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
441 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000442 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000443 return false;
444 return true;
445}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000446
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000447def sextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (sextloadi8 node:$ptr))>;
448def sextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (sextloadi8 node:$ptr))>;
449def sextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (sextloadi16 node:$ptr))>;
450
451def zextloadi8i1 : PatFrag<(ops node:$ptr), (i8 (zextloadi1 node:$ptr))>;
452def zextloadi16i1 : PatFrag<(ops node:$ptr), (i16 (zextloadi1 node:$ptr))>;
453def zextloadi32i1 : PatFrag<(ops node:$ptr), (i32 (zextloadi1 node:$ptr))>;
454def zextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (zextloadi8 node:$ptr))>;
455def zextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (zextloadi8 node:$ptr))>;
456def zextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (zextloadi16 node:$ptr))>;
457
458def extloadi8i1 : PatFrag<(ops node:$ptr), (i8 (extloadi1 node:$ptr))>;
459def extloadi16i1 : PatFrag<(ops node:$ptr), (i16 (extloadi1 node:$ptr))>;
460def extloadi32i1 : PatFrag<(ops node:$ptr), (i32 (extloadi1 node:$ptr))>;
461def extloadi16i8 : PatFrag<(ops node:$ptr), (i16 (extloadi8 node:$ptr))>;
462def extloadi32i8 : PatFrag<(ops node:$ptr), (i32 (extloadi8 node:$ptr))>;
463def extloadi32i16 : PatFrag<(ops node:$ptr), (i32 (extloadi16 node:$ptr))>;
464
Chris Lattner21da6382008-02-19 17:37:35 +0000465
466// An 'and' node with a single use.
467def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
Evan Cheng9123cfa2008-03-04 00:40:35 +0000468 return N->hasOneUse();
Chris Lattner21da6382008-02-19 17:37:35 +0000469}]>;
Dan Gohman744d4622009-04-13 16:09:41 +0000470// An 'srl' node with a single use.
471def srl_su : PatFrag<(ops node:$lhs, node:$rhs), (srl node:$lhs, node:$rhs), [{
472 return N->hasOneUse();
473}]>;
474// An 'trunc' node with a single use.
475def trunc_su : PatFrag<(ops node:$src), (trunc node:$src), [{
476 return N->hasOneUse();
477}]>;
Chris Lattner21da6382008-02-19 17:37:35 +0000478
Dan Gohman921581d2008-10-17 01:23:35 +0000479// 'shld' and 'shrd' instruction patterns. Note that even though these have
480// the srl and shl in their patterns, the C++ code must still check for them,
481// because predicates are tested before children nodes are explored.
482
483def shrd : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
484 (or (srl node:$src1, node:$amt1),
485 (shl node:$src2, node:$amt2)), [{
486 assert(N->getOpcode() == ISD::OR);
487 return N->getOperand(0).getOpcode() == ISD::SRL &&
488 N->getOperand(1).getOpcode() == ISD::SHL &&
489 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
490 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
491 N->getOperand(0).getConstantOperandVal(1) ==
492 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
493}]>;
494
495def shld : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
496 (or (shl node:$src1, node:$amt1),
497 (srl node:$src2, node:$amt2)), [{
498 assert(N->getOpcode() == ISD::OR);
499 return N->getOperand(0).getOpcode() == ISD::SHL &&
500 N->getOperand(1).getOpcode() == ISD::SRL &&
501 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
502 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
503 N->getOperand(0).getConstantOperandVal(1) ==
504 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
505}]>;
506
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000508// Instruction list...
509//
510
511// ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into
512// a stack adjustment and the codegen must know that they may modify the stack
513// pointer before prolog-epilog rewriting occurs.
Chris Lattnerb56cc342008-03-11 03:23:40 +0000514// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
515// sub / add which can clobber EFLAGS.
Evan Cheng037364a2007-09-28 01:19:48 +0000516let Defs = [ESP, EFLAGS], Uses = [ESP] in {
Dan Gohman01c9f772008-10-01 18:28:06 +0000517def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt),
518 "#ADJCALLSTACKDOWN",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000519 [(X86callseq_start timm:$amt)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000520 Requires<[In32BitMode]>;
521def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
522 "#ADJCALLSTACKUP",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000523 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000524 Requires<[In32BitMode]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000525}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526
Dan Gohman34228bf2009-08-15 01:38:56 +0000527// x86-64 va_start lowering magic.
528let usesCustomDAGSchedInserter = 1 in
529def VASTART_SAVE_XMM_REGS : I<0, Pseudo,
530 (outs),
531 (ins GR8:$al,
532 i64imm:$regsavefi, i64imm:$offset,
533 variable_ops),
534 "#VASTART_SAVE_XMM_REGS $al, $regsavefi, $offset",
535 [(X86vastart_save_xmm_regs GR8:$al,
536 imm:$regsavefi,
537 imm:$offset)]>;
538
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000539// Nop
Sean Callananf94a0542009-07-23 23:39:34 +0000540let neverHasSideEffects = 1 in {
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000541 def NOOP : I<0x90, RawFrm, (outs), (ins), "nop", []>;
Sean Callananf94a0542009-07-23 23:39:34 +0000542 def NOOPL : I<0x1f, MRM0m, (outs), (ins i32mem:$zero),
543 "nopl\t$zero", []>, TB;
544}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000545
Sean Callanan9b195f82009-08-11 01:09:06 +0000546// Trap
547def INT3 : I<0xcc, RawFrm, (outs), (ins), "int 3", []>;
548def INT : I<0xcd, RawFrm, (outs), (ins i8imm:$trap), "int\t$trap", []>;
549
Evan Cheng0729ccf2008-01-05 00:41:47 +0000550// PIC base
Dan Gohman9499cfe2008-10-01 04:14:30 +0000551let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000552 def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins piclabel:$label),
Dan Gohman70a8a112009-04-27 15:13:28 +0000553 "call\t$label\n\t"
554 "pop{l}\t$reg", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000555
556//===----------------------------------------------------------------------===//
557// Control Flow Instructions...
558//
559
560// Return instructions.
561let isTerminator = 1, isReturn = 1, isBarrier = 1,
Chris Lattnerb56cc342008-03-11 03:23:40 +0000562 hasCtrlDep = 1, FPForm = SpecialFP, FPFormBits = SpecialFP.Value in {
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000563 def RET : I <0xC3, RawFrm, (outs), (ins variable_ops),
Chris Lattnerb56cc342008-03-11 03:23:40 +0000564 "ret",
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000565 [(X86retflag 0)]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000566 def RETI : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt, variable_ops),
567 "ret\t$amt",
Dan Gohmane84197b2009-09-03 17:18:51 +0000568 [(X86retflag timm:$amt)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000569}
570
571// All branches are RawFrm, Void, Branch, and Terminators
Evan Cheng37e7c752007-07-21 00:34:19 +0000572let isBranch = 1, isTerminator = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000573 class IBr<bits<8> opcode, dag ins, string asm, list<dag> pattern> :
574 I<opcode, RawFrm, (outs), ins, asm, pattern>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000575
Sean Callananc0608152009-07-22 01:05:20 +0000576let isBranch = 1, isBarrier = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000577 def JMP : IBr<0xE9, (ins brtarget:$dst), "jmp\t$dst", [(br bb:$dst)]>;
Sean Callananc0608152009-07-22 01:05:20 +0000578 def JMP8 : IBr<0xEB, (ins brtarget8:$dst), "jmp\t$dst", []>;
579}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000580
Owen Andersonf8053082007-11-12 07:39:39 +0000581// Indirect branches
582let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000583 def JMP32r : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000584 [(brind GR32:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000585 def JMP32m : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000586 [(brind (loadi32 addr:$dst))]>;
Sean Callanan66fdfa02009-09-03 00:04:47 +0000587 def FARJMP16 : I<0xFF, MRM5m, (outs), (ins opaque32mem:$dst),
588 "ljmp{w}\t{*}$dst", []>, OpSize;
589 def FARJMP32 : I<0xFF, MRM5m, (outs), (ins opaque48mem:$dst),
590 "ljmp{l}\t{*}$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000591}
592
593// Conditional branches
Evan Cheng950aac02007-09-25 01:57:46 +0000594let Uses = [EFLAGS] in {
Evan Chengd11052b2009-07-21 06:00:18 +0000595// Short conditional jumps
596def JO8 : IBr<0x70, (ins brtarget8:$dst), "jo\t$dst", []>;
597def JNO8 : IBr<0x71, (ins brtarget8:$dst), "jno\t$dst", []>;
598def JB8 : IBr<0x72, (ins brtarget8:$dst), "jb\t$dst", []>;
599def JAE8 : IBr<0x73, (ins brtarget8:$dst), "jae\t$dst", []>;
600def JE8 : IBr<0x74, (ins brtarget8:$dst), "je\t$dst", []>;
601def JNE8 : IBr<0x75, (ins brtarget8:$dst), "jne\t$dst", []>;
602def JBE8 : IBr<0x76, (ins brtarget8:$dst), "jbe\t$dst", []>;
603def JA8 : IBr<0x77, (ins brtarget8:$dst), "ja\t$dst", []>;
604def JS8 : IBr<0x78, (ins brtarget8:$dst), "js\t$dst", []>;
605def JNS8 : IBr<0x79, (ins brtarget8:$dst), "jns\t$dst", []>;
606def JP8 : IBr<0x7A, (ins brtarget8:$dst), "jp\t$dst", []>;
607def JNP8 : IBr<0x7B, (ins brtarget8:$dst), "jnp\t$dst", []>;
608def JL8 : IBr<0x7C, (ins brtarget8:$dst), "jl\t$dst", []>;
609def JGE8 : IBr<0x7D, (ins brtarget8:$dst), "jge\t$dst", []>;
610def JLE8 : IBr<0x7E, (ins brtarget8:$dst), "jle\t$dst", []>;
611def JG8 : IBr<0x7F, (ins brtarget8:$dst), "jg\t$dst", []>;
612
613def JCXZ8 : IBr<0xE3, (ins brtarget8:$dst), "jcxz\t$dst", []>;
614
Dan Gohman91888f02007-07-31 20:11:57 +0000615def JE : IBr<0x84, (ins brtarget:$dst), "je\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000616 [(X86brcond bb:$dst, X86_COND_E, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000617def JNE : IBr<0x85, (ins brtarget:$dst), "jne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000618 [(X86brcond bb:$dst, X86_COND_NE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000619def JL : IBr<0x8C, (ins brtarget:$dst), "jl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000620 [(X86brcond bb:$dst, X86_COND_L, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000621def JLE : IBr<0x8E, (ins brtarget:$dst), "jle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000622 [(X86brcond bb:$dst, X86_COND_LE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000623def JG : IBr<0x8F, (ins brtarget:$dst), "jg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000624 [(X86brcond bb:$dst, X86_COND_G, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000625def JGE : IBr<0x8D, (ins brtarget:$dst), "jge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000626 [(X86brcond bb:$dst, X86_COND_GE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627
Dan Gohman91888f02007-07-31 20:11:57 +0000628def JB : IBr<0x82, (ins brtarget:$dst), "jb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000629 [(X86brcond bb:$dst, X86_COND_B, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000630def JBE : IBr<0x86, (ins brtarget:$dst), "jbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000631 [(X86brcond bb:$dst, X86_COND_BE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000632def JA : IBr<0x87, (ins brtarget:$dst), "ja\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000633 [(X86brcond bb:$dst, X86_COND_A, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000634def JAE : IBr<0x83, (ins brtarget:$dst), "jae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000635 [(X86brcond bb:$dst, X86_COND_AE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000636
Dan Gohman91888f02007-07-31 20:11:57 +0000637def JS : IBr<0x88, (ins brtarget:$dst), "js\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000638 [(X86brcond bb:$dst, X86_COND_S, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000639def JNS : IBr<0x89, (ins brtarget:$dst), "jns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000640 [(X86brcond bb:$dst, X86_COND_NS, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000641def JP : IBr<0x8A, (ins brtarget:$dst), "jp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000642 [(X86brcond bb:$dst, X86_COND_P, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000643def JNP : IBr<0x8B, (ins brtarget:$dst), "jnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000644 [(X86brcond bb:$dst, X86_COND_NP, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000645def JO : IBr<0x80, (ins brtarget:$dst), "jo\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000646 [(X86brcond bb:$dst, X86_COND_O, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000647def JNO : IBr<0x81, (ins brtarget:$dst), "jno\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000648 [(X86brcond bb:$dst, X86_COND_NO, EFLAGS)]>, TB;
Evan Cheng950aac02007-09-25 01:57:46 +0000649} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650
651//===----------------------------------------------------------------------===//
652// Call Instructions...
653//
Evan Cheng37e7c752007-07-21 00:34:19 +0000654let isCall = 1 in
Dan Gohman01c9f772008-10-01 18:28:06 +0000655 // All calls clobber the non-callee saved registers. ESP is marked as
656 // a use to prevent stack-pointer assignments that appear immediately
657 // before calls from potentially appearing dead. Uses for argument
658 // registers are added manually.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000659 let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
660 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
Evan Cheng2293b252008-10-17 21:02:22 +0000661 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
662 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Dan Gohman9499cfe2008-10-01 04:14:30 +0000663 Uses = [ESP] in {
Chris Lattner357a0ca2009-06-20 19:34:09 +0000664 def CALLpcrel32 : Ii32<0xE8, RawFrm,
665 (outs), (ins i32imm_pcrel:$dst,variable_ops),
666 "call\t$dst", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000667 def CALL32r : I<0xFF, MRM2r, (outs), (ins GR32:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000668 "call\t{*}$dst", [(X86call GR32:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000669 def CALL32m : I<0xFF, MRM2m, (outs), (ins i32mem:$dst, variable_ops),
Dan Gohmanea4faba2008-05-29 21:50:34 +0000670 "call\t{*}$dst", [(X86call (loadi32 addr:$dst))]>;
Sean Callanan66fdfa02009-09-03 00:04:47 +0000671
672 def FARCALL16 : I<0xFF, MRM3m, (outs), (ins opaque32mem:$dst),
673 "lcall{w}\t{*}$dst", []>, OpSize;
674 def FARCALL32 : I<0xFF, MRM3m, (outs), (ins opaque48mem:$dst),
675 "lcall{l}\t{*}$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676 }
677
678// Tail call stuff.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000679
Evan Cheng37e7c752007-07-21 00:34:19 +0000680let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000681def TCRETURNdi : I<0, Pseudo, (outs), (ins i32imm:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000682 "#TC_RETURN $dst $offset",
683 []>;
684
685let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000686def TCRETURNri : I<0, Pseudo, (outs), (ins GR32:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000687 "#TC_RETURN $dst $offset",
688 []>;
689
690let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000691
Chris Lattner357a0ca2009-06-20 19:34:09 +0000692 def TAILJMPd : IBr<0xE9, (ins i32imm_pcrel:$dst), "jmp\t$dst # TAILCALL",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000693 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000694let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000695 def TAILJMPr : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst # TAILCALL",
696 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000697let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000698 def TAILJMPm : I<0xFF, MRM4m, (outs), (ins i32mem:$dst),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000699 "jmp\t{*}$dst # TAILCALL", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000700
701//===----------------------------------------------------------------------===//
702// Miscellaneous Instructions...
703//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000704let Defs = [EBP, ESP], Uses = [EBP, ESP], mayLoad = 1, neverHasSideEffects=1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705def LEAVE : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000706 (outs), (ins), "leave", []>;
707
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000708let Defs = [ESP], Uses = [ESP], neverHasSideEffects=1 in {
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000709let mayLoad = 1 in {
710def POP16r : I<0x58, AddRegFrm, (outs GR16:$reg), (ins), "pop{w}\t$reg", []>,
711 OpSize;
712def POP32r : I<0x58, AddRegFrm, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>;
713def POP16rmr: I<0x8F, MRM0r, (outs GR16:$reg), (ins), "pop{w}\t$reg", []>,
714 OpSize;
715def POP16rmm: I<0x8F, MRM0m, (outs i16mem:$dst), (ins), "pop{w}\t$dst", []>,
716 OpSize;
717def POP32rmr: I<0x8F, MRM0r, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>;
718def POP32rmm: I<0x8F, MRM0m, (outs i32mem:$dst), (ins), "pop{l}\t$dst", []>;
719}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000720
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000721let mayStore = 1 in {
722def PUSH16r : I<0x50, AddRegFrm, (outs), (ins GR16:$reg), "push{w}\t$reg",[]>,
723 OpSize;
Evan Chengd8434332007-09-26 01:29:06 +0000724def PUSH32r : I<0x50, AddRegFrm, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>;
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000725def PUSH16rmr: I<0xFF, MRM6r, (outs), (ins GR16:$reg), "push{w}\t$reg",[]>,
726 OpSize;
727def PUSH16rmm: I<0xFF, MRM6m, (outs), (ins i16mem:$src), "push{w}\t$src",[]>,
728 OpSize;
729def PUSH32rmr: I<0xFF, MRM6r, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>;
730def PUSH32rmm: I<0xFF, MRM6m, (outs), (ins i32mem:$src), "push{l}\t$src",[]>;
731}
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000732}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000733
Bill Wendling4c2638c2009-06-15 19:39:04 +0000734let Defs = [ESP], Uses = [ESP], neverHasSideEffects = 1, mayStore = 1 in {
735def PUSH32i8 : Ii8<0x6a, RawFrm, (outs), (ins i8imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000736 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000737def PUSH32i16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000738 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000739def PUSH32i32 : Ii32<0x68, RawFrm, (outs), (ins i32imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000740 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000741}
742
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000743let Defs = [ESP, EFLAGS], Uses = [ESP], mayLoad = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000744def POPFD : I<0x9D, RawFrm, (outs), (ins), "popf", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000745let Defs = [ESP], Uses = [ESP, EFLAGS], mayStore = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000746def PUSHFD : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Chengd8434332007-09-26 01:29:06 +0000747
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748let isTwoAddress = 1 in // GR32 = bswap GR32
749 def BSWAP32r : I<0xC8, AddRegFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000750 (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000751 "bswap{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000752 [(set GR32:$dst, (bswap GR32:$src))]>, TB;
753
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000754
Evan Cheng48679f42007-12-14 02:13:44 +0000755// Bit scan instructions.
756let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000757def BSF16rr : I<0xBC, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000758 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000759 [(set GR16:$dst, (X86bsf GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000760def BSF16rm : I<0xBC, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000761 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000762 [(set GR16:$dst, (X86bsf (loadi16 addr:$src))),
763 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000764def BSF32rr : I<0xBC, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000765 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000766 [(set GR32:$dst, (X86bsf GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000767def BSF32rm : I<0xBC, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000768 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000769 [(set GR32:$dst, (X86bsf (loadi32 addr:$src))),
770 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000771
Evan Cheng4e33de92007-12-14 18:49:43 +0000772def BSR16rr : I<0xBD, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000773 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000774 [(set GR16:$dst, (X86bsr GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000775def BSR16rm : I<0xBD, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000776 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000777 [(set GR16:$dst, (X86bsr (loadi16 addr:$src))),
778 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000779def BSR32rr : I<0xBD, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000780 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000781 [(set GR32:$dst, (X86bsr GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000782def BSR32rm : I<0xBD, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000783 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000784 [(set GR32:$dst, (X86bsr (loadi32 addr:$src))),
785 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000786} // Defs = [EFLAGS]
787
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000788let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000789def LEA16r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000790 (outs GR16:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000791 "lea{w}\t{$src|$dst}, {$dst|$src}", []>, OpSize;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000792let isReMaterializable = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000793def LEA32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000794 (outs GR32:$dst), (ins lea32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000795 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000796 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In32BitMode]>;
797
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000798let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000799def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000800 [(X86rep_movs i8)]>, REP;
Evan Chengb783fa32007-07-19 01:14:50 +0000801def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000802 [(X86rep_movs i16)]>, REP, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000803def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000804 [(X86rep_movs i32)]>, REP;
805}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000806
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000807let Defs = [ECX,EDI], Uses = [AL,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000808def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000809 [(X86rep_stos i8)]>, REP;
810let Defs = [ECX,EDI], Uses = [AX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000811def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000812 [(X86rep_stos i16)]>, REP, OpSize;
813let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000814def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000815 [(X86rep_stos i32)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000816
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000817let Defs = [RAX, RDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000818def RDTSC : I<0x31, RawFrm, (outs), (ins), "rdtsc", [(X86rdtsc)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000819 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000820
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000821let isBarrier = 1, hasCtrlDep = 1 in {
Chris Lattner56b941f2008-01-15 21:58:22 +0000822def TRAP : I<0x0B, RawFrm, (outs), (ins), "ud2", [(trap)]>, TB;
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000823}
824
Chris Lattnerc96e27c2009-08-11 16:58:39 +0000825def SYSCALL : I<0x05, RawFrm,
826 (outs), (ins), "syscall", []>, TB;
827def SYSRET : I<0x07, RawFrm,
828 (outs), (ins), "sysret", []>, TB;
829def SYSENTER : I<0x34, RawFrm,
830 (outs), (ins), "sysenter", []>, TB;
831def SYSEXIT : I<0x35, RawFrm,
832 (outs), (ins), "sysexit", []>, TB;
833
834
835
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000836//===----------------------------------------------------------------------===//
837// Input/Output Instructions...
838//
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000839let Defs = [AL], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000840def IN8rr : I<0xEC, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000841 "in{b}\t{%dx, %al|%AL, %DX}", []>;
842let Defs = [AX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000843def IN16rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000844 "in{w}\t{%dx, %ax|%AX, %DX}", []>, OpSize;
845let Defs = [EAX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000846def IN32rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000847 "in{l}\t{%dx, %eax|%EAX, %DX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000849let Defs = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000850def IN8ri : Ii8<0xE4, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000851 "in{b}\t{$port, %al|%AL, $port}", []>;
852let Defs = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000853def IN16ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000854 "in{w}\t{$port, %ax|%AX, $port}", []>, OpSize;
855let Defs = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000856def IN32ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000857 "in{l}\t{$port, %eax|%EAX, $port}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000858
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000859let Uses = [DX, AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000860def OUT8rr : I<0xEE, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000861 "out{b}\t{%al, %dx|%DX, %AL}", []>;
862let Uses = [DX, AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000863def OUT16rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000864 "out{w}\t{%ax, %dx|%DX, %AX}", []>, OpSize;
865let Uses = [DX, EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000866def OUT32rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000867 "out{l}\t{%eax, %dx|%DX, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000868
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000869let Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000870def OUT8ir : Ii8<0xE6, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000871 "out{b}\t{%al, $port|$port, %AL}", []>;
872let Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000873def OUT16ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000874 "out{w}\t{%ax, $port|$port, %AX}", []>, OpSize;
875let Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000876def OUT32ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000877 "out{l}\t{%eax, $port|$port, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000878
879//===----------------------------------------------------------------------===//
880// Move Instructions...
881//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000882let neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000883def MOV8rr : I<0x88, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000884 "mov{b}\t{$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000885def MOV16rr : I<0x89, MRMDestReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000886 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000887def MOV32rr : I<0x89, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000888 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000889}
Evan Cheng6f26e8b2008-06-18 08:13:07 +0000890let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000891def MOV8ri : Ii8 <0xB0, AddRegFrm, (outs GR8 :$dst), (ins i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000892 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000893 [(set GR8:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000894def MOV16ri : Ii16<0xB8, AddRegFrm, (outs GR16:$dst), (ins i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000895 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000896 [(set GR16:$dst, imm:$src)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000897def MOV32ri : Ii32<0xB8, AddRegFrm, (outs GR32:$dst), (ins i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000898 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899 [(set GR32:$dst, imm:$src)]>;
900}
Evan Chengb783fa32007-07-19 01:14:50 +0000901def MOV8mi : Ii8 <0xC6, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000902 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000903 [(store (i8 imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000904def MOV16mi : Ii16<0xC7, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000905 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906 [(store (i16 imm:$src), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000907def MOV32mi : Ii32<0xC7, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000908 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000909 [(store (i32 imm:$src), addr:$dst)]>;
910
Sean Callanan70953a52009-09-10 18:33:42 +0000911def MOV8o8a : Ii8 <0xA0, RawFrm, (outs), (ins i8imm:$src),
912 "mov{b}\t{$src, %al|%al, $src}", []>;
913def MOV16o16a : Ii16 <0xA1, RawFrm, (outs), (ins i16imm:$src),
914 "mov{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
915def MOV32o32a : Ii32 <0xA1, RawFrm, (outs), (ins i32imm:$src),
916 "mov{l}\t{$src, %eax|%eax, $src}", []>;
917
918def MOV8ao8 : Ii8 <0xA2, RawFrm, (outs i8imm:$dst), (ins),
919 "mov{b}\t{%al, $dst|$dst, %al}", []>;
920def MOV16ao16 : Ii16 <0xA3, RawFrm, (outs i16imm:$dst), (ins),
921 "mov{w}\t{%ax, $dst|$dst, %ax}", []>, OpSize;
922def MOV32ao32 : Ii32 <0xA3, RawFrm, (outs i32imm:$dst), (ins),
923 "mov{l}\t{%eax, $dst|$dst, %eax}", []>;
924
Dan Gohman5574cc72008-12-03 18:15:48 +0000925let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000926def MOV8rm : I<0x8A, MRMSrcMem, (outs GR8 :$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000927 "mov{b}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000928 [(set GR8:$dst, (loadi8 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000929def MOV16rm : I<0x8B, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000930 "mov{w}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000931 [(set GR16:$dst, (loadi16 addr:$src))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000932def MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000933 "mov{l}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000934 [(set GR32:$dst, (loadi32 addr:$src))]>;
Evan Cheng4e84e452007-08-30 05:49:43 +0000935}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000936
Evan Chengb783fa32007-07-19 01:14:50 +0000937def MOV8mr : I<0x88, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000938 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000939 [(store GR8:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000940def MOV16mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000941 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000942 [(store GR16:$src, addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000943def MOV32mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000944 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000945 [(store GR32:$src, addr:$dst)]>;
Dan Gohman744d4622009-04-13 16:09:41 +0000946
Dan Gohman1d8ce9c2009-04-27 16:41:36 +0000947// Versions of MOV8rr, MOV8mr, and MOV8rm that use i8mem_NOREX and GR8_NOREX so
948// that they can be used for copying and storing h registers, which can't be
949// encoded when a REX prefix is present.
Dan Gohman2da0db32009-04-15 00:04:23 +0000950let neverHasSideEffects = 1 in
Dan Gohman40ddc362009-04-15 19:48:57 +0000951def MOV8rr_NOREX : I<0x88, MRMDestReg,
952 (outs GR8_NOREX:$dst), (ins GR8_NOREX:$src),
Dan Gohman2da0db32009-04-15 00:04:23 +0000953 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +0000954let mayStore = 1 in
Dan Gohman2da0db32009-04-15 00:04:23 +0000955def MOV8mr_NOREX : I<0x88, MRMDestMem,
956 (outs), (ins i8mem_NOREX:$dst, GR8_NOREX:$src),
957 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +0000958let mayLoad = 1,
959 canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Dan Gohman1d8ce9c2009-04-27 16:41:36 +0000960def MOV8rm_NOREX : I<0x8A, MRMSrcMem,
961 (outs GR8_NOREX:$dst), (ins i8mem_NOREX:$src),
962 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Dan Gohman744d4622009-04-13 16:09:41 +0000963
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000964//===----------------------------------------------------------------------===//
965// Fixed-Register Multiplication and Division Instructions...
966//
967
968// Extra precision multiplication
Evan Cheng55687072007-09-14 21:48:26 +0000969let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Dan Gohman91888f02007-07-31 20:11:57 +0000970def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
972 // This probably ought to be moved to a def : Pat<> if the
973 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +0000974 [(set AL, (mul AL, GR8:$src)),
975 (implicit EFLAGS)]>; // AL,AH = AL*GR8
976
Chris Lattnerc7e96e72008-01-11 07:18:17 +0000977let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000978def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
979 "mul{w}\t$src",
980 []>, OpSize; // AX,DX = AX*GR16
981
Chris Lattnerc7e96e72008-01-11 07:18:17 +0000982let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000983def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
984 "mul{l}\t$src",
985 []>; // EAX,EDX = EAX*GR32
986
Evan Cheng55687072007-09-14 21:48:26 +0000987let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000988def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000989 "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000990 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
991 // This probably ought to be moved to a def : Pat<> if the
992 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +0000993 [(set AL, (mul AL, (loadi8 addr:$src))),
994 (implicit EFLAGS)]>; // AL,AH = AL*[mem8]
995
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000996let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000997let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000998def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +0000999 "mul{w}\t$src",
1000 []>, OpSize; // AX,DX = AX*[mem16]
1001
Evan Cheng55687072007-09-14 21:48:26 +00001002let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001003def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +00001004 "mul{l}\t$src",
1005 []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001006}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001007
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001008let neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +00001009let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001010def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>;
1011 // AL,AH = AL*GR8
Evan Cheng55687072007-09-14 21:48:26 +00001012let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Dan Gohman91888f02007-07-31 20:11:57 +00001013def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001014 OpSize; // AX,DX = AX*GR16
Evan Cheng55687072007-09-14 21:48:26 +00001015let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001016def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>;
1017 // EAX,EDX = EAX*GR32
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001018let mayLoad = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +00001019let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +00001020def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001021 "imul{b}\t$src", []>; // AL,AH = AL*[mem8]
Evan Cheng55687072007-09-14 21:48:26 +00001022let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001023def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001024 "imul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16]
1025let Defs = [EAX,EDX], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001026def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001027 "imul{l}\t$src", []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001028}
Dan Gohmand44572d2008-11-18 21:29:14 +00001029} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001030
1031// unsigned division/remainder
Dale Johannesend8fd3562008-10-07 18:54:28 +00001032let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001033def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001034 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001035let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001036def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001037 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001038let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001039def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001040 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001041let mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +00001042let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001043def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001044 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001045let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001046def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001047 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001048let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001049def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001050 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001051}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001052
1053// Signed division/remainder.
Dale Johannesend8fd3562008-10-07 18:54:28 +00001054let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001055def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001056 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001057let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001058def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001059 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001060let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001061def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001062 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001063let mayLoad = 1, mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +00001064let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001065def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001066 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001067let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001068def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001069 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001070let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001071def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001072 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001073}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001074
1075//===----------------------------------------------------------------------===//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001076// Two address Instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001077//
1078let isTwoAddress = 1 in {
1079
1080// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +00001081let Uses = [EFLAGS] in {
Dan Gohman29b998f2009-08-27 00:14:12 +00001082
1083// X86 doesn't have 8-bit conditional moves. Use a customDAGSchedInserter to
1084// emit control flow. An alternative to this is to mark i8 SELECT as Promote,
1085// however that requires promoting the operands, and can induce additional
Dan Gohman1596dd22009-08-29 22:19:15 +00001086// i8 register pressure. Note that CMOV_GR8 is conservatively considered to
1087// clobber EFLAGS, because if one of the operands is zero, the expansion
1088// could involve an xor.
1089let usesCustomDAGSchedInserter = 1, isTwoAddress = 0, Defs = [EFLAGS] in
Dan Gohman29b998f2009-08-27 00:14:12 +00001090def CMOV_GR8 : I<0, Pseudo,
1091 (outs GR8:$dst), (ins GR8:$src1, GR8:$src2, i8imm:$cond),
1092 "#CMOV_GR8 PSEUDO!",
1093 [(set GR8:$dst, (X86cmov GR8:$src1, GR8:$src2,
1094 imm:$cond, EFLAGS))]>;
1095
Dan Gohman90adb6c2009-08-27 18:16:24 +00001096let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001097def CMOVB16rr : I<0x42, MRMSrcReg, // if <u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001098 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001099 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001100 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001101 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001102 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001103def CMOVB32rr : I<0x42, MRMSrcReg, // if <u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001104 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001105 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001106 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001107 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001108 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001109def CMOVAE16rr: I<0x43, MRMSrcReg, // if >=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001110 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001111 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001112 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001113 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001114 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001115def CMOVAE32rr: I<0x43, MRMSrcReg, // if >=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001116 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001117 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001118 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001119 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001120 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001121def CMOVE16rr : I<0x44, MRMSrcReg, // if ==, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001122 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001123 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001124 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001125 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001126 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001127def CMOVE32rr : I<0x44, MRMSrcReg, // if ==, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001128 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001129 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001130 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001131 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001132 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001133def CMOVNE16rr: I<0x45, MRMSrcReg, // if !=, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001134 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001135 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001136 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001137 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001138 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001139def CMOVNE32rr: I<0x45, MRMSrcReg, // if !=, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001140 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001141 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001142 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001143 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001144 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001145def CMOVBE16rr: I<0x46, MRMSrcReg, // if <=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001146 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001147 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001148 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001149 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001150 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001151def CMOVBE32rr: I<0x46, MRMSrcReg, // if <=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001152 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001153 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001154 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001155 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001156 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001157def CMOVA16rr : I<0x47, MRMSrcReg, // if >u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001158 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001159 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001160 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001161 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001162 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001163def CMOVA32rr : I<0x47, MRMSrcReg, // if >u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001164 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001165 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001166 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001167 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001168 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001169def CMOVL16rr : I<0x4C, MRMSrcReg, // if <s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001170 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001171 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001172 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001173 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001174 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001175def CMOVL32rr : I<0x4C, MRMSrcReg, // if <s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001176 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001177 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001178 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001179 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001180 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001181def CMOVGE16rr: I<0x4D, MRMSrcReg, // if >=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001182 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001183 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001184 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001185 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001186 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001187def CMOVGE32rr: I<0x4D, MRMSrcReg, // if >=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001188 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001189 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001190 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001191 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001192 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001193def CMOVLE16rr: I<0x4E, MRMSrcReg, // if <=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001194 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001195 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001196 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001197 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001198 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001199def CMOVLE32rr: I<0x4E, MRMSrcReg, // if <=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001200 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001201 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001202 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001203 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001204 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001205def CMOVG16rr : I<0x4F, MRMSrcReg, // if >s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001206 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001207 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001208 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001209 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001210 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001211def CMOVG32rr : I<0x4F, MRMSrcReg, // if >s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001212 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001213 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001214 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001215 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001216 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001217def CMOVS16rr : I<0x48, MRMSrcReg, // if signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001218 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001219 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001220 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001221 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001222 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001223def CMOVS32rr : I<0x48, MRMSrcReg, // if signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001224 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001225 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001226 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001227 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001228 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001229def CMOVNS16rr: I<0x49, MRMSrcReg, // if !signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001230 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001231 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001232 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001233 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001234 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001235def CMOVNS32rr: I<0x49, MRMSrcReg, // if !signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001236 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001237 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001238 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001239 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001240 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001241def CMOVP16rr : I<0x4A, MRMSrcReg, // if parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001242 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001243 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001244 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001245 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001246 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247def CMOVP32rr : I<0x4A, MRMSrcReg, // if parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001248 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001249 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001250 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001251 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001252 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253def CMOVNP16rr : I<0x4B, MRMSrcReg, // if !parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001254 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001255 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001256 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001257 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001258 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001259def CMOVNP32rr : I<0x4B, MRMSrcReg, // if !parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001260 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001261 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001262 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001263 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001264 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001265def CMOVO16rr : I<0x40, MRMSrcReg, // if overflow, GR16 = GR16
1266 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1267 "cmovo\t{$src2, $dst|$dst, $src2}",
1268 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1269 X86_COND_O, EFLAGS))]>,
1270 TB, OpSize;
1271def CMOVO32rr : I<0x40, MRMSrcReg, // if overflow, GR32 = GR32
1272 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1273 "cmovo\t{$src2, $dst|$dst, $src2}",
1274 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1275 X86_COND_O, EFLAGS))]>,
Evan Cheng950aac02007-09-25 01:57:46 +00001276 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001277def CMOVNO16rr : I<0x41, MRMSrcReg, // if !overflow, GR16 = GR16
1278 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1279 "cmovno\t{$src2, $dst|$dst, $src2}",
1280 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1281 X86_COND_NO, EFLAGS))]>,
1282 TB, OpSize;
1283def CMOVNO32rr : I<0x41, MRMSrcReg, // if !overflow, GR32 = GR32
1284 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1285 "cmovno\t{$src2, $dst|$dst, $src2}",
1286 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1287 X86_COND_NO, EFLAGS))]>,
1288 TB;
1289} // isCommutable = 1
Evan Cheng926658c2007-10-05 23:13:21 +00001290
1291def CMOVB16rm : I<0x42, MRMSrcMem, // if <u, GR16 = [mem16]
1292 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1293 "cmovb\t{$src2, $dst|$dst, $src2}",
1294 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1295 X86_COND_B, EFLAGS))]>,
1296 TB, OpSize;
1297def CMOVB32rm : I<0x42, MRMSrcMem, // if <u, GR32 = [mem32]
1298 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1299 "cmovb\t{$src2, $dst|$dst, $src2}",
1300 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1301 X86_COND_B, EFLAGS))]>,
1302 TB;
1303def CMOVAE16rm: I<0x43, MRMSrcMem, // if >=u, GR16 = [mem16]
1304 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1305 "cmovae\t{$src2, $dst|$dst, $src2}",
1306 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1307 X86_COND_AE, EFLAGS))]>,
1308 TB, OpSize;
1309def CMOVAE32rm: I<0x43, MRMSrcMem, // if >=u, GR32 = [mem32]
1310 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1311 "cmovae\t{$src2, $dst|$dst, $src2}",
1312 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1313 X86_COND_AE, EFLAGS))]>,
1314 TB;
1315def CMOVE16rm : I<0x44, MRMSrcMem, // if ==, GR16 = [mem16]
1316 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1317 "cmove\t{$src2, $dst|$dst, $src2}",
1318 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1319 X86_COND_E, EFLAGS))]>,
1320 TB, OpSize;
1321def CMOVE32rm : I<0x44, MRMSrcMem, // if ==, GR32 = [mem32]
1322 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1323 "cmove\t{$src2, $dst|$dst, $src2}",
1324 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1325 X86_COND_E, EFLAGS))]>,
1326 TB;
1327def CMOVNE16rm: I<0x45, MRMSrcMem, // if !=, GR16 = [mem16]
1328 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1329 "cmovne\t{$src2, $dst|$dst, $src2}",
1330 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1331 X86_COND_NE, EFLAGS))]>,
1332 TB, OpSize;
1333def CMOVNE32rm: I<0x45, MRMSrcMem, // if !=, GR32 = [mem32]
1334 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1335 "cmovne\t{$src2, $dst|$dst, $src2}",
1336 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1337 X86_COND_NE, EFLAGS))]>,
1338 TB;
1339def CMOVBE16rm: I<0x46, MRMSrcMem, // if <=u, GR16 = [mem16]
1340 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1341 "cmovbe\t{$src2, $dst|$dst, $src2}",
1342 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1343 X86_COND_BE, EFLAGS))]>,
1344 TB, OpSize;
1345def CMOVBE32rm: I<0x46, MRMSrcMem, // if <=u, GR32 = [mem32]
1346 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1347 "cmovbe\t{$src2, $dst|$dst, $src2}",
1348 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1349 X86_COND_BE, EFLAGS))]>,
1350 TB;
1351def CMOVA16rm : I<0x47, MRMSrcMem, // if >u, GR16 = [mem16]
1352 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1353 "cmova\t{$src2, $dst|$dst, $src2}",
1354 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1355 X86_COND_A, EFLAGS))]>,
1356 TB, OpSize;
1357def CMOVA32rm : I<0x47, MRMSrcMem, // if >u, GR32 = [mem32]
1358 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1359 "cmova\t{$src2, $dst|$dst, $src2}",
1360 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1361 X86_COND_A, EFLAGS))]>,
1362 TB;
1363def CMOVL16rm : I<0x4C, MRMSrcMem, // if <s, GR16 = [mem16]
1364 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1365 "cmovl\t{$src2, $dst|$dst, $src2}",
1366 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1367 X86_COND_L, EFLAGS))]>,
1368 TB, OpSize;
1369def CMOVL32rm : I<0x4C, MRMSrcMem, // if <s, GR32 = [mem32]
1370 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1371 "cmovl\t{$src2, $dst|$dst, $src2}",
1372 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1373 X86_COND_L, EFLAGS))]>,
1374 TB;
1375def CMOVGE16rm: I<0x4D, MRMSrcMem, // if >=s, GR16 = [mem16]
1376 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1377 "cmovge\t{$src2, $dst|$dst, $src2}",
1378 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1379 X86_COND_GE, EFLAGS))]>,
1380 TB, OpSize;
1381def CMOVGE32rm: I<0x4D, MRMSrcMem, // if >=s, GR32 = [mem32]
1382 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1383 "cmovge\t{$src2, $dst|$dst, $src2}",
1384 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1385 X86_COND_GE, EFLAGS))]>,
1386 TB;
1387def CMOVLE16rm: I<0x4E, MRMSrcMem, // if <=s, GR16 = [mem16]
1388 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1389 "cmovle\t{$src2, $dst|$dst, $src2}",
1390 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1391 X86_COND_LE, EFLAGS))]>,
1392 TB, OpSize;
1393def CMOVLE32rm: I<0x4E, MRMSrcMem, // if <=s, GR32 = [mem32]
1394 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1395 "cmovle\t{$src2, $dst|$dst, $src2}",
1396 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1397 X86_COND_LE, EFLAGS))]>,
1398 TB;
1399def CMOVG16rm : I<0x4F, MRMSrcMem, // if >s, GR16 = [mem16]
1400 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1401 "cmovg\t{$src2, $dst|$dst, $src2}",
1402 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1403 X86_COND_G, EFLAGS))]>,
1404 TB, OpSize;
1405def CMOVG32rm : I<0x4F, MRMSrcMem, // if >s, GR32 = [mem32]
1406 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1407 "cmovg\t{$src2, $dst|$dst, $src2}",
1408 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1409 X86_COND_G, EFLAGS))]>,
1410 TB;
1411def CMOVS16rm : I<0x48, MRMSrcMem, // if signed, GR16 = [mem16]
1412 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1413 "cmovs\t{$src2, $dst|$dst, $src2}",
1414 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1415 X86_COND_S, EFLAGS))]>,
1416 TB, OpSize;
1417def CMOVS32rm : I<0x48, MRMSrcMem, // if signed, GR32 = [mem32]
1418 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1419 "cmovs\t{$src2, $dst|$dst, $src2}",
1420 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1421 X86_COND_S, EFLAGS))]>,
1422 TB;
1423def CMOVNS16rm: I<0x49, MRMSrcMem, // if !signed, GR16 = [mem16]
1424 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1425 "cmovns\t{$src2, $dst|$dst, $src2}",
1426 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1427 X86_COND_NS, EFLAGS))]>,
1428 TB, OpSize;
1429def CMOVNS32rm: I<0x49, MRMSrcMem, // if !signed, GR32 = [mem32]
1430 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1431 "cmovns\t{$src2, $dst|$dst, $src2}",
1432 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1433 X86_COND_NS, EFLAGS))]>,
1434 TB;
1435def CMOVP16rm : I<0x4A, MRMSrcMem, // if parity, GR16 = [mem16]
1436 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1437 "cmovp\t{$src2, $dst|$dst, $src2}",
1438 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1439 X86_COND_P, EFLAGS))]>,
1440 TB, OpSize;
1441def CMOVP32rm : I<0x4A, MRMSrcMem, // if parity, GR32 = [mem32]
1442 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1443 "cmovp\t{$src2, $dst|$dst, $src2}",
1444 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1445 X86_COND_P, EFLAGS))]>,
1446 TB;
1447def CMOVNP16rm : I<0x4B, MRMSrcMem, // if !parity, GR16 = [mem16]
1448 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1449 "cmovnp\t{$src2, $dst|$dst, $src2}",
1450 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1451 X86_COND_NP, EFLAGS))]>,
1452 TB, OpSize;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001453def CMOVNP32rm : I<0x4B, MRMSrcMem, // if !parity, GR32 = [mem32]
1454 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1455 "cmovnp\t{$src2, $dst|$dst, $src2}",
1456 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1457 X86_COND_NP, EFLAGS))]>,
1458 TB;
1459def CMOVO16rm : I<0x40, MRMSrcMem, // if overflow, GR16 = [mem16]
1460 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1461 "cmovo\t{$src2, $dst|$dst, $src2}",
1462 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1463 X86_COND_O, EFLAGS))]>,
1464 TB, OpSize;
1465def CMOVO32rm : I<0x40, MRMSrcMem, // if overflow, GR32 = [mem32]
1466 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1467 "cmovo\t{$src2, $dst|$dst, $src2}",
1468 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1469 X86_COND_O, EFLAGS))]>,
1470 TB;
1471def CMOVNO16rm : I<0x41, MRMSrcMem, // if !overflow, GR16 = [mem16]
1472 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1473 "cmovno\t{$src2, $dst|$dst, $src2}",
1474 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1475 X86_COND_NO, EFLAGS))]>,
1476 TB, OpSize;
1477def CMOVNO32rm : I<0x41, MRMSrcMem, // if !overflow, GR32 = [mem32]
1478 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1479 "cmovno\t{$src2, $dst|$dst, $src2}",
1480 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1481 X86_COND_NO, EFLAGS))]>,
1482 TB;
Evan Cheng950aac02007-09-25 01:57:46 +00001483} // Uses = [EFLAGS]
1484
1485
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001486// unary instructions
1487let CodeSize = 2 in {
Evan Cheng55687072007-09-14 21:48:26 +00001488let Defs = [EFLAGS] in {
Dan Gohman91888f02007-07-31 20:11:57 +00001489def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001490 [(set GR8:$dst, (ineg GR8:$src)),
1491 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001492def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001493 [(set GR16:$dst, (ineg GR16:$src)),
1494 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001495def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001496 [(set GR32:$dst, (ineg GR32:$src)),
1497 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001498let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001499 def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001500 [(store (ineg (loadi8 addr:$dst)), addr:$dst),
1501 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001502 def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001503 [(store (ineg (loadi16 addr:$dst)), addr:$dst),
1504 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001505 def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001506 [(store (ineg (loadi32 addr:$dst)), addr:$dst),
1507 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001508}
Evan Cheng55687072007-09-14 21:48:26 +00001509} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001510
Evan Chengc6cee682009-01-21 02:09:05 +00001511// Match xor -1 to not. Favors these over a move imm + xor to save code size.
1512let AddedComplexity = 15 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001513def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001514 [(set GR8:$dst, (not GR8:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001515def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001516 [(set GR16:$dst, (not GR16:$src))]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001517def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001518 [(set GR32:$dst, (not GR32:$src))]>;
Evan Chengc6cee682009-01-21 02:09:05 +00001519}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001520let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001521 def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001522 [(store (not (loadi8 addr:$dst)), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001523 def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001524 [(store (not (loadi16 addr:$dst)), addr:$dst)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001525 def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001526 [(store (not (loadi32 addr:$dst)), addr:$dst)]>;
1527}
1528} // CodeSize
1529
1530// TODO: inc/dec is slow for P4, but fast for Pentium-M.
Evan Cheng55687072007-09-14 21:48:26 +00001531let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001532let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001533def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001534 [(set GR8:$dst, (add GR8:$src, 1)),
1535 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001536let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001537def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001538 [(set GR16:$dst, (add GR16:$src, 1)),
1539 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001540 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001541def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001542 [(set GR32:$dst, (add GR32:$src, 1)),
1543 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001544}
1545let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001546 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001547 [(store (add (loadi8 addr:$dst), 1), addr:$dst),
1548 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001549 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001550 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
1551 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001552 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001553 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001554 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
1555 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001556 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001557}
1558
1559let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001560def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001561 [(set GR8:$dst, (add GR8:$src, -1)),
1562 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001563let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001564def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001565 [(set GR16:$dst, (add GR16:$src, -1)),
1566 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001567 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001568def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001569 [(set GR32:$dst, (add GR32:$src, -1)),
1570 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001571}
1572
1573let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001574 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001575 [(store (add (loadi8 addr:$dst), -1), addr:$dst),
1576 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001577 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001578 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
1579 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001580 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001581 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001582 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
1583 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001584 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001585}
Evan Cheng55687072007-09-14 21:48:26 +00001586} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001587
1588// Logical operators...
Evan Cheng55687072007-09-14 21:48:26 +00001589let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001590let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y
1591def AND8rr : I<0x20, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001592 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001593 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001594 [(set GR8:$dst, (and GR8:$src1, GR8:$src2)),
1595 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001596def AND16rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001597 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001598 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001599 [(set GR16:$dst, (and GR16:$src1, GR16:$src2)),
1600 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001601def AND32rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001602 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001603 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001604 [(set GR32:$dst, (and GR32:$src1, GR32:$src2)),
1605 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001606}
1607
1608def AND8rm : I<0x22, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001609 (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001610 "and{b}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001611 [(set GR8:$dst, (and GR8:$src1, (loadi8 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001612 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001613def AND16rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001614 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001615 "and{w}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001616 [(set GR16:$dst, (and GR16:$src1, (loadi16 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001617 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001618def AND32rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001619 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001620 "and{l}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001621 [(set GR32:$dst, (and GR32:$src1, (loadi32 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001622 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001623
1624def AND8ri : Ii8<0x80, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001625 (outs GR8 :$dst), (ins GR8 :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001626 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001627 [(set GR8:$dst, (and GR8:$src1, imm:$src2)),
1628 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001629def AND16ri : Ii16<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001630 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001631 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001632 [(set GR16:$dst, (and GR16:$src1, imm:$src2)),
1633 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001634def AND32ri : Ii32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001635 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001636 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001637 [(set GR32:$dst, (and GR32:$src1, imm:$src2)),
1638 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001639def AND16ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001640 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001641 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001642 [(set GR16:$dst, (and GR16:$src1, i16immSExt8:$src2)),
1643 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001644 OpSize;
1645def AND32ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001646 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001647 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001648 [(set GR32:$dst, (and GR32:$src1, i32immSExt8:$src2)),
1649 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001650
1651let isTwoAddress = 0 in {
1652 def AND8mr : I<0x20, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001653 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001654 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001655 [(store (and (load addr:$dst), GR8:$src), addr:$dst),
1656 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001657 def AND16mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001658 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001659 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001660 [(store (and (load addr:$dst), GR16:$src), addr:$dst),
1661 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001662 OpSize;
1663 def AND32mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001664 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001665 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001666 [(store (and (load addr:$dst), GR32:$src), addr:$dst),
1667 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001668 def AND8mi : Ii8<0x80, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001669 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001670 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001671 [(store (and (loadi8 addr:$dst), imm:$src), addr:$dst),
1672 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001673 def AND16mi : Ii16<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001674 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001675 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001676 [(store (and (loadi16 addr:$dst), imm:$src), addr:$dst),
1677 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001678 OpSize;
1679 def AND32mi : Ii32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001680 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001681 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001682 [(store (and (loadi32 addr:$dst), imm:$src), addr:$dst),
1683 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001684 def AND16mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001685 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001686 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001687 [(store (and (load addr:$dst), i16immSExt8:$src), addr:$dst),
1688 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001689 OpSize;
1690 def AND32mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001691 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001692 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001693 [(store (and (load addr:$dst), i32immSExt8:$src), addr:$dst),
1694 (implicit EFLAGS)]>;
Sean Callanan251676e2009-09-02 00:55:49 +00001695
1696 def AND8i8 : Ii8<0x24, RawFrm, (outs), (ins i8imm:$src),
1697 "and{b}\t{$src, %al|%al, $src}", []>;
1698 def AND16i16 : Ii16<0x25, RawFrm, (outs), (ins i16imm:$src),
1699 "and{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1700 def AND32i32 : Ii32<0x25, RawFrm, (outs), (ins i32imm:$src),
1701 "and{l}\t{$src, %eax|%eax, $src}", []>;
1702
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001703}
1704
1705
1706let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y
Evan Chengb783fa32007-07-19 01:14:50 +00001707def OR8rr : I<0x08, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001708 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001709 [(set GR8:$dst, (or GR8:$src1, GR8:$src2)),
1710 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001711def OR16rr : I<0x09, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001712 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001713 [(set GR16:$dst, (or GR16:$src1, GR16:$src2)),
1714 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001715def OR32rr : I<0x09, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001716 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001717 [(set GR32:$dst, (or GR32:$src1, GR32:$src2)),
1718 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001719}
Evan Chengb783fa32007-07-19 01:14:50 +00001720def OR8rm : I<0x0A, MRMSrcMem , (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001721 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001722 [(set GR8:$dst, (or GR8:$src1, (load addr:$src2))),
1723 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001724def OR16rm : I<0x0B, MRMSrcMem , (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001725 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001726 [(set GR16:$dst, (or GR16:$src1, (load addr:$src2))),
1727 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001728def OR32rm : I<0x0B, MRMSrcMem , (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001729 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001730 [(set GR32:$dst, (or GR32:$src1, (load addr:$src2))),
1731 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001732
Evan Chengb783fa32007-07-19 01:14:50 +00001733def OR8ri : Ii8 <0x80, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001734 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001735 [(set GR8:$dst, (or GR8:$src1, imm:$src2)),
1736 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001737def OR16ri : Ii16<0x81, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001738 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001739 [(set GR16:$dst, (or GR16:$src1, imm:$src2)),
1740 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001741def OR32ri : Ii32<0x81, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001742 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001743 [(set GR32:$dst, (or GR32:$src1, imm:$src2)),
1744 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001745
Evan Chengb783fa32007-07-19 01:14:50 +00001746def OR16ri8 : Ii8<0x83, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001747 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001748 [(set GR16:$dst, (or GR16:$src1, i16immSExt8:$src2)),
1749 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001750def OR32ri8 : Ii8<0x83, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001751 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001752 [(set GR32:$dst, (or GR32:$src1, i32immSExt8:$src2)),
1753 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001754let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001755 def OR8mr : I<0x08, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001756 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001757 [(store (or (load addr:$dst), GR8:$src), addr:$dst),
1758 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001759 def OR16mr : I<0x09, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001760 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001761 [(store (or (load addr:$dst), GR16:$src), addr:$dst),
1762 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001763 def OR32mr : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001764 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001765 [(store (or (load addr:$dst), GR32:$src), addr:$dst),
1766 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001767 def OR8mi : Ii8<0x80, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001768 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001769 [(store (or (loadi8 addr:$dst), imm:$src), addr:$dst),
1770 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001771 def OR16mi : Ii16<0x81, MRM1m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001772 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001773 [(store (or (loadi16 addr:$dst), imm:$src), addr:$dst),
1774 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001775 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001776 def OR32mi : Ii32<0x81, MRM1m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001777 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001778 [(store (or (loadi32 addr:$dst), imm:$src), addr:$dst),
1779 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001780 def OR16mi8 : Ii8<0x83, MRM1m, (outs), (ins i16mem:$dst, i16i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001781 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001782 [(store (or (load addr:$dst), i16immSExt8:$src), addr:$dst),
1783 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001784 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001785 def OR32mi8 : Ii8<0x83, MRM1m, (outs), (ins i32mem:$dst, i32i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001786 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001787 [(store (or (load addr:$dst), i32immSExt8:$src), addr:$dst),
1788 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001789} // isTwoAddress = 0
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001790
1791
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001792let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001793 def XOR8rr : I<0x30, MRMDestReg,
1794 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
1795 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001796 [(set GR8:$dst, (xor GR8:$src1, GR8:$src2)),
1797 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001798 def XOR16rr : I<0x31, MRMDestReg,
1799 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1800 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001801 [(set GR16:$dst, (xor GR16:$src1, GR16:$src2)),
1802 (implicit EFLAGS)]>, OpSize;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001803 def XOR32rr : I<0x31, MRMDestReg,
1804 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1805 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001806 [(set GR32:$dst, (xor GR32:$src1, GR32:$src2)),
1807 (implicit EFLAGS)]>;
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001808} // isCommutable = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001809
1810def XOR8rm : I<0x32, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001811 (outs GR8 :$dst), (ins GR8:$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001812 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001813 [(set GR8:$dst, (xor GR8:$src1, (load addr:$src2))),
1814 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001815def XOR16rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001816 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001817 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001818 [(set GR16:$dst, (xor GR16:$src1, (load addr:$src2))),
1819 (implicit EFLAGS)]>,
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001820 OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001821def XOR32rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001822 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001823 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001824 [(set GR32:$dst, (xor GR32:$src1, (load addr:$src2))),
1825 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001826
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001827def XOR8ri : Ii8<0x80, MRM6r,
1828 (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
1829 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001830 [(set GR8:$dst, (xor GR8:$src1, imm:$src2)),
1831 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001832def XOR16ri : Ii16<0x81, MRM6r,
1833 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
1834 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001835 [(set GR16:$dst, (xor GR16:$src1, imm:$src2)),
1836 (implicit EFLAGS)]>, OpSize;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001837def XOR32ri : Ii32<0x81, MRM6r,
1838 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
1839 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001840 [(set GR32:$dst, (xor GR32:$src1, imm:$src2)),
1841 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001842def XOR16ri8 : Ii8<0x83, MRM6r,
1843 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
1844 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001845 [(set GR16:$dst, (xor GR16:$src1, i16immSExt8:$src2)),
1846 (implicit EFLAGS)]>,
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001847 OpSize;
1848def XOR32ri8 : Ii8<0x83, MRM6r,
1849 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
1850 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001851 [(set GR32:$dst, (xor GR32:$src1, i32immSExt8:$src2)),
1852 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001853
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001854let isTwoAddress = 0 in {
1855 def XOR8mr : I<0x30, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001856 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001857 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001858 [(store (xor (load addr:$dst), GR8:$src), addr:$dst),
1859 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001860 def XOR16mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001861 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001862 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001863 [(store (xor (load addr:$dst), GR16:$src), addr:$dst),
1864 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001865 OpSize;
1866 def XOR32mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001867 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001868 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001869 [(store (xor (load addr:$dst), GR32:$src), addr:$dst),
1870 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001871 def XOR8mi : Ii8<0x80, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001872 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001873 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001874 [(store (xor (loadi8 addr:$dst), imm:$src), addr:$dst),
1875 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001876 def XOR16mi : Ii16<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001877 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001878 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001879 [(store (xor (loadi16 addr:$dst), imm:$src), addr:$dst),
1880 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001881 OpSize;
1882 def XOR32mi : Ii32<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001883 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001884 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001885 [(store (xor (loadi32 addr:$dst), imm:$src), addr:$dst),
1886 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001887 def XOR16mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001888 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001889 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001890 [(store (xor (load addr:$dst), i16immSExt8:$src), addr:$dst),
1891 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001892 OpSize;
1893 def XOR32mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001894 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001895 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001896 [(store (xor (load addr:$dst), i32immSExt8:$src), addr:$dst),
1897 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001898} // isTwoAddress = 0
Evan Cheng55687072007-09-14 21:48:26 +00001899} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001900
1901// Shift instructions
Evan Cheng55687072007-09-14 21:48:26 +00001902let Defs = [EFLAGS] in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001903let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001904def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001905 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001906 [(set GR8:$dst, (shl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001907def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001908 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001909 [(set GR16:$dst, (shl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001910def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001911 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001912 [(set GR32:$dst, (shl GR32:$src, CL))]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001913} // Uses = [CL]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001914
Evan Chengb783fa32007-07-19 01:14:50 +00001915def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001916 "shl{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001917 [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))]>;
1918let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +00001919def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001920 "shl{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001921 [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001922def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001923 "shl{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001924 [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf4005a82008-01-11 18:00:50 +00001925// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
1926// cheaper.
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001927} // isConvertibleToThreeAddress = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001928
1929let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001930 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001931 def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001932 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001933 [(store (shl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001934 def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001935 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001936 [(store (shl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001937 def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001938 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001939 [(store (shl (loadi32 addr:$dst), CL), addr:$dst)]>;
1940 }
Evan Chengb783fa32007-07-19 01:14:50 +00001941 def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001942 "shl{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001943 [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001944 def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001945 "shl{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001946 [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1947 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001948 def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001949 "shl{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001950 [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1951
1952 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001953 def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001954 "shl{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001955 [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001956 def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001957 "shl{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001958 [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1959 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001960 def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001961 "shl{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001962 [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1963}
1964
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001965let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001966def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001967 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001968 [(set GR8:$dst, (srl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001969def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001970 "shr{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001971 [(set GR16:$dst, (srl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001972def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001973 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001974 [(set GR32:$dst, (srl GR32:$src, CL))]>;
1975}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001976
Evan Chengb783fa32007-07-19 01:14:50 +00001977def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001978 "shr{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001979 [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001980def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001981 "shr{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001982 [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001983def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001984 "shr{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001985 [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))]>;
1986
1987// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001988def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001989 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001990 [(set GR8:$dst, (srl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001991def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001992 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001993 [(set GR16:$dst, (srl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001994def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001995 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001996 [(set GR32:$dst, (srl GR32:$src1, (i8 1)))]>;
1997
1998let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001999 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002000 def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002001 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002002 [(store (srl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002003 def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002004 "shr{w}\t{%cl, $dst|$dst, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002005 [(store (srl (loadi16 addr:$dst), CL), addr:$dst)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002006 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002007 def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002008 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002009 [(store (srl (loadi32 addr:$dst), CL), addr:$dst)]>;
2010 }
Evan Chengb783fa32007-07-19 01:14:50 +00002011 def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002012 "shr{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002013 [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002014 def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002015 "shr{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002016 [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2017 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002018 def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002019 "shr{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002020 [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2021
2022 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002023 def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002024 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002025 [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002026 def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002027 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002028 [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002029 def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002030 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002031 [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2032}
2033
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002034let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002035def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002036 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002037 [(set GR8:$dst, (sra GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002038def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002039 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002040 [(set GR16:$dst, (sra GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002041def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002042 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002043 [(set GR32:$dst, (sra GR32:$src, CL))]>;
2044}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002045
Evan Chengb783fa32007-07-19 01:14:50 +00002046def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002047 "sar{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002048 [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002049def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002050 "sar{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002051 [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))]>,
2052 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002053def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002054 "sar{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002055 [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))]>;
2056
2057// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002058def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002059 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002060 [(set GR8:$dst, (sra GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002061def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002062 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002063 [(set GR16:$dst, (sra GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002064def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002065 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002066 [(set GR32:$dst, (sra GR32:$src1, (i8 1)))]>;
2067
2068let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002069 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002070 def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002071 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002072 [(store (sra (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002073 def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002074 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002075 [(store (sra (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002076 def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002077 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002078 [(store (sra (loadi32 addr:$dst), CL), addr:$dst)]>;
2079 }
Evan Chengb783fa32007-07-19 01:14:50 +00002080 def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002081 "sar{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002082 [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002083 def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002084 "sar{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002085 [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2086 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002087 def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002088 "sar{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002089 [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2090
2091 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002092 def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002093 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002094 [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002095 def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002096 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002097 [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2098 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002099 def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002100 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002101 [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2102}
2103
2104// Rotate instructions
2105// FIXME: provide shorter instructions when imm8 == 1
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002106let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002107def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002108 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002109 [(set GR8:$dst, (rotl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002110def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002111 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002112 [(set GR16:$dst, (rotl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002113def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002114 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002115 [(set GR32:$dst, (rotl GR32:$src, CL))]>;
2116}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002117
Evan Chengb783fa32007-07-19 01:14:50 +00002118def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002119 "rol{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002120 [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002121def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002122 "rol{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002123 [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002124def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002125 "rol{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002126 [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))]>;
2127
2128// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002129def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002130 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002131 [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002132def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002133 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002134 [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002135def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002136 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002137 [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))]>;
2138
2139let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002140 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002141 def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002142 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002143 [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002144 def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002145 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002146 [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002147 def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002148 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002149 [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)]>;
2150 }
Evan Chengb783fa32007-07-19 01:14:50 +00002151 def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002152 "rol{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002153 [(store (rotl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002154 def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002155 "rol{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002156 [(store (rotl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2157 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002158 def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002159 "rol{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002160 [(store (rotl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2161
2162 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002163 def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002164 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002165 [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002166 def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002167 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002168 [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2169 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002170 def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002171 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002172 [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2173}
2174
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002175let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002176def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002177 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002178 [(set GR8:$dst, (rotr GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002179def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002180 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002181 [(set GR16:$dst, (rotr GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002182def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002183 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002184 [(set GR32:$dst, (rotr GR32:$src, CL))]>;
2185}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002186
Evan Chengb783fa32007-07-19 01:14:50 +00002187def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002188 "ror{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002189 [(set GR8:$dst, (rotr GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002190def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002191 "ror{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002192 [(set GR16:$dst, (rotr GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002193def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002194 "ror{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002195 [(set GR32:$dst, (rotr GR32:$src1, (i8 imm:$src2)))]>;
2196
2197// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002198def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002199 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002200 [(set GR8:$dst, (rotr GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002201def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002202 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002203 [(set GR16:$dst, (rotr GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002204def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002205 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002206 [(set GR32:$dst, (rotr GR32:$src1, (i8 1)))]>;
2207
2208let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002209 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002210 def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002211 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002212 [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002213 def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002214 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002215 [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002216 def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002217 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002218 [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)]>;
2219 }
Evan Chengb783fa32007-07-19 01:14:50 +00002220 def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002221 "ror{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002222 [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002223 def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002224 "ror{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002225 [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2226 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002227 def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002228 "ror{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002229 [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2230
2231 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002232 def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002233 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002234 [(store (rotr (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002235 def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002236 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002237 [(store (rotr (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2238 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002239 def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002240 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002241 [(store (rotr (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2242}
2243
2244
2245
2246// Double shift instructions (generalizations of rotate)
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002247let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002248def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002249 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002250 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002251def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002252 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002253 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002254def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002255 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002256 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002257 TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002258def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002259 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002260 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002261 TB, OpSize;
2262}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002263
2264let isCommutable = 1 in { // These instructions commute to each other.
2265def SHLD32rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002266 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002267 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002268 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2,
2269 (i8 imm:$src3)))]>,
2270 TB;
2271def SHRD32rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002272 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002273 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002274 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2,
2275 (i8 imm:$src3)))]>,
2276 TB;
2277def SHLD16rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002278 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002279 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002280 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2,
2281 (i8 imm:$src3)))]>,
2282 TB, OpSize;
2283def SHRD16rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002284 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002285 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002286 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2,
2287 (i8 imm:$src3)))]>,
2288 TB, OpSize;
2289}
2290
2291let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002292 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002293 def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002294 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002295 [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002296 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002297 def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002298 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002299 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002300 addr:$dst)]>, TB;
2301 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002302 def SHLD32mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002303 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002304 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002305 [(store (X86shld (loadi32 addr:$dst), GR32:$src2,
2306 (i8 imm:$src3)), addr:$dst)]>,
2307 TB;
2308 def SHRD32mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002309 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002310 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002311 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2,
2312 (i8 imm:$src3)), addr:$dst)]>,
2313 TB;
2314
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002315 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002316 def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002317 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002318 [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002319 addr:$dst)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002320 def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002321 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002322 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002323 addr:$dst)]>, TB, OpSize;
2324 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002325 def SHLD16mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002326 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002327 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002328 [(store (X86shld (loadi16 addr:$dst), GR16:$src2,
2329 (i8 imm:$src3)), addr:$dst)]>,
2330 TB, OpSize;
2331 def SHRD16mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002332 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002333 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002334 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2,
2335 (i8 imm:$src3)), addr:$dst)]>,
2336 TB, OpSize;
2337}
Evan Cheng55687072007-09-14 21:48:26 +00002338} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002339
2340
2341// Arithmetic.
Evan Cheng55687072007-09-14 21:48:26 +00002342let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002343let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y
Bill Wendlingae034ed2008-12-12 00:56:36 +00002344// Register-Register Addition
2345def ADD8rr : I<0x00, MRMDestReg, (outs GR8 :$dst),
2346 (ins GR8 :$src1, GR8 :$src2),
2347 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002348 [(set GR8:$dst, (add GR8:$src1, GR8:$src2)),
Bill Wendlingae034ed2008-12-12 00:56:36 +00002349 (implicit EFLAGS)]>;
2350
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002351let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002352// Register-Register Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002353def ADD16rr : I<0x01, MRMDestReg, (outs GR16:$dst),
2354 (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002355 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002356 [(set GR16:$dst, (add GR16:$src1, GR16:$src2)),
2357 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002358def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst),
2359 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002360 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002361 [(set GR32:$dst, (add GR32:$src1, GR32:$src2)),
2362 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002363} // end isConvertibleToThreeAddress
2364} // end isCommutable
Bill Wendlingae034ed2008-12-12 00:56:36 +00002365
2366// Register-Memory Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002367def ADD8rm : I<0x02, MRMSrcMem, (outs GR8 :$dst),
2368 (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002369 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002370 [(set GR8:$dst, (add GR8:$src1, (load addr:$src2))),
2371 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002372def ADD16rm : I<0x03, MRMSrcMem, (outs GR16:$dst),
2373 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002374 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002375 [(set GR16:$dst, (add GR16:$src1, (load addr:$src2))),
2376 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002377def ADD32rm : I<0x03, MRMSrcMem, (outs GR32:$dst),
2378 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002379 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002380 [(set GR32:$dst, (add GR32:$src1, (load addr:$src2))),
2381 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002382
Bill Wendlingae034ed2008-12-12 00:56:36 +00002383// Register-Integer Addition
2384def ADD8ri : Ii8<0x80, MRM0r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2385 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002386 [(set GR8:$dst, (add GR8:$src1, imm:$src2)),
2387 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002388
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002389let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002390// Register-Integer Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002391def ADD16ri : Ii16<0x81, MRM0r, (outs GR16:$dst),
2392 (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002393 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002394 [(set GR16:$dst, (add GR16:$src1, imm:$src2)),
2395 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002396def ADD32ri : Ii32<0x81, MRM0r, (outs GR32:$dst),
2397 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002398 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002399 [(set GR32:$dst, (add GR32:$src1, imm:$src2)),
2400 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002401def ADD16ri8 : Ii8<0x83, MRM0r, (outs GR16:$dst),
2402 (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002403 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002404 [(set GR16:$dst, (add GR16:$src1, i16immSExt8:$src2)),
2405 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002406def ADD32ri8 : Ii8<0x83, MRM0r, (outs GR32:$dst),
2407 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002408 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002409 [(set GR32:$dst, (add GR32:$src1, i32immSExt8:$src2)),
2410 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002411}
2412
2413let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002414 // Memory-Register Addition
Bill Wendlingf5399032008-12-12 21:15:41 +00002415 def ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002416 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002417 [(store (add (load addr:$dst), GR8:$src2), addr:$dst),
2418 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002419 def ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002420 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002421 [(store (add (load addr:$dst), GR16:$src2), addr:$dst),
2422 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002423 def ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002424 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002425 [(store (add (load addr:$dst), GR32:$src2), addr:$dst),
2426 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002427 def ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002428 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002429 [(store (add (loadi8 addr:$dst), imm:$src2), addr:$dst),
2430 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002431 def ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002432 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002433 [(store (add (loadi16 addr:$dst), imm:$src2), addr:$dst),
2434 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002435 def ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002436 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002437 [(store (add (loadi32 addr:$dst), imm:$src2), addr:$dst),
2438 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002439 def ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002440 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002441 [(store (add (load addr:$dst), i16immSExt8:$src2),
2442 addr:$dst),
2443 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002444 def ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002445 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002446 [(store (add (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002447 addr:$dst),
2448 (implicit EFLAGS)]>;
Sean Callanan0316b342009-08-11 21:26:06 +00002449
2450 // addition to rAX
2451 def ADD8i8 : Ii8<0x04, RawFrm, (outs), (ins i8imm:$src),
Sean Callanan251676e2009-09-02 00:55:49 +00002452 "add{b}\t{$src, %al|%al, $src}", []>;
Sean Callanan0316b342009-08-11 21:26:06 +00002453 def ADD16i16 : Ii16<0x05, RawFrm, (outs), (ins i16imm:$src),
Sean Callanan251676e2009-09-02 00:55:49 +00002454 "add{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
Sean Callanan0316b342009-08-11 21:26:06 +00002455 def ADD32i32 : Ii32<0x05, RawFrm, (outs), (ins i32imm:$src),
Sean Callanan251676e2009-09-02 00:55:49 +00002456 "add{l}\t{$src, %eax|%eax, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002457}
2458
Evan Cheng259471d2007-10-05 17:59:57 +00002459let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002460let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y
Dale Johannesen747fe522009-06-02 03:12:52 +00002461def ADC8rr : I<0x10, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002462 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002463 [(set GR8:$dst, (adde GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002464def ADC16rr : I<0x11, MRMDestReg, (outs GR16:$dst),
2465 (ins GR16:$src1, GR16:$src2),
2466 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002467 [(set GR16:$dst, (adde GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002468def ADC32rr : I<0x11, MRMDestReg, (outs GR32:$dst),
2469 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002470 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002471 [(set GR32:$dst, (adde GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002472}
Dale Johannesen06b83f12009-05-18 17:44:15 +00002473def ADC8rm : I<0x12, MRMSrcMem , (outs GR8:$dst),
2474 (ins GR8:$src1, i8mem:$src2),
2475 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002476 [(set GR8:$dst, (adde GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002477def ADC16rm : I<0x13, MRMSrcMem , (outs GR16:$dst),
2478 (ins GR16:$src1, i16mem:$src2),
2479 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002480 [(set GR16:$dst, (adde GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002481 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002482def ADC32rm : I<0x13, MRMSrcMem , (outs GR32:$dst),
2483 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002484 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002485 [(set GR32:$dst, (adde GR32:$src1, (load addr:$src2)))]>;
2486def ADC8ri : Ii8<0x80, MRM2r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002487 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002488 [(set GR8:$dst, (adde GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002489def ADC16ri : Ii16<0x81, MRM2r, (outs GR16:$dst),
2490 (ins GR16:$src1, i16imm:$src2),
2491 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002492 [(set GR16:$dst, (adde GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002493def ADC16ri8 : Ii8<0x83, MRM2r, (outs GR16:$dst),
2494 (ins GR16:$src1, i16i8imm:$src2),
2495 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002496 [(set GR16:$dst, (adde GR16:$src1, i16immSExt8:$src2))]>,
2497 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002498def ADC32ri : Ii32<0x81, MRM2r, (outs GR32:$dst),
2499 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002500 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002501 [(set GR32:$dst, (adde GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002502def ADC32ri8 : Ii8<0x83, MRM2r, (outs GR32:$dst),
2503 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002504 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002505 [(set GR32:$dst, (adde GR32:$src1, i32immSExt8:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002506
2507let isTwoAddress = 0 in {
Dale Johannesen747fe522009-06-02 03:12:52 +00002508 def ADC8mr : I<0x10, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002509 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002510 [(store (adde (load addr:$dst), GR8:$src2), addr:$dst)]>;
2511 def ADC16mr : I<0x11, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002512 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002513 [(store (adde (load addr:$dst), GR16:$src2), addr:$dst)]>,
2514 OpSize;
2515 def ADC32mr : I<0x11, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002516 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002517 [(store (adde (load addr:$dst), GR32:$src2), addr:$dst)]>;
2518 def ADC8mi : Ii8<0x80, MRM2m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002519 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002520 [(store (adde (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
2521 def ADC16mi : Ii16<0x81, MRM2m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002522 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002523 [(store (adde (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
2524 OpSize;
2525 def ADC16mi8 : Ii8<0x83, MRM2m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002526 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002527 [(store (adde (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
2528 OpSize;
2529 def ADC32mi : Ii32<0x81, MRM2m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002530 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002531 [(store (adde (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
2532 def ADC32mi8 : Ii8<0x83, MRM2m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002533 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002534 [(store (adde (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
2535}
Evan Cheng259471d2007-10-05 17:59:57 +00002536} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002537
Bill Wendlingae034ed2008-12-12 00:56:36 +00002538// Register-Register Subtraction
2539def SUB8rr : I<0x28, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2540 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002541 [(set GR8:$dst, (sub GR8:$src1, GR8:$src2)),
2542 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002543def SUB16rr : I<0x29, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
2544 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002545 [(set GR16:$dst, (sub GR16:$src1, GR16:$src2)),
2546 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002547def SUB32rr : I<0x29, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
2548 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002549 [(set GR32:$dst, (sub GR32:$src1, GR32:$src2)),
2550 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002551
2552// Register-Memory Subtraction
2553def SUB8rm : I<0x2A, MRMSrcMem, (outs GR8 :$dst),
2554 (ins GR8 :$src1, i8mem :$src2),
2555 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002556 [(set GR8:$dst, (sub GR8:$src1, (load addr:$src2))),
2557 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002558def SUB16rm : I<0x2B, MRMSrcMem, (outs GR16:$dst),
2559 (ins GR16:$src1, i16mem:$src2),
2560 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002561 [(set GR16:$dst, (sub GR16:$src1, (load addr:$src2))),
2562 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002563def SUB32rm : I<0x2B, MRMSrcMem, (outs GR32:$dst),
2564 (ins GR32:$src1, i32mem:$src2),
2565 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002566 [(set GR32:$dst, (sub GR32:$src1, (load addr:$src2))),
2567 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002568
2569// Register-Integer Subtraction
2570def SUB8ri : Ii8 <0x80, MRM5r, (outs GR8:$dst),
2571 (ins GR8:$src1, i8imm:$src2),
2572 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002573 [(set GR8:$dst, (sub GR8:$src1, imm:$src2)),
2574 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002575def SUB16ri : Ii16<0x81, MRM5r, (outs GR16:$dst),
2576 (ins GR16:$src1, i16imm:$src2),
2577 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002578 [(set GR16:$dst, (sub GR16:$src1, imm:$src2)),
2579 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002580def SUB32ri : Ii32<0x81, MRM5r, (outs GR32:$dst),
2581 (ins GR32:$src1, i32imm:$src2),
2582 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002583 [(set GR32:$dst, (sub GR32:$src1, imm:$src2)),
2584 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002585def SUB16ri8 : Ii8<0x83, MRM5r, (outs GR16:$dst),
2586 (ins GR16:$src1, i16i8imm:$src2),
2587 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002588 [(set GR16:$dst, (sub GR16:$src1, i16immSExt8:$src2)),
2589 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002590def SUB32ri8 : Ii8<0x83, MRM5r, (outs GR32:$dst),
2591 (ins GR32:$src1, i32i8imm:$src2),
2592 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002593 [(set GR32:$dst, (sub GR32:$src1, i32immSExt8:$src2)),
2594 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002595
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002596let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002597 // Memory-Register Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002598 def SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002599 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002600 [(store (sub (load addr:$dst), GR8:$src2), addr:$dst),
2601 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002602 def SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002603 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002604 [(store (sub (load addr:$dst), GR16:$src2), addr:$dst),
2605 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002606 def SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002607 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002608 [(store (sub (load addr:$dst), GR32:$src2), addr:$dst),
2609 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002610
2611 // Memory-Integer Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002612 def SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002613 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002614 [(store (sub (loadi8 addr:$dst), imm:$src2), addr:$dst),
2615 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002616 def SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002617 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002618 [(store (sub (loadi16 addr:$dst), imm:$src2),addr:$dst),
2619 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002620 def SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002621 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002622 [(store (sub (loadi32 addr:$dst), imm:$src2),addr:$dst),
2623 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002624 def SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002625 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002626 [(store (sub (load addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002627 addr:$dst),
2628 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002629 def SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002630 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002631 [(store (sub (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002632 addr:$dst),
2633 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002634}
2635
Evan Cheng259471d2007-10-05 17:59:57 +00002636let Uses = [EFLAGS] in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00002637def SBB8rr : I<0x18, MRMDestReg, (outs GR8:$dst),
2638 (ins GR8:$src1, GR8:$src2),
2639 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002640 [(set GR8:$dst, (sube GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002641def SBB16rr : I<0x19, MRMDestReg, (outs GR16:$dst),
2642 (ins GR16:$src1, GR16:$src2),
2643 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002644 [(set GR16:$dst, (sube GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002645def SBB32rr : I<0x19, MRMDestReg, (outs GR32:$dst),
2646 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002647 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002648 [(set GR32:$dst, (sube GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002649
2650let isTwoAddress = 0 in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00002651 def SBB8mr : I<0x18, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
2652 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002653 [(store (sube (load addr:$dst), GR8:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002654 def SBB16mr : I<0x19, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
2655 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002656 [(store (sube (load addr:$dst), GR16:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002657 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002658 def SBB32mr : I<0x19, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002659 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002660 [(store (sube (load addr:$dst), GR32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002661 def SBB8mi : Ii32<0x80, MRM3m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002662 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002663 [(store (sube (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002664 def SBB16mi : Ii16<0x81, MRM3m, (outs), (ins i16mem:$dst, i16imm:$src2),
2665 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002666 [(store (sube (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002667 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002668 def SBB16mi8 : Ii8<0x83, MRM3m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
2669 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002670 [(store (sube (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002671 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002672 def SBB32mi : Ii32<0x81, MRM3m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002673 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002674 [(store (sube (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002675 def SBB32mi8 : Ii8<0x83, MRM3m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002676 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002677 [(store (sube (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002678}
Dale Johannesen06b83f12009-05-18 17:44:15 +00002679def SBB8rm : I<0x1A, MRMSrcMem, (outs GR8:$dst), (ins GR8:$src1, i8mem:$src2),
2680 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002681 [(set GR8:$dst, (sube GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002682def SBB16rm : I<0x1B, MRMSrcMem, (outs GR16:$dst),
2683 (ins GR16:$src1, i16mem:$src2),
2684 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002685 [(set GR16:$dst, (sube GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002686 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002687def SBB32rm : I<0x1B, MRMSrcMem, (outs GR32:$dst),
2688 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002689 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002690 [(set GR32:$dst, (sube GR32:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002691def SBB8ri : Ii8<0x80, MRM3r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2692 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002693 [(set GR8:$dst, (sube GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002694def SBB16ri : Ii16<0x81, MRM3r, (outs GR16:$dst),
2695 (ins GR16:$src1, i16imm:$src2),
2696 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002697 [(set GR16:$dst, (sube GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002698def SBB16ri8 : Ii8<0x83, MRM3r, (outs GR16:$dst),
2699 (ins GR16:$src1, i16i8imm:$src2),
2700 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002701 [(set GR16:$dst, (sube GR16:$src1, i16immSExt8:$src2))]>,
2702 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002703def SBB32ri : Ii32<0x81, MRM3r, (outs GR32:$dst),
2704 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002705 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002706 [(set GR32:$dst, (sube GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002707def SBB32ri8 : Ii8<0x83, MRM3r, (outs GR32:$dst),
2708 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002709 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002710 [(set GR32:$dst, (sube GR32:$src1, i32immSExt8:$src2))]>;
Evan Cheng259471d2007-10-05 17:59:57 +00002711} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +00002712} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002713
Evan Cheng55687072007-09-14 21:48:26 +00002714let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002715let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
Bill Wendlingf5399032008-12-12 21:15:41 +00002716// Register-Register Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002717def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002718 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002719 [(set GR16:$dst, (mul GR16:$src1, GR16:$src2)),
2720 (implicit EFLAGS)]>, TB, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002721def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002722 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002723 [(set GR32:$dst, (mul GR32:$src1, GR32:$src2)),
2724 (implicit EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002725}
Bill Wendlingae034ed2008-12-12 00:56:36 +00002726
Bill Wendlingf5399032008-12-12 21:15:41 +00002727// Register-Memory Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002728def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
2729 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002730 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002731 [(set GR16:$dst, (mul GR16:$src1, (load addr:$src2))),
2732 (implicit EFLAGS)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002733def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002734 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002735 [(set GR32:$dst, (mul GR32:$src1, (load addr:$src2))),
2736 (implicit EFLAGS)]>, TB;
Evan Cheng55687072007-09-14 21:48:26 +00002737} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002738} // end Two Address instructions
2739
2740// Suprisingly enough, these are not two address instructions!
Evan Cheng55687072007-09-14 21:48:26 +00002741let Defs = [EFLAGS] in {
Bill Wendlingf5399032008-12-12 21:15:41 +00002742// Register-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002743def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002744 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002745 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002746 [(set GR16:$dst, (mul GR16:$src1, imm:$src2)),
2747 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002748def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002749 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002750 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002751 [(set GR32:$dst, (mul GR32:$src1, imm:$src2)),
2752 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002753def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002754 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002755 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002756 [(set GR16:$dst, (mul GR16:$src1, i16immSExt8:$src2)),
2757 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002758def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002759 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002760 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002761 [(set GR32:$dst, (mul GR32:$src1, i32immSExt8:$src2)),
2762 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002763
Bill Wendlingf5399032008-12-12 21:15:41 +00002764// Memory-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002765def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002766 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002767 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002768 [(set GR16:$dst, (mul (load addr:$src1), imm:$src2)),
2769 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002770def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002771 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002772 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002773 [(set GR32:$dst, (mul (load addr:$src1), imm:$src2)),
2774 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002775def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002776 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002777 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002778 [(set GR16:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002779 i16immSExt8:$src2)),
2780 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002781def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002782 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002783 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002784 [(set GR32:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002785 i32immSExt8:$src2)),
2786 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +00002787} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002788
2789//===----------------------------------------------------------------------===//
2790// Test instructions are just like AND, except they don't generate a result.
2791//
Evan Cheng950aac02007-09-25 01:57:46 +00002792let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002793let isCommutable = 1 in { // TEST X, Y --> TEST Y, X
Evan Chengb783fa32007-07-19 01:14:50 +00002794def TEST8rr : I<0x84, MRMDestReg, (outs), (ins GR8:$src1, GR8:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002795 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002796 [(X86cmp (and_su GR8:$src1, GR8:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002797 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002798def TEST16rr : I<0x85, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002799 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002800 [(X86cmp (and_su GR16:$src1, GR16:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002801 (implicit EFLAGS)]>,
2802 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002803def TEST32rr : I<0x85, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002804 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002805 [(X86cmp (and_su GR32:$src1, GR32:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002806 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002807}
2808
Sean Callanan3e4b1a32009-09-01 18:14:18 +00002809def TEST8i8 : Ii8<0xA8, RawFrm, (outs), (ins i8imm:$src),
2810 "test{b}\t{$src, %al|%al, $src}", []>;
2811def TEST16i16 : Ii16<0xA9, RawFrm, (outs), (ins i16imm:$src),
2812 "test{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
2813def TEST32i32 : Ii32<0xA9, RawFrm, (outs), (ins i32imm:$src),
2814 "test{l}\t{$src, %eax|%eax, $src}", []>;
2815
Evan Chengb783fa32007-07-19 01:14:50 +00002816def TEST8rm : I<0x84, MRMSrcMem, (outs), (ins GR8 :$src1, i8mem :$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002817 "test{b}\t{$src2, $src1|$src1, $src2}",
2818 [(X86cmp (and GR8:$src1, (loadi8 addr:$src2)), 0),
2819 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002820def TEST16rm : I<0x85, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002821 "test{w}\t{$src2, $src1|$src1, $src2}",
2822 [(X86cmp (and GR16:$src1, (loadi16 addr:$src2)), 0),
2823 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002824def TEST32rm : I<0x85, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002825 "test{l}\t{$src2, $src1|$src1, $src2}",
2826 [(X86cmp (and GR32:$src1, (loadi32 addr:$src2)), 0),
2827 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002828
2829def TEST8ri : Ii8 <0xF6, MRM0r, // flags = GR8 & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002830 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002831 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002832 [(X86cmp (and_su GR8:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002833 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002834def TEST16ri : Ii16<0xF7, MRM0r, // flags = GR16 & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002835 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002836 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002837 [(X86cmp (and_su GR16:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002838 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002839def TEST32ri : Ii32<0xF7, MRM0r, // flags = GR32 & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002840 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002841 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002842 [(X86cmp (and_su GR32:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002843 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002844
Evan Cheng621216e2007-09-29 00:00:36 +00002845def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002846 (outs), (ins i8mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002847 "test{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002848 [(X86cmp (and (loadi8 addr:$src1), imm:$src2), 0),
2849 (implicit EFLAGS)]>;
2850def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002851 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002852 "test{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002853 [(X86cmp (and (loadi16 addr:$src1), imm:$src2), 0),
2854 (implicit EFLAGS)]>, OpSize;
2855def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002856 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002857 "test{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002858 [(X86cmp (and (loadi32 addr:$src1), imm:$src2), 0),
Evan Cheng950aac02007-09-25 01:57:46 +00002859 (implicit EFLAGS)]>;
2860} // Defs = [EFLAGS]
2861
2862
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002863// Condition code ops, incl. set if equal/not equal/...
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002864let Defs = [EFLAGS], Uses = [AH], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002865def SAHF : I<0x9E, RawFrm, (outs), (ins), "sahf", []>; // flags = AH
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002866let Defs = [AH], Uses = [EFLAGS], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002867def LAHF : I<0x9F, RawFrm, (outs), (ins), "lahf", []>; // AH = flags
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002868
Evan Cheng950aac02007-09-25 01:57:46 +00002869let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002870def SETEr : I<0x94, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002871 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002872 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002873 [(set GR8:$dst, (X86setcc X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002874 TB; // GR8 = ==
2875def SETEm : I<0x94, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002876 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002877 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002878 [(store (X86setcc X86_COND_E, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002879 TB; // [mem8] = ==
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002880
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002881def SETNEr : I<0x95, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002882 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002883 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002884 [(set GR8:$dst, (X86setcc X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002885 TB; // GR8 = !=
2886def SETNEm : I<0x95, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002887 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002888 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002889 [(store (X86setcc X86_COND_NE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002890 TB; // [mem8] = !=
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002891
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002892def SETLr : I<0x9C, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002893 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002894 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002895 [(set GR8:$dst, (X86setcc X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002896 TB; // GR8 = < signed
2897def SETLm : I<0x9C, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002898 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002899 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002900 [(store (X86setcc X86_COND_L, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002901 TB; // [mem8] = < signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002902
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002903def SETGEr : I<0x9D, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002904 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002905 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002906 [(set GR8:$dst, (X86setcc X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002907 TB; // GR8 = >= signed
2908def SETGEm : I<0x9D, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002909 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002910 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002911 [(store (X86setcc X86_COND_GE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002912 TB; // [mem8] = >= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002913
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002914def SETLEr : I<0x9E, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002915 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002916 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002917 [(set GR8:$dst, (X86setcc X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002918 TB; // GR8 = <= signed
2919def SETLEm : I<0x9E, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002920 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002921 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002922 [(store (X86setcc X86_COND_LE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002923 TB; // [mem8] = <= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002924
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002925def SETGr : I<0x9F, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002926 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002927 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002928 [(set GR8:$dst, (X86setcc X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002929 TB; // GR8 = > signed
2930def SETGm : I<0x9F, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002931 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002932 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002933 [(store (X86setcc X86_COND_G, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002934 TB; // [mem8] = > signed
2935
2936def SETBr : I<0x92, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002937 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002938 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002939 [(set GR8:$dst, (X86setcc X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002940 TB; // GR8 = < unsign
2941def SETBm : I<0x92, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002942 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002943 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002944 [(store (X86setcc X86_COND_B, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002945 TB; // [mem8] = < unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002946
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002947def SETAEr : I<0x93, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002948 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002949 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002950 [(set GR8:$dst, (X86setcc X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002951 TB; // GR8 = >= unsign
2952def SETAEm : I<0x93, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002953 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002954 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002955 [(store (X86setcc X86_COND_AE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002956 TB; // [mem8] = >= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002957
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002958def SETBEr : I<0x96, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002959 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002960 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002961 [(set GR8:$dst, (X86setcc X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002962 TB; // GR8 = <= unsign
2963def SETBEm : I<0x96, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002964 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002965 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002966 [(store (X86setcc X86_COND_BE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002967 TB; // [mem8] = <= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002968
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002969def SETAr : I<0x97, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002970 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002971 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002972 [(set GR8:$dst, (X86setcc X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002973 TB; // GR8 = > signed
2974def SETAm : I<0x97, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002975 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002976 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002977 [(store (X86setcc X86_COND_A, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002978 TB; // [mem8] = > signed
2979
2980def SETSr : I<0x98, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002981 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002982 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002983 [(set GR8:$dst, (X86setcc X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002984 TB; // GR8 = <sign bit>
2985def SETSm : I<0x98, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002986 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002987 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002988 [(store (X86setcc X86_COND_S, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002989 TB; // [mem8] = <sign bit>
2990def SETNSr : I<0x99, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002991 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002992 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002993 [(set GR8:$dst, (X86setcc X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002994 TB; // GR8 = !<sign bit>
2995def SETNSm : I<0x99, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002996 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002997 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002998 [(store (X86setcc X86_COND_NS, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002999 TB; // [mem8] = !<sign bit>
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003000
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003001def SETPr : I<0x9A, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003002 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003003 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003004 [(set GR8:$dst, (X86setcc X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003005 TB; // GR8 = parity
3006def SETPm : I<0x9A, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003007 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003008 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003009 [(store (X86setcc X86_COND_P, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003010 TB; // [mem8] = parity
3011def SETNPr : I<0x9B, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003012 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003013 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003014 [(set GR8:$dst, (X86setcc X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003015 TB; // GR8 = not parity
3016def SETNPm : I<0x9B, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003017 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003018 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003019 [(store (X86setcc X86_COND_NP, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003020 TB; // [mem8] = not parity
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003021
3022def SETOr : I<0x90, MRM0r,
3023 (outs GR8 :$dst), (ins),
3024 "seto\t$dst",
3025 [(set GR8:$dst, (X86setcc X86_COND_O, EFLAGS))]>,
3026 TB; // GR8 = overflow
3027def SETOm : I<0x90, MRM0m,
3028 (outs), (ins i8mem:$dst),
3029 "seto\t$dst",
3030 [(store (X86setcc X86_COND_O, EFLAGS), addr:$dst)]>,
3031 TB; // [mem8] = overflow
3032def SETNOr : I<0x91, MRM0r,
3033 (outs GR8 :$dst), (ins),
3034 "setno\t$dst",
3035 [(set GR8:$dst, (X86setcc X86_COND_NO, EFLAGS))]>,
3036 TB; // GR8 = not overflow
3037def SETNOm : I<0x91, MRM0m,
3038 (outs), (ins i8mem:$dst),
3039 "setno\t$dst",
3040 [(store (X86setcc X86_COND_NO, EFLAGS), addr:$dst)]>,
3041 TB; // [mem8] = not overflow
Evan Cheng950aac02007-09-25 01:57:46 +00003042} // Uses = [EFLAGS]
3043
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003044
3045// Integer comparisons
Evan Cheng55687072007-09-14 21:48:26 +00003046let Defs = [EFLAGS] in {
Sean Callanan251676e2009-09-02 00:55:49 +00003047def CMP8i8 : Ii8<0x3C, RawFrm, (outs), (ins i8imm:$src),
3048 "cmp{b}\t{$src, %al|%al, $src}", []>;
3049def CMP16i16 : Ii16<0x3D, RawFrm, (outs), (ins i16imm:$src),
3050 "cmp{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
3051def CMP32i32 : Ii32<0x3D, RawFrm, (outs), (ins i32imm:$src),
3052 "cmp{l}\t{$src, %eax|%eax, $src}", []>;
3053
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003054def CMP8rr : I<0x38, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00003055 (outs), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003056 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003057 [(X86cmp GR8:$src1, GR8:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003058def CMP16rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00003059 (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003060 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003061 [(X86cmp GR16:$src1, GR16:$src2), (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003062def CMP32rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00003063 (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003064 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003065 [(X86cmp GR32:$src1, GR32:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003066def CMP8mr : I<0x38, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003067 (outs), (ins i8mem :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003068 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003069 [(X86cmp (loadi8 addr:$src1), GR8:$src2),
3070 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003071def CMP16mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003072 (outs), (ins i16mem:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003073 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003074 [(X86cmp (loadi16 addr:$src1), GR16:$src2),
3075 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003076def CMP32mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003077 (outs), (ins i32mem:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003078 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003079 [(X86cmp (loadi32 addr:$src1), GR32:$src2),
3080 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003081def CMP8rm : I<0x3A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003082 (outs), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003083 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003084 [(X86cmp GR8:$src1, (loadi8 addr:$src2)),
3085 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003086def CMP16rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003087 (outs), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003088 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003089 [(X86cmp GR16:$src1, (loadi16 addr:$src2)),
3090 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003091def CMP32rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003092 (outs), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003093 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003094 [(X86cmp GR32:$src1, (loadi32 addr:$src2)),
3095 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003096def CMP8ri : Ii8<0x80, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003097 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003098 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003099 [(X86cmp GR8:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003100def CMP16ri : Ii16<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003101 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003102 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003103 [(X86cmp GR16:$src1, imm:$src2),
3104 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003105def CMP32ri : Ii32<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003106 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003107 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003108 [(X86cmp GR32:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003109def CMP8mi : Ii8 <0x80, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003110 (outs), (ins i8mem :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003111 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003112 [(X86cmp (loadi8 addr:$src1), imm:$src2),
3113 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003114def CMP16mi : Ii16<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003115 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003116 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003117 [(X86cmp (loadi16 addr:$src1), imm:$src2),
3118 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003119def CMP32mi : Ii32<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003120 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003121 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003122 [(X86cmp (loadi32 addr:$src1), imm:$src2),
3123 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003124def CMP16ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003125 (outs), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003126 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003127 [(X86cmp GR16:$src1, i16immSExt8:$src2),
3128 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003129def CMP16mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003130 (outs), (ins i16mem:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003131 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003132 [(X86cmp (loadi16 addr:$src1), i16immSExt8:$src2),
3133 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003134def CMP32mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003135 (outs), (ins i32mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003136 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003137 [(X86cmp (loadi32 addr:$src1), i32immSExt8:$src2),
3138 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003139def CMP32ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003140 (outs), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003141 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003142 [(X86cmp GR32:$src1, i32immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00003143 (implicit EFLAGS)]>;
3144} // Defs = [EFLAGS]
3145
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003146// Bit tests.
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003147// TODO: BTC, BTR, and BTS
3148let Defs = [EFLAGS] in {
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003149def BT16rr : I<0xA3, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003150 "bt{w}\t{$src2, $src1|$src1, $src2}",
3151 [(X86bt GR16:$src1, GR16:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003152 (implicit EFLAGS)]>, OpSize, TB;
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003153def BT32rr : I<0xA3, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003154 "bt{l}\t{$src2, $src1|$src1, $src2}",
3155 [(X86bt GR32:$src1, GR32:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003156 (implicit EFLAGS)]>, TB;
Dan Gohman85a228c2009-01-13 23:23:30 +00003157
3158// Unlike with the register+register form, the memory+register form of the
3159// bt instruction does not ignore the high bits of the index. From ISel's
3160// perspective, this is pretty bizarre. Disable these instructions for now.
3161//def BT16mr : I<0xA3, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
3162// "bt{w}\t{$src2, $src1|$src1, $src2}",
3163// [(X86bt (loadi16 addr:$src1), GR16:$src2),
3164// (implicit EFLAGS)]>, OpSize, TB, Requires<[FastBTMem]>;
3165//def BT32mr : I<0xA3, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
3166// "bt{l}\t{$src2, $src1|$src1, $src2}",
3167// [(X86bt (loadi32 addr:$src1), GR32:$src2),
3168// (implicit EFLAGS)]>, TB, Requires<[FastBTMem]>;
Dan Gohman46fb1cf2009-01-13 20:33:23 +00003169
3170def BT16ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR16:$src1, i16i8imm:$src2),
3171 "bt{w}\t{$src2, $src1|$src1, $src2}",
3172 [(X86bt GR16:$src1, i16immSExt8:$src2),
3173 (implicit EFLAGS)]>, OpSize, TB;
3174def BT32ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR32:$src1, i32i8imm:$src2),
3175 "bt{l}\t{$src2, $src1|$src1, $src2}",
3176 [(X86bt GR32:$src1, i32immSExt8:$src2),
3177 (implicit EFLAGS)]>, TB;
3178// Note that these instructions don't need FastBTMem because that
3179// only applies when the other operand is in a register. When it's
3180// an immediate, bt is still fast.
3181def BT16mi8 : Ii8<0xBA, MRM4m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
3182 "bt{w}\t{$src2, $src1|$src1, $src2}",
3183 [(X86bt (loadi16 addr:$src1), i16immSExt8:$src2),
3184 (implicit EFLAGS)]>, OpSize, TB;
3185def BT32mi8 : Ii8<0xBA, MRM4m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
3186 "bt{l}\t{$src2, $src1|$src1, $src2}",
3187 [(X86bt (loadi32 addr:$src1), i32immSExt8:$src2),
3188 (implicit EFLAGS)]>, TB;
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003189} // Defs = [EFLAGS]
3190
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003191// Sign/Zero extenders
Dan Gohman9203ab42008-07-30 18:09:17 +00003192// Use movsbl intead of movsbw; we don't care about the high 16 bits
3193// of the register here. This has a smaller encoding and avoids a
3194// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003195def MOVSX16rr8 : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003196 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3197 [(set GR16:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003198def MOVSX16rm8 : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003199 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3200 [(set GR16:$dst, (sextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003201def MOVSX32rr8 : I<0xBE, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003202 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003203 [(set GR32:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003204def MOVSX32rm8 : I<0xBE, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003205 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003206 [(set GR32:$dst, (sextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003207def MOVSX32rr16: I<0xBF, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003208 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003209 [(set GR32:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003210def MOVSX32rm16: I<0xBF, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003211 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003212 [(set GR32:$dst, (sextloadi32i16 addr:$src))]>, TB;
3213
Dan Gohman9203ab42008-07-30 18:09:17 +00003214// Use movzbl intead of movzbw; we don't care about the high 16 bits
3215// of the register here. This has a smaller encoding and avoids a
3216// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003217def MOVZX16rr8 : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003218 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3219 [(set GR16:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003220def MOVZX16rm8 : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003221 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3222 [(set GR16:$dst, (zextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003223def MOVZX32rr8 : I<0xB6, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003224 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003225 [(set GR32:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003226def MOVZX32rm8 : I<0xB6, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003227 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003228 [(set GR32:$dst, (zextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003229def MOVZX32rr16: I<0xB7, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003230 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003231 [(set GR32:$dst, (zext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003232def MOVZX32rm16: I<0xB7, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003233 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003234 [(set GR32:$dst, (zextloadi32i16 addr:$src))]>, TB;
3235
Dan Gohman744d4622009-04-13 16:09:41 +00003236// These are the same as the regular regular MOVZX32rr8 and MOVZX32rm8
3237// except that they use GR32_NOREX for the output operand register class
3238// instead of GR32. This allows them to operate on h registers on x86-64.
3239def MOVZX32_NOREXrr8 : I<0xB6, MRMSrcReg,
3240 (outs GR32_NOREX:$dst), (ins GR8:$src),
3241 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3242 []>, TB;
Dan Gohman89f4cda2009-04-30 03:11:48 +00003243let mayLoad = 1 in
Dan Gohman744d4622009-04-13 16:09:41 +00003244def MOVZX32_NOREXrm8 : I<0xB6, MRMSrcMem,
3245 (outs GR32_NOREX:$dst), (ins i8mem:$src),
3246 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3247 []>, TB;
3248
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003249let neverHasSideEffects = 1 in {
3250 let Defs = [AX], Uses = [AL] in
3251 def CBW : I<0x98, RawFrm, (outs), (ins),
3252 "{cbtw|cbw}", []>, OpSize; // AX = signext(AL)
3253 let Defs = [EAX], Uses = [AX] in
3254 def CWDE : I<0x98, RawFrm, (outs), (ins),
3255 "{cwtl|cwde}", []>; // EAX = signext(AX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003256
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003257 let Defs = [AX,DX], Uses = [AX] in
3258 def CWD : I<0x99, RawFrm, (outs), (ins),
3259 "{cwtd|cwd}", []>, OpSize; // DX:AX = signext(AX)
3260 let Defs = [EAX,EDX], Uses = [EAX] in
3261 def CDQ : I<0x99, RawFrm, (outs), (ins),
3262 "{cltd|cdq}", []>; // EDX:EAX = signext(EAX)
3263}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003264
3265//===----------------------------------------------------------------------===//
3266// Alias Instructions
3267//===----------------------------------------------------------------------===//
3268
3269// Alias instructions that map movr0 to xor.
3270// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Daniel Dunbara0e62002009-08-11 22:17:52 +00003271let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1,
3272 isCodeGenOnly = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00003273def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003274 "xor{b}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003275 [(set GR8:$dst, 0)]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00003276// Use xorl instead of xorw since we don't care about the high 16 bits,
3277// it's smaller, and it avoids a partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003278def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins),
Dan Gohman9203ab42008-07-30 18:09:17 +00003279 "xor{l}\t${dst:subreg32}, ${dst:subreg32}",
3280 [(set GR16:$dst, 0)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00003281def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003282 "xor{l}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003283 [(set GR32:$dst, 0)]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +00003284}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003285
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003286//===----------------------------------------------------------------------===//
3287// Thread Local Storage Instructions
3288//
3289
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00003290// All calls clobber the non-callee saved registers. ESP is marked as
3291// a use to prevent stack-pointer assignments that appear immediately
3292// before calls from potentially appearing dead.
3293let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
3294 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
3295 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
3296 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Chris Lattnerf1940742009-06-20 20:38:48 +00003297 Uses = [ESP] in
3298def TLS_addr32 : I<0, Pseudo, (outs), (ins lea32mem:$sym),
3299 "leal\t$sym, %eax; "
Dan Gohman70a8a112009-04-27 15:13:28 +00003300 "call\t___tls_get_addr@PLT",
Chris Lattnerf1940742009-06-20 20:38:48 +00003301 [(X86tlsaddr tls32addr:$sym)]>,
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00003302 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003303
Daniel Dunbar75a07302009-08-11 22:24:40 +00003304let AddedComplexity = 5, isCodeGenOnly = 1 in
sampo9cc09a32009-01-26 01:24:32 +00003305def GS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3306 "movl\t%gs:$src, $dst",
3307 [(set GR32:$dst, (gsload addr:$src))]>, SegGS;
3308
Daniel Dunbar75a07302009-08-11 22:24:40 +00003309let AddedComplexity = 5, isCodeGenOnly = 1 in
Chris Lattnera7c2d8a2009-05-05 18:52:19 +00003310def FS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3311 "movl\t%fs:$src, $dst",
3312 [(set GR32:$dst, (fsload addr:$src))]>, SegFS;
3313
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003314//===----------------------------------------------------------------------===//
3315// DWARF Pseudo Instructions
3316//
3317
Evan Chengb783fa32007-07-19 01:14:50 +00003318def DWARF_LOC : I<0, Pseudo, (outs),
3319 (ins i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner64b54552009-07-10 22:34:11 +00003320 ".loc\t$file $line $col",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003321 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
3322 (i32 imm:$file))]>;
3323
3324//===----------------------------------------------------------------------===//
3325// EH Pseudo Instructions
3326//
3327let isTerminator = 1, isReturn = 1, isBarrier = 1,
Daniel Dunbar75513bd2009-08-27 07:58:05 +00003328 hasCtrlDep = 1, isCodeGenOnly = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00003329def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr),
Dan Gohman91888f02007-07-31 20:11:57 +00003330 "ret\t#eh_return, addr: $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003331 [(X86ehret GR32:$addr)]>;
3332
3333}
3334
3335//===----------------------------------------------------------------------===//
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003336// Atomic support
3337//
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003338
Evan Cheng3e171562008-04-19 01:20:30 +00003339// Atomic swap. These are just normal xchg instructions. But since a memory
3340// operand is referenced, the atomicity is ensured.
Dan Gohmana41a1c092008-08-06 15:52:50 +00003341let Constraints = "$val = $dst" in {
Evan Cheng3e171562008-04-19 01:20:30 +00003342def XCHG32rm : I<0x87, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
3343 "xchg{l}\t{$val, $ptr|$ptr, $val}",
3344 [(set GR32:$dst, (atomic_swap_32 addr:$ptr, GR32:$val))]>;
3345def XCHG16rm : I<0x87, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
3346 "xchg{w}\t{$val, $ptr|$ptr, $val}",
3347 [(set GR16:$dst, (atomic_swap_16 addr:$ptr, GR16:$val))]>,
3348 OpSize;
3349def XCHG8rm : I<0x86, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
3350 "xchg{b}\t{$val, $ptr|$ptr, $val}",
3351 [(set GR8:$dst, (atomic_swap_8 addr:$ptr, GR8:$val))]>;
3352}
3353
Evan Chengd49dbb82008-04-18 20:55:36 +00003354// Atomic compare and swap.
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003355let Defs = [EAX, EFLAGS], Uses = [EAX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003356def LCMPXCHG32 : I<0xB1, MRMDestMem, (outs), (ins i32mem:$ptr, GR32:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003357 "lock\n\t"
3358 "cmpxchg{l}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003359 [(X86cas addr:$ptr, GR32:$swap, 4)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003360}
Dale Johannesenf160d802008-10-02 18:53:47 +00003361let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX] in {
Anton Korobeynikovc4067392008-07-22 16:22:48 +00003362def LCMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i32mem:$ptr),
Dan Gohman70a8a112009-04-27 15:13:28 +00003363 "lock\n\t"
3364 "cmpxchg8b\t$ptr",
Andrew Lenharth81580822008-03-05 01:15:49 +00003365 [(X86cas8 addr:$ptr)]>, TB, LOCK;
3366}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003367
3368let Defs = [AX, EFLAGS], Uses = [AX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003369def LCMPXCHG16 : I<0xB1, MRMDestMem, (outs), (ins i16mem:$ptr, GR16:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003370 "lock\n\t"
3371 "cmpxchg{w}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003372 [(X86cas addr:$ptr, GR16:$swap, 2)]>, TB, OpSize, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003373}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003374let Defs = [AL, EFLAGS], Uses = [AL] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003375def LCMPXCHG8 : I<0xB0, MRMDestMem, (outs), (ins i8mem:$ptr, GR8:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003376 "lock\n\t"
3377 "cmpxchg{b}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003378 [(X86cas addr:$ptr, GR8:$swap, 1)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003379}
3380
Evan Chengd49dbb82008-04-18 20:55:36 +00003381// Atomic exchange and add
3382let Constraints = "$val = $dst", Defs = [EFLAGS] in {
3383def LXADD32 : I<0xC1, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003384 "lock\n\t"
3385 "xadd{l}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003386 [(set GR32:$dst, (atomic_load_add_32 addr:$ptr, GR32:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003387 TB, LOCK;
3388def LXADD16 : I<0xC1, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003389 "lock\n\t"
3390 "xadd{w}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003391 [(set GR16:$dst, (atomic_load_add_16 addr:$ptr, GR16:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003392 TB, OpSize, LOCK;
3393def LXADD8 : I<0xC0, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003394 "lock\n\t"
3395 "xadd{b}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003396 [(set GR8:$dst, (atomic_load_add_8 addr:$ptr, GR8:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003397 TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003398}
3399
Evan Chengb723fb52009-07-30 08:33:02 +00003400// Optimized codegen when the non-memory output is not used.
3401// FIXME: Use normal add / sub instructions and add lock prefix dynamically.
3402def LOCK_ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
3403 "lock\n\t"
3404 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3405def LOCK_ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3406 "lock\n\t"
3407 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3408def LOCK_ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3409 "lock\n\t"
3410 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3411def LOCK_ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
3412 "lock\n\t"
3413 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3414def LOCK_ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
3415 "lock\n\t"
3416 "add{w}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3417def LOCK_ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
3418 "lock\n\t"
3419 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3420def LOCK_ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3421 "lock\n\t"
3422 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3423def LOCK_ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3424 "lock\n\t"
3425 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3426
3427def LOCK_INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst),
3428 "lock\n\t"
3429 "inc{b}\t$dst", []>, LOCK;
3430def LOCK_INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst),
3431 "lock\n\t"
3432 "inc{w}\t$dst", []>, OpSize, LOCK;
3433def LOCK_INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst),
3434 "lock\n\t"
3435 "inc{l}\t$dst", []>, LOCK;
3436
3437def LOCK_SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
3438 "lock\n\t"
3439 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3440def LOCK_SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3441 "lock\n\t"
3442 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3443def LOCK_SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3444 "lock\n\t"
3445 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3446def LOCK_SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
3447 "lock\n\t"
3448 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3449def LOCK_SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
3450 "lock\n\t"
3451 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3452def LOCK_SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
3453 "lock\n\t"
3454 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3455def LOCK_SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3456 "lock\n\t"
3457 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3458def LOCK_SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3459 "lock\n\t"
3460 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3461
3462def LOCK_DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst),
3463 "lock\n\t"
3464 "dec{b}\t$dst", []>, LOCK;
3465def LOCK_DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst),
3466 "lock\n\t"
3467 "dec{w}\t$dst", []>, OpSize, LOCK;
3468def LOCK_DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst),
3469 "lock\n\t"
3470 "dec{l}\t$dst", []>, LOCK;
3471
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003472// Atomic exchange, and, or, xor
Mon P Wang078a62d2008-05-05 19:05:59 +00003473let Constraints = "$val = $dst", Defs = [EFLAGS],
3474 usesCustomDAGSchedInserter = 1 in {
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003475def ATOMAND32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003476 "#ATOMAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003477 [(set GR32:$dst, (atomic_load_and_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003478def ATOMOR32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003479 "#ATOMOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003480 [(set GR32:$dst, (atomic_load_or_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003481def ATOMXOR32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003482 "#ATOMXOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003483 [(set GR32:$dst, (atomic_load_xor_32 addr:$ptr, GR32:$val))]>;
Andrew Lenharthaf02d592008-06-14 05:48:15 +00003484def ATOMNAND32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003485 "#ATOMNAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003486 [(set GR32:$dst, (atomic_load_nand_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003487def ATOMMIN32: I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003488 "#ATOMMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003489 [(set GR32:$dst, (atomic_load_min_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003490def ATOMMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003491 "#ATOMMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003492 [(set GR32:$dst, (atomic_load_max_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003493def ATOMUMIN32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003494 "#ATOMUMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003495 [(set GR32:$dst, (atomic_load_umin_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003496def ATOMUMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003497 "#ATOMUMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003498 [(set GR32:$dst, (atomic_load_umax_32 addr:$ptr, GR32:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003499
3500def ATOMAND16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003501 "#ATOMAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003502 [(set GR16:$dst, (atomic_load_and_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003503def ATOMOR16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003504 "#ATOMOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003505 [(set GR16:$dst, (atomic_load_or_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003506def ATOMXOR16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003507 "#ATOMXOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003508 [(set GR16:$dst, (atomic_load_xor_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003509def ATOMNAND16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003510 "#ATOMNAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003511 [(set GR16:$dst, (atomic_load_nand_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003512def ATOMMIN16: I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003513 "#ATOMMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003514 [(set GR16:$dst, (atomic_load_min_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003515def ATOMMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003516 "#ATOMMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003517 [(set GR16:$dst, (atomic_load_max_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003518def ATOMUMIN16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003519 "#ATOMUMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003520 [(set GR16:$dst, (atomic_load_umin_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003521def ATOMUMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003522 "#ATOMUMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003523 [(set GR16:$dst, (atomic_load_umax_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003524
3525def ATOMAND8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003526 "#ATOMAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003527 [(set GR8:$dst, (atomic_load_and_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003528def ATOMOR8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003529 "#ATOMOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003530 [(set GR8:$dst, (atomic_load_or_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003531def ATOMXOR8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003532 "#ATOMXOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003533 [(set GR8:$dst, (atomic_load_xor_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003534def ATOMNAND8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003535 "#ATOMNAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003536 [(set GR8:$dst, (atomic_load_nand_8 addr:$ptr, GR8:$val))]>;
Mon P Wang078a62d2008-05-05 19:05:59 +00003537}
3538
Dale Johannesenf160d802008-10-02 18:53:47 +00003539let Constraints = "$val1 = $dst1, $val2 = $dst2",
3540 Defs = [EFLAGS, EAX, EBX, ECX, EDX],
3541 Uses = [EAX, EBX, ECX, EDX],
Dale Johannesen44eb5372008-10-03 19:41:08 +00003542 mayLoad = 1, mayStore = 1,
Dale Johannesenf160d802008-10-02 18:53:47 +00003543 usesCustomDAGSchedInserter = 1 in {
3544def ATOMAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3545 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003546 "#ATOMAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003547def ATOMOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3548 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003549 "#ATOMOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003550def ATOMXOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3551 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003552 "#ATOMXOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003553def ATOMNAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3554 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003555 "#ATOMNAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003556def ATOMADD6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3557 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003558 "#ATOMADD6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003559def ATOMSUB6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3560 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003561 "#ATOMSUB6432 PSEUDO!", []>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +00003562def ATOMSWAP6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3563 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003564 "#ATOMSWAP6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003565}
3566
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003567//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003568// Non-Instruction Patterns
3569//===----------------------------------------------------------------------===//
3570
Bill Wendlingfef06052008-09-16 21:48:12 +00003571// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003572def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>;
3573def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>;
Nate Begemanb52948972008-04-12 00:47:57 +00003574def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003575def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>;
3576def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>;
3577
3578def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)),
3579 (ADD32ri GR32:$src1, tconstpool:$src2)>;
3580def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)),
3581 (ADD32ri GR32:$src1, tjumptable:$src2)>;
3582def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)),
3583 (ADD32ri GR32:$src1, tglobaladdr:$src2)>;
3584def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)),
3585 (ADD32ri GR32:$src1, texternalsym:$src2)>;
3586
3587def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst),
3588 (MOV32mi addr:$dst, tglobaladdr:$src)>;
3589def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst),
3590 (MOV32mi addr:$dst, texternalsym:$src)>;
3591
3592// Calls
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003593// tailcall stuff
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003594def : Pat<(X86tcret GR32:$dst, imm:$off),
3595 (TCRETURNri GR32:$dst, imm:$off)>;
3596
3597def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off),
3598 (TCRETURNdi texternalsym:$dst, imm:$off)>;
3599
3600def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off),
3601 (TCRETURNdi texternalsym:$dst, imm:$off)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003602
Dan Gohmance5dbff2009-08-02 16:10:01 +00003603// Normal calls, with various flavors of addresses.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003604def : Pat<(X86call (i32 tglobaladdr:$dst)),
3605 (CALLpcrel32 tglobaladdr:$dst)>;
3606def : Pat<(X86call (i32 texternalsym:$dst)),
3607 (CALLpcrel32 texternalsym:$dst)>;
Evan Cheng6d35a4d2009-05-20 04:53:57 +00003608def : Pat<(X86call (i32 imm:$dst)),
3609 (CALLpcrel32 imm:$dst)>, Requires<[CallImmAddr]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003610
3611// X86 specific add which produces a flag.
3612def : Pat<(addc GR32:$src1, GR32:$src2),
3613 (ADD32rr GR32:$src1, GR32:$src2)>;
3614def : Pat<(addc GR32:$src1, (load addr:$src2)),
3615 (ADD32rm GR32:$src1, addr:$src2)>;
3616def : Pat<(addc GR32:$src1, imm:$src2),
3617 (ADD32ri GR32:$src1, imm:$src2)>;
3618def : Pat<(addc GR32:$src1, i32immSExt8:$src2),
3619 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
3620
3621def : Pat<(subc GR32:$src1, GR32:$src2),
3622 (SUB32rr GR32:$src1, GR32:$src2)>;
3623def : Pat<(subc GR32:$src1, (load addr:$src2)),
3624 (SUB32rm GR32:$src1, addr:$src2)>;
3625def : Pat<(subc GR32:$src1, imm:$src2),
3626 (SUB32ri GR32:$src1, imm:$src2)>;
3627def : Pat<(subc GR32:$src1, i32immSExt8:$src2),
3628 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
3629
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003630// Comparisons.
3631
3632// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00003633def : Pat<(parallel (X86cmp GR8:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003634 (TEST8rr GR8:$src1, GR8:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003635def : Pat<(parallel (X86cmp GR16:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003636 (TEST16rr GR16:$src1, GR16:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003637def : Pat<(parallel (X86cmp GR32:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003638 (TEST32rr GR32:$src1, GR32:$src1)>;
3639
Dan Gohman0a3c5222009-01-07 01:00:24 +00003640// Conditional moves with folded loads with operands swapped and conditions
3641// inverted.
3642def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_B, EFLAGS),
3643 (CMOVAE16rm GR16:$src2, addr:$src1)>;
3644def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_B, EFLAGS),
3645 (CMOVAE32rm GR32:$src2, addr:$src1)>;
3646def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_AE, EFLAGS),
3647 (CMOVB16rm GR16:$src2, addr:$src1)>;
3648def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_AE, EFLAGS),
3649 (CMOVB32rm GR32:$src2, addr:$src1)>;
3650def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_E, EFLAGS),
3651 (CMOVNE16rm GR16:$src2, addr:$src1)>;
3652def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_E, EFLAGS),
3653 (CMOVNE32rm GR32:$src2, addr:$src1)>;
3654def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NE, EFLAGS),
3655 (CMOVE16rm GR16:$src2, addr:$src1)>;
3656def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NE, EFLAGS),
3657 (CMOVE32rm GR32:$src2, addr:$src1)>;
3658def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_BE, EFLAGS),
3659 (CMOVA16rm GR16:$src2, addr:$src1)>;
3660def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_BE, EFLAGS),
3661 (CMOVA32rm GR32:$src2, addr:$src1)>;
3662def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_A, EFLAGS),
3663 (CMOVBE16rm GR16:$src2, addr:$src1)>;
3664def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_A, EFLAGS),
3665 (CMOVBE32rm GR32:$src2, addr:$src1)>;
3666def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_L, EFLAGS),
3667 (CMOVGE16rm GR16:$src2, addr:$src1)>;
3668def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_L, EFLAGS),
3669 (CMOVGE32rm GR32:$src2, addr:$src1)>;
3670def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_GE, EFLAGS),
3671 (CMOVL16rm GR16:$src2, addr:$src1)>;
3672def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_GE, EFLAGS),
3673 (CMOVL32rm GR32:$src2, addr:$src1)>;
3674def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_LE, EFLAGS),
3675 (CMOVG16rm GR16:$src2, addr:$src1)>;
3676def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_LE, EFLAGS),
3677 (CMOVG32rm GR32:$src2, addr:$src1)>;
3678def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_G, EFLAGS),
3679 (CMOVLE16rm GR16:$src2, addr:$src1)>;
3680def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_G, EFLAGS),
3681 (CMOVLE32rm GR32:$src2, addr:$src1)>;
3682def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_P, EFLAGS),
3683 (CMOVNP16rm GR16:$src2, addr:$src1)>;
3684def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_P, EFLAGS),
3685 (CMOVNP32rm GR32:$src2, addr:$src1)>;
3686def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NP, EFLAGS),
3687 (CMOVP16rm GR16:$src2, addr:$src1)>;
3688def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NP, EFLAGS),
3689 (CMOVP32rm GR32:$src2, addr:$src1)>;
3690def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_S, EFLAGS),
3691 (CMOVNS16rm GR16:$src2, addr:$src1)>;
3692def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_S, EFLAGS),
3693 (CMOVNS32rm GR32:$src2, addr:$src1)>;
3694def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NS, EFLAGS),
3695 (CMOVS16rm GR16:$src2, addr:$src1)>;
3696def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NS, EFLAGS),
3697 (CMOVS32rm GR32:$src2, addr:$src1)>;
3698def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_O, EFLAGS),
3699 (CMOVNO16rm GR16:$src2, addr:$src1)>;
3700def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_O, EFLAGS),
3701 (CMOVNO32rm GR32:$src2, addr:$src1)>;
3702def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NO, EFLAGS),
3703 (CMOVO16rm GR16:$src2, addr:$src1)>;
3704def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NO, EFLAGS),
3705 (CMOVO32rm GR32:$src2, addr:$src1)>;
3706
Duncan Sands082524c2008-01-23 20:39:46 +00003707// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003708def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>;
3709def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
3710def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
3711
3712// extload bool -> extload byte
3713def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>;
Dan Gohman9959b052009-08-26 14:59:13 +00003714def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003715def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
Dan Gohman9959b052009-08-26 14:59:13 +00003716def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003717def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>;
3718def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>;
3719
Dan Gohman9959b052009-08-26 14:59:13 +00003720// anyext. Define these to do an explicit zero-extend to
3721// avoid partial-register updates.
3722def : Pat<(i16 (anyext GR8 :$src)), (MOVZX16rr8 GR8 :$src)>;
3723def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>;
3724def : Pat<(i32 (anyext GR16:$src)), (MOVZX32rr16 GR16:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003725
Evan Chengf2abee72007-12-13 00:43:27 +00003726// (and (i32 load), 255) -> (zextload i8)
Evan Cheng1e5e5452008-09-29 17:26:18 +00003727def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 255))),
3728 (MOVZX32rm8 addr:$src)>;
3729def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 65535))),
3730 (MOVZX32rm16 addr:$src)>;
Evan Chengf2abee72007-12-13 00:43:27 +00003731
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003732//===----------------------------------------------------------------------===//
3733// Some peepholes
3734//===----------------------------------------------------------------------===//
3735
Dan Gohman5a5e6e92008-10-17 01:33:43 +00003736// Odd encoding trick: -128 fits into an 8-bit immediate field while
3737// +128 doesn't, so in this special case use a sub instead of an add.
3738def : Pat<(add GR16:$src1, 128),
3739 (SUB16ri8 GR16:$src1, -128)>;
3740def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst),
3741 (SUB16mi8 addr:$dst, -128)>;
3742def : Pat<(add GR32:$src1, 128),
3743 (SUB32ri8 GR32:$src1, -128)>;
3744def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst),
3745 (SUB32mi8 addr:$dst, -128)>;
3746
Dan Gohman9203ab42008-07-30 18:09:17 +00003747// r & (2^16-1) ==> movz
3748def : Pat<(and GR32:$src1, 0xffff),
Dan Gohman744d4622009-04-13 16:09:41 +00003749 (MOVZX32rr16 (EXTRACT_SUBREG GR32:$src1, x86_subreg_16bit))>;
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003750// r & (2^8-1) ==> movz
3751def : Pat<(and GR32:$src1, 0xff),
Dan Gohman6e438702009-04-27 16:33:14 +00003752 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src1, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003753 x86_subreg_8bit))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003754 Requires<[In32BitMode]>;
3755// r & (2^8-1) ==> movz
3756def : Pat<(and GR16:$src1, 0xff),
Dan Gohman6e438702009-04-27 16:33:14 +00003757 (MOVZX16rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src1, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003758 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003759 Requires<[In32BitMode]>;
3760
3761// sext_inreg patterns
3762def : Pat<(sext_inreg GR32:$src, i16),
Dan Gohman744d4622009-04-13 16:09:41 +00003763 (MOVSX32rr16 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003764def : Pat<(sext_inreg GR32:$src, i8),
Dan Gohman6e438702009-04-27 16:33:14 +00003765 (MOVSX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003766 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003767 Requires<[In32BitMode]>;
3768def : Pat<(sext_inreg GR16:$src, i8),
Dan Gohman6e438702009-04-27 16:33:14 +00003769 (MOVSX16rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003770 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003771 Requires<[In32BitMode]>;
3772
3773// trunc patterns
3774def : Pat<(i16 (trunc GR32:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00003775 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003776def : Pat<(i8 (trunc GR32:$src)),
Dan Gohman6e438702009-04-27 16:33:14 +00003777 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003778 x86_subreg_8bit)>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003779 Requires<[In32BitMode]>;
3780def : Pat<(i8 (trunc GR16:$src)),
Dan Gohman6e438702009-04-27 16:33:14 +00003781 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003782 x86_subreg_8bit)>,
3783 Requires<[In32BitMode]>;
3784
3785// h-register tricks
3786def : Pat<(i8 (trunc (srl_su GR16:$src, (i8 8)))),
Dan Gohman6e438702009-04-27 16:33:14 +00003787 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003788 x86_subreg_8bit_hi)>,
3789 Requires<[In32BitMode]>;
3790def : Pat<(i8 (trunc (srl_su GR32:$src, (i8 8)))),
Dan Gohman6e438702009-04-27 16:33:14 +00003791 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003792 x86_subreg_8bit_hi)>,
3793 Requires<[In32BitMode]>;
3794def : Pat<(srl_su GR16:$src, (i8 8)),
3795 (EXTRACT_SUBREG
3796 (MOVZX32rr8
Dan Gohman6e438702009-04-27 16:33:14 +00003797 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003798 x86_subreg_8bit_hi)),
3799 x86_subreg_16bit)>,
3800 Requires<[In32BitMode]>;
Evan Cheng957ca282009-05-29 01:44:43 +00003801def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
3802 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
3803 x86_subreg_8bit_hi))>,
3804 Requires<[In32BitMode]>;
Dan Gohman9959b052009-08-26 14:59:13 +00003805def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))),
3806 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
3807 x86_subreg_8bit_hi))>,
3808 Requires<[In32BitMode]>;
Dan Gohman744d4622009-04-13 16:09:41 +00003809def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
Dan Gohman6e438702009-04-27 16:33:14 +00003810 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003811 x86_subreg_8bit_hi))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003812 Requires<[In32BitMode]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00003813
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003814// (shl x, 1) ==> (add x, x)
3815def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>;
3816def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>;
3817def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>;
3818
Evan Cheng76a64c72008-08-30 02:03:58 +00003819// (shl x (and y, 31)) ==> (shl x, y)
3820def : Pat<(shl GR8:$src1, (and CL:$amt, 31)),
3821 (SHL8rCL GR8:$src1)>;
3822def : Pat<(shl GR16:$src1, (and CL:$amt, 31)),
3823 (SHL16rCL GR16:$src1)>;
3824def : Pat<(shl GR32:$src1, (and CL:$amt, 31)),
3825 (SHL32rCL GR32:$src1)>;
3826def : Pat<(store (shl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3827 (SHL8mCL addr:$dst)>;
3828def : Pat<(store (shl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3829 (SHL16mCL addr:$dst)>;
3830def : Pat<(store (shl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3831 (SHL32mCL addr:$dst)>;
3832
3833def : Pat<(srl GR8:$src1, (and CL:$amt, 31)),
3834 (SHR8rCL GR8:$src1)>;
3835def : Pat<(srl GR16:$src1, (and CL:$amt, 31)),
3836 (SHR16rCL GR16:$src1)>;
3837def : Pat<(srl GR32:$src1, (and CL:$amt, 31)),
3838 (SHR32rCL GR32:$src1)>;
3839def : Pat<(store (srl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3840 (SHR8mCL addr:$dst)>;
3841def : Pat<(store (srl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3842 (SHR16mCL addr:$dst)>;
3843def : Pat<(store (srl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3844 (SHR32mCL addr:$dst)>;
3845
3846def : Pat<(sra GR8:$src1, (and CL:$amt, 31)),
3847 (SAR8rCL GR8:$src1)>;
3848def : Pat<(sra GR16:$src1, (and CL:$amt, 31)),
3849 (SAR16rCL GR16:$src1)>;
3850def : Pat<(sra GR32:$src1, (and CL:$amt, 31)),
3851 (SAR32rCL GR32:$src1)>;
3852def : Pat<(store (sra (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3853 (SAR8mCL addr:$dst)>;
3854def : Pat<(store (sra (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3855 (SAR16mCL addr:$dst)>;
3856def : Pat<(store (sra (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3857 (SAR32mCL addr:$dst)>;
3858
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003859// (or (x >> c) | (y << (32 - c))) ==> (shrd32 x, y, c)
3860def : Pat<(or (srl GR32:$src1, CL:$amt),
3861 (shl GR32:$src2, (sub 32, CL:$amt))),
3862 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3863
3864def : Pat<(store (or (srl (loadi32 addr:$dst), CL:$amt),
3865 (shl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3866 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3867
Dan Gohman921581d2008-10-17 01:23:35 +00003868def : Pat<(or (srl GR32:$src1, (i8 (trunc ECX:$amt))),
3869 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3870 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3871
3872def : Pat<(store (or (srl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3873 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3874 addr:$dst),
3875 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3876
3877def : Pat<(shrd GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3878 (SHRD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3879
3880def : Pat<(store (shrd (loadi32 addr:$dst), (i8 imm:$amt1),
3881 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3882 (SHRD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3883
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003884// (or (x << c) | (y >> (32 - c))) ==> (shld32 x, y, c)
3885def : Pat<(or (shl GR32:$src1, CL:$amt),
3886 (srl GR32:$src2, (sub 32, CL:$amt))),
3887 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3888
3889def : Pat<(store (or (shl (loadi32 addr:$dst), CL:$amt),
3890 (srl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3891 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3892
Dan Gohman921581d2008-10-17 01:23:35 +00003893def : Pat<(or (shl GR32:$src1, (i8 (trunc ECX:$amt))),
3894 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3895 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3896
3897def : Pat<(store (or (shl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3898 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3899 addr:$dst),
3900 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3901
3902def : Pat<(shld GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3903 (SHLD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3904
3905def : Pat<(store (shld (loadi32 addr:$dst), (i8 imm:$amt1),
3906 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3907 (SHLD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3908
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003909// (or (x >> c) | (y << (16 - c))) ==> (shrd16 x, y, c)
3910def : Pat<(or (srl GR16:$src1, CL:$amt),
3911 (shl GR16:$src2, (sub 16, CL:$amt))),
3912 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3913
3914def : Pat<(store (or (srl (loadi16 addr:$dst), CL:$amt),
3915 (shl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3916 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3917
Dan Gohman921581d2008-10-17 01:23:35 +00003918def : Pat<(or (srl GR16:$src1, (i8 (trunc CX:$amt))),
3919 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3920 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3921
3922def : Pat<(store (or (srl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3923 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3924 addr:$dst),
3925 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3926
3927def : Pat<(shrd GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3928 (SHRD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3929
3930def : Pat<(store (shrd (loadi16 addr:$dst), (i8 imm:$amt1),
3931 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3932 (SHRD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3933
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003934// (or (x << c) | (y >> (16 - c))) ==> (shld16 x, y, c)
3935def : Pat<(or (shl GR16:$src1, CL:$amt),
3936 (srl GR16:$src2, (sub 16, CL:$amt))),
3937 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
3938
3939def : Pat<(store (or (shl (loadi16 addr:$dst), CL:$amt),
3940 (srl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3941 (SHLD16mrCL addr:$dst, GR16:$src2)>;
3942
Dan Gohman921581d2008-10-17 01:23:35 +00003943def : Pat<(or (shl GR16:$src1, (i8 (trunc CX:$amt))),
3944 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3945 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
3946
3947def : Pat<(store (or (shl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3948 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3949 addr:$dst),
3950 (SHLD16mrCL addr:$dst, GR16:$src2)>;
3951
3952def : Pat<(shld GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3953 (SHLD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3954
3955def : Pat<(store (shld (loadi16 addr:$dst), (i8 imm:$amt1),
3956 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3957 (SHLD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3958
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003959//===----------------------------------------------------------------------===//
Dan Gohman99a12192009-03-04 19:44:21 +00003960// EFLAGS-defining Patterns
Bill Wendlingf5399032008-12-12 21:15:41 +00003961//===----------------------------------------------------------------------===//
3962
Dan Gohman99a12192009-03-04 19:44:21 +00003963// Register-Register Addition with EFLAGS result
3964def : Pat<(parallel (X86add_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003965 (implicit EFLAGS)),
3966 (ADD8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003967def : Pat<(parallel (X86add_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003968 (implicit EFLAGS)),
3969 (ADD16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003970def : Pat<(parallel (X86add_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003971 (implicit EFLAGS)),
3972 (ADD32rr GR32:$src1, GR32:$src2)>;
3973
Dan Gohman99a12192009-03-04 19:44:21 +00003974// Register-Memory Addition with EFLAGS result
3975def : Pat<(parallel (X86add_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003976 (implicit EFLAGS)),
3977 (ADD8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003978def : Pat<(parallel (X86add_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003979 (implicit EFLAGS)),
3980 (ADD16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003981def : Pat<(parallel (X86add_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003982 (implicit EFLAGS)),
3983 (ADD32rm GR32:$src1, addr:$src2)>;
3984
Dan Gohman99a12192009-03-04 19:44:21 +00003985// Register-Integer Addition with EFLAGS result
3986def : Pat<(parallel (X86add_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003987 (implicit EFLAGS)),
3988 (ADD8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003989def : Pat<(parallel (X86add_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003990 (implicit EFLAGS)),
3991 (ADD16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003992def : Pat<(parallel (X86add_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003993 (implicit EFLAGS)),
3994 (ADD32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003995def : Pat<(parallel (X86add_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003996 (implicit EFLAGS)),
3997 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003998def : Pat<(parallel (X86add_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003999 (implicit EFLAGS)),
4000 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
4001
Dan Gohman99a12192009-03-04 19:44:21 +00004002// Memory-Register Addition with EFLAGS result
4003def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004004 addr:$dst),
4005 (implicit EFLAGS)),
4006 (ADD8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004007def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004008 addr:$dst),
4009 (implicit EFLAGS)),
4010 (ADD16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004011def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004012 addr:$dst),
4013 (implicit EFLAGS)),
4014 (ADD32mr addr:$dst, GR32:$src2)>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00004015
4016// Memory-Integer Addition with EFLAGS result
Dan Gohman99a12192009-03-04 19:44:21 +00004017def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004018 addr:$dst),
4019 (implicit EFLAGS)),
4020 (ADD8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004021def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004022 addr:$dst),
4023 (implicit EFLAGS)),
4024 (ADD16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004025def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004026 addr:$dst),
4027 (implicit EFLAGS)),
4028 (ADD32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004029def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004030 addr:$dst),
4031 (implicit EFLAGS)),
4032 (ADD16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004033def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004034 addr:$dst),
4035 (implicit EFLAGS)),
4036 (ADD32mi8 addr:$dst, i32immSExt8:$src2)>;
4037
Dan Gohman99a12192009-03-04 19:44:21 +00004038// Register-Register Subtraction with EFLAGS result
4039def : Pat<(parallel (X86sub_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004040 (implicit EFLAGS)),
4041 (SUB8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004042def : Pat<(parallel (X86sub_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004043 (implicit EFLAGS)),
4044 (SUB16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004045def : Pat<(parallel (X86sub_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004046 (implicit EFLAGS)),
4047 (SUB32rr GR32:$src1, GR32:$src2)>;
4048
Dan Gohman99a12192009-03-04 19:44:21 +00004049// Register-Memory Subtraction with EFLAGS result
4050def : Pat<(parallel (X86sub_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004051 (implicit EFLAGS)),
4052 (SUB8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004053def : Pat<(parallel (X86sub_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004054 (implicit EFLAGS)),
4055 (SUB16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004056def : Pat<(parallel (X86sub_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004057 (implicit EFLAGS)),
4058 (SUB32rm GR32:$src1, addr:$src2)>;
4059
Dan Gohman99a12192009-03-04 19:44:21 +00004060// Register-Integer Subtraction with EFLAGS result
4061def : Pat<(parallel (X86sub_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004062 (implicit EFLAGS)),
4063 (SUB8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004064def : Pat<(parallel (X86sub_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004065 (implicit EFLAGS)),
4066 (SUB16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004067def : Pat<(parallel (X86sub_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004068 (implicit EFLAGS)),
4069 (SUB32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004070def : Pat<(parallel (X86sub_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004071 (implicit EFLAGS)),
4072 (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004073def : Pat<(parallel (X86sub_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004074 (implicit EFLAGS)),
4075 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
4076
Dan Gohman99a12192009-03-04 19:44:21 +00004077// Memory-Register Subtraction with EFLAGS result
4078def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004079 addr:$dst),
4080 (implicit EFLAGS)),
4081 (SUB8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004082def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004083 addr:$dst),
4084 (implicit EFLAGS)),
4085 (SUB16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004086def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004087 addr:$dst),
4088 (implicit EFLAGS)),
4089 (SUB32mr addr:$dst, GR32:$src2)>;
4090
Dan Gohman99a12192009-03-04 19:44:21 +00004091// Memory-Integer Subtraction with EFLAGS result
4092def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004093 addr:$dst),
4094 (implicit EFLAGS)),
4095 (SUB8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004096def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004097 addr:$dst),
4098 (implicit EFLAGS)),
4099 (SUB16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004100def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004101 addr:$dst),
4102 (implicit EFLAGS)),
4103 (SUB32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004104def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004105 addr:$dst),
4106 (implicit EFLAGS)),
4107 (SUB16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004108def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004109 addr:$dst),
4110 (implicit EFLAGS)),
4111 (SUB32mi8 addr:$dst, i32immSExt8:$src2)>;
4112
4113
Dan Gohman99a12192009-03-04 19:44:21 +00004114// Register-Register Signed Integer Multiply with EFLAGS result
4115def : Pat<(parallel (X86smul_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004116 (implicit EFLAGS)),
4117 (IMUL16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004118def : Pat<(parallel (X86smul_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004119 (implicit EFLAGS)),
4120 (IMUL32rr GR32:$src1, GR32:$src2)>;
4121
Dan Gohman99a12192009-03-04 19:44:21 +00004122// Register-Memory Signed Integer Multiply with EFLAGS result
4123def : Pat<(parallel (X86smul_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004124 (implicit EFLAGS)),
4125 (IMUL16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004126def : Pat<(parallel (X86smul_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004127 (implicit EFLAGS)),
4128 (IMUL32rm GR32:$src1, addr:$src2)>;
4129
Dan Gohman99a12192009-03-04 19:44:21 +00004130// Register-Integer Signed Integer Multiply with EFLAGS result
4131def : Pat<(parallel (X86smul_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004132 (implicit EFLAGS)),
4133 (IMUL16rri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004134def : Pat<(parallel (X86smul_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004135 (implicit EFLAGS)),
4136 (IMUL32rri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004137def : Pat<(parallel (X86smul_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004138 (implicit EFLAGS)),
4139 (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004140def : Pat<(parallel (X86smul_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004141 (implicit EFLAGS)),
4142 (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>;
4143
Dan Gohman99a12192009-03-04 19:44:21 +00004144// Memory-Integer Signed Integer Multiply with EFLAGS result
4145def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004146 (implicit EFLAGS)),
4147 (IMUL16rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004148def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004149 (implicit EFLAGS)),
4150 (IMUL32rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004151def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004152 (implicit EFLAGS)),
4153 (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004154def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004155 (implicit EFLAGS)),
4156 (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>;
4157
Dan Gohman99a12192009-03-04 19:44:21 +00004158// Optimize multiply by 2 with EFLAGS result.
Evan Cheng00cf7932009-01-27 03:30:42 +00004159let AddedComplexity = 2 in {
Dan Gohman99a12192009-03-04 19:44:21 +00004160def : Pat<(parallel (X86smul_flag GR16:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004161 (implicit EFLAGS)),
4162 (ADD16rr GR16:$src1, GR16:$src1)>;
4163
Dan Gohman99a12192009-03-04 19:44:21 +00004164def : Pat<(parallel (X86smul_flag GR32:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004165 (implicit EFLAGS)),
4166 (ADD32rr GR32:$src1, GR32:$src1)>;
4167}
4168
Dan Gohman99a12192009-03-04 19:44:21 +00004169// INC and DEC with EFLAGS result. Note that these do not set CF.
4170def : Pat<(parallel (X86inc_flag GR8:$src), (implicit EFLAGS)),
4171 (INC8r GR8:$src)>;
4172def : Pat<(parallel (store (i8 (X86inc_flag (loadi8 addr:$dst))), addr:$dst),
4173 (implicit EFLAGS)),
4174 (INC8m addr:$dst)>;
4175def : Pat<(parallel (X86dec_flag GR8:$src), (implicit EFLAGS)),
4176 (DEC8r GR8:$src)>;
4177def : Pat<(parallel (store (i8 (X86dec_flag (loadi8 addr:$dst))), addr:$dst),
4178 (implicit EFLAGS)),
4179 (DEC8m addr:$dst)>;
4180
4181def : Pat<(parallel (X86inc_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004182 (INC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004183def : Pat<(parallel (store (i16 (X86inc_flag (loadi16 addr:$dst))), addr:$dst),
4184 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004185 (INC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004186def : Pat<(parallel (X86dec_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004187 (DEC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004188def : Pat<(parallel (store (i16 (X86dec_flag (loadi16 addr:$dst))), addr:$dst),
4189 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004190 (DEC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004191
4192def : Pat<(parallel (X86inc_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004193 (INC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004194def : Pat<(parallel (store (i32 (X86inc_flag (loadi32 addr:$dst))), addr:$dst),
4195 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004196 (INC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004197def : Pat<(parallel (X86dec_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004198 (DEC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004199def : Pat<(parallel (store (i32 (X86dec_flag (loadi32 addr:$dst))), addr:$dst),
4200 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004201 (DEC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004202
Dan Gohmane84197b2009-09-03 17:18:51 +00004203// -disable-16bit support.
4204def : Pat<(truncstorei16 (i32 imm:$src), addr:$dst),
4205 (MOV16mi addr:$dst, imm:$src)>;
4206def : Pat<(truncstorei16 GR32:$src, addr:$dst),
4207 (MOV16mr addr:$dst, (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>;
4208def : Pat<(i32 (sextloadi16 addr:$dst)),
4209 (MOVSX32rm16 addr:$dst)>;
4210def : Pat<(i32 (zextloadi16 addr:$dst)),
4211 (MOVZX32rm16 addr:$dst)>;
4212def : Pat<(i32 (extloadi16 addr:$dst)),
4213 (MOVZX32rm16 addr:$dst)>;
4214
Bill Wendlingf5399032008-12-12 21:15:41 +00004215//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004216// Floating Point Stack Support
4217//===----------------------------------------------------------------------===//
4218
4219include "X86InstrFPStack.td"
4220
4221//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +00004222// X86-64 Support
4223//===----------------------------------------------------------------------===//
4224
Chris Lattner2de8d2b2008-01-10 05:50:42 +00004225include "X86Instr64bit.td"
Evan Cheng86ab7d32007-07-31 08:04:03 +00004226
4227//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004228// XMM Floating point support (requires SSE / SSE2)
4229//===----------------------------------------------------------------------===//
4230
4231include "X86InstrSSE.td"
Evan Cheng5e4d1e72008-04-25 18:19:54 +00004232
4233//===----------------------------------------------------------------------===//
4234// MMX and XMM Packed Integer support (requires MMX, SSE, and SSE2)
4235//===----------------------------------------------------------------------===//
4236
4237include "X86InstrMMX.td"