blob: dc445120f7f024a4a772e17434d9cd106b9327ee [file] [log] [blame]
Dan Gohman3b172f12010-04-22 20:06:42 +00001//===-- FastISel.cpp - Implementation of the FastISel class ---------------===//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Jay Foad562b84b2011-04-11 09:35:34 +000046#include "llvm/Operator.h"
Eli Friedman2586b8f2011-05-16 20:27:46 +000047#include "llvm/CodeGen/Analysis.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000048#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000049#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000050#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000051#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000052#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000053#include "llvm/Analysis/DebugInfo.h"
Dan Gohman7fbcc982010-07-01 03:49:38 +000054#include "llvm/Analysis/Loads.h"
Evan Cheng83785c82008-08-20 22:45:34 +000055#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000056#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000057#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000058#include "llvm/Target/TargetMachine.h"
Dan Gohmanba5be5c2010-04-20 15:00:41 +000059#include "llvm/Support/ErrorHandling.h"
Devang Patelafeaae72010-12-06 22:39:26 +000060#include "llvm/Support/Debug.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000061using namespace llvm;
62
Dan Gohman84023e02010-07-10 09:00:22 +000063/// startNewBlock - Set the current block to which generated machine
64/// instructions will be appended, and clear the local CSE map.
65///
66void FastISel::startNewBlock() {
67 LocalValueMap.clear();
68
69 // Start out as null, meaining no local-value instructions have
70 // been emitted.
71 LastLocalValue = 0;
72
73 // Advance the last local value past any EH_LABEL instructions.
74 MachineBasicBlock::iterator
75 I = FuncInfo.MBB->begin(), E = FuncInfo.MBB->end();
76 while (I != E && I->getOpcode() == TargetOpcode::EH_LABEL) {
77 LastLocalValue = I;
78 ++I;
79 }
80}
81
Dan Gohmana6cb6412010-05-11 23:54:07 +000082bool FastISel::hasTrivialKill(const Value *V) const {
Dan Gohman7f0d6952010-05-14 22:53:18 +000083 // Don't consider constants or arguments to have trivial kills.
Dan Gohmana6cb6412010-05-11 23:54:07 +000084 const Instruction *I = dyn_cast<Instruction>(V);
Dan Gohman7f0d6952010-05-14 22:53:18 +000085 if (!I)
86 return false;
87
88 // No-op casts are trivially coalesced by fast-isel.
89 if (const CastInst *Cast = dyn_cast<CastInst>(I))
90 if (Cast->isNoopCast(TD.getIntPtrType(Cast->getContext())) &&
91 !hasTrivialKill(Cast->getOperand(0)))
92 return false;
93
94 // Only instructions with a single use in the same basic block are considered
95 // to have trivial kills.
96 return I->hasOneUse() &&
97 !(I->getOpcode() == Instruction::BitCast ||
98 I->getOpcode() == Instruction::PtrToInt ||
99 I->getOpcode() == Instruction::IntToPtr) &&
Gabor Greif96f1d8e2010-07-22 13:36:47 +0000100 cast<Instruction>(*I->use_begin())->getParent() == I->getParent();
Dan Gohmana6cb6412010-05-11 23:54:07 +0000101}
102
Dan Gohman46510a72010-04-15 01:51:59 +0000103unsigned FastISel::getRegForValue(const Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +0000104 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohman4fd55282009-04-07 20:40:11 +0000105 // Don't handle non-simple values in FastISel.
106 if (!RealVT.isSimple())
107 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000108
109 // Ignore illegal types. We must do this before looking up the value
110 // in ValueMap because Arguments are given virtual registers regardless
111 // of whether FastISel can handle them.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 MVT VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000113 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 // Promote MVT::i1 to a legal type though, because it's common and easy.
115 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +0000116 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000117 else
118 return 0;
119 }
120
Dan Gohman104e4ce2008-09-03 23:32:19 +0000121 // Look up the value to see if we already have a register for it. We
122 // cache values defined by Instructions across blocks, and other values
123 // only locally. This is because Instructions already have the SSA
Dan Gohman5c9cf192010-01-12 04:30:26 +0000124 // def-dominates-use requirement enforced.
Dan Gohmana4160c32010-07-07 16:29:44 +0000125 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
Chris Lattnerfff65b32011-04-17 01:16:47 +0000126 if (I != FuncInfo.ValueMap.end())
127 return I->second;
128
Dan Gohman104e4ce2008-09-03 23:32:19 +0000129 unsigned Reg = LocalValueMap[V];
130 if (Reg != 0)
131 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000132
Dan Gohman97c94b82010-05-06 00:02:14 +0000133 // In bottom-up mode, just create the virtual register which will be used
134 // to hold the value. It will be materialized later.
Dan Gohman84023e02010-07-10 09:00:22 +0000135 if (isa<Instruction>(V) &&
136 (!isa<AllocaInst>(V) ||
137 !FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(V))))
138 return FuncInfo.InitializeRegForValue(V);
Dan Gohman97c94b82010-05-06 00:02:14 +0000139
Dan Gohmana10b8492010-07-14 01:07:44 +0000140 SavePoint SaveInsertPt = enterLocalValueArea();
Dan Gohman84023e02010-07-10 09:00:22 +0000141
142 // Materialize the value in a register. Emit any instructions in the
143 // local value area.
144 Reg = materializeRegForValue(V, VT);
145
146 leaveLocalValueArea(SaveInsertPt);
147
148 return Reg;
Dan Gohman1fdc6142010-05-03 23:36:34 +0000149}
150
Eric Christopher44a2c342010-08-17 01:30:33 +0000151/// materializeRegForValue - Helper for getRegForValue. This function is
Dan Gohman1fdc6142010-05-03 23:36:34 +0000152/// called when the value isn't already available in a register and must
153/// be materialized with new instructions.
154unsigned FastISel::materializeRegForValue(const Value *V, MVT VT) {
155 unsigned Reg = 0;
156
Dan Gohman46510a72010-04-15 01:51:59 +0000157 if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000158 if (CI->getValue().getActiveBits() <= 64)
159 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +0000160 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000161 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +0000162 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000163 // Translate this as an integer zero so that it can be
164 // local-CSE'd with actual integer zeros.
Owen Anderson1d0be152009-08-13 21:58:54 +0000165 Reg =
166 getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext())));
Dan Gohman46510a72010-04-15 01:51:59 +0000167 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Eli Friedmanbd125382011-04-28 00:42:03 +0000168 if (CF->isNullValue()) {
Eli Friedman2790ba82011-04-27 22:41:55 +0000169 Reg = TargetMaterializeFloatZero(CF);
170 } else {
171 // Try to emit the constant directly.
172 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
173 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000174
175 if (!Reg) {
Dan Gohman4183e312010-04-13 17:07:06 +0000176 // Try to emit the constant by using an integer constant with a cast.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000177 const APFloat &Flt = CF->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000178 EVT IntVT = TLI.getPointerTy();
Dan Gohmanad368ac2008-08-27 18:10:19 +0000179
180 uint64_t x[2];
181 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000182 bool isExact;
183 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
184 APFloat::rmTowardZero, &isExact);
185 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000186 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000187
Owen Andersone922c022009-07-22 00:24:57 +0000188 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000189 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000190 if (IntegerReg != 0)
Dan Gohmana6cb6412010-05-11 23:54:07 +0000191 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP,
192 IntegerReg, /*Kill=*/false);
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000193 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000194 }
Dan Gohman46510a72010-04-15 01:51:59 +0000195 } else if (const Operator *Op = dyn_cast<Operator>(V)) {
Dan Gohman20d4be12010-07-01 02:58:57 +0000196 if (!SelectOperator(Op, Op->getOpcode()))
197 if (!isa<Instruction>(Op) ||
198 !TargetSelectInstruction(cast<Instruction>(Op)))
199 return 0;
Dan Gohman37db6cd2010-06-21 14:17:46 +0000200 Reg = lookUpRegForValue(Op);
Dan Gohman205d9252008-08-28 21:19:07 +0000201 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000202 Reg = createResultReg(TLI.getRegClassFor(VT));
Dan Gohman84023e02010-07-10 09:00:22 +0000203 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
204 TII.get(TargetOpcode::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000205 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206
Dan Gohmandceffe62008-09-25 01:28:51 +0000207 // If target-independent code couldn't handle the value, give target-specific
208 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000209 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000210 Reg = TargetMaterializeConstant(cast<Constant>(V));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000211
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000212 // Don't cache constant materializations in the general ValueMap.
213 // To do so would require tracking what uses they dominate.
Dan Gohman84023e02010-07-10 09:00:22 +0000214 if (Reg != 0) {
Dan Gohmandceffe62008-09-25 01:28:51 +0000215 LocalValueMap[V] = Reg;
Dan Gohman84023e02010-07-10 09:00:22 +0000216 LastLocalValue = MRI.getVRegDef(Reg);
217 }
Dan Gohman104e4ce2008-09-03 23:32:19 +0000218 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000219}
220
Dan Gohman46510a72010-04-15 01:51:59 +0000221unsigned FastISel::lookUpRegForValue(const Value *V) {
Evan Cheng59fbc802008-09-09 01:26:59 +0000222 // Look up the value to see if we already have a register for it. We
223 // cache values defined by Instructions across blocks, and other values
224 // only locally. This is because Instructions already have the SSA
Dan Gohman1fdc6142010-05-03 23:36:34 +0000225 // def-dominates-use requirement enforced.
Dan Gohmana4160c32010-07-07 16:29:44 +0000226 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
227 if (I != FuncInfo.ValueMap.end())
Dan Gohman3193a682010-06-21 14:21:47 +0000228 return I->second;
Evan Cheng59fbc802008-09-09 01:26:59 +0000229 return LocalValueMap[V];
230}
231
Owen Andersoncc54e762008-08-30 00:38:46 +0000232/// UpdateValueMap - Update the value map to include the new mapping for this
233/// instruction, or insert an extra copy to get the result in a previous
234/// determined register.
235/// NOTE: This is only necessary because we might select a block that uses
236/// a value before we select the block that defines the value. It might be
237/// possible to fix this by selecting blocks in reverse postorder.
Eli Friedman482feb32011-05-16 21:06:17 +0000238void FastISel::UpdateValueMap(const Value *I, unsigned Reg, unsigned NumRegs) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000239 if (!isa<Instruction>(I)) {
240 LocalValueMap[I] = Reg;
Eli Friedman482feb32011-05-16 21:06:17 +0000241 return;
Dan Gohman40b189e2008-09-05 18:18:20 +0000242 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000243
Dan Gohmana4160c32010-07-07 16:29:44 +0000244 unsigned &AssignedReg = FuncInfo.ValueMap[I];
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000245 if (AssignedReg == 0)
Dan Gohman84023e02010-07-10 09:00:22 +0000246 // Use the new register.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000247 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000248 else if (Reg != AssignedReg) {
Dan Gohman84023e02010-07-10 09:00:22 +0000249 // Arrange for uses of AssignedReg to be replaced by uses of Reg.
Eli Friedman482feb32011-05-16 21:06:17 +0000250 for (unsigned i = 0; i < NumRegs; i++)
251 FuncInfo.RegFixups[AssignedReg+i] = Reg+i;
Dan Gohman84023e02010-07-10 09:00:22 +0000252
253 AssignedReg = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000254 }
Owen Andersoncc54e762008-08-30 00:38:46 +0000255}
256
Dan Gohmana6cb6412010-05-11 23:54:07 +0000257std::pair<unsigned, bool> FastISel::getRegForGEPIndex(const Value *Idx) {
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000258 unsigned IdxN = getRegForValue(Idx);
259 if (IdxN == 0)
260 // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000261 return std::pair<unsigned, bool>(0, false);
262
263 bool IdxNIsKill = hasTrivialKill(Idx);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000264
265 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Anderson766b5ef2009-08-11 21:59:30 +0000266 MVT PtrVT = TLI.getPointerTy();
Owen Andersone50ed302009-08-10 22:56:29 +0000267 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000268 if (IdxVT.bitsLT(PtrVT)) {
269 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND,
270 IdxN, IdxNIsKill);
271 IdxNIsKill = true;
272 }
273 else if (IdxVT.bitsGT(PtrVT)) {
274 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE,
275 IdxN, IdxNIsKill);
276 IdxNIsKill = true;
277 }
278 return std::pair<unsigned, bool>(IdxN, IdxNIsKill);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000279}
280
Dan Gohman84023e02010-07-10 09:00:22 +0000281void FastISel::recomputeInsertPt() {
282 if (getLastLocalValue()) {
283 FuncInfo.InsertPt = getLastLocalValue();
Dan Gohmanc6e59b72010-07-19 22:48:56 +0000284 FuncInfo.MBB = FuncInfo.InsertPt->getParent();
Dan Gohman84023e02010-07-10 09:00:22 +0000285 ++FuncInfo.InsertPt;
286 } else
287 FuncInfo.InsertPt = FuncInfo.MBB->getFirstNonPHI();
288
289 // Now skip past any EH_LABELs, which must remain at the beginning.
290 while (FuncInfo.InsertPt != FuncInfo.MBB->end() &&
291 FuncInfo.InsertPt->getOpcode() == TargetOpcode::EH_LABEL)
292 ++FuncInfo.InsertPt;
293}
294
Dan Gohmana10b8492010-07-14 01:07:44 +0000295FastISel::SavePoint FastISel::enterLocalValueArea() {
Dan Gohman84023e02010-07-10 09:00:22 +0000296 MachineBasicBlock::iterator OldInsertPt = FuncInfo.InsertPt;
Dan Gohman163f78e2010-07-14 22:01:31 +0000297 DebugLoc OldDL = DL;
Dan Gohman84023e02010-07-10 09:00:22 +0000298 recomputeInsertPt();
Dan Gohmana10b8492010-07-14 01:07:44 +0000299 DL = DebugLoc();
Dan Gohman163f78e2010-07-14 22:01:31 +0000300 SavePoint SP = { OldInsertPt, OldDL };
Dan Gohmana10b8492010-07-14 01:07:44 +0000301 return SP;
Dan Gohman84023e02010-07-10 09:00:22 +0000302}
303
Dan Gohmana10b8492010-07-14 01:07:44 +0000304void FastISel::leaveLocalValueArea(SavePoint OldInsertPt) {
Dan Gohman84023e02010-07-10 09:00:22 +0000305 if (FuncInfo.InsertPt != FuncInfo.MBB->begin())
306 LastLocalValue = llvm::prior(FuncInfo.InsertPt);
307
308 // Restore the previous insert position.
Dan Gohmana10b8492010-07-14 01:07:44 +0000309 FuncInfo.InsertPt = OldInsertPt.InsertPt;
310 DL = OldInsertPt.DL;
Dan Gohman84023e02010-07-10 09:00:22 +0000311}
312
Dan Gohmanbdedd442008-08-20 00:11:48 +0000313/// SelectBinaryOp - Select and emit code for a binary operator instruction,
314/// which has an opcode which directly corresponds to the given ISD opcode.
315///
Dan Gohman46510a72010-04-15 01:51:59 +0000316bool FastISel::SelectBinaryOp(const User *I, unsigned ISDOpcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000317 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmanbdedd442008-08-20 00:11:48 +0000319 // Unhandled type. Halt "fast" selection and bail.
320 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000321
Dan Gohmanb71fea22008-08-26 20:52:40 +0000322 // We only handle legal types. For example, on x86-32 the instruction
323 // selector contains all of the 64-bit instructions from x86-64,
324 // under the assumption that i64 won't be used if the target doesn't
325 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000326 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000328 // don't require additional zeroing, which makes them easy.
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000330 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
331 ISDOpcode == ISD::XOR))
Owen Anderson23b9b192009-08-12 00:36:31 +0000332 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohman638c6832008-09-05 18:44:22 +0000333 else
334 return false;
335 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000336
Chris Lattnerfff65b32011-04-17 01:16:47 +0000337 // Check if the first operand is a constant, and handle it as "ri". At -O0,
338 // we don't have anything that canonicalizes operand order.
339 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(0)))
340 if (isa<Instruction>(I) && cast<Instruction>(I)->isCommutative()) {
341 unsigned Op1 = getRegForValue(I->getOperand(1));
342 if (Op1 == 0) return false;
343
344 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
Owen Andersond74ea772011-04-22 23:38:06 +0000345
Chris Lattner602fc062011-04-17 20:23:29 +0000346 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op1,
347 Op1IsKill, CI->getZExtValue(),
348 VT.getSimpleVT());
349 if (ResultReg == 0) return false;
Owen Andersond74ea772011-04-22 23:38:06 +0000350
Chris Lattner602fc062011-04-17 20:23:29 +0000351 // We successfully emitted code for the given LLVM Instruction.
352 UpdateValueMap(I, ResultReg);
353 return true;
Chris Lattnerfff65b32011-04-17 01:16:47 +0000354 }
Owen Andersond74ea772011-04-22 23:38:06 +0000355
356
Dan Gohman3df24e62008-09-03 23:12:08 +0000357 unsigned Op0 = getRegForValue(I->getOperand(0));
Chris Lattner602fc062011-04-17 20:23:29 +0000358 if (Op0 == 0) // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000359 return false;
360
Dan Gohmana6cb6412010-05-11 23:54:07 +0000361 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
362
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000363 // Check if the second operand is a constant and handle it appropriately.
364 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Chris Lattner602fc062011-04-17 20:23:29 +0000365 uint64_t Imm = CI->getZExtValue();
Owen Andersond74ea772011-04-22 23:38:06 +0000366
Chris Lattnerf051c1a2011-04-18 07:00:40 +0000367 // Transform "sdiv exact X, 8" -> "sra X, 3".
368 if (ISDOpcode == ISD::SDIV && isa<BinaryOperator>(I) &&
369 cast<BinaryOperator>(I)->isExact() &&
370 isPowerOf2_64(Imm)) {
371 Imm = Log2_64(Imm);
372 ISDOpcode = ISD::SRA;
373 }
Owen Andersond74ea772011-04-22 23:38:06 +0000374
Chris Lattner602fc062011-04-17 20:23:29 +0000375 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op0,
376 Op0IsKill, Imm, VT.getSimpleVT());
377 if (ResultReg == 0) return false;
Owen Andersond74ea772011-04-22 23:38:06 +0000378
Chris Lattner602fc062011-04-17 20:23:29 +0000379 // We successfully emitted code for the given LLVM Instruction.
380 UpdateValueMap(I, ResultReg);
381 return true;
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000382 }
383
Dan Gohman10df0fa2008-08-27 01:09:54 +0000384 // Check if the second operand is a constant float.
385 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000386 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000387 ISDOpcode, Op0, Op0IsKill, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000388 if (ResultReg != 0) {
389 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000390 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000391 return true;
392 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000393 }
394
Dan Gohman3df24e62008-09-03 23:12:08 +0000395 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000396 if (Op1 == 0)
397 // Unhandled operand. Halt "fast" selection and bail.
398 return false;
399
Dan Gohmana6cb6412010-05-11 23:54:07 +0000400 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
401
Dan Gohmanad368ac2008-08-27 18:10:19 +0000402 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000403 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000404 ISDOpcode,
405 Op0, Op0IsKill,
406 Op1, Op1IsKill);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000407 if (ResultReg == 0)
408 // Target-specific code wasn't able to find a machine opcode for
409 // the given ISD opcode and type. Halt "fast" selection and bail.
410 return false;
411
Dan Gohman8014e862008-08-20 00:23:20 +0000412 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000413 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000414 return true;
415}
416
Dan Gohman46510a72010-04-15 01:51:59 +0000417bool FastISel::SelectGetElementPtr(const User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000418 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000419 if (N == 0)
420 // Unhandled operand. Halt "fast" selection and bail.
421 return false;
422
Dan Gohmana6cb6412010-05-11 23:54:07 +0000423 bool NIsKill = hasTrivialKill(I->getOperand(0));
424
Evan Cheng83785c82008-08-20 22:45:34 +0000425 const Type *Ty = I->getOperand(0)->getType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 MVT VT = TLI.getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +0000427 for (GetElementPtrInst::const_op_iterator OI = I->op_begin()+1,
428 E = I->op_end(); OI != E; ++OI) {
429 const Value *Idx = *OI;
Evan Cheng83785c82008-08-20 22:45:34 +0000430 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
431 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
432 if (Field) {
433 // N = N + Offset
434 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
435 // FIXME: This can be optimized by combining the add with a
436 // subsequent one.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000437 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000438 if (N == 0)
439 // Unhandled operand. Halt "fast" selection and bail.
440 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000441 NIsKill = true;
Evan Cheng83785c82008-08-20 22:45:34 +0000442 }
443 Ty = StTy->getElementType(Field);
444 } else {
445 Ty = cast<SequentialType>(Ty)->getElementType();
446
447 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +0000448 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +0000449 if (CI->isZero()) continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000450 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +0000451 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohmana6cb6412010-05-11 23:54:07 +0000452 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000453 if (N == 0)
454 // Unhandled operand. Halt "fast" selection and bail.
455 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000456 NIsKill = true;
Evan Cheng83785c82008-08-20 22:45:34 +0000457 continue;
458 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000459
Evan Cheng83785c82008-08-20 22:45:34 +0000460 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000461 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000462 std::pair<unsigned, bool> Pair = getRegForGEPIndex(Idx);
463 unsigned IdxN = Pair.first;
464 bool IdxNIsKill = Pair.second;
Evan Cheng83785c82008-08-20 22:45:34 +0000465 if (IdxN == 0)
466 // Unhandled operand. Halt "fast" selection and bail.
467 return false;
468
Dan Gohman80bc6e22008-08-26 20:57:08 +0000469 if (ElementSize != 1) {
Dan Gohmana6cb6412010-05-11 23:54:07 +0000470 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, IdxNIsKill, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000471 if (IdxN == 0)
472 // Unhandled operand. Halt "fast" selection and bail.
473 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000474 IdxNIsKill = true;
Dan Gohman80bc6e22008-08-26 20:57:08 +0000475 }
Dan Gohmana6cb6412010-05-11 23:54:07 +0000476 N = FastEmit_rr(VT, VT, ISD::ADD, N, NIsKill, IdxN, IdxNIsKill);
Evan Cheng83785c82008-08-20 22:45:34 +0000477 if (N == 0)
478 // Unhandled operand. Halt "fast" selection and bail.
479 return false;
480 }
481 }
482
483 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000484 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000485 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000486}
487
Dan Gohman46510a72010-04-15 01:51:59 +0000488bool FastISel::SelectCall(const User *I) {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000489 const CallInst *Call = cast<CallInst>(I);
490
491 // Handle simple inline asms.
492 if (const InlineAsm *IA = dyn_cast<InlineAsm>(Call->getArgOperand(0))) {
493 // Don't attempt to handle constraints.
494 if (!IA->getConstraintString().empty())
495 return false;
496
497 unsigned ExtraInfo = 0;
498 if (IA->hasSideEffects())
499 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
500 if (IA->isAlignStack())
501 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
502
503 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
504 TII.get(TargetOpcode::INLINEASM))
505 .addExternalSymbol(IA->getAsmString().c_str())
506 .addImm(ExtraInfo);
507 return true;
508 }
509
510 const Function *F = Call->getCalledFunction();
Dan Gohman33134c42008-09-25 17:05:24 +0000511 if (!F) return false;
512
Dan Gohman4183e312010-04-13 17:07:06 +0000513 // Handle selected intrinsic function calls.
Chris Lattner832e4942011-04-19 05:52:03 +0000514 switch (F->getIntrinsicID()) {
Dan Gohman33134c42008-09-25 17:05:24 +0000515 default: break;
Bill Wendling92c1e122009-02-13 02:16:35 +0000516 case Intrinsic::dbg_declare: {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000517 const DbgDeclareInst *DI = cast<DbgDeclareInst>(Call);
Devang Patel02f0dbd2010-05-07 22:04:20 +0000518 if (!DIVariable(DI->getVariable()).Verify() ||
Dan Gohmana4160c32010-07-07 16:29:44 +0000519 !FuncInfo.MF->getMMI().hasDebugInfo())
Devang Patel7e1e31f2009-07-02 22:43:26 +0000520 return true;
521
Dan Gohman46510a72010-04-15 01:51:59 +0000522 const Value *Address = DI->getAddress();
Devang Patel6fe75aa2010-09-14 20:29:31 +0000523 if (!Address || isa<UndefValue>(Address) || isa<AllocaInst>(Address))
Dale Johannesendc918562010-02-06 02:26:02 +0000524 return true;
Devang Patel6fe75aa2010-09-14 20:29:31 +0000525
526 unsigned Reg = 0;
527 unsigned Offset = 0;
528 if (const Argument *Arg = dyn_cast<Argument>(Address)) {
529 if (Arg->hasByValAttr()) {
530 // Byval arguments' frame index is recorded during argument lowering.
531 // Use this info directly.
532 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
533 if (Offset)
534 Reg = TRI.getFrameRegister(*FuncInfo.MF);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000535 }
Devang Patel4bafda92010-09-10 20:32:09 +0000536 }
Devang Patel6fe75aa2010-09-14 20:29:31 +0000537 if (!Reg)
538 Reg = getRegForValue(Address);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000539
Devang Patel6fe75aa2010-09-14 20:29:31 +0000540 if (Reg)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000541 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Devang Patel6fe75aa2010-09-14 20:29:31 +0000542 TII.get(TargetOpcode::DBG_VALUE))
543 .addReg(Reg, RegState::Debug).addImm(Offset)
544 .addMetadata(DI->getVariable());
Dan Gohman33134c42008-09-25 17:05:24 +0000545 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000546 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000547 case Intrinsic::dbg_value: {
Dale Johannesen343b42e2010-04-07 01:15:14 +0000548 // This form of DBG_VALUE is target-independent.
Dan Gohmana61e73b2011-04-26 17:18:34 +0000549 const DbgValueInst *DI = cast<DbgValueInst>(Call);
Dale Johannesen45df7612010-02-26 20:01:55 +0000550 const TargetInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
Dan Gohman46510a72010-04-15 01:51:59 +0000551 const Value *V = DI->getValue();
Dale Johannesen45df7612010-02-26 20:01:55 +0000552 if (!V) {
553 // Currently the optimizer can produce this; insert an undef to
554 // help debugging. Probably the optimizer should not do this.
Dan Gohman84023e02010-07-10 09:00:22 +0000555 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
556 .addReg(0U).addImm(DI->getOffset())
557 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000558 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000559 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
560 .addImm(CI->getZExtValue()).addImm(DI->getOffset())
561 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000562 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000563 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
564 .addFPImm(CF).addImm(DI->getOffset())
565 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000566 } else if (unsigned Reg = lookUpRegForValue(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000567 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
568 .addReg(Reg, RegState::Debug).addImm(DI->getOffset())
569 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000570 } else {
571 // We can't yet handle anything else here because it would require
572 // generating code, thus altering codegen because of debug info.
Devang Patelafeaae72010-12-06 22:39:26 +0000573 DEBUG(dbgs() << "Dropping debug info for " << DI);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000574 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000575 return true;
576 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000577 case Intrinsic::eh_exception: {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000578 EVT VT = TLI.getValueType(Call->getType());
Chris Lattner832e4942011-04-19 05:52:03 +0000579 if (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)!=TargetLowering::Expand)
580 break;
Owen Andersond74ea772011-04-22 23:38:06 +0000581
Chris Lattner832e4942011-04-19 05:52:03 +0000582 assert(FuncInfo.MBB->isLandingPad() &&
583 "Call to eh.exception not in landing pad!");
584 unsigned Reg = TLI.getExceptionAddressRegister();
585 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
586 unsigned ResultReg = createResultReg(RC);
587 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
588 ResultReg).addReg(Reg);
Dan Gohmana61e73b2011-04-26 17:18:34 +0000589 UpdateValueMap(Call, ResultReg);
Chris Lattner832e4942011-04-19 05:52:03 +0000590 return true;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000591 }
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000592 case Intrinsic::eh_selector: {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000593 EVT VT = TLI.getValueType(Call->getType());
Chris Lattner832e4942011-04-19 05:52:03 +0000594 if (TLI.getOperationAction(ISD::EHSELECTION, VT) != TargetLowering::Expand)
595 break;
596 if (FuncInfo.MBB->isLandingPad())
Dan Gohmana61e73b2011-04-26 17:18:34 +0000597 AddCatchInfo(*Call, &FuncInfo.MF->getMMI(), FuncInfo.MBB);
Chris Lattner832e4942011-04-19 05:52:03 +0000598 else {
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000599#ifndef NDEBUG
Dan Gohmana61e73b2011-04-26 17:18:34 +0000600 FuncInfo.CatchInfoLost.insert(Call);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000601#endif
Chris Lattner832e4942011-04-19 05:52:03 +0000602 // FIXME: Mark exception selector register as live in. Hack for PR1508.
Chris Lattnered3a8062010-04-05 06:05:26 +0000603 unsigned Reg = TLI.getExceptionSelectorRegister();
Chris Lattner832e4942011-04-19 05:52:03 +0000604 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000605 }
Chris Lattner832e4942011-04-19 05:52:03 +0000606
607 unsigned Reg = TLI.getExceptionSelectorRegister();
608 EVT SrcVT = TLI.getPointerTy();
609 const TargetRegisterClass *RC = TLI.getRegClassFor(SrcVT);
610 unsigned ResultReg = createResultReg(RC);
611 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
612 ResultReg).addReg(Reg);
613
Dan Gohmana61e73b2011-04-26 17:18:34 +0000614 bool ResultRegIsKill = hasTrivialKill(Call);
Chris Lattner832e4942011-04-19 05:52:03 +0000615
616 // Cast the register to the type of the selector.
617 if (SrcVT.bitsGT(MVT::i32))
618 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, ISD::TRUNCATE,
619 ResultReg, ResultRegIsKill);
620 else if (SrcVT.bitsLT(MVT::i32))
621 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32,
622 ISD::SIGN_EXTEND, ResultReg, ResultRegIsKill);
623 if (ResultReg == 0)
624 // Unhandled operand. Halt "fast" selection and bail.
625 return false;
626
Dan Gohmana61e73b2011-04-26 17:18:34 +0000627 UpdateValueMap(Call, ResultReg);
Chris Lattner832e4942011-04-19 05:52:03 +0000628
629 return true;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000630 }
Eli Friedmand0118a22011-05-14 00:47:51 +0000631 case Intrinsic::objectsize: {
632 ConstantInt *CI = cast<ConstantInt>(Call->getArgOperand(1));
633 unsigned long long Res = CI->isZero() ? -1ULL : 0;
634 Constant *ResCI = ConstantInt::get(Call->getType(), Res);
635 unsigned ResultReg = getRegForValue(ResCI);
636 if (ResultReg == 0)
637 return false;
638 UpdateValueMap(Call, ResultReg);
639 return true;
640 }
Dan Gohman33134c42008-09-25 17:05:24 +0000641 }
Dan Gohman4183e312010-04-13 17:07:06 +0000642
643 // An arbitrary call. Bail.
Dan Gohman33134c42008-09-25 17:05:24 +0000644 return false;
645}
646
Dan Gohman46510a72010-04-15 01:51:59 +0000647bool FastISel::SelectCast(const User *I, unsigned Opcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000648 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
649 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
652 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000653 // Unhandled type. Halt "fast" selection and bail.
654 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000655
Dan Gohman474d3b32009-03-13 23:53:06 +0000656 // Check if the destination type is legal. Or as a special case,
657 // it may be i1 if we're doing a truncate because that's
658 // easy and somewhat common.
659 if (!TLI.isTypeLegal(DstVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000661 // Unhandled type. Halt "fast" selection and bail.
662 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000663
664 // Check if the source operand is legal. Or as a special case,
665 // it may be i1 if we're doing zero-extension because that's
666 // easy and somewhat common.
667 if (!TLI.isTypeLegal(SrcVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
Dan Gohman474d3b32009-03-13 23:53:06 +0000669 // Unhandled type. Halt "fast" selection and bail.
670 return false;
671
Dan Gohman3df24e62008-09-03 23:12:08 +0000672 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000673 if (!InputReg)
674 // Unhandled operand. Halt "fast" selection and bail.
675 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000676
Dan Gohmana6cb6412010-05-11 23:54:07 +0000677 bool InputRegIsKill = hasTrivialKill(I->getOperand(0));
678
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000679 // If the operand is i1, arrange for the high bits in the register to be zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 if (SrcVT == MVT::i1) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000681 SrcVT = TLI.getTypeToTransformTo(I->getContext(), SrcVT);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000682 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg, InputRegIsKill);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000683 if (!InputReg)
684 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000685 InputRegIsKill = true;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000686 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000687 // If the result is i1, truncate to the target's type for i1 first.
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 if (DstVT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +0000689 DstVT = TLI.getTypeToTransformTo(I->getContext(), DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000690
Owen Andersond0533c92008-08-26 23:46:32 +0000691 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
692 DstVT.getSimpleVT(),
693 Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000694 InputReg, InputRegIsKill);
Owen Andersond0533c92008-08-26 23:46:32 +0000695 if (!ResultReg)
696 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000697
Dan Gohman3df24e62008-09-03 23:12:08 +0000698 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000699 return true;
700}
701
Dan Gohman46510a72010-04-15 01:51:59 +0000702bool FastISel::SelectBitCast(const User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000703 // If the bitcast doesn't change the type, just use the operand value.
704 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000705 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000706 if (Reg == 0)
707 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000708 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000709 return true;
710 }
711
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000712 // Bitcasts of other values become reg-reg copies or BITCAST operators.
Owen Andersone50ed302009-08-10 22:56:29 +0000713 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
714 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000715
Owen Anderson825b72b2009-08-11 20:47:22 +0000716 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
717 DstVT == MVT::Other || !DstVT.isSimple() ||
Owen Andersond0533c92008-08-26 23:46:32 +0000718 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
719 // Unhandled type. Halt "fast" selection and bail.
720 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000721
Dan Gohman3df24e62008-09-03 23:12:08 +0000722 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000723 if (Op0 == 0)
724 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000725 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000726
727 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000728
Dan Gohmanad368ac2008-08-27 18:10:19 +0000729 // First, try to perform the bitcast by inserting a reg-reg copy.
730 unsigned ResultReg = 0;
731 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
732 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
733 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
Jakob Stoklund Olesene7917bb2010-07-11 05:16:54 +0000734 // Don't attempt a cross-class copy. It will likely fail.
735 if (SrcClass == DstClass) {
736 ResultReg = createResultReg(DstClass);
737 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
738 ResultReg).addReg(Op0);
739 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000740 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000741
742 // If the reg-reg copy failed, select a BITCAST opcode.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000743 if (!ResultReg)
744 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000745 ISD::BITCAST, Op0, Op0IsKill);
746
Dan Gohmanad368ac2008-08-27 18:10:19 +0000747 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000748 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000749
Dan Gohman3df24e62008-09-03 23:12:08 +0000750 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000751 return true;
752}
753
Dan Gohman3df24e62008-09-03 23:12:08 +0000754bool
Dan Gohman46510a72010-04-15 01:51:59 +0000755FastISel::SelectInstruction(const Instruction *I) {
Dan Gohmane8c92dd2010-04-23 15:29:50 +0000756 // Just before the terminator instruction, insert instructions to
757 // feed PHI nodes in successor blocks.
758 if (isa<TerminatorInst>(I))
759 if (!HandlePHINodesInSuccessorBlocks(I->getParent()))
760 return false;
761
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000762 DL = I->getDebugLoc();
763
Dan Gohman6e3ff372009-12-05 01:27:58 +0000764 // First, try doing target-independent selection.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000765 if (SelectOperator(I, I->getOpcode())) {
766 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000767 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000768 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000769
770 // Next, try calling the target to attempt to handle the instruction.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000771 if (TargetSelectInstruction(I)) {
772 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000773 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000774 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000775
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000776 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000777 return false;
Dan Gohman40b189e2008-09-05 18:18:20 +0000778}
779
Dan Gohmand98d6202008-10-02 22:15:21 +0000780/// FastEmitBranch - Emit an unconditional branch to the given block,
781/// unless it is the immediate (fall-through) successor, and update
782/// the CFG.
783void
Stuart Hastings3bf91252010-06-17 22:43:56 +0000784FastISel::FastEmitBranch(MachineBasicBlock *MSucc, DebugLoc DL) {
Dan Gohman84023e02010-07-10 09:00:22 +0000785 if (FuncInfo.MBB->isLayoutSuccessor(MSucc)) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000786 // The unconditional fall-through case, which needs no instructions.
787 } else {
788 // The unconditional branch case.
Dan Gohman84023e02010-07-10 09:00:22 +0000789 TII.InsertBranch(*FuncInfo.MBB, MSucc, NULL,
790 SmallVector<MachineOperand, 0>(), DL);
Dan Gohmand98d6202008-10-02 22:15:21 +0000791 }
Dan Gohman84023e02010-07-10 09:00:22 +0000792 FuncInfo.MBB->addSuccessor(MSucc);
Dan Gohmand98d6202008-10-02 22:15:21 +0000793}
794
Dan Gohman3d45a852009-09-03 22:53:57 +0000795/// SelectFNeg - Emit an FNeg operation.
796///
797bool
Dan Gohman46510a72010-04-15 01:51:59 +0000798FastISel::SelectFNeg(const User *I) {
Dan Gohman3d45a852009-09-03 22:53:57 +0000799 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
800 if (OpReg == 0) return false;
801
Dan Gohmana6cb6412010-05-11 23:54:07 +0000802 bool OpRegIsKill = hasTrivialKill(I);
803
Dan Gohman4a215a12009-09-11 00:36:43 +0000804 // If the target has ISD::FNEG, use it.
805 EVT VT = TLI.getValueType(I->getType());
806 unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000807 ISD::FNEG, OpReg, OpRegIsKill);
Dan Gohman4a215a12009-09-11 00:36:43 +0000808 if (ResultReg != 0) {
809 UpdateValueMap(I, ResultReg);
810 return true;
811 }
812
Dan Gohman5e5abb72009-09-11 00:34:46 +0000813 // Bitcast the value to integer, twiddle the sign bit with xor,
814 // and then bitcast it back to floating-point.
Dan Gohman3d45a852009-09-03 22:53:57 +0000815 if (VT.getSizeInBits() > 64) return false;
Dan Gohman5e5abb72009-09-11 00:34:46 +0000816 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
817 if (!TLI.isTypeLegal(IntVT))
818 return false;
819
820 unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000821 ISD::BITCAST, OpReg, OpRegIsKill);
Dan Gohman5e5abb72009-09-11 00:34:46 +0000822 if (IntReg == 0)
823 return false;
824
Dan Gohmana6cb6412010-05-11 23:54:07 +0000825 unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR,
826 IntReg, /*Kill=*/true,
Dan Gohman5e5abb72009-09-11 00:34:46 +0000827 UINT64_C(1) << (VT.getSizeInBits()-1),
828 IntVT.getSimpleVT());
829 if (IntResultReg == 0)
830 return false;
831
832 ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000833 ISD::BITCAST, IntResultReg, /*Kill=*/true);
Dan Gohman3d45a852009-09-03 22:53:57 +0000834 if (ResultReg == 0)
835 return false;
836
837 UpdateValueMap(I, ResultReg);
838 return true;
839}
840
Dan Gohman40b189e2008-09-05 18:18:20 +0000841bool
Eli Friedman2586b8f2011-05-16 20:27:46 +0000842FastISel::SelectExtractValue(const User *U) {
843 const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(U);
Eli Friedmana4c920d2011-05-16 20:34:53 +0000844 if (!EVI)
Eli Friedman2586b8f2011-05-16 20:27:46 +0000845 return false;
846
Eli Friedman482feb32011-05-16 21:06:17 +0000847 // Make sure we only try to handle extracts with a legal result. But also
848 // allow i1 because it's easy.
Eli Friedman2586b8f2011-05-16 20:27:46 +0000849 EVT RealVT = TLI.getValueType(EVI->getType(), /*AllowUnknown=*/true);
850 if (!RealVT.isSimple())
851 return false;
852 MVT VT = RealVT.getSimpleVT();
Eli Friedman482feb32011-05-16 21:06:17 +0000853 if (!TLI.isTypeLegal(VT) && VT != MVT::i1)
Eli Friedman2586b8f2011-05-16 20:27:46 +0000854 return false;
855
856 const Value *Op0 = EVI->getOperand(0);
857 const Type *AggTy = Op0->getType();
858
859 // Get the base result register.
860 unsigned ResultReg;
861 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(Op0);
862 if (I != FuncInfo.ValueMap.end())
863 ResultReg = I->second;
864 else
865 ResultReg = FuncInfo.InitializeRegForValue(Op0);
866
867 // Get the actual result register, which is an offset from the base register.
868 unsigned VTIndex = ComputeLinearIndex(AggTy, EVI->idx_begin(), EVI->idx_end());
869
870 SmallVector<EVT, 4> AggValueVTs;
871 ComputeValueVTs(TLI, AggTy, AggValueVTs);
872
873 for (unsigned i = 0; i < VTIndex; i++)
874 ResultReg += TLI.getNumRegisters(FuncInfo.Fn->getContext(), AggValueVTs[i]);
875
876 UpdateValueMap(EVI, ResultReg);
877 return true;
878}
879
880bool
Dan Gohman46510a72010-04-15 01:51:59 +0000881FastISel::SelectOperator(const User *I, unsigned Opcode) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000882 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000883 case Instruction::Add:
884 return SelectBinaryOp(I, ISD::ADD);
885 case Instruction::FAdd:
886 return SelectBinaryOp(I, ISD::FADD);
887 case Instruction::Sub:
888 return SelectBinaryOp(I, ISD::SUB);
889 case Instruction::FSub:
Dan Gohman3d45a852009-09-03 22:53:57 +0000890 // FNeg is currently represented in LLVM IR as a special case of FSub.
891 if (BinaryOperator::isFNeg(I))
892 return SelectFNeg(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000893 return SelectBinaryOp(I, ISD::FSUB);
894 case Instruction::Mul:
895 return SelectBinaryOp(I, ISD::MUL);
896 case Instruction::FMul:
897 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000898 case Instruction::SDiv:
899 return SelectBinaryOp(I, ISD::SDIV);
900 case Instruction::UDiv:
901 return SelectBinaryOp(I, ISD::UDIV);
902 case Instruction::FDiv:
903 return SelectBinaryOp(I, ISD::FDIV);
904 case Instruction::SRem:
905 return SelectBinaryOp(I, ISD::SREM);
906 case Instruction::URem:
907 return SelectBinaryOp(I, ISD::UREM);
908 case Instruction::FRem:
909 return SelectBinaryOp(I, ISD::FREM);
910 case Instruction::Shl:
911 return SelectBinaryOp(I, ISD::SHL);
912 case Instruction::LShr:
913 return SelectBinaryOp(I, ISD::SRL);
914 case Instruction::AShr:
915 return SelectBinaryOp(I, ISD::SRA);
916 case Instruction::And:
917 return SelectBinaryOp(I, ISD::AND);
918 case Instruction::Or:
919 return SelectBinaryOp(I, ISD::OR);
920 case Instruction::Xor:
921 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000922
Dan Gohman3df24e62008-09-03 23:12:08 +0000923 case Instruction::GetElementPtr:
924 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000925
Dan Gohman3df24e62008-09-03 23:12:08 +0000926 case Instruction::Br: {
Dan Gohman46510a72010-04-15 01:51:59 +0000927 const BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000928
Dan Gohman3df24e62008-09-03 23:12:08 +0000929 if (BI->isUnconditional()) {
Dan Gohman46510a72010-04-15 01:51:59 +0000930 const BasicBlock *LLVMSucc = BI->getSuccessor(0);
Dan Gohmana4160c32010-07-07 16:29:44 +0000931 MachineBasicBlock *MSucc = FuncInfo.MBBMap[LLVMSucc];
Stuart Hastings3bf91252010-06-17 22:43:56 +0000932 FastEmitBranch(MSucc, BI->getDebugLoc());
Dan Gohman3df24e62008-09-03 23:12:08 +0000933 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000934 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000935
936 // Conditional branches are not handed yet.
937 // Halt "fast" selection and bail.
938 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000939 }
940
Dan Gohman087c8502008-09-05 01:08:41 +0000941 case Instruction::Unreachable:
942 // Nothing to emit.
943 return true;
944
Dan Gohman0586d912008-09-10 20:11:02 +0000945 case Instruction::Alloca:
946 // FunctionLowering has the static-sized case covered.
Dan Gohmana4160c32010-07-07 16:29:44 +0000947 if (FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(I)))
Dan Gohman0586d912008-09-10 20:11:02 +0000948 return true;
949
950 // Dynamic-sized alloca is not handled yet.
951 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000952
Dan Gohman33134c42008-09-25 17:05:24 +0000953 case Instruction::Call:
954 return SelectCall(I);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000955
Dan Gohman3df24e62008-09-03 23:12:08 +0000956 case Instruction::BitCast:
957 return SelectBitCast(I);
958
959 case Instruction::FPToSI:
960 return SelectCast(I, ISD::FP_TO_SINT);
961 case Instruction::ZExt:
962 return SelectCast(I, ISD::ZERO_EXTEND);
963 case Instruction::SExt:
964 return SelectCast(I, ISD::SIGN_EXTEND);
965 case Instruction::Trunc:
966 return SelectCast(I, ISD::TRUNCATE);
967 case Instruction::SIToFP:
968 return SelectCast(I, ISD::SINT_TO_FP);
969
970 case Instruction::IntToPtr: // Deliberate fall-through.
971 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +0000972 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
973 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman3df24e62008-09-03 23:12:08 +0000974 if (DstVT.bitsGT(SrcVT))
975 return SelectCast(I, ISD::ZERO_EXTEND);
976 if (DstVT.bitsLT(SrcVT))
977 return SelectCast(I, ISD::TRUNCATE);
978 unsigned Reg = getRegForValue(I->getOperand(0));
979 if (Reg == 0) return false;
980 UpdateValueMap(I, Reg);
981 return true;
982 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000983
Eli Friedman2586b8f2011-05-16 20:27:46 +0000984 case Instruction::ExtractValue:
985 return SelectExtractValue(I);
986
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000987 case Instruction::PHI:
988 llvm_unreachable("FastISel shouldn't visit PHI nodes!");
989
Dan Gohman3df24e62008-09-03 23:12:08 +0000990 default:
991 // Unhandled instruction. Halt "fast" selection and bail.
992 return false;
993 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000994}
995
Dan Gohmana4160c32010-07-07 16:29:44 +0000996FastISel::FastISel(FunctionLoweringInfo &funcInfo)
Dan Gohman84023e02010-07-10 09:00:22 +0000997 : FuncInfo(funcInfo),
Dan Gohmana4160c32010-07-07 16:29:44 +0000998 MRI(FuncInfo.MF->getRegInfo()),
999 MFI(*FuncInfo.MF->getFrameInfo()),
1000 MCP(*FuncInfo.MF->getConstantPool()),
1001 TM(FuncInfo.MF->getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +00001002 TD(*TM.getTargetData()),
1003 TII(*TM.getInstrInfo()),
Dan Gohmana7a0ed72010-05-05 23:58:35 +00001004 TLI(*TM.getTargetLowering()),
Dan Gohman84023e02010-07-10 09:00:22 +00001005 TRI(*TM.getRegisterInfo()) {
Dan Gohmanbb466332008-08-20 21:05:57 +00001006}
1007
Dan Gohmane285a742008-08-14 21:51:29 +00001008FastISel::~FastISel() {}
1009
Owen Anderson825b72b2009-08-11 20:47:22 +00001010unsigned FastISel::FastEmit_(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001011 unsigned) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001012 return 0;
1013}
1014
Owen Anderson825b72b2009-08-11 20:47:22 +00001015unsigned FastISel::FastEmit_r(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001016 unsigned,
1017 unsigned /*Op0*/, bool /*Op0IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001018 return 0;
1019}
1020
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001021unsigned FastISel::FastEmit_rr(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001022 unsigned,
1023 unsigned /*Op0*/, bool /*Op0IsKill*/,
1024 unsigned /*Op1*/, bool /*Op1IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001025 return 0;
1026}
1027
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001028unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +00001029 return 0;
1030}
1031
Owen Anderson825b72b2009-08-11 20:47:22 +00001032unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohman46510a72010-04-15 01:51:59 +00001033 unsigned, const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001034 return 0;
1035}
1036
Owen Anderson825b72b2009-08-11 20:47:22 +00001037unsigned FastISel::FastEmit_ri(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001038 unsigned,
1039 unsigned /*Op0*/, bool /*Op0IsKill*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +00001040 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001041 return 0;
1042}
1043
Owen Anderson825b72b2009-08-11 20:47:22 +00001044unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001045 unsigned,
1046 unsigned /*Op0*/, bool /*Op0IsKill*/,
Dan Gohman46510a72010-04-15 01:51:59 +00001047 const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001048 return 0;
1049}
1050
Owen Anderson825b72b2009-08-11 20:47:22 +00001051unsigned FastISel::FastEmit_rri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001052 unsigned,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001053 unsigned /*Op0*/, bool /*Op0IsKill*/,
1054 unsigned /*Op1*/, bool /*Op1IsKill*/,
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001055 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +00001056 return 0;
1057}
1058
1059/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
1060/// to emit an instruction with an immediate operand using FastEmit_ri.
1061/// If that fails, it materializes the immediate into a register and try
1062/// FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001063unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001064 unsigned Op0, bool Op0IsKill,
1065 uint64_t Imm, MVT ImmType) {
Chris Lattner602fc062011-04-17 20:23:29 +00001066 // If this is a multiply by a power of two, emit this as a shift left.
1067 if (Opcode == ISD::MUL && isPowerOf2_64(Imm)) {
1068 Opcode = ISD::SHL;
1069 Imm = Log2_64(Imm);
Chris Lattner090ca912011-04-18 06:55:51 +00001070 } else if (Opcode == ISD::UDIV && isPowerOf2_64(Imm)) {
1071 // div x, 8 -> srl x, 3
1072 Opcode = ISD::SRL;
1073 Imm = Log2_64(Imm);
Chris Lattner602fc062011-04-17 20:23:29 +00001074 }
Owen Andersond74ea772011-04-22 23:38:06 +00001075
Chris Lattner602fc062011-04-17 20:23:29 +00001076 // Horrible hack (to be removed), check to make sure shift amounts are
1077 // in-range.
1078 if ((Opcode == ISD::SHL || Opcode == ISD::SRA || Opcode == ISD::SRL) &&
1079 Imm >= VT.getSizeInBits())
1080 return 0;
Owen Andersond74ea772011-04-22 23:38:06 +00001081
Evan Cheng83785c82008-08-20 22:45:34 +00001082 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001083 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Op0IsKill, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +00001084 if (ResultReg != 0)
1085 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +00001086 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Eli Friedmanb2b03fc2011-04-29 23:34:52 +00001087 if (MaterialReg == 0) {
1088 // This is a bit ugly/slow, but failing here means falling out of
1089 // fast-isel, which would be very slow.
1090 const IntegerType *ITy = IntegerType::get(FuncInfo.Fn->getContext(),
1091 VT.getSizeInBits());
1092 MaterialReg = getRegForValue(ConstantInt::get(ITy, Imm));
1093 }
Dan Gohmana6cb6412010-05-11 23:54:07 +00001094 return FastEmit_rr(VT, VT, Opcode,
1095 Op0, Op0IsKill,
1096 MaterialReg, /*Kill=*/true);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001097}
1098
1099unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
1100 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +00001101}
1102
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001103unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +00001104 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001105 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +00001106 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001107
Dan Gohman84023e02010-07-10 09:00:22 +00001108 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001109 return ResultReg;
1110}
1111
1112unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
1113 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001114 unsigned Op0, bool Op0IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001115 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +00001116 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001117
Evan Cheng5960e4e2008-09-08 08:38:20 +00001118 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001119 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1120 .addReg(Op0, Op0IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001121 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001122 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1123 .addReg(Op0, Op0IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001124 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1125 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001126 }
1127
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001128 return ResultReg;
1129}
1130
1131unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
1132 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001133 unsigned Op0, bool Op0IsKill,
1134 unsigned Op1, bool Op1IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001135 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +00001136 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001137
Evan Cheng5960e4e2008-09-08 08:38:20 +00001138 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001139 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001140 .addReg(Op0, Op0IsKill * RegState::Kill)
1141 .addReg(Op1, Op1IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001142 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001143 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001144 .addReg(Op0, Op0IsKill * RegState::Kill)
1145 .addReg(Op1, Op1IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001146 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1147 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001148 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001149 return ResultReg;
1150}
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001151
Owen Andersond71867a2011-05-05 17:59:04 +00001152unsigned FastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
1153 const TargetRegisterClass *RC,
1154 unsigned Op0, bool Op0IsKill,
1155 unsigned Op1, bool Op1IsKill,
1156 unsigned Op2, bool Op2IsKill) {
1157 unsigned ResultReg = createResultReg(RC);
1158 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1159
1160 if (II.getNumDefs() >= 1)
1161 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1162 .addReg(Op0, Op0IsKill * RegState::Kill)
1163 .addReg(Op1, Op1IsKill * RegState::Kill)
1164 .addReg(Op2, Op2IsKill * RegState::Kill);
1165 else {
1166 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1167 .addReg(Op0, Op0IsKill * RegState::Kill)
1168 .addReg(Op1, Op1IsKill * RegState::Kill)
1169 .addReg(Op2, Op2IsKill * RegState::Kill);
1170 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1171 ResultReg).addReg(II.ImplicitDefs[0]);
1172 }
1173 return ResultReg;
1174}
1175
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001176unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
1177 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001178 unsigned Op0, bool Op0IsKill,
1179 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001180 unsigned ResultReg = createResultReg(RC);
1181 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1182
Evan Cheng5960e4e2008-09-08 08:38:20 +00001183 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001184 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001185 .addReg(Op0, Op0IsKill * RegState::Kill)
1186 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001187 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001188 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001189 .addReg(Op0, Op0IsKill * RegState::Kill)
1190 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001191 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1192 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001193 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001194 return ResultReg;
1195}
1196
Owen Anderson2ce5bf12011-03-11 21:33:55 +00001197unsigned FastISel::FastEmitInst_rii(unsigned MachineInstOpcode,
1198 const TargetRegisterClass *RC,
1199 unsigned Op0, bool Op0IsKill,
1200 uint64_t Imm1, uint64_t Imm2) {
1201 unsigned ResultReg = createResultReg(RC);
1202 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1203
1204 if (II.getNumDefs() >= 1)
1205 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1206 .addReg(Op0, Op0IsKill * RegState::Kill)
1207 .addImm(Imm1)
1208 .addImm(Imm2);
1209 else {
1210 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1211 .addReg(Op0, Op0IsKill * RegState::Kill)
1212 .addImm(Imm1)
1213 .addImm(Imm2);
1214 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1215 ResultReg).addReg(II.ImplicitDefs[0]);
1216 }
1217 return ResultReg;
1218}
1219
Dan Gohman10df0fa2008-08-27 01:09:54 +00001220unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
1221 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001222 unsigned Op0, bool Op0IsKill,
1223 const ConstantFP *FPImm) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001224 unsigned ResultReg = createResultReg(RC);
1225 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1226
Evan Cheng5960e4e2008-09-08 08:38:20 +00001227 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001228 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001229 .addReg(Op0, Op0IsKill * RegState::Kill)
1230 .addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001231 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001232 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001233 .addReg(Op0, Op0IsKill * RegState::Kill)
1234 .addFPImm(FPImm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001235 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1236 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001237 }
Dan Gohman10df0fa2008-08-27 01:09:54 +00001238 return ResultReg;
1239}
1240
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001241unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
1242 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001243 unsigned Op0, bool Op0IsKill,
1244 unsigned Op1, bool Op1IsKill,
1245 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001246 unsigned ResultReg = createResultReg(RC);
1247 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1248
Evan Cheng5960e4e2008-09-08 08:38:20 +00001249 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001250 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001251 .addReg(Op0, Op0IsKill * RegState::Kill)
1252 .addReg(Op1, Op1IsKill * RegState::Kill)
1253 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001254 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001255 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001256 .addReg(Op0, Op0IsKill * RegState::Kill)
1257 .addReg(Op1, Op1IsKill * RegState::Kill)
1258 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001259 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1260 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001261 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001262 return ResultReg;
1263}
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001264
1265unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
1266 const TargetRegisterClass *RC,
1267 uint64_t Imm) {
1268 unsigned ResultReg = createResultReg(RC);
1269 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001270
Evan Cheng5960e4e2008-09-08 08:38:20 +00001271 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001272 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001273 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001274 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001275 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1276 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001277 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001278 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +00001279}
Owen Anderson8970f002008-08-27 22:30:02 +00001280
Owen Andersond74ea772011-04-22 23:38:06 +00001281unsigned FastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
1282 const TargetRegisterClass *RC,
1283 uint64_t Imm1, uint64_t Imm2) {
1284 unsigned ResultReg = createResultReg(RC);
1285 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1286
1287 if (II.getNumDefs() >= 1)
1288 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1289 .addImm(Imm1).addImm(Imm2);
1290 else {
1291 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm1).addImm(Imm2);
1292 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1293 ResultReg).addReg(II.ImplicitDefs[0]);
1294 }
1295 return ResultReg;
1296}
1297
Owen Anderson825b72b2009-08-11 20:47:22 +00001298unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001299 unsigned Op0, bool Op0IsKill,
1300 uint32_t Idx) {
Evan Cheng536ab132009-01-22 09:10:11 +00001301 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001302 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
1303 "Cannot yet extract from physregs");
Dan Gohman84023e02010-07-10 09:00:22 +00001304 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
1305 DL, TII.get(TargetOpcode::COPY), ResultReg)
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001306 .addReg(Op0, getKillRegState(Op0IsKill), Idx);
Owen Anderson8970f002008-08-27 22:30:02 +00001307 return ResultReg;
1308}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001309
1310/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1311/// with all but the least significant bit set to zero.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001312unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op0, bool Op0IsKill) {
1313 return FastEmit_ri(VT, VT, ISD::AND, Op0, Op0IsKill, 1);
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001314}
Dan Gohmanf81eca02010-04-22 20:46:50 +00001315
1316/// HandlePHINodesInSuccessorBlocks - Handle PHI nodes in successor blocks.
1317/// Emit code to ensure constants are copied into registers when needed.
1318/// Remember the virtual registers that need to be added to the Machine PHI
1319/// nodes as input. We cannot just directly add them, because expansion
1320/// might result in multiple MBB's for one BB. As such, the start of the
1321/// BB might correspond to a different MBB than the end.
1322bool FastISel::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
1323 const TerminatorInst *TI = LLVMBB->getTerminator();
1324
1325 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
Dan Gohmana4160c32010-07-07 16:29:44 +00001326 unsigned OrigNumPHINodesToUpdate = FuncInfo.PHINodesToUpdate.size();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001327
1328 // Check successor nodes' PHI nodes that expect a constant to be available
1329 // from this block.
1330 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
1331 const BasicBlock *SuccBB = TI->getSuccessor(succ);
1332 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmana4160c32010-07-07 16:29:44 +00001333 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Dan Gohmanf81eca02010-04-22 20:46:50 +00001334
1335 // If this terminator has multiple identical successors (common for
1336 // switches), only handle each succ once.
1337 if (!SuccsHandled.insert(SuccMBB)) continue;
1338
1339 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
1340
1341 // At this point we know that there is a 1-1 correspondence between LLVM PHI
1342 // nodes and Machine PHI nodes, but the incoming operands have not been
1343 // emitted yet.
1344 for (BasicBlock::const_iterator I = SuccBB->begin();
1345 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanfb95f892010-05-07 01:10:20 +00001346
Dan Gohmanf81eca02010-04-22 20:46:50 +00001347 // Ignore dead phi's.
1348 if (PN->use_empty()) continue;
1349
1350 // Only handle legal types. Two interesting things to note here. First,
1351 // by bailing out early, we may leave behind some dead instructions,
1352 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001353 // own moves. Second, this check is necessary because FastISel doesn't
Dan Gohman89496d02010-07-02 00:10:16 +00001354 // use CreateRegs to create registers, so it always creates
Dan Gohmanf81eca02010-04-22 20:46:50 +00001355 // exactly one register for each non-void instruction.
1356 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
1357 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
1358 // Promote MVT::i1.
1359 if (VT == MVT::i1)
1360 VT = TLI.getTypeToTransformTo(LLVMBB->getContext(), VT);
1361 else {
Dan Gohmana4160c32010-07-07 16:29:44 +00001362 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001363 return false;
1364 }
1365 }
1366
1367 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
1368
Dan Gohmanfb95f892010-05-07 01:10:20 +00001369 // Set the DebugLoc for the copy. Prefer the location of the operand
1370 // if there is one; use the location of the PHI otherwise.
1371 DL = PN->getDebugLoc();
1372 if (const Instruction *Inst = dyn_cast<Instruction>(PHIOp))
1373 DL = Inst->getDebugLoc();
1374
Dan Gohmanf81eca02010-04-22 20:46:50 +00001375 unsigned Reg = getRegForValue(PHIOp);
1376 if (Reg == 0) {
Dan Gohmana4160c32010-07-07 16:29:44 +00001377 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001378 return false;
1379 }
Dan Gohmana4160c32010-07-07 16:29:44 +00001380 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
Dan Gohmanfb95f892010-05-07 01:10:20 +00001381 DL = DebugLoc();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001382 }
1383 }
1384
1385 return true;
1386}