blob: 628b51414081cdbd6bd0a641a053b7382f75cb40 [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000019#include "ARMConstantPoolValue.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000020#include "ARMSubtarget.h"
21#include "ARMTargetMachine.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
JF Bastien5ab77042013-06-11 22:13:46 +000023#include "llvm/ADT/STLExtras.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000024#include "llvm/CodeGen/Analysis.h"
25#include "llvm/CodeGen/FastISel.h"
26#include "llvm/CodeGen/FunctionLoweringInfo.h"
27#include "llvm/CodeGen/MachineConstantPool.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
30#include "llvm/CodeGen/MachineMemOperand.h"
31#include "llvm/CodeGen/MachineModuleInfo.h"
32#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000033#include "llvm/IR/CallingConv.h"
34#include "llvm/IR/DataLayout.h"
35#include "llvm/IR/DerivedTypes.h"
36#include "llvm/IR/GlobalVariable.h"
37#include "llvm/IR/Instructions.h"
38#include "llvm/IR/IntrinsicInst.h"
39#include "llvm/IR/Module.h"
40#include "llvm/IR/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000041#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000042#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000043#include "llvm/Support/ErrorHandling.h"
44#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000045#include "llvm/Target/TargetInstrInfo.h"
46#include "llvm/Target/TargetLowering.h"
47#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000048#include "llvm/Target/TargetOptions.h"
49using namespace llvm;
50
Eric Christopher836c6242010-12-15 23:47:29 +000051extern cl::opt<bool> EnableARMLongCalls;
52
Eric Christopherab695882010-07-21 22:26:11 +000053namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000054
Eric Christopher0d581222010-11-19 22:30:02 +000055 // All possible address modes, plus some.
56 typedef struct Address {
57 enum {
58 RegBase,
59 FrameIndexBase
60 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000061
Eric Christopher0d581222010-11-19 22:30:02 +000062 union {
63 unsigned Reg;
64 int FI;
65 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000066
Eric Christopher0d581222010-11-19 22:30:02 +000067 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000068
Eric Christopher0d581222010-11-19 22:30:02 +000069 // Innocuous defaults for our address.
70 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000071 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000072 Base.Reg = 0;
73 }
74 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000075
76class ARMFastISel : public FastISel {
77
78 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
79 /// make the right decision when generating code for different targets.
80 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000081 const TargetMachine &TM;
82 const TargetInstrInfo &TII;
83 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000084 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000085
Eric Christopher8cf6c602010-09-29 22:24:45 +000086 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000087 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000088 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000089
Eric Christopherab695882010-07-21 22:26:11 +000090 public:
Bob Wilsond49edb72012-08-03 04:06:28 +000091 explicit ARMFastISel(FunctionLoweringInfo &funcInfo,
92 const TargetLibraryInfo *libInfo)
93 : FastISel(funcInfo, libInfo),
Eric Christopher0fe7d542010-08-17 01:25:29 +000094 TM(funcInfo.MF->getTarget()),
95 TII(*TM.getInstrInfo()),
96 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +000097 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +000098 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +000099 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +0000100 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000101 }
102
Eric Christophercb592292010-08-20 00:20:31 +0000103 // Code from FastISel.cpp.
Craig Topper35fc62b2012-08-18 21:38:45 +0000104 private:
105 unsigned FastEmitInst_(unsigned MachineInstOpcode,
106 const TargetRegisterClass *RC);
107 unsigned FastEmitInst_r(unsigned MachineInstOpcode,
108 const TargetRegisterClass *RC,
109 unsigned Op0, bool Op0IsKill);
110 unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
111 const TargetRegisterClass *RC,
112 unsigned Op0, bool Op0IsKill,
113 unsigned Op1, bool Op1IsKill);
114 unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
115 const TargetRegisterClass *RC,
116 unsigned Op0, bool Op0IsKill,
117 unsigned Op1, bool Op1IsKill,
118 unsigned Op2, bool Op2IsKill);
119 unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
120 const TargetRegisterClass *RC,
121 unsigned Op0, bool Op0IsKill,
122 uint64_t Imm);
123 unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
124 const TargetRegisterClass *RC,
125 unsigned Op0, bool Op0IsKill,
126 const ConstantFP *FPImm);
127 unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
128 const TargetRegisterClass *RC,
129 unsigned Op0, bool Op0IsKill,
130 unsigned Op1, bool Op1IsKill,
131 uint64_t Imm);
132 unsigned FastEmitInst_i(unsigned MachineInstOpcode,
133 const TargetRegisterClass *RC,
134 uint64_t Imm);
135 unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
136 const TargetRegisterClass *RC,
137 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000138
Craig Topper35fc62b2012-08-18 21:38:45 +0000139 unsigned FastEmitInst_extractsubreg(MVT RetVT,
140 unsigned Op0, bool Op0IsKill,
141 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000142
Eric Christophercb592292010-08-20 00:20:31 +0000143 // Backend specific FastISel code.
Craig Topper35fc62b2012-08-18 21:38:45 +0000144 private:
Eric Christopherab695882010-07-21 22:26:11 +0000145 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000146 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000147 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Eli Bendersky75299e32013-04-19 22:29:18 +0000148 virtual bool tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
149 const LoadInst *LI);
Evan Cheng092e5e72013-02-11 01:27:15 +0000150 virtual bool FastLowerArguments();
Craig Topper35fc62b2012-08-18 21:38:45 +0000151 private:
Eric Christopherab695882010-07-21 22:26:11 +0000152 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000153
Eric Christopher83007122010-08-23 21:44:12 +0000154 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000155 private:
Eric Christopher17787722010-10-21 21:47:51 +0000156 bool SelectLoad(const Instruction *I);
157 bool SelectStore(const Instruction *I);
158 bool SelectBranch(const Instruction *I);
Chad Rosier60c8fa62012-02-07 23:56:08 +0000159 bool SelectIndirectBr(const Instruction *I);
Eric Christopher17787722010-10-21 21:47:51 +0000160 bool SelectCmp(const Instruction *I);
161 bool SelectFPExt(const Instruction *I);
162 bool SelectFPTrunc(const Instruction *I);
Chad Rosier3901c3e2012-02-06 23:50:07 +0000163 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
164 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosierae46a332012-02-03 21:14:11 +0000165 bool SelectIToFP(const Instruction *I, bool isSigned);
166 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosier7ccb30b2012-02-03 21:07:27 +0000167 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosier769422f2012-02-03 21:23:45 +0000168 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosier11add262011-11-11 23:31:03 +0000169 bool SelectCall(const Instruction *I, const char *IntrMemName);
170 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000171 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000172 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000173 bool SelectTrunc(const Instruction *I);
174 bool SelectIntExt(const Instruction *I);
Jush Lu29465492012-08-03 02:37:48 +0000175 bool SelectShift(const Instruction *I, ARM_AM::ShiftOpc ShiftTy);
Eric Christopherab695882010-07-21 22:26:11 +0000176
Eric Christopher83007122010-08-23 21:44:12 +0000177 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000178 private:
Jim Grosbachb49860e2013-08-16 23:37:31 +0000179 unsigned constrainOperandRegClass(const MCInstrDesc &II, unsigned OpNum,
180 unsigned Op);
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000181 bool isTypeLegal(Type *Ty, MVT &VT);
182 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000183 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
184 bool isZExt);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000185 bool ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier404ed3c2011-12-14 17:26:05 +0000186 unsigned Alignment = 0, bool isZExt = true,
187 bool allocReg = true);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000188 bool ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000189 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000190 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosier6290b932012-12-17 22:35:29 +0000191 void ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000192 bool ARMIsMemCpySmall(uint64_t Len);
Chad Rosierc9758b12012-12-06 01:34:31 +0000193 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len,
194 unsigned Alignment);
Chad Rosier316a5aa2012-12-17 19:59:43 +0000195 unsigned ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT, bool isZExt);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000196 unsigned ARMMaterializeFP(const ConstantFP *CFP, MVT VT);
197 unsigned ARMMaterializeInt(const Constant *C, MVT VT);
198 unsigned ARMMaterializeGV(const GlobalValue *GV, MVT VT);
199 unsigned ARMMoveToFPReg(MVT VT, unsigned SrcReg);
200 unsigned ARMMoveToIntReg(MVT VT, unsigned SrcReg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000201 unsigned ARMSelectCallOp(bool UseReg);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000202 unsigned ARMLowerPICELF(const GlobalValue *GV, unsigned Align, MVT VT);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000203
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000204 // Call handling routines.
205 private:
Jush Luee649832012-07-19 09:49:00 +0000206 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC,
207 bool Return,
208 bool isVarArg);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000209 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000210 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000211 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000212 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
213 SmallVectorImpl<unsigned> &RegArgs,
214 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000215 unsigned &NumBytes,
216 bool isVarArg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000217 unsigned getLibcallReg(const Twine &Name);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000218 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000219 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000220 unsigned &NumBytes, bool isVarArg);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000221 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000222
223 // OptionalDef handling routines.
224 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000225 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000226 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
227 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Chad Rosier6290b932012-12-17 22:35:29 +0000228 void AddLoadStoreOperands(MVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000229 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000230 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000231};
Eric Christopherab695882010-07-21 22:26:11 +0000232
233} // end anonymous namespace
234
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000235#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000236
Eric Christopher456144e2010-08-19 00:37:05 +0000237// DefinesOptionalPredicate - This is different from DefinesPredicate in that
238// we don't care about implicit defs here, just places we'll need to add a
239// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
240bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000241 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000242 return false;
243
244 // Look to see if our OptionalDef is defining CPSR or CCR.
245 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
246 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000247 if (!MO.isReg() || !MO.isDef()) continue;
248 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000249 *CPSR = true;
250 }
251 return true;
252}
253
Eric Christopheraf3dce52011-03-12 01:09:29 +0000254bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000255 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000256
Eric Christopheraf3dce52011-03-12 01:09:29 +0000257 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000258 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000259 AFI->isThumb2Function())
260 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000261
Evan Chenge837dea2011-06-28 19:10:37 +0000262 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
263 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000264 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000265
Eric Christopheraf3dce52011-03-12 01:09:29 +0000266 return false;
267}
268
Eric Christopher456144e2010-08-19 00:37:05 +0000269// If the machine is predicable go ahead and add the predicate operands, if
270// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000271// TODO: If we want to support thumb1 then we'll need to deal with optional
272// CPSR defs that need to be added before the remaining operands. See s_cc_out
273// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000274const MachineInstrBuilder &
275ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
276 MachineInstr *MI = &*MIB;
277
Eric Christopheraf3dce52011-03-12 01:09:29 +0000278 // Do we use a predicate? or...
279 // Are we NEON in ARM mode and have a predicate operand? If so, I know
280 // we're not predicable but add it anyways.
281 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000282 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000283
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000284 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
Eric Christopher456144e2010-08-19 00:37:05 +0000285 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000286 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000287 if (DefinesOptionalPredicate(MI, &CPSR)) {
288 if (CPSR)
289 AddDefaultT1CC(MIB);
290 else
291 AddDefaultCC(MIB);
292 }
293 return MIB;
294}
295
Jim Grosbachb49860e2013-08-16 23:37:31 +0000296unsigned ARMFastISel::constrainOperandRegClass(const MCInstrDesc &II,
297 unsigned Op, unsigned OpNum) {
298 if (TargetRegisterInfo::isVirtualRegister(Op)) {
299 const TargetRegisterClass *RegClass =
300 TII.getRegClass(II, OpNum, &TRI, *FuncInfo.MF);
301 if (!MRI.constrainRegClass(Op, RegClass)) {
302 // If it's not legal to COPY between the register classes, something
303 // has gone very wrong before we got here.
304 unsigned NewOp = createResultReg(RegClass);
305 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
306 TII.get(TargetOpcode::COPY), NewOp).addReg(Op));
307 return NewOp;
308 }
309 }
310 return Op;
311}
312
Eric Christopher0fe7d542010-08-17 01:25:29 +0000313unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
314 const TargetRegisterClass* RC) {
315 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000316 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000317
Eric Christopher456144e2010-08-19 00:37:05 +0000318 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000319 return ResultReg;
320}
321
322unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
323 const TargetRegisterClass *RC,
324 unsigned Op0, bool Op0IsKill) {
325 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000326 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000327
Jim Grosbachb49860e2013-08-16 23:37:31 +0000328 // Make sure the input operand is sufficiently constrained to be legal
329 // for this instruction.
330 Op0 = constrainOperandRegClass(II, Op0, 1);
Chad Rosier40d552e2012-02-15 17:36:21 +0000331 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000332 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000333 .addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000334 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000335 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000336 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000337 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000338 TII.get(TargetOpcode::COPY), ResultReg)
339 .addReg(II.ImplicitDefs[0]));
340 }
341 return ResultReg;
342}
343
344unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
345 const TargetRegisterClass *RC,
346 unsigned Op0, bool Op0IsKill,
347 unsigned Op1, bool Op1IsKill) {
348 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000349 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000350
Jim Grosbachb49860e2013-08-16 23:37:31 +0000351 // Make sure the input operands are sufficiently constrained to be legal
352 // for this instruction.
353 Op0 = constrainOperandRegClass(II, Op0, 1);
354 Op1 = constrainOperandRegClass(II, Op1, 2);
355
Chad Rosier40d552e2012-02-15 17:36:21 +0000356 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000357 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000358 .addReg(Op0, Op0IsKill * RegState::Kill)
359 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000360 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000361 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000362 .addReg(Op0, Op0IsKill * RegState::Kill)
363 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000364 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000365 TII.get(TargetOpcode::COPY), ResultReg)
366 .addReg(II.ImplicitDefs[0]));
367 }
368 return ResultReg;
369}
370
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000371unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
372 const TargetRegisterClass *RC,
373 unsigned Op0, bool Op0IsKill,
374 unsigned Op1, bool Op1IsKill,
375 unsigned Op2, bool Op2IsKill) {
376 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000377 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000378
Jim Grosbachb49860e2013-08-16 23:37:31 +0000379 // Make sure the input operands are sufficiently constrained to be legal
380 // for this instruction.
381 Op0 = constrainOperandRegClass(II, Op0, 1);
382 Op1 = constrainOperandRegClass(II, Op1, 2);
383 Op2 = constrainOperandRegClass(II, Op1, 3);
384
Chad Rosier40d552e2012-02-15 17:36:21 +0000385 if (II.getNumDefs() >= 1) {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000386 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
387 .addReg(Op0, Op0IsKill * RegState::Kill)
388 .addReg(Op1, Op1IsKill * RegState::Kill)
389 .addReg(Op2, Op2IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000390 } else {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000391 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
392 .addReg(Op0, Op0IsKill * RegState::Kill)
393 .addReg(Op1, Op1IsKill * RegState::Kill)
394 .addReg(Op2, Op2IsKill * RegState::Kill));
395 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
396 TII.get(TargetOpcode::COPY), ResultReg)
397 .addReg(II.ImplicitDefs[0]));
398 }
399 return ResultReg;
400}
401
Eric Christopher0fe7d542010-08-17 01:25:29 +0000402unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
403 const TargetRegisterClass *RC,
404 unsigned Op0, bool Op0IsKill,
405 uint64_t Imm) {
406 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000407 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000408
Jim Grosbachb49860e2013-08-16 23:37:31 +0000409 // Make sure the input operand is sufficiently constrained to be legal
410 // for this instruction.
411 Op0 = constrainOperandRegClass(II, Op0, 1);
Chad Rosier40d552e2012-02-15 17:36:21 +0000412 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000413 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000414 .addReg(Op0, Op0IsKill * RegState::Kill)
415 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000416 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000417 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000418 .addReg(Op0, Op0IsKill * RegState::Kill)
419 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000420 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000421 TII.get(TargetOpcode::COPY), ResultReg)
422 .addReg(II.ImplicitDefs[0]));
423 }
424 return ResultReg;
425}
426
427unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
428 const TargetRegisterClass *RC,
429 unsigned Op0, bool Op0IsKill,
430 const ConstantFP *FPImm) {
431 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000432 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000433
Jim Grosbachb49860e2013-08-16 23:37:31 +0000434 // Make sure the input operand is sufficiently constrained to be legal
435 // for this instruction.
436 Op0 = constrainOperandRegClass(II, Op0, 1);
Chad Rosier40d552e2012-02-15 17:36:21 +0000437 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000438 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000439 .addReg(Op0, Op0IsKill * RegState::Kill)
440 .addFPImm(FPImm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000441 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000442 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000443 .addReg(Op0, Op0IsKill * RegState::Kill)
444 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000445 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000446 TII.get(TargetOpcode::COPY), ResultReg)
447 .addReg(II.ImplicitDefs[0]));
448 }
449 return ResultReg;
450}
451
452unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
453 const TargetRegisterClass *RC,
454 unsigned Op0, bool Op0IsKill,
455 unsigned Op1, bool Op1IsKill,
456 uint64_t Imm) {
457 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000458 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000459
Jim Grosbachb49860e2013-08-16 23:37:31 +0000460 // Make sure the input operands are sufficiently constrained to be legal
461 // for this instruction.
462 Op0 = constrainOperandRegClass(II, Op0, 1);
463 Op1 = constrainOperandRegClass(II, Op1, 2);
Chad Rosier40d552e2012-02-15 17:36:21 +0000464 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000465 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000466 .addReg(Op0, Op0IsKill * RegState::Kill)
467 .addReg(Op1, Op1IsKill * RegState::Kill)
468 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000469 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000470 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000471 .addReg(Op0, Op0IsKill * RegState::Kill)
472 .addReg(Op1, Op1IsKill * RegState::Kill)
473 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000474 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000475 TII.get(TargetOpcode::COPY), ResultReg)
476 .addReg(II.ImplicitDefs[0]));
477 }
478 return ResultReg;
479}
480
481unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
482 const TargetRegisterClass *RC,
483 uint64_t Imm) {
484 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000485 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000486
Chad Rosier40d552e2012-02-15 17:36:21 +0000487 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000488 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000489 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000490 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000491 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000492 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000493 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000494 TII.get(TargetOpcode::COPY), ResultReg)
495 .addReg(II.ImplicitDefs[0]));
496 }
497 return ResultReg;
498}
499
Eric Christopherd94bc542011-04-29 22:07:50 +0000500unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
501 const TargetRegisterClass *RC,
502 uint64_t Imm1, uint64_t Imm2) {
503 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000504 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000505
Chad Rosier40d552e2012-02-15 17:36:21 +0000506 if (II.getNumDefs() >= 1) {
Eric Christopherd94bc542011-04-29 22:07:50 +0000507 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
508 .addImm(Imm1).addImm(Imm2));
Chad Rosier40d552e2012-02-15 17:36:21 +0000509 } else {
Eric Christopherd94bc542011-04-29 22:07:50 +0000510 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
511 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000512 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000513 TII.get(TargetOpcode::COPY),
514 ResultReg)
515 .addReg(II.ImplicitDefs[0]));
516 }
517 return ResultReg;
518}
519
Eric Christopher0fe7d542010-08-17 01:25:29 +0000520unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
521 unsigned Op0, bool Op0IsKill,
522 uint32_t Idx) {
523 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
524 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
525 "Cannot yet extract from physregs");
Chad Rosier40d552e2012-02-15 17:36:21 +0000526
Eric Christopher456144e2010-08-19 00:37:05 +0000527 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Chad Rosier40d552e2012-02-15 17:36:21 +0000528 DL, TII.get(TargetOpcode::COPY), ResultReg)
529 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000530 return ResultReg;
531}
532
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000533// TODO: Don't worry about 64-bit now, but when this is fixed remove the
534// checks from the various callers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000535unsigned ARMFastISel::ARMMoveToFPReg(MVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000536 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000537
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000538 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
539 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000540 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000541 .addReg(SrcReg));
542 return MoveReg;
543}
544
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000545unsigned ARMFastISel::ARMMoveToIntReg(MVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000546 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000547
Eric Christopheraa3ace12010-09-09 20:49:25 +0000548 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
549 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000550 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000551 .addReg(SrcReg));
552 return MoveReg;
553}
554
Eric Christopher9ed58df2010-09-09 00:19:41 +0000555// For double width floating point we need to materialize two constants
556// (the high and the low) into integer registers then use a move to get
557// the combined constant into an FP reg.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000558unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, MVT VT) {
Eric Christopher9ed58df2010-09-09 00:19:41 +0000559 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000560 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000561
Eric Christopher9ed58df2010-09-09 00:19:41 +0000562 // This checks to see if we can use VFP3 instructions to materialize
563 // a constant, otherwise we have to go through the constant pool.
564 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000565 int Imm;
566 unsigned Opc;
567 if (is64bit) {
568 Imm = ARM_AM::getFP64Imm(Val);
569 Opc = ARM::FCONSTD;
570 } else {
571 Imm = ARM_AM::getFP32Imm(Val);
572 Opc = ARM::FCONSTS;
573 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000574 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
575 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
576 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000577 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000578 return DestReg;
579 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000580
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000581 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000582 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000583
Eric Christopher238bb162010-09-09 23:50:00 +0000584 // MachineConstantPool wants an explicit alignment.
585 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
586 if (Align == 0) {
587 // TODO: Figure out if this is correct.
588 Align = TD.getTypeAllocSize(CFP->getType());
589 }
590 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
591 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
592 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000593
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000594 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000595 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
596 DestReg)
597 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000598 .addReg(0));
599 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000600}
601
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000602unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, MVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000603
Chad Rosier44e89572011-11-04 22:29:00 +0000604 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
605 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000606
607 // If we can do this in a single instruction without a constant pool entry
608 // do so now.
609 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000610 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000611 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosierfc17ddd2012-11-27 01:06:49 +0000612 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass :
613 &ARM::GPRRegClass;
614 unsigned ImmReg = createResultReg(RC);
Eric Christophere5b13cf2010-11-03 20:21:17 +0000615 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000616 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000617 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000618 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000619 }
620
Chad Rosier4e89d972011-11-11 00:36:21 +0000621 // Use MVN to emit negative constants.
622 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
623 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000624 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000625 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000626 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000627 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
628 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
629 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
630 TII.get(Opc), ImmReg)
631 .addImm(Imm));
632 return ImmReg;
633 }
634 }
635
636 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000637 if (VT != MVT::i32)
638 return false;
639
640 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
641
Eric Christopher56d2b722010-09-02 23:43:26 +0000642 // MachineConstantPool wants an explicit alignment.
643 unsigned Align = TD.getPrefTypeAlignment(C->getType());
644 if (Align == 0) {
645 // TODO: Figure out if this is correct.
646 Align = TD.getTypeAllocSize(C->getType());
647 }
648 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000649
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000650 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000651 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000652 TII.get(ARM::t2LDRpci), DestReg)
653 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000654 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000655 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000656 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000657 TII.get(ARM::LDRcp), DestReg)
658 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000659 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000660
Eric Christopher56d2b722010-09-02 23:43:26 +0000661 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000662}
663
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000664unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, MVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000665 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000666 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000667
Eric Christopher890dbbe2010-10-02 00:32:44 +0000668 Reloc::Model RelocM = TM.getRelocationModel();
Jush Luc4dc2492012-08-29 02:41:21 +0000669 bool IsIndirect = Subtarget->GVIsIndirectSymbol(GV, RelocM);
Chad Rosier6aa6e5a2012-11-07 00:13:01 +0000670 const TargetRegisterClass *RC = isThumb2 ?
671 (const TargetRegisterClass*)&ARM::rGPRRegClass :
672 (const TargetRegisterClass*)&ARM::GPRRegClass;
673 unsigned DestReg = createResultReg(RC);
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000674
JF Bastienfe532ad2013-06-14 02:49:43 +0000675 // FastISel TLS support on non-Darwin is broken, punt to SelectionDAG.
676 const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV);
677 bool IsThreadLocal = GVar && GVar->isThreadLocal();
678 if (!Subtarget->isTargetDarwin() && IsThreadLocal) return 0;
679
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000680 // Use movw+movt when possible, it avoids constant pool entries.
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +0000681 // Darwin targets don't support movt with Reloc::Static, see
682 // ARMTargetLowering::LowerGlobalAddressDarwin. Other targets only support
683 // static movt relocations.
684 if (Subtarget->useMovt() &&
685 Subtarget->isTargetDarwin() == (RelocM != Reloc::Static)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000686 unsigned Opc;
687 switch (RelocM) {
688 case Reloc::PIC_:
689 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
690 break;
691 case Reloc::DynamicNoPIC:
692 Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn;
693 break;
694 default:
695 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
696 break;
697 }
698 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
699 DestReg).addGlobalAddress(GV));
Eric Christopher890dbbe2010-10-02 00:32:44 +0000700 } else {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000701 // MachineConstantPool wants an explicit alignment.
702 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
703 if (Align == 0) {
704 // TODO: Figure out if this is correct.
705 Align = TD.getTypeAllocSize(GV->getType());
706 }
707
Jush Lu8f506472012-09-27 05:21:41 +0000708 if (Subtarget->isTargetELF() && RelocM == Reloc::PIC_)
709 return ARMLowerPICELF(GV, Align, VT);
710
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000711 // Grab index.
712 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
713 (Subtarget->isThumb() ? 4 : 8);
714 unsigned Id = AFI->createPICLabelUId();
715 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
716 ARMCP::CPValue,
717 PCAdj);
718 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
719
720 // Load value.
721 MachineInstrBuilder MIB;
722 if (isThumb2) {
723 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
724 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
725 .addConstantPoolIndex(Idx);
726 if (RelocM == Reloc::PIC_)
727 MIB.addImm(Id);
Jush Luc4dc2492012-08-29 02:41:21 +0000728 AddOptionalDefs(MIB);
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000729 } else {
730 // The extra immediate is for addrmode2.
731 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
732 DestReg)
733 .addConstantPoolIndex(Idx)
734 .addImm(0);
Jush Luc4dc2492012-08-29 02:41:21 +0000735 AddOptionalDefs(MIB);
736
737 if (RelocM == Reloc::PIC_) {
738 unsigned Opc = IsIndirect ? ARM::PICLDR : ARM::PICADD;
739 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
740
741 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
742 DL, TII.get(Opc), NewDestReg)
743 .addReg(DestReg)
744 .addImm(Id);
745 AddOptionalDefs(MIB);
746 return NewDestReg;
747 }
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000748 }
Eric Christopher890dbbe2010-10-02 00:32:44 +0000749 }
Eli Friedmand6412c92011-06-03 01:13:19 +0000750
Jush Luc4dc2492012-08-29 02:41:21 +0000751 if (IsIndirect) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000752 MachineInstrBuilder MIB;
Eli Friedmand6412c92011-06-03 01:13:19 +0000753 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000754 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000755 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
756 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000757 .addReg(DestReg)
758 .addImm(0);
759 else
760 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
761 NewDestReg)
762 .addReg(DestReg)
763 .addImm(0);
764 DestReg = NewDestReg;
765 AddOptionalDefs(MIB);
766 }
767
Eric Christopher890dbbe2010-10-02 00:32:44 +0000768 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000769}
770
Eric Christopher9ed58df2010-09-09 00:19:41 +0000771unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
Patrik Hagglund3d170e62012-12-17 14:30:06 +0000772 EVT CEVT = TLI.getValueType(C->getType(), true);
773
774 // Only handle simple types.
775 if (!CEVT.isSimple()) return 0;
776 MVT VT = CEVT.getSimpleVT();
Eric Christopher9ed58df2010-09-09 00:19:41 +0000777
778 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
779 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000780 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
781 return ARMMaterializeGV(GV, VT);
782 else if (isa<ConstantInt>(C))
783 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000784
Eric Christopherc9932f62010-10-01 23:24:42 +0000785 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000786}
787
Chad Rosier944d82b2011-11-17 21:46:13 +0000788// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
789
Eric Christopherf9764fa2010-09-30 20:49:44 +0000790unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
791 // Don't handle dynamic allocas.
792 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000793
Duncan Sands1440e8b2010-11-03 11:35:31 +0000794 MVT VT;
Chad Rosierf4bd21c2012-05-11 16:41:38 +0000795 if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000796
Eric Christopherf9764fa2010-09-30 20:49:44 +0000797 DenseMap<const AllocaInst*, int>::iterator SI =
798 FuncInfo.StaticAllocaMap.find(AI);
799
800 // This will get lowered later into the correct offsets and registers
801 // via rewriteXFrameIndex.
802 if (SI != FuncInfo.StaticAllocaMap.end()) {
Craig Topper44d23822012-02-22 05:59:10 +0000803 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000804 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000805 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000806 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000807 TII.get(Opc), ResultReg)
808 .addFrameIndex(SI->second)
809 .addImm(0));
810 return ResultReg;
811 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000812
Eric Christopherf9764fa2010-09-30 20:49:44 +0000813 return 0;
814}
815
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000816bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000817 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000818
Eric Christopherb1cc8482010-08-25 07:23:49 +0000819 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000820 if (evt == MVT::Other || !evt.isSimple()) return false;
821 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000822
Eric Christopherdc908042010-08-31 01:28:42 +0000823 // Handle all legal types, i.e. a register that will directly hold this
824 // value.
825 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000826}
827
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000828bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000829 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000830
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000831 // If this is a type than can be sign or zero-extended to a basic operation
832 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000833 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000834 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000835
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000836 return false;
837}
838
Eric Christopher88de86b2010-11-19 22:36:41 +0000839// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000840bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000841 // Some boilerplate from the X86 FastISel.
842 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000843 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000844 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000845 // Don't walk into other basic blocks unless the object is an alloca from
846 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000847 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
848 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
849 Opcode = I->getOpcode();
850 U = I;
851 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000852 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000853 Opcode = C->getOpcode();
854 U = C;
855 }
856
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000857 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000858 if (Ty->getAddressSpace() > 255)
859 // Fast instruction selection doesn't support the special
860 // address spaces.
861 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000862
Eric Christopher83007122010-08-23 21:44:12 +0000863 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000864 default:
Eric Christopher83007122010-08-23 21:44:12 +0000865 break;
Eric Christopheradde9da2013-07-12 22:08:24 +0000866 case Instruction::BitCast:
Eric Christopher55324332010-10-12 00:43:21 +0000867 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000868 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopheradde9da2013-07-12 22:08:24 +0000869 case Instruction::IntToPtr:
Eric Christopher55324332010-10-12 00:43:21 +0000870 // Look past no-op inttoptrs.
871 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000872 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000873 break;
Eric Christopheradde9da2013-07-12 22:08:24 +0000874 case Instruction::PtrToInt:
Eric Christopher55324332010-10-12 00:43:21 +0000875 // Look past no-op ptrtoints.
876 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000877 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000878 break;
Eric Christophereae84392010-10-14 09:29:41 +0000879 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000880 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000881 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000882
Eric Christophereae84392010-10-14 09:29:41 +0000883 // Iterate through the GEP folding the constants into offsets where
884 // we can.
885 gep_type_iterator GTI = gep_type_begin(U);
886 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
887 i != e; ++i, ++GTI) {
888 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000889 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000890 const StructLayout *SL = TD.getStructLayout(STy);
891 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
892 TmpOffset += SL->getElementOffset(Idx);
893 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000894 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000895 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000896 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
897 // Constant-offset addressing.
898 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000899 break;
900 }
901 if (isa<AddOperator>(Op) &&
902 (!isa<Instruction>(Op) ||
903 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
904 == FuncInfo.MBB) &&
905 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000906 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000907 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000908 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000909 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000910 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000911 // Iterate on the other operand.
912 Op = cast<AddOperator>(Op)->getOperand(0);
913 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000914 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000915 // Unsupported
916 goto unsupported_gep;
917 }
Eric Christophereae84392010-10-14 09:29:41 +0000918 }
919 }
Eric Christopher2896df82010-10-15 18:02:07 +0000920
921 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000922 Addr.Offset = TmpOffset;
923 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000924
925 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000926 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000927
Eric Christophereae84392010-10-14 09:29:41 +0000928 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000929 break;
930 }
Eric Christopher83007122010-08-23 21:44:12 +0000931 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000932 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000933 DenseMap<const AllocaInst*, int>::iterator SI =
934 FuncInfo.StaticAllocaMap.find(AI);
935 if (SI != FuncInfo.StaticAllocaMap.end()) {
936 Addr.BaseType = Address::FrameIndexBase;
937 Addr.Base.FI = SI->second;
938 return true;
939 }
940 break;
Eric Christopher83007122010-08-23 21:44:12 +0000941 }
942 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000943
Eric Christophercb0b04b2010-08-24 00:07:24 +0000944 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000945 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
946 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000947}
948
Chad Rosier6290b932012-12-17 22:35:29 +0000949void ARMFastISel::ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3) {
Eric Christopher212ae932010-10-21 19:40:30 +0000950 bool needsLowering = false;
Chad Rosier6290b932012-12-17 22:35:29 +0000951 switch (VT.SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +0000952 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher212ae932010-10-21 19:40:30 +0000953 case MVT::i1:
954 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000955 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000956 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000957 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000958 // Integer loads/stores handle 12-bit offsets.
959 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000960 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000961 if (needsLowering && isThumb2)
962 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
963 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000964 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000965 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000966 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000967 }
Eric Christopher212ae932010-10-21 19:40:30 +0000968 break;
969 case MVT::f32:
970 case MVT::f64:
971 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000972 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000973 break;
974 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000975
Eric Christopher827656d2010-11-20 22:38:27 +0000976 // If this is a stack pointer and the offset needs to be simplified then
977 // put the alloca address into a register, set the base type back to
978 // register and continue. This should almost never happen.
979 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper420761a2012-04-20 07:30:17 +0000980 const TargetRegisterClass *RC = isThumb2 ?
981 (const TargetRegisterClass*)&ARM::tGPRRegClass :
982 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher827656d2010-11-20 22:38:27 +0000983 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000984 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000985 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000986 TII.get(Opc), ResultReg)
987 .addFrameIndex(Addr.Base.FI)
988 .addImm(0));
989 Addr.Base.Reg = ResultReg;
990 Addr.BaseType = Address::RegBase;
991 }
992
Eric Christopher212ae932010-10-21 19:40:30 +0000993 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000994 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000995 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000996 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
997 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000998 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000999 }
Eric Christopher83007122010-08-23 21:44:12 +00001000}
1001
Chad Rosier6290b932012-12-17 22:35:29 +00001002void ARMFastISel::AddLoadStoreOperands(MVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +00001003 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +00001004 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +00001005 // addrmode5 output depends on the selection dag addressing dividing the
1006 // offset by 4 that it then later multiplies. Do this here as well.
Chad Rosier6290b932012-12-17 22:35:29 +00001007 if (VT.SimpleTy == MVT::f32 || VT.SimpleTy == MVT::f64)
Eric Christopher564857f2010-12-01 01:40:24 +00001008 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +00001009
Eric Christopher564857f2010-12-01 01:40:24 +00001010 // Frame base works a bit differently. Handle it separately.
1011 if (Addr.BaseType == Address::FrameIndexBase) {
1012 int FI = Addr.Base.FI;
1013 int Offset = Addr.Offset;
1014 MachineMemOperand *MMO =
1015 FuncInfo.MF->getMachineMemOperand(
1016 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +00001017 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +00001018 MFI.getObjectSize(FI),
1019 MFI.getObjectAlignment(FI));
1020 // Now add the rest of the operands.
1021 MIB.addFrameIndex(FI);
1022
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001023 // ARM halfword load/stores and signed byte loads need an additional
1024 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +00001025 if (useAM3) {
1026 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
1027 MIB.addReg(0);
1028 MIB.addImm(Imm);
1029 } else {
1030 MIB.addImm(Addr.Offset);
1031 }
Eric Christopher564857f2010-12-01 01:40:24 +00001032 MIB.addMemOperand(MMO);
1033 } else {
1034 // Now add the rest of the operands.
1035 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +00001036
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001037 // ARM halfword load/stores and signed byte loads need an additional
1038 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +00001039 if (useAM3) {
1040 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
1041 MIB.addReg(0);
1042 MIB.addImm(Imm);
1043 } else {
1044 MIB.addImm(Addr.Offset);
1045 }
Eric Christopher564857f2010-12-01 01:40:24 +00001046 }
1047 AddOptionalDefs(MIB);
1048}
1049
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001050bool ARMFastISel::ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +00001051 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherdc908042010-08-31 01:28:42 +00001052 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001053 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001054 bool needVMOV = false;
Craig Topper44d23822012-02-22 05:59:10 +00001055 const TargetRegisterClass *RC;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001056 switch (VT.SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001057 // This is mostly going to be Neon/vector support.
1058 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +00001059 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001060 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001061 if (isThumb2) {
1062 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1063 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
1064 else
1065 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +00001066 } else {
Chad Rosier57b29972011-11-14 20:22:27 +00001067 if (isZExt) {
1068 Opc = ARM::LDRBi12;
1069 } else {
1070 Opc = ARM::LDRSB;
1071 useAM3 = true;
1072 }
Chad Rosierb29b9502011-11-13 02:23:59 +00001073 }
JF Bastien1fe907e2013-06-09 00:20:24 +00001074 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001075 break;
Chad Rosier73463472011-11-09 21:30:12 +00001076 case MVT::i16:
Chad Rosierb3235b12012-11-09 18:25:27 +00001077 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosierd70c98e2012-09-21 00:41:42 +00001078 return false;
1079
Chad Rosier57b29972011-11-14 20:22:27 +00001080 if (isThumb2) {
1081 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1082 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
1083 else
1084 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1085 } else {
1086 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1087 useAM3 = true;
1088 }
JF Bastien1fe907e2013-06-09 00:20:24 +00001089 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Chad Rosier73463472011-11-09 21:30:12 +00001090 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001091 case MVT::i32:
Chad Rosierb3235b12012-11-09 18:25:27 +00001092 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosiere5e674b2012-09-21 16:58:35 +00001093 return false;
1094
Chad Rosier57b29972011-11-14 20:22:27 +00001095 if (isThumb2) {
1096 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1097 Opc = ARM::t2LDRi8;
1098 else
1099 Opc = ARM::t2LDRi12;
1100 } else {
1101 Opc = ARM::LDRi12;
1102 }
JF Bastien1fe907e2013-06-09 00:20:24 +00001103 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001104 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001105 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001106 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001107 // Unaligned loads need special handling. Floats require word-alignment.
1108 if (Alignment && Alignment < 4) {
1109 needVMOV = true;
1110 VT = MVT::i32;
1111 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
JF Bastien1fe907e2013-06-09 00:20:24 +00001112 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001113 } else {
1114 Opc = ARM::VLDRS;
1115 RC = TLI.getRegClassFor(VT);
1116 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001117 break;
1118 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001119 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001120 // FIXME: Unaligned loads need special handling. Doublewords require
1121 // word-alignment.
1122 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001123 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001124
Eric Christopher6dab1372010-09-18 01:59:37 +00001125 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001126 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001127 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001128 }
Eric Christopher564857f2010-12-01 01:40:24 +00001129 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001130 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001131
Eric Christopher564857f2010-12-01 01:40:24 +00001132 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001133 if (allocReg)
1134 ResultReg = createResultReg(RC);
1135 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001136 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1137 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001138 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001139
1140 // If we had an unaligned load of a float we've converted it to an regular
1141 // load. Now we must move from the GRP to the FP register.
1142 if (needVMOV) {
1143 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1144 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1145 TII.get(ARM::VMOVSR), MoveReg)
1146 .addReg(ResultReg));
1147 ResultReg = MoveReg;
1148 }
Eric Christopherdc908042010-08-31 01:28:42 +00001149 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001150}
1151
Eric Christopher43b62be2010-09-27 06:02:23 +00001152bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001153 // Atomic loads need special handling.
1154 if (cast<LoadInst>(I)->isAtomic())
1155 return false;
1156
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001157 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001158 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001159 if (!isLoadTypeLegal(I->getType(), VT))
1160 return false;
1161
Eric Christopher564857f2010-12-01 01:40:24 +00001162 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001163 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001164 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001165
1166 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001167 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1168 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001169 UpdateValueMap(I, ResultReg);
1170 return true;
1171}
1172
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001173bool ARMFastISel::ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001174 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001175 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001176 bool useAM3 = false;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001177 switch (VT.SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001178 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001179 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001180 case MVT::i1: {
Craig Topper420761a2012-04-20 07:30:17 +00001181 unsigned Res = createResultReg(isThumb2 ?
1182 (const TargetRegisterClass*)&ARM::tGPRRegClass :
1183 (const TargetRegisterClass*)&ARM::GPRRegClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001184 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001185 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1186 TII.get(Opc), Res)
1187 .addReg(SrcReg).addImm(1));
1188 SrcReg = Res;
1189 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001190 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001191 if (isThumb2) {
1192 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1193 StrOpc = ARM::t2STRBi8;
1194 else
1195 StrOpc = ARM::t2STRBi12;
1196 } else {
1197 StrOpc = ARM::STRBi12;
1198 }
Eric Christopher15418772010-10-12 05:39:06 +00001199 break;
1200 case MVT::i16:
Chad Rosierb3235b12012-11-09 18:25:27 +00001201 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosierd70c98e2012-09-21 00:41:42 +00001202 return false;
1203
Chad Rosier57b29972011-11-14 20:22:27 +00001204 if (isThumb2) {
1205 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1206 StrOpc = ARM::t2STRHi8;
1207 else
1208 StrOpc = ARM::t2STRHi12;
1209 } else {
1210 StrOpc = ARM::STRH;
1211 useAM3 = true;
1212 }
Eric Christopher15418772010-10-12 05:39:06 +00001213 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001214 case MVT::i32:
Chad Rosierb3235b12012-11-09 18:25:27 +00001215 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosiere5e674b2012-09-21 16:58:35 +00001216 return false;
1217
Chad Rosier57b29972011-11-14 20:22:27 +00001218 if (isThumb2) {
1219 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1220 StrOpc = ARM::t2STRi8;
1221 else
1222 StrOpc = ARM::t2STRi12;
1223 } else {
1224 StrOpc = ARM::STRi12;
1225 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001226 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001227 case MVT::f32:
1228 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001229 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001230 if (Alignment && Alignment < 4) {
1231 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1232 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1233 TII.get(ARM::VMOVRS), MoveReg)
1234 .addReg(SrcReg));
1235 SrcReg = MoveReg;
1236 VT = MVT::i32;
1237 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001238 } else {
1239 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001240 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001241 break;
1242 case MVT::f64:
1243 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001244 // FIXME: Unaligned stores need special handling. Doublewords require
1245 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001246 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001247 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001248
Eric Christopher56d2b722010-09-02 23:43:26 +00001249 StrOpc = ARM::VSTRD;
1250 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001251 }
Eric Christopher564857f2010-12-01 01:40:24 +00001252 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001253 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001254
Eric Christopher564857f2010-12-01 01:40:24 +00001255 // Create the base instruction, then add the operands.
1256 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1257 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001258 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001259 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001260 return true;
1261}
1262
Eric Christopher43b62be2010-09-27 06:02:23 +00001263bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001264 Value *Op0 = I->getOperand(0);
1265 unsigned SrcReg = 0;
1266
Eli Friedman4136d232011-09-02 22:33:24 +00001267 // Atomic stores need special handling.
1268 if (cast<StoreInst>(I)->isAtomic())
1269 return false;
1270
Eric Christopher564857f2010-12-01 01:40:24 +00001271 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001272 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001273 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001274 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001275
Eric Christopher1b61ef42010-09-02 01:48:11 +00001276 // Get the value to be stored into a register.
1277 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001278 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001279
Eric Christopher564857f2010-12-01 01:40:24 +00001280 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001281 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001282 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001283 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001284
Chad Rosier9eff1e32011-12-03 02:21:57 +00001285 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1286 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001287 return true;
1288}
1289
1290static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1291 switch (Pred) {
1292 // Needs two compares...
1293 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001294 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001295 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001296 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001297 return ARMCC::AL;
1298 case CmpInst::ICMP_EQ:
1299 case CmpInst::FCMP_OEQ:
1300 return ARMCC::EQ;
1301 case CmpInst::ICMP_SGT:
1302 case CmpInst::FCMP_OGT:
1303 return ARMCC::GT;
1304 case CmpInst::ICMP_SGE:
1305 case CmpInst::FCMP_OGE:
1306 return ARMCC::GE;
1307 case CmpInst::ICMP_UGT:
1308 case CmpInst::FCMP_UGT:
1309 return ARMCC::HI;
1310 case CmpInst::FCMP_OLT:
1311 return ARMCC::MI;
1312 case CmpInst::ICMP_ULE:
1313 case CmpInst::FCMP_OLE:
1314 return ARMCC::LS;
1315 case CmpInst::FCMP_ORD:
1316 return ARMCC::VC;
1317 case CmpInst::FCMP_UNO:
1318 return ARMCC::VS;
1319 case CmpInst::FCMP_UGE:
1320 return ARMCC::PL;
1321 case CmpInst::ICMP_SLT:
1322 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001323 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001324 case CmpInst::ICMP_SLE:
1325 case CmpInst::FCMP_ULE:
1326 return ARMCC::LE;
1327 case CmpInst::FCMP_UNE:
1328 case CmpInst::ICMP_NE:
1329 return ARMCC::NE;
1330 case CmpInst::ICMP_UGE:
1331 return ARMCC::HS;
1332 case CmpInst::ICMP_ULT:
1333 return ARMCC::LO;
1334 }
Eric Christopher543cf052010-09-01 22:16:27 +00001335}
1336
Eric Christopher43b62be2010-09-27 06:02:23 +00001337bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001338 const BranchInst *BI = cast<BranchInst>(I);
1339 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1340 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001341
Eric Christophere5734102010-09-03 00:35:47 +00001342 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001343
Eric Christopher0e6233b2010-10-29 21:08:19 +00001344 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1345 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001346 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001347 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001348
1349 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001350 // Try to take advantage of fallthrough opportunities.
1351 CmpInst::Predicate Predicate = CI->getPredicate();
1352 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1353 std::swap(TBB, FBB);
1354 Predicate = CmpInst::getInversePredicate(Predicate);
1355 }
1356
1357 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001358
1359 // We may not handle every CC for now.
1360 if (ARMPred == ARMCC::AL) return false;
1361
Chad Rosier75698f32011-10-26 23:17:28 +00001362 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001363 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001364 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001365
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001366 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001367 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1368 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1369 FastEmitBranch(FBB, DL);
1370 FuncInfo.MBB->addSuccessor(TBB);
1371 return true;
1372 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001373 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1374 MVT SourceVT;
1375 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001376 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001377 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001378 unsigned OpReg = getRegForValue(TI->getOperand(0));
1379 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1380 TII.get(TstOpc))
1381 .addReg(OpReg).addImm(1));
1382
1383 unsigned CCMode = ARMCC::NE;
1384 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1385 std::swap(TBB, FBB);
1386 CCMode = ARMCC::EQ;
1387 }
1388
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001389 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001390 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1391 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1392
1393 FastEmitBranch(FBB, DL);
1394 FuncInfo.MBB->addSuccessor(TBB);
1395 return true;
1396 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001397 } else if (const ConstantInt *CI =
1398 dyn_cast<ConstantInt>(BI->getCondition())) {
1399 uint64_t Imm = CI->getZExtValue();
1400 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1401 FastEmitBranch(Target, DL);
1402 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001403 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001404
Eric Christopher0e6233b2010-10-29 21:08:19 +00001405 unsigned CmpReg = getRegForValue(BI->getCondition());
1406 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001407
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001408 // We've been divorced from our compare! Our block was split, and
1409 // now our compare lives in a predecessor block. We musn't
1410 // re-compare here, as the children of the compare aren't guaranteed
1411 // live across the block boundary (we *could* check for this).
1412 // Regardless, the compare has been done in the predecessor block,
1413 // and it left a value for us in a virtual register. Ergo, we test
1414 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001415 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001416 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1417 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001418
Eric Christopher7a20a372011-04-28 16:52:09 +00001419 unsigned CCMode = ARMCC::NE;
1420 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1421 std::swap(TBB, FBB);
1422 CCMode = ARMCC::EQ;
1423 }
1424
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001425 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001426 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001427 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001428 FastEmitBranch(FBB, DL);
1429 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001430 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001431}
1432
Chad Rosier60c8fa62012-02-07 23:56:08 +00001433bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1434 unsigned AddrReg = getRegForValue(I->getOperand(0));
1435 if (AddrReg == 0) return false;
1436
1437 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
1438 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc))
1439 .addReg(AddrReg));
Bill Wendling8f47fc82012-10-22 23:30:04 +00001440
1441 const IndirectBrInst *IB = cast<IndirectBrInst>(I);
1442 for (unsigned i = 0, e = IB->getNumSuccessors(); i != e; ++i)
1443 FuncInfo.MBB->addSuccessor(FuncInfo.MBBMap[IB->getSuccessor(i)]);
1444
Jush Luefc967e2012-06-14 06:08:19 +00001445 return true;
Chad Rosier60c8fa62012-02-07 23:56:08 +00001446}
1447
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001448bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1449 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001450 Type *Ty = Src1Value->getType();
Patrik Hagglund3d170e62012-12-17 14:30:06 +00001451 EVT SrcEVT = TLI.getValueType(Ty, true);
1452 if (!SrcEVT.isSimple()) return false;
1453 MVT SrcVT = SrcEVT.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +00001454
Chad Rosierade62002011-10-26 23:25:44 +00001455 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1456 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001457 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001458
Chad Rosier2f2fe412011-11-09 03:22:02 +00001459 // Check to see if the 2nd operand is a constant that we can encode directly
1460 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001461 int Imm = 0;
1462 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001463 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001464 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1465 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001466 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1467 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1468 SrcVT == MVT::i1) {
1469 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001470 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier0ac754f2012-03-15 22:54:20 +00001471 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
1472 // then a cmn, because there is no way to represent 2147483648 as a
1473 // signed 32-bit int.
1474 if (Imm < 0 && Imm != (int)0x80000000) {
1475 isNegativeImm = true;
1476 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001477 }
Chad Rosier0ac754f2012-03-15 22:54:20 +00001478 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1479 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001480 }
1481 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1482 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1483 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001484 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001485 }
1486
Eric Christopherd43393a2010-09-08 23:13:45 +00001487 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001488 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001489 bool needsExt = false;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001490 switch (SrcVT.SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001491 default: return false;
1492 // TODO: Verify compares.
1493 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001494 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001495 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001496 break;
1497 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001498 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001499 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001500 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001501 case MVT::i1:
1502 case MVT::i8:
1503 case MVT::i16:
1504 needsExt = true;
1505 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001506 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001507 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001508 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001509 CmpOpc = ARM::t2CMPrr;
1510 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001511 CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001512 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001513 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001514 CmpOpc = ARM::CMPrr;
1515 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001516 CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001517 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001518 break;
1519 }
1520
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001521 unsigned SrcReg1 = getRegForValue(Src1Value);
1522 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001523
Duncan Sands4c0c5452011-11-28 10:31:27 +00001524 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001525 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001526 SrcReg2 = getRegForValue(Src2Value);
1527 if (SrcReg2 == 0) return false;
1528 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001529
1530 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1531 if (needsExt) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001532 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1533 if (SrcReg1 == 0) return false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001534 if (!UseImm) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001535 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1536 if (SrcReg2 == 0) return false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001537 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001538 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001539
Jim Grosbach62c77492013-08-16 23:37:40 +00001540 const MCInstrDesc &II = TII.get(CmpOpc);
1541 SrcReg1 = constrainOperandRegClass(II, SrcReg1, 0);
Chad Rosier1c47de82011-11-11 06:27:41 +00001542 if (!UseImm) {
Jim Grosbach62c77492013-08-16 23:37:40 +00001543 SrcReg2 = constrainOperandRegClass(II, SrcReg2, 1);
1544 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001545 .addReg(SrcReg1).addReg(SrcReg2));
1546 } else {
1547 MachineInstrBuilder MIB;
Jim Grosbach62c77492013-08-16 23:37:40 +00001548 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001549 .addReg(SrcReg1);
1550
1551 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1552 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001553 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001554 AddOptionalDefs(MIB);
1555 }
Chad Rosierade62002011-10-26 23:25:44 +00001556
1557 // For floating point we need to move the result to a comparison register
1558 // that we can then use for branches.
1559 if (Ty->isFloatTy() || Ty->isDoubleTy())
1560 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1561 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001562 return true;
1563}
1564
1565bool ARMFastISel::SelectCmp(const Instruction *I) {
1566 const CmpInst *CI = cast<CmpInst>(I);
1567
Eric Christopher229207a2010-09-29 01:14:47 +00001568 // Get the compare predicate.
1569 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001570
Eric Christopher229207a2010-09-29 01:14:47 +00001571 // We may not handle every CC for now.
1572 if (ARMPred == ARMCC::AL) return false;
1573
Chad Rosier530f7ce2011-10-26 22:47:55 +00001574 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001575 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001576 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001577
Eric Christopher229207a2010-09-29 01:14:47 +00001578 // Now set a register based on the comparison. Explicitly set the predicates
1579 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001580 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper420761a2012-04-20 07:30:17 +00001581 const TargetRegisterClass *RC = isThumb2 ?
1582 (const TargetRegisterClass*)&ARM::rGPRRegClass :
1583 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher5d18d922010-10-07 05:39:19 +00001584 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001585 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001586 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosier44c98b72012-03-07 20:59:26 +00001587 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Eric Christopher229207a2010-09-29 01:14:47 +00001588 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1589 .addReg(ZeroReg).addImm(1)
Chad Rosier44c98b72012-03-07 20:59:26 +00001590 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher229207a2010-09-29 01:14:47 +00001591
Eric Christophera5b1e682010-09-17 22:28:18 +00001592 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001593 return true;
1594}
1595
Eric Christopher43b62be2010-09-27 06:02:23 +00001596bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001597 // Make sure we have VFP and that we're extending float to double.
1598 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001599
Eric Christopher46203602010-09-09 00:26:48 +00001600 Value *V = I->getOperand(0);
1601 if (!I->getType()->isDoubleTy() ||
1602 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001603
Eric Christopher46203602010-09-09 00:26:48 +00001604 unsigned Op = getRegForValue(V);
1605 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001606
Craig Topper420761a2012-04-20 07:30:17 +00001607 unsigned Result = createResultReg(&ARM::DPRRegClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001608 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001609 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001610 .addReg(Op));
1611 UpdateValueMap(I, Result);
1612 return true;
1613}
1614
Eric Christopher43b62be2010-09-27 06:02:23 +00001615bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001616 // Make sure we have VFP and that we're truncating double to float.
1617 if (!Subtarget->hasVFP2()) return false;
1618
1619 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001620 if (!(I->getType()->isFloatTy() &&
1621 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001622
1623 unsigned Op = getRegForValue(V);
1624 if (Op == 0) return false;
1625
Craig Topper420761a2012-04-20 07:30:17 +00001626 unsigned Result = createResultReg(&ARM::SPRRegClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001627 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001628 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001629 .addReg(Op));
1630 UpdateValueMap(I, Result);
1631 return true;
1632}
1633
Chad Rosierae46a332012-02-03 21:14:11 +00001634bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001635 // Make sure we have VFP.
1636 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001637
Duncan Sands1440e8b2010-11-03 11:35:31 +00001638 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001639 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001640 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001641 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001642
Chad Rosier463fe242011-11-03 02:04:59 +00001643 Value *Src = I->getOperand(0);
Patrik Hagglund3d170e62012-12-17 14:30:06 +00001644 EVT SrcEVT = TLI.getValueType(Src->getType(), true);
1645 if (!SrcEVT.isSimple())
1646 return false;
1647 MVT SrcVT = SrcEVT.getSimpleVT();
Chad Rosier463fe242011-11-03 02:04:59 +00001648 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001649 return false;
1650
Chad Rosier463fe242011-11-03 02:04:59 +00001651 unsigned SrcReg = getRegForValue(Src);
1652 if (SrcReg == 0) return false;
1653
1654 // Handle sign-extension.
1655 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
Chad Rosier316a5aa2012-12-17 19:59:43 +00001656 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, MVT::i32,
Chad Rosierae46a332012-02-03 21:14:11 +00001657 /*isZExt*/!isSigned);
Chad Rosiera69feb02012-02-16 22:45:33 +00001658 if (SrcReg == 0) return false;
Chad Rosier463fe242011-11-03 02:04:59 +00001659 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001660
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001661 // The conversion routine works on fp-reg to fp-reg and the operand above
1662 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001663 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001664 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001665
Eric Christopher9a040492010-09-09 18:54:59 +00001666 unsigned Opc;
Chad Rosierae46a332012-02-03 21:14:11 +00001667 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1668 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001669 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001670
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001671 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001672 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1673 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001674 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001675 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001676 return true;
1677}
1678
Chad Rosierae46a332012-02-03 21:14:11 +00001679bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001680 // Make sure we have VFP.
1681 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001682
Duncan Sands1440e8b2010-11-03 11:35:31 +00001683 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001684 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001685 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001686 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001687
Eric Christopher9a040492010-09-09 18:54:59 +00001688 unsigned Op = getRegForValue(I->getOperand(0));
1689 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001690
Eric Christopher9a040492010-09-09 18:54:59 +00001691 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001692 Type *OpTy = I->getOperand(0)->getType();
Chad Rosierae46a332012-02-03 21:14:11 +00001693 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1694 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001695 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001696
Chad Rosieree8901c2012-02-03 20:27:51 +00001697 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001698 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001699 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1700 ResultReg)
1701 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001702
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001703 // This result needs to be in an integer register, but the conversion only
1704 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001705 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001706 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001707
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001708 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001709 return true;
1710}
1711
Eric Christopher3bbd3962010-10-11 08:27:59 +00001712bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001713 MVT VT;
1714 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001715 return false;
1716
1717 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001718 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001719
1720 unsigned CondReg = getRegForValue(I->getOperand(0));
1721 if (CondReg == 0) return false;
1722 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1723 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001724
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001725 // Check to see if we can use an immediate in the conditional move.
1726 int Imm = 0;
1727 bool UseImm = false;
1728 bool isNegativeImm = false;
1729 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1730 assert (VT == MVT::i32 && "Expecting an i32.");
1731 Imm = (int)ConstInt->getValue().getZExtValue();
1732 if (Imm < 0) {
1733 isNegativeImm = true;
1734 Imm = ~Imm;
1735 }
1736 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1737 (ARM_AM::getSOImmVal(Imm) != -1);
1738 }
1739
Duncan Sands4c0c5452011-11-28 10:31:27 +00001740 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001741 if (!UseImm) {
1742 Op2Reg = getRegForValue(I->getOperand(2));
1743 if (Op2Reg == 0) return false;
1744 }
1745
1746 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Jim Grosbach62c77492013-08-16 23:37:40 +00001747 CondReg = constrainOperandRegClass(TII.get(CmpOpc), CondReg, 0);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001748 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001749 .addReg(CondReg).addImm(0));
1750
1751 unsigned MovCCOpc;
Chad Rosierac3158b2012-11-27 21:46:46 +00001752 const TargetRegisterClass *RC;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001753 if (!UseImm) {
Chad Rosierac3158b2012-11-27 21:46:46 +00001754 RC = isThumb2 ? &ARM::tGPRRegClass : &ARM::GPRRegClass;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001755 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1756 } else {
Chad Rosierac3158b2012-11-27 21:46:46 +00001757 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass;
1758 if (!isNegativeImm)
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001759 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Chad Rosierac3158b2012-11-27 21:46:46 +00001760 else
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001761 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001762 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001763 unsigned ResultReg = createResultReg(RC);
Jim Grosbach62c77492013-08-16 23:37:40 +00001764 if (!UseImm) {
Jim Grosbach8b262e52013-08-20 19:12:42 +00001765 Op2Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op2Reg, 1);
Jim Grosbach62c77492013-08-16 23:37:40 +00001766 Op1Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op1Reg, 2);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001767 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1768 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach62c77492013-08-16 23:37:40 +00001769 } else {
1770 Op1Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op1Reg, 1);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001771 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1772 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Jim Grosbach62c77492013-08-16 23:37:40 +00001773 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001774 UpdateValueMap(I, ResultReg);
1775 return true;
1776}
1777
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001778bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001779 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001780 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001781 if (!isTypeLegal(Ty, VT))
1782 return false;
1783
1784 // If we have integer div support we should have selected this automagically.
1785 // In case we have a real miss go ahead and return false and we'll pick
1786 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001787 if (Subtarget->hasDivide()) return false;
1788
Eric Christopher08637852010-09-30 22:34:19 +00001789 // Otherwise emit a libcall.
1790 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001791 if (VT == MVT::i8)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001792 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001793 else if (VT == MVT::i16)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001794 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher08637852010-09-30 22:34:19 +00001795 else if (VT == MVT::i32)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001796 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher08637852010-09-30 22:34:19 +00001797 else if (VT == MVT::i64)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001798 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher08637852010-09-30 22:34:19 +00001799 else if (VT == MVT::i128)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001800 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher08637852010-09-30 22:34:19 +00001801 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001802
Eric Christopher08637852010-09-30 22:34:19 +00001803 return ARMEmitLibcall(I, LC);
1804}
1805
Chad Rosier769422f2012-02-03 21:23:45 +00001806bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001807 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001808 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001809 if (!isTypeLegal(Ty, VT))
1810 return false;
1811
1812 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1813 if (VT == MVT::i8)
Chad Rosier769422f2012-02-03 21:23:45 +00001814 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christopher6a880d62010-10-11 08:37:26 +00001815 else if (VT == MVT::i16)
Chad Rosier769422f2012-02-03 21:23:45 +00001816 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christopher6a880d62010-10-11 08:37:26 +00001817 else if (VT == MVT::i32)
Chad Rosier769422f2012-02-03 21:23:45 +00001818 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christopher6a880d62010-10-11 08:37:26 +00001819 else if (VT == MVT::i64)
Chad Rosier769422f2012-02-03 21:23:45 +00001820 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christopher6a880d62010-10-11 08:37:26 +00001821 else if (VT == MVT::i128)
Chad Rosier769422f2012-02-03 21:23:45 +00001822 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001823 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001824
Eric Christopher6a880d62010-10-11 08:37:26 +00001825 return ARMEmitLibcall(I, LC);
1826}
1827
Chad Rosier3901c3e2012-02-06 23:50:07 +00001828bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier3901c3e2012-02-06 23:50:07 +00001829 EVT DestVT = TLI.getValueType(I->getType(), true);
1830
1831 // We can get here in the case when we have a binary operation on a non-legal
1832 // type and the target independent selector doesn't know how to handle it.
1833 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1834 return false;
Jush Luefc967e2012-06-14 06:08:19 +00001835
Chad Rosier6fde8752012-02-08 02:29:21 +00001836 unsigned Opc;
1837 switch (ISDOpcode) {
1838 default: return false;
1839 case ISD::ADD:
1840 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1841 break;
1842 case ISD::OR:
1843 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1844 break;
Chad Rosier743e1992012-02-08 02:45:44 +00001845 case ISD::SUB:
1846 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1847 break;
Chad Rosier6fde8752012-02-08 02:29:21 +00001848 }
1849
Chad Rosier3901c3e2012-02-06 23:50:07 +00001850 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1851 if (SrcReg1 == 0) return false;
1852
1853 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1854 // in the instruction, rather then materializing the value in a register.
1855 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1856 if (SrcReg2 == 0) return false;
1857
JF Bastiena9a8a122013-05-29 15:45:47 +00001858 unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
Chad Rosier3901c3e2012-02-06 23:50:07 +00001859 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1860 TII.get(Opc), ResultReg)
1861 .addReg(SrcReg1).addReg(SrcReg2));
1862 UpdateValueMap(I, ResultReg);
1863 return true;
1864}
1865
1866bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier316a5aa2012-12-17 19:59:43 +00001867 EVT FPVT = TLI.getValueType(I->getType(), true);
1868 if (!FPVT.isSimple()) return false;
1869 MVT VT = FPVT.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +00001870
Eric Christopherbc39b822010-09-09 00:53:57 +00001871 // We can get here in the case when we want to use NEON for our fp
1872 // operations, but can't figure out how to. Just use the vfp instructions
1873 // if we have them.
1874 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001875 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001876 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1877 if (isFloat && !Subtarget->hasVFP2())
1878 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001879
Eric Christopherbc39b822010-09-09 00:53:57 +00001880 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001881 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001882 switch (ISDOpcode) {
1883 default: return false;
1884 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001885 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001886 break;
1887 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001888 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001889 break;
1890 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001891 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001892 break;
1893 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001894 unsigned Op1 = getRegForValue(I->getOperand(0));
1895 if (Op1 == 0) return false;
1896
1897 unsigned Op2 = getRegForValue(I->getOperand(1));
1898 if (Op2 == 0) return false;
1899
Chad Rosier316a5aa2012-12-17 19:59:43 +00001900 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT.SimpleTy));
Eric Christopherbc39b822010-09-09 00:53:57 +00001901 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1902 TII.get(Opc), ResultReg)
1903 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001904 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001905 return true;
1906}
1907
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001908// Call Handling Code
1909
Jush Luee649832012-07-19 09:49:00 +00001910// This is largely taken directly from CCAssignFnForNode
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001911// TODO: We may not support all of this.
Jush Luee649832012-07-19 09:49:00 +00001912CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC,
1913 bool Return,
1914 bool isVarArg) {
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001915 switch (CC) {
1916 default:
1917 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001918 case CallingConv::Fast:
Jush Lu2ff4e9d2012-08-16 05:15:53 +00001919 if (Subtarget->hasVFP2() && !isVarArg) {
1920 if (!Subtarget->isAAPCS_ABI())
1921 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1922 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1923 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1924 }
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001925 // Fallthrough
1926 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001927 // Use target triple & subtarget features to do actual dispatch.
1928 if (Subtarget->isAAPCS_ABI()) {
1929 if (Subtarget->hasVFP2() &&
Jush Luee649832012-07-19 09:49:00 +00001930 TM.Options.FloatABIType == FloatABI::Hard && !isVarArg)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001931 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1932 else
1933 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1934 } else
1935 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1936 case CallingConv::ARM_AAPCS_VFP:
Jush Luee649832012-07-19 09:49:00 +00001937 if (!isVarArg)
1938 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1939 // Fall through to soft float variant, variadic functions don't
1940 // use hard floating point ABI.
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001941 case CallingConv::ARM_AAPCS:
1942 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1943 case CallingConv::ARM_APCS:
1944 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Eric Christophere94ac882012-08-03 00:05:53 +00001945 case CallingConv::GHC:
1946 if (Return)
1947 llvm_unreachable("Can't return in GHC call convention");
1948 else
1949 return CC_ARM_APCS_GHC;
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001950 }
1951}
1952
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001953bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1954 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001955 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001956 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1957 SmallVectorImpl<unsigned> &RegArgs,
1958 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00001959 unsigned &NumBytes,
1960 bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001961 SmallVector<CCValAssign, 16> ArgLocs;
Jush Luee649832012-07-19 09:49:00 +00001962 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, ArgLocs, *Context);
1963 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags,
1964 CCAssignFnForCall(CC, false, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001965
Bill Wendling5aeff312012-03-16 23:11:07 +00001966 // Check that we can handle all of the arguments. If we can't, then bail out
1967 // now before we add code to the MBB.
1968 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1969 CCValAssign &VA = ArgLocs[i];
1970 MVT ArgVT = ArgVTs[VA.getValNo()];
1971
1972 // We don't handle NEON/vector parameters yet.
1973 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1974 return false;
1975
1976 // Now copy/store arg to correct locations.
1977 if (VA.isRegLoc() && !VA.needsCustom()) {
1978 continue;
1979 } else if (VA.needsCustom()) {
1980 // TODO: We need custom lowering for vector (v2f64) args.
1981 if (VA.getLocVT() != MVT::f64 ||
1982 // TODO: Only handle register args for now.
1983 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1984 return false;
1985 } else {
Craig Topper5a0910b2013-08-15 02:33:50 +00001986 switch (ArgVT.SimpleTy) {
Bill Wendling5aeff312012-03-16 23:11:07 +00001987 default:
1988 return false;
1989 case MVT::i1:
1990 case MVT::i8:
1991 case MVT::i16:
1992 case MVT::i32:
1993 break;
1994 case MVT::f32:
1995 if (!Subtarget->hasVFP2())
1996 return false;
1997 break;
1998 case MVT::f64:
1999 if (!Subtarget->hasVFP2())
2000 return false;
2001 break;
2002 }
2003 }
2004 }
2005
2006 // At the point, we are able to handle the call's arguments in fast isel.
2007
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002008 // Get a count of how many bytes are to be pushed on the stack.
2009 NumBytes = CCInfo.getNextStackOffset();
2010
2011 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00002012 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00002013 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2014 TII.get(AdjStackDown))
2015 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002016
2017 // Process the args.
2018 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2019 CCValAssign &VA = ArgLocs[i];
2020 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00002021 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002022
Bill Wendling5aeff312012-03-16 23:11:07 +00002023 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
2024 "We don't handle NEON/vector parameters yet.");
Eric Christophera4633f52010-10-23 09:37:17 +00002025
Eric Christopherf9764fa2010-09-30 20:49:44 +00002026 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002027 switch (VA.getLocInfo()) {
2028 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00002029 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00002030 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00002031 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
2032 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00002033 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00002034 break;
2035 }
Chad Rosier42536af2011-11-05 20:16:15 +00002036 case CCValAssign::AExt:
2037 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00002038 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00002039 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00002040 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
JF Bastien8fc760c2013-06-07 20:10:37 +00002041 assert (Arg != 0 && "Failed to emit a zext");
Chad Rosierb74c8652011-12-02 20:25:18 +00002042 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00002043 break;
2044 }
2045 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002046 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002047 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00002048 assert(BC != 0 && "Failed to emit a bitcast!");
2049 Arg = BC;
2050 ArgVT = VA.getLocVT();
2051 break;
2052 }
2053 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002054 }
2055
2056 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00002057 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002058 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00002059 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00002060 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002061 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002062 } else if (VA.needsCustom()) {
2063 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling5aeff312012-03-16 23:11:07 +00002064 assert(VA.getLocVT() == MVT::f64 &&
2065 "Custom lowering for v2f64 args not available");
Jim Grosbach6b156392010-10-27 21:39:08 +00002066
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002067 CCValAssign &NextVA = ArgLocs[++i];
2068
Bill Wendling5aeff312012-03-16 23:11:07 +00002069 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
2070 "We only handle register args!");
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002071
2072 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2073 TII.get(ARM::VMOVRRD), VA.getLocReg())
2074 .addReg(NextVA.getLocReg(), RegState::Define)
2075 .addReg(Arg));
2076 RegArgs.push_back(VA.getLocReg());
2077 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002078 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00002079 assert(VA.isMemLoc());
2080 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00002081 Address Addr;
2082 Addr.BaseType = Address::RegBase;
2083 Addr.Base.Reg = ARM::SP;
2084 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00002085
Bill Wendling5aeff312012-03-16 23:11:07 +00002086 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
2087 assert(EmitRet && "Could not emit a store for argument!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002088 }
2089 }
Bill Wendling5aeff312012-03-16 23:11:07 +00002090
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002091 return true;
2092}
2093
Duncan Sands1440e8b2010-11-03 11:35:31 +00002094bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002095 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00002096 unsigned &NumBytes, bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002097 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00002098 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00002099 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2100 TII.get(AdjStackUp))
2101 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002102
2103 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002104 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002105 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002106 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2107 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002108
2109 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002110 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00002111 // For this move we copy into two registers and then move into the
2112 // double fp reg we want.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002113 MVT DestVT = RVLocs[0].getValVT();
Craig Topper44d23822012-02-22 05:59:10 +00002114 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopher14df8822010-10-01 00:00:11 +00002115 unsigned ResultReg = createResultReg(DstRC);
2116 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2117 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00002118 .addReg(RVLocs[0].getLocReg())
2119 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002120
Eric Christopher3659ac22010-10-20 08:02:24 +00002121 UsedRegs.push_back(RVLocs[0].getLocReg());
2122 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00002123
Eric Christopherdccd2c32010-10-11 08:38:55 +00002124 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002125 UpdateValueMap(I, ResultReg);
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002126 } else {
2127 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002128 MVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00002129
2130 // Special handling for extended integers.
2131 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2132 CopyVT = MVT::i32;
2133
Craig Topper44d23822012-02-22 05:59:10 +00002134 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002135
Eric Christopher14df8822010-10-01 00:00:11 +00002136 unsigned ResultReg = createResultReg(DstRC);
2137 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2138 ResultReg).addReg(RVLocs[0].getLocReg());
2139 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002140
Eric Christopherdccd2c32010-10-11 08:38:55 +00002141 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002142 UpdateValueMap(I, ResultReg);
2143 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002144 }
2145
Eric Christopherdccd2c32010-10-11 08:38:55 +00002146 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002147}
2148
Eric Christopher4f512ef2010-10-22 01:28:00 +00002149bool ARMFastISel::SelectRet(const Instruction *I) {
2150 const ReturnInst *Ret = cast<ReturnInst>(I);
2151 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00002152
Eric Christopher4f512ef2010-10-22 01:28:00 +00002153 if (!FuncInfo.CanLowerReturn)
2154 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00002155
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002156 // Build a list of return value registers.
2157 SmallVector<unsigned, 4> RetRegs;
2158
Eric Christopher4f512ef2010-10-22 01:28:00 +00002159 CallingConv::ID CC = F.getCallingConv();
2160 if (Ret->getNumOperands() > 0) {
2161 SmallVector<ISD::OutputArg, 4> Outs;
Bill Wendling8b62abd2012-12-30 13:01:51 +00002162 GetReturnInfo(F.getReturnType(), F.getAttributes(), Outs, TLI);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002163
2164 // Analyze operands of the call, assigning locations to each operand.
2165 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00002166 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Jush Luee649832012-07-19 09:49:00 +00002167 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */,
2168 F.isVarArg()));
Eric Christopher4f512ef2010-10-22 01:28:00 +00002169
2170 const Value *RV = Ret->getOperand(0);
2171 unsigned Reg = getRegForValue(RV);
2172 if (Reg == 0)
2173 return false;
2174
2175 // Only handle a single return value for now.
2176 if (ValLocs.size() != 1)
2177 return false;
2178
2179 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00002180
Eric Christopher4f512ef2010-10-22 01:28:00 +00002181 // Don't bother handling odd stuff for now.
2182 if (VA.getLocInfo() != CCValAssign::Full)
2183 return false;
2184 // Only handle register returns for now.
2185 if (!VA.isRegLoc())
2186 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00002187
2188 unsigned SrcReg = Reg + VA.getValNo();
Chad Rosier316a5aa2012-12-17 19:59:43 +00002189 EVT RVEVT = TLI.getValueType(RV->getType());
2190 if (!RVEVT.isSimple()) return false;
2191 MVT RVVT = RVEVT.getSimpleVT();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002192 MVT DestVT = VA.getValVT();
Chad Rosierf470cbb2011-11-04 00:50:21 +00002193 // Special handling for extended integers.
2194 if (RVVT != DestVT) {
2195 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2196 return false;
2197
Chad Rosierf470cbb2011-11-04 00:50:21 +00002198 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2199
Chad Rosierb8703fe2012-02-17 01:21:28 +00002200 // Perform extension if flagged as either zext or sext. Otherwise, do
2201 // nothing.
2202 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2203 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2204 if (SrcReg == 0) return false;
2205 }
Chad Rosierf470cbb2011-11-04 00:50:21 +00002206 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002207
Eric Christopher4f512ef2010-10-22 01:28:00 +00002208 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00002209 unsigned DstReg = VA.getLocReg();
2210 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2211 // Avoid a cross-class copy. This is very unlikely.
2212 if (!SrcRC->contains(DstReg))
2213 return false;
2214 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2215 DstReg).addReg(SrcReg);
2216
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002217 // Add register to return instruction.
2218 RetRegs.push_back(VA.getLocReg());
Eric Christopher4f512ef2010-10-22 01:28:00 +00002219 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002220
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002221 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002222 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2223 TII.get(RetOpc));
2224 AddOptionalDefs(MIB);
2225 for (unsigned i = 0, e = RetRegs.size(); i != e; ++i)
2226 MIB.addReg(RetRegs[i], RegState::Implicit);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002227 return true;
2228}
2229
Chad Rosier49d6fc02012-06-12 19:25:13 +00002230unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2231 if (UseReg)
2232 return isThumb2 ? ARM::tBLXr : ARM::BLX;
2233 else
2234 return isThumb2 ? ARM::tBL : ARM::BL;
2235}
2236
2237unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
Chandler Carruth6c54b3d2013-07-27 11:23:08 +00002238 // Manually compute the global's type to avoid building it when unnecessary.
2239 Type *GVTy = Type::getInt32PtrTy(*Context, /*AS=*/0);
2240 EVT LCREVT = TLI.getValueType(GVTy);
2241 if (!LCREVT.isSimple()) return 0;
2242
Chad Rosier49d6fc02012-06-12 19:25:13 +00002243 GlobalValue *GV = new GlobalVariable(Type::getInt32Ty(*Context), false,
2244 GlobalValue::ExternalLinkage, 0, Name);
Chandler Carruth6c54b3d2013-07-27 11:23:08 +00002245 assert(GV->getType() == GVTy && "We miscomputed the type for the global!");
Chad Rosier316a5aa2012-12-17 19:59:43 +00002246 return ARMMaterializeGV(GV, LCREVT.getSimpleVT());
Eric Christopher872f4a22011-02-22 01:37:10 +00002247}
2248
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002249// A quick function that will emit a call for a named libcall in F with the
2250// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002251// can emit a call for any libcall we can produce. This is an abridged version
2252// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002253// like computed function pointers or strange arguments at call sites.
2254// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2255// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002256bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2257 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002258
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002259 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002260 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002261 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002262 if (RetTy->isVoidTy())
2263 RetVT = MVT::isVoid;
2264 else if (!isTypeLegal(RetTy, RetVT))
2265 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002266
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002267 // Can't handle non-double multi-reg retvals.
Jush Luefc967e2012-06-14 06:08:19 +00002268 if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002269 SmallVector<CCValAssign, 16> RVLocs;
2270 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Jush Luee649832012-07-19 09:49:00 +00002271 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, false));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002272 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2273 return false;
2274 }
2275
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002276 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002277 SmallVector<Value*, 8> Args;
2278 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002279 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002280 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2281 Args.reserve(I->getNumOperands());
2282 ArgRegs.reserve(I->getNumOperands());
2283 ArgVTs.reserve(I->getNumOperands());
2284 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002285 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002286 Value *Op = I->getOperand(i);
2287 unsigned Arg = getRegForValue(Op);
2288 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002289
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002290 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002291 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002292 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002293
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002294 ISD::ArgFlagsTy Flags;
2295 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2296 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002297
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002298 Args.push_back(Op);
2299 ArgRegs.push_back(Arg);
2300 ArgVTs.push_back(ArgVT);
2301 ArgFlags.push_back(Flags);
2302 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002303
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002304 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002305 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002306 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002307 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2308 RegArgs, CC, NumBytes, false))
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002309 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002310
Chad Rosier49d6fc02012-06-12 19:25:13 +00002311 unsigned CalleeReg = 0;
2312 if (EnableARMLongCalls) {
2313 CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2314 if (CalleeReg == 0) return false;
2315 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002316
Chad Rosier49d6fc02012-06-12 19:25:13 +00002317 // Issue the call.
2318 unsigned CallOpc = ARMSelectCallOp(EnableARMLongCalls);
2319 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2320 DL, TII.get(CallOpc));
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002321 // BL / BLX don't take a predicate, but tBL / tBLX do.
2322 if (isThumb2)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002323 AddDefaultPred(MIB);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002324 if (EnableARMLongCalls)
2325 MIB.addReg(CalleeReg);
2326 else
2327 MIB.addExternalSymbol(TLI.getLibcallName(Call));
Chad Rosier49d6fc02012-06-12 19:25:13 +00002328
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002329 // Add implicit physical register uses to the call.
2330 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002331 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002332
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002333 // Add a register mask with the call-preserved registers.
2334 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2335 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2336
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002337 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002338 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002339 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, false)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002340
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002341 // Set all unused physreg defs as dead.
2342 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002343
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002344 return true;
2345}
2346
Chad Rosier11add262011-11-11 23:31:03 +00002347bool ARMFastISel::SelectCall(const Instruction *I,
2348 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002349 const CallInst *CI = cast<CallInst>(I);
2350 const Value *Callee = CI->getCalledValue();
2351
Chad Rosier11add262011-11-11 23:31:03 +00002352 // Can't handle inline asm.
2353 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002354
Chad Rosier425e9512012-12-11 00:18:02 +00002355 // Allow SelectionDAG isel to handle tail calls.
2356 if (CI->isTailCall()) return false;
2357
Eric Christopherf9764fa2010-09-30 20:49:44 +00002358 // Check the calling convention.
2359 ImmutableCallSite CS(CI);
2360 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002361
Eric Christopherf9764fa2010-09-30 20:49:44 +00002362 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002363
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002364 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2365 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Jush Luee649832012-07-19 09:49:00 +00002366 bool isVarArg = FTy->isVarArg();
Eric Christopherdccd2c32010-10-11 08:38:55 +00002367
Eric Christopherf9764fa2010-09-30 20:49:44 +00002368 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002369 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002370 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002371 if (RetTy->isVoidTy())
2372 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002373 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2374 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002375 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002376
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002377 // Can't handle non-double multi-reg retvals.
2378 if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2379 RetVT != MVT::i16 && RetVT != MVT::i32) {
2380 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002381 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2382 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002383 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2384 return false;
2385 }
2386
Eric Christopherf9764fa2010-09-30 20:49:44 +00002387 // Set up the argument vectors.
2388 SmallVector<Value*, 8> Args;
2389 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002390 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002391 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosier92fd0172012-02-15 00:23:55 +00002392 unsigned arg_size = CS.arg_size();
2393 Args.reserve(arg_size);
2394 ArgRegs.reserve(arg_size);
2395 ArgVTs.reserve(arg_size);
2396 ArgFlags.reserve(arg_size);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002397 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2398 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002399 // If we're lowering a memory intrinsic instead of a regular call, skip the
2400 // last two arguments, which shouldn't be passed to the underlying function.
2401 if (IntrMemName && e-i <= 2)
2402 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002403
Eric Christopherf9764fa2010-09-30 20:49:44 +00002404 ISD::ArgFlagsTy Flags;
2405 unsigned AttrInd = i - CS.arg_begin() + 1;
Bill Wendling034b94b2012-12-19 07:18:57 +00002406 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002407 Flags.setSExt();
Bill Wendling034b94b2012-12-19 07:18:57 +00002408 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002409 Flags.setZExt();
2410
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002411 // FIXME: Only handle *easy* calls for now.
Bill Wendling034b94b2012-12-19 07:18:57 +00002412 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2413 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2414 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2415 CS.paramHasAttr(AttrInd, Attribute::ByVal))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002416 return false;
2417
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002418 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002419 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002420 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2421 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002422 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002423
2424 unsigned Arg = getRegForValue(*i);
2425 if (Arg == 0)
2426 return false;
2427
Eric Christopherf9764fa2010-09-30 20:49:44 +00002428 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2429 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002430
Eric Christopherf9764fa2010-09-30 20:49:44 +00002431 Args.push_back(*i);
2432 ArgRegs.push_back(Arg);
2433 ArgVTs.push_back(ArgVT);
2434 ArgFlags.push_back(Flags);
2435 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002436
Eric Christopherf9764fa2010-09-30 20:49:44 +00002437 // Handle the arguments now that we've gotten them.
2438 SmallVector<unsigned, 4> RegArgs;
2439 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002440 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2441 RegArgs, CC, NumBytes, isVarArg))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002442 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002443
Chad Rosier49d6fc02012-06-12 19:25:13 +00002444 bool UseReg = false;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002445 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Chad Rosier49d6fc02012-06-12 19:25:13 +00002446 if (!GV || EnableARMLongCalls) UseReg = true;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002447
Chad Rosier49d6fc02012-06-12 19:25:13 +00002448 unsigned CalleeReg = 0;
2449 if (UseReg) {
2450 if (IntrMemName)
2451 CalleeReg = getLibcallReg(IntrMemName);
2452 else
2453 CalleeReg = getRegForValue(Callee);
2454
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002455 if (CalleeReg == 0) return false;
2456 }
2457
Chad Rosier49d6fc02012-06-12 19:25:13 +00002458 // Issue the call.
2459 unsigned CallOpc = ARMSelectCallOp(UseReg);
2460 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2461 DL, TII.get(CallOpc));
Chad Rosier49d6fc02012-06-12 19:25:13 +00002462
Logan Chien7ddda472013-08-22 12:08:04 +00002463 unsigned char OpFlags = 0;
2464
2465 // Add MO_PLT for global address or external symbol in the PIC relocation
2466 // model.
2467 if (Subtarget->isTargetELF() && TM.getRelocationModel() == Reloc::PIC_)
2468 OpFlags = ARMII::MO_PLT;
2469
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002470 // ARM calls don't take a predicate, but tBL / tBLX do.
2471 if(isThumb2)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002472 AddDefaultPred(MIB);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002473 if (UseReg)
2474 MIB.addReg(CalleeReg);
2475 else if (!IntrMemName)
Logan Chien7ddda472013-08-22 12:08:04 +00002476 MIB.addGlobalAddress(GV, 0, OpFlags);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002477 else
Logan Chien7ddda472013-08-22 12:08:04 +00002478 MIB.addExternalSymbol(IntrMemName, OpFlags);
Jush Luefc967e2012-06-14 06:08:19 +00002479
Eric Christopherf9764fa2010-09-30 20:49:44 +00002480 // Add implicit physical register uses to the call.
2481 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002482 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002483
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002484 // Add a register mask with the call-preserved registers.
2485 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2486 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2487
Eric Christopherf9764fa2010-09-30 20:49:44 +00002488 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002489 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002490 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, isVarArg))
2491 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002492
Eric Christopherf9764fa2010-09-30 20:49:44 +00002493 // Set all unused physreg defs as dead.
2494 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002495
Eric Christopherf9764fa2010-09-30 20:49:44 +00002496 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002497}
2498
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002499bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002500 return Len <= 16;
2501}
2502
Jim Grosbachd4f020a2012-04-06 23:43:50 +00002503bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
Chad Rosierc9758b12012-12-06 01:34:31 +00002504 uint64_t Len, unsigned Alignment) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002505 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002506 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002507 return false;
2508
Chad Rosier909cb4f2011-11-14 22:46:17 +00002509 while (Len) {
2510 MVT VT;
Chad Rosierc9758b12012-12-06 01:34:31 +00002511 if (!Alignment || Alignment >= 4) {
2512 if (Len >= 4)
2513 VT = MVT::i32;
2514 else if (Len >= 2)
2515 VT = MVT::i16;
2516 else {
2517 assert (Len == 1 && "Expected a length of 1!");
2518 VT = MVT::i8;
2519 }
2520 } else {
2521 // Bound based on alignment.
2522 if (Len >= 2 && Alignment == 2)
2523 VT = MVT::i16;
2524 else {
Chad Rosierc9758b12012-12-06 01:34:31 +00002525 VT = MVT::i8;
2526 }
Chad Rosier909cb4f2011-11-14 22:46:17 +00002527 }
2528
2529 bool RV;
2530 unsigned ResultReg;
2531 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherfae699a2012-01-11 20:55:27 +00002532 assert (RV == true && "Should be able to handle this load.");
Chad Rosier909cb4f2011-11-14 22:46:17 +00002533 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherfae699a2012-01-11 20:55:27 +00002534 assert (RV == true && "Should be able to handle this store.");
Duncan Sands5b8a1db2012-02-05 14:20:11 +00002535 (void)RV;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002536
2537 unsigned Size = VT.getSizeInBits()/8;
2538 Len -= Size;
2539 Dest.Offset += Size;
2540 Src.Offset += Size;
2541 }
2542
2543 return true;
2544}
2545
Chad Rosier11add262011-11-11 23:31:03 +00002546bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2547 // FIXME: Handle more intrinsics.
2548 switch (I.getIntrinsicID()) {
2549 default: return false;
Chad Rosierada759d2012-05-30 17:23:22 +00002550 case Intrinsic::frameaddress: {
2551 MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
2552 MFI->setFrameAddressIsTaken(true);
2553
2554 unsigned LdrOpc;
2555 const TargetRegisterClass *RC;
2556 if (isThumb2) {
2557 LdrOpc = ARM::t2LDRi12;
2558 RC = (const TargetRegisterClass*)&ARM::tGPRRegClass;
2559 } else {
2560 LdrOpc = ARM::LDRi12;
2561 RC = (const TargetRegisterClass*)&ARM::GPRRegClass;
2562 }
2563
2564 const ARMBaseRegisterInfo *RegInfo =
2565 static_cast<const ARMBaseRegisterInfo*>(TM.getRegisterInfo());
2566 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2567 unsigned SrcReg = FramePtr;
2568
2569 // Recursively load frame address
2570 // ldr r0 [fp]
2571 // ldr r0 [r0]
2572 // ldr r0 [r0]
2573 // ...
2574 unsigned DestReg;
2575 unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2576 while (Depth--) {
2577 DestReg = createResultReg(RC);
2578 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2579 TII.get(LdrOpc), DestReg)
2580 .addReg(SrcReg).addImm(0));
2581 SrcReg = DestReg;
2582 }
Chad Rosierbbff4ee2012-06-01 21:12:31 +00002583 UpdateValueMap(&I, SrcReg);
Chad Rosierada759d2012-05-30 17:23:22 +00002584 return true;
2585 }
Chad Rosier11add262011-11-11 23:31:03 +00002586 case Intrinsic::memcpy:
2587 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002588 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2589 // Don't handle volatile.
2590 if (MTI.isVolatile())
2591 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002592
2593 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2594 // we would emit dead code because we don't currently handle memmoves.
2595 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2596 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002597 // Small memcpy's are common enough that we want to do them without a call
2598 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002599 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002600 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002601 Address Dest, Src;
2602 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2603 !ARMComputeAddress(MTI.getRawSource(), Src))
2604 return false;
Chad Rosierc9758b12012-12-06 01:34:31 +00002605 unsigned Alignment = MTI.getAlignment();
2606 if (ARMTryEmitSmallMemCpy(Dest, Src, Len, Alignment))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002607 return true;
2608 }
2609 }
Jush Luefc967e2012-06-14 06:08:19 +00002610
Chad Rosier11add262011-11-11 23:31:03 +00002611 if (!MTI.getLength()->getType()->isIntegerTy(32))
2612 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002613
Chad Rosier11add262011-11-11 23:31:03 +00002614 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2615 return false;
2616
2617 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2618 return SelectCall(&I, IntrMemName);
2619 }
2620 case Intrinsic::memset: {
2621 const MemSetInst &MSI = cast<MemSetInst>(I);
2622 // Don't handle volatile.
2623 if (MSI.isVolatile())
2624 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002625
Chad Rosier11add262011-11-11 23:31:03 +00002626 if (!MSI.getLength()->getType()->isIntegerTy(32))
2627 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002628
Chad Rosier11add262011-11-11 23:31:03 +00002629 if (MSI.getDestAddressSpace() > 255)
2630 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002631
Chad Rosier11add262011-11-11 23:31:03 +00002632 return SelectCall(&I, "memset");
2633 }
Chad Rosier226ddf52012-05-11 21:33:49 +00002634 case Intrinsic::trap: {
Eli Bendersky0f156af2013-01-30 16:30:19 +00002635 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(
2636 Subtarget->useNaClTrap() ? ARM::TRAPNaCl : ARM::TRAP));
Chad Rosier226ddf52012-05-11 21:33:49 +00002637 return true;
2638 }
Chad Rosier11add262011-11-11 23:31:03 +00002639 }
Chad Rosier11add262011-11-11 23:31:03 +00002640}
2641
Chad Rosier0d7b2312011-11-02 00:18:48 +00002642bool ARMFastISel::SelectTrunc(const Instruction *I) {
Jush Luefc967e2012-06-14 06:08:19 +00002643 // The high bits for a type smaller than the register size are assumed to be
Chad Rosier0d7b2312011-11-02 00:18:48 +00002644 // undefined.
2645 Value *Op = I->getOperand(0);
2646
2647 EVT SrcVT, DestVT;
2648 SrcVT = TLI.getValueType(Op->getType(), true);
2649 DestVT = TLI.getValueType(I->getType(), true);
2650
2651 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2652 return false;
2653 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2654 return false;
2655
2656 unsigned SrcReg = getRegForValue(Op);
2657 if (!SrcReg) return false;
2658
2659 // Because the high bits are undefined, a truncate doesn't generate
2660 // any code.
2661 UpdateValueMap(I, SrcReg);
2662 return true;
2663}
2664
Chad Rosier316a5aa2012-12-17 19:59:43 +00002665unsigned ARMFastISel::ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT,
Chad Rosier87633022011-11-02 17:20:24 +00002666 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002667 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002668 return 0;
JF Bastien8fc760c2013-06-07 20:10:37 +00002669 if (SrcVT != MVT::i16 && SrcVT != MVT::i8 && SrcVT != MVT::i1)
Chad Rosier87633022011-11-02 17:20:24 +00002670 return 0;
JF Bastien8fc760c2013-06-07 20:10:37 +00002671
2672 // Table of which combinations can be emitted as a single instruction,
2673 // and which will require two.
2674 static const uint8_t isSingleInstrTbl[3][2][2][2] = {
2675 // ARM Thumb
2676 // !hasV6Ops hasV6Ops !hasV6Ops hasV6Ops
2677 // ext: s z s z s z s z
2678 /* 1 */ { { { 0, 1 }, { 0, 1 } }, { { 0, 0 }, { 0, 1 } } },
2679 /* 8 */ { { { 0, 1 }, { 1, 1 } }, { { 0, 0 }, { 1, 1 } } },
2680 /* 16 */ { { { 0, 0 }, { 1, 1 } }, { { 0, 0 }, { 1, 1 } } }
2681 };
2682
2683 // Target registers for:
2684 // - For ARM can never be PC.
2685 // - For 16-bit Thumb are restricted to lower 8 registers.
2686 // - For 32-bit Thumb are restricted to non-SP and non-PC.
2687 static const TargetRegisterClass *RCTbl[2][2] = {
2688 // Instructions: Two Single
2689 /* ARM */ { &ARM::GPRnopcRegClass, &ARM::GPRnopcRegClass },
2690 /* Thumb */ { &ARM::tGPRRegClass, &ARM::rGPRRegClass }
2691 };
2692
2693 // Table governing the instruction(s) to be emitted.
JF Bastiend055c592013-07-17 05:46:46 +00002694 static const struct InstructionTable {
2695 uint32_t Opc : 16;
2696 uint32_t hasS : 1; // Some instructions have an S bit, always set it to 0.
2697 uint32_t Shift : 7; // For shift operand addressing mode, used by MOVsi.
2698 uint32_t Imm : 8; // All instructions have either a shift or a mask.
2699 } IT[2][2][3][2] = {
JF Bastien8fc760c2013-06-07 20:10:37 +00002700 { // Two instructions (first is left shift, second is in this table).
JF Bastiend055c592013-07-17 05:46:46 +00002701 { // ARM Opc S Shift Imm
2702 /* 1 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 31 },
2703 /* 1 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 31 } },
2704 /* 8 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 24 },
2705 /* 8 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 24 } },
2706 /* 16 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 16 },
2707 /* 16 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 16 } }
JF Bastien8fc760c2013-06-07 20:10:37 +00002708 },
JF Bastiend055c592013-07-17 05:46:46 +00002709 { // Thumb Opc S Shift Imm
2710 /* 1 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 31 },
2711 /* 1 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 31 } },
2712 /* 8 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 24 },
2713 /* 8 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 24 } },
2714 /* 16 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 16 },
2715 /* 16 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 16 } }
JF Bastien8fc760c2013-06-07 20:10:37 +00002716 }
2717 },
2718 { // Single instruction.
JF Bastiend055c592013-07-17 05:46:46 +00002719 { // ARM Opc S Shift Imm
2720 /* 1 bit sext */ { { ARM::KILL , 0, ARM_AM::no_shift, 0 },
2721 /* 1 bit zext */ { ARM::ANDri , 1, ARM_AM::no_shift, 1 } },
2722 /* 8 bit sext */ { { ARM::SXTB , 0, ARM_AM::no_shift, 0 },
2723 /* 8 bit zext */ { ARM::ANDri , 1, ARM_AM::no_shift, 255 } },
2724 /* 16 bit sext */ { { ARM::SXTH , 0, ARM_AM::no_shift, 0 },
2725 /* 16 bit zext */ { ARM::UXTH , 0, ARM_AM::no_shift, 0 } }
JF Bastien8fc760c2013-06-07 20:10:37 +00002726 },
JF Bastiend055c592013-07-17 05:46:46 +00002727 { // Thumb Opc S Shift Imm
2728 /* 1 bit sext */ { { ARM::KILL , 0, ARM_AM::no_shift, 0 },
2729 /* 1 bit zext */ { ARM::t2ANDri, 1, ARM_AM::no_shift, 1 } },
2730 /* 8 bit sext */ { { ARM::t2SXTB , 0, ARM_AM::no_shift, 0 },
2731 /* 8 bit zext */ { ARM::t2ANDri, 1, ARM_AM::no_shift, 255 } },
2732 /* 16 bit sext */ { { ARM::t2SXTH , 0, ARM_AM::no_shift, 0 },
2733 /* 16 bit zext */ { ARM::t2UXTH , 0, ARM_AM::no_shift, 0 } }
JF Bastien8fc760c2013-06-07 20:10:37 +00002734 }
2735 }
2736 };
2737
2738 unsigned SrcBits = SrcVT.getSizeInBits();
2739 unsigned DestBits = DestVT.getSizeInBits();
JF Bastien2c69e902013-06-08 00:51:51 +00002740 (void) DestBits;
JF Bastien8fc760c2013-06-07 20:10:37 +00002741 assert((SrcBits < DestBits) && "can only extend to larger types");
2742 assert((DestBits == 32 || DestBits == 16 || DestBits == 8) &&
2743 "other sizes unimplemented");
2744 assert((SrcBits == 16 || SrcBits == 8 || SrcBits == 1) &&
2745 "other sizes unimplemented");
2746
2747 bool hasV6Ops = Subtarget->hasV6Ops();
JF Bastiend055c592013-07-17 05:46:46 +00002748 unsigned Bitness = SrcBits / 8; // {1,8,16}=>{0,1,2}
JF Bastien8fc760c2013-06-07 20:10:37 +00002749 assert((Bitness < 3) && "sanity-check table bounds");
2750
2751 bool isSingleInstr = isSingleInstrTbl[Bitness][isThumb2][hasV6Ops][isZExt];
2752 const TargetRegisterClass *RC = RCTbl[isThumb2][isSingleInstr];
JF Bastiend055c592013-07-17 05:46:46 +00002753 const InstructionTable *ITP = &IT[isSingleInstr][isThumb2][Bitness][isZExt];
2754 unsigned Opc = ITP->Opc;
JF Bastien8fc760c2013-06-07 20:10:37 +00002755 assert(ARM::KILL != Opc && "Invalid table entry");
JF Bastiend055c592013-07-17 05:46:46 +00002756 unsigned hasS = ITP->hasS;
2757 ARM_AM::ShiftOpc Shift = (ARM_AM::ShiftOpc) ITP->Shift;
2758 assert(((Shift == ARM_AM::no_shift) == (Opc != ARM::MOVsi)) &&
2759 "only MOVsi has shift operand addressing mode");
2760 unsigned Imm = ITP->Imm;
JF Bastien8fc760c2013-06-07 20:10:37 +00002761
2762 // 16-bit Thumb instructions always set CPSR (unless they're in an IT block).
2763 bool setsCPSR = &ARM::tGPRRegClass == RC;
JF Bastiend055c592013-07-17 05:46:46 +00002764 unsigned LSLOpc = isThumb2 ? ARM::tLSLri : ARM::MOVsi;
JF Bastien8fc760c2013-06-07 20:10:37 +00002765 unsigned ResultReg;
JF Bastiend055c592013-07-17 05:46:46 +00002766 // MOVsi encodes shift and immediate in shift operand addressing mode.
2767 // The following condition has the same value when emitting two
2768 // instruction sequences: both are shifts.
2769 bool ImmIsSO = (Shift != ARM_AM::no_shift);
JF Bastien8fc760c2013-06-07 20:10:37 +00002770
2771 // Either one or two instructions are emitted.
2772 // They're always of the form:
2773 // dst = in OP imm
2774 // CPSR is set only by 16-bit Thumb instructions.
2775 // Predicate, if any, is AL.
2776 // S bit, if available, is always 0.
2777 // When two are emitted the first's result will feed as the second's input,
2778 // that value is then dead.
2779 unsigned NumInstrsEmitted = isSingleInstr ? 1 : 2;
2780 for (unsigned Instr = 0; Instr != NumInstrsEmitted; ++Instr) {
2781 ResultReg = createResultReg(RC);
JF Bastiend055c592013-07-17 05:46:46 +00002782 bool isLsl = (0 == Instr) && !isSingleInstr;
2783 unsigned Opcode = isLsl ? LSLOpc : Opc;
2784 ARM_AM::ShiftOpc ShiftAM = isLsl ? ARM_AM::lsl : Shift;
2785 unsigned ImmEnc = ImmIsSO ? ARM_AM::getSORegOpc(ShiftAM, Imm) : Imm;
JF Bastien8fc760c2013-06-07 20:10:37 +00002786 bool isKill = 1 == Instr;
2787 MachineInstrBuilder MIB = BuildMI(
2788 *FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opcode), ResultReg);
2789 if (setsCPSR)
2790 MIB.addReg(ARM::CPSR, RegState::Define);
Jim Grosbach785bd592013-08-16 23:37:36 +00002791 SrcReg = constrainOperandRegClass(TII.get(Opcode), SrcReg, 1 + setsCPSR);
JF Bastiend055c592013-07-17 05:46:46 +00002792 AddDefaultPred(MIB.addReg(SrcReg, isKill * RegState::Kill).addImm(ImmEnc));
JF Bastien8fc760c2013-06-07 20:10:37 +00002793 if (hasS)
2794 AddDefaultCC(MIB);
2795 // Second instruction consumes the first's result.
2796 SrcReg = ResultReg;
Eli Friedman76927d732011-05-25 23:49:02 +00002797 }
2798
Chad Rosier87633022011-11-02 17:20:24 +00002799 return ResultReg;
2800}
2801
2802bool ARMFastISel::SelectIntExt(const Instruction *I) {
2803 // On ARM, in general, integer casts don't involve legal types; this code
2804 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002805 Type *DestTy = I->getType();
2806 Value *Src = I->getOperand(0);
2807 Type *SrcTy = Src->getType();
2808
Chad Rosier87633022011-11-02 17:20:24 +00002809 bool isZExt = isa<ZExtInst>(I);
2810 unsigned SrcReg = getRegForValue(Src);
2811 if (!SrcReg) return false;
2812
Chad Rosier316a5aa2012-12-17 19:59:43 +00002813 EVT SrcEVT, DestEVT;
2814 SrcEVT = TLI.getValueType(SrcTy, true);
2815 DestEVT = TLI.getValueType(DestTy, true);
2816 if (!SrcEVT.isSimple()) return false;
2817 if (!DestEVT.isSimple()) return false;
Patrik Hagglund3d170e62012-12-17 14:30:06 +00002818
Chad Rosier316a5aa2012-12-17 19:59:43 +00002819 MVT SrcVT = SrcEVT.getSimpleVT();
2820 MVT DestVT = DestEVT.getSimpleVT();
Chad Rosier87633022011-11-02 17:20:24 +00002821 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2822 if (ResultReg == 0) return false;
2823 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002824 return true;
2825}
2826
Jush Lu29465492012-08-03 02:37:48 +00002827bool ARMFastISel::SelectShift(const Instruction *I,
2828 ARM_AM::ShiftOpc ShiftTy) {
2829 // We handle thumb2 mode by target independent selector
2830 // or SelectionDAG ISel.
2831 if (isThumb2)
2832 return false;
2833
2834 // Only handle i32 now.
2835 EVT DestVT = TLI.getValueType(I->getType(), true);
2836 if (DestVT != MVT::i32)
2837 return false;
2838
2839 unsigned Opc = ARM::MOVsr;
2840 unsigned ShiftImm;
2841 Value *Src2Value = I->getOperand(1);
2842 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Src2Value)) {
2843 ShiftImm = CI->getZExtValue();
2844
2845 // Fall back to selection DAG isel if the shift amount
2846 // is zero or greater than the width of the value type.
2847 if (ShiftImm == 0 || ShiftImm >=32)
2848 return false;
2849
2850 Opc = ARM::MOVsi;
2851 }
2852
2853 Value *Src1Value = I->getOperand(0);
2854 unsigned Reg1 = getRegForValue(Src1Value);
2855 if (Reg1 == 0) return false;
2856
Nadav Roteme7576402012-09-06 11:13:55 +00002857 unsigned Reg2 = 0;
Jush Lu29465492012-08-03 02:37:48 +00002858 if (Opc == ARM::MOVsr) {
2859 Reg2 = getRegForValue(Src2Value);
2860 if (Reg2 == 0) return false;
2861 }
2862
JF Bastiena9a8a122013-05-29 15:45:47 +00002863 unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
Jush Lu29465492012-08-03 02:37:48 +00002864 if(ResultReg == 0) return false;
2865
2866 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2867 TII.get(Opc), ResultReg)
2868 .addReg(Reg1);
2869
2870 if (Opc == ARM::MOVsi)
2871 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, ShiftImm));
2872 else if (Opc == ARM::MOVsr) {
2873 MIB.addReg(Reg2);
2874 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, 0));
2875 }
2876
2877 AddOptionalDefs(MIB);
2878 UpdateValueMap(I, ResultReg);
2879 return true;
2880}
2881
Eric Christopher56d2b722010-09-02 23:43:26 +00002882// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002883bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002884
Eric Christopherab695882010-07-21 22:26:11 +00002885 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002886 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002887 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002888 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002889 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002890 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002891 return SelectBranch(I);
Chad Rosier60c8fa62012-02-07 23:56:08 +00002892 case Instruction::IndirectBr:
2893 return SelectIndirectBr(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002894 case Instruction::ICmp:
2895 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002896 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002897 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002898 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002899 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002900 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002901 case Instruction::SIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002902 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosier36b7beb2012-02-03 19:42:52 +00002903 case Instruction::UIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002904 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher9a040492010-09-09 18:54:59 +00002905 case Instruction::FPToSI:
Chad Rosierae46a332012-02-03 21:14:11 +00002906 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosieree8901c2012-02-03 20:27:51 +00002907 case Instruction::FPToUI:
Chad Rosierae46a332012-02-03 21:14:11 +00002908 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier3901c3e2012-02-06 23:50:07 +00002909 case Instruction::Add:
2910 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosier6fde8752012-02-08 02:29:21 +00002911 case Instruction::Or:
2912 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier743e1992012-02-08 02:45:44 +00002913 case Instruction::Sub:
2914 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002915 case Instruction::FAdd:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002916 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002917 case Instruction::FSub:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002918 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002919 case Instruction::FMul:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002920 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002921 case Instruction::SDiv:
Chad Rosier7ccb30b2012-02-03 21:07:27 +00002922 return SelectDiv(I, /*isSigned*/ true);
2923 case Instruction::UDiv:
2924 return SelectDiv(I, /*isSigned*/ false);
Eric Christopher6a880d62010-10-11 08:37:26 +00002925 case Instruction::SRem:
Chad Rosier769422f2012-02-03 21:23:45 +00002926 return SelectRem(I, /*isSigned*/ true);
2927 case Instruction::URem:
2928 return SelectRem(I, /*isSigned*/ false);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002929 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002930 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2931 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002932 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002933 case Instruction::Select:
2934 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002935 case Instruction::Ret:
2936 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002937 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002938 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002939 case Instruction::ZExt:
2940 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002941 return SelectIntExt(I);
Jush Lu29465492012-08-03 02:37:48 +00002942 case Instruction::Shl:
2943 return SelectShift(I, ARM_AM::lsl);
2944 case Instruction::LShr:
2945 return SelectShift(I, ARM_AM::lsr);
2946 case Instruction::AShr:
2947 return SelectShift(I, ARM_AM::asr);
Eric Christopherab695882010-07-21 22:26:11 +00002948 default: break;
2949 }
2950 return false;
2951}
2952
JF Bastien5ab77042013-06-11 22:13:46 +00002953namespace {
2954// This table describes sign- and zero-extend instructions which can be
2955// folded into a preceding load. All of these extends have an immediate
2956// (sometimes a mask and sometimes a shift) that's applied after
2957// extension.
2958const struct FoldableLoadExtendsStruct {
2959 uint16_t Opc[2]; // ARM, Thumb.
2960 uint8_t ExpectedImm;
2961 uint8_t isZExt : 1;
2962 uint8_t ExpectedVT : 7;
2963} FoldableLoadExtends[] = {
2964 { { ARM::SXTH, ARM::t2SXTH }, 0, 0, MVT::i16 },
2965 { { ARM::UXTH, ARM::t2UXTH }, 0, 1, MVT::i16 },
2966 { { ARM::ANDri, ARM::t2ANDri }, 255, 1, MVT::i8 },
2967 { { ARM::SXTB, ARM::t2SXTB }, 0, 0, MVT::i8 },
2968 { { ARM::UXTB, ARM::t2UXTB }, 0, 1, MVT::i8 }
2969};
2970}
2971
Eli Bendersky75299e32013-04-19 22:29:18 +00002972/// \brief The specified machine instr operand is a vreg, and that
Chad Rosierb29b9502011-11-13 02:23:59 +00002973/// vreg is being provided by the specified load instruction. If possible,
2974/// try to fold the load as an operand to the instruction, returning true if
2975/// successful.
Eli Bendersky75299e32013-04-19 22:29:18 +00002976bool ARMFastISel::tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
2977 const LoadInst *LI) {
Chad Rosierb29b9502011-11-13 02:23:59 +00002978 // Verify we have a legal type before going any further.
2979 MVT VT;
2980 if (!isLoadTypeLegal(LI->getType(), VT))
2981 return false;
2982
2983 // Combine load followed by zero- or sign-extend.
2984 // ldrb r1, [r0] ldrb r1, [r0]
2985 // uxtb r2, r1 =>
2986 // mov r3, r2 mov r3, r1
JF Bastien5ab77042013-06-11 22:13:46 +00002987 if (MI->getNumOperands() < 3 || !MI->getOperand(2).isImm())
2988 return false;
2989 const uint64_t Imm = MI->getOperand(2).getImm();
2990
2991 bool Found = false;
2992 bool isZExt;
2993 for (unsigned i = 0, e = array_lengthof(FoldableLoadExtends);
2994 i != e; ++i) {
2995 if (FoldableLoadExtends[i].Opc[isThumb2] == MI->getOpcode() &&
2996 (uint64_t)FoldableLoadExtends[i].ExpectedImm == Imm &&
2997 MVT((MVT::SimpleValueType)FoldableLoadExtends[i].ExpectedVT) == VT) {
2998 Found = true;
2999 isZExt = FoldableLoadExtends[i].isZExt;
3000 }
Chad Rosierb29b9502011-11-13 02:23:59 +00003001 }
JF Bastien5ab77042013-06-11 22:13:46 +00003002 if (!Found) return false;
3003
Chad Rosierb29b9502011-11-13 02:23:59 +00003004 // See if we can handle this address.
3005 Address Addr;
3006 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
Jush Luefc967e2012-06-14 06:08:19 +00003007
Chad Rosierb29b9502011-11-13 02:23:59 +00003008 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00003009 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00003010 return false;
3011 MI->eraseFromParent();
3012 return true;
3013}
3014
Jush Lu8f506472012-09-27 05:21:41 +00003015unsigned ARMFastISel::ARMLowerPICELF(const GlobalValue *GV,
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003016 unsigned Align, MVT VT) {
Jush Lu8f506472012-09-27 05:21:41 +00003017 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
3018 ARMConstantPoolConstant *CPV =
3019 ARMConstantPoolConstant::Create(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
3020 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
3021
3022 unsigned Opc;
3023 unsigned DestReg1 = createResultReg(TLI.getRegClassFor(VT));
3024 // Load value.
3025 if (isThumb2) {
3026 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
3027 TII.get(ARM::t2LDRpci), DestReg1)
3028 .addConstantPoolIndex(Idx));
3029 Opc = UseGOTOFF ? ARM::t2ADDrr : ARM::t2LDRs;
3030 } else {
3031 // The extra immediate is for addrmode2.
3032 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
3033 DL, TII.get(ARM::LDRcp), DestReg1)
3034 .addConstantPoolIndex(Idx).addImm(0));
3035 Opc = UseGOTOFF ? ARM::ADDrr : ARM::LDRrs;
3036 }
3037
3038 unsigned GlobalBaseReg = AFI->getGlobalBaseReg();
3039 if (GlobalBaseReg == 0) {
3040 GlobalBaseReg = MRI.createVirtualRegister(TLI.getRegClassFor(VT));
3041 AFI->setGlobalBaseReg(GlobalBaseReg);
3042 }
3043
3044 unsigned DestReg2 = createResultReg(TLI.getRegClassFor(VT));
3045 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
3046 DL, TII.get(Opc), DestReg2)
3047 .addReg(DestReg1)
3048 .addReg(GlobalBaseReg);
3049 if (!UseGOTOFF)
3050 MIB.addImm(0);
3051 AddOptionalDefs(MIB);
3052
3053 return DestReg2;
3054}
3055
Evan Cheng092e5e72013-02-11 01:27:15 +00003056bool ARMFastISel::FastLowerArguments() {
3057 if (!FuncInfo.CanLowerReturn)
3058 return false;
3059
3060 const Function *F = FuncInfo.Fn;
3061 if (F->isVarArg())
3062 return false;
3063
3064 CallingConv::ID CC = F->getCallingConv();
3065 switch (CC) {
3066 default:
3067 return false;
3068 case CallingConv::Fast:
3069 case CallingConv::C:
3070 case CallingConv::ARM_AAPCS_VFP:
3071 case CallingConv::ARM_AAPCS:
3072 case CallingConv::ARM_APCS:
3073 break;
3074 }
3075
3076 // Only handle simple cases. i.e. Up to 4 i8/i16/i32 scalar arguments
3077 // which are passed in r0 - r3.
3078 unsigned Idx = 1;
3079 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
3080 I != E; ++I, ++Idx) {
3081 if (Idx > 4)
3082 return false;
3083
3084 if (F->getAttributes().hasAttribute(Idx, Attribute::InReg) ||
3085 F->getAttributes().hasAttribute(Idx, Attribute::StructRet) ||
3086 F->getAttributes().hasAttribute(Idx, Attribute::ByVal))
3087 return false;
3088
3089 Type *ArgTy = I->getType();
3090 if (ArgTy->isStructTy() || ArgTy->isArrayTy() || ArgTy->isVectorTy())
3091 return false;
3092
3093 EVT ArgVT = TLI.getValueType(ArgTy);
Chad Rosierfe88aa02013-02-26 01:05:31 +00003094 if (!ArgVT.isSimple()) return false;
Evan Cheng092e5e72013-02-11 01:27:15 +00003095 switch (ArgVT.getSimpleVT().SimpleTy) {
3096 case MVT::i8:
3097 case MVT::i16:
3098 case MVT::i32:
3099 break;
3100 default:
3101 return false;
3102 }
3103 }
3104
3105
3106 static const uint16_t GPRArgRegs[] = {
3107 ARM::R0, ARM::R1, ARM::R2, ARM::R3
3108 };
3109
Jim Grosbach06733792013-08-16 23:37:23 +00003110 const TargetRegisterClass *RC = &ARM::rGPRRegClass;
Evan Cheng092e5e72013-02-11 01:27:15 +00003111 Idx = 0;
3112 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
3113 I != E; ++I, ++Idx) {
Evan Cheng092e5e72013-02-11 01:27:15 +00003114 unsigned SrcReg = GPRArgRegs[Idx];
3115 unsigned DstReg = FuncInfo.MF->addLiveIn(SrcReg, RC);
3116 // FIXME: Unfortunately it's necessary to emit a copy from the livein copy.
3117 // Without this, EmitLiveInCopies may eliminate the livein if its only
3118 // use is a bitcast (which isn't turned into an instruction).
3119 unsigned ResultReg = createResultReg(RC);
3120 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
3121 ResultReg).addReg(DstReg, getKillRegState(true));
3122 UpdateValueMap(I, ResultReg);
3123 }
3124
3125 return true;
3126}
3127
Eric Christopherab695882010-07-21 22:26:11 +00003128namespace llvm {
Bob Wilsond49edb72012-08-03 04:06:28 +00003129 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo,
3130 const TargetLibraryInfo *libInfo) {
Eric Christopherfeadddd2010-10-11 20:05:22 +00003131 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00003132
Eric Christopherfeadddd2010-10-11 20:05:22 +00003133 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
JF Bastienfe532ad2013-06-14 02:49:43 +00003134 // Thumb2 support on iOS; ARM support on iOS, Linux and NaCl.
3135 bool UseFastISel = false;
3136 UseFastISel |= Subtarget->isTargetIOS() && !Subtarget->isThumb1Only();
3137 UseFastISel |= Subtarget->isTargetLinux() && !Subtarget->isThumb();
3138 UseFastISel |= Subtarget->isTargetNaCl() && !Subtarget->isThumb();
3139
3140 if (UseFastISel) {
3141 // iOS always has a FP for backtracking, force other targets
3142 // to keep their FP when doing FastISel. The emitted code is
3143 // currently superior, and in cases like test-suite's lencod
3144 // FastISel isn't quite correct when FP is eliminated.
3145 TM.Options.NoFramePointerElim = true;
Bob Wilsond49edb72012-08-03 04:06:28 +00003146 return new ARMFastISel(funcInfo, libInfo);
JF Bastienfe532ad2013-06-14 02:49:43 +00003147 }
Evan Cheng09447952010-07-26 18:32:55 +00003148 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00003149 }
3150}