blob: 51bc4f23cce72f0f46353089239f5e1f751cc367 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.cpp - PowerPC Instruction Information ----------------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the PowerPC implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCInstrInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000016#include "PPC.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "PPCHazardRecognizers.h"
Owen Andersonf6372aa2008-01-01 21:11:32 +000018#include "PPCInstrBuilder.h"
Bill Wendling7194aaf2008-03-03 22:19:16 +000019#include "PPCMachineFunctionInfo.h"
Chris Lattnerb1d26f62006-06-17 00:01:04 +000020#include "PPCTargetMachine.h"
Hal Finkel5ee67e82013-04-08 16:24:03 +000021#include "llvm/ADT/Statistic.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000022#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Hal Finkel5ee67e82013-04-08 16:24:03 +000024#include "llvm/CodeGen/MachineFunctionPass.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000026#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen24329662010-02-26 21:09:24 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Hal Finkel4d989ac2012-04-01 19:22:40 +000028#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000029#include "llvm/MC/MCAsmInfo.h"
Bill Wendling880d0f62008-03-04 23:13:51 +000030#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000031#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000032#include "llvm/Support/TargetRegistry.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/raw_ostream.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000034
Evan Cheng4db3cff2011-07-01 17:57:27 +000035#define GET_INSTRINFO_CTOR
Evan Cheng22fee2d2011-06-28 20:07:07 +000036#include "PPCGenInstrInfo.inc"
37
Dan Gohman82bcd232010-04-15 17:20:57 +000038using namespace llvm;
Bill Wendling880d0f62008-03-04 23:13:51 +000039
Hal Finkel09fdc7b2012-06-08 15:38:25 +000040static cl::
Hal Finkel7255d2a2012-06-08 19:19:53 +000041opt<bool> DisableCTRLoopAnal("disable-ppc-ctrloop-analysis", cl::Hidden,
42 cl::desc("Disable analysis for CTR loops"));
Hal Finkel09fdc7b2012-06-08 15:38:25 +000043
Chris Lattnerb1d26f62006-06-17 00:01:04 +000044PPCInstrInfo::PPCInstrInfo(PPCTargetMachine &tm)
Evan Cheng4db3cff2011-07-01 17:57:27 +000045 : PPCGenInstrInfo(PPC::ADJCALLSTACKDOWN, PPC::ADJCALLSTACKUP),
Evan Chengd5b03f22011-06-28 21:14:33 +000046 TM(tm), RI(*TM.getSubtargetImpl(), *this) {}
Chris Lattnerb1d26f62006-06-17 00:01:04 +000047
Andrew Trick2da8bc82010-12-24 05:03:26 +000048/// CreateTargetHazardRecognizer - Return the hazard recognizer to use for
49/// this target when scheduling the DAG.
50ScheduleHazardRecognizer *PPCInstrInfo::CreateTargetHazardRecognizer(
51 const TargetMachine *TM,
52 const ScheduleDAG *DAG) const {
Hal Finkelc6d08f12011-10-17 04:03:49 +000053 unsigned Directive = TM->getSubtarget<PPCSubtarget>().getDarwinDirective();
Hal Finkel621b77a2012-08-28 16:12:39 +000054 if (Directive == PPC::DIR_440 || Directive == PPC::DIR_A2 ||
55 Directive == PPC::DIR_E500mc || Directive == PPC::DIR_E5500) {
Hal Finkel768c65f2011-11-22 16:21:04 +000056 const InstrItineraryData *II = TM->getInstrItineraryData();
Hal Finkel5b00cea2012-03-31 14:45:15 +000057 return new PPCScoreboardHazardRecognizer(II, DAG);
Hal Finkelc6d08f12011-10-17 04:03:49 +000058 }
Hal Finkel64c34e22011-12-02 04:58:02 +000059
Jakob Stoklund Olesena9fa4fd2012-11-28 02:35:17 +000060 return TargetInstrInfo::CreateTargetHazardRecognizer(TM, DAG);
Andrew Trick2da8bc82010-12-24 05:03:26 +000061}
62
Hal Finkel64c34e22011-12-02 04:58:02 +000063/// CreateTargetPostRAHazardRecognizer - Return the postRA hazard recognizer
64/// to use for this target when scheduling the DAG.
65ScheduleHazardRecognizer *PPCInstrInfo::CreateTargetPostRAHazardRecognizer(
66 const InstrItineraryData *II,
67 const ScheduleDAG *DAG) const {
68 unsigned Directive = TM.getSubtarget<PPCSubtarget>().getDarwinDirective();
69
70 // Most subtargets use a PPC970 recognizer.
Hal Finkel621b77a2012-08-28 16:12:39 +000071 if (Directive != PPC::DIR_440 && Directive != PPC::DIR_A2 &&
72 Directive != PPC::DIR_E500mc && Directive != PPC::DIR_E5500) {
Hal Finkel64c34e22011-12-02 04:58:02 +000073 const TargetInstrInfo *TII = TM.getInstrInfo();
74 assert(TII && "No InstrInfo?");
75
76 return new PPCHazardRecognizer970(*TII);
77 }
78
Hal Finkel4d989ac2012-04-01 19:22:40 +000079 return new PPCScoreboardHazardRecognizer(II, DAG);
Hal Finkel64c34e22011-12-02 04:58:02 +000080}
Jakob Stoklund Olesen71642882012-06-19 21:14:34 +000081
82// Detect 32 -> 64-bit extensions where we may reuse the low sub-register.
83bool PPCInstrInfo::isCoalescableExtInstr(const MachineInstr &MI,
84 unsigned &SrcReg, unsigned &DstReg,
85 unsigned &SubIdx) const {
86 switch (MI.getOpcode()) {
87 default: return false;
88 case PPC::EXTSW:
89 case PPC::EXTSW_32_64:
90 SrcReg = MI.getOperand(1).getReg();
91 DstReg = MI.getOperand(0).getReg();
92 SubIdx = PPC::sub_32;
93 return true;
94 }
95}
96
Andrew Trick6e8f4c42010-12-24 04:28:06 +000097unsigned PPCInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Chris Lattner9c09c9e2006-03-16 22:24:02 +000098 int &FrameIndex) const {
Hal Finkelf25f93b2013-03-27 21:21:15 +000099 // Note: This list must be kept consistent with LoadRegFromStackSlot.
Chris Lattner40839602006-02-02 20:12:32 +0000100 switch (MI->getOpcode()) {
101 default: break;
102 case PPC::LD:
103 case PPC::LWZ:
104 case PPC::LFS:
105 case PPC::LFD:
Hal Finkelf25f93b2013-03-27 21:21:15 +0000106 case PPC::RESTORE_CR:
107 case PPC::LVX:
108 case PPC::RESTORE_VRSAVE:
109 // Check for the operands added by addFrameReference (the immediate is the
110 // offset which defaults to 0).
Dan Gohmand735b802008-10-03 15:45:36 +0000111 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
112 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000113 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +0000114 return MI->getOperand(0).getReg();
115 }
116 break;
117 }
118 return 0;
Chris Lattner65242872006-02-02 20:16:12 +0000119}
Chris Lattner40839602006-02-02 20:12:32 +0000120
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000121unsigned PPCInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner65242872006-02-02 20:16:12 +0000122 int &FrameIndex) const {
Hal Finkelf25f93b2013-03-27 21:21:15 +0000123 // Note: This list must be kept consistent with StoreRegToStackSlot.
Chris Lattner65242872006-02-02 20:16:12 +0000124 switch (MI->getOpcode()) {
125 default: break;
Nate Begeman3b478b32006-02-02 21:07:50 +0000126 case PPC::STD:
Chris Lattner65242872006-02-02 20:16:12 +0000127 case PPC::STW:
128 case PPC::STFS:
129 case PPC::STFD:
Hal Finkelf25f93b2013-03-27 21:21:15 +0000130 case PPC::SPILL_CR:
131 case PPC::STVX:
132 case PPC::SPILL_VRSAVE:
133 // Check for the operands added by addFrameReference (the immediate is the
134 // offset which defaults to 0).
Dan Gohmand735b802008-10-03 15:45:36 +0000135 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
136 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000137 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner65242872006-02-02 20:16:12 +0000138 return MI->getOperand(0).getReg();
139 }
140 break;
141 }
142 return 0;
143}
Chris Lattner40839602006-02-02 20:12:32 +0000144
Chris Lattner043870d2005-09-09 18:17:41 +0000145// commuteInstruction - We can commute rlwimi instructions, but only if the
146// rotate amt is zero. We also have to munge the immediates a bit.
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000147MachineInstr *
148PPCInstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000149 MachineFunction &MF = *MI->getParent()->getParent();
150
Chris Lattner043870d2005-09-09 18:17:41 +0000151 // Normal instructions can be commuted the obvious way.
152 if (MI->getOpcode() != PPC::RLWIMI)
Jakob Stoklund Olesena9fa4fd2012-11-28 02:35:17 +0000153 return TargetInstrInfo::commuteInstruction(MI, NewMI);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000154
Chris Lattner043870d2005-09-09 18:17:41 +0000155 // Cannot commute if it has a non-zero rotate count.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000156 if (MI->getOperand(3).getImm() != 0)
Chris Lattner043870d2005-09-09 18:17:41 +0000157 return 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000158
Chris Lattner043870d2005-09-09 18:17:41 +0000159 // If we have a zero rotate count, we have:
160 // M = mask(MB,ME)
161 // Op0 = (Op1 & ~M) | (Op2 & M)
162 // Change this to:
163 // M = mask((ME+1)&31, (MB-1)&31)
164 // Op0 = (Op2 & ~M) | (Op1 & M)
165
166 // Swap op1/op2
Evan Chenga4d16a12008-02-13 02:46:49 +0000167 unsigned Reg0 = MI->getOperand(0).getReg();
Chris Lattner043870d2005-09-09 18:17:41 +0000168 unsigned Reg1 = MI->getOperand(1).getReg();
169 unsigned Reg2 = MI->getOperand(2).getReg();
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000170 bool Reg1IsKill = MI->getOperand(1).isKill();
171 bool Reg2IsKill = MI->getOperand(2).isKill();
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000172 bool ChangeReg0 = false;
Evan Chenga4d16a12008-02-13 02:46:49 +0000173 // If machine instrs are no longer in two-address forms, update
174 // destination register as well.
175 if (Reg0 == Reg1) {
176 // Must be two address instruction!
Evan Chenge837dea2011-06-28 19:10:37 +0000177 assert(MI->getDesc().getOperandConstraint(0, MCOI::TIED_TO) &&
Evan Chenga4d16a12008-02-13 02:46:49 +0000178 "Expecting a two-address instruction!");
Evan Chenga4d16a12008-02-13 02:46:49 +0000179 Reg2IsKill = false;
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000180 ChangeReg0 = true;
Evan Chenga4d16a12008-02-13 02:46:49 +0000181 }
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000182
183 // Masks.
184 unsigned MB = MI->getOperand(4).getImm();
185 unsigned ME = MI->getOperand(5).getImm();
186
187 if (NewMI) {
188 // Create a new instruction.
189 unsigned Reg0 = ChangeReg0 ? Reg2 : MI->getOperand(0).getReg();
190 bool Reg0IsDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000191 return BuildMI(MF, MI->getDebugLoc(), MI->getDesc())
Bill Wendling587daed2009-05-13 21:33:08 +0000192 .addReg(Reg0, RegState::Define | getDeadRegState(Reg0IsDead))
193 .addReg(Reg2, getKillRegState(Reg2IsKill))
194 .addReg(Reg1, getKillRegState(Reg1IsKill))
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000195 .addImm((ME+1) & 31)
196 .addImm((MB-1) & 31);
197 }
198
199 if (ChangeReg0)
200 MI->getOperand(0).setReg(Reg2);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000201 MI->getOperand(2).setReg(Reg1);
202 MI->getOperand(1).setReg(Reg2);
Chris Lattnerf7382302007-12-30 21:56:09 +0000203 MI->getOperand(2).setIsKill(Reg1IsKill);
204 MI->getOperand(1).setIsKill(Reg2IsKill);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000205
Chris Lattner043870d2005-09-09 18:17:41 +0000206 // Swap the mask around.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000207 MI->getOperand(4).setImm((ME+1) & 31);
208 MI->getOperand(5).setImm((MB-1) & 31);
Chris Lattner043870d2005-09-09 18:17:41 +0000209 return MI;
210}
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000211
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000212void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB,
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000213 MachineBasicBlock::iterator MI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000214 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000215 BuildMI(MBB, MI, DL, get(PPC::NOP));
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000216}
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000217
218
219// Branch analysis.
Hal Finkel99f823f2012-06-08 15:38:21 +0000220// Note: If the condition register is set to CTR or CTR8 then this is a
221// BDNZ (imm == 1) or BDZ (imm == 0) branch.
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000222bool PPCInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
223 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000224 SmallVectorImpl<MachineOperand> &Cond,
225 bool AllowModify) const {
Hal Finkel99f823f2012-06-08 15:38:21 +0000226 bool isPPC64 = TM.getSubtargetImpl()->isPPC64();
227
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000228 // If the block has no terminators, it just falls into the block after it.
229 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000230 if (I == MBB.begin())
231 return false;
232 --I;
233 while (I->isDebugValue()) {
234 if (I == MBB.begin())
235 return false;
236 --I;
237 }
238 if (!isUnpredicatedTerminator(I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000239 return false;
240
241 // Get the last instruction in the block.
242 MachineInstr *LastInst = I;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000243
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000244 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000245 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000246 if (LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000247 if (!LastInst->getOperand(0).isMBB())
248 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000249 TBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000250 return false;
Chris Lattner289c2d52006-11-17 22:14:47 +0000251 } else if (LastInst->getOpcode() == PPC::BCC) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000252 if (!LastInst->getOperand(2).isMBB())
253 return true;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000254 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000255 TBB = LastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000256 Cond.push_back(LastInst->getOperand(0));
257 Cond.push_back(LastInst->getOperand(1));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000258 return false;
Hal Finkel99f823f2012-06-08 15:38:21 +0000259 } else if (LastInst->getOpcode() == PPC::BDNZ8 ||
260 LastInst->getOpcode() == PPC::BDNZ) {
261 if (!LastInst->getOperand(0).isMBB())
262 return true;
Hal Finkel7255d2a2012-06-08 19:19:53 +0000263 if (DisableCTRLoopAnal)
Hal Finkel09fdc7b2012-06-08 15:38:25 +0000264 return true;
Hal Finkel99f823f2012-06-08 15:38:21 +0000265 TBB = LastInst->getOperand(0).getMBB();
266 Cond.push_back(MachineOperand::CreateImm(1));
267 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
268 true));
269 return false;
270 } else if (LastInst->getOpcode() == PPC::BDZ8 ||
271 LastInst->getOpcode() == PPC::BDZ) {
272 if (!LastInst->getOperand(0).isMBB())
273 return true;
Hal Finkel7255d2a2012-06-08 19:19:53 +0000274 if (DisableCTRLoopAnal)
Hal Finkel09fdc7b2012-06-08 15:38:25 +0000275 return true;
Hal Finkel99f823f2012-06-08 15:38:21 +0000276 TBB = LastInst->getOperand(0).getMBB();
277 Cond.push_back(MachineOperand::CreateImm(0));
278 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
279 true));
280 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000281 }
Hal Finkel99f823f2012-06-08 15:38:21 +0000282
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000283 // Otherwise, don't know what this is.
284 return true;
285 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000286
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000287 // Get the instruction before it if it's a terminator.
288 MachineInstr *SecondLastInst = I;
289
290 // If there are three terminators, we don't know what sort of block this is.
291 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000292 isUnpredicatedTerminator(--I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000293 return true;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000294
Chris Lattner289c2d52006-11-17 22:14:47 +0000295 // If the block ends with PPC::B and PPC:BCC, handle it.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000296 if (SecondLastInst->getOpcode() == PPC::BCC &&
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000297 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000298 if (!SecondLastInst->getOperand(2).isMBB() ||
299 !LastInst->getOperand(0).isMBB())
300 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000301 TBB = SecondLastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000302 Cond.push_back(SecondLastInst->getOperand(0));
303 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000304 FBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000305 return false;
Hal Finkel99f823f2012-06-08 15:38:21 +0000306 } else if ((SecondLastInst->getOpcode() == PPC::BDNZ8 ||
307 SecondLastInst->getOpcode() == PPC::BDNZ) &&
308 LastInst->getOpcode() == PPC::B) {
309 if (!SecondLastInst->getOperand(0).isMBB() ||
310 !LastInst->getOperand(0).isMBB())
311 return true;
Hal Finkel7255d2a2012-06-08 19:19:53 +0000312 if (DisableCTRLoopAnal)
Hal Finkel09fdc7b2012-06-08 15:38:25 +0000313 return true;
Hal Finkel99f823f2012-06-08 15:38:21 +0000314 TBB = SecondLastInst->getOperand(0).getMBB();
315 Cond.push_back(MachineOperand::CreateImm(1));
316 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
317 true));
318 FBB = LastInst->getOperand(0).getMBB();
319 return false;
320 } else if ((SecondLastInst->getOpcode() == PPC::BDZ8 ||
321 SecondLastInst->getOpcode() == PPC::BDZ) &&
322 LastInst->getOpcode() == PPC::B) {
323 if (!SecondLastInst->getOperand(0).isMBB() ||
324 !LastInst->getOperand(0).isMBB())
325 return true;
Hal Finkel7255d2a2012-06-08 19:19:53 +0000326 if (DisableCTRLoopAnal)
Hal Finkel09fdc7b2012-06-08 15:38:25 +0000327 return true;
Hal Finkel99f823f2012-06-08 15:38:21 +0000328 TBB = SecondLastInst->getOperand(0).getMBB();
329 Cond.push_back(MachineOperand::CreateImm(0));
330 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
331 true));
332 FBB = LastInst->getOperand(0).getMBB();
333 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000334 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000335
Dale Johannesen13e8b512007-06-13 17:59:52 +0000336 // If the block ends with two PPC:Bs, handle it. The second one is not
337 // executed, so remove it.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000338 if (SecondLastInst->getOpcode() == PPC::B &&
Dale Johannesen13e8b512007-06-13 17:59:52 +0000339 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000340 if (!SecondLastInst->getOperand(0).isMBB())
341 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000342 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000343 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000344 if (AllowModify)
345 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000346 return false;
347 }
348
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000349 // Otherwise, can't handle this.
350 return true;
351}
352
Evan Chengb5cdaa22007-05-18 00:05:48 +0000353unsigned PPCInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000354 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000355 if (I == MBB.begin()) return 0;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000356 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000357 while (I->isDebugValue()) {
358 if (I == MBB.begin())
359 return 0;
360 --I;
361 }
Hal Finkel99f823f2012-06-08 15:38:21 +0000362 if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC &&
363 I->getOpcode() != PPC::BDNZ8 && I->getOpcode() != PPC::BDNZ &&
364 I->getOpcode() != PPC::BDZ8 && I->getOpcode() != PPC::BDZ)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000365 return 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000366
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000367 // Remove the branch.
368 I->eraseFromParent();
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000369
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000370 I = MBB.end();
371
Evan Chengb5cdaa22007-05-18 00:05:48 +0000372 if (I == MBB.begin()) return 1;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000373 --I;
Hal Finkel99f823f2012-06-08 15:38:21 +0000374 if (I->getOpcode() != PPC::BCC &&
375 I->getOpcode() != PPC::BDNZ8 && I->getOpcode() != PPC::BDNZ &&
376 I->getOpcode() != PPC::BDZ8 && I->getOpcode() != PPC::BDZ)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000377 return 1;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000378
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000379 // Remove the branch.
380 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000381 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000382}
383
Evan Chengb5cdaa22007-05-18 00:05:48 +0000384unsigned
385PPCInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
386 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000387 const SmallVectorImpl<MachineOperand> &Cond,
388 DebugLoc DL) const {
Chris Lattner2dc77232006-10-17 18:06:55 +0000389 // Shouldn't be a fall through.
390 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000391 assert((Cond.size() == 2 || Cond.size() == 0) &&
Chris Lattner54108062006-10-21 05:36:13 +0000392 "PPC branch conditions have two components!");
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000393
Hal Finkel99f823f2012-06-08 15:38:21 +0000394 bool isPPC64 = TM.getSubtargetImpl()->isPPC64();
395
Chris Lattner54108062006-10-21 05:36:13 +0000396 // One-way branch.
Chris Lattner2dc77232006-10-17 18:06:55 +0000397 if (FBB == 0) {
Chris Lattner54108062006-10-21 05:36:13 +0000398 if (Cond.empty()) // Unconditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +0000399 BuildMI(&MBB, DL, get(PPC::B)).addMBB(TBB);
Hal Finkel99f823f2012-06-08 15:38:21 +0000400 else if (Cond[1].getReg() == PPC::CTR || Cond[1].getReg() == PPC::CTR8)
401 BuildMI(&MBB, DL, get(Cond[0].getImm() ?
402 (isPPC64 ? PPC::BDNZ8 : PPC::BDNZ) :
403 (isPPC64 ? PPC::BDZ8 : PPC::BDZ))).addMBB(TBB);
Chris Lattner54108062006-10-21 05:36:13 +0000404 else // Conditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +0000405 BuildMI(&MBB, DL, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000406 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000407 return 1;
Chris Lattner2dc77232006-10-17 18:06:55 +0000408 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000409
Chris Lattner879d09c2006-10-21 05:42:09 +0000410 // Two-way Conditional Branch.
Hal Finkel99f823f2012-06-08 15:38:21 +0000411 if (Cond[1].getReg() == PPC::CTR || Cond[1].getReg() == PPC::CTR8)
412 BuildMI(&MBB, DL, get(Cond[0].getImm() ?
413 (isPPC64 ? PPC::BDNZ8 : PPC::BDNZ) :
414 (isPPC64 ? PPC::BDZ8 : PPC::BDZ))).addMBB(TBB);
415 else
416 BuildMI(&MBB, DL, get(PPC::BCC))
417 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Stuart Hastings3bf91252010-06-17 22:43:56 +0000418 BuildMI(&MBB, DL, get(PPC::B)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000419 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000420}
421
Hal Finkelff56d1a2013-04-05 23:29:01 +0000422// Select analysis.
423bool PPCInstrInfo::canInsertSelect(const MachineBasicBlock &MBB,
424 const SmallVectorImpl<MachineOperand> &Cond,
425 unsigned TrueReg, unsigned FalseReg,
426 int &CondCycles, int &TrueCycles, int &FalseCycles) const {
427 if (!TM.getSubtargetImpl()->hasISEL())
428 return false;
429
430 if (Cond.size() != 2)
431 return false;
432
433 // If this is really a bdnz-like condition, then it cannot be turned into a
434 // select.
435 if (Cond[1].getReg() == PPC::CTR || Cond[1].getReg() == PPC::CTR8)
436 return false;
437
438 // Check register classes.
439 const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
440 const TargetRegisterClass *RC =
441 RI.getCommonSubClass(MRI.getRegClass(TrueReg), MRI.getRegClass(FalseReg));
442 if (!RC)
443 return false;
444
445 // isel is for regular integer GPRs only.
446 if (!PPC::GPRCRegClass.hasSubClassEq(RC) &&
447 !PPC::G8RCRegClass.hasSubClassEq(RC))
448 return false;
449
450 // FIXME: These numbers are for the A2, how well they work for other cores is
451 // an open question. On the A2, the isel instruction has a 2-cycle latency
452 // but single-cycle throughput. These numbers are used in combination with
453 // the MispredictPenalty setting from the active SchedMachineModel.
454 CondCycles = 1;
455 TrueCycles = 1;
456 FalseCycles = 1;
457
458 return true;
459}
460
461void PPCInstrInfo::insertSelect(MachineBasicBlock &MBB,
462 MachineBasicBlock::iterator MI, DebugLoc dl,
463 unsigned DestReg,
464 const SmallVectorImpl<MachineOperand> &Cond,
465 unsigned TrueReg, unsigned FalseReg) const {
466 assert(Cond.size() == 2 &&
467 "PPC branch conditions have two components!");
468
469 assert(TM.getSubtargetImpl()->hasISEL() &&
470 "Cannot insert select on target without ISEL support");
471
472 // Get the register classes.
473 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
474 const TargetRegisterClass *RC =
475 RI.getCommonSubClass(MRI.getRegClass(TrueReg), MRI.getRegClass(FalseReg));
476 assert(RC && "TrueReg and FalseReg must have overlapping register classes");
477 assert((PPC::GPRCRegClass.hasSubClassEq(RC) ||
478 PPC::G8RCRegClass.hasSubClassEq(RC)) &&
479 "isel is for regular integer GPRs only");
480
481 unsigned OpCode =
482 PPC::GPRCRegClass.hasSubClassEq(RC) ? PPC::ISEL : PPC::ISEL8;
483 unsigned SelectPred = Cond[0].getImm();
484
485 unsigned SubIdx;
486 bool SwapOps;
487 switch (SelectPred) {
488 default: llvm_unreachable("invalid predicate for isel");
489 case PPC::PRED_EQ: SubIdx = PPC::sub_eq; SwapOps = false; break;
490 case PPC::PRED_NE: SubIdx = PPC::sub_eq; SwapOps = true; break;
491 case PPC::PRED_LT: SubIdx = PPC::sub_lt; SwapOps = false; break;
492 case PPC::PRED_GE: SubIdx = PPC::sub_lt; SwapOps = true; break;
493 case PPC::PRED_GT: SubIdx = PPC::sub_gt; SwapOps = false; break;
494 case PPC::PRED_LE: SubIdx = PPC::sub_gt; SwapOps = true; break;
495 case PPC::PRED_UN: SubIdx = PPC::sub_un; SwapOps = false; break;
496 case PPC::PRED_NU: SubIdx = PPC::sub_un; SwapOps = true; break;
497 }
498
499 unsigned FirstReg = SwapOps ? FalseReg : TrueReg,
500 SecondReg = SwapOps ? TrueReg : FalseReg;
501
502 // The first input register of isel cannot be r0. If it is a member
503 // of a register class that can be r0, then copy it first (the
504 // register allocator should eliminate the copy).
505 if (MRI.getRegClass(FirstReg)->contains(PPC::R0) ||
506 MRI.getRegClass(FirstReg)->contains(PPC::X0)) {
507 const TargetRegisterClass *FirstRC =
508 MRI.getRegClass(FirstReg)->contains(PPC::X0) ?
509 &PPC::G8RC_NOX0RegClass : &PPC::GPRC_NOR0RegClass;
510 unsigned OldFirstReg = FirstReg;
511 FirstReg = MRI.createVirtualRegister(FirstRC);
512 BuildMI(MBB, MI, dl, get(TargetOpcode::COPY), FirstReg)
513 .addReg(OldFirstReg);
514 }
515
516 BuildMI(MBB, MI, dl, get(OpCode), DestReg)
517 .addReg(FirstReg).addReg(SecondReg)
518 .addReg(Cond[1].getReg(), 0, SubIdx);
519}
520
Jakob Stoklund Olesen27689b02010-07-11 07:31:00 +0000521void PPCInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
522 MachineBasicBlock::iterator I, DebugLoc DL,
523 unsigned DestReg, unsigned SrcReg,
524 bool KillSrc) const {
525 unsigned Opc;
526 if (PPC::GPRCRegClass.contains(DestReg, SrcReg))
527 Opc = PPC::OR;
528 else if (PPC::G8RCRegClass.contains(DestReg, SrcReg))
529 Opc = PPC::OR8;
530 else if (PPC::F4RCRegClass.contains(DestReg, SrcReg))
531 Opc = PPC::FMR;
532 else if (PPC::CRRCRegClass.contains(DestReg, SrcReg))
533 Opc = PPC::MCRF;
534 else if (PPC::VRRCRegClass.contains(DestReg, SrcReg))
535 Opc = PPC::VOR;
536 else if (PPC::CRBITRCRegClass.contains(DestReg, SrcReg))
537 Opc = PPC::CROR;
538 else
539 llvm_unreachable("Impossible reg-to-reg copy");
Owen Andersond10fd972007-12-31 06:32:00 +0000540
Evan Chenge837dea2011-06-28 19:10:37 +0000541 const MCInstrDesc &MCID = get(Opc);
542 if (MCID.getNumOperands() == 3)
543 BuildMI(MBB, I, DL, MCID, DestReg)
Jakob Stoklund Olesen27689b02010-07-11 07:31:00 +0000544 .addReg(SrcReg).addReg(SrcReg, getKillRegState(KillSrc));
545 else
Evan Chenge837dea2011-06-28 19:10:37 +0000546 BuildMI(MBB, I, DL, MCID, DestReg).addReg(SrcReg, getKillRegState(KillSrc));
Owen Andersond10fd972007-12-31 06:32:00 +0000547}
548
Hal Finkel3fd00182011-12-05 17:55:17 +0000549// This function returns true if a CR spill is necessary and false otherwise.
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000550bool
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000551PPCInstrInfo::StoreRegToStackSlot(MachineFunction &MF,
552 unsigned SrcReg, bool isKill,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000553 int FrameIdx,
554 const TargetRegisterClass *RC,
Hal Finkel32497292013-03-17 04:43:44 +0000555 SmallVectorImpl<MachineInstr*> &NewMIs,
Hal Finkel3f2c0472013-03-23 22:06:03 +0000556 bool &NonRI, bool &SpillsVRS) const{
Hal Finkelf25f93b2013-03-27 21:21:15 +0000557 // Note: If additional store instructions are added here,
558 // update isStoreToStackSlot.
559
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000560 DebugLoc DL;
Craig Topperc9099502012-04-20 06:31:50 +0000561 if (PPC::GPRCRegClass.hasSubClassEq(RC)) {
Hal Finkel7257fda2013-03-23 17:14:27 +0000562 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
563 .addReg(SrcReg,
564 getKillRegState(isKill)),
565 FrameIdx));
Craig Topperc9099502012-04-20 06:31:50 +0000566 } else if (PPC::G8RCRegClass.hasSubClassEq(RC)) {
Hal Finkel7257fda2013-03-23 17:14:27 +0000567 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
568 .addReg(SrcReg,
569 getKillRegState(isKill)),
570 FrameIdx));
Craig Topperc9099502012-04-20 06:31:50 +0000571 } else if (PPC::F8RCRegClass.hasSubClassEq(RC)) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000572 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFD))
Bill Wendling587daed2009-05-13 21:33:08 +0000573 .addReg(SrcReg,
574 getKillRegState(isKill)),
575 FrameIdx));
Craig Topperc9099502012-04-20 06:31:50 +0000576 } else if (PPC::F4RCRegClass.hasSubClassEq(RC)) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000577 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFS))
Bill Wendling587daed2009-05-13 21:33:08 +0000578 .addReg(SrcReg,
579 getKillRegState(isKill)),
580 FrameIdx));
Craig Topperc9099502012-04-20 06:31:50 +0000581 } else if (PPC::CRRCRegClass.hasSubClassEq(RC)) {
Hal Finkel7285e8d2013-03-12 14:12:16 +0000582 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::SPILL_CR))
583 .addReg(SrcReg,
584 getKillRegState(isKill)),
585 FrameIdx));
586 return true;
Craig Topperc9099502012-04-20 06:31:50 +0000587 } else if (PPC::CRBITRCRegClass.hasSubClassEq(RC)) {
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000588 // FIXME: We use CRi here because there is no mtcrf on a bit. Since the
589 // backend currently only uses CR1EQ as an individual bit, this should
590 // not cause any bug. If we need other uses of CR bits, the following
591 // code may be invalid.
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000592 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000593 if (SrcReg == PPC::CR0LT || SrcReg == PPC::CR0GT ||
594 SrcReg == PPC::CR0EQ || SrcReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000595 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000596 else if (SrcReg == PPC::CR1LT || SrcReg == PPC::CR1GT ||
597 SrcReg == PPC::CR1EQ || SrcReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000598 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000599 else if (SrcReg == PPC::CR2LT || SrcReg == PPC::CR2GT ||
600 SrcReg == PPC::CR2EQ || SrcReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000601 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000602 else if (SrcReg == PPC::CR3LT || SrcReg == PPC::CR3GT ||
603 SrcReg == PPC::CR3EQ || SrcReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000604 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000605 else if (SrcReg == PPC::CR4LT || SrcReg == PPC::CR4GT ||
606 SrcReg == PPC::CR4EQ || SrcReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000607 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000608 else if (SrcReg == PPC::CR5LT || SrcReg == PPC::CR5GT ||
609 SrcReg == PPC::CR5EQ || SrcReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000610 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000611 else if (SrcReg == PPC::CR6LT || SrcReg == PPC::CR6GT ||
612 SrcReg == PPC::CR6EQ || SrcReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000613 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000614 else if (SrcReg == PPC::CR7LT || SrcReg == PPC::CR7GT ||
615 SrcReg == PPC::CR7EQ || SrcReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000616 Reg = PPC::CR7;
617
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000618 return StoreRegToStackSlot(MF, Reg, isKill, FrameIdx,
Hal Finkel3f2c0472013-03-23 22:06:03 +0000619 &PPC::CRRCRegClass, NewMIs, NonRI, SpillsVRS);
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000620
Craig Topperc9099502012-04-20 06:31:50 +0000621 } else if (PPC::VRRCRegClass.hasSubClassEq(RC)) {
Hal Finkel32497292013-03-17 04:43:44 +0000622 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STVX))
623 .addReg(SrcReg,
624 getKillRegState(isKill)),
625 FrameIdx));
626 NonRI = true;
Hal Finkel10f7f2a2013-03-21 19:03:21 +0000627 } else if (PPC::VRSAVERCRegClass.hasSubClassEq(RC)) {
Hal Finkelb7e11e42013-03-27 00:02:20 +0000628 assert(TM.getSubtargetImpl()->isDarwin() &&
629 "VRSAVE only needs spill/restore on Darwin");
Hal Finkel10f7f2a2013-03-21 19:03:21 +0000630 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::SPILL_VRSAVE))
631 .addReg(SrcReg,
632 getKillRegState(isKill)),
633 FrameIdx));
Hal Finkel3f2c0472013-03-23 22:06:03 +0000634 SpillsVRS = true;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000635 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000636 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000637 }
Bill Wendling7194aaf2008-03-03 22:19:16 +0000638
639 return false;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000640}
641
642void
643PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000644 MachineBasicBlock::iterator MI,
645 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000646 const TargetRegisterClass *RC,
647 const TargetRegisterInfo *TRI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000648 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000649 SmallVector<MachineInstr*, 4> NewMIs;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000650
Hal Finkel0cfb42a2013-03-15 05:06:04 +0000651 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
652 FuncInfo->setHasSpills();
653
Hal Finkel3f2c0472013-03-23 22:06:03 +0000654 bool NonRI = false, SpillsVRS = false;
655 if (StoreRegToStackSlot(MF, SrcReg, isKill, FrameIdx, RC, NewMIs,
656 NonRI, SpillsVRS))
Bill Wendling7194aaf2008-03-03 22:19:16 +0000657 FuncInfo->setSpillsCR();
Bill Wendling7194aaf2008-03-03 22:19:16 +0000658
Hal Finkel3f2c0472013-03-23 22:06:03 +0000659 if (SpillsVRS)
660 FuncInfo->setSpillsVRSAVE();
661
Hal Finkel32497292013-03-17 04:43:44 +0000662 if (NonRI)
663 FuncInfo->setHasNonRISpills();
664
Owen Andersonf6372aa2008-01-01 21:11:32 +0000665 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
666 MBB.insert(MI, NewMIs[i]);
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000667
668 const MachineFrameInfo &MFI = *MF.getFrameInfo();
669 MachineMemOperand *MMO =
Jay Foad978e0df2011-11-15 07:34:52 +0000670 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +0000671 MachineMemOperand::MOStore,
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000672 MFI.getObjectSize(FrameIdx),
673 MFI.getObjectAlignment(FrameIdx));
674 NewMIs.back()->addMemOperand(MF, MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000675}
676
Hal Finkeld21e9302011-12-06 20:55:36 +0000677bool
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000678PPCInstrInfo::LoadRegFromStackSlot(MachineFunction &MF, DebugLoc DL,
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000679 unsigned DestReg, int FrameIdx,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000680 const TargetRegisterClass *RC,
Hal Finkel32497292013-03-17 04:43:44 +0000681 SmallVectorImpl<MachineInstr*> &NewMIs,
Hal Finkel3f2c0472013-03-23 22:06:03 +0000682 bool &NonRI, bool &SpillsVRS) const{
Hal Finkelf25f93b2013-03-27 21:21:15 +0000683 // Note: If additional load instructions are added here,
684 // update isLoadFromStackSlot.
685
Craig Topperc9099502012-04-20 06:31:50 +0000686 if (PPC::GPRCRegClass.hasSubClassEq(RC)) {
Hal Finkelfc805862013-03-27 19:10:40 +0000687 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
688 DestReg), FrameIdx));
Craig Topperc9099502012-04-20 06:31:50 +0000689 } else if (PPC::G8RCRegClass.hasSubClassEq(RC)) {
Hal Finkelfc805862013-03-27 19:10:40 +0000690 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD), DestReg),
691 FrameIdx));
Craig Topperc9099502012-04-20 06:31:50 +0000692 } else if (PPC::F8RCRegClass.hasSubClassEq(RC)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000693 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000694 FrameIdx));
Craig Topperc9099502012-04-20 06:31:50 +0000695 } else if (PPC::F4RCRegClass.hasSubClassEq(RC)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000696 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFS), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000697 FrameIdx));
Craig Topperc9099502012-04-20 06:31:50 +0000698 } else if (PPC::CRRCRegClass.hasSubClassEq(RC)) {
Hal Finkel7285e8d2013-03-12 14:12:16 +0000699 NewMIs.push_back(addFrameReference(BuildMI(MF, DL,
700 get(PPC::RESTORE_CR), DestReg),
701 FrameIdx));
702 return true;
Craig Topperc9099502012-04-20 06:31:50 +0000703 } else if (PPC::CRBITRCRegClass.hasSubClassEq(RC)) {
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000704
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000705 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000706 if (DestReg == PPC::CR0LT || DestReg == PPC::CR0GT ||
707 DestReg == PPC::CR0EQ || DestReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000708 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000709 else if (DestReg == PPC::CR1LT || DestReg == PPC::CR1GT ||
710 DestReg == PPC::CR1EQ || DestReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000711 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000712 else if (DestReg == PPC::CR2LT || DestReg == PPC::CR2GT ||
713 DestReg == PPC::CR2EQ || DestReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000714 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000715 else if (DestReg == PPC::CR3LT || DestReg == PPC::CR3GT ||
716 DestReg == PPC::CR3EQ || DestReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000717 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000718 else if (DestReg == PPC::CR4LT || DestReg == PPC::CR4GT ||
719 DestReg == PPC::CR4EQ || DestReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000720 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000721 else if (DestReg == PPC::CR5LT || DestReg == PPC::CR5GT ||
722 DestReg == PPC::CR5EQ || DestReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000723 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000724 else if (DestReg == PPC::CR6LT || DestReg == PPC::CR6GT ||
725 DestReg == PPC::CR6EQ || DestReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000726 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000727 else if (DestReg == PPC::CR7LT || DestReg == PPC::CR7GT ||
728 DestReg == PPC::CR7EQ || DestReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000729 Reg = PPC::CR7;
730
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000731 return LoadRegFromStackSlot(MF, DL, Reg, FrameIdx,
Hal Finkel3f2c0472013-03-23 22:06:03 +0000732 &PPC::CRRCRegClass, NewMIs, NonRI, SpillsVRS);
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000733
Craig Topperc9099502012-04-20 06:31:50 +0000734 } else if (PPC::VRRCRegClass.hasSubClassEq(RC)) {
Hal Finkel32497292013-03-17 04:43:44 +0000735 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LVX), DestReg),
736 FrameIdx));
737 NonRI = true;
Hal Finkel10f7f2a2013-03-21 19:03:21 +0000738 } else if (PPC::VRSAVERCRegClass.hasSubClassEq(RC)) {
Hal Finkelb7e11e42013-03-27 00:02:20 +0000739 assert(TM.getSubtargetImpl()->isDarwin() &&
740 "VRSAVE only needs spill/restore on Darwin");
Hal Finkel10f7f2a2013-03-21 19:03:21 +0000741 NewMIs.push_back(addFrameReference(BuildMI(MF, DL,
742 get(PPC::RESTORE_VRSAVE),
743 DestReg),
744 FrameIdx));
Hal Finkel3f2c0472013-03-23 22:06:03 +0000745 SpillsVRS = true;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000746 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000747 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000748 }
Hal Finkeld21e9302011-12-06 20:55:36 +0000749
750 return false;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000751}
752
753void
754PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000755 MachineBasicBlock::iterator MI,
756 unsigned DestReg, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000757 const TargetRegisterClass *RC,
758 const TargetRegisterInfo *TRI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000759 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000760 SmallVector<MachineInstr*, 4> NewMIs;
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000761 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000762 if (MI != MBB.end()) DL = MI->getDebugLoc();
Hal Finkel32497292013-03-17 04:43:44 +0000763
764 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
765 FuncInfo->setHasSpills();
766
Hal Finkel3f2c0472013-03-23 22:06:03 +0000767 bool NonRI = false, SpillsVRS = false;
768 if (LoadRegFromStackSlot(MF, DL, DestReg, FrameIdx, RC, NewMIs,
769 NonRI, SpillsVRS))
Hal Finkeld21e9302011-12-06 20:55:36 +0000770 FuncInfo->setSpillsCR();
Hal Finkel32497292013-03-17 04:43:44 +0000771
Hal Finkel3f2c0472013-03-23 22:06:03 +0000772 if (SpillsVRS)
773 FuncInfo->setSpillsVRSAVE();
774
Hal Finkel32497292013-03-17 04:43:44 +0000775 if (NonRI)
776 FuncInfo->setHasNonRISpills();
777
Owen Andersonf6372aa2008-01-01 21:11:32 +0000778 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
779 MBB.insert(MI, NewMIs[i]);
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000780
781 const MachineFrameInfo &MFI = *MF.getFrameInfo();
782 MachineMemOperand *MMO =
Jay Foad978e0df2011-11-15 07:34:52 +0000783 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +0000784 MachineMemOperand::MOLoad,
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000785 MFI.getObjectSize(FrameIdx),
786 MFI.getObjectAlignment(FrameIdx));
787 NewMIs.back()->addMemOperand(MF, MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000788}
789
Evan Cheng09652172010-04-26 07:39:36 +0000790MachineInstr*
791PPCInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +0000792 int FrameIx, uint64_t Offset,
Evan Cheng09652172010-04-26 07:39:36 +0000793 const MDNode *MDPtr,
794 DebugLoc DL) const {
795 MachineInstrBuilder MIB = BuildMI(MF, DL, get(PPC::DBG_VALUE));
796 addFrameReference(MIB, FrameIx, 0, false).addImm(Offset).addMetadata(MDPtr);
797 return &*MIB;
798}
799
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000800bool PPCInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000801ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner7c4fe252006-10-21 06:03:11 +0000802 assert(Cond.size() == 2 && "Invalid PPC branch opcode!");
Hal Finkel99f823f2012-06-08 15:38:21 +0000803 if (Cond[1].getReg() == PPC::CTR8 || Cond[1].getReg() == PPC::CTR)
804 Cond[0].setImm(Cond[0].getImm() == 0 ? 1 : 0);
805 else
806 // Leave the CR# the same, but invert the condition.
807 Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm()));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000808 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000809}
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000810
Hal Finkel839b9092013-04-06 19:30:30 +0000811bool PPCInstrInfo::FoldImmediate(MachineInstr *UseMI, MachineInstr *DefMI,
812 unsigned Reg, MachineRegisterInfo *MRI) const {
813 // For some instructions, it is legal to fold ZERO into the RA register field.
814 // A zero immediate should always be loaded with a single li.
815 unsigned DefOpc = DefMI->getOpcode();
816 if (DefOpc != PPC::LI && DefOpc != PPC::LI8)
817 return false;
818 if (!DefMI->getOperand(1).isImm())
819 return false;
820 if (DefMI->getOperand(1).getImm() != 0)
821 return false;
822
823 // Note that we cannot here invert the arguments of an isel in order to fold
824 // a ZERO into what is presented as the second argument. All we have here
825 // is the condition bit, and that might come from a CR-logical bit operation.
826
827 const MCInstrDesc &UseMCID = UseMI->getDesc();
828
829 // Only fold into real machine instructions.
830 if (UseMCID.isPseudo())
831 return false;
832
833 unsigned UseIdx;
834 for (UseIdx = 0; UseIdx < UseMI->getNumOperands(); ++UseIdx)
835 if (UseMI->getOperand(UseIdx).isReg() &&
836 UseMI->getOperand(UseIdx).getReg() == Reg)
837 break;
838
839 assert(UseIdx < UseMI->getNumOperands() && "Cannot find Reg in UseMI");
840 assert(UseIdx < UseMCID.getNumOperands() && "No operand description for Reg");
841
842 const MCOperandInfo *UseInfo = &UseMCID.OpInfo[UseIdx];
843
844 // We can fold the zero if this register requires a GPRC_NOR0/G8RC_NOX0
845 // register (which might also be specified as a pointer class kind).
846 if (UseInfo->isLookupPtrRegClass()) {
847 if (UseInfo->RegClass /* Kind */ != 1)
848 return false;
849 } else {
850 if (UseInfo->RegClass != PPC::GPRC_NOR0RegClassID &&
851 UseInfo->RegClass != PPC::G8RC_NOX0RegClassID)
852 return false;
853 }
854
855 // Make sure this is not tied to an output register (or otherwise
856 // constrained). This is true for ST?UX registers, for example, which
857 // are tied to their output registers.
858 if (UseInfo->Constraints != 0)
859 return false;
860
861 unsigned ZeroReg;
862 if (UseInfo->isLookupPtrRegClass()) {
863 bool isPPC64 = TM.getSubtargetImpl()->isPPC64();
864 ZeroReg = isPPC64 ? PPC::ZERO8 : PPC::ZERO;
865 } else {
866 ZeroReg = UseInfo->RegClass == PPC::G8RC_NOX0RegClassID ?
867 PPC::ZERO8 : PPC::ZERO;
868 }
869
870 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
871 UseMI->getOperand(UseIdx).setReg(ZeroReg);
872
873 if (DeleteDef)
874 DefMI->eraseFromParent();
875
876 return true;
877}
878
Hal Finkel7eb0d812013-04-09 22:58:37 +0000879bool PPCInstrInfo::isPredicated(const MachineInstr *MI) const {
880 unsigned OpC = MI->getOpcode();
881 switch (OpC) {
882 default:
883 return false;
884 case PPC::BCC:
885 case PPC::BCLR:
886 case PPC::BDZLR:
887 case PPC::BDZLR8:
888 case PPC::BDNZLR:
889 case PPC::BDNZLR8:
890 return true;
891 }
892}
893
894bool PPCInstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
895 if (!MI->isTerminator())
896 return false;
897
898 // Conditional branch is a special case.
899 if (MI->isBranch() && !MI->isBarrier())
900 return true;
901
902 return !isPredicated(MI);
903}
904
905bool PPCInstrInfo::PredicateInstruction(
906 MachineInstr *MI,
907 const SmallVectorImpl<MachineOperand> &Pred) const {
908 unsigned OpC = MI->getOpcode();
909 if (OpC == PPC::BLR) {
910 if (Pred[1].getReg() == PPC::CTR8 || Pred[1].getReg() == PPC::CTR) {
911 bool isPPC64 = TM.getSubtargetImpl()->isPPC64();
912 MI->setDesc(get(Pred[0].getImm() ?
913 (isPPC64 ? PPC::BDNZLR8 : PPC::BDNZLR) :
914 (isPPC64 ? PPC::BDZLR8 : PPC::BDZLR)));
915 } else {
916 MI->setDesc(get(PPC::BCLR));
917 MachineInstrBuilder(*MI->getParent()->getParent(), MI)
918 .addImm(Pred[0].getImm())
919 .addReg(Pred[1].getReg());
920 }
921
922 return true;
923 } else if (OpC == PPC::B) {
924 if (Pred[1].getReg() == PPC::CTR8 || Pred[1].getReg() == PPC::CTR) {
925 bool isPPC64 = TM.getSubtargetImpl()->isPPC64();
926 MI->setDesc(get(Pred[0].getImm() ?
927 (isPPC64 ? PPC::BDNZ8 : PPC::BDNZ) :
928 (isPPC64 ? PPC::BDZ8 : PPC::BDZ)));
929 } else {
930 MachineBasicBlock *MBB = MI->getOperand(0).getMBB();
931 MI->RemoveOperand(0);
932
933 MI->setDesc(get(PPC::BCC));
934 MachineInstrBuilder(*MI->getParent()->getParent(), MI)
935 .addImm(Pred[0].getImm())
936 .addReg(Pred[1].getReg())
937 .addMBB(MBB);
938 }
939
940 return true;
941 }
942
943 return false;
944}
945
946bool PPCInstrInfo::SubsumesPredicate(
947 const SmallVectorImpl<MachineOperand> &Pred1,
948 const SmallVectorImpl<MachineOperand> &Pred2) const {
949 assert(Pred1.size() == 2 && "Invalid PPC first predicate");
950 assert(Pred2.size() == 2 && "Invalid PPC second predicate");
951
952 if (Pred1[1].getReg() == PPC::CTR8 || Pred1[1].getReg() == PPC::CTR)
953 return false;
954 if (Pred2[1].getReg() == PPC::CTR8 || Pred2[1].getReg() == PPC::CTR)
955 return false;
956
957 PPC::Predicate P1 = (PPC::Predicate) Pred1[0].getImm();
958 PPC::Predicate P2 = (PPC::Predicate) Pred2[0].getImm();
959
960 if (P1 == P2)
961 return true;
962
963 // Does P1 subsume P2, e.g. GE subsumes GT.
964 if (P1 == PPC::PRED_LE &&
965 (P2 == PPC::PRED_LT || P2 == PPC::PRED_EQ))
966 return true;
967 if (P1 == PPC::PRED_GE &&
968 (P2 == PPC::PRED_GT || P2 == PPC::PRED_EQ))
969 return true;
970
971 return false;
972}
973
974bool PPCInstrInfo::DefinesPredicate(MachineInstr *MI,
975 std::vector<MachineOperand> &Pred) const {
976 // Note: At the present time, the contents of Pred from this function is
977 // unused by IfConversion. This implementation follows ARM by pushing the
978 // CR-defining operand. Because the 'DZ' and 'DNZ' count as types of
979 // predicate, instructions defining CTR or CTR8 are also included as
980 // predicate-defining instructions.
981
982 const TargetRegisterClass *RCs[] =
983 { &PPC::CRRCRegClass, &PPC::CRBITRCRegClass,
984 &PPC::CTRRCRegClass, &PPC::CTRRC8RegClass };
985
986 bool Found = false;
987 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
988 const MachineOperand &MO = MI->getOperand(i);
989 for (int c = 0; c < 2 && !Found; ++c) {
990 const TargetRegisterClass *RC = RCs[c];
991 for (TargetRegisterClass::iterator I = RC->begin(),
992 IE = RC->end(); I != IE; ++I) {
993 if ((MO.isRegMask() && MO.clobbersPhysReg(*I)) ||
994 (MO.isReg() && MO.isDef() && MO.getReg() == *I)) {
995 Pred.push_back(MO);
996 Found = true;
997 }
998 }
999 }
1000 }
1001
1002 return Found;
1003}
1004
1005bool PPCInstrInfo::isPredicable(MachineInstr *MI) const {
1006 unsigned OpC = MI->getOpcode();
1007 switch (OpC) {
1008 default:
1009 return false;
1010 case PPC::B:
1011 case PPC::BLR:
1012 return true;
1013 }
1014}
1015
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00001016/// GetInstSize - Return the number of bytes of code the specified
1017/// instruction may be. This returns the maximum number of bytes.
1018///
1019unsigned PPCInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
1020 switch (MI->getOpcode()) {
1021 case PPC::INLINEASM: { // Inline Asm: Variable size.
1022 const MachineFunction *MF = MI->getParent()->getParent();
1023 const char *AsmStr = MI->getOperand(0).getSymbolName();
Chris Lattneraf76e592009-08-22 20:48:53 +00001024 return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo());
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00001025 }
Bill Wendling7431bea2010-07-16 22:20:36 +00001026 case PPC::PROLOG_LABEL:
Dan Gohman44066042008-07-01 00:05:16 +00001027 case PPC::EH_LABEL:
1028 case PPC::GC_LABEL:
Dale Johannesen375be772010-04-07 19:51:44 +00001029 case PPC::DBG_VALUE:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00001030 return 0;
Ulrich Weigand86765fb2013-03-22 15:24:13 +00001031 case PPC::BL8_NOP:
1032 case PPC::BLA8_NOP:
Hal Finkel5b00cea2012-03-31 14:45:15 +00001033 return 8;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00001034 default:
1035 return 4; // PowerPC instructions are all 4 bytes
1036 }
1037}
Hal Finkel5ee67e82013-04-08 16:24:03 +00001038
1039#undef DEBUG_TYPE
1040#define DEBUG_TYPE "ppc-early-ret"
1041STATISTIC(NumBCLR, "Number of early conditional returns");
1042STATISTIC(NumBLR, "Number of early returns");
1043
1044namespace llvm {
1045 void initializePPCEarlyReturnPass(PassRegistry&);
1046}
1047
1048namespace {
1049 // PPCEarlyReturn pass - For simple functions without epilogue code, move
1050 // returns up, and create conditional returns, to avoid unnecessary
1051 // branch-to-blr sequences.
1052 struct PPCEarlyReturn : public MachineFunctionPass {
1053 static char ID;
1054 PPCEarlyReturn() : MachineFunctionPass(ID) {
1055 initializePPCEarlyReturnPass(*PassRegistry::getPassRegistry());
1056 }
1057
1058 const PPCTargetMachine *TM;
1059 const PPCInstrInfo *TII;
1060
1061protected:
Hal Finkel13049ae2013-04-09 18:25:18 +00001062 bool processBlock(MachineBasicBlock &ReturnMBB) {
Hal Finkel5ee67e82013-04-08 16:24:03 +00001063 bool Changed = false;
1064
Hal Finkel13049ae2013-04-09 18:25:18 +00001065 MachineBasicBlock::iterator I = ReturnMBB.begin();
1066 I = ReturnMBB.SkipPHIsAndLabels(I);
Hal Finkel5ee67e82013-04-08 16:24:03 +00001067
1068 // The block must be essentially empty except for the blr.
Hal Finkel13049ae2013-04-09 18:25:18 +00001069 if (I == ReturnMBB.end() || I->getOpcode() != PPC::BLR ||
1070 I != ReturnMBB.getLastNonDebugInstr())
Hal Finkel5ee67e82013-04-08 16:24:03 +00001071 return Changed;
1072
1073 SmallVector<MachineBasicBlock*, 8> PredToRemove;
Hal Finkel13049ae2013-04-09 18:25:18 +00001074 for (MachineBasicBlock::pred_iterator PI = ReturnMBB.pred_begin(),
1075 PIE = ReturnMBB.pred_end(); PI != PIE; ++PI) {
Hal Finkel5ee67e82013-04-08 16:24:03 +00001076 bool OtherReference = false, BlockChanged = false;
Hal Finkel13049ae2013-04-09 18:25:18 +00001077 for (MachineBasicBlock::iterator J = (*PI)->getLastNonDebugInstr();;) {
Hal Finkel5ee67e82013-04-08 16:24:03 +00001078 if (J->getOpcode() == PPC::B) {
Hal Finkel13049ae2013-04-09 18:25:18 +00001079 if (J->getOperand(0).getMBB() == &ReturnMBB) {
Hal Finkel5ee67e82013-04-08 16:24:03 +00001080 // This is an unconditional branch to the return. Replace the
1081 // branch with a blr.
1082 BuildMI(**PI, J, J->getDebugLoc(), TII->get(PPC::BLR));
Hal Finkel13049ae2013-04-09 18:25:18 +00001083 MachineBasicBlock::iterator K = J--;
Hal Finkel5ee67e82013-04-08 16:24:03 +00001084 K->eraseFromParent();
1085 BlockChanged = true;
1086 ++NumBLR;
1087 continue;
1088 }
1089 } else if (J->getOpcode() == PPC::BCC) {
Hal Finkel13049ae2013-04-09 18:25:18 +00001090 if (J->getOperand(2).getMBB() == &ReturnMBB) {
Hal Finkel5ee67e82013-04-08 16:24:03 +00001091 // This is a conditional branch to the return. Replace the branch
1092 // with a bclr.
1093 BuildMI(**PI, J, J->getDebugLoc(), TII->get(PPC::BCLR))
1094 .addImm(J->getOperand(0).getImm())
1095 .addReg(J->getOperand(1).getReg());
Hal Finkel13049ae2013-04-09 18:25:18 +00001096 MachineBasicBlock::iterator K = J--;
Hal Finkel5ee67e82013-04-08 16:24:03 +00001097 K->eraseFromParent();
1098 BlockChanged = true;
1099 ++NumBCLR;
1100 continue;
1101 }
1102 } else if (J->isBranch()) {
1103 if (J->isIndirectBranch()) {
Hal Finkel13049ae2013-04-09 18:25:18 +00001104 if (ReturnMBB.hasAddressTaken())
Hal Finkel5ee67e82013-04-08 16:24:03 +00001105 OtherReference = true;
1106 } else
1107 for (unsigned i = 0; i < J->getNumOperands(); ++i)
1108 if (J->getOperand(i).isMBB() &&
Hal Finkel13049ae2013-04-09 18:25:18 +00001109 J->getOperand(i).getMBB() == &ReturnMBB)
Hal Finkel5ee67e82013-04-08 16:24:03 +00001110 OtherReference = true;
Hal Finkel13049ae2013-04-09 18:25:18 +00001111 } else if (!J->isTerminator() && !J->isDebugValue())
1112 break;
Hal Finkel5ee67e82013-04-08 16:24:03 +00001113
Hal Finkel13049ae2013-04-09 18:25:18 +00001114 if (J == (*PI)->begin())
1115 break;
1116
1117 --J;
Hal Finkel5ee67e82013-04-08 16:24:03 +00001118 }
1119
Hal Finkel13049ae2013-04-09 18:25:18 +00001120 if ((*PI)->canFallThrough() && (*PI)->isLayoutSuccessor(&ReturnMBB))
Hal Finkel5ee67e82013-04-08 16:24:03 +00001121 OtherReference = true;
1122
1123 // Predecessors are stored in a vector and can't be removed here.
1124 if (!OtherReference && BlockChanged) {
1125 PredToRemove.push_back(*PI);
1126 }
1127
1128 if (BlockChanged)
1129 Changed = true;
1130 }
1131
1132 for (unsigned i = 0, ie = PredToRemove.size(); i != ie; ++i)
Hal Finkel13049ae2013-04-09 18:25:18 +00001133 PredToRemove[i]->removeSuccessor(&ReturnMBB);
Hal Finkel5ee67e82013-04-08 16:24:03 +00001134
Hal Finkel13049ae2013-04-09 18:25:18 +00001135 if (Changed && !ReturnMBB.hasAddressTaken()) {
Hal Finkel5ee67e82013-04-08 16:24:03 +00001136 // We now might be able to merge this blr-only block into its
1137 // by-layout predecessor.
Hal Finkel13049ae2013-04-09 18:25:18 +00001138 if (ReturnMBB.pred_size() == 1 &&
1139 (*ReturnMBB.pred_begin())->isLayoutSuccessor(&ReturnMBB)) {
Hal Finkel5ee67e82013-04-08 16:24:03 +00001140 // Move the blr into the preceding block.
Hal Finkel13049ae2013-04-09 18:25:18 +00001141 MachineBasicBlock &PrevMBB = **ReturnMBB.pred_begin();
1142 PrevMBB.splice(PrevMBB.end(), &ReturnMBB, I);
1143 PrevMBB.removeSuccessor(&ReturnMBB);
Hal Finkel5ee67e82013-04-08 16:24:03 +00001144 }
1145
Hal Finkel13049ae2013-04-09 18:25:18 +00001146 if (ReturnMBB.pred_empty())
1147 ReturnMBB.eraseFromParent();
Hal Finkel5ee67e82013-04-08 16:24:03 +00001148 }
1149
1150 return Changed;
1151 }
1152
1153public:
1154 virtual bool runOnMachineFunction(MachineFunction &MF) {
1155 TM = static_cast<const PPCTargetMachine *>(&MF.getTarget());
1156 TII = TM->getInstrInfo();
1157
1158 bool Changed = false;
1159
Hal Finkel13049ae2013-04-09 18:25:18 +00001160 // If the function does not have at least two blocks, then there is
Hal Finkel5ee67e82013-04-08 16:24:03 +00001161 // nothing to do.
1162 if (MF.size() < 2)
1163 return Changed;
1164
1165 for (MachineFunction::iterator I = MF.begin(); I != MF.end();) {
1166 MachineBasicBlock &B = *I++;
1167 if (processBlock(B))
1168 Changed = true;
1169 }
1170
1171 return Changed;
1172 }
1173
1174 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
1175 MachineFunctionPass::getAnalysisUsage(AU);
1176 }
1177 };
1178}
1179
1180INITIALIZE_PASS(PPCEarlyReturn, DEBUG_TYPE,
1181 "PowerPC Early-Return Creation", false, false)
1182
1183char PPCEarlyReturn::ID = 0;
1184FunctionPass*
1185llvm::createPPCEarlyReturnPass() { return new PPCEarlyReturn(); }
1186