blob: 7cd35344ede101057666c095a203d972f2ac168f [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattner47f01f12005-09-08 19:50:41 +000017
Chris Lattner47f01f12005-09-08 19:50:41 +000018//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000019// PowerPC specific transformation functions and pattern fragments.
20//
21def LO16 : SDNodeXForm<imm, [{
22 // Transformation function: get the low 16 bits.
23 return getI32Imm((unsigned short)N->getValue());
24}]>;
25
26def HI16 : SDNodeXForm<imm, [{
27 // Transformation function: shift the immediate value down into the low bits.
28 return getI32Imm((unsigned)N->getValue() >> 16);
29}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +000030
Chris Lattner79d0e9f2005-09-28 23:07:13 +000031def HA16 : SDNodeXForm<imm, [{
32 // Transformation function: shift the immediate value down into the low bits.
33 signed int Val = N->getValue();
34 return getI32Imm((Val - (signed short)Val) >> 16);
35}]>;
36
37
Chris Lattner3e63ead2005-09-08 17:33:10 +000038def immSExt16 : PatLeaf<(imm), [{
39 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
40 // field. Used by instructions like 'addi'.
41 return (int)N->getValue() == (short)N->getValue();
42}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +000043def immZExt16 : PatLeaf<(imm), [{
44 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
45 // field. Used by instructions like 'ori'.
46 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +000047}], LO16>;
48
Chris Lattner3e63ead2005-09-08 17:33:10 +000049def imm16Shifted : PatLeaf<(imm), [{
50 // imm16Shifted predicate - True if only bits in the top 16-bits of the
51 // immediate are set. Used by instructions like 'addis'.
52 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +000053}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +000054
Chris Lattnerbfde0802005-09-08 17:40:49 +000055/*
56// Example of a legalize expander: Only for PPC64.
57def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
58 [(set f64:$tmp , (FCTIDZ f64:$src)),
59 (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
60 (store f64:$tmp, i32:$tmpFI),
61 (set i64:$dst, (load i32:$tmpFI))],
62 Subtarget_PPC64>;
63*/
Chris Lattner3e63ead2005-09-08 17:33:10 +000064
Chris Lattner47f01f12005-09-08 19:50:41 +000065//===----------------------------------------------------------------------===//
66// PowerPC Flag Definitions.
67
Chris Lattner0bdc6f12005-04-19 04:32:54 +000068class isPPC64 { bit PPC64 = 1; }
69class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +000070class isDOT {
71 list<Register> Defs = [CR0];
72 bit RC = 1;
73}
Chris Lattner0bdc6f12005-04-19 04:32:54 +000074
Chris Lattner47f01f12005-09-08 19:50:41 +000075
76
77//===----------------------------------------------------------------------===//
78// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +000079
Chris Lattner4345a4a2005-09-14 20:53:05 +000080def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +000081 let PrintMethod = "printU5ImmOperand";
82}
Chris Lattner4345a4a2005-09-14 20:53:05 +000083def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +000084 let PrintMethod = "printU6ImmOperand";
85}
Chris Lattner4345a4a2005-09-14 20:53:05 +000086def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +000087 let PrintMethod = "printS16ImmOperand";
88}
Chris Lattner4345a4a2005-09-14 20:53:05 +000089def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +000090 let PrintMethod = "printU16ImmOperand";
91}
Chris Lattner841d12d2005-10-18 16:51:22 +000092def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
93 let PrintMethod = "printS16X4ImmOperand";
94}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000095def target : Operand<i32> {
96 let PrintMethod = "printBranchOperand";
97}
98def piclabel: Operand<i32> {
99 let PrintMethod = "printPICLabel";
100}
Nate Begemaned428532004-09-04 05:00:00 +0000101def symbolHi: Operand<i32> {
102 let PrintMethod = "printSymbolHi";
103}
104def symbolLo: Operand<i32> {
105 let PrintMethod = "printSymbolLo";
106}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000107def crbitm: Operand<i8> {
108 let PrintMethod = "printcrbitm";
109}
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000110
Chris Lattner47f01f12005-09-08 19:50:41 +0000111
112
113//===----------------------------------------------------------------------===//
114// PowerPC Instruction Definitions.
115
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000116// Pseudo-instructions:
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000117def PHI : Pseudo<(ops variable_ops), "; PHI">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000118
Nate Begemanb816f022004-10-07 22:30:03 +0000119let isLoad = 1 in {
Chris Lattner43ef1312005-09-14 21:10:24 +0000120def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKDOWN">;
121def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKUP">;
Nate Begemanb816f022004-10-07 22:30:03 +0000122}
Chris Lattner2b544002005-08-24 23:08:16 +0000123def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC">;
Chris Lattner919c0322005-10-01 01:35:02 +0000124def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; %rD = IMPLICIT_DEF_F8">;
125def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; %rD = IMPLICIT_DEF_F4">;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000126
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000127// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
128// scheduler into a branch sequence.
129let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
130 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
131 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
Chris Lattner919c0322005-10-01 01:35:02 +0000132 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
133 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
134 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner218a15d2005-09-02 21:18:00 +0000135 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000136}
137
138
Chris Lattner47f01f12005-09-08 19:50:41 +0000139let isTerminator = 1 in {
140 let isReturn = 1 in
141 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr">;
142 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr">;
143}
144
Chris Lattner7a823bd2005-02-15 20:26:49 +0000145let Defs = [LR] in
146 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000147
Misha Brukmanb2edb442004-06-28 18:23:35 +0000148let isBranch = 1, isTerminator = 1 in {
Chris Lattner43ef1312005-09-14 21:10:24 +0000149 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc,
150 target:$true, target:$false),
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000151 "; COND_BRANCH">;
Chris Lattnera611ab72005-04-19 05:00:59 +0000152 def B : IForm<18, 0, 0, (ops target:$func), "b $func">;
153//def BA : IForm<18, 1, 0, (ops target:$func), "ba $func">;
154 def BL : IForm<18, 0, 1, (ops target:$func), "bl $func">;
155//def BLA : IForm<18, 1, 1, (ops target:$func), "bla $func">;
Chris Lattnerdd998852004-11-22 23:07:01 +0000156
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000157 // FIXME: 4*CR# needs to be added to the BI field!
158 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000159 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000160 "blt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000161 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000162 "ble $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000163 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000164 "beq $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000165 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000166 "bge $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000167 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000168 "bgt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000169 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000170 "bne $crS, $block">;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000171}
172
Chris Lattnerfc879282005-05-15 20:11:44 +0000173let isCall = 1,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000174 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000175 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
176 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1f24df62005-08-22 22:32:13 +0000177 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000178 CR0,CR1,CR5,CR6,CR7] in {
179 // Convenient aliases for call instructions
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000180 def CALLpcrel : IForm<18, 0, 1, (ops target:$func, variable_ops), "bl $func">;
181 def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1,
182 (ops variable_ops), "bctrl">;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000183}
184
Nate Begeman07aada82004-08-30 02:28:06 +0000185// D-Form instructions. Most instructions that perform an operation on a
186// register and an immediate are of this type.
187//
Nate Begemanb816f022004-10-07 22:30:03 +0000188let isLoad = 1 in {
Nate Begeman2497e632005-07-21 20:44:43 +0000189def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000190 "lbz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000191def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000192 "lha $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000193def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000194 "lhz $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000195def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000196 "lmw $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000197def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000198 "lwz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000199def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Misha Brukman145a5a32004-11-15 21:20:09 +0000200 "lwzu $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000201}
Chris Lattner57226fb2005-04-19 04:59:28 +0000202def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000203 "addi $rD, $rA, $imm",
204 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000205def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000206 "addic $rD, $rA, $imm",
207 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000208def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000209 "addic. $rD, $rA, $imm",
210 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000211def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000212 "addis $rD, $rA, $imm",
213 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000214def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000215 "la $rD, $sym($rA)",
216 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000217def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000218 "mulli $rD, $rA, $imm",
219 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000220def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000221 "subfic $rD, $rA, $imm",
Chris Lattnere0255742005-09-28 22:47:06 +0000222 [(set GPRC:$rD, (sub immSExt16:$imm, GPRC:$rA))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000223def LI : DForm_2_r0<14, (ops GPRC:$rD, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000224 "li $rD, $imm",
225 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000226def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000227 "lis $rD, $imm",
228 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000229let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000230def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000231 "stmw $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000232def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000233 "stb $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000234def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000235 "sth $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000236def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000237 "stw $rS, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000238def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000239 "stwu $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000240}
Chris Lattner57226fb2005-04-19 04:59:28 +0000241def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000242 "andi. $dst, $src1, $src2",
243 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000244def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000245 "andis. $dst, $src1, $src2",
246 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000247def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000248 "ori $dst, $src1, $src2",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000249 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000250def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000251 "oris $dst, $src1, $src2",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000252 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000253def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000254 "xori $dst, $src1, $src2",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000255 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000256def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000257 "xoris $dst, $src1, $src2",
Chris Lattner4345a4a2005-09-14 20:53:05 +0000258 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000259def NOP : DForm_4_zero<24, (ops), "nop">;
260def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000261 "cmpi $crD, $L, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000262def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000263 "cmpwi $crD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000264def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
265 "cmpdi $crD, $rA, $imm">, isPPC64;
266def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Nate Begemaned428532004-09-04 05:00:00 +0000267 "cmpli $dst, $size, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000268def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman6b3dc552004-08-29 22:45:13 +0000269 "cmplwi $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000270def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
271 "cmpldi $dst, $src1, $src2">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000272let isLoad = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000273def LFS : DForm_8<48, (ops F4RC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000274 "lfs $rD, $disp($rA)">;
Chris Lattner919c0322005-10-01 01:35:02 +0000275def LFD : DForm_8<50, (ops F8RC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000276 "lfd $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000277}
278let isStore = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000279def STFS : DForm_9<52, (ops F4RC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000280 "stfs $rS, $disp($rA)">;
Chris Lattner919c0322005-10-01 01:35:02 +0000281def STFD : DForm_9<54, (ops F8RC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000282 "stfd $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000283}
Nate Begemaned428532004-09-04 05:00:00 +0000284
285// DS-Form instructions. Load/Store instructions available in PPC-64
286//
Nate Begemanb816f022004-10-07 22:30:03 +0000287let isLoad = 1 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000288def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Chris Lattner57226fb2005-04-19 04:59:28 +0000289 "lwa $rT, $DS($rA)">, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000290def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Chris Lattner57226fb2005-04-19 04:59:28 +0000291 "ld $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000292}
293let isStore = 1 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000294def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Chris Lattner57226fb2005-04-19 04:59:28 +0000295 "std $rT, $DS($rA)">, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000296def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Chris Lattner57226fb2005-04-19 04:59:28 +0000297 "stdu $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000298}
Nate Begemanc3306122004-08-21 05:56:39 +0000299
Nate Begeman07aada82004-08-30 02:28:06 +0000300// X-Form instructions. Most instructions that perform an operation on a
301// register and another register are of this type.
302//
Nate Begemanb816f022004-10-07 22:30:03 +0000303let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000304def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000305 "lbzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000306def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000307 "lhax $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000308def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000309 "lhzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000310def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
311 "lwax $dst, $base, $index">, isPPC64;
312def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000313 "lwzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000314def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
315 "ldx $dst, $base, $index">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000316}
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000317def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
318 "nand $rA, $rS, $rB",
319 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000320def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000321 "and $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000322 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000323def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000324 "and. $rA, $rS, $rB",
325 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000326def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000327 "andc $rA, $rS, $rB",
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000328 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000329def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000330 "or $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000331 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000332def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
333 "or $rA, $rS, $rB",
334 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000335def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
336 "nor $rA, $rS, $rB",
337 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000338def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000339 "or. $rA, $rS, $rB",
340 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000341def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000342 "orc $rA, $rS, $rB",
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000343 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
344def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
345 "eqv $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000346 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000347def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
348 "xor $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000349 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000350def SLD : XForm_6<31, 27, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000351 "sld $rA, $rS, $rB",
352 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000353def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000354 "slw $rA, $rS, $rB",
Chris Lattner67ab1182005-09-29 23:34:24 +0000355 [(set GPRC:$rA, (shl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000356def SRD : XForm_6<31, 539, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000357 "srd $rA, $rS, $rB",
358 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000359def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000360 "srw $rA, $rS, $rB",
Chris Lattner67ab1182005-09-29 23:34:24 +0000361 [(set GPRC:$rA, (srl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000362def SRAD : XForm_6<31, 794, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000363 "srad $rA, $rS, $rB",
364 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000365def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000366 "sraw $rA, $rS, $rB",
Chris Lattner67ab1182005-09-29 23:34:24 +0000367 [(set GPRC:$rA, (sra GPRC:$rS, GPRC:$rB))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000368let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000369def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000370 "stbx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000371def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000372 "sthx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000373def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000374 "stwx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000375def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000376 "stwux $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000377def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
378 "stdx $rS, $rA, $rB">, isPPC64;
379def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
380 "stdux $rS, $rA, $rB">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000381}
Chris Lattner883059f2005-04-19 05:15:18 +0000382def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Chris Lattner67ab1182005-09-29 23:34:24 +0000383 "srawi $rA, $rS, $SH",
384 [(set GPRC:$rA, (sra GPRC:$rS, imm:$SH))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000385def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000386 "cntlzw $rA, $rS",
387 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000388def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000389 "extsb $rA, $rS",
390 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000391def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000392 "extsh $rA, $rS",
393 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000394def EXTSW : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000395 "extsw $rA, $rS",
396 []>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000397def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000398 "cmp $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000399def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000400 "cmpl $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000401def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000402 "cmpw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000403def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
404 "cmpd $crD, $rA, $rB">, isPPC64;
405def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000406 "cmplw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000407def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
408 "cmpld $crD, $rA, $rB">, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000409//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
410// "fcmpo $crD, $fA, $fB">;
411def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000412 "fcmpu $crD, $fA, $fB">;
Chris Lattner919c0322005-10-01 01:35:02 +0000413def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
414 "fcmpu $crD, $fA, $fB">;
415
Nate Begemanb816f022004-10-07 22:30:03 +0000416let isLoad = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000417def LFSX : XForm_25<31, 535, (ops F4RC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000418 "lfsx $dst, $base, $index">;
Chris Lattner919c0322005-10-01 01:35:02 +0000419def LFDX : XForm_25<31, 599, (ops F8RC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000420 "lfdx $dst, $base, $index">;
Nate Begemanb816f022004-10-07 22:30:03 +0000421}
Chris Lattner919c0322005-10-01 01:35:02 +0000422def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000423 "fcfid $frD, $frB",
424 []>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000425def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000426 "fctidz $frD, $frB",
427 []>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000428def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000429 "fctiwz $frD, $frB",
430 []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000431def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000432 "frsp $frD, $frB",
Chris Lattner7cb64912005-10-14 04:55:50 +0000433 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000434def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000435 "fsqrt $frD, $frB",
Chris Lattner919c0322005-10-01 01:35:02 +0000436 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
437def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000438 "fsqrts $frD, $frB",
Chris Lattnere0b2e632005-10-15 21:44:15 +0000439 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000440
441/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
442def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
443 "fmr $frD, $frB",
444 []>; // (set F4RC:$frD, F4RC:$frB)
445def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
446 "fmr $frD, $frB",
447 []>; // (set F8RC:$frD, F8RC:$frB)
448def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
449 "fmr $frD, $frB",
Chris Lattner7cb64912005-10-14 04:55:50 +0000450 [(set F8RC:$frD, (fextend F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000451
452// These are artificially split into two different forms, for 4/8 byte FP.
453def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
454 "fabs $frD, $frB",
455 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
456def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
457 "fabs $frD, $frB",
458 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
459def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
460 "fnabs $frD, $frB",
461 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
462def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
463 "fnabs $frD, $frB",
464 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
465def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
466 "fneg $frD, $frB",
467 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
468def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
469 "fneg $frD, $frB",
470 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
471
Nate Begemanadeb43d2005-07-20 22:42:00 +0000472
Nate Begemanb816f022004-10-07 22:30:03 +0000473let isStore = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000474def STFSX : XForm_28<31, 663, (ops F4RC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000475 "stfsx $frS, $rA, $rB">;
Chris Lattner919c0322005-10-01 01:35:02 +0000476def STFDX : XForm_28<31, 727, (ops F8RC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000477 "stfdx $frS, $rA, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000478}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000479
Nate Begeman07aada82004-08-30 02:28:06 +0000480// XL-Form instructions. condition register logical ops.
481//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000482def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000483 "mcrf $BF, $BFA">;
Nate Begeman07aada82004-08-30 02:28:06 +0000484
485// XFX-Form instructions. Instructions that deal with SPRs
486//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000487// Note that although LR should be listed as `8' and CTR as `9' in the SPR
488// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
489// which means the SPR value needs to be multiplied by a factor of 32.
Chris Lattner5035cef2005-04-19 04:40:07 +0000490def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT">;
491def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT">;
492def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT">;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000493def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Nate Begeman7af02482005-04-12 07:04:16 +0000494 "mtcrf $FXM, $rS">;
Nate Begeman394cd132005-08-08 20:04:52 +0000495def MFOCRF : XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
496 "mfcr $rT, $FXM">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000497def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS">;
498def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS">;
Nate Begeman07aada82004-08-30 02:28:06 +0000499
Nate Begeman07aada82004-08-30 02:28:06 +0000500// XS-Form instructions. Just 'sradi'
501//
Chris Lattner883059f2005-04-19 05:15:18 +0000502def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Chris Lattner5035cef2005-04-19 04:40:07 +0000503 "sradi $rA, $rS, $SH">, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000504
505// XO-Form instructions. Arithmetic instructions that can set overflow bit
506//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000507def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000508 "add $rT, $rA, $rB",
509 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000510def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
511 "add $rT, $rA, $rB",
512 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000513def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000514 "addc $rT, $rA, $rB",
515 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000516def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000517 "adde $rT, $rA, $rB",
518 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000519def DIVD : XOForm_1<31, 489, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000520 "divd $rT, $rA, $rB",
521 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000522def DIVDU : XOForm_1<31, 457, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000523 "divdu $rT, $rA, $rB",
524 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000525def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000526 "divw $rT, $rA, $rB",
527 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000528def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000529 "divwu $rT, $rA, $rB",
530 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000531def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000532 "mulhw $rT, $rA, $rB",
533 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000534def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000535 "mulhwu $rT, $rA, $rB",
536 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000537def MULLD : XOForm_1<31, 233, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000538 "mulld $rT, $rA, $rB",
539 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000540def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000541 "mullw $rT, $rA, $rB",
542 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000543def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000544 "subf $rT, $rA, $rB",
545 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000546def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000547 "subfc $rT, $rA, $rB",
548 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000549def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000550 "subfe $rT, $rA, $rB",
551 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000552def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000553 "addme $rT, $rA",
554 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000555def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000556 "addze $rT, $rA",
557 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000558def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000559 "neg $rT, $rA",
560 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000561def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000562 "subfze $rT, $rA",
563 []>;
Nate Begeman07aada82004-08-30 02:28:06 +0000564
565// A-Form instructions. Most of the instructions executed in the FPU are of
566// this type.
567//
Chris Lattner14522e32005-04-19 05:21:30 +0000568def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000569 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000570 "fmadd $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000571 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
572 F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000573def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000574 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000575 "fmadds $FRT, $FRA, $FRC, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000576 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
577 F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000578def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000579 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000580 "fmsub $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000581 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
582 F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000583def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000584 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000585 "fmsubs $FRT, $FRA, $FRC, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000586 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
587 F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000588def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000589 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000590 "fnmadd $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000591 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
592 F8RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000593def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000594 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000595 "fnmadds $FRT, $FRA, $FRC, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000596 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
597 F4RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000598def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000599 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000600 "fnmsub $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000601 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
602 F8RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000603def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000604 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000605 "fnmsubs $FRT, $FRA, $FRC, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000606 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
607 F4RC:$FRB)))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000608// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
609// having 4 of these, force the comparison to always be an 8-byte double (code
610// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000611// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000612def FSELD : AForm_1<63, 23,
613 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
614 "fsel $FRT, $FRA, $FRC, $FRB",
615 []>;
616def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000617 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
618 "fsel $FRT, $FRA, $FRC, $FRB",
619 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000620def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000621 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000622 "fadd $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000623 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000624def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000625 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000626 "fadds $FRT, $FRA, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000627 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000628def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000629 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000630 "fdiv $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000631 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000632def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000633 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000634 "fdivs $FRT, $FRA, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000635 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000636def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000637 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000638 "fmul $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000639 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000640def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000641 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000642 "fmuls $FRT, $FRA, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000643 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000644def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000645 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000646 "fsub $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000647 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000648def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000649 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000650 "fsubs $FRT, $FRA, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000651 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Nate Begeman07aada82004-08-30 02:28:06 +0000652
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000653// M-Form instructions. rotate and mask instructions.
654//
Chris Lattner043870d2005-09-09 18:17:41 +0000655let isTwoAddress = 1, isCommutable = 1 in {
656// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000657def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000658 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
659 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000660def RLDIMI : MDForm_1<30, 3,
661 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
662 "rldimi $rA, $rS, $SH, $MB">, isPPC64;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000663}
Chris Lattner14522e32005-04-19 05:21:30 +0000664def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000665 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
666 "rlwinm $rA, $rS, $SH, $MB, $ME">;
Chris Lattner14522e32005-04-19 05:21:30 +0000667def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000668 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Chris Lattner14522e32005-04-19 05:21:30 +0000669 "rlwinm. $rA, $rS, $SH, $MB, $ME">, isDOT;
670def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000671 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
672 "rlwnm $rA, $rS, $rB, $MB, $ME">;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000673
674// MD-Form instructions. 64 bit rotate instructions.
675//
Chris Lattner14522e32005-04-19 05:21:30 +0000676def RLDICL : MDForm_1<30, 0,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000677 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000678 "rldicl $rA, $rS, $SH, $MB">, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000679def RLDICR : MDForm_1<30, 1,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000680 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000681 "rldicr $rA, $rS, $SH, $ME">, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000682
Chris Lattner2eb25172005-09-09 00:39:56 +0000683//===----------------------------------------------------------------------===//
684// PowerPC Instruction Patterns
685//
686
Chris Lattner30e21a42005-09-26 22:20:16 +0000687// Arbitrary immediate support. Implement in terms of LIS/ORI.
688def : Pat<(i32 imm:$imm),
689 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +0000690
691// Implement the 'not' operation with the NOR instruction.
692def NOT : Pat<(not GPRC:$in),
693 (NOR GPRC:$in, GPRC:$in)>;
694
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000695// ADD an arbitrary immediate.
696def : Pat<(add GPRC:$in, imm:$imm),
697 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
698// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000699def : Pat<(or GPRC:$in, imm:$imm),
700 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000701// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000702def : Pat<(xor GPRC:$in, imm:$imm),
703 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
704
Chris Lattnerea874f32005-09-24 00:41:58 +0000705
706// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner4ac85b32005-09-15 21:44:00 +0000707/*
Chris Lattnerc36d0652005-09-14 18:18:39 +0000708def : Pattern<(xor GPRC:$in, imm:$imm),
709 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
710 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner4ac85b32005-09-15 21:44:00 +0000711*/
Chris Lattnerc36d0652005-09-14 18:18:39 +0000712
713
Chris Lattner2eb25172005-09-09 00:39:56 +0000714//===----------------------------------------------------------------------===//
715// PowerPCInstrInfo Definition
716//
Chris Lattnerbe686a82004-12-16 16:31:57 +0000717def PowerPCInstrInfo : InstrInfo {
718 let PHIInst = PHI;
719
720 let TSFlagsFields = [ "VMX", "PPC64" ];
721 let TSFlagsShifts = [ 0, 1 ];
722
723 let isLittleEndianEncoding = 1;
724}
Chris Lattner2eb25172005-09-09 00:39:56 +0000725