blob: 5edc19d0ef865f066ae31a5968301c37193af347 [file] [log] [blame]
Chris Lattner1e60a912003-12-20 01:22:19 +00001//===- X86InstrInfo.h - X86 Instruction Information ------------*- C++ -*- ===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswell856ba762003-10-21 15:17:13 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswell856ba762003-10-21 15:17:13 +00008//===----------------------------------------------------------------------===//
Chris Lattner72614082002-10-25 22:55:53 +00009//
Chris Lattner3501fea2003-01-14 22:00:31 +000010// This file contains the X86 implementation of the TargetInstrInfo class.
Chris Lattner72614082002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
14#ifndef X86INSTRUCTIONINFO_H
15#define X86INSTRUCTIONINFO_H
16
Chris Lattner3501fea2003-01-14 22:00:31 +000017#include "llvm/Target/TargetInstrInfo.h"
Nicolas Geoffray52e724a2008-04-16 20:10:13 +000018#include "X86.h"
Chris Lattner72614082002-10-25 22:55:53 +000019#include "X86RegisterInfo.h"
Bill Wendling6259d512007-12-30 03:18:58 +000020#include "llvm/ADT/IndexedMap.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000021#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner72614082002-10-25 22:55:53 +000022
Brian Gaeked0fde302003-11-11 22:41:34 +000023namespace llvm {
Evan Cheng25ab6902006-09-08 06:48:29 +000024 class X86RegisterInfo;
Evan Chengaa3c1412006-05-30 21:45:53 +000025 class X86TargetMachine;
Brian Gaeked0fde302003-11-11 22:41:34 +000026
Chris Lattner7fbe9722006-10-20 17:42:20 +000027namespace X86 {
28 // X86 specific condition code. These correspond to X86_*_COND in
29 // X86InstrInfo.td. They must be kept in synch.
30 enum CondCode {
31 COND_A = 0,
32 COND_AE = 1,
33 COND_B = 2,
34 COND_BE = 3,
35 COND_E = 4,
36 COND_G = 5,
37 COND_GE = 6,
38 COND_L = 7,
39 COND_LE = 8,
40 COND_NE = 9,
41 COND_NO = 10,
42 COND_NP = 11,
43 COND_NS = 12,
44 COND_O = 13,
45 COND_P = 14,
46 COND_S = 15,
47 COND_INVALID
48 };
Christopher Lamb6634e262008-03-13 05:47:01 +000049
Chris Lattner7fbe9722006-10-20 17:42:20 +000050 // Turn condition code into conditional branch opcode.
51 unsigned GetCondBranchFromCond(CondCode CC);
Chris Lattner9cd68752006-10-21 05:52:40 +000052
53 /// GetOppositeBranchCondition - Return the inverse of the specified cond,
54 /// e.g. turning COND_E to COND_NE.
55 CondCode GetOppositeBranchCondition(X86::CondCode CC);
56
Chris Lattner7fbe9722006-10-20 17:42:20 +000057}
58
Chris Lattner9d177402002-10-30 01:09:34 +000059/// X86II - This namespace holds all of the target specific flags that
60/// instruction info tracks.
61///
62namespace X86II {
63 enum {
Chris Lattner6aab9cf2002-11-18 05:37:11 +000064 //===------------------------------------------------------------------===//
65 // Instruction types. These are the standard/most common forms for X86
66 // instructions.
67 //
68
Chris Lattner4c299f52002-12-25 05:09:59 +000069 // PseudoFrm - This represents an instruction that is a pseudo instruction
70 // or one that has not been implemented yet. It is illegal to code generate
71 // it, but tolerated for intermediate implementation stages.
72 Pseudo = 0,
73
Chris Lattner6aab9cf2002-11-18 05:37:11 +000074 /// Raw - This form is for instructions that don't have any operands, so
75 /// they are just a fixed opcode value, like 'leave'.
Chris Lattner4c299f52002-12-25 05:09:59 +000076 RawFrm = 1,
Misha Brukman0e0a7a452005-04-21 23:38:14 +000077
Chris Lattner6aab9cf2002-11-18 05:37:11 +000078 /// AddRegFrm - This form is used for instructions like 'push r32' that have
79 /// their one register operand added to their opcode.
Chris Lattner4c299f52002-12-25 05:09:59 +000080 AddRegFrm = 2,
Chris Lattner6aab9cf2002-11-18 05:37:11 +000081
82 /// MRMDestReg - This form is used for instructions that use the Mod/RM byte
83 /// to specify a destination, which in this case is a register.
84 ///
Chris Lattner4c299f52002-12-25 05:09:59 +000085 MRMDestReg = 3,
Chris Lattner6aab9cf2002-11-18 05:37:11 +000086
87 /// MRMDestMem - This form is used for instructions that use the Mod/RM byte
88 /// to specify a destination, which in this case is memory.
89 ///
Chris Lattner4c299f52002-12-25 05:09:59 +000090 MRMDestMem = 4,
Chris Lattner6aab9cf2002-11-18 05:37:11 +000091
92 /// MRMSrcReg - This form is used for instructions that use the Mod/RM byte
93 /// to specify a source, which in this case is a register.
94 ///
Chris Lattner4c299f52002-12-25 05:09:59 +000095 MRMSrcReg = 5,
Chris Lattner6aab9cf2002-11-18 05:37:11 +000096
97 /// MRMSrcMem - This form is used for instructions that use the Mod/RM byte
98 /// to specify a source, which in this case is memory.
99 ///
Chris Lattner4c299f52002-12-25 05:09:59 +0000100 MRMSrcMem = 6,
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000101
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000102 /// MRM[0-7][rm] - These forms are used to represent instructions that use
Chris Lattner85b39f22002-11-21 17:08:49 +0000103 /// a Mod/RM byte, and use the middle field to hold extended opcode
104 /// information. In the intel manual these are represented as /0, /1, ...
105 ///
Chris Lattner6aab9cf2002-11-18 05:37:11 +0000106
Chris Lattner85b39f22002-11-21 17:08:49 +0000107 // First, instructions that operate on a register r/m operand...
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000108 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19, // Format /0 /1 /2 /3
109 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23, // Format /4 /5 /6 /7
Chris Lattner85b39f22002-11-21 17:08:49 +0000110
111 // Next, instructions that operate on a memory r/m operand...
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000112 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27, // Format /0 /1 /2 /3
113 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31, // Format /4 /5 /6 /7
Chris Lattner85b39f22002-11-21 17:08:49 +0000114
Evan Cheng3c55c542006-02-01 06:13:50 +0000115 // MRMInitReg - This form is used for instructions whose source and
116 // destinations are the same register.
117 MRMInitReg = 32,
118
119 FormMask = 63,
Chris Lattner6aab9cf2002-11-18 05:37:11 +0000120
121 //===------------------------------------------------------------------===//
122 // Actual flags...
123
Chris Lattner11e53e32002-11-21 01:32:55 +0000124 // OpSize - Set if this instruction requires an operand size prefix (0x66),
125 // which most often indicates that the instruction operates on 16 bit data
126 // instead of 32 bit data.
Evan Cheng3c55c542006-02-01 06:13:50 +0000127 OpSize = 1 << 6,
Brian Gaeke86764d72002-12-05 08:30:40 +0000128
Evan Cheng25ab6902006-09-08 06:48:29 +0000129 // AsSize - Set if this instruction requires an operand size prefix (0x67),
130 // which most often indicates that the instruction address 16 bit address
131 // instead of 32 bit address (or 32 bit address in 64 bit mode).
132 AdSize = 1 << 7,
133
134 //===------------------------------------------------------------------===//
Chris Lattner4c299f52002-12-25 05:09:59 +0000135 // Op0Mask - There are several prefix bytes that are used to form two byte
Chris Lattner915e5e52004-02-12 17:53:22 +0000136 // opcodes. These are currently 0x0F, 0xF3, and 0xD8-0xDF. This mask is
137 // used to obtain the setting of this field. If no bits in this field is
138 // set, there is no prefix byte for obtaining a multibyte opcode.
Chris Lattner4c299f52002-12-25 05:09:59 +0000139 //
Evan Cheng25ab6902006-09-08 06:48:29 +0000140 Op0Shift = 8,
Chris Lattner2959b6e2003-08-06 15:32:20 +0000141 Op0Mask = 0xF << Op0Shift,
Chris Lattner4c299f52002-12-25 05:09:59 +0000142
143 // TB - TwoByte - Set if this instruction has a two byte opcode, which
144 // starts with a 0x0F byte before the real opcode.
Chris Lattner2959b6e2003-08-06 15:32:20 +0000145 TB = 1 << Op0Shift,
Chris Lattner4c299f52002-12-25 05:09:59 +0000146
Chris Lattner915e5e52004-02-12 17:53:22 +0000147 // REP - The 0xF3 prefix byte indicating repetition of the following
148 // instruction.
149 REP = 2 << Op0Shift,
150
Chris Lattner4c299f52002-12-25 05:09:59 +0000151 // D8-DF - These escape opcodes are used by the floating point unit. These
152 // values must remain sequential.
Chris Lattner915e5e52004-02-12 17:53:22 +0000153 D8 = 3 << Op0Shift, D9 = 4 << Op0Shift,
154 DA = 5 << Op0Shift, DB = 6 << Op0Shift,
155 DC = 7 << Op0Shift, DD = 8 << Op0Shift,
156 DE = 9 << Op0Shift, DF = 10 << Op0Shift,
Jeff Cohen9eb59ec2005-07-27 05:53:44 +0000157
Nate Begemanf63be7d2005-07-06 18:59:04 +0000158 // XS, XD - These prefix codes are for single and double precision scalar
159 // floating point operations performed in the SSE registers.
Bill Wendlingbb1ee052007-04-10 22:10:25 +0000160 XD = 11 << Op0Shift, XS = 12 << Op0Shift,
161
162 // T8, TA - Prefix after the 0x0F prefix.
163 T8 = 13 << Op0Shift, TA = 14 << Op0Shift,
Chris Lattner4c299f52002-12-25 05:09:59 +0000164
Chris Lattner0c514f42003-01-13 00:49:24 +0000165 //===------------------------------------------------------------------===//
Evan Cheng25ab6902006-09-08 06:48:29 +0000166 // REX_W - REX prefixes are instruction prefixes used in 64-bit mode.
167 // They are used to specify GPRs and SSE registers, 64-bit operand size,
168 // etc. We only cares about REX.W and REX.R bits and only the former is
169 // statically determined.
170 //
171 REXShift = 12,
172 REX_W = 1 << REXShift,
173
174 //===------------------------------------------------------------------===//
175 // This three-bit field describes the size of an immediate operand. Zero is
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000176 // unused so that we can tell if we forgot to set a value.
Evan Cheng25ab6902006-09-08 06:48:29 +0000177 ImmShift = 13,
178 ImmMask = 7 << ImmShift,
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000179 Imm8 = 1 << ImmShift,
180 Imm16 = 2 << ImmShift,
181 Imm32 = 3 << ImmShift,
Evan Cheng25ab6902006-09-08 06:48:29 +0000182 Imm64 = 4 << ImmShift,
Chris Lattner4c299f52002-12-25 05:09:59 +0000183
Chris Lattner0c514f42003-01-13 00:49:24 +0000184 //===------------------------------------------------------------------===//
185 // FP Instruction Classification... Zero is non-fp instruction.
186
Chris Lattner2959b6e2003-08-06 15:32:20 +0000187 // FPTypeMask - Mask for all of the FP types...
Evan Cheng25ab6902006-09-08 06:48:29 +0000188 FPTypeShift = 16,
Chris Lattner2959b6e2003-08-06 15:32:20 +0000189 FPTypeMask = 7 << FPTypeShift,
190
Chris Lattner79b13732004-01-30 22:24:18 +0000191 // NotFP - The default, set for instructions that do not use FP registers.
192 NotFP = 0 << FPTypeShift,
193
Chris Lattner0c514f42003-01-13 00:49:24 +0000194 // ZeroArgFP - 0 arg FP instruction which implicitly pushes ST(0), f.e. fld0
Chris Lattner2959b6e2003-08-06 15:32:20 +0000195 ZeroArgFP = 1 << FPTypeShift,
Chris Lattner0c514f42003-01-13 00:49:24 +0000196
197 // OneArgFP - 1 arg FP instructions which implicitly read ST(0), such as fst
Chris Lattner2959b6e2003-08-06 15:32:20 +0000198 OneArgFP = 2 << FPTypeShift,
Chris Lattner0c514f42003-01-13 00:49:24 +0000199
200 // OneArgFPRW - 1 arg FP instruction which implicitly read ST(0) and write a
201 // result back to ST(0). For example, fcos, fsqrt, etc.
202 //
Chris Lattner2959b6e2003-08-06 15:32:20 +0000203 OneArgFPRW = 3 << FPTypeShift,
Chris Lattner0c514f42003-01-13 00:49:24 +0000204
205 // TwoArgFP - 2 arg FP instructions which implicitly read ST(0), and an
206 // explicit argument, storing the result to either ST(0) or the implicit
207 // argument. For example: fadd, fsub, fmul, etc...
Chris Lattner2959b6e2003-08-06 15:32:20 +0000208 TwoArgFP = 4 << FPTypeShift,
Chris Lattner0c514f42003-01-13 00:49:24 +0000209
Chris Lattnerab8decc2004-06-11 04:41:24 +0000210 // CompareFP - 2 arg FP instructions which implicitly read ST(0) and an
211 // explicit argument, but have no destination. Example: fucom, fucomi, ...
212 CompareFP = 5 << FPTypeShift,
213
Chris Lattner1c54a852004-03-31 22:02:13 +0000214 // CondMovFP - "2 operand" floating point conditional move instructions.
Chris Lattnerab8decc2004-06-11 04:41:24 +0000215 CondMovFP = 6 << FPTypeShift,
Chris Lattner1c54a852004-03-31 22:02:13 +0000216
Chris Lattner0c514f42003-01-13 00:49:24 +0000217 // SpecialFP - Special instruction forms. Dispatch by opcode explicitly.
Chris Lattnerab8decc2004-06-11 04:41:24 +0000218 SpecialFP = 7 << FPTypeShift,
Chris Lattner0c514f42003-01-13 00:49:24 +0000219
Andrew Lenharthea7da502008-03-01 13:37:02 +0000220 // Lock prefix
221 LOCKShift = 19,
222 LOCK = 1 << LOCKShift,
223
Anton Korobeynikovef93cec2008-10-11 19:09:15 +0000224 // Segment override prefixes. Currently we just need ability to address
225 // stuff in gs and fs segments.
226 SegOvrShift = 20,
227 SegOvrMask = 3 << SegOvrShift,
228 FS = 1 << SegOvrShift,
229 GS = 2 << SegOvrShift,
230
231 // Bits 22 -> 23 are unused
Evan Cheng25ab6902006-09-08 06:48:29 +0000232 OpcodeShift = 24,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +0000233 OpcodeMask = 0xFF << OpcodeShift
Chris Lattner9d177402002-10-30 01:09:34 +0000234 };
235}
236
Anton Korobeynikov1c4b5ea2008-06-28 11:07:54 +0000237inline static bool isScale(const MachineOperand &MO) {
Dan Gohmand735b802008-10-03 15:45:36 +0000238 return MO.isImm() &&
Anton Korobeynikov1c4b5ea2008-06-28 11:07:54 +0000239 (MO.getImm() == 1 || MO.getImm() == 2 ||
240 MO.getImm() == 4 || MO.getImm() == 8);
241}
242
243inline static bool isMem(const MachineInstr *MI, unsigned Op) {
Dan Gohmand735b802008-10-03 15:45:36 +0000244 if (MI->getOperand(Op).isFI()) return true;
Anton Korobeynikov1c4b5ea2008-06-28 11:07:54 +0000245 return Op+4 <= MI->getNumOperands() &&
Dan Gohmand735b802008-10-03 15:45:36 +0000246 MI->getOperand(Op ).isReg() && isScale(MI->getOperand(Op+1)) &&
247 MI->getOperand(Op+2).isReg() &&
248 (MI->getOperand(Op+3).isImm() ||
249 MI->getOperand(Op+3).isGlobal() ||
250 MI->getOperand(Op+3).isCPI() ||
251 MI->getOperand(Op+3).isJTI());
Anton Korobeynikov1c4b5ea2008-06-28 11:07:54 +0000252}
253
Chris Lattner64105522008-01-01 01:03:04 +0000254class X86InstrInfo : public TargetInstrInfoImpl {
Evan Chengaa3c1412006-05-30 21:45:53 +0000255 X86TargetMachine &TM;
Chris Lattner72614082002-10-25 22:55:53 +0000256 const X86RegisterInfo RI;
Owen Anderson43dbe052008-01-07 01:35:02 +0000257
258 /// RegOp2MemOpTable2Addr, RegOp2MemOpTable0, RegOp2MemOpTable1,
259 /// RegOp2MemOpTable2 - Load / store folding opcode maps.
260 ///
261 DenseMap<unsigned*, unsigned> RegOp2MemOpTable2Addr;
262 DenseMap<unsigned*, unsigned> RegOp2MemOpTable0;
263 DenseMap<unsigned*, unsigned> RegOp2MemOpTable1;
264 DenseMap<unsigned*, unsigned> RegOp2MemOpTable2;
265
266 /// MemOp2RegOpTable - Load / store unfolding opcode map.
267 ///
268 DenseMap<unsigned*, std::pair<unsigned, unsigned> > MemOp2RegOpTable;
269
Chris Lattner72614082002-10-25 22:55:53 +0000270public:
Dan Gohman950a4c42008-03-25 22:06:05 +0000271 explicit X86InstrInfo(X86TargetMachine &tm);
Chris Lattner72614082002-10-25 22:55:53 +0000272
Chris Lattner3501fea2003-01-14 22:00:31 +0000273 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
Chris Lattner72614082002-10-25 22:55:53 +0000274 /// such, whenever a client has an instance of instruction info, it should
275 /// always be able to get register info as well (through this method).
276 ///
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000277 virtual const X86RegisterInfo &getRegisterInfo() const { return RI; }
Chris Lattner72614082002-10-25 22:55:53 +0000278
Alkis Evlogimenos5e300022003-12-28 17:35:08 +0000279 // Return true if the instruction is a register to register move and
280 // leave the source and dest operands in the passed parameters.
281 //
Chris Lattner40839602006-02-02 20:12:32 +0000282 bool isMoveInstr(const MachineInstr& MI, unsigned& sourceReg,
283 unsigned& destReg) const;
284 unsigned isLoadFromStackSlot(MachineInstr *MI, int &FrameIndex) const;
285 unsigned isStoreToStackSlot(MachineInstr *MI, int &FrameIndex) const;
Evan Chengca1267c2008-03-31 20:40:39 +0000286
Bill Wendling9f8fea32008-05-12 20:54:26 +0000287 bool isReallyTriviallyReMaterializable(const MachineInstr *MI) const;
Evan Chengca1267c2008-03-31 20:40:39 +0000288 void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
289 unsigned DestReg, const MachineInstr *Orig) const;
290
Chris Lattnera22edc82008-01-10 23:08:24 +0000291 bool isInvariantLoad(MachineInstr *MI) const;
Bill Wendling627c00b2007-12-17 23:07:56 +0000292
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000293 /// convertToThreeAddress - This method must be implemented by targets that
294 /// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
295 /// may be able to convert a two-address instruction into a true
296 /// three-address instruction on demand. This allows the X86 target (for
297 /// example) to convert ADD and SHL instructions into LEA instructions if they
298 /// would require register copies due to two-addressness.
299 ///
300 /// This method returns a null pointer if the transformation cannot be
301 /// performed, otherwise it returns the new instruction.
302 ///
Evan Chengba59a1e2006-12-01 21:52:58 +0000303 virtual MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI,
304 MachineBasicBlock::iterator &MBBI,
Owen Andersonf660c172008-07-02 23:41:07 +0000305 LiveVariables *LV) const;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000306
Chris Lattner41e431b2005-01-19 07:11:01 +0000307 /// commuteInstruction - We have a few instructions that must be hacked on to
308 /// commute them.
309 ///
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000310 virtual MachineInstr *commuteInstruction(MachineInstr *MI, bool NewMI) const;
Chris Lattner41e431b2005-01-19 07:11:01 +0000311
Chris Lattner7fbe9722006-10-20 17:42:20 +0000312 // Branch analysis.
Dale Johannesen318093b2007-06-14 22:03:45 +0000313 virtual bool isUnpredicatedTerminator(const MachineInstr* MI) const;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000314 virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
315 MachineBasicBlock *&FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000316 SmallVectorImpl<MachineOperand> &Cond) const;
Evan Cheng6ae36262007-05-18 00:18:17 +0000317 virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const;
318 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
319 MachineBasicBlock *FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000320 const SmallVectorImpl<MachineOperand> &Cond) const;
Owen Anderson940f83e2008-08-26 18:03:31 +0000321 virtual bool copyRegToReg(MachineBasicBlock &MBB,
Owen Andersond10fd972007-12-31 06:32:00 +0000322 MachineBasicBlock::iterator MI,
323 unsigned DestReg, unsigned SrcReg,
324 const TargetRegisterClass *DestRC,
325 const TargetRegisterClass *SrcRC) const;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000326 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
327 MachineBasicBlock::iterator MI,
328 unsigned SrcReg, bool isKill, int FrameIndex,
329 const TargetRegisterClass *RC) const;
330
331 virtual void storeRegToAddr(MachineFunction &MF, unsigned SrcReg, bool isKill,
332 SmallVectorImpl<MachineOperand> &Addr,
333 const TargetRegisterClass *RC,
334 SmallVectorImpl<MachineInstr*> &NewMIs) const;
335
336 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
337 MachineBasicBlock::iterator MI,
338 unsigned DestReg, int FrameIndex,
339 const TargetRegisterClass *RC) const;
340
341 virtual void loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
342 SmallVectorImpl<MachineOperand> &Addr,
343 const TargetRegisterClass *RC,
344 SmallVectorImpl<MachineInstr*> &NewMIs) const;
Owen Andersond94b6a12008-01-04 23:57:37 +0000345
346 virtual bool spillCalleeSavedRegisters(MachineBasicBlock &MBB,
347 MachineBasicBlock::iterator MI,
348 const std::vector<CalleeSavedInfo> &CSI) const;
349
350 virtual bool restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
351 MachineBasicBlock::iterator MI,
352 const std::vector<CalleeSavedInfo> &CSI) const;
353
Owen Anderson43dbe052008-01-07 01:35:02 +0000354 /// foldMemoryOperand - If this target supports it, fold a load or store of
355 /// the specified stack slot into the specified machine instruction for the
356 /// specified operand(s). If this is possible, the target should perform the
357 /// folding and return true, otherwise it should return false. If it folds
358 /// the instruction, it is likely that the MachineInstruction the iterator
359 /// references has been changed.
Evan Cheng5fd79d02008-02-08 21:20:40 +0000360 virtual MachineInstr* foldMemoryOperand(MachineFunction &MF,
361 MachineInstr* MI,
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000362 const SmallVectorImpl<unsigned> &Ops,
Owen Anderson43dbe052008-01-07 01:35:02 +0000363 int FrameIndex) const;
364
365 /// foldMemoryOperand - Same as the previous version except it allows folding
366 /// of any load and store from / to any address, not just from a specific
367 /// stack slot.
Evan Cheng5fd79d02008-02-08 21:20:40 +0000368 virtual MachineInstr* foldMemoryOperand(MachineFunction &MF,
369 MachineInstr* MI,
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000370 const SmallVectorImpl<unsigned> &Ops,
Owen Anderson43dbe052008-01-07 01:35:02 +0000371 MachineInstr* LoadMI) const;
372
373 /// canFoldMemoryOperand - Returns true if the specified load / store is
374 /// folding is possible.
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000375 virtual bool canFoldMemoryOperand(const MachineInstr*,
376 const SmallVectorImpl<unsigned> &) const;
Owen Anderson43dbe052008-01-07 01:35:02 +0000377
378 /// unfoldMemoryOperand - Separate a single instruction which folded a load or
379 /// a store or a load and a store into two or more instruction. If this is
380 /// possible, returns true as well as the new instructions by reference.
381 virtual bool unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
382 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
383 SmallVectorImpl<MachineInstr*> &NewMIs) const;
384
385 virtual bool unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
386 SmallVectorImpl<SDNode*> &NewNodes) const;
387
388 /// getOpcodeAfterMemoryUnfold - Returns the opcode of the would be new
389 /// instruction after load / store are unfolded from an instruction of the
390 /// specified opcode. It returns zero if the specified unfolding is not
391 /// possible.
392 virtual unsigned getOpcodeAfterMemoryUnfold(unsigned Opc,
393 bool UnfoldLoad, bool UnfoldStore) const;
394
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000395 virtual bool BlockHasNoFallThrough(const MachineBasicBlock &MBB) const;
Owen Anderson44eb65c2008-08-14 22:49:33 +0000396 virtual
397 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const;
Chris Lattner41e431b2005-01-19 07:11:01 +0000398
Evan Cheng25ab6902006-09-08 06:48:29 +0000399 const TargetRegisterClass *getPointerRegClass() const;
400
Chris Lattnerf21dfcd2002-11-18 06:56:24 +0000401 // getBaseOpcodeFor - This function returns the "base" X86 opcode for the
Duncan Sandsee465742007-08-29 19:01:20 +0000402 // specified machine instruction.
Chris Lattnerf21dfcd2002-11-18 06:56:24 +0000403 //
Chris Lattner749c6f62008-01-07 07:27:27 +0000404 unsigned char getBaseOpcodeFor(const TargetInstrDesc *TID) const {
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000405 return TID->TSFlags >> X86II::OpcodeShift;
Chris Lattner4d18d5c2003-08-03 21:56:22 +0000406 }
Chris Lattnercc8cd0c2008-01-07 02:48:55 +0000407 unsigned char getBaseOpcodeFor(unsigned Opcode) const {
Duncan Sandsee465742007-08-29 19:01:20 +0000408 return getBaseOpcodeFor(&get(Opcode));
409 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000410
411 static bool isX86_64NonExtLowByteReg(unsigned reg) {
412 return (reg == X86::SPL || reg == X86::BPL ||
413 reg == X86::SIL || reg == X86::DIL);
414 }
415
416 static unsigned sizeOfImm(const TargetInstrDesc *Desc);
417 static unsigned getX86RegNum(unsigned RegNo);
418 static bool isX86_64ExtendedReg(const MachineOperand &MO);
419 static unsigned determineREX(const MachineInstr &MI);
420
421 /// GetInstSize - Returns the size of the specified MachineInstr.
422 ///
423 virtual unsigned GetInstSizeInBytes(const MachineInstr *MI) const;
Owen Anderson43dbe052008-01-07 01:35:02 +0000424
Dan Gohman57c3dac2008-09-30 00:58:23 +0000425 /// getGlobalBaseReg - Return a virtual register initialized with the
426 /// the global base register value. Output instructions required to
427 /// initialize the register in the function entry block, if necessary.
Dan Gohman8b746962008-09-23 18:22:58 +0000428 ///
Dan Gohman57c3dac2008-09-30 00:58:23 +0000429 unsigned getGlobalBaseReg(MachineFunction *MF) const;
Dan Gohman8b746962008-09-23 18:22:58 +0000430
Owen Anderson43dbe052008-01-07 01:35:02 +0000431private:
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000432 MachineInstr* foldMemoryOperand(MachineFunction &MF,
433 MachineInstr* MI,
434 unsigned OpNum,
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000435 const SmallVector<MachineOperand,4> &MOs) const;
Chris Lattner72614082002-10-25 22:55:53 +0000436};
437
Brian Gaeked0fde302003-11-11 22:41:34 +0000438} // End llvm namespace
439
Chris Lattner72614082002-10-25 22:55:53 +0000440#endif