blob: 0865ab841adb5e81156c06035baf76a84f2e8fec [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenge5ad88e2008-12-10 21:54:21 +000015#include "ARMAddressingModes.h"
16#include "ARMConstantPoolValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000019#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson9adc0ab2009-07-14 23:09:55 +000024#include "llvm/LLVMContext.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
28#include "llvm/CodeGen/SelectionDAG.h"
29#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000030#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000031#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000032#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
35#include "llvm/Support/raw_ostream.h"
36
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000037using namespace llvm;
38
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000039//===--------------------------------------------------------------------===//
40/// ARMDAGToDAGISel - ARM specific code to select ARM machine
41/// instructions for SelectionDAG operations.
42///
43namespace {
44class ARMDAGToDAGISel : public SelectionDAGISel {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000045 ARMBaseTargetMachine &TM;
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000046
Evan Chenga8e29892007-01-19 07:51:42 +000047 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
48 /// make the right decision when generating code for different targets.
49 const ARMSubtarget *Subtarget;
50
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000051public:
Bob Wilson522ce972009-09-28 14:30:20 +000052 explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm,
53 CodeGenOpt::Level OptLevel)
54 : SelectionDAGISel(tm, OptLevel), TM(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000055 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056 }
57
Evan Chenga8e29892007-01-19 07:51:42 +000058 virtual const char *getPassName() const {
59 return "ARM Instruction Selection";
Anton Korobeynikov52237112009-06-17 18:13:58 +000060 }
61
62 /// getI32Imm - Return a target constant with the specified value, of type i32.
63 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +000064 return CurDAG->getTargetConstant(Imm, MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000065 }
66
Dan Gohman475871a2008-07-27 21:46:04 +000067 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000068 virtual void InstructionSelect();
Evan Cheng055b0312009-06-29 07:51:04 +000069 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
70 SDValue &B, SDValue &C);
Dan Gohman475871a2008-07-27 21:46:04 +000071 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
72 SDValue &Offset, SDValue &Opc);
73 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
74 SDValue &Offset, SDValue &Opc);
75 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
76 SDValue &Offset, SDValue &Opc);
77 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
78 SDValue &Offset, SDValue &Opc);
Anton Korobeynikovbaf31082009-08-08 13:35:48 +000079 bool SelectAddrMode4(SDValue Op, SDValue N, SDValue &Addr,
80 SDValue &Mode);
Dan Gohman475871a2008-07-27 21:46:04 +000081 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
82 SDValue &Offset);
Bob Wilson8b024a52009-07-01 23:16:05 +000083 bool SelectAddrMode6(SDValue Op, SDValue N, SDValue &Addr, SDValue &Update,
84 SDValue &Opc);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000085
Dan Gohman475871a2008-07-27 21:46:04 +000086 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
Bob Wilson8b024a52009-07-01 23:16:05 +000087 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000088
Dan Gohman475871a2008-07-27 21:46:04 +000089 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
90 SDValue &Offset);
91 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
92 SDValue &Base, SDValue &OffImm,
93 SDValue &Offset);
94 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
95 SDValue &OffImm, SDValue &Offset);
96 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
97 SDValue &OffImm, SDValue &Offset);
98 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
99 SDValue &OffImm, SDValue &Offset);
100 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
101 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +0000102
Evan Cheng9cb9e672009-06-27 02:26:13 +0000103 bool SelectT2ShifterOperandReg(SDValue Op, SDValue N,
104 SDValue &BaseReg, SDValue &Opc);
Evan Cheng055b0312009-06-29 07:51:04 +0000105 bool SelectT2AddrModeImm12(SDValue Op, SDValue N, SDValue &Base,
106 SDValue &OffImm);
107 bool SelectT2AddrModeImm8(SDValue Op, SDValue N, SDValue &Base,
108 SDValue &OffImm);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000109 bool SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
110 SDValue &OffImm);
David Goodwin6647cea2009-06-30 22:50:01 +0000111 bool SelectT2AddrModeImm8s4(SDValue Op, SDValue N, SDValue &Base,
112 SDValue &OffImm);
Evan Cheng055b0312009-06-29 07:51:04 +0000113 bool SelectT2AddrModeSoReg(SDValue Op, SDValue N, SDValue &Base,
114 SDValue &OffReg, SDValue &ShImm);
115
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000116 // Include the pieces autogenerated from the target description.
117#include "ARMGenDAGISel.inc"
Bob Wilson224c2442009-05-19 05:53:42 +0000118
119private:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000120 /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for
121 /// ARM.
Evan Chengaf4550f2009-07-02 01:23:32 +0000122 SDNode *SelectARMIndexedLoad(SDValue Op);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000123 SDNode *SelectT2IndexedLoad(SDValue Op);
124
Evan Cheng86198642009-08-07 00:34:42 +0000125 /// SelectDYN_ALLOC - Select dynamic alloc for Thumb.
126 SDNode *SelectDYN_ALLOC(SDValue Op);
Evan Chengaf4550f2009-07-02 01:23:32 +0000127
128 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
129 /// inline asm expressions.
130 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
131 char ConstraintCode,
132 std::vector<SDValue> &OutOps);
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000133
134 /// PairDRegs - Insert a pair of double registers into an implicit def to
135 /// form a quad register.
136 SDNode *PairDRegs(EVT VT, SDValue V0, SDValue V1);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000137};
Evan Chenga8e29892007-01-19 07:51:42 +0000138}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000139
Dan Gohmanf350b272008-08-23 02:25:05 +0000140void ARMDAGToDAGISel::InstructionSelect() {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000141 DEBUG(BB->dump());
142
David Greene8ad4c002008-10-27 21:56:29 +0000143 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +0000144 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000145}
146
Evan Cheng055b0312009-06-29 07:51:04 +0000147bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
148 SDValue N,
149 SDValue &BaseReg,
150 SDValue &ShReg,
151 SDValue &Opc) {
152 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
153
154 // Don't match base register only case. That is matched to a separate
155 // lower complexity pattern with explicit register operand.
156 if (ShOpcVal == ARM_AM::no_shift) return false;
Jim Grosbach764ab522009-08-11 15:33:49 +0000157
Evan Cheng055b0312009-06-29 07:51:04 +0000158 BaseReg = N.getOperand(0);
159 unsigned ShImmVal = 0;
160 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 ShReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000162 ShImmVal = RHS->getZExtValue() & 31;
163 } else {
164 ShReg = N.getOperand(1);
165 }
166 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000168 return true;
169}
170
Dan Gohman475871a2008-07-27 21:46:04 +0000171bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
172 SDValue &Base, SDValue &Offset,
173 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000174 if (N.getOpcode() == ISD::MUL) {
175 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
176 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000177 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000178 if (RHSC & 1) {
179 RHSC = RHSC & ~1;
180 ARM_AM::AddrOpc AddSub = ARM_AM::add;
181 if (RHSC < 0) {
182 AddSub = ARM_AM::sub;
183 RHSC = - RHSC;
184 }
185 if (isPowerOf2_32(RHSC)) {
186 unsigned ShAmt = Log2_32(RHSC);
187 Base = Offset = N.getOperand(0);
188 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
189 ARM_AM::lsl),
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 MVT::i32);
Evan Chenga13fd102007-03-13 21:05:54 +0000191 return true;
192 }
193 }
194 }
195 }
196
Evan Chenga8e29892007-01-19 07:51:42 +0000197 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
198 Base = N;
199 if (N.getOpcode() == ISD::FrameIndex) {
200 int FI = cast<FrameIndexSDNode>(N)->getIndex();
201 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
202 } else if (N.getOpcode() == ARMISD::Wrapper) {
203 Base = N.getOperand(0);
204 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000206 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
207 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000209 return true;
210 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000211
Evan Chenga8e29892007-01-19 07:51:42 +0000212 // Match simple R +/- imm12 operands.
213 if (N.getOpcode() == ISD::ADD)
214 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000216 if ((RHSC >= 0 && RHSC < 0x1000) ||
217 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000218 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000219 if (Base.getOpcode() == ISD::FrameIndex) {
220 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
221 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
222 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000224
225 ARM_AM::AddrOpc AddSub = ARM_AM::add;
226 if (RHSC < 0) {
227 AddSub = ARM_AM::sub;
228 RHSC = - RHSC;
229 }
230 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000231 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000233 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000234 }
Evan Chenga8e29892007-01-19 07:51:42 +0000235 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000236
Evan Chenga8e29892007-01-19 07:51:42 +0000237 // Otherwise this is R +/- [possibly shifted] R
238 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
239 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
240 unsigned ShAmt = 0;
Jim Grosbach764ab522009-08-11 15:33:49 +0000241
Evan Chenga8e29892007-01-19 07:51:42 +0000242 Base = N.getOperand(0);
243 Offset = N.getOperand(1);
Jim Grosbach764ab522009-08-11 15:33:49 +0000244
Evan Chenga8e29892007-01-19 07:51:42 +0000245 if (ShOpcVal != ARM_AM::no_shift) {
246 // Check to see if the RHS of the shift is a constant, if not, we can't fold
247 // it.
248 if (ConstantSDNode *Sh =
249 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000250 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000251 Offset = N.getOperand(1).getOperand(0);
252 } else {
253 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000254 }
255 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000256
Evan Chenga8e29892007-01-19 07:51:42 +0000257 // Try matching (R shl C) + (R).
258 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
259 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
260 if (ShOpcVal != ARM_AM::no_shift) {
261 // Check to see if the RHS of the shift is a constant, if not, we can't
262 // fold it.
263 if (ConstantSDNode *Sh =
264 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000265 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000266 Offset = N.getOperand(0).getOperand(0);
267 Base = N.getOperand(1);
268 } else {
269 ShOpcVal = ARM_AM::no_shift;
270 }
271 }
272 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000273
Evan Chenga8e29892007-01-19 07:51:42 +0000274 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000276 return true;
277}
278
Dan Gohman475871a2008-07-27 21:46:04 +0000279bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
280 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000281 unsigned Opcode = Op.getOpcode();
282 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
283 ? cast<LoadSDNode>(Op)->getAddressingMode()
284 : cast<StoreSDNode>(Op)->getAddressingMode();
285 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
286 ? ARM_AM::add : ARM_AM::sub;
287 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000288 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000289 if (Val >= 0 && Val < 0x1000) { // 12 bits.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000291 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
292 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000294 return true;
295 }
296 }
297
298 Offset = N;
299 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
300 unsigned ShAmt = 0;
301 if (ShOpcVal != ARM_AM::no_shift) {
302 // Check to see if the RHS of the shift is a constant, if not, we can't fold
303 // it.
304 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000305 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000306 Offset = N.getOperand(0);
307 } else {
308 ShOpcVal = ARM_AM::no_shift;
309 }
310 }
311
312 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000314 return true;
315}
316
Evan Chenga8e29892007-01-19 07:51:42 +0000317
Dan Gohman475871a2008-07-27 21:46:04 +0000318bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
319 SDValue &Base, SDValue &Offset,
320 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000321 if (N.getOpcode() == ISD::SUB) {
322 // X - C is canonicalize to X + -C, no need to handle it here.
323 Base = N.getOperand(0);
324 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000326 return true;
327 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000328
Evan Chenga8e29892007-01-19 07:51:42 +0000329 if (N.getOpcode() != ISD::ADD) {
330 Base = N;
331 if (N.getOpcode() == ISD::FrameIndex) {
332 int FI = cast<FrameIndexSDNode>(N)->getIndex();
333 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
334 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 Offset = CurDAG->getRegister(0, MVT::i32);
336 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000337 return true;
338 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000339
Evan Chenga8e29892007-01-19 07:51:42 +0000340 // If the RHS is +/- imm8, fold into addr mode.
341 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000342 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000343 if ((RHSC >= 0 && RHSC < 256) ||
344 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000345 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000346 if (Base.getOpcode() == ISD::FrameIndex) {
347 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
348 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
349 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000351
352 ARM_AM::AddrOpc AddSub = ARM_AM::add;
353 if (RHSC < 0) {
354 AddSub = ARM_AM::sub;
355 RHSC = - RHSC;
356 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000358 return true;
359 }
360 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000361
Evan Chenga8e29892007-01-19 07:51:42 +0000362 Base = N.getOperand(0);
363 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000365 return true;
366}
367
Dan Gohman475871a2008-07-27 21:46:04 +0000368bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
369 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000370 unsigned Opcode = Op.getOpcode();
371 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
372 ? cast<LoadSDNode>(Op)->getAddressingMode()
373 : cast<StoreSDNode>(Op)->getAddressingMode();
374 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
375 ? ARM_AM::add : ARM_AM::sub;
376 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000377 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000378 if (Val >= 0 && Val < 256) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 Offset = CurDAG->getRegister(0, MVT::i32);
380 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000381 return true;
382 }
383 }
384
385 Offset = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000387 return true;
388}
389
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000390bool ARMDAGToDAGISel::SelectAddrMode4(SDValue Op, SDValue N,
391 SDValue &Addr, SDValue &Mode) {
392 Addr = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 Mode = CurDAG->getTargetConstant(0, MVT::i32);
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000394 return true;
395}
Evan Chenga8e29892007-01-19 07:51:42 +0000396
Dan Gohman475871a2008-07-27 21:46:04 +0000397bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
398 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000399 if (N.getOpcode() != ISD::ADD) {
400 Base = N;
401 if (N.getOpcode() == ISD::FrameIndex) {
402 int FI = cast<FrameIndexSDNode>(N)->getIndex();
403 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
404 } else if (N.getOpcode() == ARMISD::Wrapper) {
405 Base = N.getOperand(0);
406 }
407 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000409 return true;
410 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000411
Evan Chenga8e29892007-01-19 07:51:42 +0000412 // If the RHS is +/- imm8, fold into addr mode.
413 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000414 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000415 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
416 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000417 if ((RHSC >= 0 && RHSC < 256) ||
418 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000419 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000420 if (Base.getOpcode() == ISD::FrameIndex) {
421 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
422 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
423 }
424
425 ARM_AM::AddrOpc AddSub = ARM_AM::add;
426 if (RHSC < 0) {
427 AddSub = ARM_AM::sub;
428 RHSC = - RHSC;
429 }
430 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000432 return true;
433 }
434 }
435 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000436
Evan Chenga8e29892007-01-19 07:51:42 +0000437 Base = N;
438 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000440 return true;
441}
442
Bob Wilson8b024a52009-07-01 23:16:05 +0000443bool ARMDAGToDAGISel::SelectAddrMode6(SDValue Op, SDValue N,
444 SDValue &Addr, SDValue &Update,
445 SDValue &Opc) {
446 Addr = N;
447 // The optional writeback is handled in ARMLoadStoreOpt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 Update = CurDAG->getRegister(0, MVT::i32);
449 Opc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(false), MVT::i32);
Bob Wilson8b024a52009-07-01 23:16:05 +0000450 return true;
451}
452
Dan Gohman475871a2008-07-27 21:46:04 +0000453bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
Evan Chengbba9f5f2009-08-14 19:01:37 +0000454 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000455 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
456 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000457 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000458 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000460 return true;
461 }
462 return false;
463}
464
Dan Gohman475871a2008-07-27 21:46:04 +0000465bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
466 SDValue &Base, SDValue &Offset){
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000467 // FIXME dl should come from the parent load or store, not the address
468 DebugLoc dl = Op.getDebugLoc();
Evan Chengc38f2bc2007-01-23 22:59:13 +0000469 if (N.getOpcode() != ISD::ADD) {
Evan Cheng2f297df2009-07-11 07:08:13 +0000470 ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N);
471 if (!NC || NC->getZExtValue() != 0)
472 return false;
473
474 Base = Offset = N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000475 return true;
476 }
477
Evan Chenga8e29892007-01-19 07:51:42 +0000478 Base = N.getOperand(0);
479 Offset = N.getOperand(1);
480 return true;
481}
482
Evan Cheng79d43262007-01-24 02:21:22 +0000483bool
Dan Gohman475871a2008-07-27 21:46:04 +0000484ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
485 unsigned Scale, SDValue &Base,
486 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000487 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000488 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000489 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
490 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000491 if (N.getOpcode() == ARMISD::Wrapper &&
492 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
493 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000494 }
495
Evan Chenga8e29892007-01-19 07:51:42 +0000496 if (N.getOpcode() != ISD::ADD) {
497 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000498 Offset = CurDAG->getRegister(0, MVT::i32);
499 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000500 return true;
501 }
502
Evan Chengad0e4652007-02-06 00:22:06 +0000503 // Thumb does not have [sp, r] address mode.
504 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
505 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
506 if ((LHSR && LHSR->getReg() == ARM::SP) ||
507 (RHSR && RHSR->getReg() == ARM::SP)) {
508 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 Offset = CurDAG->getRegister(0, MVT::i32);
510 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengad0e4652007-02-06 00:22:06 +0000511 return true;
512 }
513
Evan Chenga8e29892007-01-19 07:51:42 +0000514 // If the RHS is + imm5 * scale, fold into addr mode.
515 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000516 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000517 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
518 RHSC /= Scale;
519 if (RHSC >= 0 && RHSC < 32) {
520 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 Offset = CurDAG->getRegister(0, MVT::i32);
522 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000523 return true;
524 }
525 }
526 }
527
Evan Chengc38f2bc2007-01-23 22:59:13 +0000528 Base = N.getOperand(0);
529 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000531 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000532}
533
Dan Gohman475871a2008-07-27 21:46:04 +0000534bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
535 SDValue &Base, SDValue &OffImm,
536 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000537 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000538}
539
Dan Gohman475871a2008-07-27 21:46:04 +0000540bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
541 SDValue &Base, SDValue &OffImm,
542 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000543 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000544}
545
Dan Gohman475871a2008-07-27 21:46:04 +0000546bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
547 SDValue &Base, SDValue &OffImm,
548 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000549 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000550}
551
Dan Gohman475871a2008-07-27 21:46:04 +0000552bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
553 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000554 if (N.getOpcode() == ISD::FrameIndex) {
555 int FI = cast<FrameIndexSDNode>(N)->getIndex();
556 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000558 return true;
559 }
Evan Cheng79d43262007-01-24 02:21:22 +0000560
Evan Chengad0e4652007-02-06 00:22:06 +0000561 if (N.getOpcode() != ISD::ADD)
562 return false;
563
564 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000565 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
566 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000567 // If the RHS is + imm8 * scale, fold into addr mode.
568 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000569 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000570 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
571 RHSC >>= 2;
572 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000573 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000574 if (Base.getOpcode() == ISD::FrameIndex) {
575 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
576 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
577 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng79d43262007-01-24 02:21:22 +0000579 return true;
580 }
581 }
582 }
583 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000584
Evan Chenga8e29892007-01-19 07:51:42 +0000585 return false;
586}
587
Evan Cheng9cb9e672009-06-27 02:26:13 +0000588bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue Op, SDValue N,
589 SDValue &BaseReg,
590 SDValue &Opc) {
591 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
592
593 // Don't match base register only case. That is matched to a separate
594 // lower complexity pattern with explicit register operand.
595 if (ShOpcVal == ARM_AM::no_shift) return false;
596
597 BaseReg = N.getOperand(0);
598 unsigned ShImmVal = 0;
599 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
600 ShImmVal = RHS->getZExtValue() & 31;
601 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
602 return true;
603 }
604
605 return false;
606}
607
Evan Cheng055b0312009-06-29 07:51:04 +0000608bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue Op, SDValue N,
609 SDValue &Base, SDValue &OffImm) {
610 // Match simple R + imm12 operands.
David Goodwin31e7eba2009-07-20 15:55:39 +0000611
Evan Cheng3a214252009-08-11 08:52:18 +0000612 // Base only.
613 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
David Goodwin31e7eba2009-07-20 15:55:39 +0000614 if (N.getOpcode() == ISD::FrameIndex) {
Evan Cheng3a214252009-08-11 08:52:18 +0000615 // Match frame index...
David Goodwin31e7eba2009-07-20 15:55:39 +0000616 int FI = cast<FrameIndexSDNode>(N)->getIndex();
617 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
David Goodwin31e7eba2009-07-20 15:55:39 +0000619 return true;
Evan Cheng3a214252009-08-11 08:52:18 +0000620 } else if (N.getOpcode() == ARMISD::Wrapper) {
621 Base = N.getOperand(0);
622 if (Base.getOpcode() == ISD::TargetConstantPool)
623 return false; // We want to select t2LDRpci instead.
624 } else
625 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +0000627 return true;
David Goodwin31e7eba2009-07-20 15:55:39 +0000628 }
Evan Cheng055b0312009-06-29 07:51:04 +0000629
630 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Evan Cheng3a214252009-08-11 08:52:18 +0000631 if (SelectT2AddrModeImm8(Op, N, Base, OffImm))
632 // Let t2LDRi8 handle (R - imm8).
633 return false;
634
Evan Cheng055b0312009-06-29 07:51:04 +0000635 int RHSC = (int)RHS->getZExtValue();
David Goodwind8c95b52009-07-30 18:56:48 +0000636 if (N.getOpcode() == ISD::SUB)
637 RHSC = -RHSC;
638
639 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned)
Evan Cheng055b0312009-06-29 07:51:04 +0000640 Base = N.getOperand(0);
David Goodwind8c95b52009-07-30 18:56:48 +0000641 if (Base.getOpcode() == ISD::FrameIndex) {
642 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
643 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
644 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000646 return true;
647 }
648 }
649
Evan Cheng3a214252009-08-11 08:52:18 +0000650 // Base only.
651 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000652 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +0000653 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000654}
655
656bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue Op, SDValue N,
657 SDValue &Base, SDValue &OffImm) {
David Goodwind8c95b52009-07-30 18:56:48 +0000658 // Match simple R - imm8 operands.
Evan Cheng3a214252009-08-11 08:52:18 +0000659 if (N.getOpcode() == ISD::ADD || N.getOpcode() == ISD::SUB) {
David Goodwin07337c02009-07-30 22:45:52 +0000660 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
661 int RHSC = (int)RHS->getSExtValue();
662 if (N.getOpcode() == ISD::SUB)
663 RHSC = -RHSC;
Jim Grosbach764ab522009-08-11 15:33:49 +0000664
Evan Cheng3a214252009-08-11 08:52:18 +0000665 if ((RHSC >= -255) && (RHSC < 0)) { // 8 bits (always negative)
666 Base = N.getOperand(0);
David Goodwin07337c02009-07-30 22:45:52 +0000667 if (Base.getOpcode() == ISD::FrameIndex) {
668 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
669 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
670 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
David Goodwin07337c02009-07-30 22:45:52 +0000672 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000673 }
Evan Cheng055b0312009-06-29 07:51:04 +0000674 }
675 }
676
677 return false;
678}
679
Evan Chenge88d5ce2009-07-02 07:28:31 +0000680bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
681 SDValue &OffImm){
682 unsigned Opcode = Op.getOpcode();
683 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
684 ? cast<LoadSDNode>(Op)->getAddressingMode()
685 : cast<StoreSDNode>(Op)->getAddressingMode();
686 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N)) {
687 int RHSC = (int)RHS->getZExtValue();
688 if (RHSC >= 0 && RHSC < 0x100) { // 8 bits.
David Goodwin4cb73522009-07-14 21:29:29 +0000689 OffImm = ((AM == ISD::PRE_INC) || (AM == ISD::POST_INC))
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 ? CurDAG->getTargetConstant(RHSC, MVT::i32)
691 : CurDAG->getTargetConstant(-RHSC, MVT::i32);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000692 return true;
693 }
694 }
695
696 return false;
697}
698
David Goodwin6647cea2009-06-30 22:50:01 +0000699bool ARMDAGToDAGISel::SelectT2AddrModeImm8s4(SDValue Op, SDValue N,
700 SDValue &Base, SDValue &OffImm) {
701 if (N.getOpcode() == ISD::ADD) {
702 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
703 int RHSC = (int)RHS->getZExtValue();
Evan Cheng5c874172009-07-09 22:21:59 +0000704 if (((RHSC & 0x3) == 0) &&
705 ((RHSC >= 0 && RHSC < 0x400) || (RHSC < 0 && RHSC > -0x400))) { // 8 bits.
David Goodwin6647cea2009-06-30 22:50:01 +0000706 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
David Goodwin6647cea2009-06-30 22:50:01 +0000708 return true;
709 }
710 }
711 } else if (N.getOpcode() == ISD::SUB) {
712 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
713 int RHSC = (int)RHS->getZExtValue();
714 if (((RHSC & 0x3) == 0) && (RHSC >= 0 && RHSC < 0x400)) { // 8 bits.
715 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000716 OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32);
David Goodwin6647cea2009-06-30 22:50:01 +0000717 return true;
718 }
719 }
720 }
721
722 return false;
723}
724
Evan Cheng055b0312009-06-29 07:51:04 +0000725bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue Op, SDValue N,
726 SDValue &Base,
727 SDValue &OffReg, SDValue &ShImm) {
Evan Cheng3a214252009-08-11 08:52:18 +0000728 // (R - imm8) should be handled by t2LDRi8. The rest are handled by t2LDRi12.
729 if (N.getOpcode() != ISD::ADD)
730 return false;
Evan Cheng055b0312009-06-29 07:51:04 +0000731
Evan Cheng3a214252009-08-11 08:52:18 +0000732 // Leave (R + imm12) for t2LDRi12, (R - imm8) for t2LDRi8.
733 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
734 int RHSC = (int)RHS->getZExtValue();
735 if (RHSC >= 0 && RHSC < 0x1000) // 12 bits (unsigned)
736 return false;
737 else if (RHSC < 0 && RHSC >= -255) // 8 bits
David Goodwind8c95b52009-07-30 18:56:48 +0000738 return false;
739 }
740
Evan Cheng055b0312009-06-29 07:51:04 +0000741 // Look for (R + R) or (R + (R << [1,2,3])).
742 unsigned ShAmt = 0;
743 Base = N.getOperand(0);
744 OffReg = N.getOperand(1);
745
746 // Swap if it is ((R << c) + R).
747 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg);
748 if (ShOpcVal != ARM_AM::lsl) {
749 ShOpcVal = ARM_AM::getShiftOpcForNode(Base);
750 if (ShOpcVal == ARM_AM::lsl)
751 std::swap(Base, OffReg);
Jim Grosbach764ab522009-08-11 15:33:49 +0000752 }
753
Evan Cheng055b0312009-06-29 07:51:04 +0000754 if (ShOpcVal == ARM_AM::lsl) {
755 // Check to see if the RHS of the shift is a constant, if not, we can't fold
756 // it.
757 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) {
758 ShAmt = Sh->getZExtValue();
759 if (ShAmt >= 4) {
760 ShAmt = 0;
761 ShOpcVal = ARM_AM::no_shift;
762 } else
763 OffReg = OffReg.getOperand(0);
764 } else {
765 ShOpcVal = ARM_AM::no_shift;
766 }
David Goodwin7ecc8502009-07-15 15:50:19 +0000767 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000768
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000770
771 return true;
772}
773
774//===--------------------------------------------------------------------===//
775
Evan Chengee568cf2007-07-05 07:15:27 +0000776/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000777static inline SDValue getAL(SelectionDAG *CurDAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000778 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
Evan Cheng44bec522007-05-15 01:29:07 +0000779}
780
Evan Chengaf4550f2009-07-02 01:23:32 +0000781SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDValue Op) {
782 LoadSDNode *LD = cast<LoadSDNode>(Op);
783 ISD::MemIndexedMode AM = LD->getAddressingMode();
784 if (AM == ISD::UNINDEXED)
785 return NULL;
786
Owen Andersone50ed302009-08-10 22:56:29 +0000787 EVT LoadedVT = LD->getMemoryVT();
Evan Chengaf4550f2009-07-02 01:23:32 +0000788 SDValue Offset, AMOpc;
789 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
790 unsigned Opcode = 0;
791 bool Match = false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 if (LoadedVT == MVT::i32 &&
Evan Chengaf4550f2009-07-02 01:23:32 +0000793 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
794 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
795 Match = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000796 } else if (LoadedVT == MVT::i16 &&
Evan Chengaf4550f2009-07-02 01:23:32 +0000797 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
798 Match = true;
799 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
800 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
801 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
Evan Chengaf4550f2009-07-02 01:23:32 +0000803 if (LD->getExtensionType() == ISD::SEXTLOAD) {
804 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
805 Match = true;
806 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
807 }
808 } else {
809 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
810 Match = true;
811 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
812 }
813 }
814 }
815
816 if (Match) {
817 SDValue Chain = LD->getChain();
818 SDValue Base = LD->getBasePtr();
819 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 CurDAG->getRegister(0, MVT::i32), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +0000821 return CurDAG->getMachineNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
822 MVT::Other, Ops, 6);
Evan Chengaf4550f2009-07-02 01:23:32 +0000823 }
824
825 return NULL;
826}
827
Evan Chenge88d5ce2009-07-02 07:28:31 +0000828SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDValue Op) {
829 LoadSDNode *LD = cast<LoadSDNode>(Op);
830 ISD::MemIndexedMode AM = LD->getAddressingMode();
831 if (AM == ISD::UNINDEXED)
832 return NULL;
833
Owen Andersone50ed302009-08-10 22:56:29 +0000834 EVT LoadedVT = LD->getMemoryVT();
Evan Cheng4fbb9962009-07-02 23:16:11 +0000835 bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000836 SDValue Offset;
837 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
838 unsigned Opcode = 0;
839 bool Match = false;
840 if (SelectT2AddrModeImm8Offset(Op, LD->getOffset(), Offset)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 switch (LoadedVT.getSimpleVT().SimpleTy) {
842 case MVT::i32:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000843 Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST;
844 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 case MVT::i16:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000846 if (isSExtLd)
847 Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST;
848 else
849 Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000850 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000851 case MVT::i8:
852 case MVT::i1:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000853 if (isSExtLd)
854 Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST;
855 else
856 Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000857 break;
858 default:
859 return NULL;
860 }
861 Match = true;
862 }
863
864 if (Match) {
865 SDValue Chain = LD->getChain();
866 SDValue Base = LD->getBasePtr();
867 SDValue Ops[]= { Base, Offset, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000868 CurDAG->getRegister(0, MVT::i32), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +0000869 return CurDAG->getMachineNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
870 MVT::Other, Ops, 5);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000871 }
872
873 return NULL;
874}
875
Evan Cheng86198642009-08-07 00:34:42 +0000876SDNode *ARMDAGToDAGISel::SelectDYN_ALLOC(SDValue Op) {
877 SDNode *N = Op.getNode();
878 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +0000879 EVT VT = Op.getValueType();
Evan Cheng86198642009-08-07 00:34:42 +0000880 SDValue Chain = Op.getOperand(0);
881 SDValue Size = Op.getOperand(1);
882 SDValue Align = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000883 SDValue SP = CurDAG->getRegister(ARM::SP, MVT::i32);
Evan Cheng86198642009-08-07 00:34:42 +0000884 int32_t AlignVal = cast<ConstantSDNode>(Align)->getSExtValue();
885 if (AlignVal < 0)
886 // We need to align the stack. Use Thumb1 tAND which is the only thumb
887 // instruction that can read and write SP. This matches to a pseudo
888 // instruction that has a chain to ensure the result is written back to
889 // the stack pointer.
Dan Gohman602b0c82009-09-25 18:54:59 +0000890 SP = SDValue(CurDAG->getMachineNode(ARM::tANDsp, dl, VT, SP, Align), 0);
Evan Cheng86198642009-08-07 00:34:42 +0000891
892 bool isC = isa<ConstantSDNode>(Size);
893 uint32_t C = isC ? cast<ConstantSDNode>(Size)->getZExtValue() : ~0UL;
894 // Handle the most common case for both Thumb1 and Thumb2:
895 // tSUBspi - immediate is between 0 ... 508 inclusive.
896 if (C <= 508 && ((C & 3) == 0))
897 // FIXME: tSUBspi encode scale 4 implicitly.
Owen Anderson825b72b2009-08-11 20:47:22 +0000898 return CurDAG->SelectNodeTo(N, ARM::tSUBspi_, VT, MVT::Other, SP,
899 CurDAG->getTargetConstant(C/4, MVT::i32),
Evan Cheng86198642009-08-07 00:34:42 +0000900 Chain);
901
902 if (Subtarget->isThumb1Only()) {
Evan Chengb89030a2009-08-11 23:00:31 +0000903 // Use tADDspr since Thumb1 does not have a sub r, sp, r. ARMISelLowering
Evan Cheng86198642009-08-07 00:34:42 +0000904 // should have negated the size operand already. FIXME: We can't insert
905 // new target independent node at this stage so we are forced to negate
Jim Grosbach764ab522009-08-11 15:33:49 +0000906 // it earlier. Is there a better solution?
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 return CurDAG->SelectNodeTo(N, ARM::tADDspr_, VT, MVT::Other, SP, Size,
Evan Cheng86198642009-08-07 00:34:42 +0000908 Chain);
909 } else if (Subtarget->isThumb2()) {
910 if (isC && Predicate_t2_so_imm(Size.getNode())) {
911 // t2SUBrSPi
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
913 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi_, VT, MVT::Other, Ops, 3);
Evan Cheng86198642009-08-07 00:34:42 +0000914 } else if (isC && Predicate_imm0_4095(Size.getNode())) {
915 // t2SUBrSPi12
Owen Anderson825b72b2009-08-11 20:47:22 +0000916 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
917 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi12_, VT, MVT::Other, Ops, 3);
Evan Cheng86198642009-08-07 00:34:42 +0000918 } else {
919 // t2SUBrSPs
920 SDValue Ops[] = { SP, Size,
921 getI32Imm(ARM_AM::getSORegOpc(ARM_AM::lsl,0)), Chain };
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPs_, VT, MVT::Other, Ops, 4);
Evan Cheng86198642009-08-07 00:34:42 +0000923 }
924 }
925
926 // FIXME: Add ADD / SUB sp instructions for ARM.
927 return 0;
928}
Evan Chenga8e29892007-01-19 07:51:42 +0000929
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000930/// PairDRegs - Insert a pair of double registers into an implicit def to
931/// form a quad register.
932SDNode *ARMDAGToDAGISel::PairDRegs(EVT VT, SDValue V0, SDValue V1) {
933 DebugLoc dl = V0.getNode()->getDebugLoc();
934 SDValue Undef =
935 SDValue(CurDAG->getMachineNode(TargetInstrInfo::IMPLICIT_DEF, dl, VT), 0);
936 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::DSUBREG_0, MVT::i32);
937 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::DSUBREG_1, MVT::i32);
938 SDNode *Pair = CurDAG->getMachineNode(TargetInstrInfo::INSERT_SUBREG, dl,
939 VT, Undef, V0, SubReg0);
940 return CurDAG->getMachineNode(TargetInstrInfo::INSERT_SUBREG, dl,
941 VT, SDValue(Pair, 0), V1, SubReg1);
942}
943
Dan Gohman475871a2008-07-27 21:46:04 +0000944SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000945 SDNode *N = Op.getNode();
Dale Johannesened2eee62009-02-06 01:31:28 +0000946 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000947
Dan Gohmane8be6c62008-07-17 19:10:17 +0000948 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +0000949 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000950
951 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000952 default: break;
953 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000954 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000955 bool UseCP = true;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000956 if (Subtarget->hasThumb2())
957 // Thumb2-aware targets have the MOVT instruction, so all immediates can
958 // be done with MOV + MOVT, at worst.
959 UseCP = 0;
960 else {
961 if (Subtarget->isThumb()) {
Bob Wilsone64e3cf2009-06-22 17:29:13 +0000962 UseCP = (Val > 255 && // MOV
963 ~Val > 255 && // MOV + MVN
964 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000965 } else
966 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
967 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
968 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
969 }
970
Evan Chenga8e29892007-01-19 07:51:42 +0000971 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +0000972 SDValue CPIdx =
Owen Anderson1d0be152009-08-13 21:58:54 +0000973 CurDAG->getTargetConstantPool(ConstantInt::get(
974 Type::getInt32Ty(*CurDAG->getContext()), Val),
Evan Chenga8e29892007-01-19 07:51:42 +0000975 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +0000976
977 SDNode *ResNode;
Evan Cheng446c4282009-07-11 06:43:01 +0000978 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 SDValue Pred = CurDAG->getTargetConstant(0xEULL, MVT::i32);
980 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng446c4282009-07-11 06:43:01 +0000981 SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() };
Dan Gohman602b0c82009-09-25 18:54:59 +0000982 ResNode = CurDAG->getMachineNode(ARM::tLDRcp, dl, MVT::i32, MVT::Other,
983 Ops, 4);
Evan Cheng446c4282009-07-11 06:43:01 +0000984 } else {
Dan Gohman475871a2008-07-27 21:46:04 +0000985 SDValue Ops[] = {
Jim Grosbach764ab522009-08-11 15:33:49 +0000986 CPIdx,
Owen Anderson825b72b2009-08-11 20:47:22 +0000987 CurDAG->getRegister(0, MVT::i32),
988 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000989 getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000990 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +0000991 CurDAG->getEntryNode()
992 };
Dan Gohman602b0c82009-09-25 18:54:59 +0000993 ResNode=CurDAG->getMachineNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
994 Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +0000995 }
Dan Gohman475871a2008-07-27 21:46:04 +0000996 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +0000997 return NULL;
998 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000999
Evan Chenga8e29892007-01-19 07:51:42 +00001000 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001001 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001002 }
Rafael Espindolaf819a492006-11-09 13:58:55 +00001003 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +00001004 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001005 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +00001006 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
David Goodwinf1daf7d2009-07-08 23:10:31 +00001007 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001008 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
1009 CurDAG->getTargetConstant(0, MVT::i32));
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001010 } else {
David Goodwin419c6152009-07-14 18:48:51 +00001011 unsigned Opc = ((Subtarget->isThumb() && Subtarget->hasThumb2()) ?
1012 ARM::t2ADDri : ARM::ADDri);
Owen Anderson825b72b2009-08-11 20:47:22 +00001013 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
1014 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1015 CurDAG->getRegister(0, MVT::i32) };
1016 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001017 }
Evan Chenga8e29892007-01-19 07:51:42 +00001018 }
Evan Cheng86198642009-08-07 00:34:42 +00001019 case ARMISD::DYN_ALLOC:
1020 return SelectDYN_ALLOC(Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001021 case ISD::MUL:
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001022 if (Subtarget->isThumb1Only())
Evan Cheng79d43262007-01-24 02:21:22 +00001023 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001024 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001025 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001026 if (!RHSV) break;
1027 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001028 unsigned ShImm = Log2_32(RHSV-1);
1029 if (ShImm >= 32)
1030 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001031 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001032 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00001033 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
1034 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001035 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001036 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001037 return CurDAG->SelectNodeTo(N, ARM::t2ADDrs, MVT::i32, Ops, 6);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001038 } else {
1039 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001040 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001041 }
Evan Chenga8e29892007-01-19 07:51:42 +00001042 }
1043 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001044 unsigned ShImm = Log2_32(RHSV+1);
1045 if (ShImm >= 32)
1046 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001047 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001048 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00001049 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
1050 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001051 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001052 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001053 return CurDAG->SelectNodeTo(N, ARM::t2RSBrs, MVT::i32, Ops, 5);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001054 } else {
1055 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001056 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001057 }
Evan Chenga8e29892007-01-19 07:51:42 +00001058 }
1059 }
1060 break;
1061 case ARMISD::FMRRD:
Dan Gohman602b0c82009-09-25 18:54:59 +00001062 return CurDAG->getMachineNode(ARM::FMRRD, dl, MVT::i32, MVT::i32,
1063 Op.getOperand(0), getAL(CurDAG),
1064 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +00001065 case ISD::UMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001066 if (Subtarget->isThumb1Only())
1067 break;
1068 if (Subtarget->isThumb()) {
1069 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001070 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1071 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001072 return CurDAG->getMachineNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32, Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001073 } else {
1074 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001075 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1076 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001077 return CurDAG->getMachineNode(ARM::UMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001078 }
Evan Chengee568cf2007-07-05 07:15:27 +00001079 }
Dan Gohman525178c2007-10-08 18:33:35 +00001080 case ISD::SMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001081 if (Subtarget->isThumb1Only())
1082 break;
1083 if (Subtarget->isThumb()) {
1084 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001085 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001086 return CurDAG->getMachineNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32, Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001087 } else {
1088 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001089 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1090 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001091 return CurDAG->getMachineNode(ARM::SMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001092 }
Evan Chengee568cf2007-07-05 07:15:27 +00001093 }
Evan Chenga8e29892007-01-19 07:51:42 +00001094 case ISD::LOAD: {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001095 SDNode *ResNode = 0;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001096 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00001097 ResNode = SelectT2IndexedLoad(Op);
1098 else
1099 ResNode = SelectARMIndexedLoad(Op);
Evan Chengaf4550f2009-07-02 01:23:32 +00001100 if (ResNode)
1101 return ResNode;
Evan Chenga8e29892007-01-19 07:51:42 +00001102 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001103 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001104 }
Evan Chengee568cf2007-07-05 07:15:27 +00001105 case ARMISD::BRCOND: {
1106 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1107 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1108 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001109
Evan Chengee568cf2007-07-05 07:15:27 +00001110 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1111 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
1112 // Pattern complexity = 6 cost = 1 size = 0
1113
David Goodwin5e47a9a2009-06-30 18:04:13 +00001114 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1115 // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1116 // Pattern complexity = 6 cost = 1 size = 0
1117
Jim Grosbach764ab522009-08-11 15:33:49 +00001118 unsigned Opc = Subtarget->isThumb() ?
David Goodwin5e47a9a2009-06-30 18:04:13 +00001119 ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +00001120 SDValue Chain = Op.getOperand(0);
1121 SDValue N1 = Op.getOperand(1);
1122 SDValue N2 = Op.getOperand(2);
1123 SDValue N3 = Op.getOperand(3);
1124 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001125 assert(N1.getOpcode() == ISD::BasicBlock);
1126 assert(N2.getOpcode() == ISD::Constant);
1127 assert(N3.getOpcode() == ISD::Register);
1128
Dan Gohman475871a2008-07-27 21:46:04 +00001129 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001130 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001131 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001132 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dan Gohman602b0c82009-09-25 18:54:59 +00001133 SDNode *ResNode = CurDAG->getMachineNode(Opc, dl, MVT::Other,
1134 MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +00001135 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001136 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +00001137 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001138 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +00001139 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001140 ReplaceUses(SDValue(Op.getNode(), 0), SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +00001141 return NULL;
1142 }
1143 case ARMISD::CMOV: {
Owen Andersone50ed302009-08-10 22:56:29 +00001144 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001145 SDValue N0 = Op.getOperand(0);
1146 SDValue N1 = Op.getOperand(1);
1147 SDValue N2 = Op.getOperand(2);
1148 SDValue N3 = Op.getOperand(3);
1149 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001150 assert(N2.getOpcode() == ISD::Constant);
1151 assert(N3.getOpcode() == ISD::Register);
1152
Owen Anderson825b72b2009-08-11 20:47:22 +00001153 if (!Subtarget->isThumb1Only() && VT == MVT::i32) {
Evan Chenge253c952009-07-07 20:39:03 +00001154 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1155 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1156 // Pattern complexity = 18 cost = 1 size = 0
1157 SDValue CPTmp0;
1158 SDValue CPTmp1;
1159 SDValue CPTmp2;
1160 if (Subtarget->isThumb()) {
1161 if (SelectT2ShifterOperandReg(Op, N1, CPTmp0, CPTmp1)) {
Evan Cheng13f8b362009-08-01 01:43:45 +00001162 unsigned SOVal = cast<ConstantSDNode>(CPTmp1)->getZExtValue();
1163 unsigned SOShOp = ARM_AM::getSORegShOp(SOVal);
1164 unsigned Opc = 0;
1165 switch (SOShOp) {
1166 case ARM_AM::lsl: Opc = ARM::t2MOVCClsl; break;
1167 case ARM_AM::lsr: Opc = ARM::t2MOVCClsr; break;
1168 case ARM_AM::asr: Opc = ARM::t2MOVCCasr; break;
1169 case ARM_AM::ror: Opc = ARM::t2MOVCCror; break;
1170 default:
1171 llvm_unreachable("Unknown so_reg opcode!");
1172 break;
1173 }
1174 SDValue SOShImm =
Owen Anderson825b72b2009-08-11 20:47:22 +00001175 CurDAG->getTargetConstant(ARM_AM::getSORegOffset(SOVal), MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001176 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1177 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001178 MVT::i32);
Evan Cheng13f8b362009-08-01 01:43:45 +00001179 SDValue Ops[] = { N0, CPTmp0, SOShImm, Tmp2, N3, InFlag };
Owen Anderson825b72b2009-08-11 20:47:22 +00001180 return CurDAG->SelectNodeTo(Op.getNode(), Opc, MVT::i32,Ops, 6);
Evan Chenge253c952009-07-07 20:39:03 +00001181 }
1182 } else {
1183 if (SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
1184 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1185 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001186 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001187 SDValue Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
1188 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001189 ARM::MOVCCs, MVT::i32, Ops, 7);
Evan Chenge253c952009-07-07 20:39:03 +00001190 }
1191 }
Evan Chengee568cf2007-07-05 07:15:27 +00001192
Evan Chenge253c952009-07-07 20:39:03 +00001193 // Pattern: (ARMcmov:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001194 // (imm:i32)<<P:Predicate_so_imm>>:$true,
Evan Chenge253c952009-07-07 20:39:03 +00001195 // (imm:i32):$cc)
1196 // Emits: (MOVCCi:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001197 // (so_imm:i32 (imm:i32):$true), (imm:i32):$cc)
Evan Chenge253c952009-07-07 20:39:03 +00001198 // Pattern complexity = 10 cost = 1 size = 0
1199 if (N3.getOpcode() == ISD::Constant) {
1200 if (Subtarget->isThumb()) {
1201 if (Predicate_t2_so_imm(N3.getNode())) {
1202 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1203 cast<ConstantSDNode>(N1)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001204 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001205 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1206 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001207 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001208 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1209 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001210 ARM::t2MOVCCi, MVT::i32, Ops, 5);
Evan Chenge253c952009-07-07 20:39:03 +00001211 }
1212 } else {
1213 if (Predicate_so_imm(N3.getNode())) {
1214 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1215 cast<ConstantSDNode>(N1)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001216 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001217 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1218 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001219 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001220 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1221 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001222 ARM::MOVCCi, MVT::i32, Ops, 5);
Evan Chenge253c952009-07-07 20:39:03 +00001223 }
1224 }
1225 }
Evan Chengee568cf2007-07-05 07:15:27 +00001226 }
1227
1228 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1229 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1230 // Pattern complexity = 6 cost = 1 size = 0
1231 //
1232 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1233 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1234 // Pattern complexity = 6 cost = 11 size = 0
1235 //
1236 // Also FCPYScc and FCPYDcc.
Dan Gohman475871a2008-07-27 21:46:04 +00001237 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001238 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001239 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001240 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001241 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001242 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengee568cf2007-07-05 07:15:27 +00001243 default: assert(false && "Illegal conditional move type!");
1244 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001245 case MVT::i32:
Evan Chenge253c952009-07-07 20:39:03 +00001246 Opc = Subtarget->isThumb()
Evan Cheng007ea272009-08-12 05:17:19 +00001247 ? (Subtarget->hasThumb2() ? ARM::t2MOVCCr : ARM::tMOVCCr_pseudo)
Evan Chenge253c952009-07-07 20:39:03 +00001248 : ARM::MOVCCr;
Evan Chengee568cf2007-07-05 07:15:27 +00001249 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001250 case MVT::f32:
Evan Chengee568cf2007-07-05 07:15:27 +00001251 Opc = ARM::FCPYScc;
1252 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001253 case MVT::f64:
Evan Chengee568cf2007-07-05 07:15:27 +00001254 Opc = ARM::FCPYDcc;
Jim Grosbach764ab522009-08-11 15:33:49 +00001255 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001256 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001257 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001258 }
1259 case ARMISD::CNEG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001260 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001261 SDValue N0 = Op.getOperand(0);
1262 SDValue N1 = Op.getOperand(1);
1263 SDValue N2 = Op.getOperand(2);
1264 SDValue N3 = Op.getOperand(3);
1265 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001266 assert(N2.getOpcode() == ISD::Constant);
1267 assert(N3.getOpcode() == ISD::Register);
1268
Dan Gohman475871a2008-07-27 21:46:04 +00001269 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001270 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001271 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001272 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001273 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001274 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengee568cf2007-07-05 07:15:27 +00001275 default: assert(false && "Illegal conditional move type!");
1276 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001277 case MVT::f32:
Evan Chengee568cf2007-07-05 07:15:27 +00001278 Opc = ARM::FNEGScc;
1279 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001280 case MVT::f64:
Evan Chengee568cf2007-07-05 07:15:27 +00001281 Opc = ARM::FNEGDcc;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001282 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001283 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001284 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001285 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001286
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001287 case ARMISD::VZIP: {
1288 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001289 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001290 switch (VT.getSimpleVT().SimpleTy) {
1291 default: return NULL;
1292 case MVT::v8i8: Opc = ARM::VZIPd8; break;
1293 case MVT::v4i16: Opc = ARM::VZIPd16; break;
1294 case MVT::v2f32:
1295 case MVT::v2i32: Opc = ARM::VZIPd32; break;
1296 case MVT::v16i8: Opc = ARM::VZIPq8; break;
1297 case MVT::v8i16: Opc = ARM::VZIPq16; break;
1298 case MVT::v4f32:
1299 case MVT::v4i32: Opc = ARM::VZIPq32; break;
1300 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001301 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1302 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001303 }
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001304 case ARMISD::VUZP: {
1305 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001306 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001307 switch (VT.getSimpleVT().SimpleTy) {
1308 default: return NULL;
1309 case MVT::v8i8: Opc = ARM::VUZPd8; break;
1310 case MVT::v4i16: Opc = ARM::VUZPd16; break;
1311 case MVT::v2f32:
1312 case MVT::v2i32: Opc = ARM::VUZPd32; break;
1313 case MVT::v16i8: Opc = ARM::VUZPq8; break;
1314 case MVT::v8i16: Opc = ARM::VUZPq16; break;
1315 case MVT::v4f32:
1316 case MVT::v4i32: Opc = ARM::VUZPq32; break;
1317 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001318 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1319 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001320 }
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001321 case ARMISD::VTRN: {
1322 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001323 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001324 switch (VT.getSimpleVT().SimpleTy) {
1325 default: return NULL;
1326 case MVT::v8i8: Opc = ARM::VTRNd8; break;
1327 case MVT::v4i16: Opc = ARM::VTRNd16; break;
1328 case MVT::v2f32:
1329 case MVT::v2i32: Opc = ARM::VTRNd32; break;
1330 case MVT::v16i8: Opc = ARM::VTRNq8; break;
1331 case MVT::v8i16: Opc = ARM::VTRNq16; break;
1332 case MVT::v4f32:
1333 case MVT::v4i32: Opc = ARM::VTRNq32; break;
1334 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001335 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1336 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001337 }
Bob Wilson31fb12f2009-08-26 17:39:53 +00001338
1339 case ISD::INTRINSIC_VOID:
1340 case ISD::INTRINSIC_W_CHAIN: {
1341 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
1342 EVT VT = N->getValueType(0);
1343 unsigned Opc = 0;
1344
1345 switch (IntNo) {
1346 default:
1347 break;
1348
1349 case Intrinsic::arm_neon_vld2: {
1350 SDValue MemAddr, MemUpdate, MemOpc;
1351 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1352 return NULL;
Bob Wilson3bf12ab2009-10-06 22:01:59 +00001353 EVT RegVT = VT;
Bob Wilson31fb12f2009-08-26 17:39:53 +00001354 switch (VT.getSimpleVT().SimpleTy) {
1355 default: llvm_unreachable("unhandled vld2 type");
1356 case MVT::v8i8: Opc = ARM::VLD2d8; break;
1357 case MVT::v4i16: Opc = ARM::VLD2d16; break;
1358 case MVT::v2f32:
1359 case MVT::v2i32: Opc = ARM::VLD2d32; break;
Bob Wilson3bf12ab2009-10-06 22:01:59 +00001360 case MVT::v16i8: Opc = ARM::VLD2q8; RegVT = MVT::v8i8; break;
1361 case MVT::v8i16: Opc = ARM::VLD2q16; RegVT = MVT::v4i16; break;
1362 case MVT::v4f32: Opc = ARM::VLD2q32; RegVT = MVT::v2f32; break;
1363 case MVT::v4i32: Opc = ARM::VLD2q32; RegVT = MVT::v2i32; break;
Bob Wilson31fb12f2009-08-26 17:39:53 +00001364 }
1365 SDValue Chain = N->getOperand(0);
1366 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain };
Bob Wilson3bf12ab2009-10-06 22:01:59 +00001367 if (RegVT == VT)
1368 return CurDAG->getMachineNode(Opc, dl, VT, VT, MVT::Other, Ops, 4);
1369
1370 // Quad registers are loaded as pairs of double registers.
1371 std::vector<EVT> ResTys(4, RegVT);
1372 ResTys.push_back(MVT::Other);
1373 SDNode *VLd = CurDAG->getMachineNode(Opc, dl, ResTys, Ops, 4);
1374 SDNode *Q0 = PairDRegs(VT, SDValue(VLd, 0), SDValue(VLd, 1));
1375 SDNode *Q1 = PairDRegs(VT, SDValue(VLd, 2), SDValue(VLd, 3));
1376 ReplaceUses(SDValue(N, 0), SDValue(Q0, 0));
1377 ReplaceUses(SDValue(N, 1), SDValue(Q1, 0));
1378 ReplaceUses(SDValue(N, 2), SDValue(VLd, 4));
1379 return NULL;
Bob Wilson31fb12f2009-08-26 17:39:53 +00001380 }
1381
1382 case Intrinsic::arm_neon_vld3: {
1383 SDValue MemAddr, MemUpdate, MemOpc;
1384 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1385 return NULL;
1386 switch (VT.getSimpleVT().SimpleTy) {
1387 default: llvm_unreachable("unhandled vld3 type");
1388 case MVT::v8i8: Opc = ARM::VLD3d8; break;
1389 case MVT::v4i16: Opc = ARM::VLD3d16; break;
1390 case MVT::v2f32:
1391 case MVT::v2i32: Opc = ARM::VLD3d32; break;
1392 }
1393 SDValue Chain = N->getOperand(0);
1394 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +00001395 return CurDAG->getMachineNode(Opc, dl, VT, VT, VT, MVT::Other, Ops, 4);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001396 }
1397
1398 case Intrinsic::arm_neon_vld4: {
1399 SDValue MemAddr, MemUpdate, MemOpc;
1400 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1401 return NULL;
1402 switch (VT.getSimpleVT().SimpleTy) {
1403 default: llvm_unreachable("unhandled vld4 type");
1404 case MVT::v8i8: Opc = ARM::VLD4d8; break;
1405 case MVT::v4i16: Opc = ARM::VLD4d16; break;
1406 case MVT::v2f32:
1407 case MVT::v2i32: Opc = ARM::VLD4d32; break;
1408 }
1409 SDValue Chain = N->getOperand(0);
1410 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain };
1411 std::vector<EVT> ResTys(4, VT);
1412 ResTys.push_back(MVT::Other);
Dan Gohman602b0c82009-09-25 18:54:59 +00001413 return CurDAG->getMachineNode(Opc, dl, ResTys, Ops, 4);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001414 }
1415
Bob Wilson243fcc52009-09-01 04:26:28 +00001416 case Intrinsic::arm_neon_vld2lane: {
1417 SDValue MemAddr, MemUpdate, MemOpc;
1418 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1419 return NULL;
1420 switch (VT.getSimpleVT().SimpleTy) {
1421 default: llvm_unreachable("unhandled vld2lane type");
1422 case MVT::v8i8: Opc = ARM::VLD2LNd8; break;
1423 case MVT::v4i16: Opc = ARM::VLD2LNd16; break;
1424 case MVT::v2f32:
1425 case MVT::v2i32: Opc = ARM::VLD2LNd32; break;
1426 }
1427 SDValue Chain = N->getOperand(0);
1428 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1429 N->getOperand(3), N->getOperand(4),
1430 N->getOperand(5), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +00001431 return CurDAG->getMachineNode(Opc, dl, VT, VT, MVT::Other, Ops, 7);
Bob Wilson243fcc52009-09-01 04:26:28 +00001432 }
1433
1434 case Intrinsic::arm_neon_vld3lane: {
1435 SDValue MemAddr, MemUpdate, MemOpc;
1436 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1437 return NULL;
1438 switch (VT.getSimpleVT().SimpleTy) {
1439 default: llvm_unreachable("unhandled vld3lane type");
1440 case MVT::v8i8: Opc = ARM::VLD3LNd8; break;
1441 case MVT::v4i16: Opc = ARM::VLD3LNd16; break;
1442 case MVT::v2f32:
1443 case MVT::v2i32: Opc = ARM::VLD3LNd32; break;
1444 }
1445 SDValue Chain = N->getOperand(0);
1446 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1447 N->getOperand(3), N->getOperand(4),
1448 N->getOperand(5), N->getOperand(6), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +00001449 return CurDAG->getMachineNode(Opc, dl, VT, VT, VT, MVT::Other, Ops, 8);
Bob Wilson243fcc52009-09-01 04:26:28 +00001450 }
1451
1452 case Intrinsic::arm_neon_vld4lane: {
1453 SDValue MemAddr, MemUpdate, MemOpc;
1454 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1455 return NULL;
1456 switch (VT.getSimpleVT().SimpleTy) {
1457 default: llvm_unreachable("unhandled vld4lane type");
1458 case MVT::v8i8: Opc = ARM::VLD4LNd8; break;
1459 case MVT::v4i16: Opc = ARM::VLD4LNd16; break;
1460 case MVT::v2f32:
1461 case MVT::v2i32: Opc = ARM::VLD4LNd32; break;
1462 }
1463 SDValue Chain = N->getOperand(0);
1464 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1465 N->getOperand(3), N->getOperand(4),
1466 N->getOperand(5), N->getOperand(6),
1467 N->getOperand(7), Chain };
1468 std::vector<EVT> ResTys(4, VT);
1469 ResTys.push_back(MVT::Other);
Dan Gohman602b0c82009-09-25 18:54:59 +00001470 return CurDAG->getMachineNode(Opc, dl, ResTys, Ops, 9);
Bob Wilson243fcc52009-09-01 04:26:28 +00001471 }
1472
Bob Wilson31fb12f2009-08-26 17:39:53 +00001473 case Intrinsic::arm_neon_vst2: {
1474 SDValue MemAddr, MemUpdate, MemOpc;
1475 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1476 return NULL;
1477 switch (N->getOperand(3).getValueType().getSimpleVT().SimpleTy) {
1478 default: llvm_unreachable("unhandled vst2 type");
1479 case MVT::v8i8: Opc = ARM::VST2d8; break;
1480 case MVT::v4i16: Opc = ARM::VST2d16; break;
1481 case MVT::v2f32:
1482 case MVT::v2i32: Opc = ARM::VST2d32; break;
1483 }
1484 SDValue Chain = N->getOperand(0);
1485 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1486 N->getOperand(3), N->getOperand(4), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +00001487 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 6);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001488 }
1489
1490 case Intrinsic::arm_neon_vst3: {
1491 SDValue MemAddr, MemUpdate, MemOpc;
1492 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1493 return NULL;
1494 switch (N->getOperand(3).getValueType().getSimpleVT().SimpleTy) {
1495 default: llvm_unreachable("unhandled vst3 type");
1496 case MVT::v8i8: Opc = ARM::VST3d8; break;
1497 case MVT::v4i16: Opc = ARM::VST3d16; break;
1498 case MVT::v2f32:
1499 case MVT::v2i32: Opc = ARM::VST3d32; break;
1500 }
1501 SDValue Chain = N->getOperand(0);
1502 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1503 N->getOperand(3), N->getOperand(4),
1504 N->getOperand(5), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +00001505 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 7);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001506 }
1507
1508 case Intrinsic::arm_neon_vst4: {
1509 SDValue MemAddr, MemUpdate, MemOpc;
1510 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1511 return NULL;
1512 switch (N->getOperand(3).getValueType().getSimpleVT().SimpleTy) {
1513 default: llvm_unreachable("unhandled vst4 type");
1514 case MVT::v8i8: Opc = ARM::VST4d8; break;
1515 case MVT::v4i16: Opc = ARM::VST4d16; break;
1516 case MVT::v2f32:
1517 case MVT::v2i32: Opc = ARM::VST4d32; break;
1518 }
1519 SDValue Chain = N->getOperand(0);
1520 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1521 N->getOperand(3), N->getOperand(4),
1522 N->getOperand(5), N->getOperand(6), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +00001523 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 8);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001524 }
Bob Wilson8a3198b2009-09-01 18:51:56 +00001525
1526 case Intrinsic::arm_neon_vst2lane: {
1527 SDValue MemAddr, MemUpdate, MemOpc;
1528 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1529 return NULL;
1530 switch (N->getOperand(3).getValueType().getSimpleVT().SimpleTy) {
1531 default: llvm_unreachable("unhandled vst2lane type");
1532 case MVT::v8i8: Opc = ARM::VST2LNd8; break;
1533 case MVT::v4i16: Opc = ARM::VST2LNd16; break;
1534 case MVT::v2f32:
1535 case MVT::v2i32: Opc = ARM::VST2LNd32; break;
1536 }
1537 SDValue Chain = N->getOperand(0);
1538 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1539 N->getOperand(3), N->getOperand(4),
1540 N->getOperand(5), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +00001541 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 7);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001542 }
1543
1544 case Intrinsic::arm_neon_vst3lane: {
1545 SDValue MemAddr, MemUpdate, MemOpc;
1546 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1547 return NULL;
1548 switch (N->getOperand(3).getValueType().getSimpleVT().SimpleTy) {
1549 default: llvm_unreachable("unhandled vst3lane type");
1550 case MVT::v8i8: Opc = ARM::VST3LNd8; break;
1551 case MVT::v4i16: Opc = ARM::VST3LNd16; break;
1552 case MVT::v2f32:
1553 case MVT::v2i32: Opc = ARM::VST3LNd32; break;
1554 }
1555 SDValue Chain = N->getOperand(0);
1556 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1557 N->getOperand(3), N->getOperand(4),
1558 N->getOperand(5), N->getOperand(6), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +00001559 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 8);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001560 }
1561
1562 case Intrinsic::arm_neon_vst4lane: {
1563 SDValue MemAddr, MemUpdate, MemOpc;
1564 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1565 return NULL;
1566 switch (N->getOperand(3).getValueType().getSimpleVT().SimpleTy) {
1567 default: llvm_unreachable("unhandled vst4lane type");
1568 case MVT::v8i8: Opc = ARM::VST4LNd8; break;
1569 case MVT::v4i16: Opc = ARM::VST4LNd16; break;
1570 case MVT::v2f32:
1571 case MVT::v2i32: Opc = ARM::VST4LNd32; break;
1572 }
1573 SDValue Chain = N->getOperand(0);
1574 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1575 N->getOperand(3), N->getOperand(4),
1576 N->getOperand(5), N->getOperand(6),
1577 N->getOperand(7), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +00001578 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 9);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001579 }
Bob Wilson31fb12f2009-08-26 17:39:53 +00001580 }
1581 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001582 }
1583
Evan Chenga8e29892007-01-19 07:51:42 +00001584 return SelectCode(Op);
1585}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001586
Bob Wilson224c2442009-05-19 05:53:42 +00001587bool ARMDAGToDAGISel::
1588SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
1589 std::vector<SDValue> &OutOps) {
1590 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
1591
1592 SDValue Base, Offset, Opc;
1593 if (!SelectAddrMode2(Op, Op, Base, Offset, Opc))
1594 return true;
Jim Grosbach764ab522009-08-11 15:33:49 +00001595
Bob Wilson224c2442009-05-19 05:53:42 +00001596 OutOps.push_back(Base);
1597 OutOps.push_back(Offset);
1598 OutOps.push_back(Opc);
1599 return false;
1600}
1601
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001602/// createARMISelDag - This pass converts a legalized DAG into a
1603/// ARM-specific DAG, ready for instruction scheduling.
1604///
Bob Wilson522ce972009-09-28 14:30:20 +00001605FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM,
1606 CodeGenOpt::Level OptLevel) {
1607 return new ARMDAGToDAGISel(TM, OptLevel);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001608}