blob: 70365e2babfd821763f29368c0730da4bd40e1dd [file] [log] [blame]
Evan Chenga9c20912006-01-21 02:32:06 +00001//===---- ScheduleDAG.cpp - Implement the ScheduleDAG class ---------------===//
Chris Lattnerd32b2362005-08-18 18:45:24 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerd32b2362005-08-18 18:45:24 +00007//
8//===----------------------------------------------------------------------===//
9//
Jim Laskeye6b90fb2005-09-26 21:57:04 +000010// This implements a simple two pass scheduler. The first pass attempts to push
11// backward any lengthy instructions and critical paths. The second pass packs
12// instructions into semi-optimal time slots.
Chris Lattnerd32b2362005-08-18 18:45:24 +000013//
14//===----------------------------------------------------------------------===//
15
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000016#define DEBUG_TYPE "pre-RA-sched"
Nate Begemane1795842008-02-14 08:57:00 +000017#include "llvm/Constants.h"
Reid Spencere5530da2007-01-12 23:31:12 +000018#include "llvm/Type.h"
Chris Lattnerb0d21ef2006-03-08 04:25:59 +000019#include "llvm/CodeGen/ScheduleDAG.h"
Chris Lattner5839bf22005-08-26 17:15:30 +000020#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner4ccd4062005-08-19 20:45:43 +000021#include "llvm/CodeGen/MachineFunction.h"
Evan Cheng8a50f1f2008-04-03 16:36:07 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Owen Anderson07000c62006-05-12 06:33:49 +000024#include "llvm/Target/TargetData.h"
Chris Lattner2d973e42005-08-18 20:07:59 +000025#include "llvm/Target/TargetMachine.h"
26#include "llvm/Target/TargetInstrInfo.h"
Chris Lattner025c39b2005-08-26 20:54:47 +000027#include "llvm/Target/TargetLowering.h"
Evan Cheng643afa52008-02-28 07:40:24 +000028#include "llvm/ADT/Statistic.h"
Evan Cheng9e233362008-03-12 22:19:41 +000029#include "llvm/Support/CommandLine.h"
Evan Chenge165a782006-05-11 23:55:42 +000030#include "llvm/Support/Debug.h"
Chris Lattner54a30b92006-03-20 01:51:46 +000031#include "llvm/Support/MathExtras.h"
Chris Lattnerd32b2362005-08-18 18:45:24 +000032using namespace llvm;
33
Evan Cheng643afa52008-02-28 07:40:24 +000034STATISTIC(NumCommutes, "Number of instructions commuted");
35
Evan Cheng9e233362008-03-12 22:19:41 +000036namespace {
37 static cl::opt<bool>
38 SchedLiveInCopies("schedule-livein-copies",
39 cl::desc("Schedule copies of livein registers"),
40 cl::init(false));
41}
42
Chris Lattner84bc5422007-12-31 04:13:23 +000043ScheduleDAG::ScheduleDAG(SelectionDAG &dag, MachineBasicBlock *bb,
44 const TargetMachine &tm)
Evan Cheng9e233362008-03-12 22:19:41 +000045 : DAG(dag), BB(bb), TM(tm), MRI(BB->getParent()->getRegInfo()) {
Evan Cheng8a50f1f2008-04-03 16:36:07 +000046 TII = TM.getInstrInfo();
47 MF = &DAG.getMachineFunction();
48 TRI = TM.getRegisterInfo();
49 TLI = &DAG.getTargetLoweringInfo();
50 ConstPool = BB->getParent()->getConstantPool();
Chris Lattner84bc5422007-12-31 04:13:23 +000051}
Evan Chenga6fb1b62007-09-25 01:54:36 +000052
Evan Chenga6fb1b62007-09-25 01:54:36 +000053/// CheckForPhysRegDependency - Check if the dependency between def and use of
54/// a specified operand is a physical register dependency. If so, returns the
55/// register and the cost of copying the register.
56static void CheckForPhysRegDependency(SDNode *Def, SDNode *Use, unsigned Op,
Dan Gohman6f0d0242008-02-10 18:45:23 +000057 const TargetRegisterInfo *TRI,
Evan Chenga6fb1b62007-09-25 01:54:36 +000058 const TargetInstrInfo *TII,
59 unsigned &PhysReg, int &Cost) {
60 if (Op != 2 || Use->getOpcode() != ISD::CopyToReg)
61 return;
62
63 unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +000064 if (TargetRegisterInfo::isVirtualRegister(Reg))
Evan Chenga6fb1b62007-09-25 01:54:36 +000065 return;
66
67 unsigned ResNo = Use->getOperand(2).ResNo;
68 if (Def->isTargetOpcode()) {
Chris Lattner749c6f62008-01-07 07:27:27 +000069 const TargetInstrDesc &II = TII->get(Def->getTargetOpcode());
Chris Lattner349c4952008-01-07 03:13:06 +000070 if (ResNo >= II.getNumDefs() &&
71 II.ImplicitDefs[ResNo - II.getNumDefs()] == Reg) {
Evan Chenga6fb1b62007-09-25 01:54:36 +000072 PhysReg = Reg;
73 const TargetRegisterClass *RC =
Evan Cheng676dd7c2008-03-11 07:19:34 +000074 TRI->getPhysicalRegisterRegClass(Reg, Def->getValueType(ResNo));
Evan Chenga6fb1b62007-09-25 01:54:36 +000075 Cost = RC->getCopyCost();
76 }
77 }
78}
79
80SUnit *ScheduleDAG::Clone(SUnit *Old) {
81 SUnit *SU = NewSUnit(Old->Node);
Dan Gohman45f36ea2008-03-10 23:48:14 +000082 SU->FlaggedNodes = Old->FlaggedNodes;
Evan Chenga6fb1b62007-09-25 01:54:36 +000083 SU->InstanceNo = SUnitMap[Old->Node].size();
84 SU->Latency = Old->Latency;
85 SU->isTwoAddress = Old->isTwoAddress;
86 SU->isCommutable = Old->isCommutable;
Evan Cheng22a52992007-09-28 22:32:30 +000087 SU->hasPhysRegDefs = Old->hasPhysRegDefs;
Evan Chenga6fb1b62007-09-25 01:54:36 +000088 SUnitMap[Old->Node].push_back(SU);
89 return SU;
90}
91
Evan Chengf10c9732007-10-05 01:39:18 +000092
Evan Chenge165a782006-05-11 23:55:42 +000093/// BuildSchedUnits - Build SUnits from the selection dag that we are input.
94/// This SUnit graph is similar to the SelectionDAG, but represents flagged
95/// together nodes with a single SUnit.
96void ScheduleDAG::BuildSchedUnits() {
97 // Reserve entries in the vector for each of the SUnits we are creating. This
98 // ensure that reallocation of the vector won't happen, so SUnit*'s won't get
99 // invalidated.
100 SUnits.reserve(std::distance(DAG.allnodes_begin(), DAG.allnodes_end()));
101
Evan Chenge165a782006-05-11 23:55:42 +0000102 for (SelectionDAG::allnodes_iterator NI = DAG.allnodes_begin(),
103 E = DAG.allnodes_end(); NI != E; ++NI) {
104 if (isPassiveNode(NI)) // Leaf node, e.g. a TargetImmediate.
105 continue;
106
107 // If this node has already been processed, stop now.
Evan Chenga6fb1b62007-09-25 01:54:36 +0000108 if (SUnitMap[NI].size()) continue;
Evan Chenge165a782006-05-11 23:55:42 +0000109
110 SUnit *NodeSUnit = NewSUnit(NI);
111
112 // See if anything is flagged to this node, if so, add them to flagged
113 // nodes. Nodes can have at most one flag input and one flag output. Flags
114 // are required the be the last operand and result of a node.
115
116 // Scan up, adding flagged preds to FlaggedNodes.
117 SDNode *N = NI;
Evan Cheng3b97acd2006-08-07 22:12:12 +0000118 if (N->getNumOperands() &&
119 N->getOperand(N->getNumOperands()-1).getValueType() == MVT::Flag) {
120 do {
121 N = N->getOperand(N->getNumOperands()-1).Val;
122 NodeSUnit->FlaggedNodes.push_back(N);
Evan Chenga6fb1b62007-09-25 01:54:36 +0000123 SUnitMap[N].push_back(NodeSUnit);
Evan Cheng3b97acd2006-08-07 22:12:12 +0000124 } while (N->getNumOperands() &&
125 N->getOperand(N->getNumOperands()-1).getValueType()== MVT::Flag);
126 std::reverse(NodeSUnit->FlaggedNodes.begin(),
127 NodeSUnit->FlaggedNodes.end());
Evan Chenge165a782006-05-11 23:55:42 +0000128 }
129
130 // Scan down, adding this node and any flagged succs to FlaggedNodes if they
131 // have a user of the flag operand.
132 N = NI;
133 while (N->getValueType(N->getNumValues()-1) == MVT::Flag) {
134 SDOperand FlagVal(N, N->getNumValues()-1);
135
136 // There are either zero or one users of the Flag result.
137 bool HasFlagUse = false;
138 for (SDNode::use_iterator UI = N->use_begin(), E = N->use_end();
139 UI != E; ++UI)
Roman Levensteindc1adac2008-04-07 10:06:32 +0000140 if (FlagVal.isOperandOf(UI->getUser())) {
Evan Chenge165a782006-05-11 23:55:42 +0000141 HasFlagUse = true;
142 NodeSUnit->FlaggedNodes.push_back(N);
Evan Chenga6fb1b62007-09-25 01:54:36 +0000143 SUnitMap[N].push_back(NodeSUnit);
Roman Levensteindc1adac2008-04-07 10:06:32 +0000144 N = UI->getUser();
Evan Chenge165a782006-05-11 23:55:42 +0000145 break;
146 }
Chris Lattner228a18e2006-08-17 00:09:56 +0000147 if (!HasFlagUse) break;
Evan Chenge165a782006-05-11 23:55:42 +0000148 }
149
150 // Now all flagged nodes are in FlaggedNodes and N is the bottom-most node.
151 // Update the SUnit
152 NodeSUnit->Node = N;
Evan Chenga6fb1b62007-09-25 01:54:36 +0000153 SUnitMap[N].push_back(NodeSUnit);
Evan Chengf10c9732007-10-05 01:39:18 +0000154
155 ComputeLatency(NodeSUnit);
Evan Chenge165a782006-05-11 23:55:42 +0000156 }
157
158 // Pass 2: add the preds, succs, etc.
159 for (unsigned su = 0, e = SUnits.size(); su != e; ++su) {
160 SUnit *SU = &SUnits[su];
161 SDNode *MainNode = SU->Node;
162
163 if (MainNode->isTargetOpcode()) {
164 unsigned Opc = MainNode->getTargetOpcode();
Chris Lattner749c6f62008-01-07 07:27:27 +0000165 const TargetInstrDesc &TID = TII->get(Opc);
Chris Lattner349c4952008-01-07 03:13:06 +0000166 for (unsigned i = 0; i != TID.getNumOperands(); ++i) {
Evan Chenga6fb1b62007-09-25 01:54:36 +0000167 if (TID.getOperandConstraint(i, TOI::TIED_TO) != -1) {
Evan Cheng95f6ede2006-11-04 09:44:31 +0000168 SU->isTwoAddress = true;
169 break;
170 }
171 }
Chris Lattner0ff23962008-01-07 06:42:05 +0000172 if (TID.isCommutable())
Evan Cheng13d41b92006-05-12 01:58:24 +0000173 SU->isCommutable = true;
Evan Chenge165a782006-05-11 23:55:42 +0000174 }
175
176 // Find all predecessors and successors of the group.
177 // Temporarily add N to make code simpler.
178 SU->FlaggedNodes.push_back(MainNode);
179
180 for (unsigned n = 0, e = SU->FlaggedNodes.size(); n != e; ++n) {
181 SDNode *N = SU->FlaggedNodes[n];
Evan Cheng22a52992007-09-28 22:32:30 +0000182 if (N->isTargetOpcode() &&
Chris Lattner349c4952008-01-07 03:13:06 +0000183 TII->get(N->getTargetOpcode()).getImplicitDefs() &&
184 CountResults(N) > TII->get(N->getTargetOpcode()).getNumDefs())
Evan Cheng22a52992007-09-28 22:32:30 +0000185 SU->hasPhysRegDefs = true;
Evan Chenge165a782006-05-11 23:55:42 +0000186
187 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
188 SDNode *OpN = N->getOperand(i).Val;
189 if (isPassiveNode(OpN)) continue; // Not scheduled.
Evan Chenga6fb1b62007-09-25 01:54:36 +0000190 SUnit *OpSU = SUnitMap[OpN].front();
Evan Chenge165a782006-05-11 23:55:42 +0000191 assert(OpSU && "Node has no SUnit!");
192 if (OpSU == SU) continue; // In the same group.
193
194 MVT::ValueType OpVT = N->getOperand(i).getValueType();
195 assert(OpVT != MVT::Flag && "Flagged nodes should be in same sunit!");
196 bool isChain = OpVT == MVT::Other;
Evan Chenga6fb1b62007-09-25 01:54:36 +0000197
198 unsigned PhysReg = 0;
199 int Cost = 1;
200 // Determine if this is a physical register dependency.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000201 CheckForPhysRegDependency(OpN, N, i, TRI, TII, PhysReg, Cost);
Evan Chenga6fb1b62007-09-25 01:54:36 +0000202 SU->addPred(OpSU, isChain, false, PhysReg, Cost);
Evan Chenge165a782006-05-11 23:55:42 +0000203 }
204 }
205
206 // Remove MainNode from FlaggedNodes again.
207 SU->FlaggedNodes.pop_back();
208 }
209
210 return;
211}
212
Evan Chengf10c9732007-10-05 01:39:18 +0000213void ScheduleDAG::ComputeLatency(SUnit *SU) {
214 const InstrItineraryData &InstrItins = TM.getInstrItineraryData();
215
216 // Compute the latency for the node. We use the sum of the latencies for
217 // all nodes flagged together into this SUnit.
218 if (InstrItins.isEmpty()) {
219 // No latency information.
220 SU->Latency = 1;
221 } else {
222 SU->Latency = 0;
223 if (SU->Node->isTargetOpcode()) {
Chris Lattnerba6da5d2008-01-07 02:46:03 +0000224 unsigned SchedClass =
225 TII->get(SU->Node->getTargetOpcode()).getSchedClass();
Dan Gohmancfbb2f02008-03-25 21:45:14 +0000226 const InstrStage *S = InstrItins.begin(SchedClass);
227 const InstrStage *E = InstrItins.end(SchedClass);
Evan Chengf10c9732007-10-05 01:39:18 +0000228 for (; S != E; ++S)
229 SU->Latency += S->Cycles;
230 }
231 for (unsigned i = 0, e = SU->FlaggedNodes.size(); i != e; ++i) {
232 SDNode *FNode = SU->FlaggedNodes[i];
233 if (FNode->isTargetOpcode()) {
Chris Lattnerba6da5d2008-01-07 02:46:03 +0000234 unsigned SchedClass =TII->get(FNode->getTargetOpcode()).getSchedClass();
Dan Gohmancfbb2f02008-03-25 21:45:14 +0000235 const InstrStage *S = InstrItins.begin(SchedClass);
236 const InstrStage *E = InstrItins.end(SchedClass);
Evan Chengf10c9732007-10-05 01:39:18 +0000237 for (; S != E; ++S)
238 SU->Latency += S->Cycles;
239 }
240 }
241 }
242}
243
Roman Levensteind86449e2008-03-04 11:19:43 +0000244/// CalculateDepths - compute depths using algorithms for the longest
245/// paths in the DAG
Evan Chenge165a782006-05-11 23:55:42 +0000246void ScheduleDAG::CalculateDepths() {
Roman Levensteind86449e2008-03-04 11:19:43 +0000247 unsigned DAGSize = SUnits.size();
248 std::vector<unsigned> InDegree(DAGSize);
249 std::vector<SUnit*> WorkList;
250 WorkList.reserve(DAGSize);
Evan Chenge165a782006-05-11 23:55:42 +0000251
Roman Levensteind86449e2008-03-04 11:19:43 +0000252 // Initialize the data structures
253 for (unsigned i = 0, e = DAGSize; i != e; ++i) {
254 SUnit *SU = &SUnits[i];
255 int NodeNum = SU->NodeNum;
256 unsigned Degree = SU->Preds.size();
257 InDegree[NodeNum] = Degree;
258 SU->Depth = 0;
259
260 // Is it a node without dependencies?
261 if (Degree == 0) {
262 assert(SU->Preds.empty() && "SUnit should have no predecessors");
263 // Collect leaf nodes
264 WorkList.push_back(SU);
265 }
266 }
267
268 // Process nodes in the topological order
Evan Cheng99126282007-07-06 01:37:28 +0000269 while (!WorkList.empty()) {
Roman Levensteind86449e2008-03-04 11:19:43 +0000270 SUnit *SU = WorkList.back();
Evan Cheng99126282007-07-06 01:37:28 +0000271 WorkList.pop_back();
Roman Levensteind86449e2008-03-04 11:19:43 +0000272 unsigned &SUDepth = SU->Depth;
273
274 // Use dynamic programming:
275 // When current node is being processed, all of its dependencies
276 // are already processed.
277 // So, just iterate over all predecessors and take the longest path
278 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
279 I != E; ++I) {
280 unsigned PredDepth = I->Dep->Depth;
281 if (PredDepth+1 > SUDepth) {
282 SUDepth = PredDepth + 1;
283 }
284 }
285
286 // Update InDegrees of all nodes depending on current SUnit
287 for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
288 I != E; ++I) {
289 SUnit *SU = I->Dep;
290 if (!--InDegree[SU->NodeNum])
291 // If all dependencies of the node are processed already,
292 // then the longest path for the node can be computed now
293 WorkList.push_back(SU);
Evan Cheng99126282007-07-06 01:37:28 +0000294 }
Evan Cheng626da3d2006-05-12 06:05:18 +0000295 }
Evan Chenge165a782006-05-11 23:55:42 +0000296}
Evan Cheng99126282007-07-06 01:37:28 +0000297
Roman Levensteind86449e2008-03-04 11:19:43 +0000298/// CalculateHeights - compute heights using algorithms for the longest
299/// paths in the DAG
Evan Chenge165a782006-05-11 23:55:42 +0000300void ScheduleDAG::CalculateHeights() {
Roman Levensteind86449e2008-03-04 11:19:43 +0000301 unsigned DAGSize = SUnits.size();
302 std::vector<unsigned> InDegree(DAGSize);
303 std::vector<SUnit*> WorkList;
304 WorkList.reserve(DAGSize);
Evan Cheng99126282007-07-06 01:37:28 +0000305
Roman Levensteind86449e2008-03-04 11:19:43 +0000306 // Initialize the data structures
307 for (unsigned i = 0, e = DAGSize; i != e; ++i) {
308 SUnit *SU = &SUnits[i];
309 int NodeNum = SU->NodeNum;
310 unsigned Degree = SU->Succs.size();
311 InDegree[NodeNum] = Degree;
312 SU->Height = 0;
313
314 // Is it a node without dependencies?
315 if (Degree == 0) {
316 assert(SU->Succs.empty() && "Something wrong");
317 assert(WorkList.empty() && "Should be empty");
318 // Collect leaf nodes
319 WorkList.push_back(SU);
320 }
321 }
322
323 // Process nodes in the topological order
Evan Cheng99126282007-07-06 01:37:28 +0000324 while (!WorkList.empty()) {
Roman Levensteind86449e2008-03-04 11:19:43 +0000325 SUnit *SU = WorkList.back();
Evan Cheng99126282007-07-06 01:37:28 +0000326 WorkList.pop_back();
Roman Levensteind86449e2008-03-04 11:19:43 +0000327 unsigned &SUHeight = SU->Height;
328
329 // Use dynamic programming:
330 // When current node is being processed, all of its dependencies
331 // are already processed.
332 // So, just iterate over all successors and take the longest path
333 for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
334 I != E; ++I) {
335 unsigned SuccHeight = I->Dep->Height;
336 if (SuccHeight+1 > SUHeight) {
337 SUHeight = SuccHeight + 1;
338 }
339 }
340
341 // Update InDegrees of all nodes depending on current SUnit
342 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
343 I != E; ++I) {
344 SUnit *SU = I->Dep;
345 if (!--InDegree[SU->NodeNum])
346 // If all dependencies of the node are processed already,
347 // then the longest path for the node can be computed now
348 WorkList.push_back(SU);
Evan Cheng99126282007-07-06 01:37:28 +0000349 }
350 }
Evan Chenge165a782006-05-11 23:55:42 +0000351}
352
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000353/// CountResults - The results of target nodes have register or immediate
354/// operands first, then an optional chain, and optional flag operands (which do
Dan Gohman027ee7e2008-02-11 19:00:03 +0000355/// not go into the resulting MachineInstr).
Evan Cheng95f6ede2006-11-04 09:44:31 +0000356unsigned ScheduleDAG::CountResults(SDNode *Node) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000357 unsigned N = Node->getNumValues();
358 while (N && Node->getValueType(N - 1) == MVT::Flag)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000359 --N;
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000360 if (N && Node->getValueType(N - 1) == MVT::Other)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000361 --N; // Skip over chain result.
362 return N;
363}
364
Dan Gohman69de1932008-02-06 22:27:42 +0000365/// CountOperands - The inputs to target nodes have any actual inputs first,
Dan Gohman42a77882008-02-16 00:36:48 +0000366/// followed by special operands that describe memory references, then an
367/// optional chain operand, then flag operands. Compute the number of
368/// actual operands that will go into the resulting MachineInstr.
Evan Cheng95f6ede2006-11-04 09:44:31 +0000369unsigned ScheduleDAG::CountOperands(SDNode *Node) {
Dan Gohman42a77882008-02-16 00:36:48 +0000370 unsigned N = ComputeMemOperandsEnd(Node);
Dan Gohmancc20cd52008-02-11 19:00:34 +0000371 while (N && isa<MemOperandSDNode>(Node->getOperand(N - 1).Val))
Dan Gohman36b5c132008-04-07 19:35:22 +0000372 --N; // Ignore MEMOPERAND nodes
Dan Gohman69de1932008-02-06 22:27:42 +0000373 return N;
374}
375
Dan Gohman42a77882008-02-16 00:36:48 +0000376/// ComputeMemOperandsEnd - Find the index one past the last MemOperandSDNode
377/// operand
378unsigned ScheduleDAG::ComputeMemOperandsEnd(SDNode *Node) {
Dan Gohman69de1932008-02-06 22:27:42 +0000379 unsigned N = Node->getNumOperands();
380 while (N && Node->getOperand(N - 1).getValueType() == MVT::Flag)
381 --N;
382 if (N && Node->getOperand(N - 1).getValueType() == MVT::Other)
383 --N; // Ignore chain if it exists.
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000384 return N;
385}
386
Jim Laskey60f09922006-07-21 20:57:35 +0000387static const TargetRegisterClass *getInstrOperandRegClass(
Dan Gohman6f0d0242008-02-10 18:45:23 +0000388 const TargetRegisterInfo *TRI,
Jim Laskey60f09922006-07-21 20:57:35 +0000389 const TargetInstrInfo *TII,
Chris Lattner749c6f62008-01-07 07:27:27 +0000390 const TargetInstrDesc &II,
Jim Laskey60f09922006-07-21 20:57:35 +0000391 unsigned Op) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000392 if (Op >= II.getNumOperands()) {
393 assert(II.isVariadic() && "Invalid operand # of instruction");
Jim Laskey60f09922006-07-21 20:57:35 +0000394 return NULL;
395 }
Chris Lattner749c6f62008-01-07 07:27:27 +0000396 if (II.OpInfo[Op].isLookupPtrRegClass())
Chris Lattner8ca5c672008-01-07 02:39:19 +0000397 return TII->getPointerRegClass();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000398 return TRI->getRegClass(II.OpInfo[Op].RegClass);
Jim Laskey60f09922006-07-21 20:57:35 +0000399}
400
Evan Chenga6fb1b62007-09-25 01:54:36 +0000401void ScheduleDAG::EmitCopyFromReg(SDNode *Node, unsigned ResNo,
402 unsigned InstanceNo, unsigned SrcReg,
Roman Levenstein9cac5252008-04-16 16:15:27 +0000403 DenseMap<SDOperand, unsigned> &VRBaseMap) {
Evan Cheng84097472007-08-02 00:28:15 +0000404 unsigned VRBase = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000405 if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
Evan Cheng84097472007-08-02 00:28:15 +0000406 // Just use the input register directly!
Evan Chenga6fb1b62007-09-25 01:54:36 +0000407 if (InstanceNo > 0)
408 VRBaseMap.erase(SDOperand(Node, ResNo));
Evan Cheng84097472007-08-02 00:28:15 +0000409 bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,ResNo),SrcReg));
Evan Cheng97e60d92008-05-14 21:08:07 +0000410 isNew = isNew; // Silence compiler warning.
Evan Cheng84097472007-08-02 00:28:15 +0000411 assert(isNew && "Node emitted out of order - early");
412 return;
413 }
414
415 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
416 // the CopyToReg'd destination register instead of creating a new vreg.
Evan Chenga6fb1b62007-09-25 01:54:36 +0000417 bool MatchReg = true;
Evan Cheng84097472007-08-02 00:28:15 +0000418 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
419 UI != E; ++UI) {
Roman Levensteindc1adac2008-04-07 10:06:32 +0000420 SDNode *Use = UI->getUser();
Evan Chenga6fb1b62007-09-25 01:54:36 +0000421 bool Match = true;
Evan Cheng84097472007-08-02 00:28:15 +0000422 if (Use->getOpcode() == ISD::CopyToReg &&
423 Use->getOperand(2).Val == Node &&
424 Use->getOperand(2).ResNo == ResNo) {
425 unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000426 if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
Evan Cheng84097472007-08-02 00:28:15 +0000427 VRBase = DestReg;
Evan Chenga6fb1b62007-09-25 01:54:36 +0000428 Match = false;
429 } else if (DestReg != SrcReg)
430 Match = false;
431 } else {
432 for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) {
433 SDOperand Op = Use->getOperand(i);
Evan Cheng7c07aeb2007-12-14 08:25:15 +0000434 if (Op.Val != Node || Op.ResNo != ResNo)
Evan Chenga6fb1b62007-09-25 01:54:36 +0000435 continue;
436 MVT::ValueType VT = Node->getValueType(Op.ResNo);
437 if (VT != MVT::Other && VT != MVT::Flag)
438 Match = false;
Evan Cheng84097472007-08-02 00:28:15 +0000439 }
440 }
Evan Chenga6fb1b62007-09-25 01:54:36 +0000441 MatchReg &= Match;
442 if (VRBase)
443 break;
Evan Cheng84097472007-08-02 00:28:15 +0000444 }
445
Chris Lattner02b6d252008-03-09 08:49:15 +0000446 const TargetRegisterClass *SrcRC = 0, *DstRC = 0;
Evan Cheng676dd7c2008-03-11 07:19:34 +0000447 SrcRC = TRI->getPhysicalRegisterRegClass(SrcReg, Node->getValueType(ResNo));
Chris Lattner02b6d252008-03-09 08:49:15 +0000448
Evan Chenga6fb1b62007-09-25 01:54:36 +0000449 // Figure out the register class to create for the destreg.
Chris Lattner02b6d252008-03-09 08:49:15 +0000450 if (VRBase) {
Evan Cheng9e233362008-03-12 22:19:41 +0000451 DstRC = MRI.getRegClass(VRBase);
Chris Lattner02b6d252008-03-09 08:49:15 +0000452 } else {
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000453 DstRC = TLI->getRegClassFor(Node->getValueType(ResNo));
Chris Lattner02b6d252008-03-09 08:49:15 +0000454 }
Evan Chenga6fb1b62007-09-25 01:54:36 +0000455
456 // If all uses are reading from the src physical register and copying the
457 // register is either impossible or very expensive, then don't create a copy.
Chris Lattner02b6d252008-03-09 08:49:15 +0000458 if (MatchReg && SrcRC->getCopyCost() < 0) {
Evan Chenga6fb1b62007-09-25 01:54:36 +0000459 VRBase = SrcReg;
460 } else {
Evan Cheng84097472007-08-02 00:28:15 +0000461 // Create the reg, emit the copy.
Evan Cheng9e233362008-03-12 22:19:41 +0000462 VRBase = MRI.createVirtualRegister(DstRC);
Chris Lattner02b6d252008-03-09 08:49:15 +0000463 TII->copyRegToReg(*BB, BB->end(), VRBase, SrcReg, DstRC, SrcRC);
Evan Cheng84097472007-08-02 00:28:15 +0000464 }
Evan Cheng84097472007-08-02 00:28:15 +0000465
Evan Chenga6fb1b62007-09-25 01:54:36 +0000466 if (InstanceNo > 0)
467 VRBaseMap.erase(SDOperand(Node, ResNo));
Evan Cheng84097472007-08-02 00:28:15 +0000468 bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,ResNo), VRBase));
Evan Cheng97e60d92008-05-14 21:08:07 +0000469 isNew = isNew; // Silence compiler warning.
Evan Cheng84097472007-08-02 00:28:15 +0000470 assert(isNew && "Node emitted out of order - early");
471}
472
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000473/// getDstOfCopyToRegUse - If the only use of the specified result number of
474/// node is a CopyToReg, return its destination register. Return 0 otherwise.
475unsigned ScheduleDAG::getDstOfOnlyCopyToRegUse(SDNode *Node,
476 unsigned ResNo) const {
477 if (!Node->hasOneUse())
478 return 0;
479
Roman Levensteindc1adac2008-04-07 10:06:32 +0000480 SDNode *Use = Node->use_begin()->getUser();
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000481 if (Use->getOpcode() == ISD::CopyToReg &&
482 Use->getOperand(2).Val == Node &&
483 Use->getOperand(2).ResNo == ResNo) {
484 unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
485 if (TargetRegisterInfo::isVirtualRegister(Reg))
486 return Reg;
487 }
488 return 0;
489}
490
Evan Chengda47e6e2008-03-15 00:03:38 +0000491void ScheduleDAG::CreateVirtualRegisters(SDNode *Node, MachineInstr *MI,
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000492 const TargetInstrDesc &II,
Roman Levenstein9cac5252008-04-16 16:15:27 +0000493 DenseMap<SDOperand, unsigned> &VRBaseMap) {
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000494 assert(Node->getTargetOpcode() != TargetInstrInfo::IMPLICIT_DEF &&
495 "IMPLICIT_DEF should have been handled as a special case elsewhere!");
496
Chris Lattner349c4952008-01-07 03:13:06 +0000497 for (unsigned i = 0; i < II.getNumDefs(); ++i) {
Evan Chengaf825c82007-07-10 07:08:32 +0000498 // If the specific node value is only used by a CopyToReg and the dest reg
499 // is a vreg, use the CopyToReg'd destination register instead of creating
500 // a new vreg.
501 unsigned VRBase = 0;
502 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
503 UI != E; ++UI) {
Roman Levensteindc1adac2008-04-07 10:06:32 +0000504 SDNode *Use = UI->getUser();
Evan Chengaf825c82007-07-10 07:08:32 +0000505 if (Use->getOpcode() == ISD::CopyToReg &&
506 Use->getOperand(2).Val == Node &&
507 Use->getOperand(2).ResNo == i) {
508 unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000509 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Chengaf825c82007-07-10 07:08:32 +0000510 VRBase = Reg;
Chris Lattner8019f412007-12-30 00:41:17 +0000511 MI->addOperand(MachineOperand::CreateReg(Reg, true));
Evan Chengaf825c82007-07-10 07:08:32 +0000512 break;
513 }
514 }
515 }
516
Evan Cheng84097472007-08-02 00:28:15 +0000517 // Create the result registers for this node and add the result regs to
518 // the machine instruction.
Evan Chengaf825c82007-07-10 07:08:32 +0000519 if (VRBase == 0) {
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000520 const TargetRegisterClass *RC = getInstrOperandRegClass(TRI, TII, II, i);
Evan Chengaf825c82007-07-10 07:08:32 +0000521 assert(RC && "Isn't a register operand!");
Evan Cheng9e233362008-03-12 22:19:41 +0000522 VRBase = MRI.createVirtualRegister(RC);
Chris Lattner8019f412007-12-30 00:41:17 +0000523 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
Evan Chengaf825c82007-07-10 07:08:32 +0000524 }
525
526 bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,i), VRBase));
Evan Cheng97e60d92008-05-14 21:08:07 +0000527 isNew = isNew; // Silence compiler warning.
Evan Chengaf825c82007-07-10 07:08:32 +0000528 assert(isNew && "Node emitted out of order - early");
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000529 }
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000530}
531
Chris Lattnerdf375062006-03-10 07:25:12 +0000532/// getVR - Return the virtual register corresponding to the specified result
533/// of the specified node.
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000534unsigned ScheduleDAG::getVR(SDOperand Op,
Roman Levenstein9cac5252008-04-16 16:15:27 +0000535 DenseMap<SDOperand, unsigned> &VRBaseMap) {
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000536 if (Op.isTargetOpcode() &&
537 Op.getTargetOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
538 // Add an IMPLICIT_DEF instruction before every use.
539 unsigned VReg = getDstOfOnlyCopyToRegUse(Op.Val, Op.ResNo);
540 // IMPLICIT_DEF can produce any type of result so its TargetInstrDesc
541 // does not include operand register class info.
542 if (!VReg) {
543 const TargetRegisterClass *RC = TLI->getRegClassFor(Op.getValueType());
544 VReg = MRI.createVirtualRegister(RC);
545 }
546 BuildMI(BB, TII->get(TargetInstrInfo::IMPLICIT_DEF), VReg);
547 return VReg;
548 }
549
Roman Levenstein9cac5252008-04-16 16:15:27 +0000550 DenseMap<SDOperand, unsigned>::iterator I = VRBaseMap.find(Op);
Chris Lattnerdf375062006-03-10 07:25:12 +0000551 assert(I != VRBaseMap.end() && "Node emitted out of order - late");
Evan Chengaf825c82007-07-10 07:08:32 +0000552 return I->second;
Chris Lattnerdf375062006-03-10 07:25:12 +0000553}
554
555
Chris Lattnered18b682006-02-24 18:54:03 +0000556/// AddOperand - Add the specified operand to the specified machine instr. II
557/// specifies the instruction information for the node, and IIOpNum is the
558/// operand number (in the II) that we are adding. IIOpNum and II are used for
559/// assertions only.
560void ScheduleDAG::AddOperand(MachineInstr *MI, SDOperand Op,
561 unsigned IIOpNum,
Chris Lattner749c6f62008-01-07 07:27:27 +0000562 const TargetInstrDesc *II,
Roman Levenstein9cac5252008-04-16 16:15:27 +0000563 DenseMap<SDOperand, unsigned> &VRBaseMap) {
Chris Lattnered18b682006-02-24 18:54:03 +0000564 if (Op.isTargetOpcode()) {
565 // Note that this case is redundant with the final else block, but we
566 // include it because it is the most common and it makes the logic
567 // simpler here.
568 assert(Op.getValueType() != MVT::Other &&
569 Op.getValueType() != MVT::Flag &&
570 "Chain and flag operands should occur at end of operand list!");
Chris Lattnered18b682006-02-24 18:54:03 +0000571 // Get/emit the operand.
Chris Lattnerdf375062006-03-10 07:25:12 +0000572 unsigned VReg = getVR(Op, VRBaseMap);
Chris Lattner749c6f62008-01-07 07:27:27 +0000573 const TargetInstrDesc &TID = MI->getDesc();
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000574 bool isOptDef = IIOpNum < TID.getNumOperands() &&
575 TID.OpInfo[IIOpNum].isOptionalDef();
Chris Lattner8019f412007-12-30 00:41:17 +0000576 MI->addOperand(MachineOperand::CreateReg(VReg, isOptDef));
Chris Lattnered18b682006-02-24 18:54:03 +0000577
578 // Verify that it is right.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000579 assert(TargetRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
Chris Lattnerb7795802008-03-11 00:59:28 +0000580#ifndef NDEBUG
Chris Lattnered18b682006-02-24 18:54:03 +0000581 if (II) {
Chris Lattnerb7795802008-03-11 00:59:28 +0000582 // There may be no register class for this operand if it is a variadic
583 // argument (RC will be NULL in this case). In this case, we just assume
584 // the regclass is ok.
Jim Laskey60f09922006-07-21 20:57:35 +0000585 const TargetRegisterClass *RC =
Dan Gohman6f0d0242008-02-10 18:45:23 +0000586 getInstrOperandRegClass(TRI, TII, *II, IIOpNum);
Chris Lattnerc5733ac2008-03-11 03:14:42 +0000587 assert((RC || II->isVariadic()) && "Expected reg class info!");
Evan Cheng9e233362008-03-12 22:19:41 +0000588 const TargetRegisterClass *VRC = MRI.getRegClass(VReg);
Chris Lattnerb7795802008-03-11 00:59:28 +0000589 if (RC && VRC != RC) {
Chris Lattner01528292007-02-15 18:17:56 +0000590 cerr << "Register class of operand and regclass of use don't agree!\n";
Chris Lattner01528292007-02-15 18:17:56 +0000591 cerr << "Operand = " << IIOpNum << "\n";
Chris Lattner95ad9432007-02-17 06:38:37 +0000592 cerr << "Op->Val = "; Op.Val->dump(&DAG); cerr << "\n";
Chris Lattner01528292007-02-15 18:17:56 +0000593 cerr << "MI = "; MI->print(cerr);
594 cerr << "VReg = " << VReg << "\n";
595 cerr << "VReg RegClass size = " << VRC->getSize()
Chris Lattner5d4a9f72007-02-15 18:19:15 +0000596 << ", align = " << VRC->getAlignment() << "\n";
Chris Lattner01528292007-02-15 18:17:56 +0000597 cerr << "Expected RegClass size = " << RC->getSize()
Chris Lattner5d4a9f72007-02-15 18:19:15 +0000598 << ", align = " << RC->getAlignment() << "\n";
Chris Lattner01528292007-02-15 18:17:56 +0000599 cerr << "Fatal error, aborting.\n";
600 abort();
601 }
Chris Lattnered18b682006-02-24 18:54:03 +0000602 }
Chris Lattnerb7795802008-03-11 00:59:28 +0000603#endif
Chris Lattnerfec65d52007-12-30 00:51:11 +0000604 } else if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner8019f412007-12-30 00:41:17 +0000605 MI->addOperand(MachineOperand::CreateImm(C->getValue()));
Nate Begemane1795842008-02-14 08:57:00 +0000606 } else if (ConstantFPSDNode *F = dyn_cast<ConstantFPSDNode>(Op)) {
Chris Lattner02a260a2008-04-20 00:41:09 +0000607 ConstantFP *CFP = ConstantFP::get(F->getValueAPF());
Nate Begemane1795842008-02-14 08:57:00 +0000608 MI->addOperand(MachineOperand::CreateFPImm(CFP));
Chris Lattnerfec65d52007-12-30 00:51:11 +0000609 } else if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op)) {
Chris Lattner8019f412007-12-30 00:41:17 +0000610 MI->addOperand(MachineOperand::CreateReg(R->getReg(), false));
Chris Lattnerfec65d52007-12-30 00:51:11 +0000611 } else if (GlobalAddressSDNode *TGA = dyn_cast<GlobalAddressSDNode>(Op)) {
612 MI->addOperand(MachineOperand::CreateGA(TGA->getGlobal(),TGA->getOffset()));
613 } else if (BasicBlockSDNode *BB = dyn_cast<BasicBlockSDNode>(Op)) {
614 MI->addOperand(MachineOperand::CreateMBB(BB->getBasicBlock()));
615 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) {
616 MI->addOperand(MachineOperand::CreateFI(FI->getIndex()));
617 } else if (JumpTableSDNode *JT = dyn_cast<JumpTableSDNode>(Op)) {
618 MI->addOperand(MachineOperand::CreateJTI(JT->getIndex()));
619 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op)) {
Evan Cheng404cb4f2006-02-25 09:54:52 +0000620 int Offset = CP->getOffset();
Chris Lattnered18b682006-02-24 18:54:03 +0000621 unsigned Align = CP->getAlignment();
Evan Chengd6594ae2006-09-12 21:00:35 +0000622 const Type *Type = CP->getType();
Chris Lattnered18b682006-02-24 18:54:03 +0000623 // MachineConstantPool wants an explicit alignment.
624 if (Align == 0) {
Evan Chengde268f72007-01-24 07:03:39 +0000625 Align = TM.getTargetData()->getPreferredTypeAlignmentShift(Type);
Evan Chengf6d039a2007-01-22 23:13:55 +0000626 if (Align == 0) {
Reid Spencerac9dcb92007-02-15 03:39:18 +0000627 // Alignment of vector types. FIXME!
Duncan Sands514ab342007-11-01 20:53:16 +0000628 Align = TM.getTargetData()->getABITypeSize(Type);
Evan Chengf6d039a2007-01-22 23:13:55 +0000629 Align = Log2_64(Align);
Chris Lattner54a30b92006-03-20 01:51:46 +0000630 }
Chris Lattnered18b682006-02-24 18:54:03 +0000631 }
632
Evan Chengd6594ae2006-09-12 21:00:35 +0000633 unsigned Idx;
634 if (CP->isMachineConstantPoolEntry())
635 Idx = ConstPool->getConstantPoolIndex(CP->getMachineCPVal(), Align);
636 else
637 Idx = ConstPool->getConstantPoolIndex(CP->getConstVal(), Align);
Chris Lattnerfec65d52007-12-30 00:51:11 +0000638 MI->addOperand(MachineOperand::CreateCPI(Idx, Offset));
639 } else if (ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op)) {
640 MI->addOperand(MachineOperand::CreateES(ES->getSymbol()));
Chris Lattnered18b682006-02-24 18:54:03 +0000641 } else {
642 assert(Op.getValueType() != MVT::Other &&
643 Op.getValueType() != MVT::Flag &&
644 "Chain and flag operands should occur at end of operand list!");
Chris Lattnerdf375062006-03-10 07:25:12 +0000645 unsigned VReg = getVR(Op, VRBaseMap);
Chris Lattner8019f412007-12-30 00:41:17 +0000646 MI->addOperand(MachineOperand::CreateReg(VReg, false));
Chris Lattnered18b682006-02-24 18:54:03 +0000647
Chris Lattner02b6d252008-03-09 08:49:15 +0000648 // Verify that it is right. Note that the reg class of the physreg and the
649 // vreg don't necessarily need to match, but the target copy insertion has
650 // to be able to handle it. This handles things like copies from ST(0) to
651 // an FP vreg on x86.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000652 assert(TargetRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
Chris Lattnerc5733ac2008-03-11 03:14:42 +0000653 if (II && !II->isVariadic()) {
Chris Lattner02b6d252008-03-09 08:49:15 +0000654 assert(getInstrOperandRegClass(TRI, TII, *II, IIOpNum) &&
655 "Don't have operand info for this instruction!");
Chris Lattnered18b682006-02-24 18:54:03 +0000656 }
657 }
658
659}
660
Dan Gohman36b5c132008-04-07 19:35:22 +0000661void ScheduleDAG::AddMemOperand(MachineInstr *MI, const MachineMemOperand &MO) {
Dan Gohman69de1932008-02-06 22:27:42 +0000662 MI->addMemOperand(MO);
663}
664
Christopher Lambe24f8f12007-07-26 08:12:07 +0000665// Returns the Register Class of a subregister
666static const TargetRegisterClass *getSubRegisterRegClass(
667 const TargetRegisterClass *TRC,
668 unsigned SubIdx) {
669 // Pick the register class of the subregister
Dan Gohman6f0d0242008-02-10 18:45:23 +0000670 TargetRegisterInfo::regclass_iterator I =
671 TRC->subregclasses_begin() + SubIdx-1;
Christopher Lambe24f8f12007-07-26 08:12:07 +0000672 assert(I < TRC->subregclasses_end() &&
673 "Invalid subregister index for register class");
674 return *I;
675}
676
677static const TargetRegisterClass *getSuperregRegisterClass(
678 const TargetRegisterClass *TRC,
679 unsigned SubIdx,
680 MVT::ValueType VT) {
681 // Pick the register class of the superegister for this type
Dan Gohman6f0d0242008-02-10 18:45:23 +0000682 for (TargetRegisterInfo::regclass_iterator I = TRC->superregclasses_begin(),
Christopher Lambe24f8f12007-07-26 08:12:07 +0000683 E = TRC->superregclasses_end(); I != E; ++I)
684 if ((*I)->hasType(VT) && getSubRegisterRegClass(*I, SubIdx) == TRC)
685 return *I;
686 assert(false && "Couldn't find the register class");
687 return 0;
688}
689
690/// EmitSubregNode - Generate machine code for subreg nodes.
691///
692void ScheduleDAG::EmitSubregNode(SDNode *Node,
Roman Levenstein9cac5252008-04-16 16:15:27 +0000693 DenseMap<SDOperand, unsigned> &VRBaseMap) {
Christopher Lambe24f8f12007-07-26 08:12:07 +0000694 unsigned VRBase = 0;
695 unsigned Opc = Node->getTargetOpcode();
Christopher Lambc9298232008-03-16 03:12:01 +0000696
697 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
698 // the CopyToReg'd destination register instead of creating a new vreg.
699 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
700 UI != E; ++UI) {
Roman Levensteindc1adac2008-04-07 10:06:32 +0000701 SDNode *Use = UI->getUser();
Christopher Lambc9298232008-03-16 03:12:01 +0000702 if (Use->getOpcode() == ISD::CopyToReg &&
703 Use->getOperand(2).Val == Node) {
704 unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
705 if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
706 VRBase = DestReg;
707 break;
Christopher Lambe24f8f12007-07-26 08:12:07 +0000708 }
709 }
Christopher Lambc9298232008-03-16 03:12:01 +0000710 }
711
712 if (Opc == TargetInstrInfo::EXTRACT_SUBREG) {
Christopher Lambe24f8f12007-07-26 08:12:07 +0000713 unsigned SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getValue();
Christopher Lambe24f8f12007-07-26 08:12:07 +0000714
Christopher Lambe24f8f12007-07-26 08:12:07 +0000715 // Create the extract_subreg machine instruction.
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000716 MachineInstr *MI = BuildMI(TII->get(TargetInstrInfo::EXTRACT_SUBREG));
Christopher Lambe24f8f12007-07-26 08:12:07 +0000717
718 // Figure out the register class to create for the destreg.
719 unsigned VReg = getVR(Node->getOperand(0), VRBaseMap);
Evan Cheng9e233362008-03-12 22:19:41 +0000720 const TargetRegisterClass *TRC = MRI.getRegClass(VReg);
Christopher Lambe24f8f12007-07-26 08:12:07 +0000721 const TargetRegisterClass *SRC = getSubRegisterRegClass(TRC, SubIdx);
722
723 if (VRBase) {
724 // Grab the destination register
Evan Cheng50871242008-05-14 20:07:51 +0000725#ifndef NDEBUG
Evan Cheng9e233362008-03-12 22:19:41 +0000726 const TargetRegisterClass *DRC = MRI.getRegClass(VRBase);
Christopher Lamb175e8152008-01-31 07:09:08 +0000727 assert(SRC && DRC && SRC == DRC &&
Christopher Lambe24f8f12007-07-26 08:12:07 +0000728 "Source subregister and destination must have the same class");
Evan Cheng50871242008-05-14 20:07:51 +0000729#endif
Christopher Lambe24f8f12007-07-26 08:12:07 +0000730 } else {
731 // Create the reg
Christopher Lamb175e8152008-01-31 07:09:08 +0000732 assert(SRC && "Couldn't find source register class");
Evan Cheng9e233362008-03-12 22:19:41 +0000733 VRBase = MRI.createVirtualRegister(SRC);
Christopher Lambe24f8f12007-07-26 08:12:07 +0000734 }
735
736 // Add def, source, and subreg index
Chris Lattner8019f412007-12-30 00:41:17 +0000737 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
Christopher Lambe24f8f12007-07-26 08:12:07 +0000738 AddOperand(MI, Node->getOperand(0), 0, 0, VRBaseMap);
Chris Lattnerfec65d52007-12-30 00:51:11 +0000739 MI->addOperand(MachineOperand::CreateImm(SubIdx));
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000740 BB->push_back(MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000741 } else if (Opc == TargetInstrInfo::INSERT_SUBREG ||
742 Opc == TargetInstrInfo::SUBREG_TO_REG) {
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000743 SDOperand N0 = Node->getOperand(0);
744 SDOperand N1 = Node->getOperand(1);
745 SDOperand N2 = Node->getOperand(2);
746 unsigned SubReg = getVR(N1, VRBaseMap);
747 unsigned SubIdx = cast<ConstantSDNode>(N2)->getValue();
Christopher Lambe24f8f12007-07-26 08:12:07 +0000748
Christopher Lambe24f8f12007-07-26 08:12:07 +0000749
750 // Figure out the register class to create for the destreg.
751 const TargetRegisterClass *TRC = 0;
752 if (VRBase) {
Evan Cheng9e233362008-03-12 22:19:41 +0000753 TRC = MRI.getRegClass(VRBase);
Christopher Lambe24f8f12007-07-26 08:12:07 +0000754 } else {
Evan Cheng9e233362008-03-12 22:19:41 +0000755 TRC = getSuperregRegisterClass(MRI.getRegClass(SubReg), SubIdx,
Christopher Lambe24f8f12007-07-26 08:12:07 +0000756 Node->getValueType(0));
757 assert(TRC && "Couldn't determine register class for insert_subreg");
Evan Cheng9e233362008-03-12 22:19:41 +0000758 VRBase = MRI.createVirtualRegister(TRC); // Create the reg
Christopher Lambe24f8f12007-07-26 08:12:07 +0000759 }
760
Christopher Lambc9298232008-03-16 03:12:01 +0000761 // Create the insert_subreg or subreg_to_reg machine instruction.
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000762 MachineInstr *MI = BuildMI(TII->get(Opc));
Chris Lattner8019f412007-12-30 00:41:17 +0000763 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000764
Christopher Lambc9298232008-03-16 03:12:01 +0000765 // If creating a subreg_to_reg, then the first input operand
766 // is an implicit value immediate, otherwise it's a register
767 if (Opc == TargetInstrInfo::SUBREG_TO_REG) {
768 const ConstantSDNode *SD = cast<ConstantSDNode>(N0);
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000769 MI->addOperand(MachineOperand::CreateImm(SD->getValue()));
Christopher Lambc9298232008-03-16 03:12:01 +0000770 } else
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000771 AddOperand(MI, N0, 0, 0, VRBaseMap);
772 // Add the subregster being inserted
773 AddOperand(MI, N1, 0, 0, VRBaseMap);
Chris Lattnerfec65d52007-12-30 00:51:11 +0000774 MI->addOperand(MachineOperand::CreateImm(SubIdx));
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000775 BB->push_back(MI);
Christopher Lambe24f8f12007-07-26 08:12:07 +0000776 } else
Christopher Lambc9298232008-03-16 03:12:01 +0000777 assert(0 && "Node is not insert_subreg, extract_subreg, or subreg_to_reg");
Christopher Lambe24f8f12007-07-26 08:12:07 +0000778
779 bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,0), VRBase));
Evan Cheng97e60d92008-05-14 21:08:07 +0000780 isNew = isNew; // Silence compiler warning.
Christopher Lambe24f8f12007-07-26 08:12:07 +0000781 assert(isNew && "Node emitted out of order - early");
782}
783
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000784/// EmitNode - Generate machine code for an node and needed dependencies.
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000785///
Evan Chenga6fb1b62007-09-25 01:54:36 +0000786void ScheduleDAG::EmitNode(SDNode *Node, unsigned InstanceNo,
Roman Levenstein9cac5252008-04-16 16:15:27 +0000787 DenseMap<SDOperand, unsigned> &VRBaseMap) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000788 // If machine instruction
789 if (Node->isTargetOpcode()) {
790 unsigned Opc = Node->getTargetOpcode();
Christopher Lambe24f8f12007-07-26 08:12:07 +0000791
792 // Handle subreg insert/extract specially
793 if (Opc == TargetInstrInfo::EXTRACT_SUBREG ||
Christopher Lambc9298232008-03-16 03:12:01 +0000794 Opc == TargetInstrInfo::INSERT_SUBREG ||
795 Opc == TargetInstrInfo::SUBREG_TO_REG) {
Christopher Lambe24f8f12007-07-26 08:12:07 +0000796 EmitSubregNode(Node, VRBaseMap);
797 return;
798 }
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000799
800 if (Opc == TargetInstrInfo::IMPLICIT_DEF)
801 // We want a unique VR for each IMPLICIT_DEF use.
802 return;
Christopher Lambe24f8f12007-07-26 08:12:07 +0000803
Chris Lattner749c6f62008-01-07 07:27:27 +0000804 const TargetInstrDesc &II = TII->get(Opc);
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000805 unsigned NumResults = CountResults(Node);
806 unsigned NodeOperands = CountOperands(Node);
Dan Gohman42a77882008-02-16 00:36:48 +0000807 unsigned MemOperandsEnd = ComputeMemOperandsEnd(Node);
Chris Lattner349c4952008-01-07 03:13:06 +0000808 bool HasPhysRegOuts = (NumResults > II.getNumDefs()) &&
809 II.getImplicitDefs() != 0;
Chris Lattnerda8abb02005-09-01 18:44:10 +0000810#ifndef NDEBUG
Evan Cheng50871242008-05-14 20:07:51 +0000811 unsigned NumMIOperands = NodeOperands + NumResults;
Chris Lattner349c4952008-01-07 03:13:06 +0000812 assert((II.getNumOperands() == NumMIOperands ||
Chris Lattner8f707e12008-01-07 05:19:29 +0000813 HasPhysRegOuts || II.isVariadic()) &&
Chris Lattner2d973e42005-08-18 20:07:59 +0000814 "#operands for dag node doesn't match .td file!");
Chris Lattnerca6aa2f2005-08-19 01:01:34 +0000815#endif
Chris Lattner2d973e42005-08-18 20:07:59 +0000816
817 // Create the new machine instruction.
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000818 MachineInstr *MI = BuildMI(II);
Chris Lattner2d973e42005-08-18 20:07:59 +0000819
820 // Add result register values for things that are defined by this
821 // instruction.
Evan Chengaf825c82007-07-10 07:08:32 +0000822 if (NumResults)
Evan Cheng84097472007-08-02 00:28:15 +0000823 CreateVirtualRegisters(Node, MI, II, VRBaseMap);
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000824
825 // Emit all of the actual operands of this instruction, adding them to the
826 // instruction as appropriate.
Chris Lattnered18b682006-02-24 18:54:03 +0000827 for (unsigned i = 0; i != NodeOperands; ++i)
Chris Lattner349c4952008-01-07 03:13:06 +0000828 AddOperand(MI, Node->getOperand(i), i+II.getNumDefs(), &II, VRBaseMap);
Evan Cheng13d41b92006-05-12 01:58:24 +0000829
Dan Gohman69de1932008-02-06 22:27:42 +0000830 // Emit all of the memory operands of this instruction
Dan Gohman42a77882008-02-16 00:36:48 +0000831 for (unsigned i = NodeOperands; i != MemOperandsEnd; ++i)
Dan Gohman69de1932008-02-06 22:27:42 +0000832 AddMemOperand(MI, cast<MemOperandSDNode>(Node->getOperand(i))->MO);
833
Evan Cheng13d41b92006-05-12 01:58:24 +0000834 // Commute node if it has been determined to be profitable.
835 if (CommuteSet.count(Node)) {
836 MachineInstr *NewMI = TII->commuteInstruction(MI);
837 if (NewMI == 0)
Bill Wendling832171c2006-12-07 20:04:42 +0000838 DOUT << "Sched: COMMUTING FAILED!\n";
Evan Cheng13d41b92006-05-12 01:58:24 +0000839 else {
Bill Wendling832171c2006-12-07 20:04:42 +0000840 DOUT << "Sched: COMMUTED TO: " << *NewMI;
Evan Cheng4c6f2f92006-05-31 18:03:39 +0000841 if (MI != NewMI) {
842 delete MI;
843 MI = NewMI;
844 }
Evan Cheng643afa52008-02-28 07:40:24 +0000845 ++NumCommutes;
Evan Cheng13d41b92006-05-12 01:58:24 +0000846 }
847 }
848
Evan Cheng1b08bbc2008-02-01 09:10:45 +0000849 if (II.usesCustomDAGSchedInsertionHook())
Evan Cheng6b2cf282008-01-30 19:35:32 +0000850 // Insert this instruction into the basic block using a target
851 // specific inserter which may returns a new basic block.
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000852 BB = TLI->EmitInstrWithCustomInserter(MI, BB);
Evan Cheng6b2cf282008-01-30 19:35:32 +0000853 else
854 BB->push_back(MI);
Evan Cheng84097472007-08-02 00:28:15 +0000855
856 // Additional results must be an physical register def.
857 if (HasPhysRegOuts) {
Chris Lattner349c4952008-01-07 03:13:06 +0000858 for (unsigned i = II.getNumDefs(); i < NumResults; ++i) {
859 unsigned Reg = II.getImplicitDefs()[i - II.getNumDefs()];
Evan Cheng33d55952007-08-02 05:29:38 +0000860 if (Node->hasAnyUseOfValue(i))
Evan Chenga6fb1b62007-09-25 01:54:36 +0000861 EmitCopyFromReg(Node, i, InstanceNo, Reg, VRBaseMap);
Evan Cheng84097472007-08-02 00:28:15 +0000862 }
863 }
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000864 } else {
865 switch (Node->getOpcode()) {
866 default:
Jim Laskey16d42c62006-07-11 18:25:13 +0000867#ifndef NDEBUG
Dan Gohmanb5bec2b2007-06-19 14:13:56 +0000868 Node->dump(&DAG);
Jim Laskey16d42c62006-07-11 18:25:13 +0000869#endif
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000870 assert(0 && "This target-independent node should have been selected!");
Dan Gohman80792f32008-04-15 01:22:18 +0000871 break;
872 case ISD::EntryToken:
873 assert(0 && "EntryToken should have been excluded from the schedule!");
874 break;
875 case ISD::TokenFactor: // fall thru
Jim Laskey1ee29252007-01-26 14:34:52 +0000876 case ISD::LABEL:
Evan Chenga844bde2008-02-02 04:07:54 +0000877 case ISD::DECLARE:
Dan Gohman69de1932008-02-06 22:27:42 +0000878 case ISD::SRCVALUE:
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000879 break;
880 case ISD::CopyToReg: {
Chris Lattnerf30e1cf2008-03-09 09:15:31 +0000881 unsigned SrcReg;
882 SDOperand SrcVal = Node->getOperand(2);
883 if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(SrcVal))
884 SrcReg = R->getReg();
Evan Cheng489a87c2007-01-05 20:59:06 +0000885 else
Chris Lattnerf30e1cf2008-03-09 09:15:31 +0000886 SrcReg = getVR(SrcVal, VRBaseMap);
887
Chris Lattnera4176522005-10-30 18:54:27 +0000888 unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Chris Lattnerf30e1cf2008-03-09 09:15:31 +0000889 if (SrcReg == DestReg) // Coalesced away the copy? Ignore.
890 break;
891
892 const TargetRegisterClass *SrcTRC = 0, *DstTRC = 0;
893 // Get the register classes of the src/dst.
894 if (TargetRegisterInfo::isVirtualRegister(SrcReg))
Evan Cheng9e233362008-03-12 22:19:41 +0000895 SrcTRC = MRI.getRegClass(SrcReg);
Chris Lattnerf30e1cf2008-03-09 09:15:31 +0000896 else
Evan Cheng676dd7c2008-03-11 07:19:34 +0000897 SrcTRC = TRI->getPhysicalRegisterRegClass(SrcReg,SrcVal.getValueType());
Chris Lattnerf30e1cf2008-03-09 09:15:31 +0000898
899 if (TargetRegisterInfo::isVirtualRegister(DestReg))
Evan Cheng9e233362008-03-12 22:19:41 +0000900 DstTRC = MRI.getRegClass(DestReg);
Chris Lattnerf30e1cf2008-03-09 09:15:31 +0000901 else
Evan Cheng676dd7c2008-03-11 07:19:34 +0000902 DstTRC = TRI->getPhysicalRegisterRegClass(DestReg,
903 Node->getOperand(1).getValueType());
Chris Lattnerf30e1cf2008-03-09 09:15:31 +0000904 TII->copyRegToReg(*BB, BB->end(), DestReg, SrcReg, DstTRC, SrcTRC);
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000905 break;
906 }
907 case ISD::CopyFromReg: {
908 unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Evan Chenga6fb1b62007-09-25 01:54:36 +0000909 EmitCopyFromReg(Node, 0, InstanceNo, SrcReg, VRBaseMap);
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000910 break;
911 }
Chris Lattneracc43bf2006-01-26 23:28:04 +0000912 case ISD::INLINEASM: {
913 unsigned NumOps = Node->getNumOperands();
914 if (Node->getOperand(NumOps-1).getValueType() == MVT::Flag)
915 --NumOps; // Ignore the flag operand.
916
917 // Create the inline asm machine instruction.
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000918 MachineInstr *MI = BuildMI(TII->get(TargetInstrInfo::INLINEASM));
Chris Lattneracc43bf2006-01-26 23:28:04 +0000919
920 // Add the asm string as an external symbol operand.
921 const char *AsmStr =
922 cast<ExternalSymbolSDNode>(Node->getOperand(1))->getSymbol();
Chris Lattnerfec65d52007-12-30 00:51:11 +0000923 MI->addOperand(MachineOperand::CreateES(AsmStr));
Chris Lattneracc43bf2006-01-26 23:28:04 +0000924
925 // Add all of the operand registers to the instruction.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000926 for (unsigned i = 2; i != NumOps;) {
927 unsigned Flags = cast<ConstantSDNode>(Node->getOperand(i))->getValue();
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000928 unsigned NumVals = Flags >> 3;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000929
Chris Lattnerfec65d52007-12-30 00:51:11 +0000930 MI->addOperand(MachineOperand::CreateImm(Flags));
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000931 ++i; // Skip the ID value.
932
933 switch (Flags & 7) {
Chris Lattneracc43bf2006-01-26 23:28:04 +0000934 default: assert(0 && "Bad flags!");
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000935 case 1: // Use of register.
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000936 for (; NumVals; --NumVals, ++i) {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000937 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Chris Lattner8019f412007-12-30 00:41:17 +0000938 MI->addOperand(MachineOperand::CreateReg(Reg, false));
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000939 }
Chris Lattnerdc19b702006-02-04 02:26:14 +0000940 break;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000941 case 2: // Def of register.
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000942 for (; NumVals; --NumVals, ++i) {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000943 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Chris Lattner8019f412007-12-30 00:41:17 +0000944 MI->addOperand(MachineOperand::CreateReg(Reg, true));
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000945 }
Chris Lattnerdc19b702006-02-04 02:26:14 +0000946 break;
Chris Lattnerdc19b702006-02-04 02:26:14 +0000947 case 3: { // Immediate.
Chris Lattner7df31dc2007-08-25 00:53:07 +0000948 for (; NumVals; --NumVals, ++i) {
949 if (ConstantSDNode *CS =
950 dyn_cast<ConstantSDNode>(Node->getOperand(i))) {
Chris Lattner8019f412007-12-30 00:41:17 +0000951 MI->addOperand(MachineOperand::CreateImm(CS->getValue()));
Dale Johanneseneb57ea72007-11-05 21:20:28 +0000952 } else if (GlobalAddressSDNode *GA =
953 dyn_cast<GlobalAddressSDNode>(Node->getOperand(i))) {
Chris Lattnerfec65d52007-12-30 00:51:11 +0000954 MI->addOperand(MachineOperand::CreateGA(GA->getGlobal(),
955 GA->getOffset()));
Dale Johanneseneb57ea72007-11-05 21:20:28 +0000956 } else {
Chris Lattnerfec65d52007-12-30 00:51:11 +0000957 BasicBlockSDNode *BB =cast<BasicBlockSDNode>(Node->getOperand(i));
958 MI->addOperand(MachineOperand::CreateMBB(BB->getBasicBlock()));
Chris Lattner7df31dc2007-08-25 00:53:07 +0000959 }
Chris Lattnerefa46ce2006-10-31 20:01:56 +0000960 }
Chris Lattnerdc19b702006-02-04 02:26:14 +0000961 break;
962 }
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000963 case 4: // Addressing mode.
964 // The addressing mode has been selected, just add all of the
965 // operands to the machine instruction.
966 for (; NumVals; --NumVals, ++i)
Chris Lattnerdf375062006-03-10 07:25:12 +0000967 AddOperand(MI, Node->getOperand(i), 0, 0, VRBaseMap);
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000968 break;
Chris Lattnerdc19b702006-02-04 02:26:14 +0000969 }
Chris Lattneracc43bf2006-01-26 23:28:04 +0000970 }
Evan Cheng8a50f1f2008-04-03 16:36:07 +0000971 BB->push_back(MI);
Chris Lattneracc43bf2006-01-26 23:28:04 +0000972 break;
973 }
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000974 }
975 }
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000976}
977
Chris Lattnera93dfcd2006-03-05 23:51:47 +0000978void ScheduleDAG::EmitNoop() {
979 TII->insertNoop(*BB, BB->end());
980}
981
Chris Lattnerd9c4c452008-03-09 07:51:01 +0000982void ScheduleDAG::EmitCrossRCCopy(SUnit *SU,
983 DenseMap<SUnit*, unsigned> &VRBaseMap) {
Evan Cheng42d60272007-09-26 21:36:17 +0000984 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
985 I != E; ++I) {
986 if (I->isCtrl) continue; // ignore chain preds
987 if (!I->Dep->Node) {
988 // Copy to physical register.
989 DenseMap<SUnit*, unsigned>::iterator VRI = VRBaseMap.find(I->Dep);
990 assert(VRI != VRBaseMap.end() && "Node emitted out of order - late");
991 // Find the destination physical register.
992 unsigned Reg = 0;
993 for (SUnit::const_succ_iterator II = SU->Succs.begin(),
994 EE = SU->Succs.end(); II != EE; ++II) {
995 if (I->Reg) {
996 Reg = I->Reg;
997 break;
998 }
999 }
1000 assert(I->Reg && "Unknown physical register!");
Owen Andersond10fd972007-12-31 06:32:00 +00001001 TII->copyRegToReg(*BB, BB->end(), Reg, VRI->second,
Evan Cheng42d60272007-09-26 21:36:17 +00001002 SU->CopyDstRC, SU->CopySrcRC);
1003 } else {
1004 // Copy from physical register.
1005 assert(I->Reg && "Unknown physical register!");
Evan Cheng9e233362008-03-12 22:19:41 +00001006 unsigned VRBase = MRI.createVirtualRegister(SU->CopyDstRC);
Evan Cheng42d60272007-09-26 21:36:17 +00001007 bool isNew = VRBaseMap.insert(std::make_pair(SU, VRBase));
Evan Cheng97e60d92008-05-14 21:08:07 +00001008 isNew = isNew; // Silence compiler warning.
Evan Cheng42d60272007-09-26 21:36:17 +00001009 assert(isNew && "Node emitted out of order - early");
Owen Andersond10fd972007-12-31 06:32:00 +00001010 TII->copyRegToReg(*BB, BB->end(), VRBase, I->Reg,
Evan Cheng42d60272007-09-26 21:36:17 +00001011 SU->CopyDstRC, SU->CopySrcRC);
1012 }
1013 break;
1014 }
1015}
1016
Evan Cheng9e233362008-03-12 22:19:41 +00001017/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
1018/// physical register has only a single copy use, then coalesced the copy
Evan Chengdb2d7732008-03-14 00:14:55 +00001019/// if possible.
1020void ScheduleDAG::EmitLiveInCopy(MachineBasicBlock *MBB,
1021 MachineBasicBlock::iterator &InsertPos,
1022 unsigned VirtReg, unsigned PhysReg,
1023 const TargetRegisterClass *RC,
1024 DenseMap<MachineInstr*, unsigned> &CopyRegMap){
Evan Cheng9e233362008-03-12 22:19:41 +00001025 unsigned NumUses = 0;
1026 MachineInstr *UseMI = NULL;
1027 for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
1028 UE = MRI.use_end(); UI != UE; ++UI) {
1029 UseMI = &*UI;
1030 if (++NumUses > 1)
1031 break;
1032 }
1033
1034 // If the number of uses is not one, or the use is not a move instruction,
Evan Chengdb2d7732008-03-14 00:14:55 +00001035 // don't coalesce. Also, only coalesce away a virtual register to virtual
1036 // register copy.
1037 bool Coalesced = false;
Evan Cheng9e233362008-03-12 22:19:41 +00001038 unsigned SrcReg, DstReg;
Evan Chengdb2d7732008-03-14 00:14:55 +00001039 if (NumUses == 1 &&
1040 TII->isMoveInstr(*UseMI, SrcReg, DstReg) &&
1041 TargetRegisterInfo::isVirtualRegister(DstReg)) {
1042 VirtReg = DstReg;
1043 Coalesced = true;
Evan Cheng9e233362008-03-12 22:19:41 +00001044 }
1045
Evan Chengdb2d7732008-03-14 00:14:55 +00001046 // Now find an ideal location to insert the copy.
1047 MachineBasicBlock::iterator Pos = InsertPos;
1048 while (Pos != MBB->begin()) {
1049 MachineInstr *PrevMI = prior(Pos);
1050 DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI);
1051 // copyRegToReg might emit multiple instructions to do a copy.
1052 unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second;
1053 if (CopyDstReg && !TRI->regsOverlap(CopyDstReg, PhysReg))
1054 // This is what the BB looks like right now:
1055 // r1024 = mov r0
1056 // ...
1057 // r1 = mov r1024
1058 //
1059 // We want to insert "r1025 = mov r1". Inserting this copy below the
1060 // move to r1024 makes it impossible for that move to be coalesced.
1061 //
1062 // r1025 = mov r1
1063 // r1024 = mov r0
1064 // ...
1065 // r1 = mov 1024
1066 // r2 = mov 1025
1067 break; // Woot! Found a good location.
1068 --Pos;
1069 }
1070
1071 TII->copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC);
1072 CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg));
1073 if (Coalesced) {
Evan Cheng9e233362008-03-12 22:19:41 +00001074 if (&*InsertPos == UseMI) ++InsertPos;
1075 MBB->erase(UseMI);
Evan Cheng9e233362008-03-12 22:19:41 +00001076 }
Evan Cheng9e233362008-03-12 22:19:41 +00001077}
1078
1079/// EmitLiveInCopies - If this is the first basic block in the function,
1080/// and if it has live ins that need to be copied into vregs, emit the
1081/// copies into the top of the block.
1082void ScheduleDAG::EmitLiveInCopies(MachineBasicBlock *MBB) {
Evan Chengdb2d7732008-03-14 00:14:55 +00001083 DenseMap<MachineInstr*, unsigned> CopyRegMap;
Evan Cheng9e233362008-03-12 22:19:41 +00001084 MachineBasicBlock::iterator InsertPos = MBB->begin();
1085 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
1086 E = MRI.livein_end(); LI != E; ++LI)
1087 if (LI->second) {
1088 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
Evan Chengdb2d7732008-03-14 00:14:55 +00001089 EmitLiveInCopy(MBB, InsertPos, LI->second, LI->first, RC, CopyRegMap);
Evan Cheng9e233362008-03-12 22:19:41 +00001090 }
1091}
1092
Evan Chenge165a782006-05-11 23:55:42 +00001093/// EmitSchedule - Emit the machine code in scheduled order.
1094void ScheduleDAG::EmitSchedule() {
Evan Cheng9e233362008-03-12 22:19:41 +00001095 bool isEntryBB = &MF->front() == BB;
1096
1097 if (isEntryBB && !SchedLiveInCopies) {
1098 // If this is the first basic block in the function, and if it has live ins
1099 // that need to be copied into vregs, emit the copies into the top of the
1100 // block before emitting the code for the block.
1101 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
1102 E = MRI.livein_end(); LI != E; ++LI)
Evan Cheng9efce632007-09-26 06:25:56 +00001103 if (LI->second) {
Evan Cheng9e233362008-03-12 22:19:41 +00001104 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
Evan Cheng6b2cf282008-01-30 19:35:32 +00001105 TII->copyRegToReg(*MF->begin(), MF->begin()->end(), LI->second,
Evan Cheng9efce632007-09-26 06:25:56 +00001106 LI->first, RC, RC);
1107 }
Chris Lattner96645412006-05-16 06:10:58 +00001108 }
Evan Cheng9e233362008-03-12 22:19:41 +00001109
Chris Lattner96645412006-05-16 06:10:58 +00001110 // Finally, emit the code for all of the scheduled instructions.
Roman Levenstein9cac5252008-04-16 16:15:27 +00001111 DenseMap<SDOperand, unsigned> VRBaseMap;
Evan Cheng42d60272007-09-26 21:36:17 +00001112 DenseMap<SUnit*, unsigned> CopyVRBaseMap;
Evan Chenge165a782006-05-11 23:55:42 +00001113 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
Evan Cheng8a50f1f2008-04-03 16:36:07 +00001114 SUnit *SU = Sequence[i];
1115 if (!SU) {
Evan Chenge165a782006-05-11 23:55:42 +00001116 // Null SUnit* is a noop.
1117 EmitNoop();
Evan Cheng8a50f1f2008-04-03 16:36:07 +00001118 continue;
Evan Chenge165a782006-05-11 23:55:42 +00001119 }
Evan Cheng8a50f1f2008-04-03 16:36:07 +00001120 for (unsigned j = 0, ee = SU->FlaggedNodes.size(); j != ee; ++j)
1121 EmitNode(SU->FlaggedNodes[j], SU->InstanceNo, VRBaseMap);
1122 if (!SU->Node)
1123 EmitCrossRCCopy(SU, CopyVRBaseMap);
1124 else
1125 EmitNode(SU->Node, SU->InstanceNo, VRBaseMap);
Evan Chenge165a782006-05-11 23:55:42 +00001126 }
Evan Cheng9e233362008-03-12 22:19:41 +00001127
1128 if (isEntryBB && SchedLiveInCopies)
1129 EmitLiveInCopies(MF->begin());
Evan Chenge165a782006-05-11 23:55:42 +00001130}
1131
1132/// dump - dump the schedule.
1133void ScheduleDAG::dumpSchedule() const {
1134 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
1135 if (SUnit *SU = Sequence[i])
1136 SU->dump(&DAG);
1137 else
Bill Wendling832171c2006-12-07 20:04:42 +00001138 cerr << "**** NOOP ****\n";
Evan Chenge165a782006-05-11 23:55:42 +00001139 }
1140}
1141
1142
Evan Chenga9c20912006-01-21 02:32:06 +00001143/// Run - perform scheduling.
1144///
1145MachineBasicBlock *ScheduleDAG::Run() {
Evan Chenga9c20912006-01-21 02:32:06 +00001146 Schedule();
1147 return BB;
Chris Lattnerd32b2362005-08-18 18:45:24 +00001148}
Evan Cheng4ef10862006-01-23 07:01:07 +00001149
Evan Chenge165a782006-05-11 23:55:42 +00001150/// SUnit - Scheduling unit. It's an wrapper around either a single SDNode or
1151/// a group of nodes flagged together.
1152void SUnit::dump(const SelectionDAG *G) const {
Bill Wendling832171c2006-12-07 20:04:42 +00001153 cerr << "SU(" << NodeNum << "): ";
Evan Cheng42d60272007-09-26 21:36:17 +00001154 if (Node)
1155 Node->dump(G);
1156 else
1157 cerr << "CROSS RC COPY ";
Bill Wendling832171c2006-12-07 20:04:42 +00001158 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +00001159 if (FlaggedNodes.size() != 0) {
1160 for (unsigned i = 0, e = FlaggedNodes.size(); i != e; i++) {
Bill Wendling832171c2006-12-07 20:04:42 +00001161 cerr << " ";
Evan Chenge165a782006-05-11 23:55:42 +00001162 FlaggedNodes[i]->dump(G);
Bill Wendling832171c2006-12-07 20:04:42 +00001163 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +00001164 }
1165 }
1166}
Evan Cheng4ef10862006-01-23 07:01:07 +00001167
Evan Chenge165a782006-05-11 23:55:42 +00001168void SUnit::dumpAll(const SelectionDAG *G) const {
1169 dump(G);
1170
Bill Wendling832171c2006-12-07 20:04:42 +00001171 cerr << " # preds left : " << NumPredsLeft << "\n";
1172 cerr << " # succs left : " << NumSuccsLeft << "\n";
Bill Wendling832171c2006-12-07 20:04:42 +00001173 cerr << " Latency : " << Latency << "\n";
1174 cerr << " Depth : " << Depth << "\n";
1175 cerr << " Height : " << Height << "\n";
Evan Chenge165a782006-05-11 23:55:42 +00001176
1177 if (Preds.size() != 0) {
Bill Wendling832171c2006-12-07 20:04:42 +00001178 cerr << " Predecessors:\n";
Chris Lattner228a18e2006-08-17 00:09:56 +00001179 for (SUnit::const_succ_iterator I = Preds.begin(), E = Preds.end();
1180 I != E; ++I) {
Evan Cheng713a98d2007-09-19 01:38:40 +00001181 if (I->isCtrl)
Bill Wendling832171c2006-12-07 20:04:42 +00001182 cerr << " ch #";
Evan Chenge165a782006-05-11 23:55:42 +00001183 else
Bill Wendling832171c2006-12-07 20:04:42 +00001184 cerr << " val #";
Evan Chenga6fb1b62007-09-25 01:54:36 +00001185 cerr << I->Dep << " - SU(" << I->Dep->NodeNum << ")";
1186 if (I->isSpecial)
1187 cerr << " *";
1188 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +00001189 }
1190 }
1191 if (Succs.size() != 0) {
Bill Wendling832171c2006-12-07 20:04:42 +00001192 cerr << " Successors:\n";
Chris Lattner228a18e2006-08-17 00:09:56 +00001193 for (SUnit::const_succ_iterator I = Succs.begin(), E = Succs.end();
1194 I != E; ++I) {
Evan Cheng713a98d2007-09-19 01:38:40 +00001195 if (I->isCtrl)
Bill Wendling832171c2006-12-07 20:04:42 +00001196 cerr << " ch #";
Evan Chenge165a782006-05-11 23:55:42 +00001197 else
Bill Wendling832171c2006-12-07 20:04:42 +00001198 cerr << " val #";
Evan Chenga6fb1b62007-09-25 01:54:36 +00001199 cerr << I->Dep << " - SU(" << I->Dep->NodeNum << ")";
1200 if (I->isSpecial)
1201 cerr << " *";
1202 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +00001203 }
1204 }
Bill Wendling832171c2006-12-07 20:04:42 +00001205 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +00001206}