blob: 734845944d3cbc1c3d5e5808cdd1e89bc9bf246b [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//===- X86InstrInfo.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 instruction set, defining the instructions, and
11// properties of the instructions which are needed for code generation, machine
12// code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
17// X86 specific DAG Nodes.
18//
19
20def SDTIntShiftDOp: SDTypeProfile<1, 3,
21 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
22 SDTCisInt<0>, SDTCisInt<3>]>;
23
24def SDTX86CmpTest : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
25
Evan Cheng621216e2007-09-29 00:00:36 +000026def SDTX86Cmov : SDTypeProfile<1, 4,
Evan Cheng950aac02007-09-25 01:57:46 +000027 [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
28 SDTCisVT<3, i8>, SDTCisVT<4, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029
Dan Gohman99a12192009-03-04 19:44:21 +000030// Unary and binary operator instructions that set EFLAGS as a side-effect.
31def SDTUnaryArithWithFlags : SDTypeProfile<1, 1,
32 [SDTCisInt<0>]>;
33def SDTBinaryArithWithFlags : SDTypeProfile<1, 2,
34 [SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>,
36 SDTCisInt<0>]>;
Evan Cheng621216e2007-09-29 00:00:36 +000037def SDTX86BrCond : SDTypeProfile<0, 3,
Evan Cheng950aac02007-09-25 01:57:46 +000038 [SDTCisVT<0, OtherVT>,
39 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040
Evan Cheng621216e2007-09-29 00:00:36 +000041def SDTX86SetCC : SDTypeProfile<1, 2,
Evan Cheng950aac02007-09-25 01:57:46 +000042 [SDTCisVT<0, i8>,
43 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000045def SDTX86cas : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisInt<1>,
46 SDTCisVT<2, i8>]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000047def SDTX86cas8 : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000048
Dale Johannesenf160d802008-10-02 18:53:47 +000049def SDTX86atomicBinary : SDTypeProfile<2, 3, [SDTCisInt<0>, SDTCisInt<1>,
50 SDTCisPtrTy<2>, SDTCisInt<3>,SDTCisInt<4>]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +000051def SDTX86Ret : SDTypeProfile<0, -1, [SDTCisVT<0, i16>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052
Sean Callanan2c8a2592009-06-23 23:25:37 +000053def SDT_X86CallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
54def SDT_X86CallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>,
55 SDTCisVT<1, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056
Dan Gohman3329ffe2008-05-29 19:57:41 +000057def SDT_X86Call : SDTypeProfile<0, -1, [SDTCisVT<0, iPTR>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058
Dan Gohman34228bf2009-08-15 01:38:56 +000059def SDT_X86VASTART_SAVE_XMM_REGS : SDTypeProfile<0, -1, [SDTCisVT<0, i8>,
60 SDTCisVT<1, iPTR>,
61 SDTCisVT<2, iPTR>]>;
62
Dan Gohmanf17a25c2007-07-18 16:29:46 +000063def SDTX86RepStr : SDTypeProfile<0, 1, [SDTCisVT<0, OtherVT>]>;
64
65def SDTX86RdTsc : SDTypeProfile<0, 0, []>;
66
67def SDTX86Wrapper : SDTypeProfile<1, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<0>]>;
68
Rafael Espindolaaf759ab2009-04-17 14:35:58 +000069def SDT_X86TLSADDR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070
Rafael Espindolabca99f72009-04-08 21:14:34 +000071def SDT_X86SegmentBaseAddress : SDTypeProfile<1, 1, [SDTCisPtrTy<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000072
73def SDT_X86EHRET : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
74
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000075def SDT_X86TCRET : SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisVT<1, i32>]>;
76
Evan Cheng48679f42007-12-14 02:13:44 +000077def X86bsf : SDNode<"X86ISD::BSF", SDTIntUnaryOp>;
78def X86bsr : SDNode<"X86ISD::BSR", SDTIntUnaryOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000079def X86shld : SDNode<"X86ISD::SHLD", SDTIntShiftDOp>;
80def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>;
81
Evan Cheng621216e2007-09-29 00:00:36 +000082def X86cmp : SDNode<"X86ISD::CMP" , SDTX86CmpTest>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000083
Dan Gohman7fe9b7f2008-12-23 22:45:23 +000084def X86bt : SDNode<"X86ISD::BT", SDTX86CmpTest>;
85
Evan Cheng621216e2007-09-29 00:00:36 +000086def X86cmov : SDNode<"X86ISD::CMOV", SDTX86Cmov>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087def X86brcond : SDNode<"X86ISD::BRCOND", SDTX86BrCond,
Evan Cheng950aac02007-09-25 01:57:46 +000088 [SDNPHasChain]>;
Evan Cheng621216e2007-09-29 00:00:36 +000089def X86setcc : SDNode<"X86ISD::SETCC", SDTX86SetCC>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000090
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000091def X86cas : SDNode<"X86ISD::LCMPXCHG_DAG", SDTX86cas,
92 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
93 SDNPMayLoad]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000094def X86cas8 : SDNode<"X86ISD::LCMPXCHG8_DAG", SDTX86cas8,
95 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
96 SDNPMayLoad]>;
Dale Johannesenf160d802008-10-02 18:53:47 +000097def X86AtomAdd64 : SDNode<"X86ISD::ATOMADD64_DAG", SDTX86atomicBinary,
98 [SDNPHasChain, SDNPMayStore,
99 SDNPMayLoad, SDNPMemOperand]>;
100def X86AtomSub64 : SDNode<"X86ISD::ATOMSUB64_DAG", SDTX86atomicBinary,
101 [SDNPHasChain, SDNPMayStore,
102 SDNPMayLoad, SDNPMemOperand]>;
103def X86AtomOr64 : SDNode<"X86ISD::ATOMOR64_DAG", SDTX86atomicBinary,
104 [SDNPHasChain, SDNPMayStore,
105 SDNPMayLoad, SDNPMemOperand]>;
106def X86AtomXor64 : SDNode<"X86ISD::ATOMXOR64_DAG", SDTX86atomicBinary,
107 [SDNPHasChain, SDNPMayStore,
108 SDNPMayLoad, SDNPMemOperand]>;
109def X86AtomAnd64 : SDNode<"X86ISD::ATOMAND64_DAG", SDTX86atomicBinary,
110 [SDNPHasChain, SDNPMayStore,
111 SDNPMayLoad, SDNPMemOperand]>;
112def X86AtomNand64 : SDNode<"X86ISD::ATOMNAND64_DAG", SDTX86atomicBinary,
113 [SDNPHasChain, SDNPMayStore,
114 SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +0000115def X86AtomSwap64 : SDNode<"X86ISD::ATOMSWAP64_DAG", SDTX86atomicBinary,
116 [SDNPHasChain, SDNPMayStore,
117 SDNPMayLoad, SDNPMemOperand]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000118def X86retflag : SDNode<"X86ISD::RET_FLAG", SDTX86Ret,
119 [SDNPHasChain, SDNPOptInFlag]>;
120
Dan Gohman34228bf2009-08-15 01:38:56 +0000121def X86vastart_save_xmm_regs :
122 SDNode<"X86ISD::VASTART_SAVE_XMM_REGS",
123 SDT_X86VASTART_SAVE_XMM_REGS,
124 [SDNPHasChain]>;
125
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126def X86callseq_start :
127 SDNode<"ISD::CALLSEQ_START", SDT_X86CallSeqStart,
128 [SDNPHasChain, SDNPOutFlag]>;
129def X86callseq_end :
130 SDNode<"ISD::CALLSEQ_END", SDT_X86CallSeqEnd,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000131 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132
133def X86call : SDNode<"X86ISD::CALL", SDT_X86Call,
134 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
135
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000136def X86rep_stos: SDNode<"X86ISD::REP_STOS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000137 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138def X86rep_movs: SDNode<"X86ISD::REP_MOVS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000139 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
140 SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000141
142def X86rdtsc : SDNode<"X86ISD::RDTSC_DAG",SDTX86RdTsc,
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000143 [SDNPHasChain, SDNPOutFlag, SDNPSideEffect]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000144
145def X86Wrapper : SDNode<"X86ISD::Wrapper", SDTX86Wrapper>;
146def X86WrapperRIP : SDNode<"X86ISD::WrapperRIP", SDTX86Wrapper>;
147
148def X86tlsaddr : SDNode<"X86ISD::TLSADDR", SDT_X86TLSADDR,
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000149 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolabca99f72009-04-08 21:14:34 +0000150def X86SegmentBaseAddress : SDNode<"X86ISD::SegmentBaseAddress",
151 SDT_X86SegmentBaseAddress, []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000152
153def X86ehret : SDNode<"X86ISD::EH_RETURN", SDT_X86EHRET,
154 [SDNPHasChain]>;
155
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000156def X86tcret : SDNode<"X86ISD::TC_RETURN", SDT_X86TCRET,
157 [SDNPHasChain, SDNPOptInFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158
Dan Gohman99a12192009-03-04 19:44:21 +0000159def X86add_flag : SDNode<"X86ISD::ADD", SDTBinaryArithWithFlags>;
160def X86sub_flag : SDNode<"X86ISD::SUB", SDTBinaryArithWithFlags>;
161def X86smul_flag : SDNode<"X86ISD::SMUL", SDTBinaryArithWithFlags>;
162def X86umul_flag : SDNode<"X86ISD::UMUL", SDTUnaryArithWithFlags>;
163def X86inc_flag : SDNode<"X86ISD::INC", SDTUnaryArithWithFlags>;
164def X86dec_flag : SDNode<"X86ISD::DEC", SDTUnaryArithWithFlags>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000165
Evan Chengc3495762009-03-30 21:36:47 +0000166def X86mul_imm : SDNode<"X86ISD::MUL_IMM", SDTIntBinOp>;
167
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000168//===----------------------------------------------------------------------===//
169// X86 Operand Definitions.
170//
171
Chris Lattner357a0ca2009-06-20 19:34:09 +0000172def i32imm_pcrel : Operand<i32> {
173 let PrintMethod = "print_pcrel_imm";
174}
175
Dan Gohmanfe606822009-07-30 01:56:29 +0000176// A version of ptr_rc which excludes SP, ESP, and RSP. This is used for
177// the index operand of an address, to conform to x86 encoding restrictions.
178def ptr_rc_nosp : PointerLikeRegClass<1>;
Chris Lattner357a0ca2009-06-20 19:34:09 +0000179
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000180// *mem - Operand definitions for the funky X86 addressing mode operands.
181//
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000182def X86MemAsmOperand : AsmOperandClass {
183 let Name = "Mem";
Daniel Dunbar6e9ee792009-08-10 19:08:02 +0000184 let SuperClass = ?;
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000185}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000186class X86MemOperand<string printMethod> : Operand<iPTR> {
187 let PrintMethod = printMethod;
Dan Gohmanfe606822009-07-30 01:56:29 +0000188 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000189 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000190}
191
Sean Callanan66fdfa02009-09-03 00:04:47 +0000192def opaque32mem : X86MemOperand<"printopaquemem">;
193def opaque48mem : X86MemOperand<"printopaquemem">;
194def opaque80mem : X86MemOperand<"printopaquemem">;
195
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000196def i8mem : X86MemOperand<"printi8mem">;
197def i16mem : X86MemOperand<"printi16mem">;
198def i32mem : X86MemOperand<"printi32mem">;
199def i64mem : X86MemOperand<"printi64mem">;
200def i128mem : X86MemOperand<"printi128mem">;
David Greene6b75fca2009-06-30 19:24:59 +0000201def i256mem : X86MemOperand<"printi256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000202def f32mem : X86MemOperand<"printf32mem">;
203def f64mem : X86MemOperand<"printf64mem">;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000204def f80mem : X86MemOperand<"printf80mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000205def f128mem : X86MemOperand<"printf128mem">;
David Greene6b75fca2009-06-30 19:24:59 +0000206def f256mem : X86MemOperand<"printf256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000207
Dan Gohman744d4622009-04-13 16:09:41 +0000208// A version of i8mem for use on x86-64 that uses GR64_NOREX instead of
209// plain GR64, so that it doesn't potentially require a REX prefix.
210def i8mem_NOREX : Operand<i64> {
211 let PrintMethod = "printi8mem";
Dan Gohmanfe606822009-07-30 01:56:29 +0000212 let MIOperandInfo = (ops GR64_NOREX, i8imm, GR64_NOREX_NOSP, i32imm, i8imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000213 let ParserMatchClass = X86MemAsmOperand;
Dan Gohman744d4622009-04-13 16:09:41 +0000214}
215
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216def lea32mem : Operand<i32> {
Rafael Espindolabca99f72009-04-08 21:14:34 +0000217 let PrintMethod = "printlea32mem";
Dan Gohmanefbd3bc2009-08-05 17:40:24 +0000218 let MIOperandInfo = (ops GR32, i8imm, GR32_NOSP, i32imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000219 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220}
221
222def SSECC : Operand<i8> {
223 let PrintMethod = "printSSECC";
224}
225
226def piclabel: Operand<i32> {
227 let PrintMethod = "printPICLabel";
228}
229
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000230def ImmSExt8AsmOperand : AsmOperandClass {
231 let Name = "ImmSExt8";
232 let SuperClass = ImmAsmOperand;
233}
234
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000235// A couple of more descriptive operand definitions.
236// 16-bits but only 8 bits are significant.
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000237def i16i8imm : Operand<i16> {
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000238 let ParserMatchClass = ImmSExt8AsmOperand;
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000239}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000240// 32-bits but only 8 bits are significant.
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000241def i32i8imm : Operand<i32> {
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000242 let ParserMatchClass = ImmSExt8AsmOperand;
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000243}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000244
Chris Lattner357a0ca2009-06-20 19:34:09 +0000245// Branch targets have OtherVT type and print as pc-relative values.
246def brtarget : Operand<OtherVT> {
247 let PrintMethod = "print_pcrel_imm";
248}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249
Evan Chengd11052b2009-07-21 06:00:18 +0000250def brtarget8 : Operand<OtherVT> {
251 let PrintMethod = "print_pcrel_imm";
252}
253
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000254//===----------------------------------------------------------------------===//
255// X86 Complex Pattern Definitions.
256//
257
258// Define X86 specific addressing mode.
Rafael Espindolabca99f72009-04-08 21:14:34 +0000259def addr : ComplexPattern<iPTR, 5, "SelectAddr", [], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260def lea32addr : ComplexPattern<i32, 4, "SelectLEAAddr",
Dan Gohman0c0d7412009-08-02 16:09:17 +0000261 [add, sub, mul, X86mul_imm, shl, or, frameindex],
262 []>;
Chris Lattnerf1940742009-06-20 20:38:48 +0000263def tls32addr : ComplexPattern<i32, 4, "SelectTLSADDRAddr",
264 [tglobaltlsaddr], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265
266//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000267// X86 Instruction Predicate Definitions.
268def HasMMX : Predicate<"Subtarget->hasMMX()">;
269def HasSSE1 : Predicate<"Subtarget->hasSSE1()">;
270def HasSSE2 : Predicate<"Subtarget->hasSSE2()">;
271def HasSSE3 : Predicate<"Subtarget->hasSSE3()">;
272def HasSSSE3 : Predicate<"Subtarget->hasSSSE3()">;
Nate Begemanb2975562008-02-03 07:18:54 +0000273def HasSSE41 : Predicate<"Subtarget->hasSSE41()">;
274def HasSSE42 : Predicate<"Subtarget->hasSSE42()">;
David Greene8bf22bc2009-06-26 22:46:54 +0000275def HasSSE4A : Predicate<"Subtarget->hasSSE4A()">;
276def HasAVX : Predicate<"Subtarget->hasAVX()">;
277def HasFMA3 : Predicate<"Subtarget->hasFMA3()">;
278def HasFMA4 : Predicate<"Subtarget->hasFMA4()">;
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000279def FPStackf32 : Predicate<"!Subtarget->hasSSE1()">;
280def FPStackf64 : Predicate<"!Subtarget->hasSSE2()">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281def In32BitMode : Predicate<"!Subtarget->is64Bit()">;
282def In64BitMode : Predicate<"Subtarget->is64Bit()">;
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000283def IsWin64 : Predicate<"Subtarget->isTargetWin64()">;
284def NotWin64 : Predicate<"!Subtarget->isTargetWin64()">;
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +0000285def SmallCode : Predicate<"TM.getCodeModel() == CodeModel::Small">;
286def KernelCode : Predicate<"TM.getCodeModel() == CodeModel::Kernel">;
287def FarData : Predicate<"TM.getCodeModel() != CodeModel::Small &&"
Anton Korobeynikov7e1178f2009-08-06 09:11:19 +0000288 "TM.getCodeModel() != CodeModel::Kernel">;
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +0000289def NearData : Predicate<"TM.getCodeModel() == CodeModel::Small ||"
290 "TM.getCodeModel() == CodeModel::Kernel">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291def IsStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">;
Evan Cheng13559d62008-09-26 23:41:32 +0000292def OptForSpeed : Predicate<"!OptForSize">;
Evan Cheng95a77fd2009-01-02 05:35:45 +0000293def FastBTMem : Predicate<"!Subtarget->isBTMemSlow()">;
Evan Cheng6d35a4d2009-05-20 04:53:57 +0000294def CallImmAddr : Predicate<"Subtarget->IsLegalToCallImmediateAddr(TM)">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295
296//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +0000297// X86 Instruction Format Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298//
299
Evan Cheng86ab7d32007-07-31 08:04:03 +0000300include "X86InstrFormats.td"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000301
302//===----------------------------------------------------------------------===//
303// Pattern fragments...
304//
305
306// X86 specific condition code. These correspond to CondCode in
307// X86InstrInfo.h. They must be kept in synch.
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000308def X86_COND_A : PatLeaf<(i8 0)>; // alt. COND_NBE
309def X86_COND_AE : PatLeaf<(i8 1)>; // alt. COND_NC
310def X86_COND_B : PatLeaf<(i8 2)>; // alt. COND_C
311def X86_COND_BE : PatLeaf<(i8 3)>; // alt. COND_NA
312def X86_COND_E : PatLeaf<(i8 4)>; // alt. COND_Z
313def X86_COND_G : PatLeaf<(i8 5)>; // alt. COND_NLE
314def X86_COND_GE : PatLeaf<(i8 6)>; // alt. COND_NL
315def X86_COND_L : PatLeaf<(i8 7)>; // alt. COND_NGE
316def X86_COND_LE : PatLeaf<(i8 8)>; // alt. COND_NG
317def X86_COND_NE : PatLeaf<(i8 9)>; // alt. COND_NZ
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318def X86_COND_NO : PatLeaf<(i8 10)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000319def X86_COND_NP : PatLeaf<(i8 11)>; // alt. COND_PO
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320def X86_COND_NS : PatLeaf<(i8 12)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000321def X86_COND_O : PatLeaf<(i8 13)>;
322def X86_COND_P : PatLeaf<(i8 14)>; // alt. COND_PE
323def X86_COND_S : PatLeaf<(i8 15)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324
325def i16immSExt8 : PatLeaf<(i16 imm), [{
326 // i16immSExt8 predicate - True if the 16-bit immediate fits in a 8-bit
327 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000328 return (int16_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329}]>;
330
331def i32immSExt8 : PatLeaf<(i32 imm), [{
332 // i32immSExt8 predicate - True if the 32-bit immediate fits in a 8-bit
333 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000334 return (int32_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335}]>;
336
337// Helper fragments for loads.
Evan Chengb3e25ea2008-05-13 18:59:59 +0000338// It's always safe to treat a anyext i16 load as a i32 load if the i16 is
339// known to be 32-bit aligned or better. Ditto for i8 to i16.
Dan Gohman2a174122008-10-15 06:50:19 +0000340def loadi16 : PatFrag<(ops node:$ptr), (i16 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000341 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000342 if (const Value *Src = LD->getSrcValue())
343 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000344 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000345 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000346 ISD::LoadExtType ExtType = LD->getExtensionType();
347 if (ExtType == ISD::NON_EXTLOAD)
348 return true;
349 if (ExtType == ISD::EXTLOAD)
350 return LD->getAlignment() >= 2 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000351 return false;
352}]>;
353
Dan Gohman2a174122008-10-15 06:50:19 +0000354def loadi16_anyext : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng56ec77b2008-09-24 23:27:55 +0000355 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000356 if (const Value *Src = LD->getSrcValue())
357 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000358 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000359 return false;
Evan Cheng56ec77b2008-09-24 23:27:55 +0000360 ISD::LoadExtType ExtType = LD->getExtensionType();
361 if (ExtType == ISD::EXTLOAD)
362 return LD->getAlignment() >= 2 && !LD->isVolatile();
363 return false;
364}]>;
365
Dan Gohman2a174122008-10-15 06:50:19 +0000366def loadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000367 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000368 if (const Value *Src = LD->getSrcValue())
369 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000370 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000371 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000372 ISD::LoadExtType ExtType = LD->getExtensionType();
373 if (ExtType == ISD::NON_EXTLOAD)
374 return true;
375 if (ExtType == ISD::EXTLOAD)
376 return LD->getAlignment() >= 4 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000377 return false;
378}]>;
379
Dan Gohman2a174122008-10-15 06:50:19 +0000380def nvloadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng1e5e5452008-09-29 17:26:18 +0000381 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000382 if (const Value *Src = LD->getSrcValue())
383 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000384 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000385 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000386 if (LD->isVolatile())
387 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000388 ISD::LoadExtType ExtType = LD->getExtensionType();
389 if (ExtType == ISD::NON_EXTLOAD)
390 return true;
391 if (ExtType == ISD::EXTLOAD)
392 return LD->getAlignment() >= 4;
393 return false;
394}]>;
395
sampo9cc09a32009-01-26 01:24:32 +0000396def gsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Chris Lattner12208612009-04-10 00:16:23 +0000397 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
398 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
399 return PT->getAddressSpace() == 256;
sampo9cc09a32009-01-26 01:24:32 +0000400 return false;
401}]>;
402
Chris Lattnera7c2d8a2009-05-05 18:52:19 +0000403def fsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
404 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
405 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
406 return PT->getAddressSpace() == 257;
407 return false;
408}]>;
409
Chris Lattner12208612009-04-10 00:16:23 +0000410def loadi8 : PatFrag<(ops node:$ptr), (i8 (load node:$ptr)), [{
411 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
412 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000413 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000414 return false;
415 return true;
416}]>;
417def loadi64 : PatFrag<(ops node:$ptr), (i64 (load node:$ptr)), [{
418 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
419 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000420 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000421 return false;
422 return true;
423}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000424
Chris Lattner12208612009-04-10 00:16:23 +0000425def loadf32 : PatFrag<(ops node:$ptr), (f32 (load node:$ptr)), [{
426 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
427 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000428 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000429 return false;
430 return true;
431}]>;
432def loadf64 : PatFrag<(ops node:$ptr), (f64 (load node:$ptr)), [{
433 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
434 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000435 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000436 return false;
437 return true;
438}]>;
439def loadf80 : PatFrag<(ops node:$ptr), (f80 (load node:$ptr)), [{
440 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
441 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000442 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000443 return false;
444 return true;
445}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000446
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000447def sextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (sextloadi8 node:$ptr))>;
448def sextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (sextloadi8 node:$ptr))>;
449def sextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (sextloadi16 node:$ptr))>;
450
451def zextloadi8i1 : PatFrag<(ops node:$ptr), (i8 (zextloadi1 node:$ptr))>;
452def zextloadi16i1 : PatFrag<(ops node:$ptr), (i16 (zextloadi1 node:$ptr))>;
453def zextloadi32i1 : PatFrag<(ops node:$ptr), (i32 (zextloadi1 node:$ptr))>;
454def zextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (zextloadi8 node:$ptr))>;
455def zextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (zextloadi8 node:$ptr))>;
456def zextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (zextloadi16 node:$ptr))>;
457
458def extloadi8i1 : PatFrag<(ops node:$ptr), (i8 (extloadi1 node:$ptr))>;
459def extloadi16i1 : PatFrag<(ops node:$ptr), (i16 (extloadi1 node:$ptr))>;
460def extloadi32i1 : PatFrag<(ops node:$ptr), (i32 (extloadi1 node:$ptr))>;
461def extloadi16i8 : PatFrag<(ops node:$ptr), (i16 (extloadi8 node:$ptr))>;
462def extloadi32i8 : PatFrag<(ops node:$ptr), (i32 (extloadi8 node:$ptr))>;
463def extloadi32i16 : PatFrag<(ops node:$ptr), (i32 (extloadi16 node:$ptr))>;
464
Chris Lattner21da6382008-02-19 17:37:35 +0000465
466// An 'and' node with a single use.
467def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
Evan Cheng9123cfa2008-03-04 00:40:35 +0000468 return N->hasOneUse();
Chris Lattner21da6382008-02-19 17:37:35 +0000469}]>;
Dan Gohman744d4622009-04-13 16:09:41 +0000470// An 'srl' node with a single use.
471def srl_su : PatFrag<(ops node:$lhs, node:$rhs), (srl node:$lhs, node:$rhs), [{
472 return N->hasOneUse();
473}]>;
474// An 'trunc' node with a single use.
475def trunc_su : PatFrag<(ops node:$src), (trunc node:$src), [{
476 return N->hasOneUse();
477}]>;
Chris Lattner21da6382008-02-19 17:37:35 +0000478
Dan Gohman921581d2008-10-17 01:23:35 +0000479// 'shld' and 'shrd' instruction patterns. Note that even though these have
480// the srl and shl in their patterns, the C++ code must still check for them,
481// because predicates are tested before children nodes are explored.
482
483def shrd : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
484 (or (srl node:$src1, node:$amt1),
485 (shl node:$src2, node:$amt2)), [{
486 assert(N->getOpcode() == ISD::OR);
487 return N->getOperand(0).getOpcode() == ISD::SRL &&
488 N->getOperand(1).getOpcode() == ISD::SHL &&
489 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
490 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
491 N->getOperand(0).getConstantOperandVal(1) ==
492 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
493}]>;
494
495def shld : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
496 (or (shl node:$src1, node:$amt1),
497 (srl node:$src2, node:$amt2)), [{
498 assert(N->getOpcode() == ISD::OR);
499 return N->getOperand(0).getOpcode() == ISD::SHL &&
500 N->getOperand(1).getOpcode() == ISD::SRL &&
501 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
502 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
503 N->getOperand(0).getConstantOperandVal(1) ==
504 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
505}]>;
506
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000508// Instruction list...
509//
510
511// ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into
512// a stack adjustment and the codegen must know that they may modify the stack
513// pointer before prolog-epilog rewriting occurs.
Chris Lattnerb56cc342008-03-11 03:23:40 +0000514// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
515// sub / add which can clobber EFLAGS.
Evan Cheng037364a2007-09-28 01:19:48 +0000516let Defs = [ESP, EFLAGS], Uses = [ESP] in {
Dan Gohman01c9f772008-10-01 18:28:06 +0000517def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt),
518 "#ADJCALLSTACKDOWN",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000519 [(X86callseq_start timm:$amt)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000520 Requires<[In32BitMode]>;
521def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
522 "#ADJCALLSTACKUP",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000523 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000524 Requires<[In32BitMode]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000525}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526
Dan Gohman34228bf2009-08-15 01:38:56 +0000527// x86-64 va_start lowering magic.
528let usesCustomDAGSchedInserter = 1 in
529def VASTART_SAVE_XMM_REGS : I<0, Pseudo,
530 (outs),
531 (ins GR8:$al,
532 i64imm:$regsavefi, i64imm:$offset,
533 variable_ops),
534 "#VASTART_SAVE_XMM_REGS $al, $regsavefi, $offset",
535 [(X86vastart_save_xmm_regs GR8:$al,
536 imm:$regsavefi,
537 imm:$offset)]>;
538
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000539// Nop
Sean Callananf94a0542009-07-23 23:39:34 +0000540let neverHasSideEffects = 1 in {
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000541 def NOOP : I<0x90, RawFrm, (outs), (ins), "nop", []>;
Sean Callananf94a0542009-07-23 23:39:34 +0000542 def NOOPL : I<0x1f, MRM0m, (outs), (ins i32mem:$zero),
543 "nopl\t$zero", []>, TB;
544}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000545
Sean Callanan9b195f82009-08-11 01:09:06 +0000546// Trap
547def INT3 : I<0xcc, RawFrm, (outs), (ins), "int 3", []>;
548def INT : I<0xcd, RawFrm, (outs), (ins i8imm:$trap), "int\t$trap", []>;
549
Evan Cheng0729ccf2008-01-05 00:41:47 +0000550// PIC base
Dan Gohman9499cfe2008-10-01 04:14:30 +0000551let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000552 def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins piclabel:$label),
Dan Gohman70a8a112009-04-27 15:13:28 +0000553 "call\t$label\n\t"
554 "pop{l}\t$reg", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000555
556//===----------------------------------------------------------------------===//
557// Control Flow Instructions...
558//
559
560// Return instructions.
561let isTerminator = 1, isReturn = 1, isBarrier = 1,
Chris Lattnerb56cc342008-03-11 03:23:40 +0000562 hasCtrlDep = 1, FPForm = SpecialFP, FPFormBits = SpecialFP.Value in {
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000563 def RET : I <0xC3, RawFrm, (outs), (ins variable_ops),
Chris Lattnerb56cc342008-03-11 03:23:40 +0000564 "ret",
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000565 [(X86retflag 0)]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000566 def RETI : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt, variable_ops),
567 "ret\t$amt",
Dan Gohmane84197b2009-09-03 17:18:51 +0000568 [(X86retflag timm:$amt)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000569}
570
571// All branches are RawFrm, Void, Branch, and Terminators
Evan Cheng37e7c752007-07-21 00:34:19 +0000572let isBranch = 1, isTerminator = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000573 class IBr<bits<8> opcode, dag ins, string asm, list<dag> pattern> :
574 I<opcode, RawFrm, (outs), ins, asm, pattern>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000575
Sean Callananc0608152009-07-22 01:05:20 +0000576let isBranch = 1, isBarrier = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000577 def JMP : IBr<0xE9, (ins brtarget:$dst), "jmp\t$dst", [(br bb:$dst)]>;
Sean Callananc0608152009-07-22 01:05:20 +0000578 def JMP8 : IBr<0xEB, (ins brtarget8:$dst), "jmp\t$dst", []>;
579}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000580
Owen Andersonf8053082007-11-12 07:39:39 +0000581// Indirect branches
582let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000583 def JMP32r : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000584 [(brind GR32:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000585 def JMP32m : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000586 [(brind (loadi32 addr:$dst))]>;
Sean Callananb7e73392009-09-15 00:35:17 +0000587
588 def FARJMP16i : Iseg16<0xEA, RawFrm, (outs),
589 (ins i16imm:$seg, i16imm:$off),
590 "ljmp{w}\t$seg, $off", []>, OpSize;
591 def FARJMP32i : Iseg32<0xEA, RawFrm, (outs),
592 (ins i16imm:$seg, i32imm:$off),
593 "ljmp{l}\t$seg, $off", []>;
594
595 def FARJMP16m : I<0xFF, MRM5m, (outs), (ins opaque32mem:$dst),
Sean Callanan66fdfa02009-09-03 00:04:47 +0000596 "ljmp{w}\t{*}$dst", []>, OpSize;
Sean Callananb7e73392009-09-15 00:35:17 +0000597 def FARJMP32m : I<0xFF, MRM5m, (outs), (ins opaque48mem:$dst),
Sean Callanan66fdfa02009-09-03 00:04:47 +0000598 "ljmp{l}\t{*}$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000599}
600
601// Conditional branches
Evan Cheng950aac02007-09-25 01:57:46 +0000602let Uses = [EFLAGS] in {
Evan Chengd11052b2009-07-21 06:00:18 +0000603// Short conditional jumps
604def JO8 : IBr<0x70, (ins brtarget8:$dst), "jo\t$dst", []>;
605def JNO8 : IBr<0x71, (ins brtarget8:$dst), "jno\t$dst", []>;
606def JB8 : IBr<0x72, (ins brtarget8:$dst), "jb\t$dst", []>;
607def JAE8 : IBr<0x73, (ins brtarget8:$dst), "jae\t$dst", []>;
608def JE8 : IBr<0x74, (ins brtarget8:$dst), "je\t$dst", []>;
609def JNE8 : IBr<0x75, (ins brtarget8:$dst), "jne\t$dst", []>;
610def JBE8 : IBr<0x76, (ins brtarget8:$dst), "jbe\t$dst", []>;
611def JA8 : IBr<0x77, (ins brtarget8:$dst), "ja\t$dst", []>;
612def JS8 : IBr<0x78, (ins brtarget8:$dst), "js\t$dst", []>;
613def JNS8 : IBr<0x79, (ins brtarget8:$dst), "jns\t$dst", []>;
614def JP8 : IBr<0x7A, (ins brtarget8:$dst), "jp\t$dst", []>;
615def JNP8 : IBr<0x7B, (ins brtarget8:$dst), "jnp\t$dst", []>;
616def JL8 : IBr<0x7C, (ins brtarget8:$dst), "jl\t$dst", []>;
617def JGE8 : IBr<0x7D, (ins brtarget8:$dst), "jge\t$dst", []>;
618def JLE8 : IBr<0x7E, (ins brtarget8:$dst), "jle\t$dst", []>;
619def JG8 : IBr<0x7F, (ins brtarget8:$dst), "jg\t$dst", []>;
620
621def JCXZ8 : IBr<0xE3, (ins brtarget8:$dst), "jcxz\t$dst", []>;
622
Dan Gohman91888f02007-07-31 20:11:57 +0000623def JE : IBr<0x84, (ins brtarget:$dst), "je\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000624 [(X86brcond bb:$dst, X86_COND_E, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000625def JNE : IBr<0x85, (ins brtarget:$dst), "jne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000626 [(X86brcond bb:$dst, X86_COND_NE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000627def JL : IBr<0x8C, (ins brtarget:$dst), "jl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000628 [(X86brcond bb:$dst, X86_COND_L, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000629def JLE : IBr<0x8E, (ins brtarget:$dst), "jle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000630 [(X86brcond bb:$dst, X86_COND_LE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000631def JG : IBr<0x8F, (ins brtarget:$dst), "jg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000632 [(X86brcond bb:$dst, X86_COND_G, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000633def JGE : IBr<0x8D, (ins brtarget:$dst), "jge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000634 [(X86brcond bb:$dst, X86_COND_GE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000635
Dan Gohman91888f02007-07-31 20:11:57 +0000636def JB : IBr<0x82, (ins brtarget:$dst), "jb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000637 [(X86brcond bb:$dst, X86_COND_B, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000638def JBE : IBr<0x86, (ins brtarget:$dst), "jbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000639 [(X86brcond bb:$dst, X86_COND_BE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000640def JA : IBr<0x87, (ins brtarget:$dst), "ja\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000641 [(X86brcond bb:$dst, X86_COND_A, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000642def JAE : IBr<0x83, (ins brtarget:$dst), "jae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000643 [(X86brcond bb:$dst, X86_COND_AE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000644
Dan Gohman91888f02007-07-31 20:11:57 +0000645def JS : IBr<0x88, (ins brtarget:$dst), "js\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000646 [(X86brcond bb:$dst, X86_COND_S, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000647def JNS : IBr<0x89, (ins brtarget:$dst), "jns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000648 [(X86brcond bb:$dst, X86_COND_NS, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000649def JP : IBr<0x8A, (ins brtarget:$dst), "jp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000650 [(X86brcond bb:$dst, X86_COND_P, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000651def JNP : IBr<0x8B, (ins brtarget:$dst), "jnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000652 [(X86brcond bb:$dst, X86_COND_NP, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000653def JO : IBr<0x80, (ins brtarget:$dst), "jo\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000654 [(X86brcond bb:$dst, X86_COND_O, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000655def JNO : IBr<0x81, (ins brtarget:$dst), "jno\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000656 [(X86brcond bb:$dst, X86_COND_NO, EFLAGS)]>, TB;
Evan Cheng950aac02007-09-25 01:57:46 +0000657} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000658
659//===----------------------------------------------------------------------===//
660// Call Instructions...
661//
Evan Cheng37e7c752007-07-21 00:34:19 +0000662let isCall = 1 in
Dan Gohman01c9f772008-10-01 18:28:06 +0000663 // All calls clobber the non-callee saved registers. ESP is marked as
664 // a use to prevent stack-pointer assignments that appear immediately
665 // before calls from potentially appearing dead. Uses for argument
666 // registers are added manually.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000667 let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
668 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
Evan Cheng2293b252008-10-17 21:02:22 +0000669 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
670 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Dan Gohman9499cfe2008-10-01 04:14:30 +0000671 Uses = [ESP] in {
Chris Lattner357a0ca2009-06-20 19:34:09 +0000672 def CALLpcrel32 : Ii32<0xE8, RawFrm,
673 (outs), (ins i32imm_pcrel:$dst,variable_ops),
674 "call\t$dst", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000675 def CALL32r : I<0xFF, MRM2r, (outs), (ins GR32:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000676 "call\t{*}$dst", [(X86call GR32:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000677 def CALL32m : I<0xFF, MRM2m, (outs), (ins i32mem:$dst, variable_ops),
Dan Gohmanea4faba2008-05-29 21:50:34 +0000678 "call\t{*}$dst", [(X86call (loadi32 addr:$dst))]>;
Sean Callanan66fdfa02009-09-03 00:04:47 +0000679
Sean Callananb7e73392009-09-15 00:35:17 +0000680 def FARCALL16i : Iseg16<0x9A, RawFrm, (outs),
681 (ins i16imm:$seg, i16imm:$off),
682 "lcall{w}\t$seg, $off", []>, OpSize;
683 def FARCALL32i : Iseg32<0x9A, RawFrm, (outs),
684 (ins i16imm:$seg, i32imm:$off),
685 "lcall{l}\t$seg, $off", []>;
686
687 def FARCALL16m : I<0xFF, MRM3m, (outs), (ins opaque32mem:$dst),
Sean Callanan66fdfa02009-09-03 00:04:47 +0000688 "lcall{w}\t{*}$dst", []>, OpSize;
Sean Callananb7e73392009-09-15 00:35:17 +0000689 def FARCALL32m : I<0xFF, MRM3m, (outs), (ins opaque48mem:$dst),
Sean Callanan66fdfa02009-09-03 00:04:47 +0000690 "lcall{l}\t{*}$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691 }
692
693// Tail call stuff.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000694
Evan Cheng37e7c752007-07-21 00:34:19 +0000695let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000696def TCRETURNdi : I<0, Pseudo, (outs), (ins i32imm:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000697 "#TC_RETURN $dst $offset",
698 []>;
699
700let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000701def TCRETURNri : I<0, Pseudo, (outs), (ins GR32:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000702 "#TC_RETURN $dst $offset",
703 []>;
704
705let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000706
Chris Lattner357a0ca2009-06-20 19:34:09 +0000707 def TAILJMPd : IBr<0xE9, (ins i32imm_pcrel:$dst), "jmp\t$dst # TAILCALL",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000709let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000710 def TAILJMPr : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst # TAILCALL",
711 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000712let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000713 def TAILJMPm : I<0xFF, MRM4m, (outs), (ins i32mem:$dst),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000714 "jmp\t{*}$dst # TAILCALL", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000715
716//===----------------------------------------------------------------------===//
717// Miscellaneous Instructions...
718//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000719let Defs = [EBP, ESP], Uses = [EBP, ESP], mayLoad = 1, neverHasSideEffects=1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000720def LEAVE : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000721 (outs), (ins), "leave", []>;
722
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000723let Defs = [ESP], Uses = [ESP], neverHasSideEffects=1 in {
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000724let mayLoad = 1 in {
725def POP16r : I<0x58, AddRegFrm, (outs GR16:$reg), (ins), "pop{w}\t$reg", []>,
726 OpSize;
727def POP32r : I<0x58, AddRegFrm, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>;
728def POP16rmr: I<0x8F, MRM0r, (outs GR16:$reg), (ins), "pop{w}\t$reg", []>,
729 OpSize;
730def POP16rmm: I<0x8F, MRM0m, (outs i16mem:$dst), (ins), "pop{w}\t$dst", []>,
731 OpSize;
732def POP32rmr: I<0x8F, MRM0r, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>;
733def POP32rmm: I<0x8F, MRM0m, (outs i32mem:$dst), (ins), "pop{l}\t$dst", []>;
734}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000735
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000736let mayStore = 1 in {
737def PUSH16r : I<0x50, AddRegFrm, (outs), (ins GR16:$reg), "push{w}\t$reg",[]>,
738 OpSize;
Evan Chengd8434332007-09-26 01:29:06 +0000739def PUSH32r : I<0x50, AddRegFrm, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>;
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000740def PUSH16rmr: I<0xFF, MRM6r, (outs), (ins GR16:$reg), "push{w}\t$reg",[]>,
741 OpSize;
742def PUSH16rmm: I<0xFF, MRM6m, (outs), (ins i16mem:$src), "push{w}\t$src",[]>,
743 OpSize;
744def PUSH32rmr: I<0xFF, MRM6r, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>;
745def PUSH32rmm: I<0xFF, MRM6m, (outs), (ins i32mem:$src), "push{l}\t$src",[]>;
746}
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000747}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748
Bill Wendling4c2638c2009-06-15 19:39:04 +0000749let Defs = [ESP], Uses = [ESP], neverHasSideEffects = 1, mayStore = 1 in {
750def PUSH32i8 : Ii8<0x6a, RawFrm, (outs), (ins i8imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000751 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000752def PUSH32i16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000753 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000754def PUSH32i32 : Ii32<0x68, RawFrm, (outs), (ins i32imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000755 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000756}
757
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000758let Defs = [ESP, EFLAGS], Uses = [ESP], mayLoad = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000759def POPFD : I<0x9D, RawFrm, (outs), (ins), "popf", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000760let Defs = [ESP], Uses = [ESP, EFLAGS], mayStore = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000761def PUSHFD : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Chengd8434332007-09-26 01:29:06 +0000762
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000763let isTwoAddress = 1 in // GR32 = bswap GR32
764 def BSWAP32r : I<0xC8, AddRegFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000765 (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000766 "bswap{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000767 [(set GR32:$dst, (bswap GR32:$src))]>, TB;
768
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000769
Evan Cheng48679f42007-12-14 02:13:44 +0000770// Bit scan instructions.
771let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000772def BSF16rr : I<0xBC, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000773 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000774 [(set GR16:$dst, (X86bsf GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000775def BSF16rm : I<0xBC, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000776 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000777 [(set GR16:$dst, (X86bsf (loadi16 addr:$src))),
778 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000779def BSF32rr : I<0xBC, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000780 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000781 [(set GR32:$dst, (X86bsf GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000782def BSF32rm : I<0xBC, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000783 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000784 [(set GR32:$dst, (X86bsf (loadi32 addr:$src))),
785 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000786
Evan Cheng4e33de92007-12-14 18:49:43 +0000787def BSR16rr : I<0xBD, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000788 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000789 [(set GR16:$dst, (X86bsr GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000790def BSR16rm : I<0xBD, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000791 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000792 [(set GR16:$dst, (X86bsr (loadi16 addr:$src))),
793 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000794def BSR32rr : I<0xBD, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000795 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000796 [(set GR32:$dst, (X86bsr GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000797def BSR32rm : I<0xBD, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000798 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000799 [(set GR32:$dst, (X86bsr (loadi32 addr:$src))),
800 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000801} // Defs = [EFLAGS]
802
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000803let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000804def LEA16r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000805 (outs GR16:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000806 "lea{w}\t{$src|$dst}, {$dst|$src}", []>, OpSize;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000807let isReMaterializable = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000808def LEA32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000809 (outs GR32:$dst), (ins lea32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000810 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000811 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In32BitMode]>;
812
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000813let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000814def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000815 [(X86rep_movs i8)]>, REP;
Evan Chengb783fa32007-07-19 01:14:50 +0000816def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000817 [(X86rep_movs i16)]>, REP, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000818def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000819 [(X86rep_movs i32)]>, REP;
820}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000821
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000822let Defs = [ECX,EDI], Uses = [AL,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000823def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000824 [(X86rep_stos i8)]>, REP;
825let Defs = [ECX,EDI], Uses = [AX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000826def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000827 [(X86rep_stos i16)]>, REP, OpSize;
828let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000829def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000830 [(X86rep_stos i32)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000831
Sean Callanan481f06d2009-09-12 00:37:19 +0000832def SCAS8 : I<0xAE, RawFrm, (outs), (ins), "scas{b}", []>;
833def SCAS16 : I<0xAF, RawFrm, (outs), (ins), "scas{w}", []>, OpSize;
834def SCAS32 : I<0xAF, RawFrm, (outs), (ins), "scas{l}", []>;
835
Sean Callanan25220d62009-09-12 02:25:20 +0000836def CMPS8 : I<0xA6, RawFrm, (outs), (ins), "cmps{b}", []>;
837def CMPS16 : I<0xA7, RawFrm, (outs), (ins), "cmps{w}", []>, OpSize;
838def CMPS32 : I<0xA7, RawFrm, (outs), (ins), "cmps{l}", []>;
839
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000840let Defs = [RAX, RDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000841def RDTSC : I<0x31, RawFrm, (outs), (ins), "rdtsc", [(X86rdtsc)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000842 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000844let isBarrier = 1, hasCtrlDep = 1 in {
Chris Lattner56b941f2008-01-15 21:58:22 +0000845def TRAP : I<0x0B, RawFrm, (outs), (ins), "ud2", [(trap)]>, TB;
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000846}
847
Chris Lattnerc96e27c2009-08-11 16:58:39 +0000848def SYSCALL : I<0x05, RawFrm,
849 (outs), (ins), "syscall", []>, TB;
850def SYSRET : I<0x07, RawFrm,
851 (outs), (ins), "sysret", []>, TB;
852def SYSENTER : I<0x34, RawFrm,
853 (outs), (ins), "sysenter", []>, TB;
854def SYSEXIT : I<0x35, RawFrm,
855 (outs), (ins), "sysexit", []>, TB;
856
Sean Callanan2c2313a2009-09-12 02:52:41 +0000857def WAIT : I<0x9B, RawFrm, (outs), (ins), "wait", []>;
Chris Lattnerc96e27c2009-08-11 16:58:39 +0000858
859
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000860//===----------------------------------------------------------------------===//
861// Input/Output Instructions...
862//
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000863let Defs = [AL], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000864def IN8rr : I<0xEC, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000865 "in{b}\t{%dx, %al|%AL, %DX}", []>;
866let Defs = [AX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000867def IN16rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000868 "in{w}\t{%dx, %ax|%AX, %DX}", []>, OpSize;
869let Defs = [EAX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000870def IN32rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000871 "in{l}\t{%dx, %eax|%EAX, %DX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000873let Defs = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000874def IN8ri : Ii8<0xE4, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000875 "in{b}\t{$port, %al|%AL, $port}", []>;
876let Defs = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000877def IN16ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000878 "in{w}\t{$port, %ax|%AX, $port}", []>, OpSize;
879let Defs = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000880def IN32ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000881 "in{l}\t{$port, %eax|%EAX, $port}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000882
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000883let Uses = [DX, AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000884def OUT8rr : I<0xEE, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000885 "out{b}\t{%al, %dx|%DX, %AL}", []>;
886let Uses = [DX, AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000887def OUT16rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000888 "out{w}\t{%ax, %dx|%DX, %AX}", []>, OpSize;
889let Uses = [DX, EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000890def OUT32rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000891 "out{l}\t{%eax, %dx|%DX, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000892
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000893let Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000894def OUT8ir : Ii8<0xE6, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000895 "out{b}\t{%al, $port|$port, %AL}", []>;
896let Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000897def OUT16ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000898 "out{w}\t{%ax, $port|$port, %AX}", []>, OpSize;
899let Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000900def OUT32ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000901 "out{l}\t{%eax, $port|$port, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000902
903//===----------------------------------------------------------------------===//
904// Move Instructions...
905//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000906let neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000907def MOV8rr : I<0x88, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000908 "mov{b}\t{$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000909def MOV16rr : I<0x89, MRMDestReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000910 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000911def MOV32rr : I<0x89, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000912 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000913}
Evan Cheng6f26e8b2008-06-18 08:13:07 +0000914let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000915def MOV8ri : Ii8 <0xB0, AddRegFrm, (outs GR8 :$dst), (ins i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000916 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000917 [(set GR8:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000918def MOV16ri : Ii16<0xB8, AddRegFrm, (outs GR16:$dst), (ins i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000919 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000920 [(set GR16:$dst, imm:$src)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000921def MOV32ri : Ii32<0xB8, AddRegFrm, (outs GR32:$dst), (ins i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000922 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923 [(set GR32:$dst, imm:$src)]>;
924}
Evan Chengb783fa32007-07-19 01:14:50 +0000925def MOV8mi : Ii8 <0xC6, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000926 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000927 [(store (i8 imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000928def MOV16mi : Ii16<0xC7, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000929 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000930 [(store (i16 imm:$src), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000931def MOV32mi : Ii32<0xC7, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000932 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000933 [(store (i32 imm:$src), addr:$dst)]>;
934
Sean Callanan70953a52009-09-10 18:33:42 +0000935def MOV8o8a : Ii8 <0xA0, RawFrm, (outs), (ins i8imm:$src),
936 "mov{b}\t{$src, %al|%al, $src}", []>;
937def MOV16o16a : Ii16 <0xA1, RawFrm, (outs), (ins i16imm:$src),
938 "mov{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
939def MOV32o32a : Ii32 <0xA1, RawFrm, (outs), (ins i32imm:$src),
940 "mov{l}\t{$src, %eax|%eax, $src}", []>;
941
942def MOV8ao8 : Ii8 <0xA2, RawFrm, (outs i8imm:$dst), (ins),
943 "mov{b}\t{%al, $dst|$dst, %al}", []>;
944def MOV16ao16 : Ii16 <0xA3, RawFrm, (outs i16imm:$dst), (ins),
945 "mov{w}\t{%ax, $dst|$dst, %ax}", []>, OpSize;
946def MOV32ao32 : Ii32 <0xA3, RawFrm, (outs i32imm:$dst), (ins),
947 "mov{l}\t{%eax, $dst|$dst, %eax}", []>;
948
Sean Callananad87a3a2009-09-15 18:47:29 +0000949// Moves to and from segment registers
950def MOV16rs : I<0x8C, MRMDestReg, (outs GR16:$dst), (ins SEGMENT_REG:$src),
951 "mov{w}\t{$src, $dst|$dst, $src}", []>;
952def MOV16ms : I<0x8C, MRMDestMem, (outs i16mem:$dst), (ins SEGMENT_REG:$src),
953 "mov{w}\t{$src, $dst|$dst, $src}", []>;
954def MOV16sr : I<0x8E, MRMSrcReg, (outs SEGMENT_REG:$dst), (ins GR16:$src),
955 "mov{w}\t{$src, $dst|$dst, $src}", []>;
956def MOV16sm : I<0x8E, MRMSrcMem, (outs SEGMENT_REG:$dst), (ins i16mem:$src),
957 "mov{w}\t{$src, $dst|$dst, $src}", []>;
958
Dan Gohman5574cc72008-12-03 18:15:48 +0000959let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000960def MOV8rm : I<0x8A, MRMSrcMem, (outs GR8 :$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000961 "mov{b}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000962 [(set GR8:$dst, (loadi8 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000963def MOV16rm : I<0x8B, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000964 "mov{w}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000965 [(set GR16:$dst, (loadi16 addr:$src))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000966def MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000967 "mov{l}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000968 [(set GR32:$dst, (loadi32 addr:$src))]>;
Evan Cheng4e84e452007-08-30 05:49:43 +0000969}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000970
Evan Chengb783fa32007-07-19 01:14:50 +0000971def MOV8mr : I<0x88, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000972 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000973 [(store GR8:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000974def MOV16mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000975 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000976 [(store GR16:$src, addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000977def MOV32mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000978 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000979 [(store GR32:$src, addr:$dst)]>;
Dan Gohman744d4622009-04-13 16:09:41 +0000980
Dan Gohman1d8ce9c2009-04-27 16:41:36 +0000981// Versions of MOV8rr, MOV8mr, and MOV8rm that use i8mem_NOREX and GR8_NOREX so
982// that they can be used for copying and storing h registers, which can't be
983// encoded when a REX prefix is present.
Dan Gohman2da0db32009-04-15 00:04:23 +0000984let neverHasSideEffects = 1 in
Dan Gohman40ddc362009-04-15 19:48:57 +0000985def MOV8rr_NOREX : I<0x88, MRMDestReg,
986 (outs GR8_NOREX:$dst), (ins GR8_NOREX:$src),
Dan Gohman2da0db32009-04-15 00:04:23 +0000987 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +0000988let mayStore = 1 in
Dan Gohman2da0db32009-04-15 00:04:23 +0000989def MOV8mr_NOREX : I<0x88, MRMDestMem,
990 (outs), (ins i8mem_NOREX:$dst, GR8_NOREX:$src),
991 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +0000992let mayLoad = 1,
993 canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Dan Gohman1d8ce9c2009-04-27 16:41:36 +0000994def MOV8rm_NOREX : I<0x8A, MRMSrcMem,
995 (outs GR8_NOREX:$dst), (ins i8mem_NOREX:$src),
996 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Dan Gohman744d4622009-04-13 16:09:41 +0000997
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000998//===----------------------------------------------------------------------===//
999// Fixed-Register Multiplication and Division Instructions...
1000//
1001
1002// Extra precision multiplication
Evan Cheng55687072007-09-14 21:48:26 +00001003let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Dan Gohman91888f02007-07-31 20:11:57 +00001004def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001005 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
1006 // This probably ought to be moved to a def : Pat<> if the
1007 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +00001008 [(set AL, (mul AL, GR8:$src)),
1009 (implicit EFLAGS)]>; // AL,AH = AL*GR8
1010
Chris Lattnerc7e96e72008-01-11 07:18:17 +00001011let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +00001012def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
1013 "mul{w}\t$src",
1014 []>, OpSize; // AX,DX = AX*GR16
1015
Chris Lattnerc7e96e72008-01-11 07:18:17 +00001016let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +00001017def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
1018 "mul{l}\t$src",
1019 []>; // EAX,EDX = EAX*GR32
1020
Evan Cheng55687072007-09-14 21:48:26 +00001021let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +00001022def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001023 "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001024 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
1025 // This probably ought to be moved to a def : Pat<> if the
1026 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +00001027 [(set AL, (mul AL, (loadi8 addr:$src))),
1028 (implicit EFLAGS)]>; // AL,AH = AL*[mem8]
1029
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001030let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +00001031let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001032def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +00001033 "mul{w}\t$src",
1034 []>, OpSize; // AX,DX = AX*[mem16]
1035
Evan Cheng55687072007-09-14 21:48:26 +00001036let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001037def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +00001038 "mul{l}\t$src",
1039 []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001040}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001041
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001042let neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +00001043let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001044def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>;
1045 // AL,AH = AL*GR8
Evan Cheng55687072007-09-14 21:48:26 +00001046let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Dan Gohman91888f02007-07-31 20:11:57 +00001047def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001048 OpSize; // AX,DX = AX*GR16
Evan Cheng55687072007-09-14 21:48:26 +00001049let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001050def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>;
1051 // EAX,EDX = EAX*GR32
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001052let mayLoad = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +00001053let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +00001054def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001055 "imul{b}\t$src", []>; // AL,AH = AL*[mem8]
Evan Cheng55687072007-09-14 21:48:26 +00001056let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001057def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001058 "imul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16]
1059let Defs = [EAX,EDX], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001060def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001061 "imul{l}\t$src", []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001062}
Dan Gohmand44572d2008-11-18 21:29:14 +00001063} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001064
1065// unsigned division/remainder
Dale Johannesend8fd3562008-10-07 18:54:28 +00001066let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001067def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001068 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001069let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001070def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001071 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001072let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001073def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001074 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001075let mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +00001076let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001077def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001078 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001079let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001080def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001081 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001082let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001083def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001084 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001085}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086
1087// Signed division/remainder.
Dale Johannesend8fd3562008-10-07 18:54:28 +00001088let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001089def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001090 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001091let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001092def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001093 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001094let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001095def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001096 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001097let mayLoad = 1, mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +00001098let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001099def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001100 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001101let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001102def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001103 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001104let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001105def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001106 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001107}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001108
1109//===----------------------------------------------------------------------===//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001110// Two address Instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001111//
1112let isTwoAddress = 1 in {
1113
1114// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +00001115let Uses = [EFLAGS] in {
Dan Gohman29b998f2009-08-27 00:14:12 +00001116
1117// X86 doesn't have 8-bit conditional moves. Use a customDAGSchedInserter to
1118// emit control flow. An alternative to this is to mark i8 SELECT as Promote,
1119// however that requires promoting the operands, and can induce additional
Dan Gohman1596dd22009-08-29 22:19:15 +00001120// i8 register pressure. Note that CMOV_GR8 is conservatively considered to
1121// clobber EFLAGS, because if one of the operands is zero, the expansion
1122// could involve an xor.
1123let usesCustomDAGSchedInserter = 1, isTwoAddress = 0, Defs = [EFLAGS] in
Dan Gohman29b998f2009-08-27 00:14:12 +00001124def CMOV_GR8 : I<0, Pseudo,
1125 (outs GR8:$dst), (ins GR8:$src1, GR8:$src2, i8imm:$cond),
1126 "#CMOV_GR8 PSEUDO!",
1127 [(set GR8:$dst, (X86cmov GR8:$src1, GR8:$src2,
1128 imm:$cond, EFLAGS))]>;
1129
Dan Gohman90adb6c2009-08-27 18:16:24 +00001130let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001131def CMOVB16rr : I<0x42, MRMSrcReg, // if <u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001132 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001133 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001134 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001135 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001136 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001137def CMOVB32rr : I<0x42, MRMSrcReg, // if <u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001138 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001139 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001140 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001141 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001142 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001143def CMOVAE16rr: I<0x43, MRMSrcReg, // if >=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001144 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001145 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001146 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001147 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001148 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001149def CMOVAE32rr: I<0x43, MRMSrcReg, // if >=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001150 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001151 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001152 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001153 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001154 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001155def CMOVE16rr : I<0x44, MRMSrcReg, // if ==, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001156 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001157 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001158 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001159 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001160 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001161def CMOVE32rr : I<0x44, MRMSrcReg, // if ==, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001162 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001163 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001164 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001165 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001166 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001167def CMOVNE16rr: I<0x45, MRMSrcReg, // if !=, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001168 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001169 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001170 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001171 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001172 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001173def CMOVNE32rr: I<0x45, MRMSrcReg, // if !=, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001174 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001175 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001176 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001177 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001178 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001179def CMOVBE16rr: I<0x46, MRMSrcReg, // if <=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001180 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001181 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001182 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001183 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001184 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001185def CMOVBE32rr: I<0x46, MRMSrcReg, // if <=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001186 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001187 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001188 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001189 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001190 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001191def CMOVA16rr : I<0x47, MRMSrcReg, // if >u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001192 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001193 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001194 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001195 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001196 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001197def CMOVA32rr : I<0x47, MRMSrcReg, // if >u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001198 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001199 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001200 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001201 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001202 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001203def CMOVL16rr : I<0x4C, MRMSrcReg, // if <s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001204 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001205 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001206 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001207 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001208 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001209def CMOVL32rr : I<0x4C, MRMSrcReg, // if <s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001210 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001211 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001212 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001213 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001214 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001215def CMOVGE16rr: I<0x4D, MRMSrcReg, // if >=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001216 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001217 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001218 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001219 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001220 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001221def CMOVGE32rr: I<0x4D, MRMSrcReg, // if >=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001222 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001223 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001224 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001225 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001226 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001227def CMOVLE16rr: I<0x4E, MRMSrcReg, // if <=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001228 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001229 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001230 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001231 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001232 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001233def CMOVLE32rr: I<0x4E, MRMSrcReg, // if <=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001234 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001235 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001236 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001237 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001238 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001239def CMOVG16rr : I<0x4F, MRMSrcReg, // if >s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001240 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001241 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001242 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001243 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001244 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001245def CMOVG32rr : I<0x4F, MRMSrcReg, // if >s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001246 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001247 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001248 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001249 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001250 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001251def CMOVS16rr : I<0x48, MRMSrcReg, // if signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001252 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001253 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001254 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001255 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001256 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001257def CMOVS32rr : I<0x48, MRMSrcReg, // if signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001258 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001259 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001260 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001261 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001262 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001263def CMOVNS16rr: I<0x49, MRMSrcReg, // if !signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001264 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001265 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001266 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001267 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001268 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001269def CMOVNS32rr: I<0x49, MRMSrcReg, // if !signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001270 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001271 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001272 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001273 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001274 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001275def CMOVP16rr : I<0x4A, MRMSrcReg, // if parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001276 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001277 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001278 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001279 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001280 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001281def CMOVP32rr : I<0x4A, MRMSrcReg, // if parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001282 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001283 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001284 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001285 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001286 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001287def CMOVNP16rr : I<0x4B, MRMSrcReg, // if !parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001288 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001289 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001290 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001291 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001292 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001293def CMOVNP32rr : I<0x4B, MRMSrcReg, // if !parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001294 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001295 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001296 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001297 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001298 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001299def CMOVO16rr : I<0x40, MRMSrcReg, // if overflow, GR16 = GR16
1300 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1301 "cmovo\t{$src2, $dst|$dst, $src2}",
1302 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1303 X86_COND_O, EFLAGS))]>,
1304 TB, OpSize;
1305def CMOVO32rr : I<0x40, MRMSrcReg, // if overflow, GR32 = GR32
1306 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1307 "cmovo\t{$src2, $dst|$dst, $src2}",
1308 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1309 X86_COND_O, EFLAGS))]>,
Evan Cheng950aac02007-09-25 01:57:46 +00001310 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001311def CMOVNO16rr : I<0x41, MRMSrcReg, // if !overflow, GR16 = GR16
1312 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1313 "cmovno\t{$src2, $dst|$dst, $src2}",
1314 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1315 X86_COND_NO, EFLAGS))]>,
1316 TB, OpSize;
1317def CMOVNO32rr : I<0x41, MRMSrcReg, // if !overflow, GR32 = GR32
1318 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1319 "cmovno\t{$src2, $dst|$dst, $src2}",
1320 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1321 X86_COND_NO, EFLAGS))]>,
1322 TB;
1323} // isCommutable = 1
Evan Cheng926658c2007-10-05 23:13:21 +00001324
1325def CMOVB16rm : I<0x42, MRMSrcMem, // if <u, GR16 = [mem16]
1326 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1327 "cmovb\t{$src2, $dst|$dst, $src2}",
1328 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1329 X86_COND_B, EFLAGS))]>,
1330 TB, OpSize;
1331def CMOVB32rm : I<0x42, MRMSrcMem, // if <u, GR32 = [mem32]
1332 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1333 "cmovb\t{$src2, $dst|$dst, $src2}",
1334 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1335 X86_COND_B, EFLAGS))]>,
1336 TB;
1337def CMOVAE16rm: I<0x43, MRMSrcMem, // if >=u, GR16 = [mem16]
1338 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1339 "cmovae\t{$src2, $dst|$dst, $src2}",
1340 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1341 X86_COND_AE, EFLAGS))]>,
1342 TB, OpSize;
1343def CMOVAE32rm: I<0x43, MRMSrcMem, // if >=u, GR32 = [mem32]
1344 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1345 "cmovae\t{$src2, $dst|$dst, $src2}",
1346 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1347 X86_COND_AE, EFLAGS))]>,
1348 TB;
1349def CMOVE16rm : I<0x44, MRMSrcMem, // if ==, GR16 = [mem16]
1350 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1351 "cmove\t{$src2, $dst|$dst, $src2}",
1352 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1353 X86_COND_E, EFLAGS))]>,
1354 TB, OpSize;
1355def CMOVE32rm : I<0x44, MRMSrcMem, // if ==, GR32 = [mem32]
1356 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1357 "cmove\t{$src2, $dst|$dst, $src2}",
1358 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1359 X86_COND_E, EFLAGS))]>,
1360 TB;
1361def CMOVNE16rm: I<0x45, MRMSrcMem, // if !=, GR16 = [mem16]
1362 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1363 "cmovne\t{$src2, $dst|$dst, $src2}",
1364 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1365 X86_COND_NE, EFLAGS))]>,
1366 TB, OpSize;
1367def CMOVNE32rm: I<0x45, MRMSrcMem, // if !=, GR32 = [mem32]
1368 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1369 "cmovne\t{$src2, $dst|$dst, $src2}",
1370 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1371 X86_COND_NE, EFLAGS))]>,
1372 TB;
1373def CMOVBE16rm: I<0x46, MRMSrcMem, // if <=u, GR16 = [mem16]
1374 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1375 "cmovbe\t{$src2, $dst|$dst, $src2}",
1376 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1377 X86_COND_BE, EFLAGS))]>,
1378 TB, OpSize;
1379def CMOVBE32rm: I<0x46, MRMSrcMem, // if <=u, GR32 = [mem32]
1380 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1381 "cmovbe\t{$src2, $dst|$dst, $src2}",
1382 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1383 X86_COND_BE, EFLAGS))]>,
1384 TB;
1385def CMOVA16rm : I<0x47, MRMSrcMem, // if >u, GR16 = [mem16]
1386 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1387 "cmova\t{$src2, $dst|$dst, $src2}",
1388 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1389 X86_COND_A, EFLAGS))]>,
1390 TB, OpSize;
1391def CMOVA32rm : I<0x47, MRMSrcMem, // if >u, GR32 = [mem32]
1392 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1393 "cmova\t{$src2, $dst|$dst, $src2}",
1394 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1395 X86_COND_A, EFLAGS))]>,
1396 TB;
1397def CMOVL16rm : I<0x4C, MRMSrcMem, // if <s, GR16 = [mem16]
1398 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1399 "cmovl\t{$src2, $dst|$dst, $src2}",
1400 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1401 X86_COND_L, EFLAGS))]>,
1402 TB, OpSize;
1403def CMOVL32rm : I<0x4C, MRMSrcMem, // if <s, GR32 = [mem32]
1404 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1405 "cmovl\t{$src2, $dst|$dst, $src2}",
1406 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1407 X86_COND_L, EFLAGS))]>,
1408 TB;
1409def CMOVGE16rm: I<0x4D, MRMSrcMem, // if >=s, GR16 = [mem16]
1410 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1411 "cmovge\t{$src2, $dst|$dst, $src2}",
1412 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1413 X86_COND_GE, EFLAGS))]>,
1414 TB, OpSize;
1415def CMOVGE32rm: I<0x4D, MRMSrcMem, // if >=s, GR32 = [mem32]
1416 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1417 "cmovge\t{$src2, $dst|$dst, $src2}",
1418 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1419 X86_COND_GE, EFLAGS))]>,
1420 TB;
1421def CMOVLE16rm: I<0x4E, MRMSrcMem, // if <=s, GR16 = [mem16]
1422 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1423 "cmovle\t{$src2, $dst|$dst, $src2}",
1424 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1425 X86_COND_LE, EFLAGS))]>,
1426 TB, OpSize;
1427def CMOVLE32rm: I<0x4E, MRMSrcMem, // if <=s, GR32 = [mem32]
1428 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1429 "cmovle\t{$src2, $dst|$dst, $src2}",
1430 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1431 X86_COND_LE, EFLAGS))]>,
1432 TB;
1433def CMOVG16rm : I<0x4F, MRMSrcMem, // if >s, GR16 = [mem16]
1434 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1435 "cmovg\t{$src2, $dst|$dst, $src2}",
1436 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1437 X86_COND_G, EFLAGS))]>,
1438 TB, OpSize;
1439def CMOVG32rm : I<0x4F, MRMSrcMem, // if >s, GR32 = [mem32]
1440 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1441 "cmovg\t{$src2, $dst|$dst, $src2}",
1442 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1443 X86_COND_G, EFLAGS))]>,
1444 TB;
1445def CMOVS16rm : I<0x48, MRMSrcMem, // if signed, GR16 = [mem16]
1446 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1447 "cmovs\t{$src2, $dst|$dst, $src2}",
1448 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1449 X86_COND_S, EFLAGS))]>,
1450 TB, OpSize;
1451def CMOVS32rm : I<0x48, MRMSrcMem, // if signed, GR32 = [mem32]
1452 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1453 "cmovs\t{$src2, $dst|$dst, $src2}",
1454 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1455 X86_COND_S, EFLAGS))]>,
1456 TB;
1457def CMOVNS16rm: I<0x49, MRMSrcMem, // if !signed, GR16 = [mem16]
1458 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1459 "cmovns\t{$src2, $dst|$dst, $src2}",
1460 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1461 X86_COND_NS, EFLAGS))]>,
1462 TB, OpSize;
1463def CMOVNS32rm: I<0x49, MRMSrcMem, // if !signed, GR32 = [mem32]
1464 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1465 "cmovns\t{$src2, $dst|$dst, $src2}",
1466 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1467 X86_COND_NS, EFLAGS))]>,
1468 TB;
1469def CMOVP16rm : I<0x4A, MRMSrcMem, // if parity, GR16 = [mem16]
1470 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1471 "cmovp\t{$src2, $dst|$dst, $src2}",
1472 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1473 X86_COND_P, EFLAGS))]>,
1474 TB, OpSize;
1475def CMOVP32rm : I<0x4A, MRMSrcMem, // if parity, GR32 = [mem32]
1476 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1477 "cmovp\t{$src2, $dst|$dst, $src2}",
1478 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1479 X86_COND_P, EFLAGS))]>,
1480 TB;
1481def CMOVNP16rm : I<0x4B, MRMSrcMem, // if !parity, GR16 = [mem16]
1482 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1483 "cmovnp\t{$src2, $dst|$dst, $src2}",
1484 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1485 X86_COND_NP, EFLAGS))]>,
1486 TB, OpSize;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001487def CMOVNP32rm : I<0x4B, MRMSrcMem, // if !parity, GR32 = [mem32]
1488 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1489 "cmovnp\t{$src2, $dst|$dst, $src2}",
1490 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1491 X86_COND_NP, EFLAGS))]>,
1492 TB;
1493def CMOVO16rm : I<0x40, MRMSrcMem, // if overflow, GR16 = [mem16]
1494 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1495 "cmovo\t{$src2, $dst|$dst, $src2}",
1496 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1497 X86_COND_O, EFLAGS))]>,
1498 TB, OpSize;
1499def CMOVO32rm : I<0x40, MRMSrcMem, // if overflow, GR32 = [mem32]
1500 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1501 "cmovo\t{$src2, $dst|$dst, $src2}",
1502 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1503 X86_COND_O, EFLAGS))]>,
1504 TB;
1505def CMOVNO16rm : I<0x41, MRMSrcMem, // if !overflow, GR16 = [mem16]
1506 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1507 "cmovno\t{$src2, $dst|$dst, $src2}",
1508 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1509 X86_COND_NO, EFLAGS))]>,
1510 TB, OpSize;
1511def CMOVNO32rm : I<0x41, MRMSrcMem, // if !overflow, GR32 = [mem32]
1512 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1513 "cmovno\t{$src2, $dst|$dst, $src2}",
1514 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1515 X86_COND_NO, EFLAGS))]>,
1516 TB;
Evan Cheng950aac02007-09-25 01:57:46 +00001517} // Uses = [EFLAGS]
1518
1519
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001520// unary instructions
1521let CodeSize = 2 in {
Evan Cheng55687072007-09-14 21:48:26 +00001522let Defs = [EFLAGS] in {
Dan Gohman91888f02007-07-31 20:11:57 +00001523def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001524 [(set GR8:$dst, (ineg GR8:$src)),
1525 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001526def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001527 [(set GR16:$dst, (ineg GR16:$src)),
1528 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001529def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001530 [(set GR32:$dst, (ineg GR32:$src)),
1531 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001532let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001533 def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001534 [(store (ineg (loadi8 addr:$dst)), addr:$dst),
1535 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001536 def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001537 [(store (ineg (loadi16 addr:$dst)), addr:$dst),
1538 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001539 def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001540 [(store (ineg (loadi32 addr:$dst)), addr:$dst),
1541 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001542}
Evan Cheng55687072007-09-14 21:48:26 +00001543} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001544
Evan Chengc6cee682009-01-21 02:09:05 +00001545// Match xor -1 to not. Favors these over a move imm + xor to save code size.
1546let AddedComplexity = 15 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001547def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001548 [(set GR8:$dst, (not GR8:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001549def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001550 [(set GR16:$dst, (not GR16:$src))]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001551def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001552 [(set GR32:$dst, (not GR32:$src))]>;
Evan Chengc6cee682009-01-21 02:09:05 +00001553}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001554let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001555 def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001556 [(store (not (loadi8 addr:$dst)), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001557 def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001558 [(store (not (loadi16 addr:$dst)), addr:$dst)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001559 def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001560 [(store (not (loadi32 addr:$dst)), addr:$dst)]>;
1561}
1562} // CodeSize
1563
1564// TODO: inc/dec is slow for P4, but fast for Pentium-M.
Evan Cheng55687072007-09-14 21:48:26 +00001565let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001566let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001567def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001568 [(set GR8:$dst, (add GR8:$src, 1)),
1569 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001570let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001571def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001572 [(set GR16:$dst, (add GR16:$src, 1)),
1573 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001574 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001575def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001576 [(set GR32:$dst, (add GR32:$src, 1)),
1577 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001578}
1579let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001580 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001581 [(store (add (loadi8 addr:$dst), 1), addr:$dst),
1582 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001583 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001584 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
1585 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001586 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001587 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001588 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
1589 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001590 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001591}
1592
1593let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001594def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001595 [(set GR8:$dst, (add GR8:$src, -1)),
1596 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001597let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001598def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001599 [(set GR16:$dst, (add GR16:$src, -1)),
1600 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001601 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001602def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001603 [(set GR32:$dst, (add GR32:$src, -1)),
1604 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001605}
1606
1607let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001608 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001609 [(store (add (loadi8 addr:$dst), -1), addr:$dst),
1610 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001611 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001612 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
1613 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001614 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001615 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001616 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
1617 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001618 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001619}
Evan Cheng55687072007-09-14 21:48:26 +00001620} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001621
1622// Logical operators...
Evan Cheng55687072007-09-14 21:48:26 +00001623let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001624let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y
1625def AND8rr : I<0x20, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001626 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001627 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001628 [(set GR8:$dst, (and GR8:$src1, GR8:$src2)),
1629 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001630def AND16rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001631 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001632 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001633 [(set GR16:$dst, (and GR16:$src1, GR16:$src2)),
1634 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001635def AND32rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001636 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001637 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001638 [(set GR32:$dst, (and GR32:$src1, GR32:$src2)),
1639 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001640}
1641
1642def AND8rm : I<0x22, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001643 (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001644 "and{b}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001645 [(set GR8:$dst, (and GR8:$src1, (loadi8 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001646 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001647def AND16rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001648 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001649 "and{w}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001650 [(set GR16:$dst, (and GR16:$src1, (loadi16 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001651 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001652def AND32rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001653 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001654 "and{l}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001655 [(set GR32:$dst, (and GR32:$src1, (loadi32 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001656 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001657
1658def AND8ri : Ii8<0x80, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001659 (outs GR8 :$dst), (ins GR8 :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001660 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001661 [(set GR8:$dst, (and GR8:$src1, imm:$src2)),
1662 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001663def AND16ri : Ii16<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001664 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001665 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001666 [(set GR16:$dst, (and GR16:$src1, imm:$src2)),
1667 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001668def AND32ri : Ii32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001669 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001670 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001671 [(set GR32:$dst, (and GR32:$src1, imm:$src2)),
1672 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001673def AND16ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001674 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001675 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001676 [(set GR16:$dst, (and GR16:$src1, i16immSExt8:$src2)),
1677 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001678 OpSize;
1679def AND32ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001680 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001681 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001682 [(set GR32:$dst, (and GR32:$src1, i32immSExt8:$src2)),
1683 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001684
1685let isTwoAddress = 0 in {
1686 def AND8mr : I<0x20, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001687 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001688 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001689 [(store (and (load addr:$dst), GR8:$src), addr:$dst),
1690 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001691 def AND16mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001692 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001693 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001694 [(store (and (load addr:$dst), GR16:$src), addr:$dst),
1695 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001696 OpSize;
1697 def AND32mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001698 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001699 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001700 [(store (and (load addr:$dst), GR32:$src), addr:$dst),
1701 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001702 def AND8mi : Ii8<0x80, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001703 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001704 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001705 [(store (and (loadi8 addr:$dst), imm:$src), addr:$dst),
1706 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001707 def AND16mi : Ii16<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001708 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001709 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001710 [(store (and (loadi16 addr:$dst), imm:$src), addr:$dst),
1711 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001712 OpSize;
1713 def AND32mi : Ii32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001714 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001715 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001716 [(store (and (loadi32 addr:$dst), imm:$src), addr:$dst),
1717 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001718 def AND16mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001719 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001720 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001721 [(store (and (load addr:$dst), i16immSExt8:$src), addr:$dst),
1722 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001723 OpSize;
1724 def AND32mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001725 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001726 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001727 [(store (and (load addr:$dst), i32immSExt8:$src), addr:$dst),
1728 (implicit EFLAGS)]>;
Sean Callanan251676e2009-09-02 00:55:49 +00001729
1730 def AND8i8 : Ii8<0x24, RawFrm, (outs), (ins i8imm:$src),
1731 "and{b}\t{$src, %al|%al, $src}", []>;
1732 def AND16i16 : Ii16<0x25, RawFrm, (outs), (ins i16imm:$src),
1733 "and{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1734 def AND32i32 : Ii32<0x25, RawFrm, (outs), (ins i32imm:$src),
1735 "and{l}\t{$src, %eax|%eax, $src}", []>;
1736
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001737}
1738
1739
1740let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y
Evan Chengb783fa32007-07-19 01:14:50 +00001741def OR8rr : I<0x08, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001742 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001743 [(set GR8:$dst, (or GR8:$src1, GR8:$src2)),
1744 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001745def OR16rr : I<0x09, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001746 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001747 [(set GR16:$dst, (or GR16:$src1, GR16:$src2)),
1748 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001749def OR32rr : I<0x09, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001750 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001751 [(set GR32:$dst, (or GR32:$src1, GR32:$src2)),
1752 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001753}
Evan Chengb783fa32007-07-19 01:14:50 +00001754def OR8rm : I<0x0A, MRMSrcMem , (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001755 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001756 [(set GR8:$dst, (or GR8:$src1, (load addr:$src2))),
1757 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001758def OR16rm : I<0x0B, MRMSrcMem , (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001759 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001760 [(set GR16:$dst, (or GR16:$src1, (load addr:$src2))),
1761 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001762def OR32rm : I<0x0B, MRMSrcMem , (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001763 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001764 [(set GR32:$dst, (or GR32:$src1, (load addr:$src2))),
1765 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001766
Evan Chengb783fa32007-07-19 01:14:50 +00001767def OR8ri : Ii8 <0x80, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001768 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001769 [(set GR8:$dst, (or GR8:$src1, imm:$src2)),
1770 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001771def OR16ri : Ii16<0x81, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001772 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001773 [(set GR16:$dst, (or GR16:$src1, imm:$src2)),
1774 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001775def OR32ri : Ii32<0x81, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001776 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001777 [(set GR32:$dst, (or GR32:$src1, imm:$src2)),
1778 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001779
Evan Chengb783fa32007-07-19 01:14:50 +00001780def OR16ri8 : Ii8<0x83, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001781 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001782 [(set GR16:$dst, (or GR16:$src1, i16immSExt8:$src2)),
1783 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001784def OR32ri8 : Ii8<0x83, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001785 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001786 [(set GR32:$dst, (or GR32:$src1, i32immSExt8:$src2)),
1787 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001788let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001789 def OR8mr : I<0x08, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001790 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001791 [(store (or (load addr:$dst), GR8:$src), addr:$dst),
1792 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001793 def OR16mr : I<0x09, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001794 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001795 [(store (or (load addr:$dst), GR16:$src), addr:$dst),
1796 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001797 def OR32mr : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001798 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001799 [(store (or (load addr:$dst), GR32:$src), addr:$dst),
1800 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001801 def OR8mi : Ii8<0x80, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001802 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001803 [(store (or (loadi8 addr:$dst), imm:$src), addr:$dst),
1804 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001805 def OR16mi : Ii16<0x81, MRM1m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001806 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001807 [(store (or (loadi16 addr:$dst), imm:$src), addr:$dst),
1808 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001809 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001810 def OR32mi : Ii32<0x81, MRM1m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001811 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001812 [(store (or (loadi32 addr:$dst), imm:$src), addr:$dst),
1813 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001814 def OR16mi8 : Ii8<0x83, MRM1m, (outs), (ins i16mem:$dst, i16i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001815 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001816 [(store (or (load addr:$dst), i16immSExt8:$src), addr:$dst),
1817 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001818 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001819 def OR32mi8 : Ii8<0x83, MRM1m, (outs), (ins i32mem:$dst, i32i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001820 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001821 [(store (or (load addr:$dst), i32immSExt8:$src), addr:$dst),
1822 (implicit EFLAGS)]>;
Sean Callanan8562bef2009-09-11 19:01:56 +00001823
1824 def OR8i8 : Ii8 <0x0C, RawFrm, (outs), (ins i8imm:$src),
1825 "or{b}\t{$src, %al|%al, $src}", []>;
1826 def OR16i16 : Ii16 <0x0D, RawFrm, (outs), (ins i16imm:$src),
1827 "or{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1828 def OR32i32 : Ii32 <0x0D, RawFrm, (outs), (ins i32imm:$src),
1829 "or{l}\t{$src, %eax|%eax, $src}", []>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001830} // isTwoAddress = 0
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001831
1832
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001833let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001834 def XOR8rr : I<0x30, MRMDestReg,
1835 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
1836 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001837 [(set GR8:$dst, (xor GR8:$src1, GR8:$src2)),
1838 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001839 def XOR16rr : I<0x31, MRMDestReg,
1840 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1841 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001842 [(set GR16:$dst, (xor GR16:$src1, GR16:$src2)),
1843 (implicit EFLAGS)]>, OpSize;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001844 def XOR32rr : I<0x31, MRMDestReg,
1845 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1846 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001847 [(set GR32:$dst, (xor GR32:$src1, GR32:$src2)),
1848 (implicit EFLAGS)]>;
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001849} // isCommutable = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001850
1851def XOR8rm : I<0x32, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001852 (outs GR8 :$dst), (ins GR8:$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001853 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001854 [(set GR8:$dst, (xor GR8:$src1, (load addr:$src2))),
1855 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001856def XOR16rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001857 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001858 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001859 [(set GR16:$dst, (xor GR16:$src1, (load addr:$src2))),
1860 (implicit EFLAGS)]>,
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001861 OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001862def XOR32rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001863 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001864 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001865 [(set GR32:$dst, (xor GR32:$src1, (load addr:$src2))),
1866 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001867
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001868def XOR8ri : Ii8<0x80, MRM6r,
1869 (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
1870 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001871 [(set GR8:$dst, (xor GR8:$src1, imm:$src2)),
1872 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001873def XOR16ri : Ii16<0x81, MRM6r,
1874 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
1875 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001876 [(set GR16:$dst, (xor GR16:$src1, imm:$src2)),
1877 (implicit EFLAGS)]>, OpSize;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001878def XOR32ri : Ii32<0x81, MRM6r,
1879 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
1880 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001881 [(set GR32:$dst, (xor GR32:$src1, imm:$src2)),
1882 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001883def XOR16ri8 : Ii8<0x83, MRM6r,
1884 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
1885 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001886 [(set GR16:$dst, (xor GR16:$src1, i16immSExt8:$src2)),
1887 (implicit EFLAGS)]>,
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001888 OpSize;
1889def XOR32ri8 : Ii8<0x83, MRM6r,
1890 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
1891 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001892 [(set GR32:$dst, (xor GR32:$src1, i32immSExt8:$src2)),
1893 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001894
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001895let isTwoAddress = 0 in {
1896 def XOR8mr : I<0x30, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001897 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001898 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001899 [(store (xor (load addr:$dst), GR8:$src), addr:$dst),
1900 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001901 def XOR16mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001902 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001903 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001904 [(store (xor (load addr:$dst), GR16:$src), addr:$dst),
1905 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001906 OpSize;
1907 def XOR32mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001908 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001909 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001910 [(store (xor (load addr:$dst), GR32:$src), addr:$dst),
1911 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001912 def XOR8mi : Ii8<0x80, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001913 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001914 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001915 [(store (xor (loadi8 addr:$dst), imm:$src), addr:$dst),
1916 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001917 def XOR16mi : Ii16<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001918 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001919 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001920 [(store (xor (loadi16 addr:$dst), imm:$src), addr:$dst),
1921 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001922 OpSize;
1923 def XOR32mi : Ii32<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001924 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001925 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001926 [(store (xor (loadi32 addr:$dst), imm:$src), addr:$dst),
1927 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001928 def XOR16mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001929 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001930 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001931 [(store (xor (load addr:$dst), i16immSExt8:$src), addr:$dst),
1932 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001933 OpSize;
1934 def XOR32mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001935 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001936 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001937 [(store (xor (load addr:$dst), i32immSExt8:$src), addr:$dst),
1938 (implicit EFLAGS)]>;
Sean Callanan794457a2009-09-10 19:52:26 +00001939
1940 def XOR8i8 : Ii8 <0x34, RawFrm, (outs), (ins i8imm:$src),
1941 "xor{b}\t{$src, %al|%al, $src}", []>;
1942 def XOR16i16 : Ii16 <0x35, RawFrm, (outs), (ins i16imm:$src),
1943 "xor{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1944 def XOR32i32 : Ii32 <0x35, RawFrm, (outs), (ins i32imm:$src),
1945 "xor{l}\t{$src, %eax|%eax, $src}", []>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001946} // isTwoAddress = 0
Evan Cheng55687072007-09-14 21:48:26 +00001947} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001948
1949// Shift instructions
Evan Cheng55687072007-09-14 21:48:26 +00001950let Defs = [EFLAGS] in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001951let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001952def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001953 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001954 [(set GR8:$dst, (shl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001955def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001956 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001957 [(set GR16:$dst, (shl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001958def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001959 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001960 [(set GR32:$dst, (shl GR32:$src, CL))]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001961} // Uses = [CL]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001962
Evan Chengb783fa32007-07-19 01:14:50 +00001963def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001964 "shl{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001965 [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))]>;
1966let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +00001967def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001968 "shl{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001969 [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001970def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001971 "shl{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001972 [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf4005a82008-01-11 18:00:50 +00001973// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
1974// cheaper.
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001975} // isConvertibleToThreeAddress = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001976
1977let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001978 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001979 def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001980 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001981 [(store (shl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001982 def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001983 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001984 [(store (shl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001985 def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001986 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001987 [(store (shl (loadi32 addr:$dst), CL), addr:$dst)]>;
1988 }
Evan Chengb783fa32007-07-19 01:14:50 +00001989 def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001990 "shl{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001991 [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001992 def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001993 "shl{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001994 [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1995 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001996 def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001997 "shl{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001998 [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1999
2000 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002001 def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002002 "shl{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002003 [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002004 def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002005 "shl{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002006 [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2007 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002008 def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002009 "shl{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002010 [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2011}
2012
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002013let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002014def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002015 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002016 [(set GR8:$dst, (srl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002017def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002018 "shr{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002019 [(set GR16:$dst, (srl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002020def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002021 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002022 [(set GR32:$dst, (srl GR32:$src, CL))]>;
2023}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002024
Evan Chengb783fa32007-07-19 01:14:50 +00002025def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002026 "shr{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002027 [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002028def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002029 "shr{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002030 [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002031def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002032 "shr{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002033 [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))]>;
2034
2035// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002036def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002037 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002038 [(set GR8:$dst, (srl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002039def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002040 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002041 [(set GR16:$dst, (srl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002042def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002043 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002044 [(set GR32:$dst, (srl GR32:$src1, (i8 1)))]>;
2045
2046let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002047 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002048 def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002049 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002050 [(store (srl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002051 def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002052 "shr{w}\t{%cl, $dst|$dst, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002053 [(store (srl (loadi16 addr:$dst), CL), addr:$dst)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002054 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002055 def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002056 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002057 [(store (srl (loadi32 addr:$dst), CL), addr:$dst)]>;
2058 }
Evan Chengb783fa32007-07-19 01:14:50 +00002059 def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002060 "shr{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002061 [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002062 def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002063 "shr{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002064 [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2065 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002066 def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002067 "shr{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002068 [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2069
2070 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002071 def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002072 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002073 [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002074 def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002075 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002076 [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002077 def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002078 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002079 [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2080}
2081
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002082let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002083def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002084 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002085 [(set GR8:$dst, (sra GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002086def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002087 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002088 [(set GR16:$dst, (sra GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002089def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002090 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002091 [(set GR32:$dst, (sra GR32:$src, CL))]>;
2092}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002093
Evan Chengb783fa32007-07-19 01:14:50 +00002094def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002095 "sar{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002096 [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002097def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002098 "sar{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002099 [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))]>,
2100 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002101def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002102 "sar{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002103 [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))]>;
2104
2105// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002106def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002107 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002108 [(set GR8:$dst, (sra GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002109def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002110 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002111 [(set GR16:$dst, (sra GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002112def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002113 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002114 [(set GR32:$dst, (sra GR32:$src1, (i8 1)))]>;
2115
2116let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002117 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002118 def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002119 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002120 [(store (sra (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002121 def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002122 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002123 [(store (sra (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002124 def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002125 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002126 [(store (sra (loadi32 addr:$dst), CL), addr:$dst)]>;
2127 }
Evan Chengb783fa32007-07-19 01:14:50 +00002128 def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002129 "sar{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002130 [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002131 def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002132 "sar{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002133 [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2134 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002135 def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002136 "sar{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002137 [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2138
2139 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002140 def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002141 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002142 [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002143 def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002144 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002145 [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2146 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002147 def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002148 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002149 [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2150}
2151
2152// Rotate instructions
2153// FIXME: provide shorter instructions when imm8 == 1
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002154let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002155def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002156 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002157 [(set GR8:$dst, (rotl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002158def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002159 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002160 [(set GR16:$dst, (rotl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002161def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002162 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002163 [(set GR32:$dst, (rotl GR32:$src, CL))]>;
2164}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002165
Evan Chengb783fa32007-07-19 01:14:50 +00002166def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002167 "rol{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002168 [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002169def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002170 "rol{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002171 [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002172def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002173 "rol{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002174 [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))]>;
2175
2176// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002177def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002178 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002179 [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002180def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002181 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002182 [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002183def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002184 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002185 [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))]>;
2186
2187let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002188 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002189 def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002190 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002191 [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002192 def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002193 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002194 [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002195 def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002196 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002197 [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)]>;
2198 }
Evan Chengb783fa32007-07-19 01:14:50 +00002199 def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002200 "rol{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002201 [(store (rotl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002202 def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002203 "rol{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002204 [(store (rotl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2205 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002206 def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002207 "rol{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002208 [(store (rotl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2209
2210 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002211 def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002212 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002213 [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002214 def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002215 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002216 [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2217 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002218 def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002219 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002220 [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2221}
2222
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002223let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002224def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002225 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002226 [(set GR8:$dst, (rotr GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002227def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002228 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002229 [(set GR16:$dst, (rotr GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002230def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002231 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002232 [(set GR32:$dst, (rotr GR32:$src, CL))]>;
2233}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002234
Evan Chengb783fa32007-07-19 01:14:50 +00002235def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002236 "ror{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002237 [(set GR8:$dst, (rotr GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002238def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002239 "ror{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002240 [(set GR16:$dst, (rotr GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002241def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002242 "ror{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002243 [(set GR32:$dst, (rotr GR32:$src1, (i8 imm:$src2)))]>;
2244
2245// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002246def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002247 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002248 [(set GR8:$dst, (rotr GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002249def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002250 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002251 [(set GR16:$dst, (rotr GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002252def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002253 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002254 [(set GR32:$dst, (rotr GR32:$src1, (i8 1)))]>;
2255
2256let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002257 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002258 def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002259 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002260 [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002261 def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002262 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002263 [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002264 def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002265 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002266 [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)]>;
2267 }
Evan Chengb783fa32007-07-19 01:14:50 +00002268 def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002269 "ror{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002270 [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002271 def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002272 "ror{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002273 [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2274 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002275 def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002276 "ror{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002277 [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2278
2279 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002280 def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002281 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002282 [(store (rotr (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002283 def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002284 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002285 [(store (rotr (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2286 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002287 def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002288 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002289 [(store (rotr (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2290}
2291
2292
2293
2294// Double shift instructions (generalizations of rotate)
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002295let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002296def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002297 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002298 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002299def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002300 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002301 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002302def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002303 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002304 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002305 TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002306def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002307 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002308 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002309 TB, OpSize;
2310}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002311
2312let isCommutable = 1 in { // These instructions commute to each other.
2313def SHLD32rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002314 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002315 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002316 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2,
2317 (i8 imm:$src3)))]>,
2318 TB;
2319def SHRD32rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002320 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002321 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002322 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2,
2323 (i8 imm:$src3)))]>,
2324 TB;
2325def SHLD16rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002326 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002327 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002328 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2,
2329 (i8 imm:$src3)))]>,
2330 TB, OpSize;
2331def SHRD16rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002332 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002333 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002334 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2,
2335 (i8 imm:$src3)))]>,
2336 TB, OpSize;
2337}
2338
2339let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002340 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002341 def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002342 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002343 [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002344 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002345 def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002346 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002347 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002348 addr:$dst)]>, TB;
2349 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002350 def SHLD32mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002351 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002352 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002353 [(store (X86shld (loadi32 addr:$dst), GR32:$src2,
2354 (i8 imm:$src3)), addr:$dst)]>,
2355 TB;
2356 def SHRD32mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002357 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002358 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002359 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2,
2360 (i8 imm:$src3)), addr:$dst)]>,
2361 TB;
2362
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002363 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002364 def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002365 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002366 [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002367 addr:$dst)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002368 def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002369 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002370 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002371 addr:$dst)]>, TB, OpSize;
2372 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002373 def SHLD16mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002374 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002375 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002376 [(store (X86shld (loadi16 addr:$dst), GR16:$src2,
2377 (i8 imm:$src3)), addr:$dst)]>,
2378 TB, OpSize;
2379 def SHRD16mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002380 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002381 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002382 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2,
2383 (i8 imm:$src3)), addr:$dst)]>,
2384 TB, OpSize;
2385}
Evan Cheng55687072007-09-14 21:48:26 +00002386} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002387
2388
2389// Arithmetic.
Evan Cheng55687072007-09-14 21:48:26 +00002390let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002391let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y
Bill Wendlingae034ed2008-12-12 00:56:36 +00002392// Register-Register Addition
2393def ADD8rr : I<0x00, MRMDestReg, (outs GR8 :$dst),
2394 (ins GR8 :$src1, GR8 :$src2),
2395 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002396 [(set GR8:$dst, (add GR8:$src1, GR8:$src2)),
Bill Wendlingae034ed2008-12-12 00:56:36 +00002397 (implicit EFLAGS)]>;
2398
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002399let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002400// Register-Register Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002401def ADD16rr : I<0x01, MRMDestReg, (outs GR16:$dst),
2402 (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002403 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002404 [(set GR16:$dst, (add GR16:$src1, GR16:$src2)),
2405 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002406def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst),
2407 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002408 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002409 [(set GR32:$dst, (add GR32:$src1, GR32:$src2)),
2410 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002411} // end isConvertibleToThreeAddress
2412} // end isCommutable
Bill Wendlingae034ed2008-12-12 00:56:36 +00002413
2414// Register-Memory Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002415def ADD8rm : I<0x02, MRMSrcMem, (outs GR8 :$dst),
2416 (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002417 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002418 [(set GR8:$dst, (add GR8:$src1, (load addr:$src2))),
2419 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002420def ADD16rm : I<0x03, MRMSrcMem, (outs GR16:$dst),
2421 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002422 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002423 [(set GR16:$dst, (add GR16:$src1, (load addr:$src2))),
2424 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002425def ADD32rm : I<0x03, MRMSrcMem, (outs GR32:$dst),
2426 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002427 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002428 [(set GR32:$dst, (add GR32:$src1, (load addr:$src2))),
2429 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002430
Bill Wendlingae034ed2008-12-12 00:56:36 +00002431// Register-Integer Addition
2432def ADD8ri : Ii8<0x80, MRM0r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2433 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002434 [(set GR8:$dst, (add GR8:$src1, imm:$src2)),
2435 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002436
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002437let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002438// Register-Integer Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002439def ADD16ri : Ii16<0x81, MRM0r, (outs GR16:$dst),
2440 (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002441 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002442 [(set GR16:$dst, (add GR16:$src1, imm:$src2)),
2443 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002444def ADD32ri : Ii32<0x81, MRM0r, (outs GR32:$dst),
2445 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002446 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002447 [(set GR32:$dst, (add GR32:$src1, imm:$src2)),
2448 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002449def ADD16ri8 : Ii8<0x83, MRM0r, (outs GR16:$dst),
2450 (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002451 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002452 [(set GR16:$dst, (add GR16:$src1, i16immSExt8:$src2)),
2453 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002454def ADD32ri8 : Ii8<0x83, MRM0r, (outs GR32:$dst),
2455 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002456 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002457 [(set GR32:$dst, (add GR32:$src1, i32immSExt8:$src2)),
2458 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002459}
2460
2461let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002462 // Memory-Register Addition
Bill Wendlingf5399032008-12-12 21:15:41 +00002463 def ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002464 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002465 [(store (add (load addr:$dst), GR8:$src2), addr:$dst),
2466 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002467 def ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002468 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002469 [(store (add (load addr:$dst), GR16:$src2), addr:$dst),
2470 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002471 def ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002472 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002473 [(store (add (load addr:$dst), GR32:$src2), addr:$dst),
2474 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002475 def ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002476 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002477 [(store (add (loadi8 addr:$dst), imm:$src2), addr:$dst),
2478 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002479 def ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002480 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002481 [(store (add (loadi16 addr:$dst), imm:$src2), addr:$dst),
2482 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002483 def ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002484 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002485 [(store (add (loadi32 addr:$dst), imm:$src2), addr:$dst),
2486 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002487 def ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002488 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002489 [(store (add (load addr:$dst), i16immSExt8:$src2),
2490 addr:$dst),
2491 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002492 def ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002493 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002494 [(store (add (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002495 addr:$dst),
2496 (implicit EFLAGS)]>;
Sean Callanan0316b342009-08-11 21:26:06 +00002497
2498 // addition to rAX
2499 def ADD8i8 : Ii8<0x04, RawFrm, (outs), (ins i8imm:$src),
Sean Callanan251676e2009-09-02 00:55:49 +00002500 "add{b}\t{$src, %al|%al, $src}", []>;
Sean Callanan0316b342009-08-11 21:26:06 +00002501 def ADD16i16 : Ii16<0x05, RawFrm, (outs), (ins i16imm:$src),
Sean Callanan251676e2009-09-02 00:55:49 +00002502 "add{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
Sean Callanan0316b342009-08-11 21:26:06 +00002503 def ADD32i32 : Ii32<0x05, RawFrm, (outs), (ins i32imm:$src),
Sean Callanan251676e2009-09-02 00:55:49 +00002504 "add{l}\t{$src, %eax|%eax, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002505}
2506
Evan Cheng259471d2007-10-05 17:59:57 +00002507let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002508let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y
Dale Johannesen747fe522009-06-02 03:12:52 +00002509def ADC8rr : I<0x10, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002510 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002511 [(set GR8:$dst, (adde GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002512def ADC16rr : I<0x11, MRMDestReg, (outs GR16:$dst),
2513 (ins GR16:$src1, GR16:$src2),
2514 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002515 [(set GR16:$dst, (adde GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002516def ADC32rr : I<0x11, MRMDestReg, (outs GR32:$dst),
2517 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002518 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002519 [(set GR32:$dst, (adde GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002520}
Dale Johannesen06b83f12009-05-18 17:44:15 +00002521def ADC8rm : I<0x12, MRMSrcMem , (outs GR8:$dst),
2522 (ins GR8:$src1, i8mem:$src2),
2523 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002524 [(set GR8:$dst, (adde GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002525def ADC16rm : I<0x13, MRMSrcMem , (outs GR16:$dst),
2526 (ins GR16:$src1, i16mem:$src2),
2527 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002528 [(set GR16:$dst, (adde GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002529 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002530def ADC32rm : I<0x13, MRMSrcMem , (outs GR32:$dst),
2531 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002532 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002533 [(set GR32:$dst, (adde GR32:$src1, (load addr:$src2)))]>;
2534def ADC8ri : Ii8<0x80, MRM2r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002535 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002536 [(set GR8:$dst, (adde GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002537def ADC16ri : Ii16<0x81, MRM2r, (outs GR16:$dst),
2538 (ins GR16:$src1, i16imm:$src2),
2539 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002540 [(set GR16:$dst, (adde GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002541def ADC16ri8 : Ii8<0x83, MRM2r, (outs GR16:$dst),
2542 (ins GR16:$src1, i16i8imm:$src2),
2543 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002544 [(set GR16:$dst, (adde GR16:$src1, i16immSExt8:$src2))]>,
2545 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002546def ADC32ri : Ii32<0x81, MRM2r, (outs GR32:$dst),
2547 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002548 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002549 [(set GR32:$dst, (adde GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002550def ADC32ri8 : Ii8<0x83, MRM2r, (outs GR32:$dst),
2551 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002552 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002553 [(set GR32:$dst, (adde GR32:$src1, i32immSExt8:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002554
2555let isTwoAddress = 0 in {
Dale Johannesen747fe522009-06-02 03:12:52 +00002556 def ADC8mr : I<0x10, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002557 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002558 [(store (adde (load addr:$dst), GR8:$src2), addr:$dst)]>;
2559 def ADC16mr : I<0x11, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002560 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002561 [(store (adde (load addr:$dst), GR16:$src2), addr:$dst)]>,
2562 OpSize;
2563 def ADC32mr : I<0x11, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002564 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002565 [(store (adde (load addr:$dst), GR32:$src2), addr:$dst)]>;
2566 def ADC8mi : Ii8<0x80, MRM2m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002567 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002568 [(store (adde (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
2569 def ADC16mi : Ii16<0x81, MRM2m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002570 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002571 [(store (adde (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
2572 OpSize;
2573 def ADC16mi8 : Ii8<0x83, MRM2m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002574 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002575 [(store (adde (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
2576 OpSize;
2577 def ADC32mi : Ii32<0x81, MRM2m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002578 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002579 [(store (adde (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
2580 def ADC32mi8 : Ii8<0x83, MRM2m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002581 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002582 [(store (adde (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Sean Callanan8562bef2009-09-11 19:01:56 +00002583
2584 def ADC8i8 : Ii8<0x14, RawFrm, (outs), (ins i8imm:$src),
2585 "adc{b}\t{$src, %al|%al, $src}", []>;
2586 def ADC16i16 : Ii16<0x15, RawFrm, (outs), (ins i16imm:$src),
2587 "adc{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
2588 def ADC32i32 : Ii32<0x15, RawFrm, (outs), (ins i32imm:$src),
2589 "adc{l}\t{$src, %eax|%eax, $src}", []>;
Dale Johannesen747fe522009-06-02 03:12:52 +00002590}
Evan Cheng259471d2007-10-05 17:59:57 +00002591} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002592
Bill Wendlingae034ed2008-12-12 00:56:36 +00002593// Register-Register Subtraction
2594def SUB8rr : I<0x28, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2595 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002596 [(set GR8:$dst, (sub GR8:$src1, GR8:$src2)),
2597 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002598def SUB16rr : I<0x29, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
2599 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002600 [(set GR16:$dst, (sub GR16:$src1, GR16:$src2)),
2601 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002602def SUB32rr : I<0x29, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
2603 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002604 [(set GR32:$dst, (sub GR32:$src1, GR32:$src2)),
2605 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002606
2607// Register-Memory Subtraction
2608def SUB8rm : I<0x2A, MRMSrcMem, (outs GR8 :$dst),
2609 (ins GR8 :$src1, i8mem :$src2),
2610 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002611 [(set GR8:$dst, (sub GR8:$src1, (load addr:$src2))),
2612 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002613def SUB16rm : I<0x2B, MRMSrcMem, (outs GR16:$dst),
2614 (ins GR16:$src1, i16mem:$src2),
2615 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002616 [(set GR16:$dst, (sub GR16:$src1, (load addr:$src2))),
2617 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002618def SUB32rm : I<0x2B, MRMSrcMem, (outs GR32:$dst),
2619 (ins GR32:$src1, i32mem:$src2),
2620 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002621 [(set GR32:$dst, (sub GR32:$src1, (load addr:$src2))),
2622 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002623
2624// Register-Integer Subtraction
2625def SUB8ri : Ii8 <0x80, MRM5r, (outs GR8:$dst),
2626 (ins GR8:$src1, i8imm:$src2),
2627 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002628 [(set GR8:$dst, (sub GR8:$src1, imm:$src2)),
2629 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002630def SUB16ri : Ii16<0x81, MRM5r, (outs GR16:$dst),
2631 (ins GR16:$src1, i16imm:$src2),
2632 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002633 [(set GR16:$dst, (sub GR16:$src1, imm:$src2)),
2634 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002635def SUB32ri : Ii32<0x81, MRM5r, (outs GR32:$dst),
2636 (ins GR32:$src1, i32imm:$src2),
2637 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002638 [(set GR32:$dst, (sub GR32:$src1, imm:$src2)),
2639 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002640def SUB16ri8 : Ii8<0x83, MRM5r, (outs GR16:$dst),
2641 (ins GR16:$src1, i16i8imm:$src2),
2642 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002643 [(set GR16:$dst, (sub GR16:$src1, i16immSExt8:$src2)),
2644 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002645def SUB32ri8 : Ii8<0x83, MRM5r, (outs GR32:$dst),
2646 (ins GR32:$src1, i32i8imm:$src2),
2647 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002648 [(set GR32:$dst, (sub GR32:$src1, i32immSExt8:$src2)),
2649 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002650
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002651let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002652 // Memory-Register Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002653 def SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002654 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002655 [(store (sub (load addr:$dst), GR8:$src2), addr:$dst),
2656 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002657 def SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002658 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002659 [(store (sub (load addr:$dst), GR16:$src2), addr:$dst),
2660 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002661 def SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002662 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002663 [(store (sub (load addr:$dst), GR32:$src2), addr:$dst),
2664 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002665
2666 // Memory-Integer Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002667 def SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002668 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002669 [(store (sub (loadi8 addr:$dst), imm:$src2), addr:$dst),
2670 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002671 def SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002672 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002673 [(store (sub (loadi16 addr:$dst), imm:$src2),addr:$dst),
2674 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002675 def SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002676 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002677 [(store (sub (loadi32 addr:$dst), imm:$src2),addr:$dst),
2678 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002679 def SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002680 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002681 [(store (sub (load addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002682 addr:$dst),
2683 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002684 def SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002685 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002686 [(store (sub (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002687 addr:$dst),
2688 (implicit EFLAGS)]>;
Sean Callanan8562bef2009-09-11 19:01:56 +00002689
2690 def SUB8i8 : Ii8<0x2C, RawFrm, (outs), (ins i8imm:$src),
2691 "sub{b}\t{$src, %al|%al, $src}", []>;
2692 def SUB16i16 : Ii16<0x2D, RawFrm, (outs), (ins i16imm:$src),
2693 "sub{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
2694 def SUB32i32 : Ii32<0x2D, RawFrm, (outs), (ins i32imm:$src),
2695 "sub{l}\t{$src, %eax|%eax, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002696}
2697
Evan Cheng259471d2007-10-05 17:59:57 +00002698let Uses = [EFLAGS] in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00002699def SBB8rr : I<0x18, MRMDestReg, (outs GR8:$dst),
2700 (ins GR8:$src1, GR8:$src2),
2701 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002702 [(set GR8:$dst, (sube GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002703def SBB16rr : I<0x19, MRMDestReg, (outs GR16:$dst),
2704 (ins GR16:$src1, GR16:$src2),
2705 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002706 [(set GR16:$dst, (sube GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002707def SBB32rr : I<0x19, MRMDestReg, (outs GR32:$dst),
2708 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002709 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002710 [(set GR32:$dst, (sube GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002711
2712let isTwoAddress = 0 in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00002713 def SBB8mr : I<0x18, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
2714 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002715 [(store (sube (load addr:$dst), GR8:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002716 def SBB16mr : I<0x19, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
2717 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002718 [(store (sube (load addr:$dst), GR16:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002719 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002720 def SBB32mr : I<0x19, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002721 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002722 [(store (sube (load addr:$dst), GR32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002723 def SBB8mi : Ii32<0x80, MRM3m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002724 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002725 [(store (sube (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002726 def SBB16mi : Ii16<0x81, MRM3m, (outs), (ins i16mem:$dst, i16imm:$src2),
2727 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002728 [(store (sube (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002729 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002730 def SBB16mi8 : Ii8<0x83, MRM3m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
2731 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002732 [(store (sube (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002733 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002734 def SBB32mi : Ii32<0x81, MRM3m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002735 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002736 [(store (sube (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002737 def SBB32mi8 : Ii8<0x83, MRM3m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002738 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002739 [(store (sube (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Sean Callanan8562bef2009-09-11 19:01:56 +00002740
2741 def SBB8i8 : Ii8<0x1C, RawFrm, (outs), (ins i8imm:$src),
2742 "sbb{b}\t{$src, %al|%al, $src}", []>;
2743 def SBB16i16 : Ii16<0x1D, RawFrm, (outs), (ins i16imm:$src),
2744 "sbb{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
2745 def SBB32i32 : Ii32<0x1D, RawFrm, (outs), (ins i32imm:$src),
2746 "sbb{l}\t{$src, %eax|%eax, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002747}
Dale Johannesen06b83f12009-05-18 17:44:15 +00002748def SBB8rm : I<0x1A, MRMSrcMem, (outs GR8:$dst), (ins GR8:$src1, i8mem:$src2),
2749 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002750 [(set GR8:$dst, (sube GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002751def SBB16rm : I<0x1B, MRMSrcMem, (outs GR16:$dst),
2752 (ins GR16:$src1, i16mem:$src2),
2753 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002754 [(set GR16:$dst, (sube GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002755 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002756def SBB32rm : I<0x1B, MRMSrcMem, (outs GR32:$dst),
2757 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002758 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002759 [(set GR32:$dst, (sube GR32:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002760def SBB8ri : Ii8<0x80, MRM3r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2761 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002762 [(set GR8:$dst, (sube GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002763def SBB16ri : Ii16<0x81, MRM3r, (outs GR16:$dst),
2764 (ins GR16:$src1, i16imm:$src2),
2765 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002766 [(set GR16:$dst, (sube GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002767def SBB16ri8 : Ii8<0x83, MRM3r, (outs GR16:$dst),
2768 (ins GR16:$src1, i16i8imm:$src2),
2769 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002770 [(set GR16:$dst, (sube GR16:$src1, i16immSExt8:$src2))]>,
2771 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002772def SBB32ri : Ii32<0x81, MRM3r, (outs GR32:$dst),
2773 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002774 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002775 [(set GR32:$dst, (sube GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002776def SBB32ri8 : Ii8<0x83, MRM3r, (outs GR32:$dst),
2777 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002778 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002779 [(set GR32:$dst, (sube GR32:$src1, i32immSExt8:$src2))]>;
Evan Cheng259471d2007-10-05 17:59:57 +00002780} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +00002781} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002782
Evan Cheng55687072007-09-14 21:48:26 +00002783let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002784let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
Bill Wendlingf5399032008-12-12 21:15:41 +00002785// Register-Register Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002786def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002787 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002788 [(set GR16:$dst, (mul GR16:$src1, GR16:$src2)),
2789 (implicit EFLAGS)]>, TB, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002790def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002791 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002792 [(set GR32:$dst, (mul GR32:$src1, GR32:$src2)),
2793 (implicit EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002794}
Bill Wendlingae034ed2008-12-12 00:56:36 +00002795
Bill Wendlingf5399032008-12-12 21:15:41 +00002796// Register-Memory Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002797def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
2798 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002799 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002800 [(set GR16:$dst, (mul GR16:$src1, (load addr:$src2))),
2801 (implicit EFLAGS)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002802def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002803 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002804 [(set GR32:$dst, (mul GR32:$src1, (load addr:$src2))),
2805 (implicit EFLAGS)]>, TB;
Evan Cheng55687072007-09-14 21:48:26 +00002806} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002807} // end Two Address instructions
2808
2809// Suprisingly enough, these are not two address instructions!
Evan Cheng55687072007-09-14 21:48:26 +00002810let Defs = [EFLAGS] in {
Bill Wendlingf5399032008-12-12 21:15:41 +00002811// Register-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002812def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002813 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002814 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002815 [(set GR16:$dst, (mul GR16:$src1, imm:$src2)),
2816 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002817def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002818 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002819 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002820 [(set GR32:$dst, (mul GR32:$src1, imm:$src2)),
2821 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002822def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002823 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002824 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002825 [(set GR16:$dst, (mul GR16:$src1, i16immSExt8:$src2)),
2826 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002827def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002828 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002829 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002830 [(set GR32:$dst, (mul GR32:$src1, i32immSExt8:$src2)),
2831 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002832
Bill Wendlingf5399032008-12-12 21:15:41 +00002833// Memory-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002834def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002835 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002836 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002837 [(set GR16:$dst, (mul (load addr:$src1), imm:$src2)),
2838 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002839def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002840 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002841 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002842 [(set GR32:$dst, (mul (load addr:$src1), imm:$src2)),
2843 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002844def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002845 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002846 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002847 [(set GR16:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002848 i16immSExt8:$src2)),
2849 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002850def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002851 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002852 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002853 [(set GR32:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002854 i32immSExt8:$src2)),
2855 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +00002856} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002857
2858//===----------------------------------------------------------------------===//
2859// Test instructions are just like AND, except they don't generate a result.
2860//
Evan Cheng950aac02007-09-25 01:57:46 +00002861let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002862let isCommutable = 1 in { // TEST X, Y --> TEST Y, X
Evan Chengb783fa32007-07-19 01:14:50 +00002863def TEST8rr : I<0x84, MRMDestReg, (outs), (ins GR8:$src1, GR8:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002864 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002865 [(X86cmp (and_su GR8:$src1, GR8:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002866 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002867def TEST16rr : I<0x85, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002868 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002869 [(X86cmp (and_su GR16:$src1, GR16:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002870 (implicit EFLAGS)]>,
2871 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002872def TEST32rr : I<0x85, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002873 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002874 [(X86cmp (and_su GR32:$src1, GR32:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002875 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002876}
2877
Sean Callanan3e4b1a32009-09-01 18:14:18 +00002878def TEST8i8 : Ii8<0xA8, RawFrm, (outs), (ins i8imm:$src),
2879 "test{b}\t{$src, %al|%al, $src}", []>;
2880def TEST16i16 : Ii16<0xA9, RawFrm, (outs), (ins i16imm:$src),
2881 "test{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
2882def TEST32i32 : Ii32<0xA9, RawFrm, (outs), (ins i32imm:$src),
2883 "test{l}\t{$src, %eax|%eax, $src}", []>;
2884
Evan Chengb783fa32007-07-19 01:14:50 +00002885def TEST8rm : I<0x84, MRMSrcMem, (outs), (ins GR8 :$src1, i8mem :$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002886 "test{b}\t{$src2, $src1|$src1, $src2}",
2887 [(X86cmp (and GR8:$src1, (loadi8 addr:$src2)), 0),
2888 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002889def TEST16rm : I<0x85, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002890 "test{w}\t{$src2, $src1|$src1, $src2}",
2891 [(X86cmp (and GR16:$src1, (loadi16 addr:$src2)), 0),
2892 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002893def TEST32rm : I<0x85, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002894 "test{l}\t{$src2, $src1|$src1, $src2}",
2895 [(X86cmp (and GR32:$src1, (loadi32 addr:$src2)), 0),
2896 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002897
2898def TEST8ri : Ii8 <0xF6, MRM0r, // flags = GR8 & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002899 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002900 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002901 [(X86cmp (and_su GR8:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002902 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002903def TEST16ri : Ii16<0xF7, MRM0r, // flags = GR16 & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002904 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002905 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002906 [(X86cmp (and_su GR16:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002907 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002908def TEST32ri : Ii32<0xF7, MRM0r, // flags = GR32 & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002909 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002910 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002911 [(X86cmp (and_su GR32:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002912 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002913
Evan Cheng621216e2007-09-29 00:00:36 +00002914def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002915 (outs), (ins i8mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002916 "test{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002917 [(X86cmp (and (loadi8 addr:$src1), imm:$src2), 0),
2918 (implicit EFLAGS)]>;
2919def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002920 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002921 "test{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002922 [(X86cmp (and (loadi16 addr:$src1), imm:$src2), 0),
2923 (implicit EFLAGS)]>, OpSize;
2924def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002925 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002926 "test{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002927 [(X86cmp (and (loadi32 addr:$src1), imm:$src2), 0),
Evan Cheng950aac02007-09-25 01:57:46 +00002928 (implicit EFLAGS)]>;
2929} // Defs = [EFLAGS]
2930
2931
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002932// Condition code ops, incl. set if equal/not equal/...
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002933let Defs = [EFLAGS], Uses = [AH], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002934def SAHF : I<0x9E, RawFrm, (outs), (ins), "sahf", []>; // flags = AH
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002935let Defs = [AH], Uses = [EFLAGS], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002936def LAHF : I<0x9F, RawFrm, (outs), (ins), "lahf", []>; // AH = flags
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002937
Evan Cheng950aac02007-09-25 01:57:46 +00002938let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002939def SETEr : I<0x94, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002940 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002941 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002942 [(set GR8:$dst, (X86setcc X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002943 TB; // GR8 = ==
2944def SETEm : I<0x94, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002945 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002946 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002947 [(store (X86setcc X86_COND_E, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002948 TB; // [mem8] = ==
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002949
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002950def SETNEr : I<0x95, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002951 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002952 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002953 [(set GR8:$dst, (X86setcc X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002954 TB; // GR8 = !=
2955def SETNEm : I<0x95, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002956 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002957 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002958 [(store (X86setcc X86_COND_NE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002959 TB; // [mem8] = !=
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002960
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002961def SETLr : I<0x9C, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002962 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002963 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002964 [(set GR8:$dst, (X86setcc X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002965 TB; // GR8 = < signed
2966def SETLm : I<0x9C, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002967 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002968 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002969 [(store (X86setcc X86_COND_L, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002970 TB; // [mem8] = < signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002971
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002972def SETGEr : I<0x9D, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002973 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002974 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002975 [(set GR8:$dst, (X86setcc X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002976 TB; // GR8 = >= signed
2977def SETGEm : I<0x9D, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002978 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002979 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002980 [(store (X86setcc X86_COND_GE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002981 TB; // [mem8] = >= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002982
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002983def SETLEr : I<0x9E, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002984 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002985 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002986 [(set GR8:$dst, (X86setcc X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002987 TB; // GR8 = <= signed
2988def SETLEm : I<0x9E, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002989 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002990 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002991 [(store (X86setcc X86_COND_LE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002992 TB; // [mem8] = <= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002993
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002994def SETGr : I<0x9F, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002995 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002996 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002997 [(set GR8:$dst, (X86setcc X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002998 TB; // GR8 = > signed
2999def SETGm : I<0x9F, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003000 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003001 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003002 [(store (X86setcc X86_COND_G, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003003 TB; // [mem8] = > signed
3004
3005def SETBr : I<0x92, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003006 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003007 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003008 [(set GR8:$dst, (X86setcc X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003009 TB; // GR8 = < unsign
3010def SETBm : I<0x92, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003011 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003012 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003013 [(store (X86setcc X86_COND_B, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003014 TB; // [mem8] = < unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003015
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003016def SETAEr : I<0x93, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003017 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003018 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003019 [(set GR8:$dst, (X86setcc X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003020 TB; // GR8 = >= unsign
3021def SETAEm : I<0x93, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003022 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003023 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003024 [(store (X86setcc X86_COND_AE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003025 TB; // [mem8] = >= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003026
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003027def SETBEr : I<0x96, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003028 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003029 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003030 [(set GR8:$dst, (X86setcc X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003031 TB; // GR8 = <= unsign
3032def SETBEm : I<0x96, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003033 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003034 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003035 [(store (X86setcc X86_COND_BE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003036 TB; // [mem8] = <= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003037
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003038def SETAr : I<0x97, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003039 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003040 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003041 [(set GR8:$dst, (X86setcc X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003042 TB; // GR8 = > signed
3043def SETAm : I<0x97, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003044 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003045 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003046 [(store (X86setcc X86_COND_A, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003047 TB; // [mem8] = > signed
3048
3049def SETSr : I<0x98, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003050 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003051 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003052 [(set GR8:$dst, (X86setcc X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003053 TB; // GR8 = <sign bit>
3054def SETSm : I<0x98, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003055 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003056 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003057 [(store (X86setcc X86_COND_S, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003058 TB; // [mem8] = <sign bit>
3059def SETNSr : I<0x99, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003060 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003061 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003062 [(set GR8:$dst, (X86setcc X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003063 TB; // GR8 = !<sign bit>
3064def SETNSm : I<0x99, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003065 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003066 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003067 [(store (X86setcc X86_COND_NS, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003068 TB; // [mem8] = !<sign bit>
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003069
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003070def SETPr : I<0x9A, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003071 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003072 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003073 [(set GR8:$dst, (X86setcc X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003074 TB; // GR8 = parity
3075def SETPm : I<0x9A, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003076 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003077 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003078 [(store (X86setcc X86_COND_P, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003079 TB; // [mem8] = parity
3080def SETNPr : I<0x9B, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003081 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003082 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003083 [(set GR8:$dst, (X86setcc X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003084 TB; // GR8 = not parity
3085def SETNPm : I<0x9B, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003086 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003087 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003088 [(store (X86setcc X86_COND_NP, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003089 TB; // [mem8] = not parity
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003090
3091def SETOr : I<0x90, MRM0r,
3092 (outs GR8 :$dst), (ins),
3093 "seto\t$dst",
3094 [(set GR8:$dst, (X86setcc X86_COND_O, EFLAGS))]>,
3095 TB; // GR8 = overflow
3096def SETOm : I<0x90, MRM0m,
3097 (outs), (ins i8mem:$dst),
3098 "seto\t$dst",
3099 [(store (X86setcc X86_COND_O, EFLAGS), addr:$dst)]>,
3100 TB; // [mem8] = overflow
3101def SETNOr : I<0x91, MRM0r,
3102 (outs GR8 :$dst), (ins),
3103 "setno\t$dst",
3104 [(set GR8:$dst, (X86setcc X86_COND_NO, EFLAGS))]>,
3105 TB; // GR8 = not overflow
3106def SETNOm : I<0x91, MRM0m,
3107 (outs), (ins i8mem:$dst),
3108 "setno\t$dst",
3109 [(store (X86setcc X86_COND_NO, EFLAGS), addr:$dst)]>,
3110 TB; // [mem8] = not overflow
Evan Cheng950aac02007-09-25 01:57:46 +00003111} // Uses = [EFLAGS]
3112
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003113
3114// Integer comparisons
Evan Cheng55687072007-09-14 21:48:26 +00003115let Defs = [EFLAGS] in {
Sean Callanan251676e2009-09-02 00:55:49 +00003116def CMP8i8 : Ii8<0x3C, RawFrm, (outs), (ins i8imm:$src),
3117 "cmp{b}\t{$src, %al|%al, $src}", []>;
3118def CMP16i16 : Ii16<0x3D, RawFrm, (outs), (ins i16imm:$src),
3119 "cmp{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
3120def CMP32i32 : Ii32<0x3D, RawFrm, (outs), (ins i32imm:$src),
3121 "cmp{l}\t{$src, %eax|%eax, $src}", []>;
3122
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003123def CMP8rr : I<0x38, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00003124 (outs), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003125 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003126 [(X86cmp GR8:$src1, GR8:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003127def CMP16rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00003128 (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003129 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003130 [(X86cmp GR16:$src1, GR16:$src2), (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003131def CMP32rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00003132 (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003133 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003134 [(X86cmp GR32:$src1, GR32:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003135def CMP8mr : I<0x38, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003136 (outs), (ins i8mem :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003137 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003138 [(X86cmp (loadi8 addr:$src1), GR8:$src2),
3139 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003140def CMP16mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003141 (outs), (ins i16mem:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003142 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003143 [(X86cmp (loadi16 addr:$src1), GR16:$src2),
3144 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003145def CMP32mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003146 (outs), (ins i32mem:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003147 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003148 [(X86cmp (loadi32 addr:$src1), GR32:$src2),
3149 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003150def CMP8rm : I<0x3A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003151 (outs), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003152 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003153 [(X86cmp GR8:$src1, (loadi8 addr:$src2)),
3154 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003155def CMP16rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003156 (outs), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003157 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003158 [(X86cmp GR16:$src1, (loadi16 addr:$src2)),
3159 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003160def CMP32rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003161 (outs), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003162 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003163 [(X86cmp GR32:$src1, (loadi32 addr:$src2)),
3164 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003165def CMP8ri : Ii8<0x80, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003166 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003167 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003168 [(X86cmp GR8:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003169def CMP16ri : Ii16<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003170 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003171 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003172 [(X86cmp GR16:$src1, imm:$src2),
3173 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003174def CMP32ri : Ii32<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003175 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003176 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003177 [(X86cmp GR32:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003178def CMP8mi : Ii8 <0x80, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003179 (outs), (ins i8mem :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003180 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003181 [(X86cmp (loadi8 addr:$src1), imm:$src2),
3182 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003183def CMP16mi : Ii16<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003184 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003185 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003186 [(X86cmp (loadi16 addr:$src1), imm:$src2),
3187 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003188def CMP32mi : Ii32<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003189 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003190 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003191 [(X86cmp (loadi32 addr:$src1), imm:$src2),
3192 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003193def CMP16ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003194 (outs), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003195 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003196 [(X86cmp GR16:$src1, i16immSExt8:$src2),
3197 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003198def CMP16mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003199 (outs), (ins i16mem:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003200 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003201 [(X86cmp (loadi16 addr:$src1), i16immSExt8:$src2),
3202 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003203def CMP32mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003204 (outs), (ins i32mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003205 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003206 [(X86cmp (loadi32 addr:$src1), i32immSExt8:$src2),
3207 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003208def CMP32ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003209 (outs), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003210 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003211 [(X86cmp GR32:$src1, i32immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00003212 (implicit EFLAGS)]>;
3213} // Defs = [EFLAGS]
3214
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003215// Bit tests.
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003216// TODO: BTC, BTR, and BTS
3217let Defs = [EFLAGS] in {
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003218def BT16rr : I<0xA3, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003219 "bt{w}\t{$src2, $src1|$src1, $src2}",
3220 [(X86bt GR16:$src1, GR16:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003221 (implicit EFLAGS)]>, OpSize, TB;
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003222def BT32rr : I<0xA3, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003223 "bt{l}\t{$src2, $src1|$src1, $src2}",
3224 [(X86bt GR32:$src1, GR32:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003225 (implicit EFLAGS)]>, TB;
Dan Gohman85a228c2009-01-13 23:23:30 +00003226
3227// Unlike with the register+register form, the memory+register form of the
3228// bt instruction does not ignore the high bits of the index. From ISel's
3229// perspective, this is pretty bizarre. Disable these instructions for now.
3230//def BT16mr : I<0xA3, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
3231// "bt{w}\t{$src2, $src1|$src1, $src2}",
3232// [(X86bt (loadi16 addr:$src1), GR16:$src2),
3233// (implicit EFLAGS)]>, OpSize, TB, Requires<[FastBTMem]>;
3234//def BT32mr : I<0xA3, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
3235// "bt{l}\t{$src2, $src1|$src1, $src2}",
3236// [(X86bt (loadi32 addr:$src1), GR32:$src2),
3237// (implicit EFLAGS)]>, TB, Requires<[FastBTMem]>;
Dan Gohman46fb1cf2009-01-13 20:33:23 +00003238
3239def BT16ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR16:$src1, i16i8imm:$src2),
3240 "bt{w}\t{$src2, $src1|$src1, $src2}",
3241 [(X86bt GR16:$src1, i16immSExt8:$src2),
3242 (implicit EFLAGS)]>, OpSize, TB;
3243def BT32ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR32:$src1, i32i8imm:$src2),
3244 "bt{l}\t{$src2, $src1|$src1, $src2}",
3245 [(X86bt GR32:$src1, i32immSExt8:$src2),
3246 (implicit EFLAGS)]>, TB;
3247// Note that these instructions don't need FastBTMem because that
3248// only applies when the other operand is in a register. When it's
3249// an immediate, bt is still fast.
3250def BT16mi8 : Ii8<0xBA, MRM4m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
3251 "bt{w}\t{$src2, $src1|$src1, $src2}",
3252 [(X86bt (loadi16 addr:$src1), i16immSExt8:$src2),
3253 (implicit EFLAGS)]>, OpSize, TB;
3254def BT32mi8 : Ii8<0xBA, MRM4m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
3255 "bt{l}\t{$src2, $src1|$src1, $src2}",
3256 [(X86bt (loadi32 addr:$src1), i32immSExt8:$src2),
3257 (implicit EFLAGS)]>, TB;
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003258} // Defs = [EFLAGS]
3259
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003260// Sign/Zero extenders
Dan Gohman9203ab42008-07-30 18:09:17 +00003261// Use movsbl intead of movsbw; we don't care about the high 16 bits
3262// of the register here. This has a smaller encoding and avoids a
3263// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003264def MOVSX16rr8 : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003265 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3266 [(set GR16:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003267def MOVSX16rm8 : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003268 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3269 [(set GR16:$dst, (sextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003270def MOVSX32rr8 : I<0xBE, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003271 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003272 [(set GR32:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003273def MOVSX32rm8 : I<0xBE, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003274 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003275 [(set GR32:$dst, (sextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003276def MOVSX32rr16: I<0xBF, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003277 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003278 [(set GR32:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003279def MOVSX32rm16: I<0xBF, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003280 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003281 [(set GR32:$dst, (sextloadi32i16 addr:$src))]>, TB;
3282
Dan Gohman9203ab42008-07-30 18:09:17 +00003283// Use movzbl intead of movzbw; we don't care about the high 16 bits
3284// of the register here. This has a smaller encoding and avoids a
3285// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003286def MOVZX16rr8 : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003287 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3288 [(set GR16:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003289def MOVZX16rm8 : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003290 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3291 [(set GR16:$dst, (zextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003292def MOVZX32rr8 : I<0xB6, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003293 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003294 [(set GR32:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003295def MOVZX32rm8 : I<0xB6, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003296 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003297 [(set GR32:$dst, (zextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003298def MOVZX32rr16: I<0xB7, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003299 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003300 [(set GR32:$dst, (zext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003301def MOVZX32rm16: I<0xB7, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003302 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003303 [(set GR32:$dst, (zextloadi32i16 addr:$src))]>, TB;
3304
Dan Gohman744d4622009-04-13 16:09:41 +00003305// These are the same as the regular regular MOVZX32rr8 and MOVZX32rm8
3306// except that they use GR32_NOREX for the output operand register class
3307// instead of GR32. This allows them to operate on h registers on x86-64.
3308def MOVZX32_NOREXrr8 : I<0xB6, MRMSrcReg,
3309 (outs GR32_NOREX:$dst), (ins GR8:$src),
3310 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3311 []>, TB;
Dan Gohman89f4cda2009-04-30 03:11:48 +00003312let mayLoad = 1 in
Dan Gohman744d4622009-04-13 16:09:41 +00003313def MOVZX32_NOREXrm8 : I<0xB6, MRMSrcMem,
3314 (outs GR32_NOREX:$dst), (ins i8mem:$src),
3315 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3316 []>, TB;
3317
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003318let neverHasSideEffects = 1 in {
3319 let Defs = [AX], Uses = [AL] in
3320 def CBW : I<0x98, RawFrm, (outs), (ins),
3321 "{cbtw|cbw}", []>, OpSize; // AX = signext(AL)
3322 let Defs = [EAX], Uses = [AX] in
3323 def CWDE : I<0x98, RawFrm, (outs), (ins),
3324 "{cwtl|cwde}", []>; // EAX = signext(AX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003325
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003326 let Defs = [AX,DX], Uses = [AX] in
3327 def CWD : I<0x99, RawFrm, (outs), (ins),
3328 "{cwtd|cwd}", []>, OpSize; // DX:AX = signext(AX)
3329 let Defs = [EAX,EDX], Uses = [EAX] in
3330 def CDQ : I<0x99, RawFrm, (outs), (ins),
3331 "{cltd|cdq}", []>; // EDX:EAX = signext(EAX)
3332}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003333
3334//===----------------------------------------------------------------------===//
3335// Alias Instructions
3336//===----------------------------------------------------------------------===//
3337
3338// Alias instructions that map movr0 to xor.
3339// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Daniel Dunbara0e62002009-08-11 22:17:52 +00003340let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1,
3341 isCodeGenOnly = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00003342def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003343 "xor{b}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003344 [(set GR8:$dst, 0)]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00003345// Use xorl instead of xorw since we don't care about the high 16 bits,
3346// it's smaller, and it avoids a partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003347def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins),
Dan Gohman9203ab42008-07-30 18:09:17 +00003348 "xor{l}\t${dst:subreg32}, ${dst:subreg32}",
3349 [(set GR16:$dst, 0)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00003350def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003351 "xor{l}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003352 [(set GR32:$dst, 0)]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +00003353}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003354
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003355//===----------------------------------------------------------------------===//
3356// Thread Local Storage Instructions
3357//
3358
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00003359// All calls clobber the non-callee saved registers. ESP is marked as
3360// a use to prevent stack-pointer assignments that appear immediately
3361// before calls from potentially appearing dead.
3362let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
3363 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
3364 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
3365 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Chris Lattnerf1940742009-06-20 20:38:48 +00003366 Uses = [ESP] in
3367def TLS_addr32 : I<0, Pseudo, (outs), (ins lea32mem:$sym),
3368 "leal\t$sym, %eax; "
Dan Gohman70a8a112009-04-27 15:13:28 +00003369 "call\t___tls_get_addr@PLT",
Chris Lattnerf1940742009-06-20 20:38:48 +00003370 [(X86tlsaddr tls32addr:$sym)]>,
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00003371 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003372
Daniel Dunbar75a07302009-08-11 22:24:40 +00003373let AddedComplexity = 5, isCodeGenOnly = 1 in
sampo9cc09a32009-01-26 01:24:32 +00003374def GS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3375 "movl\t%gs:$src, $dst",
3376 [(set GR32:$dst, (gsload addr:$src))]>, SegGS;
3377
Daniel Dunbar75a07302009-08-11 22:24:40 +00003378let AddedComplexity = 5, isCodeGenOnly = 1 in
Chris Lattnera7c2d8a2009-05-05 18:52:19 +00003379def FS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3380 "movl\t%fs:$src, $dst",
3381 [(set GR32:$dst, (fsload addr:$src))]>, SegFS;
3382
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003383//===----------------------------------------------------------------------===//
3384// DWARF Pseudo Instructions
3385//
3386
Evan Chengb783fa32007-07-19 01:14:50 +00003387def DWARF_LOC : I<0, Pseudo, (outs),
3388 (ins i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner64b54552009-07-10 22:34:11 +00003389 ".loc\t$file $line $col",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003390 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
3391 (i32 imm:$file))]>;
3392
3393//===----------------------------------------------------------------------===//
3394// EH Pseudo Instructions
3395//
3396let isTerminator = 1, isReturn = 1, isBarrier = 1,
Daniel Dunbar75513bd2009-08-27 07:58:05 +00003397 hasCtrlDep = 1, isCodeGenOnly = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00003398def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr),
Dan Gohman91888f02007-07-31 20:11:57 +00003399 "ret\t#eh_return, addr: $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003400 [(X86ehret GR32:$addr)]>;
3401
3402}
3403
3404//===----------------------------------------------------------------------===//
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003405// Atomic support
3406//
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003407
Evan Cheng3e171562008-04-19 01:20:30 +00003408// Atomic swap. These are just normal xchg instructions. But since a memory
3409// operand is referenced, the atomicity is ensured.
Dan Gohmana41a1c092008-08-06 15:52:50 +00003410let Constraints = "$val = $dst" in {
Evan Cheng3e171562008-04-19 01:20:30 +00003411def XCHG32rm : I<0x87, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
3412 "xchg{l}\t{$val, $ptr|$ptr, $val}",
3413 [(set GR32:$dst, (atomic_swap_32 addr:$ptr, GR32:$val))]>;
3414def XCHG16rm : I<0x87, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
3415 "xchg{w}\t{$val, $ptr|$ptr, $val}",
3416 [(set GR16:$dst, (atomic_swap_16 addr:$ptr, GR16:$val))]>,
3417 OpSize;
3418def XCHG8rm : I<0x86, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
3419 "xchg{b}\t{$val, $ptr|$ptr, $val}",
3420 [(set GR8:$dst, (atomic_swap_8 addr:$ptr, GR8:$val))]>;
3421}
3422
Evan Chengd49dbb82008-04-18 20:55:36 +00003423// Atomic compare and swap.
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003424let Defs = [EAX, EFLAGS], Uses = [EAX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003425def LCMPXCHG32 : I<0xB1, MRMDestMem, (outs), (ins i32mem:$ptr, GR32:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003426 "lock\n\t"
3427 "cmpxchg{l}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003428 [(X86cas addr:$ptr, GR32:$swap, 4)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003429}
Dale Johannesenf160d802008-10-02 18:53:47 +00003430let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX] in {
Anton Korobeynikovc4067392008-07-22 16:22:48 +00003431def LCMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i32mem:$ptr),
Dan Gohman70a8a112009-04-27 15:13:28 +00003432 "lock\n\t"
3433 "cmpxchg8b\t$ptr",
Andrew Lenharth81580822008-03-05 01:15:49 +00003434 [(X86cas8 addr:$ptr)]>, TB, LOCK;
3435}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003436
3437let Defs = [AX, EFLAGS], Uses = [AX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003438def LCMPXCHG16 : I<0xB1, MRMDestMem, (outs), (ins i16mem:$ptr, GR16:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003439 "lock\n\t"
3440 "cmpxchg{w}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003441 [(X86cas addr:$ptr, GR16:$swap, 2)]>, TB, OpSize, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003442}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003443let Defs = [AL, EFLAGS], Uses = [AL] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003444def LCMPXCHG8 : I<0xB0, MRMDestMem, (outs), (ins i8mem:$ptr, GR8:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003445 "lock\n\t"
3446 "cmpxchg{b}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003447 [(X86cas addr:$ptr, GR8:$swap, 1)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003448}
3449
Evan Chengd49dbb82008-04-18 20:55:36 +00003450// Atomic exchange and add
3451let Constraints = "$val = $dst", Defs = [EFLAGS] in {
3452def LXADD32 : I<0xC1, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003453 "lock\n\t"
3454 "xadd{l}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003455 [(set GR32:$dst, (atomic_load_add_32 addr:$ptr, GR32:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003456 TB, LOCK;
3457def LXADD16 : I<0xC1, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003458 "lock\n\t"
3459 "xadd{w}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003460 [(set GR16:$dst, (atomic_load_add_16 addr:$ptr, GR16:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003461 TB, OpSize, LOCK;
3462def LXADD8 : I<0xC0, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003463 "lock\n\t"
3464 "xadd{b}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003465 [(set GR8:$dst, (atomic_load_add_8 addr:$ptr, GR8:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003466 TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003467}
3468
Evan Chengb723fb52009-07-30 08:33:02 +00003469// Optimized codegen when the non-memory output is not used.
3470// FIXME: Use normal add / sub instructions and add lock prefix dynamically.
3471def LOCK_ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
3472 "lock\n\t"
3473 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3474def LOCK_ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3475 "lock\n\t"
3476 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3477def LOCK_ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3478 "lock\n\t"
3479 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3480def LOCK_ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
3481 "lock\n\t"
3482 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3483def LOCK_ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
3484 "lock\n\t"
3485 "add{w}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3486def LOCK_ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
3487 "lock\n\t"
3488 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3489def LOCK_ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3490 "lock\n\t"
3491 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3492def LOCK_ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3493 "lock\n\t"
3494 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3495
3496def LOCK_INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst),
3497 "lock\n\t"
3498 "inc{b}\t$dst", []>, LOCK;
3499def LOCK_INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst),
3500 "lock\n\t"
3501 "inc{w}\t$dst", []>, OpSize, LOCK;
3502def LOCK_INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst),
3503 "lock\n\t"
3504 "inc{l}\t$dst", []>, LOCK;
3505
3506def LOCK_SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
3507 "lock\n\t"
3508 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3509def LOCK_SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3510 "lock\n\t"
3511 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3512def LOCK_SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3513 "lock\n\t"
3514 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3515def LOCK_SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
3516 "lock\n\t"
3517 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3518def LOCK_SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
3519 "lock\n\t"
3520 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3521def LOCK_SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
3522 "lock\n\t"
3523 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3524def LOCK_SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3525 "lock\n\t"
3526 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3527def LOCK_SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3528 "lock\n\t"
3529 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3530
3531def LOCK_DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst),
3532 "lock\n\t"
3533 "dec{b}\t$dst", []>, LOCK;
3534def LOCK_DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst),
3535 "lock\n\t"
3536 "dec{w}\t$dst", []>, OpSize, LOCK;
3537def LOCK_DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst),
3538 "lock\n\t"
3539 "dec{l}\t$dst", []>, LOCK;
3540
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003541// Atomic exchange, and, or, xor
Mon P Wang078a62d2008-05-05 19:05:59 +00003542let Constraints = "$val = $dst", Defs = [EFLAGS],
3543 usesCustomDAGSchedInserter = 1 in {
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003544def ATOMAND32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003545 "#ATOMAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003546 [(set GR32:$dst, (atomic_load_and_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003547def ATOMOR32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003548 "#ATOMOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003549 [(set GR32:$dst, (atomic_load_or_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003550def ATOMXOR32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003551 "#ATOMXOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003552 [(set GR32:$dst, (atomic_load_xor_32 addr:$ptr, GR32:$val))]>;
Andrew Lenharthaf02d592008-06-14 05:48:15 +00003553def ATOMNAND32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003554 "#ATOMNAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003555 [(set GR32:$dst, (atomic_load_nand_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003556def ATOMMIN32: I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003557 "#ATOMMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003558 [(set GR32:$dst, (atomic_load_min_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003559def ATOMMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003560 "#ATOMMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003561 [(set GR32:$dst, (atomic_load_max_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003562def ATOMUMIN32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003563 "#ATOMUMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003564 [(set GR32:$dst, (atomic_load_umin_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003565def ATOMUMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003566 "#ATOMUMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003567 [(set GR32:$dst, (atomic_load_umax_32 addr:$ptr, GR32:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003568
3569def ATOMAND16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003570 "#ATOMAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003571 [(set GR16:$dst, (atomic_load_and_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003572def ATOMOR16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003573 "#ATOMOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003574 [(set GR16:$dst, (atomic_load_or_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003575def ATOMXOR16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003576 "#ATOMXOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003577 [(set GR16:$dst, (atomic_load_xor_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003578def ATOMNAND16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003579 "#ATOMNAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003580 [(set GR16:$dst, (atomic_load_nand_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003581def ATOMMIN16: I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003582 "#ATOMMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003583 [(set GR16:$dst, (atomic_load_min_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003584def ATOMMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003585 "#ATOMMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003586 [(set GR16:$dst, (atomic_load_max_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003587def ATOMUMIN16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003588 "#ATOMUMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003589 [(set GR16:$dst, (atomic_load_umin_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003590def ATOMUMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003591 "#ATOMUMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003592 [(set GR16:$dst, (atomic_load_umax_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003593
3594def ATOMAND8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003595 "#ATOMAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003596 [(set GR8:$dst, (atomic_load_and_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003597def ATOMOR8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003598 "#ATOMOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003599 [(set GR8:$dst, (atomic_load_or_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003600def ATOMXOR8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003601 "#ATOMXOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003602 [(set GR8:$dst, (atomic_load_xor_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003603def ATOMNAND8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003604 "#ATOMNAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003605 [(set GR8:$dst, (atomic_load_nand_8 addr:$ptr, GR8:$val))]>;
Mon P Wang078a62d2008-05-05 19:05:59 +00003606}
3607
Dale Johannesenf160d802008-10-02 18:53:47 +00003608let Constraints = "$val1 = $dst1, $val2 = $dst2",
3609 Defs = [EFLAGS, EAX, EBX, ECX, EDX],
3610 Uses = [EAX, EBX, ECX, EDX],
Dale Johannesen44eb5372008-10-03 19:41:08 +00003611 mayLoad = 1, mayStore = 1,
Dale Johannesenf160d802008-10-02 18:53:47 +00003612 usesCustomDAGSchedInserter = 1 in {
3613def ATOMAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3614 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003615 "#ATOMAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003616def ATOMOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3617 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003618 "#ATOMOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003619def ATOMXOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3620 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003621 "#ATOMXOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003622def ATOMNAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3623 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003624 "#ATOMNAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003625def ATOMADD6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3626 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003627 "#ATOMADD6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003628def ATOMSUB6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3629 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003630 "#ATOMSUB6432 PSEUDO!", []>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +00003631def ATOMSWAP6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3632 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003633 "#ATOMSWAP6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003634}
3635
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003636//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003637// Non-Instruction Patterns
3638//===----------------------------------------------------------------------===//
3639
Bill Wendlingfef06052008-09-16 21:48:12 +00003640// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003641def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>;
3642def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>;
Nate Begemanb52948972008-04-12 00:47:57 +00003643def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003644def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>;
3645def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>;
3646
3647def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)),
3648 (ADD32ri GR32:$src1, tconstpool:$src2)>;
3649def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)),
3650 (ADD32ri GR32:$src1, tjumptable:$src2)>;
3651def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)),
3652 (ADD32ri GR32:$src1, tglobaladdr:$src2)>;
3653def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)),
3654 (ADD32ri GR32:$src1, texternalsym:$src2)>;
3655
3656def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst),
3657 (MOV32mi addr:$dst, tglobaladdr:$src)>;
3658def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst),
3659 (MOV32mi addr:$dst, texternalsym:$src)>;
3660
3661// Calls
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003662// tailcall stuff
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003663def : Pat<(X86tcret GR32:$dst, imm:$off),
3664 (TCRETURNri GR32:$dst, imm:$off)>;
3665
3666def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off),
3667 (TCRETURNdi texternalsym:$dst, imm:$off)>;
3668
3669def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off),
3670 (TCRETURNdi texternalsym:$dst, imm:$off)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003671
Dan Gohmance5dbff2009-08-02 16:10:01 +00003672// Normal calls, with various flavors of addresses.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003673def : Pat<(X86call (i32 tglobaladdr:$dst)),
3674 (CALLpcrel32 tglobaladdr:$dst)>;
3675def : Pat<(X86call (i32 texternalsym:$dst)),
3676 (CALLpcrel32 texternalsym:$dst)>;
Evan Cheng6d35a4d2009-05-20 04:53:57 +00003677def : Pat<(X86call (i32 imm:$dst)),
3678 (CALLpcrel32 imm:$dst)>, Requires<[CallImmAddr]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003679
3680// X86 specific add which produces a flag.
3681def : Pat<(addc GR32:$src1, GR32:$src2),
3682 (ADD32rr GR32:$src1, GR32:$src2)>;
3683def : Pat<(addc GR32:$src1, (load addr:$src2)),
3684 (ADD32rm GR32:$src1, addr:$src2)>;
3685def : Pat<(addc GR32:$src1, imm:$src2),
3686 (ADD32ri GR32:$src1, imm:$src2)>;
3687def : Pat<(addc GR32:$src1, i32immSExt8:$src2),
3688 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
3689
3690def : Pat<(subc GR32:$src1, GR32:$src2),
3691 (SUB32rr GR32:$src1, GR32:$src2)>;
3692def : Pat<(subc GR32:$src1, (load addr:$src2)),
3693 (SUB32rm GR32:$src1, addr:$src2)>;
3694def : Pat<(subc GR32:$src1, imm:$src2),
3695 (SUB32ri GR32:$src1, imm:$src2)>;
3696def : Pat<(subc GR32:$src1, i32immSExt8:$src2),
3697 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
3698
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003699// Comparisons.
3700
3701// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00003702def : Pat<(parallel (X86cmp GR8:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003703 (TEST8rr GR8:$src1, GR8:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003704def : Pat<(parallel (X86cmp GR16:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003705 (TEST16rr GR16:$src1, GR16:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003706def : Pat<(parallel (X86cmp GR32:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003707 (TEST32rr GR32:$src1, GR32:$src1)>;
3708
Dan Gohman0a3c5222009-01-07 01:00:24 +00003709// Conditional moves with folded loads with operands swapped and conditions
3710// inverted.
3711def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_B, EFLAGS),
3712 (CMOVAE16rm GR16:$src2, addr:$src1)>;
3713def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_B, EFLAGS),
3714 (CMOVAE32rm GR32:$src2, addr:$src1)>;
3715def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_AE, EFLAGS),
3716 (CMOVB16rm GR16:$src2, addr:$src1)>;
3717def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_AE, EFLAGS),
3718 (CMOVB32rm GR32:$src2, addr:$src1)>;
3719def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_E, EFLAGS),
3720 (CMOVNE16rm GR16:$src2, addr:$src1)>;
3721def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_E, EFLAGS),
3722 (CMOVNE32rm GR32:$src2, addr:$src1)>;
3723def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NE, EFLAGS),
3724 (CMOVE16rm GR16:$src2, addr:$src1)>;
3725def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NE, EFLAGS),
3726 (CMOVE32rm GR32:$src2, addr:$src1)>;
3727def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_BE, EFLAGS),
3728 (CMOVA16rm GR16:$src2, addr:$src1)>;
3729def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_BE, EFLAGS),
3730 (CMOVA32rm GR32:$src2, addr:$src1)>;
3731def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_A, EFLAGS),
3732 (CMOVBE16rm GR16:$src2, addr:$src1)>;
3733def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_A, EFLAGS),
3734 (CMOVBE32rm GR32:$src2, addr:$src1)>;
3735def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_L, EFLAGS),
3736 (CMOVGE16rm GR16:$src2, addr:$src1)>;
3737def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_L, EFLAGS),
3738 (CMOVGE32rm GR32:$src2, addr:$src1)>;
3739def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_GE, EFLAGS),
3740 (CMOVL16rm GR16:$src2, addr:$src1)>;
3741def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_GE, EFLAGS),
3742 (CMOVL32rm GR32:$src2, addr:$src1)>;
3743def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_LE, EFLAGS),
3744 (CMOVG16rm GR16:$src2, addr:$src1)>;
3745def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_LE, EFLAGS),
3746 (CMOVG32rm GR32:$src2, addr:$src1)>;
3747def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_G, EFLAGS),
3748 (CMOVLE16rm GR16:$src2, addr:$src1)>;
3749def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_G, EFLAGS),
3750 (CMOVLE32rm GR32:$src2, addr:$src1)>;
3751def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_P, EFLAGS),
3752 (CMOVNP16rm GR16:$src2, addr:$src1)>;
3753def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_P, EFLAGS),
3754 (CMOVNP32rm GR32:$src2, addr:$src1)>;
3755def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NP, EFLAGS),
3756 (CMOVP16rm GR16:$src2, addr:$src1)>;
3757def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NP, EFLAGS),
3758 (CMOVP32rm GR32:$src2, addr:$src1)>;
3759def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_S, EFLAGS),
3760 (CMOVNS16rm GR16:$src2, addr:$src1)>;
3761def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_S, EFLAGS),
3762 (CMOVNS32rm GR32:$src2, addr:$src1)>;
3763def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NS, EFLAGS),
3764 (CMOVS16rm GR16:$src2, addr:$src1)>;
3765def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NS, EFLAGS),
3766 (CMOVS32rm GR32:$src2, addr:$src1)>;
3767def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_O, EFLAGS),
3768 (CMOVNO16rm GR16:$src2, addr:$src1)>;
3769def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_O, EFLAGS),
3770 (CMOVNO32rm GR32:$src2, addr:$src1)>;
3771def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NO, EFLAGS),
3772 (CMOVO16rm GR16:$src2, addr:$src1)>;
3773def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NO, EFLAGS),
3774 (CMOVO32rm GR32:$src2, addr:$src1)>;
3775
Duncan Sands082524c2008-01-23 20:39:46 +00003776// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003777def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>;
3778def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
3779def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
3780
3781// extload bool -> extload byte
3782def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>;
Dan Gohman9959b052009-08-26 14:59:13 +00003783def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003784def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
Dan Gohman9959b052009-08-26 14:59:13 +00003785def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003786def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>;
3787def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>;
3788
Dan Gohman9959b052009-08-26 14:59:13 +00003789// anyext. Define these to do an explicit zero-extend to
3790// avoid partial-register updates.
3791def : Pat<(i16 (anyext GR8 :$src)), (MOVZX16rr8 GR8 :$src)>;
3792def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>;
3793def : Pat<(i32 (anyext GR16:$src)), (MOVZX32rr16 GR16:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003794
Evan Chengf2abee72007-12-13 00:43:27 +00003795// (and (i32 load), 255) -> (zextload i8)
Evan Cheng1e5e5452008-09-29 17:26:18 +00003796def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 255))),
3797 (MOVZX32rm8 addr:$src)>;
3798def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 65535))),
3799 (MOVZX32rm16 addr:$src)>;
Evan Chengf2abee72007-12-13 00:43:27 +00003800
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003801//===----------------------------------------------------------------------===//
3802// Some peepholes
3803//===----------------------------------------------------------------------===//
3804
Dan Gohman5a5e6e92008-10-17 01:33:43 +00003805// Odd encoding trick: -128 fits into an 8-bit immediate field while
3806// +128 doesn't, so in this special case use a sub instead of an add.
3807def : Pat<(add GR16:$src1, 128),
3808 (SUB16ri8 GR16:$src1, -128)>;
3809def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst),
3810 (SUB16mi8 addr:$dst, -128)>;
3811def : Pat<(add GR32:$src1, 128),
3812 (SUB32ri8 GR32:$src1, -128)>;
3813def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst),
3814 (SUB32mi8 addr:$dst, -128)>;
3815
Dan Gohman9203ab42008-07-30 18:09:17 +00003816// r & (2^16-1) ==> movz
3817def : Pat<(and GR32:$src1, 0xffff),
Dan Gohman744d4622009-04-13 16:09:41 +00003818 (MOVZX32rr16 (EXTRACT_SUBREG GR32:$src1, x86_subreg_16bit))>;
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003819// r & (2^8-1) ==> movz
3820def : Pat<(and GR32:$src1, 0xff),
Dan Gohman6e438702009-04-27 16:33:14 +00003821 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src1, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003822 x86_subreg_8bit))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003823 Requires<[In32BitMode]>;
3824// r & (2^8-1) ==> movz
3825def : Pat<(and GR16:$src1, 0xff),
Dan Gohman6e438702009-04-27 16:33:14 +00003826 (MOVZX16rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src1, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003827 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003828 Requires<[In32BitMode]>;
3829
3830// sext_inreg patterns
3831def : Pat<(sext_inreg GR32:$src, i16),
Dan Gohman744d4622009-04-13 16:09:41 +00003832 (MOVSX32rr16 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003833def : Pat<(sext_inreg GR32:$src, i8),
Dan Gohman6e438702009-04-27 16:33:14 +00003834 (MOVSX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003835 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003836 Requires<[In32BitMode]>;
3837def : Pat<(sext_inreg GR16:$src, i8),
Dan Gohman6e438702009-04-27 16:33:14 +00003838 (MOVSX16rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003839 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003840 Requires<[In32BitMode]>;
3841
3842// trunc patterns
3843def : Pat<(i16 (trunc GR32:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00003844 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003845def : Pat<(i8 (trunc GR32:$src)),
Dan Gohman6e438702009-04-27 16:33:14 +00003846 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003847 x86_subreg_8bit)>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003848 Requires<[In32BitMode]>;
3849def : Pat<(i8 (trunc GR16:$src)),
Dan Gohman6e438702009-04-27 16:33:14 +00003850 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003851 x86_subreg_8bit)>,
3852 Requires<[In32BitMode]>;
3853
3854// h-register tricks
3855def : Pat<(i8 (trunc (srl_su GR16:$src, (i8 8)))),
Dan Gohman6e438702009-04-27 16:33:14 +00003856 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003857 x86_subreg_8bit_hi)>,
3858 Requires<[In32BitMode]>;
3859def : Pat<(i8 (trunc (srl_su GR32:$src, (i8 8)))),
Dan Gohman6e438702009-04-27 16:33:14 +00003860 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003861 x86_subreg_8bit_hi)>,
3862 Requires<[In32BitMode]>;
3863def : Pat<(srl_su GR16:$src, (i8 8)),
3864 (EXTRACT_SUBREG
3865 (MOVZX32rr8
Dan Gohman6e438702009-04-27 16:33:14 +00003866 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003867 x86_subreg_8bit_hi)),
3868 x86_subreg_16bit)>,
3869 Requires<[In32BitMode]>;
Evan Cheng957ca282009-05-29 01:44:43 +00003870def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
3871 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
3872 x86_subreg_8bit_hi))>,
3873 Requires<[In32BitMode]>;
Dan Gohman9959b052009-08-26 14:59:13 +00003874def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))),
3875 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
3876 x86_subreg_8bit_hi))>,
3877 Requires<[In32BitMode]>;
Dan Gohman744d4622009-04-13 16:09:41 +00003878def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
Dan Gohman6e438702009-04-27 16:33:14 +00003879 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003880 x86_subreg_8bit_hi))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003881 Requires<[In32BitMode]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00003882
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003883// (shl x, 1) ==> (add x, x)
3884def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>;
3885def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>;
3886def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>;
3887
Evan Cheng76a64c72008-08-30 02:03:58 +00003888// (shl x (and y, 31)) ==> (shl x, y)
3889def : Pat<(shl GR8:$src1, (and CL:$amt, 31)),
3890 (SHL8rCL GR8:$src1)>;
3891def : Pat<(shl GR16:$src1, (and CL:$amt, 31)),
3892 (SHL16rCL GR16:$src1)>;
3893def : Pat<(shl GR32:$src1, (and CL:$amt, 31)),
3894 (SHL32rCL GR32:$src1)>;
3895def : Pat<(store (shl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3896 (SHL8mCL addr:$dst)>;
3897def : Pat<(store (shl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3898 (SHL16mCL addr:$dst)>;
3899def : Pat<(store (shl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3900 (SHL32mCL addr:$dst)>;
3901
3902def : Pat<(srl GR8:$src1, (and CL:$amt, 31)),
3903 (SHR8rCL GR8:$src1)>;
3904def : Pat<(srl GR16:$src1, (and CL:$amt, 31)),
3905 (SHR16rCL GR16:$src1)>;
3906def : Pat<(srl GR32:$src1, (and CL:$amt, 31)),
3907 (SHR32rCL GR32:$src1)>;
3908def : Pat<(store (srl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3909 (SHR8mCL addr:$dst)>;
3910def : Pat<(store (srl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3911 (SHR16mCL addr:$dst)>;
3912def : Pat<(store (srl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3913 (SHR32mCL addr:$dst)>;
3914
3915def : Pat<(sra GR8:$src1, (and CL:$amt, 31)),
3916 (SAR8rCL GR8:$src1)>;
3917def : Pat<(sra GR16:$src1, (and CL:$amt, 31)),
3918 (SAR16rCL GR16:$src1)>;
3919def : Pat<(sra GR32:$src1, (and CL:$amt, 31)),
3920 (SAR32rCL GR32:$src1)>;
3921def : Pat<(store (sra (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3922 (SAR8mCL addr:$dst)>;
3923def : Pat<(store (sra (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3924 (SAR16mCL addr:$dst)>;
3925def : Pat<(store (sra (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3926 (SAR32mCL addr:$dst)>;
3927
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003928// (or (x >> c) | (y << (32 - c))) ==> (shrd32 x, y, c)
3929def : Pat<(or (srl GR32:$src1, CL:$amt),
3930 (shl GR32:$src2, (sub 32, CL:$amt))),
3931 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3932
3933def : Pat<(store (or (srl (loadi32 addr:$dst), CL:$amt),
3934 (shl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3935 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3936
Dan Gohman921581d2008-10-17 01:23:35 +00003937def : Pat<(or (srl GR32:$src1, (i8 (trunc ECX:$amt))),
3938 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3939 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3940
3941def : Pat<(store (or (srl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3942 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3943 addr:$dst),
3944 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3945
3946def : Pat<(shrd GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3947 (SHRD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3948
3949def : Pat<(store (shrd (loadi32 addr:$dst), (i8 imm:$amt1),
3950 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3951 (SHRD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3952
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003953// (or (x << c) | (y >> (32 - c))) ==> (shld32 x, y, c)
3954def : Pat<(or (shl GR32:$src1, CL:$amt),
3955 (srl GR32:$src2, (sub 32, CL:$amt))),
3956 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3957
3958def : Pat<(store (or (shl (loadi32 addr:$dst), CL:$amt),
3959 (srl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3960 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3961
Dan Gohman921581d2008-10-17 01:23:35 +00003962def : Pat<(or (shl GR32:$src1, (i8 (trunc ECX:$amt))),
3963 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3964 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3965
3966def : Pat<(store (or (shl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3967 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3968 addr:$dst),
3969 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3970
3971def : Pat<(shld GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3972 (SHLD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3973
3974def : Pat<(store (shld (loadi32 addr:$dst), (i8 imm:$amt1),
3975 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3976 (SHLD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3977
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003978// (or (x >> c) | (y << (16 - c))) ==> (shrd16 x, y, c)
3979def : Pat<(or (srl GR16:$src1, CL:$amt),
3980 (shl GR16:$src2, (sub 16, CL:$amt))),
3981 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3982
3983def : Pat<(store (or (srl (loadi16 addr:$dst), CL:$amt),
3984 (shl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3985 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3986
Dan Gohman921581d2008-10-17 01:23:35 +00003987def : Pat<(or (srl GR16:$src1, (i8 (trunc CX:$amt))),
3988 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3989 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3990
3991def : Pat<(store (or (srl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3992 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3993 addr:$dst),
3994 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3995
3996def : Pat<(shrd GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3997 (SHRD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3998
3999def : Pat<(store (shrd (loadi16 addr:$dst), (i8 imm:$amt1),
4000 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
4001 (SHRD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
4002
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004003// (or (x << c) | (y >> (16 - c))) ==> (shld16 x, y, c)
4004def : Pat<(or (shl GR16:$src1, CL:$amt),
4005 (srl GR16:$src2, (sub 16, CL:$amt))),
4006 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
4007
4008def : Pat<(store (or (shl (loadi16 addr:$dst), CL:$amt),
4009 (srl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
4010 (SHLD16mrCL addr:$dst, GR16:$src2)>;
4011
Dan Gohman921581d2008-10-17 01:23:35 +00004012def : Pat<(or (shl GR16:$src1, (i8 (trunc CX:$amt))),
4013 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
4014 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
4015
4016def : Pat<(store (or (shl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
4017 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
4018 addr:$dst),
4019 (SHLD16mrCL addr:$dst, GR16:$src2)>;
4020
4021def : Pat<(shld GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
4022 (SHLD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
4023
4024def : Pat<(store (shld (loadi16 addr:$dst), (i8 imm:$amt1),
4025 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
4026 (SHLD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
4027
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004028//===----------------------------------------------------------------------===//
Dan Gohman99a12192009-03-04 19:44:21 +00004029// EFLAGS-defining Patterns
Bill Wendlingf5399032008-12-12 21:15:41 +00004030//===----------------------------------------------------------------------===//
4031
Dan Gohman99a12192009-03-04 19:44:21 +00004032// Register-Register Addition with EFLAGS result
4033def : Pat<(parallel (X86add_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004034 (implicit EFLAGS)),
4035 (ADD8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004036def : Pat<(parallel (X86add_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004037 (implicit EFLAGS)),
4038 (ADD16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004039def : Pat<(parallel (X86add_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004040 (implicit EFLAGS)),
4041 (ADD32rr GR32:$src1, GR32:$src2)>;
4042
Dan Gohman99a12192009-03-04 19:44:21 +00004043// Register-Memory Addition with EFLAGS result
4044def : Pat<(parallel (X86add_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004045 (implicit EFLAGS)),
4046 (ADD8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004047def : Pat<(parallel (X86add_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004048 (implicit EFLAGS)),
4049 (ADD16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004050def : Pat<(parallel (X86add_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004051 (implicit EFLAGS)),
4052 (ADD32rm GR32:$src1, addr:$src2)>;
4053
Dan Gohman99a12192009-03-04 19:44:21 +00004054// Register-Integer Addition with EFLAGS result
4055def : Pat<(parallel (X86add_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004056 (implicit EFLAGS)),
4057 (ADD8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004058def : Pat<(parallel (X86add_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004059 (implicit EFLAGS)),
4060 (ADD16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004061def : Pat<(parallel (X86add_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004062 (implicit EFLAGS)),
4063 (ADD32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004064def : Pat<(parallel (X86add_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004065 (implicit EFLAGS)),
4066 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004067def : Pat<(parallel (X86add_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004068 (implicit EFLAGS)),
4069 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
4070
Dan Gohman99a12192009-03-04 19:44:21 +00004071// Memory-Register Addition with EFLAGS result
4072def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004073 addr:$dst),
4074 (implicit EFLAGS)),
4075 (ADD8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004076def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004077 addr:$dst),
4078 (implicit EFLAGS)),
4079 (ADD16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004080def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004081 addr:$dst),
4082 (implicit EFLAGS)),
4083 (ADD32mr addr:$dst, GR32:$src2)>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00004084
4085// Memory-Integer Addition with EFLAGS result
Dan Gohman99a12192009-03-04 19:44:21 +00004086def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004087 addr:$dst),
4088 (implicit EFLAGS)),
4089 (ADD8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004090def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004091 addr:$dst),
4092 (implicit EFLAGS)),
4093 (ADD16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004094def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004095 addr:$dst),
4096 (implicit EFLAGS)),
4097 (ADD32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004098def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004099 addr:$dst),
4100 (implicit EFLAGS)),
4101 (ADD16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004102def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004103 addr:$dst),
4104 (implicit EFLAGS)),
4105 (ADD32mi8 addr:$dst, i32immSExt8:$src2)>;
4106
Dan Gohman99a12192009-03-04 19:44:21 +00004107// Register-Register Subtraction with EFLAGS result
4108def : Pat<(parallel (X86sub_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004109 (implicit EFLAGS)),
4110 (SUB8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004111def : Pat<(parallel (X86sub_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004112 (implicit EFLAGS)),
4113 (SUB16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004114def : Pat<(parallel (X86sub_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004115 (implicit EFLAGS)),
4116 (SUB32rr GR32:$src1, GR32:$src2)>;
4117
Dan Gohman99a12192009-03-04 19:44:21 +00004118// Register-Memory Subtraction with EFLAGS result
4119def : Pat<(parallel (X86sub_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004120 (implicit EFLAGS)),
4121 (SUB8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004122def : Pat<(parallel (X86sub_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004123 (implicit EFLAGS)),
4124 (SUB16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004125def : Pat<(parallel (X86sub_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004126 (implicit EFLAGS)),
4127 (SUB32rm GR32:$src1, addr:$src2)>;
4128
Dan Gohman99a12192009-03-04 19:44:21 +00004129// Register-Integer Subtraction with EFLAGS result
4130def : Pat<(parallel (X86sub_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004131 (implicit EFLAGS)),
4132 (SUB8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004133def : Pat<(parallel (X86sub_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004134 (implicit EFLAGS)),
4135 (SUB16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004136def : Pat<(parallel (X86sub_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004137 (implicit EFLAGS)),
4138 (SUB32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004139def : Pat<(parallel (X86sub_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004140 (implicit EFLAGS)),
4141 (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004142def : Pat<(parallel (X86sub_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004143 (implicit EFLAGS)),
4144 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
4145
Dan Gohman99a12192009-03-04 19:44:21 +00004146// Memory-Register Subtraction with EFLAGS result
4147def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004148 addr:$dst),
4149 (implicit EFLAGS)),
4150 (SUB8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004151def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004152 addr:$dst),
4153 (implicit EFLAGS)),
4154 (SUB16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004155def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004156 addr:$dst),
4157 (implicit EFLAGS)),
4158 (SUB32mr addr:$dst, GR32:$src2)>;
4159
Dan Gohman99a12192009-03-04 19:44:21 +00004160// Memory-Integer Subtraction with EFLAGS result
4161def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004162 addr:$dst),
4163 (implicit EFLAGS)),
4164 (SUB8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004165def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004166 addr:$dst),
4167 (implicit EFLAGS)),
4168 (SUB16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004169def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004170 addr:$dst),
4171 (implicit EFLAGS)),
4172 (SUB32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004173def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004174 addr:$dst),
4175 (implicit EFLAGS)),
4176 (SUB16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004177def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004178 addr:$dst),
4179 (implicit EFLAGS)),
4180 (SUB32mi8 addr:$dst, i32immSExt8:$src2)>;
4181
4182
Dan Gohman99a12192009-03-04 19:44:21 +00004183// Register-Register Signed Integer Multiply with EFLAGS result
4184def : Pat<(parallel (X86smul_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004185 (implicit EFLAGS)),
4186 (IMUL16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004187def : Pat<(parallel (X86smul_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004188 (implicit EFLAGS)),
4189 (IMUL32rr GR32:$src1, GR32:$src2)>;
4190
Dan Gohman99a12192009-03-04 19:44:21 +00004191// Register-Memory Signed Integer Multiply with EFLAGS result
4192def : Pat<(parallel (X86smul_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004193 (implicit EFLAGS)),
4194 (IMUL16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004195def : Pat<(parallel (X86smul_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004196 (implicit EFLAGS)),
4197 (IMUL32rm GR32:$src1, addr:$src2)>;
4198
Dan Gohman99a12192009-03-04 19:44:21 +00004199// Register-Integer Signed Integer Multiply with EFLAGS result
4200def : Pat<(parallel (X86smul_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004201 (implicit EFLAGS)),
4202 (IMUL16rri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004203def : Pat<(parallel (X86smul_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004204 (implicit EFLAGS)),
4205 (IMUL32rri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004206def : Pat<(parallel (X86smul_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004207 (implicit EFLAGS)),
4208 (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004209def : Pat<(parallel (X86smul_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004210 (implicit EFLAGS)),
4211 (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>;
4212
Dan Gohman99a12192009-03-04 19:44:21 +00004213// Memory-Integer Signed Integer Multiply with EFLAGS result
4214def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004215 (implicit EFLAGS)),
4216 (IMUL16rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004217def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004218 (implicit EFLAGS)),
4219 (IMUL32rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004220def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004221 (implicit EFLAGS)),
4222 (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004223def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004224 (implicit EFLAGS)),
4225 (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>;
4226
Dan Gohman99a12192009-03-04 19:44:21 +00004227// Optimize multiply by 2 with EFLAGS result.
Evan Cheng00cf7932009-01-27 03:30:42 +00004228let AddedComplexity = 2 in {
Dan Gohman99a12192009-03-04 19:44:21 +00004229def : Pat<(parallel (X86smul_flag GR16:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004230 (implicit EFLAGS)),
4231 (ADD16rr GR16:$src1, GR16:$src1)>;
4232
Dan Gohman99a12192009-03-04 19:44:21 +00004233def : Pat<(parallel (X86smul_flag GR32:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004234 (implicit EFLAGS)),
4235 (ADD32rr GR32:$src1, GR32:$src1)>;
4236}
4237
Dan Gohman99a12192009-03-04 19:44:21 +00004238// INC and DEC with EFLAGS result. Note that these do not set CF.
4239def : Pat<(parallel (X86inc_flag GR8:$src), (implicit EFLAGS)),
4240 (INC8r GR8:$src)>;
4241def : Pat<(parallel (store (i8 (X86inc_flag (loadi8 addr:$dst))), addr:$dst),
4242 (implicit EFLAGS)),
4243 (INC8m addr:$dst)>;
4244def : Pat<(parallel (X86dec_flag GR8:$src), (implicit EFLAGS)),
4245 (DEC8r GR8:$src)>;
4246def : Pat<(parallel (store (i8 (X86dec_flag (loadi8 addr:$dst))), addr:$dst),
4247 (implicit EFLAGS)),
4248 (DEC8m addr:$dst)>;
4249
4250def : Pat<(parallel (X86inc_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004251 (INC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004252def : Pat<(parallel (store (i16 (X86inc_flag (loadi16 addr:$dst))), addr:$dst),
4253 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004254 (INC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004255def : Pat<(parallel (X86dec_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004256 (DEC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004257def : Pat<(parallel (store (i16 (X86dec_flag (loadi16 addr:$dst))), addr:$dst),
4258 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004259 (DEC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004260
4261def : Pat<(parallel (X86inc_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004262 (INC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004263def : Pat<(parallel (store (i32 (X86inc_flag (loadi32 addr:$dst))), addr:$dst),
4264 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004265 (INC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004266def : Pat<(parallel (X86dec_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004267 (DEC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004268def : Pat<(parallel (store (i32 (X86dec_flag (loadi32 addr:$dst))), addr:$dst),
4269 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004270 (DEC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004271
Dan Gohmane84197b2009-09-03 17:18:51 +00004272// -disable-16bit support.
4273def : Pat<(truncstorei16 (i32 imm:$src), addr:$dst),
4274 (MOV16mi addr:$dst, imm:$src)>;
4275def : Pat<(truncstorei16 GR32:$src, addr:$dst),
4276 (MOV16mr addr:$dst, (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>;
4277def : Pat<(i32 (sextloadi16 addr:$dst)),
4278 (MOVSX32rm16 addr:$dst)>;
4279def : Pat<(i32 (zextloadi16 addr:$dst)),
4280 (MOVZX32rm16 addr:$dst)>;
4281def : Pat<(i32 (extloadi16 addr:$dst)),
4282 (MOVZX32rm16 addr:$dst)>;
4283
Bill Wendlingf5399032008-12-12 21:15:41 +00004284//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004285// Floating Point Stack Support
4286//===----------------------------------------------------------------------===//
4287
4288include "X86InstrFPStack.td"
4289
4290//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +00004291// X86-64 Support
4292//===----------------------------------------------------------------------===//
4293
Chris Lattner2de8d2b2008-01-10 05:50:42 +00004294include "X86Instr64bit.td"
Evan Cheng86ab7d32007-07-31 08:04:03 +00004295
4296//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004297// XMM Floating point support (requires SSE / SSE2)
4298//===----------------------------------------------------------------------===//
4299
4300include "X86InstrSSE.td"
Evan Cheng5e4d1e72008-04-25 18:19:54 +00004301
4302//===----------------------------------------------------------------------===//
4303// MMX and XMM Packed Integer support (requires MMX, SSE, and SSE2)
4304//===----------------------------------------------------------------------===//
4305
4306include "X86InstrMMX.td"