blob: 99135b23115e2897e7069b6fa341dbf82f2d802f [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
20#include "ARMRegisterInfo.h"
21#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000023#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000024#include "llvm/CallingConv.h"
25#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000026#include "llvm/Function.h"
Evan Cheng27707472007-03-16 08:43:56 +000027#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000028#include "llvm/Intrinsics.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/GlobalValue.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000030#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000031#include "llvm/CodeGen/MachineBasicBlock.h"
32#include "llvm/CodeGen/MachineFrameInfo.h"
33#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000038#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/ADT/VectorExtras.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000040#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000041#include "llvm/Support/MathExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042using namespace llvm;
43
Owen Andersone50ed302009-08-10 22:56:29 +000044static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000048static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000049 CCValAssign::LocInfo &LocInfo,
50 ISD::ArgFlagsTy &ArgFlags,
51 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000052static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000053 CCValAssign::LocInfo &LocInfo,
54 ISD::ArgFlagsTy &ArgFlags,
55 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000056static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000057 CCValAssign::LocInfo &LocInfo,
58 ISD::ArgFlagsTy &ArgFlags,
59 CCState &State);
60
Owen Andersone50ed302009-08-10 22:56:29 +000061void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
62 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000063 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000064 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000065 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
66 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000067
Owen Anderson70671842009-08-10 20:18:46 +000068 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000069 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000070 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000071 }
72
Owen Andersone50ed302009-08-10 22:56:29 +000073 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000074 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000076 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000077 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
78 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
79 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
80 setOperationAction(ISD::SCALAR_TO_VECTOR, VT.getSimpleVT(), Custom);
81 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000082 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +000083 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
84 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
85 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000086 }
87
88 // Promote all bit-wise operations.
89 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +000090 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000091 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
92 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +000093 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000094 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000095 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +000096 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000097 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000098 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000099 }
100}
101
Owen Andersone50ed302009-08-10 22:56:29 +0000102void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000103 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000105}
106
Owen Andersone50ed302009-08-10 22:56:29 +0000107void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000108 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000109 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000110}
111
Chris Lattnerf0144122009-07-28 03:13:23 +0000112static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
113 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +0000114 return new TargetLoweringObjectFileMachO();
Chris Lattner80ec2792009-08-02 00:34:36 +0000115 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000116}
117
Evan Chenga8e29892007-01-19 07:51:42 +0000118ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000119 : TargetLowering(TM, createTLOF(TM)), ARMPCLabelIndex(0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000120 Subtarget = &TM.getSubtarget<ARMSubtarget>();
121
Evan Chengb1df8f22007-04-27 08:15:43 +0000122 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000123 // Uses VFP for Thumb libfuncs if available.
124 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
125 // Single-precision floating-point arithmetic.
126 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
127 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
128 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
129 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000130
Evan Chengb1df8f22007-04-27 08:15:43 +0000131 // Double-precision floating-point arithmetic.
132 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
133 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
134 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
135 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000136
Evan Chengb1df8f22007-04-27 08:15:43 +0000137 // Single-precision comparisons.
138 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
139 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
140 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
141 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
142 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
143 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
144 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
145 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000146
Evan Chengb1df8f22007-04-27 08:15:43 +0000147 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
148 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
149 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
150 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
151 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
152 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
153 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
154 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000155
Evan Chengb1df8f22007-04-27 08:15:43 +0000156 // Double-precision comparisons.
157 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
158 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
159 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
160 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
161 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
162 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
163 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
164 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000165
Evan Chengb1df8f22007-04-27 08:15:43 +0000166 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
167 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
168 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
169 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
170 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
171 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
172 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
173 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Evan Chengb1df8f22007-04-27 08:15:43 +0000175 // Floating-point to integer conversions.
176 // i64 conversions are done via library routines even when generating VFP
177 // instructions, so use the same ones.
178 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
179 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
180 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
181 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000182
Evan Chengb1df8f22007-04-27 08:15:43 +0000183 // Conversions between floating types.
184 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
185 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
186
187 // Integer to floating-point conversions.
188 // i64 conversions are done via library routines even when generating VFP
189 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000190 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
191 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
193 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
194 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
195 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
196 }
Evan Chenga8e29892007-01-19 07:51:42 +0000197 }
198
Bob Wilson2f954612009-05-22 17:38:41 +0000199 // These libcalls are not available in 32-bit.
200 setLibcallName(RTLIB::SHL_I128, 0);
201 setLibcallName(RTLIB::SRL_I128, 0);
202 setLibcallName(RTLIB::SRA_I128, 0);
203
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000204 // Libcalls should use the AAPCS base standard ABI, even if hard float
205 // is in effect, as per the ARM RTABI specification, section 4.1.2.
206 if (Subtarget->isAAPCS_ABI()) {
207 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
208 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
209 CallingConv::ARM_AAPCS);
210 }
211 }
212
David Goodwinf1daf7d2009-07-08 23:10:31 +0000213 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000215 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000217 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
219 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000220
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000222 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000223
224 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 addDRTypeForNEON(MVT::v2f32);
226 addDRTypeForNEON(MVT::v8i8);
227 addDRTypeForNEON(MVT::v4i16);
228 addDRTypeForNEON(MVT::v2i32);
229 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000230
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 addQRTypeForNEON(MVT::v4f32);
232 addQRTypeForNEON(MVT::v2f64);
233 addQRTypeForNEON(MVT::v16i8);
234 addQRTypeForNEON(MVT::v8i16);
235 addQRTypeForNEON(MVT::v4i32);
236 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000237
238 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
239 setTargetDAGCombine(ISD::SHL);
240 setTargetDAGCombine(ISD::SRL);
241 setTargetDAGCombine(ISD::SRA);
242 setTargetDAGCombine(ISD::SIGN_EXTEND);
243 setTargetDAGCombine(ISD::ZERO_EXTEND);
244 setTargetDAGCombine(ISD::ANY_EXTEND);
245 }
246
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000247 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000248
249 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000251
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000252 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000254
Evan Chenga8e29892007-01-19 07:51:42 +0000255 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000256 if (!Subtarget->isThumb1Only()) {
257 for (unsigned im = (unsigned)ISD::PRE_INC;
258 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 setIndexedLoadAction(im, MVT::i1, Legal);
260 setIndexedLoadAction(im, MVT::i8, Legal);
261 setIndexedLoadAction(im, MVT::i16, Legal);
262 setIndexedLoadAction(im, MVT::i32, Legal);
263 setIndexedStoreAction(im, MVT::i1, Legal);
264 setIndexedStoreAction(im, MVT::i8, Legal);
265 setIndexedStoreAction(im, MVT::i16, Legal);
266 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000267 }
Evan Chenga8e29892007-01-19 07:51:42 +0000268 }
269
270 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000271 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::MUL, MVT::i64, Expand);
273 setOperationAction(ISD::MULHU, MVT::i32, Expand);
274 setOperationAction(ISD::MULHS, MVT::i32, Expand);
275 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
276 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000277 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::MUL, MVT::i64, Expand);
279 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000280 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000282 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
284 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
285 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
286 setOperationAction(ISD::SRL, MVT::i64, Custom);
287 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000288
289 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::ROTL, MVT::i32, Expand);
291 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
292 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000293 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000295
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000296 // Only ARMv6 has BSWAP.
297 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000299
Evan Chenga8e29892007-01-19 07:51:42 +0000300 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SDIV, MVT::i32, Expand);
302 setOperationAction(ISD::UDIV, MVT::i32, Expand);
303 setOperationAction(ISD::SREM, MVT::i32, Expand);
304 setOperationAction(ISD::UREM, MVT::i32, Expand);
305 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
306 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000307
Evan Chenga8e29892007-01-19 07:51:42 +0000308 // Support label based line numbers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
310 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000311
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
313 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
314 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
315 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000316
Evan Chenga8e29892007-01-19 07:51:42 +0000317 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::VASTART, MVT::Other, Custom);
319 setOperationAction(ISD::VAARG, MVT::Other, Expand);
320 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
321 setOperationAction(ISD::VAEND, MVT::Other, Expand);
322 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
323 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000324 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
325 // FIXME: Shouldn't need this, since no register is used, but the legalizer
326 // doesn't yet know how to not do that for SjLj.
327 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000328 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000330 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
332 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000333
Evan Chengd27c9fc2009-07-03 01:43:10 +0000334 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
336 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000337 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000339
David Goodwinf1daf7d2009-07-08 23:10:31 +0000340 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Evan Chengc7c77292008-11-04 19:57:48 +0000341 // Turn f64->i64 into FMRRD, i64 -> f64 to FMDRR iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000343
344 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
346 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
347 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000348
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::SETCC, MVT::i32, Expand);
350 setOperationAction(ISD::SETCC, MVT::f32, Expand);
351 setOperationAction(ISD::SETCC, MVT::f64, Expand);
352 setOperationAction(ISD::SELECT, MVT::i32, Expand);
353 setOperationAction(ISD::SELECT, MVT::f32, Expand);
354 setOperationAction(ISD::SELECT, MVT::f64, Expand);
355 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
356 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
357 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000358
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
360 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
361 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
362 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
363 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000364
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000365 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::FSIN, MVT::f64, Expand);
367 setOperationAction(ISD::FSIN, MVT::f32, Expand);
368 setOperationAction(ISD::FCOS, MVT::f32, Expand);
369 setOperationAction(ISD::FCOS, MVT::f64, Expand);
370 setOperationAction(ISD::FREM, MVT::f64, Expand);
371 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000372 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
374 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000375 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::FPOW, MVT::f64, Expand);
377 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000378
Evan Chenga8e29892007-01-19 07:51:42 +0000379 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000380 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
382 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
383 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
384 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000385 }
Evan Chenga8e29892007-01-19 07:51:42 +0000386
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000387 // We have target-specific dag combine patterns for the following nodes:
388 // ARMISD::FMRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000389 setTargetDAGCombine(ISD::ADD);
390 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000391
Evan Chenga8e29892007-01-19 07:51:42 +0000392 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000393 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000394
Evan Chengbc9b7542009-08-15 07:59:10 +0000395 // FIXME: If-converter should use instruction latency to determine
396 // profitability rather than relying on fixed limits.
397 if (Subtarget->getCPUString() == "generic") {
398 // Generic (and overly aggressive) if-conversion limits.
399 setIfCvtBlockSizeLimit(10);
400 setIfCvtDupBlockSizeLimit(2);
401 } else if (Subtarget->hasV6Ops()) {
402 setIfCvtBlockSizeLimit(2);
403 setIfCvtDupBlockSizeLimit(1);
404 } else {
405 setIfCvtBlockSizeLimit(3);
406 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000407 }
408
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000409 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000410 // Do not enable CodePlacementOpt for now: it currently runs after the
411 // ARMConstantIslandPass and messes up branch relaxation and placement
412 // of constant islands.
413 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000414}
415
Evan Chenga8e29892007-01-19 07:51:42 +0000416const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
417 switch (Opcode) {
418 default: return 0;
419 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000420 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
421 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000422 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000423 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
424 case ARMISD::tCALL: return "ARMISD::tCALL";
425 case ARMISD::BRCOND: return "ARMISD::BRCOND";
426 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000427 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000428 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
429 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
430 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000431 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000432 case ARMISD::CMPFP: return "ARMISD::CMPFP";
433 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
434 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
435 case ARMISD::CMOV: return "ARMISD::CMOV";
436 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000437
Evan Chenga8e29892007-01-19 07:51:42 +0000438 case ARMISD::FTOSI: return "ARMISD::FTOSI";
439 case ARMISD::FTOUI: return "ARMISD::FTOUI";
440 case ARMISD::SITOF: return "ARMISD::SITOF";
441 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000442
443 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
444 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
445 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000446
Evan Chenga8e29892007-01-19 07:51:42 +0000447 case ARMISD::FMRRD: return "ARMISD::FMRRD";
448 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000449
450 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000451
Evan Cheng86198642009-08-07 00:34:42 +0000452 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
453
Bob Wilson5bafff32009-06-22 23:27:02 +0000454 case ARMISD::VCEQ: return "ARMISD::VCEQ";
455 case ARMISD::VCGE: return "ARMISD::VCGE";
456 case ARMISD::VCGEU: return "ARMISD::VCGEU";
457 case ARMISD::VCGT: return "ARMISD::VCGT";
458 case ARMISD::VCGTU: return "ARMISD::VCGTU";
459 case ARMISD::VTST: return "ARMISD::VTST";
460
461 case ARMISD::VSHL: return "ARMISD::VSHL";
462 case ARMISD::VSHRs: return "ARMISD::VSHRs";
463 case ARMISD::VSHRu: return "ARMISD::VSHRu";
464 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
465 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
466 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
467 case ARMISD::VSHRN: return "ARMISD::VSHRN";
468 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
469 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
470 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
471 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
472 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
473 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
474 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
475 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
476 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
477 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
478 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
479 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
480 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
481 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000482 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000483 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsona599bff2009-08-04 00:36:16 +0000484 case ARMISD::VLD2D: return "ARMISD::VLD2D";
485 case ARMISD::VLD3D: return "ARMISD::VLD3D";
486 case ARMISD::VLD4D: return "ARMISD::VLD4D";
Bob Wilsonb36ec862009-08-06 18:47:44 +0000487 case ARMISD::VST2D: return "ARMISD::VST2D";
488 case ARMISD::VST3D: return "ARMISD::VST3D";
489 case ARMISD::VST4D: return "ARMISD::VST4D";
Bob Wilsond8e17572009-08-12 22:31:50 +0000490 case ARMISD::VREV64: return "ARMISD::VREV64";
491 case ARMISD::VREV32: return "ARMISD::VREV32";
492 case ARMISD::VREV16: return "ARMISD::VREV16";
Evan Chenga8e29892007-01-19 07:51:42 +0000493 }
494}
495
Bill Wendlingb4202b82009-07-01 18:50:55 +0000496/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000497unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
498 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
499}
500
Evan Chenga8e29892007-01-19 07:51:42 +0000501//===----------------------------------------------------------------------===//
502// Lowering Code
503//===----------------------------------------------------------------------===//
504
Evan Chenga8e29892007-01-19 07:51:42 +0000505/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
506static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
507 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000508 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000509 case ISD::SETNE: return ARMCC::NE;
510 case ISD::SETEQ: return ARMCC::EQ;
511 case ISD::SETGT: return ARMCC::GT;
512 case ISD::SETGE: return ARMCC::GE;
513 case ISD::SETLT: return ARMCC::LT;
514 case ISD::SETLE: return ARMCC::LE;
515 case ISD::SETUGT: return ARMCC::HI;
516 case ISD::SETUGE: return ARMCC::HS;
517 case ISD::SETULT: return ARMCC::LO;
518 case ISD::SETULE: return ARMCC::LS;
519 }
520}
521
522/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC. It
523/// returns true if the operands should be inverted to form the proper
524/// comparison.
525static bool FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
526 ARMCC::CondCodes &CondCode2) {
527 bool Invert = false;
528 CondCode2 = ARMCC::AL;
529 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000530 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000531 case ISD::SETEQ:
532 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
533 case ISD::SETGT:
534 case ISD::SETOGT: CondCode = ARMCC::GT; break;
535 case ISD::SETGE:
536 case ISD::SETOGE: CondCode = ARMCC::GE; break;
537 case ISD::SETOLT: CondCode = ARMCC::MI; break;
538 case ISD::SETOLE: CondCode = ARMCC::GT; Invert = true; break;
539 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
540 case ISD::SETO: CondCode = ARMCC::VC; break;
541 case ISD::SETUO: CondCode = ARMCC::VS; break;
542 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
543 case ISD::SETUGT: CondCode = ARMCC::HI; break;
544 case ISD::SETUGE: CondCode = ARMCC::PL; break;
545 case ISD::SETLT:
546 case ISD::SETULT: CondCode = ARMCC::LT; break;
547 case ISD::SETLE:
548 case ISD::SETULE: CondCode = ARMCC::LE; break;
549 case ISD::SETNE:
550 case ISD::SETUNE: CondCode = ARMCC::NE; break;
551 }
552 return Invert;
553}
554
Bob Wilson1f595bb2009-04-17 19:07:39 +0000555//===----------------------------------------------------------------------===//
556// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000557//===----------------------------------------------------------------------===//
558
559#include "ARMGenCallingConv.inc"
560
561// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000562static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000563 CCValAssign::LocInfo &LocInfo,
564 CCState &State, bool CanFail) {
565 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
566
567 // Try to get the first register.
568 if (unsigned Reg = State.AllocateReg(RegList, 4))
569 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
570 else {
571 // For the 2nd half of a v2f64, do not fail.
572 if (CanFail)
573 return false;
574
575 // Put the whole thing on the stack.
576 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
577 State.AllocateStack(8, 4),
578 LocVT, LocInfo));
579 return true;
580 }
581
582 // Try to get the second register.
583 if (unsigned Reg = State.AllocateReg(RegList, 4))
584 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
585 else
586 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
587 State.AllocateStack(4, 4),
588 LocVT, LocInfo));
589 return true;
590}
591
Owen Andersone50ed302009-08-10 22:56:29 +0000592static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000593 CCValAssign::LocInfo &LocInfo,
594 ISD::ArgFlagsTy &ArgFlags,
595 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000596 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
597 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000598 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000599 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
600 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000601 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000602}
603
604// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000605static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000606 CCValAssign::LocInfo &LocInfo,
607 CCState &State, bool CanFail) {
608 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
609 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
610
611 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
612 if (Reg == 0) {
613 // For the 2nd half of a v2f64, do not just fail.
614 if (CanFail)
615 return false;
616
617 // Put the whole thing on the stack.
618 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
619 State.AllocateStack(8, 8),
620 LocVT, LocInfo));
621 return true;
622 }
623
624 unsigned i;
625 for (i = 0; i < 2; ++i)
626 if (HiRegList[i] == Reg)
627 break;
628
629 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
630 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
631 LocVT, LocInfo));
632 return true;
633}
634
Owen Andersone50ed302009-08-10 22:56:29 +0000635static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000636 CCValAssign::LocInfo &LocInfo,
637 ISD::ArgFlagsTy &ArgFlags,
638 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000639 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
640 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000642 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
643 return false;
644 return true; // we handled it
645}
646
Owen Andersone50ed302009-08-10 22:56:29 +0000647static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000648 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000649 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
650 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
651
Bob Wilsone65586b2009-04-17 20:40:45 +0000652 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
653 if (Reg == 0)
654 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000655
Bob Wilsone65586b2009-04-17 20:40:45 +0000656 unsigned i;
657 for (i = 0; i < 2; ++i)
658 if (HiRegList[i] == Reg)
659 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000660
Bob Wilson5bafff32009-06-22 23:27:02 +0000661 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000662 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000663 LocVT, LocInfo));
664 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000665}
666
Owen Andersone50ed302009-08-10 22:56:29 +0000667static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000668 CCValAssign::LocInfo &LocInfo,
669 ISD::ArgFlagsTy &ArgFlags,
670 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000671 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
672 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000673 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000674 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000675 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000676}
677
Owen Andersone50ed302009-08-10 22:56:29 +0000678static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000679 CCValAssign::LocInfo &LocInfo,
680 ISD::ArgFlagsTy &ArgFlags,
681 CCState &State) {
682 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
683 State);
684}
685
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000686/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
687/// given CallingConvention value.
688CCAssignFn *ARMTargetLowering::CCAssignFnForNode(unsigned CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000689 bool Return,
690 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000691 switch (CC) {
692 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000693 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000694 case CallingConv::C:
695 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000696 // Use target triple & subtarget features to do actual dispatch.
697 if (Subtarget->isAAPCS_ABI()) {
698 if (Subtarget->hasVFP2() &&
699 FloatABIType == FloatABI::Hard && !isVarArg)
700 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
701 else
702 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
703 } else
704 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000705 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000706 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000707 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000708 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000709 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000710 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000711 }
712}
713
Dan Gohman98ca4f22009-08-05 01:29:28 +0000714/// LowerCallResult - Lower the result values of a call into the
715/// appropriate copies out of appropriate physical registers.
716SDValue
717ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
718 unsigned CallConv, bool isVarArg,
719 const SmallVectorImpl<ISD::InputArg> &Ins,
720 DebugLoc dl, SelectionDAG &DAG,
721 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000722
Bob Wilson1f595bb2009-04-17 19:07:39 +0000723 // Assign locations to each value returned by this call.
724 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000725 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000726 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000727 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000728 CCAssignFnForNode(CallConv, /* Return*/ true,
729 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000730
731 // Copy all of the result registers out of their specified physreg.
732 for (unsigned i = 0; i != RVLocs.size(); ++i) {
733 CCValAssign VA = RVLocs[i];
734
Bob Wilson80915242009-04-25 00:33:20 +0000735 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000736 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000737 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000738 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000739 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000740 Chain = Lo.getValue(1);
741 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000742 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000744 InFlag);
745 Chain = Hi.getValue(1);
746 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000748
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 if (VA.getLocVT() == MVT::v2f64) {
750 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
751 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
752 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000753
754 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000756 Chain = Lo.getValue(1);
757 InFlag = Lo.getValue(2);
758 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000759 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000760 Chain = Hi.getValue(1);
761 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000762 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
763 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
764 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000765 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000766 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000767 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
768 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000769 Chain = Val.getValue(1);
770 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000771 }
Bob Wilson80915242009-04-25 00:33:20 +0000772
773 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000774 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000775 case CCValAssign::Full: break;
776 case CCValAssign::BCvt:
777 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
778 break;
779 }
780
Dan Gohman98ca4f22009-08-05 01:29:28 +0000781 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000782 }
783
Dan Gohman98ca4f22009-08-05 01:29:28 +0000784 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000785}
786
787/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
788/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000789/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000790/// a byval function parameter.
791/// Sometimes what we are copying is the end of a larger object, the part that
792/// does not fit in registers.
793static SDValue
794CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
795 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
796 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000797 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000798 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
799 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
800}
801
Bob Wilsondee46d72009-04-17 20:35:10 +0000802/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000803SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000804ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
805 SDValue StackPtr, SDValue Arg,
806 DebugLoc dl, SelectionDAG &DAG,
807 const CCValAssign &VA,
808 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000809 unsigned LocMemOffset = VA.getLocMemOffset();
810 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
811 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
812 if (Flags.isByVal()) {
813 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
814 }
815 return DAG.getStore(Chain, dl, Arg, PtrOff,
816 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chenga8e29892007-01-19 07:51:42 +0000817}
818
Dan Gohman98ca4f22009-08-05 01:29:28 +0000819void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000820 SDValue Chain, SDValue &Arg,
821 RegsToPassVector &RegsToPass,
822 CCValAssign &VA, CCValAssign &NextVA,
823 SDValue &StackPtr,
824 SmallVector<SDValue, 8> &MemOpChains,
825 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000826
827 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000829 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
830
831 if (NextVA.isRegLoc())
832 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
833 else {
834 assert(NextVA.isMemLoc());
835 if (StackPtr.getNode() == 0)
836 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
837
Dan Gohman98ca4f22009-08-05 01:29:28 +0000838 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
839 dl, DAG, NextVA,
840 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000841 }
842}
843
Dan Gohman98ca4f22009-08-05 01:29:28 +0000844/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000845/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
846/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000847SDValue
848ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
849 unsigned CallConv, bool isVarArg,
850 bool isTailCall,
851 const SmallVectorImpl<ISD::OutputArg> &Outs,
852 const SmallVectorImpl<ISD::InputArg> &Ins,
853 DebugLoc dl, SelectionDAG &DAG,
854 SmallVectorImpl<SDValue> &InVals) {
Evan Chenga8e29892007-01-19 07:51:42 +0000855
Bob Wilson1f595bb2009-04-17 19:07:39 +0000856 // Analyze operands of the call, assigning locations to each operand.
857 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000858 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
859 *DAG.getContext());
860 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000861 CCAssignFnForNode(CallConv, /* Return*/ false,
862 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000863
Bob Wilson1f595bb2009-04-17 19:07:39 +0000864 // Get a count of how many bytes are to be pushed on the stack.
865 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000866
867 // Adjust the stack pointer for the new arguments...
868 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000869 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000870
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000872
Bob Wilson5bafff32009-06-22 23:27:02 +0000873 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000874 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000875
Bob Wilson1f595bb2009-04-17 19:07:39 +0000876 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000877 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000878 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
879 i != e;
880 ++i, ++realArgIdx) {
881 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000882 SDValue Arg = Outs[realArgIdx].Val;
883 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000884
Bob Wilson1f595bb2009-04-17 19:07:39 +0000885 // Promote the value if needed.
886 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000887 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000888 case CCValAssign::Full: break;
889 case CCValAssign::SExt:
890 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
891 break;
892 case CCValAssign::ZExt:
893 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
894 break;
895 case CCValAssign::AExt:
896 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
897 break;
898 case CCValAssign::BCvt:
899 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
900 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000901 }
902
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000903 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000904 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 if (VA.getLocVT() == MVT::v2f64) {
906 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
907 DAG.getConstant(0, MVT::i32));
908 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
909 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000910
Dan Gohman98ca4f22009-08-05 01:29:28 +0000911 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000912 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
913
914 VA = ArgLocs[++i]; // skip ahead to next loc
915 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000916 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000917 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
918 } else {
919 assert(VA.isMemLoc());
920 if (StackPtr.getNode() == 0)
921 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
922
Dan Gohman98ca4f22009-08-05 01:29:28 +0000923 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
924 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000925 }
926 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000927 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000928 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000929 }
930 } else if (VA.isRegLoc()) {
931 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
932 } else {
933 assert(VA.isMemLoc());
934 if (StackPtr.getNode() == 0)
935 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
936
Dan Gohman98ca4f22009-08-05 01:29:28 +0000937 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
938 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000939 }
Evan Chenga8e29892007-01-19 07:51:42 +0000940 }
941
942 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000943 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000944 &MemOpChains[0], MemOpChains.size());
945
946 // Build a sequence of copy-to-reg nodes chained together with token chain
947 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000948 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000949 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +0000950 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000951 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000952 InFlag = Chain.getValue(1);
953 }
954
Bill Wendling056292f2008-09-16 21:48:12 +0000955 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
956 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
957 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +0000958 bool isDirect = false;
959 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +0000960 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000961 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
962 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +0000963 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +0000964 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +0000965 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000966 getTargetMachine().getRelocationModel() != Reloc::Static;
967 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +0000968 // ARM call to a local ARM function is predicable.
969 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +0000970 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000971 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengc60e76d2007-01-30 20:37:08 +0000972 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
973 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000974 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +0000975 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000976 Callee = DAG.getLoad(getPointerTy(), dl,
977 DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000979 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000980 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000981 } else
982 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +0000983 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000984 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +0000985 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000986 getTargetMachine().getRelocationModel() != Reloc::Static;
987 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +0000988 // tBX takes a register source operand.
989 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +0000990 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Owen Anderson1d0be152009-08-13 21:58:54 +0000991 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
992 Sym, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +0000993 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000994 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +0000995 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000996 Callee = DAG.getLoad(getPointerTy(), dl,
Bob Wilson2dc4f542009-03-20 22:42:55 +0000997 DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000998 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000999 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001000 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001001 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001002 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001003 }
1004
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001005 // FIXME: handle tail calls differently.
1006 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001007 if (Subtarget->isThumb()) {
1008 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001009 CallOpc = ARMISD::CALL_NOLINK;
1010 else
1011 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1012 } else {
1013 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001014 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1015 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001016 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001017 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001018 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001019 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001020 InFlag = Chain.getValue(1);
1021 }
1022
Dan Gohman475871a2008-07-27 21:46:04 +00001023 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001024 Ops.push_back(Chain);
1025 Ops.push_back(Callee);
1026
1027 // Add argument registers to the end of the list so that they are known live
1028 // into the call.
1029 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1030 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1031 RegsToPass[i].second.getValueType()));
1032
Gabor Greifba36cb52008-08-28 21:40:38 +00001033 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001034 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001035 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001036 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001037 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001038 InFlag = Chain.getValue(1);
1039
Chris Lattnere563bbc2008-10-11 22:08:30 +00001040 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1041 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001042 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001043 InFlag = Chain.getValue(1);
1044
Bob Wilson1f595bb2009-04-17 19:07:39 +00001045 // Handle result values, copying them out of physregs into vregs that we
1046 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001047 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1048 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001049}
1050
Dan Gohman98ca4f22009-08-05 01:29:28 +00001051SDValue
1052ARMTargetLowering::LowerReturn(SDValue Chain,
1053 unsigned CallConv, bool isVarArg,
1054 const SmallVectorImpl<ISD::OutputArg> &Outs,
1055 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001056
Bob Wilsondee46d72009-04-17 20:35:10 +00001057 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001058 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001059
Bob Wilsondee46d72009-04-17 20:35:10 +00001060 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001061 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1062 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001063
Dan Gohman98ca4f22009-08-05 01:29:28 +00001064 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001065 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1066 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001067
1068 // If this is the first return lowered for this function, add
1069 // the regs to the liveout set for the function.
1070 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1071 for (unsigned i = 0; i != RVLocs.size(); ++i)
1072 if (RVLocs[i].isRegLoc())
1073 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001074 }
1075
Bob Wilson1f595bb2009-04-17 19:07:39 +00001076 SDValue Flag;
1077
1078 // Copy the result values into the output registers.
1079 for (unsigned i = 0, realRVLocIdx = 0;
1080 i != RVLocs.size();
1081 ++i, ++realRVLocIdx) {
1082 CCValAssign &VA = RVLocs[i];
1083 assert(VA.isRegLoc() && "Can only return in registers!");
1084
Dan Gohman98ca4f22009-08-05 01:29:28 +00001085 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001086
1087 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001088 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001089 case CCValAssign::Full: break;
1090 case CCValAssign::BCvt:
1091 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1092 break;
1093 }
1094
Bob Wilson1f595bb2009-04-17 19:07:39 +00001095 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001096 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001097 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001098 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1099 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001100 SDValue HalfGPRs = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001101 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001102
1103 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1104 Flag = Chain.getValue(1);
1105 VA = RVLocs[++i]; // skip ahead to next loc
1106 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1107 HalfGPRs.getValue(1), Flag);
1108 Flag = Chain.getValue(1);
1109 VA = RVLocs[++i]; // skip ahead to next loc
1110
1111 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001112 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1113 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001114 }
1115 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1116 // available.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001117 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001118 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001119 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001120 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001121 VA = RVLocs[++i]; // skip ahead to next loc
1122 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1123 Flag);
1124 } else
1125 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1126
Bob Wilsondee46d72009-04-17 20:35:10 +00001127 // Guarantee that all emitted copies are
1128 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001129 Flag = Chain.getValue(1);
1130 }
1131
1132 SDValue result;
1133 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001134 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001135 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001136 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001137
1138 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001139}
1140
Bob Wilson2dc4f542009-03-20 22:42:55 +00001141// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Bob Wilsond2559bf2009-07-13 18:11:36 +00001142// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
Bill Wendling056292f2008-09-16 21:48:12 +00001143// one of the above mentioned nodes. It has to be wrapped because otherwise
1144// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1145// be used to form addressing mode. These wrapped nodes will be selected
1146// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001147static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001148 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001149 // FIXME there is no actual debug info here
1150 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001151 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001152 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001153 if (CP->isMachineConstantPoolEntry())
1154 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1155 CP->getAlignment());
1156 else
1157 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1158 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001159 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001160}
1161
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001162// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001163SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001164ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1165 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001166 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001167 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001168 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1169 ARMConstantPoolValue *CPV =
1170 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
1171 PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001172 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001174 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001175 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001176
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001178 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001179
1180 // call __tls_get_addr.
1181 ArgListTy Args;
1182 ArgListEntry Entry;
1183 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001184 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001185 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001186 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001187 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001188 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1189 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001190 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001191 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001192 return CallResult.first;
1193}
1194
1195// Lower ISD::GlobalTLSAddress using the "initial exec" or
1196// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001197SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001198ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001199 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001200 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001201 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001202 SDValue Offset;
1203 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001204 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001205 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001206 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001207
Chris Lattner4fb63d02009-07-15 04:12:33 +00001208 if (GV->isDeclaration()) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001209 // initial exec model
1210 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1211 ARMConstantPoolValue *CPV =
1212 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
1213 PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001214 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001215 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001216 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001217 Chain = Offset.getValue(1);
1218
Owen Anderson825b72b2009-08-11 20:47:22 +00001219 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001220 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001221
Dale Johannesen33c960f2009-02-04 20:06:27 +00001222 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001223 } else {
1224 // local exec model
1225 ARMConstantPoolValue *CPV =
1226 new ARMConstantPoolValue(GV, ARMCP::CPValue, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001227 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001228 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001229 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001230 }
1231
1232 // The address of the thread local variable is the add of the thread
1233 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001234 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001235}
1236
Dan Gohman475871a2008-07-27 21:46:04 +00001237SDValue
1238ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001239 // TODO: implement the "local dynamic" model
1240 assert(Subtarget->isTargetELF() &&
1241 "TLS not implemented for non-ELF targets");
1242 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1243 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1244 // otherwise use the "Local Exec" TLS Model
1245 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1246 return LowerToTLSGeneralDynamicModel(GA, DAG);
1247 else
1248 return LowerToTLSExecModels(GA, DAG);
1249}
1250
Dan Gohman475871a2008-07-27 21:46:04 +00001251SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001252 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001253 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001254 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001255 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1256 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1257 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001258 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001259 ARMConstantPoolValue *CPV =
1260 new ARMConstantPoolValue(GV, ARMCP::CPValue, UseGOTOFF ? "GOTOFF":"GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001261 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001262 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001263 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Dale Johannesen33c960f2009-02-04 20:06:27 +00001264 CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001265 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001266 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001267 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001268 if (!UseGOTOFF)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001269 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001270 return Result;
1271 } else {
Evan Cheng1606e8e2009-03-13 07:51:59 +00001272 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001273 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001274 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001275 }
1276}
1277
Evan Chenga8e29892007-01-19 07:51:42 +00001278/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol
Evan Cheng97c9bb52007-05-04 00:26:58 +00001279/// even in non-static mode.
1280static bool GVIsIndirectSymbol(GlobalValue *GV, Reloc::Model RelocM) {
Evan Chengae94e592008-12-05 01:06:39 +00001281 // If symbol visibility is hidden, the extra load is not needed if
1282 // the symbol is definitely defined in the current translation unit.
Chris Lattner4fb63d02009-07-15 04:12:33 +00001283 bool isDecl = GV->isDeclaration() || GV->hasAvailableExternallyLinkage();
Evan Chengae94e592008-12-05 01:06:39 +00001284 if (GV->hasHiddenVisibility() && (!isDecl && !GV->hasCommonLinkage()))
1285 return false;
Duncan Sands667d4b82009-03-07 15:45:40 +00001286 return RelocM != Reloc::Static && (isDecl || GV->isWeakForLinker());
Evan Chenga8e29892007-01-19 07:51:42 +00001287}
1288
Dan Gohman475871a2008-07-27 21:46:04 +00001289SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001290 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001291 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001292 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001293 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1294 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng97c9bb52007-05-04 00:26:58 +00001295 bool IsIndirect = GVIsIndirectSymbol(GV, RelocM);
Dan Gohman475871a2008-07-27 21:46:04 +00001296 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001297 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001298 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001299 else {
1300 unsigned PCAdj = (RelocM != Reloc::PIC_)
1301 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Chengc60e76d2007-01-30 20:37:08 +00001302 ARMCP::ARMCPKind Kind = IsIndirect ? ARMCP::CPNonLazyPtr
1303 : ARMCP::CPValue;
Evan Chenga8e29892007-01-19 07:51:42 +00001304 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +00001305 Kind, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001306 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001307 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001308 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001309
Dale Johannesen33c960f2009-02-04 20:06:27 +00001310 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001311 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001312
1313 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001314 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001315 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001316 }
1317 if (IsIndirect)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001318 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001319
1320 return Result;
1321}
1322
Dan Gohman475871a2008-07-27 21:46:04 +00001323SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001324 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001325 assert(Subtarget->isTargetELF() &&
1326 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Owen Andersone50ed302009-08-10 22:56:29 +00001327 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001328 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001329 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001330 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1331 "_GLOBAL_OFFSET_TABLE_",
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001332 ARMPCLabelIndex,
1333 ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001334 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001335 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001336 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001337 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001338 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001339}
1340
Bob Wilsona599bff2009-08-04 00:36:16 +00001341static SDValue LowerNeonVLDIntrinsic(SDValue Op, SelectionDAG &DAG,
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001342 unsigned Opcode) {
Bob Wilsona599bff2009-08-04 00:36:16 +00001343 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001344 EVT VT = Node->getValueType(0);
Bob Wilsona599bff2009-08-04 00:36:16 +00001345 DebugLoc dl = Op.getDebugLoc();
1346
1347 if (!VT.is64BitVector())
1348 return SDValue(); // unimplemented
1349
1350 SDValue Ops[] = { Node->getOperand(0),
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001351 Node->getOperand(2) };
1352 return DAG.getNode(Opcode, dl, Node->getVTList(), Ops, 2);
Bob Wilsona599bff2009-08-04 00:36:16 +00001353}
1354
Bob Wilsonb36ec862009-08-06 18:47:44 +00001355static SDValue LowerNeonVSTIntrinsic(SDValue Op, SelectionDAG &DAG,
1356 unsigned Opcode, unsigned NumVecs) {
1357 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001358 EVT VT = Node->getOperand(3).getValueType();
Bob Wilsonb36ec862009-08-06 18:47:44 +00001359 DebugLoc dl = Op.getDebugLoc();
1360
1361 if (!VT.is64BitVector())
1362 return SDValue(); // unimplemented
1363
1364 SmallVector<SDValue, 6> Ops;
1365 Ops.push_back(Node->getOperand(0));
1366 Ops.push_back(Node->getOperand(2));
1367 for (unsigned N = 0; N < NumVecs; ++N)
1368 Ops.push_back(Node->getOperand(N + 3));
Owen Anderson825b72b2009-08-11 20:47:22 +00001369 return DAG.getNode(Opcode, dl, MVT::Other, Ops.data(), Ops.size());
Bob Wilsonb36ec862009-08-06 18:47:44 +00001370}
1371
Bob Wilsona599bff2009-08-04 00:36:16 +00001372SDValue
1373ARMTargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) {
1374 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1375 switch (IntNo) {
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001376 case Intrinsic::arm_neon_vld2:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001377 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD2D);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001378 case Intrinsic::arm_neon_vld3:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001379 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD3D);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001380 case Intrinsic::arm_neon_vld4:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001381 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD4D);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001382 case Intrinsic::arm_neon_vst2:
Bob Wilsonb36ec862009-08-06 18:47:44 +00001383 return LowerNeonVSTIntrinsic(Op, DAG, ARMISD::VST2D, 2);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001384 case Intrinsic::arm_neon_vst3:
Bob Wilsonb36ec862009-08-06 18:47:44 +00001385 return LowerNeonVSTIntrinsic(Op, DAG, ARMISD::VST3D, 3);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001386 case Intrinsic::arm_neon_vst4:
Bob Wilsonb36ec862009-08-06 18:47:44 +00001387 return LowerNeonVSTIntrinsic(Op, DAG, ARMISD::VST4D, 4);
Bob Wilsona599bff2009-08-04 00:36:16 +00001388 default: return SDValue(); // Don't custom lower most intrinsics.
1389 }
1390}
1391
Jim Grosbach0e0da732009-05-12 23:59:14 +00001392SDValue
1393ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001394 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001395 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001396 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001397 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001398 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001399 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001400 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1401 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001402 case Intrinsic::eh_sjlj_lsda: {
1403 // blah. horrible, horrible hack with the forced magic name.
1404 // really need to clean this up. It belongs in the target-independent
1405 // layer somehow that doesn't require the coupling with the asm
1406 // printer.
1407 MachineFunction &MF = DAG.getMachineFunction();
1408 EVT PtrVT = getPointerTy();
1409 DebugLoc dl = Op.getDebugLoc();
1410 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1411 SDValue CPAddr;
1412 unsigned PCAdj = (RelocM != Reloc::PIC_)
1413 ? 0 : (Subtarget->isThumb() ? 4 : 8);
1414 ARMCP::ARMCPKind Kind = ARMCP::CPValue;
1415 // Save off the LSDA name for the AsmPrinter to use when it's time
1416 // to emit the table
1417 std::string LSDAName = "L_lsda_";
1418 LSDAName += MF.getFunction()->getName();
1419 ARMConstantPoolValue *CPV =
Owen Anderson1d0be152009-08-13 21:58:54 +00001420 new ARMConstantPoolValue(*DAG.getContext(), LSDAName.c_str(),
1421 ARMPCLabelIndex, Kind, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001422 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001423 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001424 SDValue Result =
1425 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
1426 SDValue Chain = Result.getValue(1);
1427
1428 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001429 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001430 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1431 }
1432 return Result;
1433 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001434 case Intrinsic::eh_sjlj_setjmp:
Owen Anderson825b72b2009-08-11 20:47:22 +00001435 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1));
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001436 }
1437}
1438
Dan Gohman475871a2008-07-27 21:46:04 +00001439static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001440 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001441 // vastart just stores the address of the VarArgsFrameIndex slot into the
1442 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001443 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001444 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001445 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001446 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001447 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001448}
1449
Dan Gohman475871a2008-07-27 21:46:04 +00001450SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001451ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1452 SDNode *Node = Op.getNode();
1453 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001454 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001455 SDValue Chain = Op.getOperand(0);
1456 SDValue Size = Op.getOperand(1);
1457 SDValue Align = Op.getOperand(2);
1458
1459 // Chain the dynamic stack allocation so that it doesn't modify the stack
1460 // pointer when other instructions are using the stack.
1461 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1462
1463 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1464 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1465 if (AlignVal > StackAlign)
1466 // Do this now since selection pass cannot introduce new target
1467 // independent node.
1468 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1469
1470 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1471 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1472 // do even more horrible hack later.
1473 MachineFunction &MF = DAG.getMachineFunction();
1474 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1475 if (AFI->isThumb1OnlyFunction()) {
1476 bool Negate = true;
1477 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1478 if (C) {
1479 uint32_t Val = C->getZExtValue();
1480 if (Val <= 508 && ((Val & 3) == 0))
1481 Negate = false;
1482 }
1483 if (Negate)
1484 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1485 }
1486
Owen Anderson825b72b2009-08-11 20:47:22 +00001487 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001488 SDValue Ops1[] = { Chain, Size, Align };
1489 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1490 Chain = Res.getValue(1);
1491 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1492 DAG.getIntPtrConstant(0, true), SDValue());
1493 SDValue Ops2[] = { Res, Chain };
1494 return DAG.getMergeValues(Ops2, 2, dl);
1495}
1496
1497SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001498ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1499 SDValue &Root, SelectionDAG &DAG,
1500 DebugLoc dl) {
1501 MachineFunction &MF = DAG.getMachineFunction();
1502 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1503
1504 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001505 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001506 RC = ARM::tGPRRegisterClass;
1507 else
1508 RC = ARM::GPRRegisterClass;
1509
1510 // Transform the arguments stored in physical registers into virtual ones.
1511 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001512 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001513
1514 SDValue ArgValue2;
1515 if (NextVA.isMemLoc()) {
1516 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1517 MachineFrameInfo *MFI = MF.getFrameInfo();
1518 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset());
1519
1520 // Create load node to retrieve arguments from the stack.
1521 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00001522 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN, NULL, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001523 } else {
1524 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001525 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001526 }
1527
Owen Anderson825b72b2009-08-11 20:47:22 +00001528 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001529}
1530
1531SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001532ARMTargetLowering::LowerFormalArguments(SDValue Chain,
1533 unsigned CallConv, bool isVarArg,
1534 const SmallVectorImpl<ISD::InputArg>
1535 &Ins,
1536 DebugLoc dl, SelectionDAG &DAG,
1537 SmallVectorImpl<SDValue> &InVals) {
1538
Bob Wilson1f595bb2009-04-17 19:07:39 +00001539 MachineFunction &MF = DAG.getMachineFunction();
1540 MachineFrameInfo *MFI = MF.getFrameInfo();
1541
Bob Wilson1f595bb2009-04-17 19:07:39 +00001542 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1543
1544 // Assign locations to all of the incoming arguments.
1545 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001546 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1547 *DAG.getContext());
1548 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001549 CCAssignFnForNode(CallConv, /* Return*/ false,
1550 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001551
1552 SmallVector<SDValue, 16> ArgValues;
1553
1554 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1555 CCValAssign &VA = ArgLocs[i];
1556
Bob Wilsondee46d72009-04-17 20:35:10 +00001557 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001558 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001559 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001560
Bob Wilson5bafff32009-06-22 23:27:02 +00001561 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001562 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001563 // f64 and vector types are split up into multiple registers or
1564 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001565 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001566
Owen Anderson825b72b2009-08-11 20:47:22 +00001567 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001568 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001569 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001570 VA = ArgLocs[++i]; // skip ahead to next loc
1571 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001572 Chain, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001573 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1574 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001575 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001576 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001577 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1578 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001579 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001580
Bob Wilson5bafff32009-06-22 23:27:02 +00001581 } else {
1582 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001583
Owen Anderson825b72b2009-08-11 20:47:22 +00001584 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001585 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001586 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001587 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001588 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001589 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001591 RC = (AFI->isThumb1OnlyFunction() ?
1592 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001593 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001594 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001595
1596 // Transform the arguments in physical registers into virtual ones.
1597 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001598 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001599 }
1600
1601 // If this is an 8 or 16-bit value, it is really passed promoted
1602 // to 32 bits. Insert an assert[sz]ext to capture this, then
1603 // truncate to the right size.
1604 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001605 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001606 case CCValAssign::Full: break;
1607 case CCValAssign::BCvt:
1608 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1609 break;
1610 case CCValAssign::SExt:
1611 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1612 DAG.getValueType(VA.getValVT()));
1613 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1614 break;
1615 case CCValAssign::ZExt:
1616 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1617 DAG.getValueType(VA.getValVT()));
1618 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1619 break;
1620 }
1621
Dan Gohman98ca4f22009-08-05 01:29:28 +00001622 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001623
1624 } else { // VA.isRegLoc()
1625
1626 // sanity check
1627 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001628 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001629
1630 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1631 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset());
1632
Bob Wilsondee46d72009-04-17 20:35:10 +00001633 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001634 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001635 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001636 }
1637 }
1638
1639 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001640 if (isVarArg) {
1641 static const unsigned GPRArgRegs[] = {
1642 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1643 };
1644
Bob Wilsondee46d72009-04-17 20:35:10 +00001645 unsigned NumGPRs = CCInfo.getFirstUnallocated
1646 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001647
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001648 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1649 unsigned VARegSize = (4 - NumGPRs) * 4;
1650 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001651 unsigned ArgOffset = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001652 if (VARegSaveSize) {
1653 // If this function is vararg, store any remaining integer argument regs
1654 // to their spots on the stack so that they may be loaded by deferencing
1655 // the result of va_next.
1656 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001657 ArgOffset = CCInfo.getNextStackOffset();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001658 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1659 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001660 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001661
Dan Gohman475871a2008-07-27 21:46:04 +00001662 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001663 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001664 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001665 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001666 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001667 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001668 RC = ARM::GPRRegisterClass;
1669
Bob Wilson998e1252009-04-20 18:36:57 +00001670 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001672 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001673 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001674 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001675 DAG.getConstant(4, getPointerTy()));
1676 }
1677 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001678 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001679 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001680 } else
1681 // This will point to the next argument passed via stack.
1682 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1683 }
1684
Dan Gohman98ca4f22009-08-05 01:29:28 +00001685 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001686}
1687
1688/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001689static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001690 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001691 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001692 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001693 // Maybe this has already been legalized into the constant pool?
1694 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001695 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001696 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1697 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001698 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001699 }
1700 }
1701 return false;
1702}
1703
David Goodwinf1daf7d2009-07-08 23:10:31 +00001704static bool isLegalCmpImmediate(unsigned C, bool isThumb1Only) {
1705 return ( isThumb1Only && (C & ~255U) == 0) ||
1706 (!isThumb1Only && ARM_AM::getSOImmVal(C) != -1);
Evan Chenga8e29892007-01-19 07:51:42 +00001707}
1708
1709/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1710/// the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001711static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
David Goodwinf1daf7d2009-07-08 23:10:31 +00001712 SDValue &ARMCC, SelectionDAG &DAG, bool isThumb1Only,
Dale Johannesende064702009-02-06 21:50:26 +00001713 DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001714 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001715 unsigned C = RHSC->getZExtValue();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001716 if (!isLegalCmpImmediate(C, isThumb1Only)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001717 // Constant does not fit, try adjusting it by one?
1718 switch (CC) {
1719 default: break;
1720 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001721 case ISD::SETGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001722 if (isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001723 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001724 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001725 }
1726 break;
1727 case ISD::SETULT:
1728 case ISD::SETUGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001729 if (C > 0 && isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001730 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001731 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001732 }
1733 break;
1734 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001735 case ISD::SETGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001736 if (isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001737 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001738 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001739 }
1740 break;
1741 case ISD::SETULE:
1742 case ISD::SETUGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001743 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001744 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001745 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001746 }
1747 break;
1748 }
1749 }
1750 }
1751
1752 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001753 ARMISD::NodeType CompareType;
1754 switch (CondCode) {
1755 default:
1756 CompareType = ARMISD::CMP;
1757 break;
1758 case ARMCC::EQ:
1759 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001760 // Uses only Z Flag
1761 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001762 break;
1763 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001764 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1765 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001766}
1767
1768/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001769static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001770 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001771 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001772 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001773 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001774 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001775 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1776 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001777}
1778
Dan Gohman475871a2008-07-27 21:46:04 +00001779static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001780 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001781 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001782 SDValue LHS = Op.getOperand(0);
1783 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001784 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001785 SDValue TrueVal = Op.getOperand(2);
1786 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001787 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001788
Owen Anderson825b72b2009-08-11 20:47:22 +00001789 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001790 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001791 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001792 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Dale Johannesende064702009-02-06 21:50:26 +00001793 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001794 }
1795
1796 ARMCC::CondCodes CondCode, CondCode2;
1797 if (FPCCToARMCC(CC, CondCode, CondCode2))
1798 std::swap(TrueVal, FalseVal);
1799
Owen Anderson825b72b2009-08-11 20:47:22 +00001800 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1801 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001802 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1803 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001804 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001805 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001806 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001807 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001808 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001809 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001810 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001811 }
1812 return Result;
1813}
1814
Dan Gohman475871a2008-07-27 21:46:04 +00001815static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001816 const ARMSubtarget *ST) {
Dan Gohman475871a2008-07-27 21:46:04 +00001817 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001818 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001819 SDValue LHS = Op.getOperand(2);
1820 SDValue RHS = Op.getOperand(3);
1821 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001822 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001823
Owen Anderson825b72b2009-08-11 20:47:22 +00001824 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001825 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001826 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001827 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001828 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001829 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001830 }
1831
Owen Anderson825b72b2009-08-11 20:47:22 +00001832 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001833 ARMCC::CondCodes CondCode, CondCode2;
1834 if (FPCCToARMCC(CC, CondCode, CondCode2))
1835 // Swap the LHS/RHS of the comparison if needed.
1836 std::swap(LHS, RHS);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001837
Dale Johannesende064702009-02-06 21:50:26 +00001838 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001839 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1840 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1841 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001842 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001843 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001844 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001845 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001846 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001847 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001848 }
1849 return Res;
1850}
1851
Dan Gohman475871a2008-07-27 21:46:04 +00001852SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1853 SDValue Chain = Op.getOperand(0);
1854 SDValue Table = Op.getOperand(1);
1855 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001856 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001857
Owen Andersone50ed302009-08-10 22:56:29 +00001858 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001859 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1860 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001861 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001862 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001863 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001864 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1865 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001866 if (Subtarget->isThumb2()) {
1867 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1868 // which does another jump to the destination. This also makes it easier
1869 // to translate it to TBB / TBH later.
1870 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001872 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001873 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001874 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001875 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr, NULL, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001876 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001877 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001878 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001879 } else {
1880 Addr = DAG.getLoad(PTy, dl, Chain, Addr, NULL, 0);
1881 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001882 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001883 }
Evan Chenga8e29892007-01-19 07:51:42 +00001884}
1885
Dan Gohman475871a2008-07-27 21:46:04 +00001886static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001887 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001888 unsigned Opc =
1889 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Owen Anderson825b72b2009-08-11 20:47:22 +00001890 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1891 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001892}
1893
Dan Gohman475871a2008-07-27 21:46:04 +00001894static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001895 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001896 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001897 unsigned Opc =
1898 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1899
Owen Anderson825b72b2009-08-11 20:47:22 +00001900 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
Dale Johannesende064702009-02-06 21:50:26 +00001901 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001902}
1903
Dan Gohman475871a2008-07-27 21:46:04 +00001904static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001905 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001906 SDValue Tmp0 = Op.getOperand(0);
1907 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001908 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001909 EVT VT = Op.getValueType();
1910 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001911 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1912 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001913 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1914 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001915 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001916}
1917
Jim Grosbach0e0da732009-05-12 23:59:14 +00001918SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1919 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1920 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00001921 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001922 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
1923 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00001924 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00001925 ? ARM::R7 : ARM::R11;
1926 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1927 while (Depth--)
1928 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
1929 return FrameAddr;
1930}
1931
Dan Gohman475871a2008-07-27 21:46:04 +00001932SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00001933ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00001934 SDValue Chain,
1935 SDValue Dst, SDValue Src,
1936 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001937 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001938 const Value *DstSV, uint64_t DstSVOff,
1939 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001940 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001941 // This requires 4-byte alignment.
1942 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001943 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001944 // This requires the copy size to be a constant, preferrably
1945 // within a subtarget-specific limit.
1946 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
1947 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00001948 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001949 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001950 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00001951 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001952
1953 unsigned BytesLeft = SizeVal & 3;
1954 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001955 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001956 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001957 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001958 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001959 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00001960 SDValue TFOps[MAX_LOADS_IN_LDM];
1961 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00001962 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001963
Evan Cheng4102eb52007-10-22 22:11:27 +00001964 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1965 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001966 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001967 while (EmittedNumMemOps < NumMemOps) {
1968 for (i = 0;
1969 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001970 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00001971 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
1972 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001973 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001974 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001975 SrcOff += VTSize;
1976 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001977 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001978
Evan Cheng4102eb52007-10-22 22:11:27 +00001979 for (i = 0;
1980 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001981 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00001982 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
1983 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001984 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001985 DstOff += VTSize;
1986 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001987 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00001988
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001989 EmittedNumMemOps += i;
1990 }
1991
Bob Wilson2dc4f542009-03-20 22:42:55 +00001992 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00001993 return Chain;
1994
1995 // Issue loads / stores for the trailing (1 - 3) bytes.
1996 unsigned BytesLeftSave = BytesLeft;
1997 i = 0;
1998 while (BytesLeft) {
1999 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002000 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002001 VTSize = 2;
2002 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002003 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002004 VTSize = 1;
2005 }
2006
Dale Johannesen0f502f62009-02-03 22:26:09 +00002007 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002008 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2009 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002010 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002011 TFOps[i] = Loads[i].getValue(1);
2012 ++i;
2013 SrcOff += VTSize;
2014 BytesLeft -= VTSize;
2015 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002016 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002017
2018 i = 0;
2019 BytesLeft = BytesLeftSave;
2020 while (BytesLeft) {
2021 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002023 VTSize = 2;
2024 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002025 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002026 VTSize = 1;
2027 }
2028
Dale Johannesen0f502f62009-02-03 22:26:09 +00002029 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002030 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2031 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002032 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002033 ++i;
2034 DstOff += VTSize;
2035 BytesLeft -= VTSize;
2036 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002037 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002038}
2039
Duncan Sands1607f052008-12-01 11:39:25 +00002040static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002041 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00002042 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002043 if (N->getValueType(0) == MVT::f64) {
Evan Chengc7c77292008-11-04 19:57:48 +00002044 // Turn i64->f64 into FMDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002045 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2046 DAG.getConstant(0, MVT::i32));
2047 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2048 DAG.getConstant(1, MVT::i32));
2049 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002050 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002051
Evan Chengc7c77292008-11-04 19:57:48 +00002052 // Turn f64->i64 into FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002053 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002054 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002055
Chris Lattner27a6c732007-11-24 07:07:01 +00002056 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002057 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002058}
2059
Bob Wilson5bafff32009-06-22 23:27:02 +00002060/// getZeroVector - Returns a vector of specified type with all zero elements.
2061///
Owen Andersone50ed302009-08-10 22:56:29 +00002062static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002063 assert(VT.isVector() && "Expected a vector type");
2064
2065 // Zero vectors are used to represent vector negation and in those cases
2066 // will be implemented with the NEON VNEG instruction. However, VNEG does
2067 // not support i64 elements, so sometimes the zero vectors will need to be
2068 // explicitly constructed. For those cases, and potentially other uses in
2069 // the future, always build zero vectors as <4 x i32> or <2 x i32> bitcasted
2070 // to their dest type. This ensures they get CSE'd.
2071 SDValue Vec;
Owen Anderson825b72b2009-08-11 20:47:22 +00002072 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002073 if (VT.getSizeInBits() == 64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002074 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002075 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002076 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002077
2078 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2079}
2080
2081/// getOnesVector - Returns a vector of specified type with all bits set.
2082///
Owen Andersone50ed302009-08-10 22:56:29 +00002083static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002084 assert(VT.isVector() && "Expected a vector type");
2085
2086 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2087 // type. This ensures they get CSE'd.
2088 SDValue Vec;
Owen Anderson825b72b2009-08-11 20:47:22 +00002089 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002090 if (VT.getSizeInBits() == 64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002092 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002093 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002094
2095 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2096}
2097
2098static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2099 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002100 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002101 DebugLoc dl = N->getDebugLoc();
2102
2103 // Lower vector shifts on NEON to use VSHL.
2104 if (VT.isVector()) {
2105 assert(ST->hasNEON() && "unexpected vector shift");
2106
2107 // Left shifts translate directly to the vshiftu intrinsic.
2108 if (N->getOpcode() == ISD::SHL)
2109 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002110 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002111 N->getOperand(0), N->getOperand(1));
2112
2113 assert((N->getOpcode() == ISD::SRA ||
2114 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2115
2116 // NEON uses the same intrinsics for both left and right shifts. For
2117 // right shifts, the shift amounts are negative, so negate the vector of
2118 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002119 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002120 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2121 getZeroVector(ShiftVT, DAG, dl),
2122 N->getOperand(1));
2123 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2124 Intrinsic::arm_neon_vshifts :
2125 Intrinsic::arm_neon_vshiftu);
2126 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002127 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002128 N->getOperand(0), NegatedCount);
2129 }
2130
Owen Anderson825b72b2009-08-11 20:47:22 +00002131 assert(VT == MVT::i64 &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002132 (N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
2133 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002134
Chris Lattner27a6c732007-11-24 07:07:01 +00002135 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2136 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002137 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002138 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002139
Chris Lattner27a6c732007-11-24 07:07:01 +00002140 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002141 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002142
Chris Lattner27a6c732007-11-24 07:07:01 +00002143 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002144 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2145 DAG.getConstant(0, MVT::i32));
2146 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2147 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002148
Chris Lattner27a6c732007-11-24 07:07:01 +00002149 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2150 // captures the result into a carry flag.
2151 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002152 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002153
Chris Lattner27a6c732007-11-24 07:07:01 +00002154 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002155 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002156
Chris Lattner27a6c732007-11-24 07:07:01 +00002157 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002158 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002159}
2160
Bob Wilson5bafff32009-06-22 23:27:02 +00002161static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2162 SDValue TmpOp0, TmpOp1;
2163 bool Invert = false;
2164 bool Swap = false;
2165 unsigned Opc = 0;
2166
2167 SDValue Op0 = Op.getOperand(0);
2168 SDValue Op1 = Op.getOperand(1);
2169 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002170 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002171 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2172 DebugLoc dl = Op.getDebugLoc();
2173
2174 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2175 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002176 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002177 case ISD::SETUNE:
2178 case ISD::SETNE: Invert = true; // Fallthrough
2179 case ISD::SETOEQ:
2180 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2181 case ISD::SETOLT:
2182 case ISD::SETLT: Swap = true; // Fallthrough
2183 case ISD::SETOGT:
2184 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2185 case ISD::SETOLE:
2186 case ISD::SETLE: Swap = true; // Fallthrough
2187 case ISD::SETOGE:
2188 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2189 case ISD::SETUGE: Swap = true; // Fallthrough
2190 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2191 case ISD::SETUGT: Swap = true; // Fallthrough
2192 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2193 case ISD::SETUEQ: Invert = true; // Fallthrough
2194 case ISD::SETONE:
2195 // Expand this to (OLT | OGT).
2196 TmpOp0 = Op0;
2197 TmpOp1 = Op1;
2198 Opc = ISD::OR;
2199 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2200 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2201 break;
2202 case ISD::SETUO: Invert = true; // Fallthrough
2203 case ISD::SETO:
2204 // Expand this to (OLT | OGE).
2205 TmpOp0 = Op0;
2206 TmpOp1 = Op1;
2207 Opc = ISD::OR;
2208 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2209 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2210 break;
2211 }
2212 } else {
2213 // Integer comparisons.
2214 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002215 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002216 case ISD::SETNE: Invert = true;
2217 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2218 case ISD::SETLT: Swap = true;
2219 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2220 case ISD::SETLE: Swap = true;
2221 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2222 case ISD::SETULT: Swap = true;
2223 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2224 case ISD::SETULE: Swap = true;
2225 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2226 }
2227
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002228 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002229 if (Opc == ARMISD::VCEQ) {
2230
2231 SDValue AndOp;
2232 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2233 AndOp = Op0;
2234 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2235 AndOp = Op1;
2236
2237 // Ignore bitconvert.
2238 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2239 AndOp = AndOp.getOperand(0);
2240
2241 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2242 Opc = ARMISD::VTST;
2243 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2244 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2245 Invert = !Invert;
2246 }
2247 }
2248 }
2249
2250 if (Swap)
2251 std::swap(Op0, Op1);
2252
2253 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2254
2255 if (Invert)
2256 Result = DAG.getNOT(dl, Result, VT);
2257
2258 return Result;
2259}
2260
2261/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2262/// VMOV instruction, and if so, return the constant being splatted.
2263static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2264 unsigned SplatBitSize, SelectionDAG &DAG) {
2265 switch (SplatBitSize) {
2266 case 8:
2267 // Any 1-byte value is OK.
2268 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002269 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002270
2271 case 16:
2272 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2273 if ((SplatBits & ~0xff) == 0 ||
2274 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002275 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002276 break;
2277
2278 case 32:
2279 // NEON's 32-bit VMOV supports splat values where:
2280 // * only one byte is nonzero, or
2281 // * the least significant byte is 0xff and the second byte is nonzero, or
2282 // * the least significant 2 bytes are 0xff and the third is nonzero.
2283 if ((SplatBits & ~0xff) == 0 ||
2284 (SplatBits & ~0xff00) == 0 ||
2285 (SplatBits & ~0xff0000) == 0 ||
2286 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002287 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002288
2289 if ((SplatBits & ~0xffff) == 0 &&
2290 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002291 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002292
2293 if ((SplatBits & ~0xffffff) == 0 &&
2294 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002295 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002296
2297 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2298 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2299 // VMOV.I32. A (very) minor optimization would be to replicate the value
2300 // and fall through here to test for a valid 64-bit splat. But, then the
2301 // caller would also need to check and handle the change in size.
2302 break;
2303
2304 case 64: {
2305 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2306 uint64_t BitMask = 0xff;
2307 uint64_t Val = 0;
2308 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2309 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2310 Val |= BitMask;
2311 else if ((SplatBits & BitMask) != 0)
2312 return SDValue();
2313 BitMask <<= 8;
2314 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002315 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002316 }
2317
2318 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002319 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002320 break;
2321 }
2322
2323 return SDValue();
2324}
2325
2326/// getVMOVImm - If this is a build_vector of constants which can be
2327/// formed by using a VMOV instruction of the specified element size,
2328/// return the constant being splatted. The ByteSize field indicates the
2329/// number of bytes of each element [1248].
2330SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2331 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2332 APInt SplatBits, SplatUndef;
2333 unsigned SplatBitSize;
2334 bool HasAnyUndefs;
2335 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2336 HasAnyUndefs, ByteSize * 8))
2337 return SDValue();
2338
2339 if (SplatBitSize > ByteSize * 8)
2340 return SDValue();
2341
2342 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2343 SplatBitSize, DAG);
2344}
2345
Bob Wilson8bb9e482009-07-26 00:39:34 +00002346/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2347/// instruction with the specified blocksize. (The order of the elements
2348/// within each block of the vector is reversed.)
Bob Wilsond8e17572009-08-12 22:31:50 +00002349static bool isVREVMask(ShuffleVectorSDNode *N, unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002350 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2351 "Only possible block sizes for VREV are: 16, 32, 64");
2352
Owen Andersone50ed302009-08-10 22:56:29 +00002353 EVT VT = N->getValueType(0);
Bob Wilson8bb9e482009-07-26 00:39:34 +00002354 unsigned NumElts = VT.getVectorNumElements();
2355 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2356 unsigned BlockElts = N->getMaskElt(0) + 1;
2357
2358 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2359 return false;
2360
2361 for (unsigned i = 0; i < NumElts; ++i) {
2362 if ((unsigned) N->getMaskElt(i) !=
2363 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2364 return false;
2365 }
2366
2367 return true;
2368}
2369
Owen Andersone50ed302009-08-10 22:56:29 +00002370static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002371 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002372 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002373 if (ConstVal->isNullValue())
2374 return getZeroVector(VT, DAG, dl);
2375 if (ConstVal->isAllOnesValue())
2376 return getOnesVector(VT, DAG, dl);
2377
Owen Andersone50ed302009-08-10 22:56:29 +00002378 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002379 if (VT.is64BitVector()) {
2380 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002381 case 8: CanonicalVT = MVT::v8i8; break;
2382 case 16: CanonicalVT = MVT::v4i16; break;
2383 case 32: CanonicalVT = MVT::v2i32; break;
2384 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002385 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002386 }
2387 } else {
2388 assert(VT.is128BitVector() && "unknown splat vector size");
2389 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002390 case 8: CanonicalVT = MVT::v16i8; break;
2391 case 16: CanonicalVT = MVT::v8i16; break;
2392 case 32: CanonicalVT = MVT::v4i32; break;
2393 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002394 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002395 }
2396 }
2397
2398 // Build a canonical splat for this value.
2399 SmallVector<SDValue, 8> Ops;
2400 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2401 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2402 Ops.size());
2403 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2404}
2405
2406// If this is a case we can't handle, return null and let the default
2407// expansion code take care of it.
2408static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002409 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002410 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002411 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002412
2413 APInt SplatBits, SplatUndef;
2414 unsigned SplatBitSize;
2415 bool HasAnyUndefs;
2416 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
2417 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2418 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2419 if (Val.getNode())
Bob Wilsoncf661e22009-07-30 00:31:25 +00002420 return BuildSplat(Val, VT, DAG, dl);
2421 }
2422
2423 // If there are only 2 elements in a 128-bit vector, insert them into an
2424 // undef vector. This handles the common case for 128-bit vector argument
2425 // passing, where the insertions should be translated to subreg accesses
2426 // with no real instructions.
2427 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2428 SDValue Val = DAG.getUNDEF(VT);
2429 SDValue Op0 = Op.getOperand(0);
2430 SDValue Op1 = Op.getOperand(1);
2431 if (Op0.getOpcode() != ISD::UNDEF)
2432 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2433 DAG.getIntPtrConstant(0));
2434 if (Op1.getOpcode() != ISD::UNDEF)
2435 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2436 DAG.getIntPtrConstant(1));
2437 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002438 }
2439
2440 return SDValue();
2441}
2442
2443static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002444 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Bob Wilsond8e17572009-08-12 22:31:50 +00002445 DebugLoc dl = Op.getDebugLoc();
2446 EVT VT = Op.getValueType();
2447
Bob Wilson28865062009-08-13 02:13:04 +00002448 // Convert shuffles that are directly supported on NEON to target-specific
2449 // DAG nodes, instead of keeping them as shuffles and matching them again
2450 // during code selection. This is more efficient and avoids the possibility
2451 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00002452 // FIXME: floating-point vectors should be canonicalized to integer vectors
2453 // of the same time so that they get CSEd properly.
Bob Wilson0ce37102009-08-14 05:08:32 +00002454 if (SVN->isSplat()) {
2455 int Lane = SVN->getSplatIndex();
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002456 SDValue Op0 = SVN->getOperand(0);
2457 if (Lane == 0 && Op0.getOpcode() == ISD::SCALAR_TO_VECTOR) {
2458 return DAG.getNode(ARMISD::VDUP, dl, VT, Op0.getOperand(0));
2459 }
2460 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, SVN->getOperand(0),
2461 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00002462 }
Bob Wilsond8e17572009-08-12 22:31:50 +00002463 if (isVREVMask(SVN, 64))
2464 return DAG.getNode(ARMISD::VREV64, dl, VT, SVN->getOperand(0));
2465 if (isVREVMask(SVN, 32))
2466 return DAG.getNode(ARMISD::VREV32, dl, VT, SVN->getOperand(0));
2467 if (isVREVMask(SVN, 16))
2468 return DAG.getNode(ARMISD::VREV16, dl, VT, SVN->getOperand(0));
2469
Bob Wilson22cac0d2009-08-14 05:16:33 +00002470 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002471}
2472
2473static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
2474 return Op;
2475}
2476
2477static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002478 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002479 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002480 assert((VT == MVT::i8 || VT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00002481 "unexpected type for custom-lowering vector extract");
2482 SDValue Vec = Op.getOperand(0);
2483 SDValue Lane = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002484 Op = DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
2485 Op = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Op, DAG.getValueType(VT));
Bob Wilson5bafff32009-06-22 23:27:02 +00002486 return DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
2487}
2488
Bob Wilsona6d65862009-08-03 20:36:38 +00002489static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
2490 // The only time a CONCAT_VECTORS operation can have legal types is when
2491 // two 64-bit vectors are concatenated to a 128-bit vector.
2492 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
2493 "unexpected CONCAT_VECTORS");
2494 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002495 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00002496 SDValue Op0 = Op.getOperand(0);
2497 SDValue Op1 = Op.getOperand(1);
2498 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002499 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2500 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00002501 DAG.getIntPtrConstant(0));
2502 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002503 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2504 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00002505 DAG.getIntPtrConstant(1));
2506 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00002507}
2508
Dan Gohman475871a2008-07-27 21:46:04 +00002509SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002510 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002511 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00002512 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002513 case ISD::GlobalAddress:
2514 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
2515 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002516 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002517 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
2518 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
2519 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00002520 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002521 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
2522 case ISD::SINT_TO_FP:
2523 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
2524 case ISD::FP_TO_SINT:
2525 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
2526 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00002527 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002528 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002529 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Bob Wilsonb36ec862009-08-06 18:47:44 +00002530 case ISD::INTRINSIC_VOID:
Bob Wilsona599bff2009-08-04 00:36:16 +00002531 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002532 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00002533 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00002534 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00002535 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00002536 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
2537 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
2538 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2539 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2540 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
2541 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00002542 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002543 }
Dan Gohman475871a2008-07-27 21:46:04 +00002544 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002545}
2546
Duncan Sands1607f052008-12-01 11:39:25 +00002547/// ReplaceNodeResults - Replace the results of node with an illegal result
2548/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00002549void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
2550 SmallVectorImpl<SDValue>&Results,
2551 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00002552 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00002553 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002554 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00002555 return;
2556 case ISD::BIT_CONVERT:
2557 Results.push_back(ExpandBIT_CONVERT(N, DAG));
2558 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00002559 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00002560 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00002561 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00002562 if (Res.getNode())
2563 Results.push_back(Res);
2564 return;
2565 }
Chris Lattner27a6c732007-11-24 07:07:01 +00002566 }
2567}
Chris Lattner27a6c732007-11-24 07:07:01 +00002568
Evan Chenga8e29892007-01-19 07:51:42 +00002569//===----------------------------------------------------------------------===//
2570// ARM Scheduler Hooks
2571//===----------------------------------------------------------------------===//
2572
2573MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00002574ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00002575 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002576 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00002577 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002578 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00002579 default:
2580 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng007ea272009-08-12 05:17:19 +00002581 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00002582 // To "insert" a SELECT_CC instruction, we actually have to insert the
2583 // diamond control-flow pattern. The incoming instruction knows the
2584 // destination vreg to set, the condition code register to branch on, the
2585 // true/false values to select between, and a branch opcode to use.
2586 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002587 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00002588 ++It;
2589
2590 // thisMBB:
2591 // ...
2592 // TrueVal = ...
2593 // cmpTY ccX, r1, r2
2594 // bCC copy1MBB
2595 // fallthrough --> copy0MBB
2596 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002597 MachineFunction *F = BB->getParent();
2598 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2599 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00002600 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00002601 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002602 F->insert(It, copy0MBB);
2603 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00002604 // Update machine-CFG edges by first adding all successors of the current
2605 // block to the new block which will contain the Phi node for the select.
2606 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2607 e = BB->succ_end(); i != e; ++i)
2608 sinkMBB->addSuccessor(*i);
2609 // Next, remove all successors of the current block, and add the true
2610 // and fallthrough blocks as its successors.
2611 while(!BB->succ_empty())
2612 BB->removeSuccessor(BB->succ_begin());
2613 BB->addSuccessor(copy0MBB);
2614 BB->addSuccessor(sinkMBB);
2615
2616 // copy0MBB:
2617 // %FalseValue = ...
2618 // # fallthrough to sinkMBB
2619 BB = copy0MBB;
2620
2621 // Update machine-CFG edges
2622 BB->addSuccessor(sinkMBB);
2623
2624 // sinkMBB:
2625 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2626 // ...
2627 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00002628 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00002629 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
2630 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2631
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002632 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00002633 return BB;
2634 }
Evan Cheng86198642009-08-07 00:34:42 +00002635
2636 case ARM::tANDsp:
2637 case ARM::tADDspr_:
2638 case ARM::tSUBspi_:
2639 case ARM::t2SUBrSPi_:
2640 case ARM::t2SUBrSPi12_:
2641 case ARM::t2SUBrSPs_: {
2642 MachineFunction *MF = BB->getParent();
2643 unsigned DstReg = MI->getOperand(0).getReg();
2644 unsigned SrcReg = MI->getOperand(1).getReg();
2645 bool DstIsDead = MI->getOperand(0).isDead();
2646 bool SrcIsKill = MI->getOperand(1).isKill();
2647
2648 if (SrcReg != ARM::SP) {
2649 // Copy the source to SP from virtual register.
2650 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
2651 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
2652 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
2653 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
2654 .addReg(SrcReg, getKillRegState(SrcIsKill));
2655 }
2656
2657 unsigned OpOpc = 0;
2658 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
2659 switch (MI->getOpcode()) {
2660 default:
2661 llvm_unreachable("Unexpected pseudo instruction!");
2662 case ARM::tANDsp:
2663 OpOpc = ARM::tAND;
2664 NeedPred = true;
2665 break;
2666 case ARM::tADDspr_:
2667 OpOpc = ARM::tADDspr;
2668 break;
2669 case ARM::tSUBspi_:
2670 OpOpc = ARM::tSUBspi;
2671 break;
2672 case ARM::t2SUBrSPi_:
2673 OpOpc = ARM::t2SUBrSPi;
2674 NeedPred = true; NeedCC = true;
2675 break;
2676 case ARM::t2SUBrSPi12_:
2677 OpOpc = ARM::t2SUBrSPi12;
2678 NeedPred = true;
2679 break;
2680 case ARM::t2SUBrSPs_:
2681 OpOpc = ARM::t2SUBrSPs;
2682 NeedPred = true; NeedCC = true; NeedOp3 = true;
2683 break;
2684 }
2685 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
2686 if (OpOpc == ARM::tAND)
2687 AddDefaultT1CC(MIB);
2688 MIB.addReg(ARM::SP);
2689 MIB.addOperand(MI->getOperand(2));
2690 if (NeedOp3)
2691 MIB.addOperand(MI->getOperand(3));
2692 if (NeedPred)
2693 AddDefaultPred(MIB);
2694 if (NeedCC)
2695 AddDefaultCC(MIB);
2696
2697 // Copy the result from SP to virtual register.
2698 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
2699 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
2700 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
2701 BuildMI(BB, dl, TII->get(CopyOpc))
2702 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
2703 .addReg(ARM::SP);
2704 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
2705 return BB;
2706 }
Evan Chenga8e29892007-01-19 07:51:42 +00002707 }
2708}
2709
2710//===----------------------------------------------------------------------===//
2711// ARM Optimization Hooks
2712//===----------------------------------------------------------------------===//
2713
Chris Lattnerd1980a52009-03-12 06:52:53 +00002714static
2715SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
2716 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00002717 SelectionDAG &DAG = DCI.DAG;
2718 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00002719 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00002720 unsigned Opc = N->getOpcode();
2721 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
2722 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
2723 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
2724 ISD::CondCode CC = ISD::SETCC_INVALID;
2725
2726 if (isSlctCC) {
2727 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
2728 } else {
2729 SDValue CCOp = Slct.getOperand(0);
2730 if (CCOp.getOpcode() == ISD::SETCC)
2731 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
2732 }
2733
2734 bool DoXform = false;
2735 bool InvCC = false;
2736 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
2737 "Bad input!");
2738
2739 if (LHS.getOpcode() == ISD::Constant &&
2740 cast<ConstantSDNode>(LHS)->isNullValue()) {
2741 DoXform = true;
2742 } else if (CC != ISD::SETCC_INVALID &&
2743 RHS.getOpcode() == ISD::Constant &&
2744 cast<ConstantSDNode>(RHS)->isNullValue()) {
2745 std::swap(LHS, RHS);
2746 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002747 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00002748 Op0.getOperand(0).getValueType();
2749 bool isInt = OpVT.isInteger();
2750 CC = ISD::getSetCCInverse(CC, isInt);
2751
2752 if (!TLI.isCondCodeLegal(CC, OpVT))
2753 return SDValue(); // Inverse operator isn't legal.
2754
2755 DoXform = true;
2756 InvCC = true;
2757 }
2758
2759 if (DoXform) {
2760 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
2761 if (isSlctCC)
2762 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
2763 Slct.getOperand(0), Slct.getOperand(1), CC);
2764 SDValue CCOp = Slct.getOperand(0);
2765 if (InvCC)
2766 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
2767 CCOp.getOperand(0), CCOp.getOperand(1), CC);
2768 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
2769 CCOp, OtherOp, Result);
2770 }
2771 return SDValue();
2772}
2773
2774/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
2775static SDValue PerformADDCombine(SDNode *N,
2776 TargetLowering::DAGCombinerInfo &DCI) {
2777 // added by evan in r37685 with no testcase.
2778 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002779
Chris Lattnerd1980a52009-03-12 06:52:53 +00002780 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
2781 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
2782 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
2783 if (Result.getNode()) return Result;
2784 }
2785 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
2786 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
2787 if (Result.getNode()) return Result;
2788 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002789
Chris Lattnerd1980a52009-03-12 06:52:53 +00002790 return SDValue();
2791}
2792
2793/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
2794static SDValue PerformSUBCombine(SDNode *N,
2795 TargetLowering::DAGCombinerInfo &DCI) {
2796 // added by evan in r37685 with no testcase.
2797 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002798
Chris Lattnerd1980a52009-03-12 06:52:53 +00002799 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
2800 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
2801 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
2802 if (Result.getNode()) return Result;
2803 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002804
Chris Lattnerd1980a52009-03-12 06:52:53 +00002805 return SDValue();
2806}
2807
2808
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002809/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002810static SDValue PerformFMRRDCombine(SDNode *N,
2811 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002812 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00002813 SDValue InDouble = N->getOperand(0);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002814 if (InDouble.getOpcode() == ARMISD::FMDRR)
2815 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00002816 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002817}
2818
Bob Wilson5bafff32009-06-22 23:27:02 +00002819/// getVShiftImm - Check if this is a valid build_vector for the immediate
2820/// operand of a vector shift operation, where all the elements of the
2821/// build_vector must have the same constant integer value.
2822static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
2823 // Ignore bit_converts.
2824 while (Op.getOpcode() == ISD::BIT_CONVERT)
2825 Op = Op.getOperand(0);
2826 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
2827 APInt SplatBits, SplatUndef;
2828 unsigned SplatBitSize;
2829 bool HasAnyUndefs;
2830 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2831 HasAnyUndefs, ElementBits) ||
2832 SplatBitSize > ElementBits)
2833 return false;
2834 Cnt = SplatBits.getSExtValue();
2835 return true;
2836}
2837
2838/// isVShiftLImm - Check if this is a valid build_vector for the immediate
2839/// operand of a vector shift left operation. That value must be in the range:
2840/// 0 <= Value < ElementBits for a left shift; or
2841/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00002842static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002843 assert(VT.isVector() && "vector shift count is not a vector type");
2844 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
2845 if (! getVShiftImm(Op, ElementBits, Cnt))
2846 return false;
2847 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
2848}
2849
2850/// isVShiftRImm - Check if this is a valid build_vector for the immediate
2851/// operand of a vector shift right operation. For a shift opcode, the value
2852/// is positive, but for an intrinsic the value count must be negative. The
2853/// absolute value must be in the range:
2854/// 1 <= |Value| <= ElementBits for a right shift; or
2855/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00002856static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00002857 int64_t &Cnt) {
2858 assert(VT.isVector() && "vector shift count is not a vector type");
2859 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
2860 if (! getVShiftImm(Op, ElementBits, Cnt))
2861 return false;
2862 if (isIntrinsic)
2863 Cnt = -Cnt;
2864 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
2865}
2866
2867/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
2868static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
2869 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
2870 switch (IntNo) {
2871 default:
2872 // Don't do anything for most intrinsics.
2873 break;
2874
2875 // Vector shifts: check for immediate versions and lower them.
2876 // Note: This is done during DAG combining instead of DAG legalizing because
2877 // the build_vectors for 64-bit vector element shift counts are generally
2878 // not legal, and it is hard to see their values after they get legalized to
2879 // loads from a constant pool.
2880 case Intrinsic::arm_neon_vshifts:
2881 case Intrinsic::arm_neon_vshiftu:
2882 case Intrinsic::arm_neon_vshiftls:
2883 case Intrinsic::arm_neon_vshiftlu:
2884 case Intrinsic::arm_neon_vshiftn:
2885 case Intrinsic::arm_neon_vrshifts:
2886 case Intrinsic::arm_neon_vrshiftu:
2887 case Intrinsic::arm_neon_vrshiftn:
2888 case Intrinsic::arm_neon_vqshifts:
2889 case Intrinsic::arm_neon_vqshiftu:
2890 case Intrinsic::arm_neon_vqshiftsu:
2891 case Intrinsic::arm_neon_vqshiftns:
2892 case Intrinsic::arm_neon_vqshiftnu:
2893 case Intrinsic::arm_neon_vqshiftnsu:
2894 case Intrinsic::arm_neon_vqrshiftns:
2895 case Intrinsic::arm_neon_vqrshiftnu:
2896 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00002897 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002898 int64_t Cnt;
2899 unsigned VShiftOpc = 0;
2900
2901 switch (IntNo) {
2902 case Intrinsic::arm_neon_vshifts:
2903 case Intrinsic::arm_neon_vshiftu:
2904 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
2905 VShiftOpc = ARMISD::VSHL;
2906 break;
2907 }
2908 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
2909 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
2910 ARMISD::VSHRs : ARMISD::VSHRu);
2911 break;
2912 }
2913 return SDValue();
2914
2915 case Intrinsic::arm_neon_vshiftls:
2916 case Intrinsic::arm_neon_vshiftlu:
2917 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
2918 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002919 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002920
2921 case Intrinsic::arm_neon_vrshifts:
2922 case Intrinsic::arm_neon_vrshiftu:
2923 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
2924 break;
2925 return SDValue();
2926
2927 case Intrinsic::arm_neon_vqshifts:
2928 case Intrinsic::arm_neon_vqshiftu:
2929 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
2930 break;
2931 return SDValue();
2932
2933 case Intrinsic::arm_neon_vqshiftsu:
2934 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
2935 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002936 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002937
2938 case Intrinsic::arm_neon_vshiftn:
2939 case Intrinsic::arm_neon_vrshiftn:
2940 case Intrinsic::arm_neon_vqshiftns:
2941 case Intrinsic::arm_neon_vqshiftnu:
2942 case Intrinsic::arm_neon_vqshiftnsu:
2943 case Intrinsic::arm_neon_vqrshiftns:
2944 case Intrinsic::arm_neon_vqrshiftnu:
2945 case Intrinsic::arm_neon_vqrshiftnsu:
2946 // Narrowing shifts require an immediate right shift.
2947 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
2948 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002949 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002950
2951 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002952 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00002953 }
2954
2955 switch (IntNo) {
2956 case Intrinsic::arm_neon_vshifts:
2957 case Intrinsic::arm_neon_vshiftu:
2958 // Opcode already set above.
2959 break;
2960 case Intrinsic::arm_neon_vshiftls:
2961 case Intrinsic::arm_neon_vshiftlu:
2962 if (Cnt == VT.getVectorElementType().getSizeInBits())
2963 VShiftOpc = ARMISD::VSHLLi;
2964 else
2965 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
2966 ARMISD::VSHLLs : ARMISD::VSHLLu);
2967 break;
2968 case Intrinsic::arm_neon_vshiftn:
2969 VShiftOpc = ARMISD::VSHRN; break;
2970 case Intrinsic::arm_neon_vrshifts:
2971 VShiftOpc = ARMISD::VRSHRs; break;
2972 case Intrinsic::arm_neon_vrshiftu:
2973 VShiftOpc = ARMISD::VRSHRu; break;
2974 case Intrinsic::arm_neon_vrshiftn:
2975 VShiftOpc = ARMISD::VRSHRN; break;
2976 case Intrinsic::arm_neon_vqshifts:
2977 VShiftOpc = ARMISD::VQSHLs; break;
2978 case Intrinsic::arm_neon_vqshiftu:
2979 VShiftOpc = ARMISD::VQSHLu; break;
2980 case Intrinsic::arm_neon_vqshiftsu:
2981 VShiftOpc = ARMISD::VQSHLsu; break;
2982 case Intrinsic::arm_neon_vqshiftns:
2983 VShiftOpc = ARMISD::VQSHRNs; break;
2984 case Intrinsic::arm_neon_vqshiftnu:
2985 VShiftOpc = ARMISD::VQSHRNu; break;
2986 case Intrinsic::arm_neon_vqshiftnsu:
2987 VShiftOpc = ARMISD::VQSHRNsu; break;
2988 case Intrinsic::arm_neon_vqrshiftns:
2989 VShiftOpc = ARMISD::VQRSHRNs; break;
2990 case Intrinsic::arm_neon_vqrshiftnu:
2991 VShiftOpc = ARMISD::VQRSHRNu; break;
2992 case Intrinsic::arm_neon_vqrshiftnsu:
2993 VShiftOpc = ARMISD::VQRSHRNsu; break;
2994 }
2995
2996 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00002997 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00002998 }
2999
3000 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003001 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003002 int64_t Cnt;
3003 unsigned VShiftOpc = 0;
3004
3005 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3006 VShiftOpc = ARMISD::VSLI;
3007 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3008 VShiftOpc = ARMISD::VSRI;
3009 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003010 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003011 }
3012
3013 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3014 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003015 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003016 }
3017
3018 case Intrinsic::arm_neon_vqrshifts:
3019 case Intrinsic::arm_neon_vqrshiftu:
3020 // No immediate versions of these to check for.
3021 break;
3022 }
3023
3024 return SDValue();
3025}
3026
3027/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3028/// lowers them. As with the vector shift intrinsics, this is done during DAG
3029/// combining instead of DAG legalizing because the build_vectors for 64-bit
3030/// vector element shift counts are generally not legal, and it is hard to see
3031/// their values after they get legalized to loads from a constant pool.
3032static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3033 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003034 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003035
3036 // Nothing to be done for scalar shifts.
3037 if (! VT.isVector())
3038 return SDValue();
3039
3040 assert(ST->hasNEON() && "unexpected vector shift");
3041 int64_t Cnt;
3042
3043 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003044 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003045
3046 case ISD::SHL:
3047 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3048 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003049 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003050 break;
3051
3052 case ISD::SRA:
3053 case ISD::SRL:
3054 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3055 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3056 ARMISD::VSHRs : ARMISD::VSHRu);
3057 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003058 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003059 }
3060 }
3061 return SDValue();
3062}
3063
3064/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3065/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3066static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3067 const ARMSubtarget *ST) {
3068 SDValue N0 = N->getOperand(0);
3069
3070 // Check for sign- and zero-extensions of vector extract operations of 8-
3071 // and 16-bit vector elements. NEON supports these directly. They are
3072 // handled during DAG combining because type legalization will promote them
3073 // to 32-bit types and it is messy to recognize the operations after that.
3074 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3075 SDValue Vec = N0.getOperand(0);
3076 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003077 EVT VT = N->getValueType(0);
3078 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003079 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3080
Owen Anderson825b72b2009-08-11 20:47:22 +00003081 if (VT == MVT::i32 &&
3082 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003083 TLI.isTypeLegal(Vec.getValueType())) {
3084
3085 unsigned Opc = 0;
3086 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003087 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003088 case ISD::SIGN_EXTEND:
3089 Opc = ARMISD::VGETLANEs;
3090 break;
3091 case ISD::ZERO_EXTEND:
3092 case ISD::ANY_EXTEND:
3093 Opc = ARMISD::VGETLANEu;
3094 break;
3095 }
3096 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3097 }
3098 }
3099
3100 return SDValue();
3101}
3102
Dan Gohman475871a2008-07-27 21:46:04 +00003103SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003104 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003105 switch (N->getOpcode()) {
3106 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00003107 case ISD::ADD: return PerformADDCombine(N, DCI);
3108 case ISD::SUB: return PerformSUBCombine(N, DCI);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003109 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
Bob Wilson5bafff32009-06-22 23:27:02 +00003110 case ISD::INTRINSIC_WO_CHAIN:
3111 return PerformIntrinsicCombine(N, DCI.DAG);
3112 case ISD::SHL:
3113 case ISD::SRA:
3114 case ISD::SRL:
3115 return PerformShiftCombine(N, DCI.DAG, Subtarget);
3116 case ISD::SIGN_EXTEND:
3117 case ISD::ZERO_EXTEND:
3118 case ISD::ANY_EXTEND:
3119 return PerformExtendCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003120 }
Dan Gohman475871a2008-07-27 21:46:04 +00003121 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003122}
3123
Bill Wendlingaf566342009-08-15 21:21:19 +00003124bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
3125 if (!Subtarget->hasV6Ops())
3126 // Pre-v6 does not support unaligned mem access.
3127 return false;
3128 else if (!Subtarget->hasV6Ops()) {
3129 // v6 may or may not support unaligned mem access.
3130 if (!Subtarget->isTargetDarwin())
3131 return false;
3132 }
3133
3134 switch (VT.getSimpleVT().SimpleTy) {
3135 default:
3136 return false;
3137 case MVT::i8:
3138 case MVT::i16:
3139 case MVT::i32:
3140 return true;
3141 // FIXME: VLD1 etc with standard alignment is legal.
3142 }
3143}
3144
Evan Chenge6c835f2009-08-14 20:09:37 +00003145static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
3146 if (V < 0)
3147 return false;
3148
3149 unsigned Scale = 1;
3150 switch (VT.getSimpleVT().SimpleTy) {
3151 default: return false;
3152 case MVT::i1:
3153 case MVT::i8:
3154 // Scale == 1;
3155 break;
3156 case MVT::i16:
3157 // Scale == 2;
3158 Scale = 2;
3159 break;
3160 case MVT::i32:
3161 // Scale == 4;
3162 Scale = 4;
3163 break;
3164 }
3165
3166 if ((V & (Scale - 1)) != 0)
3167 return false;
3168 V /= Scale;
3169 return V == (V & ((1LL << 5) - 1));
3170}
3171
3172static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
3173 const ARMSubtarget *Subtarget) {
3174 bool isNeg = false;
3175 if (V < 0) {
3176 isNeg = true;
3177 V = - V;
3178 }
3179
3180 switch (VT.getSimpleVT().SimpleTy) {
3181 default: return false;
3182 case MVT::i1:
3183 case MVT::i8:
3184 case MVT::i16:
3185 case MVT::i32:
3186 // + imm12 or - imm8
3187 if (isNeg)
3188 return V == (V & ((1LL << 8) - 1));
3189 return V == (V & ((1LL << 12) - 1));
3190 case MVT::f32:
3191 case MVT::f64:
3192 // Same as ARM mode. FIXME: NEON?
3193 if (!Subtarget->hasVFP2())
3194 return false;
3195 if ((V & 3) != 0)
3196 return false;
3197 V >>= 2;
3198 return V == (V & ((1LL << 8) - 1));
3199 }
3200}
3201
Evan Chengb01fad62007-03-12 23:30:29 +00003202/// isLegalAddressImmediate - Return true if the integer value can be used
3203/// as the offset of the target addressing mode for load / store of the
3204/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00003205static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003206 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00003207 if (V == 0)
3208 return true;
3209
Evan Cheng65011532009-03-09 19:15:00 +00003210 if (!VT.isSimple())
3211 return false;
3212
Evan Chenge6c835f2009-08-14 20:09:37 +00003213 if (Subtarget->isThumb1Only())
3214 return isLegalT1AddressImmediate(V, VT);
3215 else if (Subtarget->isThumb2())
3216 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00003217
Evan Chenge6c835f2009-08-14 20:09:37 +00003218 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00003219 if (V < 0)
3220 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00003221 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00003222 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003223 case MVT::i1:
3224 case MVT::i8:
3225 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00003226 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003227 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003228 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00003229 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003230 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003231 case MVT::f32:
3232 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00003233 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00003234 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00003235 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00003236 return false;
3237 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003238 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00003239 }
Evan Chenga8e29892007-01-19 07:51:42 +00003240}
3241
Evan Chenge6c835f2009-08-14 20:09:37 +00003242bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
3243 EVT VT) const {
3244 int Scale = AM.Scale;
3245 if (Scale < 0)
3246 return false;
3247
3248 switch (VT.getSimpleVT().SimpleTy) {
3249 default: return false;
3250 case MVT::i1:
3251 case MVT::i8:
3252 case MVT::i16:
3253 case MVT::i32:
3254 if (Scale == 1)
3255 return true;
3256 // r + r << imm
3257 Scale = Scale & ~1;
3258 return Scale == 2 || Scale == 4 || Scale == 8;
3259 case MVT::i64:
3260 // r + r
3261 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
3262 return true;
3263 return false;
3264 case MVT::isVoid:
3265 // Note, we allow "void" uses (basically, uses that aren't loads or
3266 // stores), because arm allows folding a scale into many arithmetic
3267 // operations. This should be made more precise and revisited later.
3268
3269 // Allow r << imm, but the imm has to be a multiple of two.
3270 if (Scale & 1) return false;
3271 return isPowerOf2_32(Scale);
3272 }
3273}
3274
Chris Lattner37caf8c2007-04-09 23:33:39 +00003275/// isLegalAddressingMode - Return true if the addressing mode represented
3276/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003277bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003278 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003279 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00003280 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00003281 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003282
Chris Lattner37caf8c2007-04-09 23:33:39 +00003283 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003284 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003285 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003286
Chris Lattner37caf8c2007-04-09 23:33:39 +00003287 switch (AM.Scale) {
3288 case 0: // no scale reg, must be "r+i" or "r", or "i".
3289 break;
3290 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00003291 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00003292 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003293 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00003294 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003295 // ARM doesn't support any R+R*scale+imm addr modes.
3296 if (AM.BaseOffs)
3297 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003298
Bob Wilson2c7dab12009-04-08 17:55:28 +00003299 if (!VT.isSimple())
3300 return false;
3301
Evan Chenge6c835f2009-08-14 20:09:37 +00003302 if (Subtarget->isThumb2())
3303 return isLegalT2ScaledAddressingMode(AM, VT);
3304
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003305 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00003306 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00003307 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003308 case MVT::i1:
3309 case MVT::i8:
3310 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003311 if (Scale < 0) Scale = -Scale;
3312 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003313 return true;
3314 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00003315 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00003316 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00003317 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003318 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003319 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003320 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00003321 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003322
Owen Anderson825b72b2009-08-11 20:47:22 +00003323 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003324 // Note, we allow "void" uses (basically, uses that aren't loads or
3325 // stores), because arm allows folding a scale into many arithmetic
3326 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003327
Chris Lattner37caf8c2007-04-09 23:33:39 +00003328 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00003329 if (Scale & 1) return false;
3330 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00003331 }
3332 break;
Evan Chengb01fad62007-03-12 23:30:29 +00003333 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00003334 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00003335}
3336
Owen Andersone50ed302009-08-10 22:56:29 +00003337static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003338 bool isSEXTLoad, SDValue &Base,
3339 SDValue &Offset, bool &isInc,
3340 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003341 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3342 return false;
3343
Owen Anderson825b72b2009-08-11 20:47:22 +00003344 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00003345 // AddressingMode 3
3346 Base = Ptr->getOperand(0);
3347 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003348 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003349 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003350 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003351 isInc = false;
3352 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3353 return true;
3354 }
3355 }
3356 isInc = (Ptr->getOpcode() == ISD::ADD);
3357 Offset = Ptr->getOperand(1);
3358 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00003359 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00003360 // AddressingMode 2
3361 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003362 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003363 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003364 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003365 isInc = false;
3366 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3367 Base = Ptr->getOperand(0);
3368 return true;
3369 }
3370 }
3371
3372 if (Ptr->getOpcode() == ISD::ADD) {
3373 isInc = true;
3374 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
3375 if (ShOpcVal != ARM_AM::no_shift) {
3376 Base = Ptr->getOperand(1);
3377 Offset = Ptr->getOperand(0);
3378 } else {
3379 Base = Ptr->getOperand(0);
3380 Offset = Ptr->getOperand(1);
3381 }
3382 return true;
3383 }
3384
3385 isInc = (Ptr->getOpcode() == ISD::ADD);
3386 Base = Ptr->getOperand(0);
3387 Offset = Ptr->getOperand(1);
3388 return true;
3389 }
3390
3391 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
3392 return false;
3393}
3394
Owen Andersone50ed302009-08-10 22:56:29 +00003395static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003396 bool isSEXTLoad, SDValue &Base,
3397 SDValue &Offset, bool &isInc,
3398 SelectionDAG &DAG) {
3399 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3400 return false;
3401
3402 Base = Ptr->getOperand(0);
3403 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
3404 int RHSC = (int)RHS->getZExtValue();
3405 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
3406 assert(Ptr->getOpcode() == ISD::ADD);
3407 isInc = false;
3408 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3409 return true;
3410 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
3411 isInc = Ptr->getOpcode() == ISD::ADD;
3412 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
3413 return true;
3414 }
3415 }
3416
3417 return false;
3418}
3419
Evan Chenga8e29892007-01-19 07:51:42 +00003420/// getPreIndexedAddressParts - returns true by value, base pointer and
3421/// offset pointer and addressing mode by reference if the node's address
3422/// can be legally represented as pre-indexed load / store address.
3423bool
Dan Gohman475871a2008-07-27 21:46:04 +00003424ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
3425 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003426 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003427 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003428 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003429 return false;
3430
Owen Andersone50ed302009-08-10 22:56:29 +00003431 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003432 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003433 bool isSEXTLoad = false;
3434 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
3435 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003436 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003437 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3438 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
3439 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003440 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003441 } else
3442 return false;
3443
3444 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003445 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00003446 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003447 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
3448 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003449 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003450 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00003451 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00003452 if (!isLegal)
3453 return false;
3454
3455 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
3456 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003457}
3458
3459/// getPostIndexedAddressParts - returns true by value, base pointer and
3460/// offset pointer and addressing mode by reference if this node can be
3461/// combined with a load / store to form a post-indexed load / store.
3462bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00003463 SDValue &Base,
3464 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003465 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003466 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003467 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003468 return false;
3469
Owen Andersone50ed302009-08-10 22:56:29 +00003470 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003471 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003472 bool isSEXTLoad = false;
3473 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003474 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003475 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3476 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003477 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003478 } else
3479 return false;
3480
3481 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003482 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00003483 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003484 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003485 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003486 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003487 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
3488 isInc, DAG);
3489 if (!isLegal)
3490 return false;
3491
3492 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
3493 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003494}
3495
Dan Gohman475871a2008-07-27 21:46:04 +00003496void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003497 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003498 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003499 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003500 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00003501 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003502 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003503 switch (Op.getOpcode()) {
3504 default: break;
3505 case ARMISD::CMOV: {
3506 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00003507 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003508 if (KnownZero == 0 && KnownOne == 0) return;
3509
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003510 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00003511 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
3512 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003513 KnownZero &= KnownZeroRHS;
3514 KnownOne &= KnownOneRHS;
3515 return;
3516 }
3517 }
3518}
3519
3520//===----------------------------------------------------------------------===//
3521// ARM Inline Assembly Support
3522//===----------------------------------------------------------------------===//
3523
3524/// getConstraintType - Given a constraint letter, return the type of
3525/// constraint it is for this target.
3526ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003527ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
3528 if (Constraint.size() == 1) {
3529 switch (Constraint[0]) {
3530 default: break;
3531 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003532 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00003533 }
Evan Chenga8e29892007-01-19 07:51:42 +00003534 }
Chris Lattner4234f572007-03-25 02:14:49 +00003535 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00003536}
3537
Bob Wilson2dc4f542009-03-20 22:42:55 +00003538std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00003539ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003540 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003541 if (Constraint.size() == 1) {
3542 // GCC RS6000 Constraint Letters
3543 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003544 case 'l':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003545 if (Subtarget->isThumb1Only())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003546 return std::make_pair(0U, ARM::tGPRRegisterClass);
3547 else
3548 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003549 case 'r':
3550 return std::make_pair(0U, ARM::GPRRegisterClass);
3551 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003552 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003553 return std::make_pair(0U, ARM::SPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003554 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003555 return std::make_pair(0U, ARM::DPRRegisterClass);
3556 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003557 }
3558 }
3559 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3560}
3561
3562std::vector<unsigned> ARMTargetLowering::
3563getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003564 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003565 if (Constraint.size() != 1)
3566 return std::vector<unsigned>();
3567
3568 switch (Constraint[0]) { // GCC ARM Constraint Letters
3569 default: break;
3570 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003571 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3572 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3573 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003574 case 'r':
3575 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3576 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3577 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
3578 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003579 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003580 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003581 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
3582 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
3583 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
3584 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
3585 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
3586 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
3587 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
3588 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003589 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003590 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
3591 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
3592 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
3593 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
3594 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003595 }
3596
3597 return std::vector<unsigned>();
3598}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003599
3600/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3601/// vector. If it is invalid, don't add anything to Ops.
3602void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3603 char Constraint,
3604 bool hasMemory,
3605 std::vector<SDValue>&Ops,
3606 SelectionDAG &DAG) const {
3607 SDValue Result(0, 0);
3608
3609 switch (Constraint) {
3610 default: break;
3611 case 'I': case 'J': case 'K': case 'L':
3612 case 'M': case 'N': case 'O':
3613 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
3614 if (!C)
3615 return;
3616
3617 int64_t CVal64 = C->getSExtValue();
3618 int CVal = (int) CVal64;
3619 // None of these constraints allow values larger than 32 bits. Check
3620 // that the value fits in an int.
3621 if (CVal != CVal64)
3622 return;
3623
3624 switch (Constraint) {
3625 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003626 if (Subtarget->isThumb1Only()) {
3627 // This must be a constant between 0 and 255, for ADD
3628 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003629 if (CVal >= 0 && CVal <= 255)
3630 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003631 } else if (Subtarget->isThumb2()) {
3632 // A constant that can be used as an immediate value in a
3633 // data-processing instruction.
3634 if (ARM_AM::getT2SOImmVal(CVal) != -1)
3635 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003636 } else {
3637 // A constant that can be used as an immediate value in a
3638 // data-processing instruction.
3639 if (ARM_AM::getSOImmVal(CVal) != -1)
3640 break;
3641 }
3642 return;
3643
3644 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003645 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003646 // This must be a constant between -255 and -1, for negated ADD
3647 // immediates. This can be used in GCC with an "n" modifier that
3648 // prints the negated value, for use with SUB instructions. It is
3649 // not useful otherwise but is implemented for compatibility.
3650 if (CVal >= -255 && CVal <= -1)
3651 break;
3652 } else {
3653 // This must be a constant between -4095 and 4095. It is not clear
3654 // what this constraint is intended for. Implemented for
3655 // compatibility with GCC.
3656 if (CVal >= -4095 && CVal <= 4095)
3657 break;
3658 }
3659 return;
3660
3661 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003662 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003663 // A 32-bit value where only one byte has a nonzero value. Exclude
3664 // zero to match GCC. This constraint is used by GCC internally for
3665 // constants that can be loaded with a move/shift combination.
3666 // It is not useful otherwise but is implemented for compatibility.
3667 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
3668 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003669 } else if (Subtarget->isThumb2()) {
3670 // A constant whose bitwise inverse can be used as an immediate
3671 // value in a data-processing instruction. This can be used in GCC
3672 // with a "B" modifier that prints the inverted value, for use with
3673 // BIC and MVN instructions. It is not useful otherwise but is
3674 // implemented for compatibility.
3675 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
3676 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003677 } else {
3678 // A constant whose bitwise inverse can be used as an immediate
3679 // value in a data-processing instruction. This can be used in GCC
3680 // with a "B" modifier that prints the inverted value, for use with
3681 // BIC and MVN instructions. It is not useful otherwise but is
3682 // implemented for compatibility.
3683 if (ARM_AM::getSOImmVal(~CVal) != -1)
3684 break;
3685 }
3686 return;
3687
3688 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003689 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003690 // This must be a constant between -7 and 7,
3691 // for 3-operand ADD/SUB immediate instructions.
3692 if (CVal >= -7 && CVal < 7)
3693 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003694 } else if (Subtarget->isThumb2()) {
3695 // A constant whose negation can be used as an immediate value in a
3696 // data-processing instruction. This can be used in GCC with an "n"
3697 // modifier that prints the negated value, for use with SUB
3698 // instructions. It is not useful otherwise but is implemented for
3699 // compatibility.
3700 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
3701 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003702 } else {
3703 // A constant whose negation can be used as an immediate value in a
3704 // data-processing instruction. This can be used in GCC with an "n"
3705 // modifier that prints the negated value, for use with SUB
3706 // instructions. It is not useful otherwise but is implemented for
3707 // compatibility.
3708 if (ARM_AM::getSOImmVal(-CVal) != -1)
3709 break;
3710 }
3711 return;
3712
3713 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003714 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003715 // This must be a multiple of 4 between 0 and 1020, for
3716 // ADD sp + immediate.
3717 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
3718 break;
3719 } else {
3720 // A power of two or a constant between 0 and 32. This is used in
3721 // GCC for the shift amount on shifted register operands, but it is
3722 // useful in general for any shift amounts.
3723 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
3724 break;
3725 }
3726 return;
3727
3728 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003729 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003730 // This must be a constant between 0 and 31, for shift amounts.
3731 if (CVal >= 0 && CVal <= 31)
3732 break;
3733 }
3734 return;
3735
3736 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003737 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003738 // This must be a multiple of 4 between -508 and 508, for
3739 // ADD/SUB sp = sp + immediate.
3740 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
3741 break;
3742 }
3743 return;
3744 }
3745 Result = DAG.getTargetConstant(CVal, Op.getValueType());
3746 break;
3747 }
3748
3749 if (Result.getNode()) {
3750 Ops.push_back(Result);
3751 return;
3752 }
3753 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
3754 Ops, DAG);
3755}