Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.cpp - ARM Instruction Information -----------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the ARM implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "ARMInstrInfo.h" |
| 15 | #include "ARM.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 16 | #include "ARMAddressingModes.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 17 | #include "ARMGenInstrInfo.inc" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | #include "ARMMachineFunctionInfo.h" |
Owen Anderson | 718cb66 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 19 | #include "llvm/ADT/STLExtras.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/LiveVariables.h" |
Owen Anderson | d94b6a1 | 2008-01-04 23:57:37 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 23 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
| 24 | #include "llvm/Target/TargetAsmInfo.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 25 | #include "llvm/Support/CommandLine.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 26 | using namespace llvm; |
| 27 | |
Bob Wilson | eec4b2d | 2009-04-03 21:08:42 +0000 | [diff] [blame] | 28 | static cl::opt<bool> |
| 29 | EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden, |
| 30 | cl::desc("Enable ARM 2-addr to 3-addr conv")); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 31 | |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 32 | static inline |
| 33 | const MachineInstrBuilder &AddDefaultPred(const MachineInstrBuilder &MIB) { |
| 34 | return MIB.addImm((int64_t)ARMCC::AL).addReg(0); |
| 35 | } |
| 36 | |
| 37 | static inline |
| 38 | const MachineInstrBuilder &AddDefaultCC(const MachineInstrBuilder &MIB) { |
| 39 | return MIB.addReg(0); |
| 40 | } |
| 41 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 42 | ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget &STI) |
Anton Korobeynikov | a98cbc5 | 2009-06-27 12:16:40 +0000 | [diff] [blame] | 43 | : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 44 | } |
| 45 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 46 | ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI) |
Anton Korobeynikov | a98cbc5 | 2009-06-27 12:16:40 +0000 | [diff] [blame] | 47 | : ARMBaseInstrInfo(STI), RI(*this, STI) { |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 48 | } |
Rafael Espindola | 46adf81 | 2006-08-08 20:35:03 +0000 | [diff] [blame] | 49 | |
Anton Korobeynikov | a98cbc5 | 2009-06-27 12:16:40 +0000 | [diff] [blame] | 50 | void ARMInstrInfo::reMaterialize(MachineBasicBlock &MBB, |
| 51 | MachineBasicBlock::iterator I, |
| 52 | unsigned DestReg, |
| 53 | const MachineInstr *Orig) const { |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 54 | DebugLoc dl = Orig->getDebugLoc(); |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 55 | if (Orig->getOpcode() == ARM::MOVi2pieces) { |
Anton Korobeynikov | 55ad1f2 | 2009-06-27 12:59:03 +0000 | [diff] [blame] | 56 | RI.emitLoadConstPool(MBB, I, this, dl, |
| 57 | DestReg, |
| 58 | Orig->getOperand(1).getImm(), |
| 59 | (ARMCC::CondCodes)Orig->getOperand(2).getImm(), |
| 60 | Orig->getOperand(3).getReg()); |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 61 | return; |
| 62 | } |
| 63 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 64 | MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig); |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 65 | MI->getOperand(0).setReg(DestReg); |
| 66 | MBB.insert(I, MI); |
| 67 | } |
| 68 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 69 | static unsigned getUnindexedOpcode(unsigned Opc) { |
| 70 | switch (Opc) { |
| 71 | default: break; |
| 72 | case ARM::LDR_PRE: |
| 73 | case ARM::LDR_POST: |
| 74 | return ARM::LDR; |
| 75 | case ARM::LDRH_PRE: |
| 76 | case ARM::LDRH_POST: |
| 77 | return ARM::LDRH; |
| 78 | case ARM::LDRB_PRE: |
| 79 | case ARM::LDRB_POST: |
| 80 | return ARM::LDRB; |
| 81 | case ARM::LDRSH_PRE: |
| 82 | case ARM::LDRSH_POST: |
| 83 | return ARM::LDRSH; |
| 84 | case ARM::LDRSB_PRE: |
| 85 | case ARM::LDRSB_POST: |
| 86 | return ARM::LDRSB; |
| 87 | case ARM::STR_PRE: |
| 88 | case ARM::STR_POST: |
| 89 | return ARM::STR; |
| 90 | case ARM::STRH_PRE: |
| 91 | case ARM::STRH_POST: |
| 92 | return ARM::STRH; |
| 93 | case ARM::STRB_PRE: |
| 94 | case ARM::STRB_POST: |
| 95 | return ARM::STRB; |
| 96 | } |
| 97 | return 0; |
| 98 | } |
| 99 | |
| 100 | MachineInstr * |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 101 | ARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI, |
| 102 | MachineBasicBlock::iterator &MBBI, |
| 103 | LiveVariables *LV) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 104 | if (!EnableARM3Addr) |
| 105 | return NULL; |
| 106 | |
| 107 | MachineInstr *MI = MBBI; |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 108 | MachineFunction &MF = *MI->getParent()->getParent(); |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 109 | unsigned TSFlags = MI->getDesc().TSFlags; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 110 | bool isPre = false; |
| 111 | switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) { |
| 112 | default: return NULL; |
| 113 | case ARMII::IndexModePre: |
| 114 | isPre = true; |
| 115 | break; |
| 116 | case ARMII::IndexModePost: |
| 117 | break; |
| 118 | } |
| 119 | |
Bob Wilson | 1b46a68 | 2009-04-03 20:53:25 +0000 | [diff] [blame] | 120 | // Try splitting an indexed load/store to an un-indexed one plus an add/sub |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 121 | // operation. |
| 122 | unsigned MemOpc = getUnindexedOpcode(MI->getOpcode()); |
| 123 | if (MemOpc == 0) |
| 124 | return NULL; |
| 125 | |
| 126 | MachineInstr *UpdateMI = NULL; |
| 127 | MachineInstr *MemMI = NULL; |
| 128 | unsigned AddrMode = (TSFlags & ARMII::AddrModeMask); |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 129 | const TargetInstrDesc &TID = MI->getDesc(); |
| 130 | unsigned NumOps = TID.getNumOperands(); |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 131 | bool isLoad = !TID.mayStore(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 132 | const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0); |
| 133 | const MachineOperand &Base = MI->getOperand(2); |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 134 | const MachineOperand &Offset = MI->getOperand(NumOps-3); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 135 | unsigned WBReg = WB.getReg(); |
| 136 | unsigned BaseReg = Base.getReg(); |
| 137 | unsigned OffReg = Offset.getReg(); |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 138 | unsigned OffImm = MI->getOperand(NumOps-2).getImm(); |
| 139 | ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 140 | switch (AddrMode) { |
| 141 | default: |
| 142 | assert(false && "Unknown indexed op!"); |
| 143 | return NULL; |
| 144 | case ARMII::AddrMode2: { |
| 145 | bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub; |
| 146 | unsigned Amt = ARM_AM::getAM2Offset(OffImm); |
| 147 | if (OffReg == 0) { |
| 148 | int SOImmVal = ARM_AM::getSOImmVal(Amt); |
| 149 | if (SOImmVal == -1) |
| 150 | // Can't encode it in a so_imm operand. This transformation will |
| 151 | // add more than 1 instruction. Abandon! |
| 152 | return NULL; |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 153 | UpdateMI = BuildMI(MF, MI->getDebugLoc(), |
| 154 | get(isSub ? ARM::SUBri : ARM::ADDri), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 155 | .addReg(BaseReg).addImm(SOImmVal) |
| 156 | .addImm(Pred).addReg(0).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 157 | } else if (Amt != 0) { |
| 158 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm); |
| 159 | unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 160 | UpdateMI = BuildMI(MF, MI->getDebugLoc(), |
| 161 | get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 162 | .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc) |
| 163 | .addImm(Pred).addReg(0).addReg(0); |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 164 | } else |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 165 | UpdateMI = BuildMI(MF, MI->getDebugLoc(), |
| 166 | get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 167 | .addReg(BaseReg).addReg(OffReg) |
| 168 | .addImm(Pred).addReg(0).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 169 | break; |
| 170 | } |
| 171 | case ARMII::AddrMode3 : { |
| 172 | bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub; |
| 173 | unsigned Amt = ARM_AM::getAM3Offset(OffImm); |
| 174 | if (OffReg == 0) |
| 175 | // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand. |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 176 | UpdateMI = BuildMI(MF, MI->getDebugLoc(), |
| 177 | get(isSub ? ARM::SUBri : ARM::ADDri), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 178 | .addReg(BaseReg).addImm(Amt) |
| 179 | .addImm(Pred).addReg(0).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 180 | else |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 181 | UpdateMI = BuildMI(MF, MI->getDebugLoc(), |
| 182 | get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 183 | .addReg(BaseReg).addReg(OffReg) |
| 184 | .addImm(Pred).addReg(0).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 185 | break; |
| 186 | } |
| 187 | } |
| 188 | |
| 189 | std::vector<MachineInstr*> NewMIs; |
| 190 | if (isPre) { |
| 191 | if (isLoad) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 192 | MemMI = BuildMI(MF, MI->getDebugLoc(), |
| 193 | get(MemOpc), MI->getOperand(0).getReg()) |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 194 | .addReg(WBReg).addReg(0).addImm(0).addImm(Pred); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 195 | else |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 196 | MemMI = BuildMI(MF, MI->getDebugLoc(), |
| 197 | get(MemOpc)).addReg(MI->getOperand(1).getReg()) |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 198 | .addReg(WBReg).addReg(0).addImm(0).addImm(Pred); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 199 | NewMIs.push_back(MemMI); |
| 200 | NewMIs.push_back(UpdateMI); |
| 201 | } else { |
| 202 | if (isLoad) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 203 | MemMI = BuildMI(MF, MI->getDebugLoc(), |
| 204 | get(MemOpc), MI->getOperand(0).getReg()) |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 205 | .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 206 | else |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 207 | MemMI = BuildMI(MF, MI->getDebugLoc(), |
| 208 | get(MemOpc)).addReg(MI->getOperand(1).getReg()) |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 209 | .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 210 | if (WB.isDead()) |
| 211 | UpdateMI->getOperand(0).setIsDead(); |
| 212 | NewMIs.push_back(UpdateMI); |
| 213 | NewMIs.push_back(MemMI); |
| 214 | } |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 215 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 216 | // Transfer LiveVariables states, kill / dead info. |
Evan Cheng | afaf120 | 2008-11-03 21:02:39 +0000 | [diff] [blame] | 217 | if (LV) { |
| 218 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 219 | MachineOperand &MO = MI->getOperand(i); |
| 220 | if (MO.isReg() && MO.getReg() && |
| 221 | TargetRegisterInfo::isVirtualRegister(MO.getReg())) { |
| 222 | unsigned Reg = MO.getReg(); |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 223 | |
Owen Anderson | f660c17 | 2008-07-02 23:41:07 +0000 | [diff] [blame] | 224 | LiveVariables::VarInfo &VI = LV->getVarInfo(Reg); |
| 225 | if (MO.isDef()) { |
| 226 | MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI; |
| 227 | if (MO.isDead()) |
| 228 | LV->addVirtualRegisterDead(Reg, NewMI); |
| 229 | } |
| 230 | if (MO.isUse() && MO.isKill()) { |
| 231 | for (unsigned j = 0; j < 2; ++j) { |
| 232 | // Look at the two new MI's in reverse order. |
| 233 | MachineInstr *NewMI = NewMIs[j]; |
| 234 | if (!NewMI->readsRegister(Reg)) |
| 235 | continue; |
| 236 | LV->addVirtualRegisterKilled(Reg, NewMI); |
| 237 | if (VI.removeKill(MI)) |
| 238 | VI.Kills.push_back(NewMI); |
| 239 | break; |
| 240 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 241 | } |
| 242 | } |
| 243 | } |
| 244 | } |
| 245 | |
| 246 | MFI->insert(MBBI, NewMIs[1]); |
| 247 | MFI->insert(MBBI, NewMIs[0]); |
| 248 | return NewMIs[0]; |
| 249 | } |
| 250 | |
| 251 | // Branch analysis. |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 252 | bool |
David Goodwin | b50ea5c | 2009-07-02 22:18:33 +0000 | [diff] [blame^] | 253 | ARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB, |
| 254 | MachineBasicBlock *&FBB, |
| 255 | SmallVectorImpl<MachineOperand> &Cond, |
| 256 | bool AllowModify) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 257 | // If the block has no terminators, it just falls into the block after it. |
| 258 | MachineBasicBlock::iterator I = MBB.end(); |
Evan Cheng | bfd2ec4 | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 259 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 260 | return false; |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 261 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 262 | // Get the last instruction in the block. |
| 263 | MachineInstr *LastInst = I; |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 264 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 265 | // If there is only one terminator instruction, process it. |
| 266 | unsigned LastOpc = LastInst->getOpcode(); |
Evan Cheng | 4b9cb7d | 2007-07-06 23:23:19 +0000 | [diff] [blame] | 267 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) { |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 268 | if (LastOpc == ARM::B || LastOpc == ARM::tB || LastOpc == ARM::t2B) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 269 | TBB = LastInst->getOperand(0).getMBB(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 270 | return false; |
| 271 | } |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 272 | if (LastOpc == ARM::Bcc || LastOpc == ARM::tBcc || LastOpc == ARM::t2Bcc) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 273 | // Block ends with fall-through condbranch. |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 274 | TBB = LastInst->getOperand(0).getMBB(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 275 | Cond.push_back(LastInst->getOperand(1)); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 276 | Cond.push_back(LastInst->getOperand(2)); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 277 | return false; |
| 278 | } |
| 279 | return true; // Can't handle indirect branch. |
| 280 | } |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 281 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 282 | // Get the instruction before it if it is a terminator. |
| 283 | MachineInstr *SecondLastInst = I; |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 284 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 285 | // If there are three terminators, we don't know what sort of block this is. |
Evan Cheng | 4b9cb7d | 2007-07-06 23:23:19 +0000 | [diff] [blame] | 286 | if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I)) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 287 | return true; |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 288 | |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 289 | // If the block ends with ARM::B/ARM::tB/ARM::t2B and a |
| 290 | // ARM::Bcc/ARM::tBcc/ARM::t2Bcc, handle it. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 291 | unsigned SecondLastOpc = SecondLastInst->getOpcode(); |
| 292 | if ((SecondLastOpc == ARM::Bcc && LastOpc == ARM::B) || |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 293 | (SecondLastOpc == ARM::tBcc && LastOpc == ARM::tB) || |
| 294 | (SecondLastOpc == ARM::t2Bcc && LastOpc == ARM::t2B)) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 295 | TBB = SecondLastInst->getOperand(0).getMBB(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 296 | Cond.push_back(SecondLastInst->getOperand(1)); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 297 | Cond.push_back(SecondLastInst->getOperand(2)); |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 298 | FBB = LastInst->getOperand(0).getMBB(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 299 | return false; |
| 300 | } |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 301 | |
| 302 | // If the block ends with two unconditional branches, handle it. The second |
Dale Johannesen | 66a2a8f | 2007-07-12 16:45:35 +0000 | [diff] [blame] | 303 | // one is not executed, so remove it. |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 304 | if ((SecondLastOpc == ARM::B || SecondLastOpc==ARM::tB || |
| 305 | SecondLastOpc==ARM::t2B) && |
| 306 | (LastOpc == ARM::B || LastOpc == ARM::tB || LastOpc == ARM::t2B)) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 307 | TBB = SecondLastInst->getOperand(0).getMBB(); |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 308 | I = LastInst; |
Evan Cheng | dc54d31 | 2009-02-09 07:14:22 +0000 | [diff] [blame] | 309 | if (AllowModify) |
| 310 | I->eraseFromParent(); |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 311 | return false; |
| 312 | } |
| 313 | |
Bob Wilson | 1b46a68 | 2009-04-03 20:53:25 +0000 | [diff] [blame] | 314 | // ...likewise if it ends with a branch table followed by an unconditional |
| 315 | // branch. The branch folder can create these, and we must get rid of them for |
Dale Johannesen | 66a2a8f | 2007-07-12 16:45:35 +0000 | [diff] [blame] | 316 | // correctness of Thumb constant islands. |
| 317 | if ((SecondLastOpc == ARM::BR_JTr || SecondLastOpc==ARM::BR_JTm || |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 318 | SecondLastOpc == ARM::BR_JTadd || SecondLastOpc==ARM::tBR_JTr || |
David Goodwin | c9a59b5 | 2009-06-30 19:50:22 +0000 | [diff] [blame] | 319 | SecondLastOpc == ARM::t2BR_JTr || SecondLastOpc==ARM::t2BR_JTm || |
| 320 | SecondLastOpc == ARM::t2BR_JTadd) && |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 321 | (LastOpc == ARM::B || LastOpc == ARM::tB || LastOpc == ARM::t2B)) { |
Dale Johannesen | 66a2a8f | 2007-07-12 16:45:35 +0000 | [diff] [blame] | 322 | I = LastInst; |
Evan Cheng | dc54d31 | 2009-02-09 07:14:22 +0000 | [diff] [blame] | 323 | if (AllowModify) |
| 324 | I->eraseFromParent(); |
Dale Johannesen | 66a2a8f | 2007-07-12 16:45:35 +0000 | [diff] [blame] | 325 | return true; |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 326 | } |
Dale Johannesen | 66a2a8f | 2007-07-12 16:45:35 +0000 | [diff] [blame] | 327 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 328 | // Otherwise, can't handle this. |
| 329 | return true; |
| 330 | } |
| 331 | |
| 332 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 333 | unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 334 | MachineFunction &MF = *MBB.getParent(); |
| 335 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 336 | int BOpc = AFI->isThumbFunction() ? |
| 337 | (AFI->isThumb2Function() ? ARM::t2B : ARM::tB) : ARM::B; |
| 338 | int BccOpc = AFI->isThumbFunction() ? |
| 339 | (AFI->isThumb2Function() ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 340 | |
| 341 | MachineBasicBlock::iterator I = MBB.end(); |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 342 | if (I == MBB.begin()) return 0; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 343 | --I; |
| 344 | if (I->getOpcode() != BOpc && I->getOpcode() != BccOpc) |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 345 | return 0; |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 346 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 347 | // Remove the branch. |
| 348 | I->eraseFromParent(); |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 349 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 350 | I = MBB.end(); |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 351 | |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 352 | if (I == MBB.begin()) return 1; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 353 | --I; |
| 354 | if (I->getOpcode() != BccOpc) |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 355 | return 1; |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 356 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 357 | // Remove the branch. |
| 358 | I->eraseFromParent(); |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 359 | return 2; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 360 | } |
| 361 | |
Bob Wilson | eec4b2d | 2009-04-03 21:08:42 +0000 | [diff] [blame] | 362 | unsigned |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 363 | ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, |
| 364 | MachineBasicBlock *FBB, |
| 365 | const SmallVectorImpl<MachineOperand> &Cond) const { |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 366 | // FIXME this should probably have a DebugLoc argument |
| 367 | DebugLoc dl = DebugLoc::getUnknownLoc(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 368 | MachineFunction &MF = *MBB.getParent(); |
| 369 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 370 | int BOpc = AFI->isThumbFunction() ? |
| 371 | (AFI->isThumb2Function() ? ARM::t2B : ARM::tB) : ARM::B; |
| 372 | int BccOpc = AFI->isThumbFunction() ? |
| 373 | (AFI->isThumb2Function() ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 374 | |
| 375 | // Shouldn't be a fall through. |
| 376 | assert(TBB && "InsertBranch must not be told to insert a fallthrough"); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 377 | assert((Cond.size() == 2 || Cond.size() == 0) && |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 378 | "ARM branch conditions have two components!"); |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 379 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 380 | if (FBB == 0) { |
| 381 | if (Cond.empty()) // Unconditional branch? |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 382 | BuildMI(&MBB, dl, get(BOpc)).addMBB(TBB); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 383 | else |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 384 | BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB) |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 385 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()); |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 386 | return 1; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 387 | } |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 388 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 389 | // Two-way conditional branch. |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 390 | BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB) |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 391 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()); |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 392 | BuildMI(&MBB, dl, get(BOpc)).addMBB(FBB); |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 393 | return 2; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 394 | } |
| 395 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 396 | bool |
Anton Korobeynikov | a98cbc5 | 2009-06-27 12:16:40 +0000 | [diff] [blame] | 397 | ARMBaseInstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 398 | if (MBB.empty()) return false; |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 399 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 400 | switch (MBB.back().getOpcode()) { |
Evan Cheng | 5a18ebc | 2007-05-21 18:56:31 +0000 | [diff] [blame] | 401 | case ARM::BX_RET: // Return. |
| 402 | case ARM::LDM_RET: |
| 403 | case ARM::tBX_RET: |
| 404 | case ARM::tBX_RET_vararg: |
| 405 | case ARM::tPOP_RET: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 406 | case ARM::B: |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 407 | case ARM::tB: |
| 408 | case ARM::t2B: // Uncond branch. |
Evan Cheng | c322a9a | 2007-01-30 08:03:06 +0000 | [diff] [blame] | 409 | case ARM::tBR_JTr: |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 410 | case ARM::t2BR_JTr: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 411 | case ARM::BR_JTr: // Jumptable branch. |
David Goodwin | c9a59b5 | 2009-06-30 19:50:22 +0000 | [diff] [blame] | 412 | case ARM::t2BR_JTm: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 413 | case ARM::BR_JTm: // Jumptable branch through mem. |
David Goodwin | c9a59b5 | 2009-06-30 19:50:22 +0000 | [diff] [blame] | 414 | case ARM::t2BR_JTadd: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 415 | case ARM::BR_JTadd: // Jumptable branch add to pc. |
| 416 | return true; |
| 417 | default: return false; |
| 418 | } |
| 419 | } |
| 420 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 421 | bool ARMBaseInstrInfo:: |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 422 | ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 423 | ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm(); |
| 424 | Cond[0].setImm(ARMCC::getOppositeCondition(CC)); |
| 425 | return false; |
Rafael Espindola | 3d7d39a | 2006-10-24 17:07:11 +0000 | [diff] [blame] | 426 | } |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 427 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 428 | bool ARMBaseInstrInfo::isPredicated(const MachineInstr *MI) const { |
Evan Cheng | 62ccdbf | 2007-05-29 18:42:18 +0000 | [diff] [blame] | 429 | int PIdx = MI->findFirstPredOperandIdx(); |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 430 | return PIdx != -1 && MI->getOperand(PIdx).getImm() != ARMCC::AL; |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 431 | } |
| 432 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 433 | bool ARMBaseInstrInfo:: |
Bob Wilson | eec4b2d | 2009-04-03 21:08:42 +0000 | [diff] [blame] | 434 | PredicateInstruction(MachineInstr *MI, |
| 435 | const SmallVectorImpl<MachineOperand> &Pred) const { |
Evan Cheng | 9307292 | 2007-05-16 02:01:49 +0000 | [diff] [blame] | 436 | unsigned Opc = MI->getOpcode(); |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 437 | if (Opc == ARM::B || Opc == ARM::tB || Opc == ARM::t2B) { |
| 438 | MI->setDesc(get((Opc == ARM::B) ? ARM::Bcc : |
| 439 | ((Opc == ARM::tB) ? ARM::tBcc : ARM::t2Bcc))); |
Chris Lattner | c8bd287 | 2007-12-30 01:01:54 +0000 | [diff] [blame] | 440 | MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm())); |
| 441 | MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false)); |
Evan Cheng | 02c602b | 2007-05-16 21:53:07 +0000 | [diff] [blame] | 442 | return true; |
Evan Cheng | 9307292 | 2007-05-16 02:01:49 +0000 | [diff] [blame] | 443 | } |
| 444 | |
Evan Cheng | 62ccdbf | 2007-05-29 18:42:18 +0000 | [diff] [blame] | 445 | int PIdx = MI->findFirstPredOperandIdx(); |
| 446 | if (PIdx != -1) { |
| 447 | MachineOperand &PMO = MI->getOperand(PIdx); |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 448 | PMO.setImm(Pred[0].getImm()); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 449 | MI->getOperand(PIdx+1).setReg(Pred[1].getReg()); |
Evan Cheng | 02c602b | 2007-05-16 21:53:07 +0000 | [diff] [blame] | 450 | return true; |
| 451 | } |
| 452 | return false; |
Evan Cheng | 9307292 | 2007-05-16 02:01:49 +0000 | [diff] [blame] | 453 | } |
| 454 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 455 | bool ARMBaseInstrInfo:: |
Bob Wilson | eec4b2d | 2009-04-03 21:08:42 +0000 | [diff] [blame] | 456 | SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1, |
| 457 | const SmallVectorImpl<MachineOperand> &Pred2) const { |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 458 | if (Pred1.size() > 2 || Pred2.size() > 2) |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 459 | return false; |
| 460 | |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 461 | ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm(); |
| 462 | ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm(); |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 463 | if (CC1 == CC2) |
| 464 | return true; |
| 465 | |
| 466 | switch (CC1) { |
| 467 | default: |
| 468 | return false; |
| 469 | case ARMCC::AL: |
| 470 | return true; |
| 471 | case ARMCC::HS: |
Evan Cheng | 1fc7cb6 | 2007-06-08 09:14:47 +0000 | [diff] [blame] | 472 | return CC2 == ARMCC::HI; |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 473 | case ARMCC::LS: |
| 474 | return CC2 == ARMCC::LO || CC2 == ARMCC::EQ; |
| 475 | case ARMCC::GE: |
Evan Cheng | 1fc7cb6 | 2007-06-08 09:14:47 +0000 | [diff] [blame] | 476 | return CC2 == ARMCC::GT; |
Evan Cheng | 9328c1a | 2007-06-07 01:37:54 +0000 | [diff] [blame] | 477 | case ARMCC::LE: |
Evan Cheng | 1fc7cb6 | 2007-06-08 09:14:47 +0000 | [diff] [blame] | 478 | return CC2 == ARMCC::LT; |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 479 | } |
| 480 | } |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 481 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 482 | bool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI, |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 483 | std::vector<MachineOperand> &Pred) const { |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 484 | const TargetInstrDesc &TID = MI->getDesc(); |
| 485 | if (!TID.getImplicitDefs() && !TID.hasOptionalDef()) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 486 | return false; |
| 487 | |
| 488 | bool Found = false; |
| 489 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 490 | const MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 491 | if (MO.isReg() && MO.getReg() == ARM::CPSR) { |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 492 | Pred.push_back(MO); |
| 493 | Found = true; |
| 494 | } |
| 495 | } |
| 496 | |
| 497 | return Found; |
| 498 | } |
| 499 | |
| 500 | |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 501 | /// FIXME: Works around a gcc miscompilation with -fstrict-aliasing |
| 502 | static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT, |
| 503 | unsigned JTI) DISABLE_INLINE; |
| 504 | static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT, |
| 505 | unsigned JTI) { |
| 506 | return JT[JTI].MBBs.size(); |
| 507 | } |
| 508 | |
| 509 | /// GetInstSize - Return the size of the specified MachineInstr. |
| 510 | /// |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 511 | unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const { |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 512 | const MachineBasicBlock &MBB = *MI->getParent(); |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 513 | const MachineFunction *MF = MBB.getParent(); |
| 514 | const TargetAsmInfo *TAI = MF->getTarget().getTargetAsmInfo(); |
| 515 | |
| 516 | // Basic size info comes from the TSFlags field. |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 517 | const TargetInstrDesc &TID = MI->getDesc(); |
| 518 | unsigned TSFlags = TID.TSFlags; |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 519 | |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 520 | switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) { |
Evan Cheng | e5ad88e | 2008-12-10 21:54:21 +0000 | [diff] [blame] | 521 | default: { |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 522 | // If this machine instr is an inline asm, measure it. |
| 523 | if (MI->getOpcode() == ARM::INLINEASM) |
| 524 | return TAI->getInlineAsmLength(MI->getOperand(0).getSymbolName()); |
Dan Gohman | 4406604 | 2008-07-01 00:05:16 +0000 | [diff] [blame] | 525 | if (MI->isLabel()) |
Evan Cheng | ad1b9a5 | 2007-01-30 08:22:33 +0000 | [diff] [blame] | 526 | return 0; |
Evan Cheng | e5ad88e | 2008-12-10 21:54:21 +0000 | [diff] [blame] | 527 | switch (MI->getOpcode()) { |
| 528 | default: |
| 529 | assert(0 && "Unknown or unset size field for instr!"); |
| 530 | break; |
| 531 | case TargetInstrInfo::IMPLICIT_DEF: |
| 532 | case TargetInstrInfo::DECLARE: |
| 533 | case TargetInstrInfo::DBG_LABEL: |
| 534 | case TargetInstrInfo::EH_LABEL: |
Evan Cheng | da47e6e | 2008-03-15 00:03:38 +0000 | [diff] [blame] | 535 | return 0; |
Evan Cheng | e5ad88e | 2008-12-10 21:54:21 +0000 | [diff] [blame] | 536 | } |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 537 | break; |
Evan Cheng | e5ad88e | 2008-12-10 21:54:21 +0000 | [diff] [blame] | 538 | } |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 539 | case ARMII::Size8Bytes: return 8; // Arm instruction x 2. |
| 540 | case ARMII::Size4Bytes: return 4; // Arm instruction. |
| 541 | case ARMII::Size2Bytes: return 2; // Thumb instruction. |
| 542 | case ARMII::SizeSpecial: { |
| 543 | switch (MI->getOpcode()) { |
| 544 | case ARM::CONSTPOOL_ENTRY: |
| 545 | // If this machine instr is a constant pool entry, its size is recorded as |
| 546 | // operand #2. |
| 547 | return MI->getOperand(2).getImm(); |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 548 | case ARM::Int_eh_sjlj_setjmp: return 12; |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 549 | case ARM::BR_JTr: |
| 550 | case ARM::BR_JTm: |
Evan Cheng | ad1b9a5 | 2007-01-30 08:22:33 +0000 | [diff] [blame] | 551 | case ARM::BR_JTadd: |
David Goodwin | c9a59b5 | 2009-06-30 19:50:22 +0000 | [diff] [blame] | 552 | case ARM::t2BR_JTr: |
| 553 | case ARM::t2BR_JTm: |
| 554 | case ARM::t2BR_JTadd: |
| 555 | case ARM::tBR_JTr: { |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 556 | // These are jumptable branches, i.e. a branch followed by an inlined |
| 557 | // jumptable. The size is 4 + 4 * number of entries. |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 558 | unsigned NumOps = TID.getNumOperands(); |
Evan Cheng | 94679e6 | 2007-05-21 23:17:32 +0000 | [diff] [blame] | 559 | MachineOperand JTOP = |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 560 | MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2)); |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 561 | unsigned JTI = JTOP.getIndex(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 562 | const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 563 | const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); |
| 564 | assert(JTI < JT.size()); |
Evan Cheng | ad1b9a5 | 2007-01-30 08:22:33 +0000 | [diff] [blame] | 565 | // Thumb instructions are 2 byte aligned, but JT entries are 4 byte |
| 566 | // 4 aligned. The assembler / linker may add 2 byte padding just before |
Dale Johannesen | 8593e41 | 2007-04-29 19:19:30 +0000 | [diff] [blame] | 567 | // the JT entries. The size does not include this padding; the |
| 568 | // constant islands pass does separate bookkeeping for it. |
Evan Cheng | ad1b9a5 | 2007-01-30 08:22:33 +0000 | [diff] [blame] | 569 | // FIXME: If we know the size of the function is less than (1 << 16) *2 |
| 570 | // bytes, we can use 16-bit entries instead. Then there won't be an |
| 571 | // alignment issue. |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 572 | return getNumJTEntries(JT, JTI) * 4 + |
David Goodwin | c9a59b5 | 2009-06-30 19:50:22 +0000 | [diff] [blame] | 573 | ((MI->getOpcode()==ARM::tBR_JTr) ? 2 : 4); |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 574 | } |
| 575 | default: |
| 576 | // Otherwise, pseudo-instruction sizes are zero. |
| 577 | return 0; |
| 578 | } |
| 579 | } |
| 580 | } |
Chris Lattner | d27c991 | 2008-03-30 18:22:13 +0000 | [diff] [blame] | 581 | return 0; // Not reached |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 582 | } |
David Goodwin | b50ea5c | 2009-07-02 22:18:33 +0000 | [diff] [blame^] | 583 | |
| 584 | /// Return true if the instruction is a register to register move and |
| 585 | /// leave the source and dest operands in the passed parameters. |
| 586 | /// |
| 587 | bool |
| 588 | ARMBaseInstrInfo::isMoveInstr(const MachineInstr &MI, |
| 589 | unsigned &SrcReg, unsigned &DstReg, |
| 590 | unsigned& SrcSubIdx, unsigned& DstSubIdx) const { |
| 591 | SrcSubIdx = DstSubIdx = 0; // No sub-registers. |
| 592 | |
| 593 | unsigned oc = MI.getOpcode(); |
| 594 | switch (oc) { |
| 595 | default: |
| 596 | return false; |
| 597 | case ARM::FCPYS: |
| 598 | case ARM::FCPYD: |
| 599 | case ARM::VMOVD: |
| 600 | case ARM::VMOVQ: |
| 601 | SrcReg = MI.getOperand(1).getReg(); |
| 602 | DstReg = MI.getOperand(0).getReg(); |
| 603 | return true; |
| 604 | case ARM::MOVr: |
| 605 | assert(MI.getDesc().getNumOperands() >= 2 && |
| 606 | MI.getOperand(0).isReg() && |
| 607 | MI.getOperand(1).isReg() && |
| 608 | "Invalid ARM MOV instruction"); |
| 609 | SrcReg = MI.getOperand(1).getReg(); |
| 610 | DstReg = MI.getOperand(0).getReg(); |
| 611 | return true; |
| 612 | } |
| 613 | } |
| 614 | |
| 615 | unsigned |
| 616 | ARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr *MI, |
| 617 | int &FrameIndex) const { |
| 618 | switch (MI->getOpcode()) { |
| 619 | default: break; |
| 620 | case ARM::LDR: |
| 621 | if (MI->getOperand(1).isFI() && |
| 622 | MI->getOperand(2).isReg() && |
| 623 | MI->getOperand(3).isImm() && |
| 624 | MI->getOperand(2).getReg() == 0 && |
| 625 | MI->getOperand(3).getImm() == 0) { |
| 626 | FrameIndex = MI->getOperand(1).getIndex(); |
| 627 | return MI->getOperand(0).getReg(); |
| 628 | } |
| 629 | break; |
| 630 | case ARM::FLDD: |
| 631 | case ARM::FLDS: |
| 632 | if (MI->getOperand(1).isFI() && |
| 633 | MI->getOperand(2).isImm() && |
| 634 | MI->getOperand(2).getImm() == 0) { |
| 635 | FrameIndex = MI->getOperand(1).getIndex(); |
| 636 | return MI->getOperand(0).getReg(); |
| 637 | } |
| 638 | break; |
| 639 | } |
| 640 | return 0; |
| 641 | } |
| 642 | |
| 643 | unsigned |
| 644 | ARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr *MI, |
| 645 | int &FrameIndex) const { |
| 646 | switch (MI->getOpcode()) { |
| 647 | default: break; |
| 648 | case ARM::STR: |
| 649 | if (MI->getOperand(1).isFI() && |
| 650 | MI->getOperand(2).isReg() && |
| 651 | MI->getOperand(3).isImm() && |
| 652 | MI->getOperand(2).getReg() == 0 && |
| 653 | MI->getOperand(3).getImm() == 0) { |
| 654 | FrameIndex = MI->getOperand(1).getIndex(); |
| 655 | return MI->getOperand(0).getReg(); |
| 656 | } |
| 657 | break; |
| 658 | case ARM::FSTD: |
| 659 | case ARM::FSTS: |
| 660 | if (MI->getOperand(1).isFI() && |
| 661 | MI->getOperand(2).isImm() && |
| 662 | MI->getOperand(2).getImm() == 0) { |
| 663 | FrameIndex = MI->getOperand(1).getIndex(); |
| 664 | return MI->getOperand(0).getReg(); |
| 665 | } |
| 666 | break; |
| 667 | } |
| 668 | |
| 669 | return 0; |
| 670 | } |
| 671 | |
| 672 | bool |
| 673 | ARMBaseInstrInfo::copyRegToReg(MachineBasicBlock &MBB, |
| 674 | MachineBasicBlock::iterator I, |
| 675 | unsigned DestReg, unsigned SrcReg, |
| 676 | const TargetRegisterClass *DestRC, |
| 677 | const TargetRegisterClass *SrcRC) const { |
| 678 | DebugLoc DL = DebugLoc::getUnknownLoc(); |
| 679 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 680 | |
| 681 | if (DestRC != SrcRC) { |
| 682 | // Not yet supported! |
| 683 | return false; |
| 684 | } |
| 685 | |
| 686 | if (DestRC == ARM::GPRRegisterClass) |
| 687 | AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr), DestReg) |
| 688 | .addReg(SrcReg))); |
| 689 | else if (DestRC == ARM::SPRRegisterClass) |
| 690 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYS), DestReg) |
| 691 | .addReg(SrcReg)); |
| 692 | else if (DestRC == ARM::DPRRegisterClass) |
| 693 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYD), DestReg) |
| 694 | .addReg(SrcReg)); |
| 695 | else if (DestRC == ARM::QPRRegisterClass) |
| 696 | BuildMI(MBB, I, DL, get(ARM::VMOVQ), DestReg).addReg(SrcReg); |
| 697 | else |
| 698 | return false; |
| 699 | |
| 700 | return true; |
| 701 | } |
| 702 | |
| 703 | void ARMBaseInstrInfo:: |
| 704 | storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 705 | unsigned SrcReg, bool isKill, int FI, |
| 706 | const TargetRegisterClass *RC) const { |
| 707 | DebugLoc DL = DebugLoc::getUnknownLoc(); |
| 708 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 709 | |
| 710 | if (RC == ARM::GPRRegisterClass) { |
| 711 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STR)) |
| 712 | .addReg(SrcReg, getKillRegState(isKill)) |
| 713 | .addFrameIndex(FI).addReg(0).addImm(0)); |
| 714 | } else if (RC == ARM::DPRRegisterClass) { |
| 715 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTD)) |
| 716 | .addReg(SrcReg, getKillRegState(isKill)) |
| 717 | .addFrameIndex(FI).addImm(0)); |
| 718 | } else { |
| 719 | assert(RC == ARM::SPRRegisterClass && "Unknown regclass!"); |
| 720 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTS)) |
| 721 | .addReg(SrcReg, getKillRegState(isKill)) |
| 722 | .addFrameIndex(FI).addImm(0)); |
| 723 | } |
| 724 | } |
| 725 | |
| 726 | void |
| 727 | ARMBaseInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg, |
| 728 | bool isKill, |
| 729 | SmallVectorImpl<MachineOperand> &Addr, |
| 730 | const TargetRegisterClass *RC, |
| 731 | SmallVectorImpl<MachineInstr*> &NewMIs) const{ |
| 732 | DebugLoc DL = DebugLoc::getUnknownLoc(); |
| 733 | unsigned Opc = 0; |
| 734 | if (RC == ARM::GPRRegisterClass) { |
| 735 | Opc = ARM::STR; |
| 736 | } else if (RC == ARM::DPRRegisterClass) { |
| 737 | Opc = ARM::FSTD; |
| 738 | } else { |
| 739 | assert(RC == ARM::SPRRegisterClass && "Unknown regclass!"); |
| 740 | Opc = ARM::FSTS; |
| 741 | } |
| 742 | |
| 743 | MachineInstrBuilder MIB = |
| 744 | BuildMI(MF, DL, get(Opc)).addReg(SrcReg, getKillRegState(isKill)); |
| 745 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) |
| 746 | MIB.addOperand(Addr[i]); |
| 747 | AddDefaultPred(MIB); |
| 748 | NewMIs.push_back(MIB); |
| 749 | return; |
| 750 | } |
| 751 | |
| 752 | void ARMBaseInstrInfo:: |
| 753 | loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 754 | unsigned DestReg, int FI, |
| 755 | const TargetRegisterClass *RC) const { |
| 756 | DebugLoc DL = DebugLoc::getUnknownLoc(); |
| 757 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 758 | |
| 759 | if (RC == ARM::GPRRegisterClass) { |
| 760 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDR), DestReg) |
| 761 | .addFrameIndex(FI).addReg(0).addImm(0)); |
| 762 | } else if (RC == ARM::DPRRegisterClass) { |
| 763 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDD), DestReg) |
| 764 | .addFrameIndex(FI).addImm(0)); |
| 765 | } else { |
| 766 | assert(RC == ARM::SPRRegisterClass && "Unknown regclass!"); |
| 767 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDS), DestReg) |
| 768 | .addFrameIndex(FI).addImm(0)); |
| 769 | } |
| 770 | } |
| 771 | |
| 772 | void ARMBaseInstrInfo:: |
| 773 | loadRegFromAddr(MachineFunction &MF, unsigned DestReg, |
| 774 | SmallVectorImpl<MachineOperand> &Addr, |
| 775 | const TargetRegisterClass *RC, |
| 776 | SmallVectorImpl<MachineInstr*> &NewMIs) const { |
| 777 | DebugLoc DL = DebugLoc::getUnknownLoc(); |
| 778 | unsigned Opc = 0; |
| 779 | if (RC == ARM::GPRRegisterClass) { |
| 780 | Opc = ARM::LDR; |
| 781 | } else if (RC == ARM::DPRRegisterClass) { |
| 782 | Opc = ARM::FLDD; |
| 783 | } else { |
| 784 | assert(RC == ARM::SPRRegisterClass && "Unknown regclass!"); |
| 785 | Opc = ARM::FLDS; |
| 786 | } |
| 787 | |
| 788 | MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg); |
| 789 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) |
| 790 | MIB.addOperand(Addr[i]); |
| 791 | AddDefaultPred(MIB); |
| 792 | NewMIs.push_back(MIB); |
| 793 | return; |
| 794 | } |
| 795 | |
| 796 | MachineInstr *ARMBaseInstrInfo:: |
| 797 | foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI, |
| 798 | const SmallVectorImpl<unsigned> &Ops, int FI) const { |
| 799 | if (Ops.size() != 1) return NULL; |
| 800 | |
| 801 | unsigned OpNum = Ops[0]; |
| 802 | unsigned Opc = MI->getOpcode(); |
| 803 | MachineInstr *NewMI = NULL; |
| 804 | switch (Opc) { |
| 805 | default: break; |
| 806 | case ARM::MOVr: { |
| 807 | if (MI->getOperand(4).getReg() == ARM::CPSR) |
| 808 | // If it is updating CPSR, then it cannot be folded. |
| 809 | break; |
| 810 | unsigned Pred = MI->getOperand(2).getImm(); |
| 811 | unsigned PredReg = MI->getOperand(3).getReg(); |
| 812 | if (OpNum == 0) { // move -> store |
| 813 | unsigned SrcReg = MI->getOperand(1).getReg(); |
| 814 | bool isKill = MI->getOperand(1).isKill(); |
| 815 | bool isUndef = MI->getOperand(1).isUndef(); |
| 816 | NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::STR)) |
| 817 | .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef)) |
| 818 | .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg); |
| 819 | } else { // move -> load |
| 820 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 821 | bool isDead = MI->getOperand(0).isDead(); |
| 822 | bool isUndef = MI->getOperand(0).isUndef(); |
| 823 | NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::LDR)) |
| 824 | .addReg(DstReg, |
| 825 | RegState::Define | |
| 826 | getDeadRegState(isDead) | |
| 827 | getUndefRegState(isUndef)) |
| 828 | .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg); |
| 829 | } |
| 830 | break; |
| 831 | } |
| 832 | case ARM::FCPYS: { |
| 833 | unsigned Pred = MI->getOperand(2).getImm(); |
| 834 | unsigned PredReg = MI->getOperand(3).getReg(); |
| 835 | if (OpNum == 0) { // move -> store |
| 836 | unsigned SrcReg = MI->getOperand(1).getReg(); |
| 837 | bool isKill = MI->getOperand(1).isKill(); |
| 838 | bool isUndef = MI->getOperand(1).isUndef(); |
| 839 | NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTS)) |
| 840 | .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef)) |
| 841 | .addFrameIndex(FI) |
| 842 | .addImm(0).addImm(Pred).addReg(PredReg); |
| 843 | } else { // move -> load |
| 844 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 845 | bool isDead = MI->getOperand(0).isDead(); |
| 846 | bool isUndef = MI->getOperand(0).isUndef(); |
| 847 | NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDS)) |
| 848 | .addReg(DstReg, |
| 849 | RegState::Define | |
| 850 | getDeadRegState(isDead) | |
| 851 | getUndefRegState(isUndef)) |
| 852 | .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg); |
| 853 | } |
| 854 | break; |
| 855 | } |
| 856 | case ARM::FCPYD: { |
| 857 | unsigned Pred = MI->getOperand(2).getImm(); |
| 858 | unsigned PredReg = MI->getOperand(3).getReg(); |
| 859 | if (OpNum == 0) { // move -> store |
| 860 | unsigned SrcReg = MI->getOperand(1).getReg(); |
| 861 | bool isKill = MI->getOperand(1).isKill(); |
| 862 | bool isUndef = MI->getOperand(1).isUndef(); |
| 863 | NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTD)) |
| 864 | .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef)) |
| 865 | .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg); |
| 866 | } else { // move -> load |
| 867 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 868 | bool isDead = MI->getOperand(0).isDead(); |
| 869 | bool isUndef = MI->getOperand(0).isUndef(); |
| 870 | NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDD)) |
| 871 | .addReg(DstReg, |
| 872 | RegState::Define | |
| 873 | getDeadRegState(isDead) | |
| 874 | getUndefRegState(isUndef)) |
| 875 | .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg); |
| 876 | } |
| 877 | break; |
| 878 | } |
| 879 | } |
| 880 | |
| 881 | return NewMI; |
| 882 | } |
| 883 | |
| 884 | MachineInstr* |
| 885 | ARMBaseInstrInfo::foldMemoryOperandImpl(MachineFunction &MF, |
| 886 | MachineInstr* MI, |
| 887 | const SmallVectorImpl<unsigned> &Ops, |
| 888 | MachineInstr* LoadMI) const { |
| 889 | return 0; |
| 890 | } |
| 891 | |
| 892 | bool |
| 893 | ARMBaseInstrInfo::canFoldMemoryOperand(const MachineInstr *MI, |
| 894 | const SmallVectorImpl<unsigned> &Ops) const { |
| 895 | if (Ops.size() != 1) return false; |
| 896 | |
| 897 | unsigned Opc = MI->getOpcode(); |
| 898 | switch (Opc) { |
| 899 | default: break; |
| 900 | case ARM::MOVr: |
| 901 | // If it is updating CPSR, then it cannot be folded. |
| 902 | return MI->getOperand(4).getReg() != ARM::CPSR; |
| 903 | case ARM::FCPYS: |
| 904 | case ARM::FCPYD: |
| 905 | return true; |
| 906 | |
| 907 | case ARM::VMOVD: |
| 908 | case ARM::VMOVQ: |
| 909 | return false; // FIXME |
| 910 | } |
| 911 | |
| 912 | return false; |
| 913 | } |