blob: 5d77e9913681f0e2bdbea37f28519f30612f2c4a [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===- ARMInstrInfo.cpp - ARM Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMInstrInfo.h"
15#include "ARM.h"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARMAddressingModes.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "ARMGenInstrInfo.inc"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMMachineFunctionInfo.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/CodeGen/LiveVariables.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng29836c32007-01-29 23:45:17 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineJumpTableInfo.h"
24#include "llvm/Target/TargetAsmInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/Support/CommandLine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000026using namespace llvm;
27
Bob Wilsoneec4b2d2009-04-03 21:08:42 +000028static cl::opt<bool>
29EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
30 cl::desc("Enable ARM 2-addr to 3-addr conv"));
Evan Chenga8e29892007-01-19 07:51:42 +000031
Owen Andersond10fd972007-12-31 06:32:00 +000032static inline
33const MachineInstrBuilder &AddDefaultPred(const MachineInstrBuilder &MIB) {
34 return MIB.addImm((int64_t)ARMCC::AL).addReg(0);
35}
36
37static inline
38const MachineInstrBuilder &AddDefaultCC(const MachineInstrBuilder &MIB) {
39 return MIB.addReg(0);
40}
41
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000042ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget &STI)
Anton Korobeynikova98cbc52009-06-27 12:16:40 +000043 : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)) {
Evan Chenga8e29892007-01-19 07:51:42 +000044}
45
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000046ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI)
Anton Korobeynikova98cbc52009-06-27 12:16:40 +000047 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000048}
Rafael Espindola46adf812006-08-08 20:35:03 +000049
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000050/// Return true if the instruction is a register to register move and
51/// leave the source and dest operands in the passed parameters.
52///
53bool ARMInstrInfo::isMoveInstr(const MachineInstr &MI,
Evan Cheng04ee5a12009-01-20 19:12:24 +000054 unsigned &SrcReg, unsigned &DstReg,
55 unsigned& SrcSubIdx, unsigned& DstSubIdx) const {
56 SrcSubIdx = DstSubIdx = 0; // No sub-registers.
57
Chris Lattnercc8cd0c2008-01-07 02:48:55 +000058 unsigned oc = MI.getOpcode();
Rafael Espindola49e44152006-06-27 21:52:45 +000059 switch (oc) {
Evan Chenga8e29892007-01-19 07:51:42 +000060 default:
61 return false;
62 case ARM::FCPYS:
63 case ARM::FCPYD:
Bob Wilson5bafff32009-06-22 23:27:02 +000064 case ARM::VMOVD:
65 case ARM::VMOVQ:
Evan Chenga8e29892007-01-19 07:51:42 +000066 SrcReg = MI.getOperand(1).getReg();
67 DstReg = MI.getOperand(0).getReg();
68 return true;
Evan Cheng9f6636f2007-03-19 07:48:02 +000069 case ARM::MOVr:
Chris Lattner749c6f62008-01-07 07:27:27 +000070 assert(MI.getDesc().getNumOperands() >= 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +000071 MI.getOperand(0).isReg() &&
72 MI.getOperand(1).isReg() &&
Anton Korobeynikovbed29462007-04-16 18:10:23 +000073 "Invalid ARM MOV instruction");
Evan Chenga8e29892007-01-19 07:51:42 +000074 SrcReg = MI.getOperand(1).getReg();
75 DstReg = MI.getOperand(0).getReg();
76 return true;
Rafael Espindola49e44152006-06-27 21:52:45 +000077 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000078}
Chris Lattner578e64a2006-10-24 16:47:57 +000079
Dan Gohmancbad42c2008-11-18 19:49:32 +000080unsigned ARMInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
81 int &FrameIndex) const {
Evan Chenga8e29892007-01-19 07:51:42 +000082 switch (MI->getOpcode()) {
83 default: break;
84 case ARM::LDR:
Dan Gohmand735b802008-10-03 15:45:36 +000085 if (MI->getOperand(1).isFI() &&
86 MI->getOperand(2).isReg() &&
87 MI->getOperand(3).isImm() &&
Evan Chenga8e29892007-01-19 07:51:42 +000088 MI->getOperand(2).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000089 MI->getOperand(3).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000090 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +000091 return MI->getOperand(0).getReg();
92 }
93 break;
94 case ARM::FLDD:
95 case ARM::FLDS:
Dan Gohmand735b802008-10-03 15:45:36 +000096 if (MI->getOperand(1).isFI() &&
97 MI->getOperand(2).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000098 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000099 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000100 return MI->getOperand(0).getReg();
101 }
102 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000103 }
104 return 0;
105}
106
Dan Gohmancbad42c2008-11-18 19:49:32 +0000107unsigned ARMInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
108 int &FrameIndex) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000109 switch (MI->getOpcode()) {
110 default: break;
111 case ARM::STR:
Dan Gohmand735b802008-10-03 15:45:36 +0000112 if (MI->getOperand(1).isFI() &&
113 MI->getOperand(2).isReg() &&
114 MI->getOperand(3).isImm() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000115 MI->getOperand(2).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000116 MI->getOperand(3).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000117 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000118 return MI->getOperand(0).getReg();
119 }
120 break;
121 case ARM::FSTD:
122 case ARM::FSTS:
Dan Gohmand735b802008-10-03 15:45:36 +0000123 if (MI->getOperand(1).isFI() &&
124 MI->getOperand(2).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000125 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000126 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000127 return MI->getOperand(0).getReg();
128 }
129 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000130 }
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000131
Evan Chenga8e29892007-01-19 07:51:42 +0000132 return 0;
133}
134
Anton Korobeynikova98cbc52009-06-27 12:16:40 +0000135void ARMInstrInfo::reMaterialize(MachineBasicBlock &MBB,
136 MachineBasicBlock::iterator I,
137 unsigned DestReg,
138 const MachineInstr *Orig) const {
Dale Johannesenb6728402009-02-13 02:25:56 +0000139 DebugLoc dl = Orig->getDebugLoc();
Evan Chengca1267c2008-03-31 20:40:39 +0000140 if (Orig->getOpcode() == ARM::MOVi2pieces) {
Anton Korobeynikov55ad1f22009-06-27 12:59:03 +0000141 RI.emitLoadConstPool(MBB, I, this, dl,
142 DestReg,
143 Orig->getOperand(1).getImm(),
144 (ARMCC::CondCodes)Orig->getOperand(2).getImm(),
145 Orig->getOperand(3).getReg());
Evan Chengca1267c2008-03-31 20:40:39 +0000146 return;
147 }
148
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000149 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Chengca1267c2008-03-31 20:40:39 +0000150 MI->getOperand(0).setReg(DestReg);
151 MBB.insert(I, MI);
152}
153
Evan Chenga8e29892007-01-19 07:51:42 +0000154static unsigned getUnindexedOpcode(unsigned Opc) {
155 switch (Opc) {
156 default: break;
157 case ARM::LDR_PRE:
158 case ARM::LDR_POST:
159 return ARM::LDR;
160 case ARM::LDRH_PRE:
161 case ARM::LDRH_POST:
162 return ARM::LDRH;
163 case ARM::LDRB_PRE:
164 case ARM::LDRB_POST:
165 return ARM::LDRB;
166 case ARM::LDRSH_PRE:
167 case ARM::LDRSH_POST:
168 return ARM::LDRSH;
169 case ARM::LDRSB_PRE:
170 case ARM::LDRSB_POST:
171 return ARM::LDRSB;
172 case ARM::STR_PRE:
173 case ARM::STR_POST:
174 return ARM::STR;
175 case ARM::STRH_PRE:
176 case ARM::STRH_POST:
177 return ARM::STRH;
178 case ARM::STRB_PRE:
179 case ARM::STRB_POST:
180 return ARM::STRB;
181 }
182 return 0;
183}
184
185MachineInstr *
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000186ARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
187 MachineBasicBlock::iterator &MBBI,
188 LiveVariables *LV) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000189 if (!EnableARM3Addr)
190 return NULL;
191
192 MachineInstr *MI = MBBI;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000193 MachineFunction &MF = *MI->getParent()->getParent();
Chris Lattner749c6f62008-01-07 07:27:27 +0000194 unsigned TSFlags = MI->getDesc().TSFlags;
Evan Chenga8e29892007-01-19 07:51:42 +0000195 bool isPre = false;
196 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
197 default: return NULL;
198 case ARMII::IndexModePre:
199 isPre = true;
200 break;
201 case ARMII::IndexModePost:
202 break;
203 }
204
Bob Wilson1b46a682009-04-03 20:53:25 +0000205 // Try splitting an indexed load/store to an un-indexed one plus an add/sub
Evan Chenga8e29892007-01-19 07:51:42 +0000206 // operation.
207 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
208 if (MemOpc == 0)
209 return NULL;
210
211 MachineInstr *UpdateMI = NULL;
212 MachineInstr *MemMI = NULL;
213 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
Chris Lattner749c6f62008-01-07 07:27:27 +0000214 const TargetInstrDesc &TID = MI->getDesc();
215 unsigned NumOps = TID.getNumOperands();
Evan Cheng325474e2008-01-07 23:56:57 +0000216 bool isLoad = !TID.mayStore();
Evan Chenga8e29892007-01-19 07:51:42 +0000217 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
218 const MachineOperand &Base = MI->getOperand(2);
Evan Cheng44bec522007-05-15 01:29:07 +0000219 const MachineOperand &Offset = MI->getOperand(NumOps-3);
Evan Chenga8e29892007-01-19 07:51:42 +0000220 unsigned WBReg = WB.getReg();
221 unsigned BaseReg = Base.getReg();
222 unsigned OffReg = Offset.getReg();
Evan Cheng44bec522007-05-15 01:29:07 +0000223 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
224 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
Evan Chenga8e29892007-01-19 07:51:42 +0000225 switch (AddrMode) {
226 default:
227 assert(false && "Unknown indexed op!");
228 return NULL;
229 case ARMII::AddrMode2: {
230 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
231 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
232 if (OffReg == 0) {
233 int SOImmVal = ARM_AM::getSOImmVal(Amt);
234 if (SOImmVal == -1)
235 // Can't encode it in a so_imm operand. This transformation will
236 // add more than 1 instruction. Abandon!
237 return NULL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000238 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
239 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000240 .addReg(BaseReg).addImm(SOImmVal)
241 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000242 } else if (Amt != 0) {
243 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
244 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000245 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
246 get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000247 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
248 .addImm(Pred).addReg(0).addReg(0);
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000249 } else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000250 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
251 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000252 .addReg(BaseReg).addReg(OffReg)
253 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000254 break;
255 }
256 case ARMII::AddrMode3 : {
257 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
258 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
259 if (OffReg == 0)
260 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000261 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
262 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000263 .addReg(BaseReg).addImm(Amt)
264 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000265 else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000266 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
267 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000268 .addReg(BaseReg).addReg(OffReg)
269 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000270 break;
271 }
272 }
273
274 std::vector<MachineInstr*> NewMIs;
275 if (isPre) {
276 if (isLoad)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000277 MemMI = BuildMI(MF, MI->getDebugLoc(),
278 get(MemOpc), MI->getOperand(0).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000279 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000280 else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000281 MemMI = BuildMI(MF, MI->getDebugLoc(),
282 get(MemOpc)).addReg(MI->getOperand(1).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000283 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000284 NewMIs.push_back(MemMI);
285 NewMIs.push_back(UpdateMI);
286 } else {
287 if (isLoad)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000288 MemMI = BuildMI(MF, MI->getDebugLoc(),
289 get(MemOpc), MI->getOperand(0).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000290 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000291 else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000292 MemMI = BuildMI(MF, MI->getDebugLoc(),
293 get(MemOpc)).addReg(MI->getOperand(1).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000294 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000295 if (WB.isDead())
296 UpdateMI->getOperand(0).setIsDead();
297 NewMIs.push_back(UpdateMI);
298 NewMIs.push_back(MemMI);
299 }
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000300
Evan Chenga8e29892007-01-19 07:51:42 +0000301 // Transfer LiveVariables states, kill / dead info.
Evan Chengafaf1202008-11-03 21:02:39 +0000302 if (LV) {
303 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
304 MachineOperand &MO = MI->getOperand(i);
305 if (MO.isReg() && MO.getReg() &&
306 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
307 unsigned Reg = MO.getReg();
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000308
Owen Andersonf660c172008-07-02 23:41:07 +0000309 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
310 if (MO.isDef()) {
311 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
312 if (MO.isDead())
313 LV->addVirtualRegisterDead(Reg, NewMI);
314 }
315 if (MO.isUse() && MO.isKill()) {
316 for (unsigned j = 0; j < 2; ++j) {
317 // Look at the two new MI's in reverse order.
318 MachineInstr *NewMI = NewMIs[j];
319 if (!NewMI->readsRegister(Reg))
320 continue;
321 LV->addVirtualRegisterKilled(Reg, NewMI);
322 if (VI.removeKill(MI))
323 VI.Kills.push_back(NewMI);
324 break;
325 }
Evan Chenga8e29892007-01-19 07:51:42 +0000326 }
327 }
328 }
329 }
330
331 MFI->insert(MBBI, NewMIs[1]);
332 MFI->insert(MBBI, NewMIs[0]);
333 return NewMIs[0];
334}
335
336// Branch analysis.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000337bool
338 ARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
339 MachineBasicBlock *&FBB,
340 SmallVectorImpl<MachineOperand> &Cond,
341 bool AllowModify) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000342 // If the block has no terminators, it just falls into the block after it.
343 MachineBasicBlock::iterator I = MBB.end();
Evan Chengbfd2ec42007-06-08 21:59:56 +0000344 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
Evan Chenga8e29892007-01-19 07:51:42 +0000345 return false;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000346
Evan Chenga8e29892007-01-19 07:51:42 +0000347 // Get the last instruction in the block.
348 MachineInstr *LastInst = I;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000349
Evan Chenga8e29892007-01-19 07:51:42 +0000350 // If there is only one terminator instruction, process it.
351 unsigned LastOpc = LastInst->getOpcode();
Evan Cheng4b9cb7d2007-07-06 23:23:19 +0000352 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000353 if (LastOpc == ARM::B || LastOpc == ARM::tB) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000354 TBB = LastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000355 return false;
356 }
357 if (LastOpc == ARM::Bcc || LastOpc == ARM::tBcc) {
358 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000359 TBB = LastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000360 Cond.push_back(LastInst->getOperand(1));
Evan Cheng0e1d3792007-07-05 07:18:20 +0000361 Cond.push_back(LastInst->getOperand(2));
Evan Chenga8e29892007-01-19 07:51:42 +0000362 return false;
363 }
364 return true; // Can't handle indirect branch.
365 }
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000366
Evan Chenga8e29892007-01-19 07:51:42 +0000367 // Get the instruction before it if it is a terminator.
368 MachineInstr *SecondLastInst = I;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000369
Evan Chenga8e29892007-01-19 07:51:42 +0000370 // If there are three terminators, we don't know what sort of block this is.
Evan Cheng4b9cb7d2007-07-06 23:23:19 +0000371 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
Evan Chenga8e29892007-01-19 07:51:42 +0000372 return true;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000373
Evan Chenga8e29892007-01-19 07:51:42 +0000374 // If the block ends with ARM::B/ARM::tB and a ARM::Bcc/ARM::tBcc, handle it.
375 unsigned SecondLastOpc = SecondLastInst->getOpcode();
376 if ((SecondLastOpc == ARM::Bcc && LastOpc == ARM::B) ||
377 (SecondLastOpc == ARM::tBcc && LastOpc == ARM::tB)) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000378 TBB = SecondLastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000379 Cond.push_back(SecondLastInst->getOperand(1));
Evan Cheng0e1d3792007-07-05 07:18:20 +0000380 Cond.push_back(SecondLastInst->getOperand(2));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000381 FBB = LastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000382 return false;
383 }
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000384
385 // If the block ends with two unconditional branches, handle it. The second
Dale Johannesen66a2a8f2007-07-12 16:45:35 +0000386 // one is not executed, so remove it.
Dale Johannesen13e8b512007-06-13 17:59:52 +0000387 if ((SecondLastOpc == ARM::B || SecondLastOpc==ARM::tB) &&
388 (LastOpc == ARM::B || LastOpc == ARM::tB)) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000389 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000390 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000391 if (AllowModify)
392 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000393 return false;
394 }
395
Bob Wilson1b46a682009-04-03 20:53:25 +0000396 // ...likewise if it ends with a branch table followed by an unconditional
397 // branch. The branch folder can create these, and we must get rid of them for
Dale Johannesen66a2a8f2007-07-12 16:45:35 +0000398 // correctness of Thumb constant islands.
399 if ((SecondLastOpc == ARM::BR_JTr || SecondLastOpc==ARM::BR_JTm ||
400 SecondLastOpc == ARM::BR_JTadd || SecondLastOpc==ARM::tBR_JTr) &&
401 (LastOpc == ARM::B || LastOpc == ARM::tB)) {
402 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000403 if (AllowModify)
404 I->eraseFromParent();
Dale Johannesen66a2a8f2007-07-12 16:45:35 +0000405 return true;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000406 }
Dale Johannesen66a2a8f2007-07-12 16:45:35 +0000407
Evan Chenga8e29892007-01-19 07:51:42 +0000408 // Otherwise, can't handle this.
409 return true;
410}
411
412
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000413unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000414 MachineFunction &MF = *MBB.getParent();
415 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
416 int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B;
417 int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc;
418
419 MachineBasicBlock::iterator I = MBB.end();
Evan Cheng6ae36262007-05-18 00:18:17 +0000420 if (I == MBB.begin()) return 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000421 --I;
422 if (I->getOpcode() != BOpc && I->getOpcode() != BccOpc)
Evan Cheng6ae36262007-05-18 00:18:17 +0000423 return 0;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000424
Evan Chenga8e29892007-01-19 07:51:42 +0000425 // Remove the branch.
426 I->eraseFromParent();
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000427
Evan Chenga8e29892007-01-19 07:51:42 +0000428 I = MBB.end();
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000429
Evan Cheng6ae36262007-05-18 00:18:17 +0000430 if (I == MBB.begin()) return 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000431 --I;
432 if (I->getOpcode() != BccOpc)
Evan Cheng6ae36262007-05-18 00:18:17 +0000433 return 1;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000434
Evan Chenga8e29892007-01-19 07:51:42 +0000435 // Remove the branch.
436 I->eraseFromParent();
Evan Cheng6ae36262007-05-18 00:18:17 +0000437 return 2;
Evan Chenga8e29892007-01-19 07:51:42 +0000438}
439
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000440unsigned
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000441ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
442 MachineBasicBlock *FBB,
443 const SmallVectorImpl<MachineOperand> &Cond) const {
Dale Johannesenb6728402009-02-13 02:25:56 +0000444 // FIXME this should probably have a DebugLoc argument
445 DebugLoc dl = DebugLoc::getUnknownLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000446 MachineFunction &MF = *MBB.getParent();
447 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
448 int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B;
449 int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc;
450
451 // Shouldn't be a fall through.
452 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Evan Cheng0e1d3792007-07-05 07:18:20 +0000453 assert((Cond.size() == 2 || Cond.size() == 0) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000454 "ARM branch conditions have two components!");
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000455
Evan Chenga8e29892007-01-19 07:51:42 +0000456 if (FBB == 0) {
457 if (Cond.empty()) // Unconditional branch?
Dale Johannesenb6728402009-02-13 02:25:56 +0000458 BuildMI(&MBB, dl, get(BOpc)).addMBB(TBB);
Evan Chenga8e29892007-01-19 07:51:42 +0000459 else
Dale Johannesenb6728402009-02-13 02:25:56 +0000460 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000461 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
Evan Cheng6ae36262007-05-18 00:18:17 +0000462 return 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000463 }
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000464
Evan Chenga8e29892007-01-19 07:51:42 +0000465 // Two-way conditional branch.
Dale Johannesenb6728402009-02-13 02:25:56 +0000466 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000467 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
Dale Johannesenb6728402009-02-13 02:25:56 +0000468 BuildMI(&MBB, dl, get(BOpc)).addMBB(FBB);
Evan Cheng6ae36262007-05-18 00:18:17 +0000469 return 2;
Evan Chenga8e29892007-01-19 07:51:42 +0000470}
471
Owen Anderson940f83e2008-08-26 18:03:31 +0000472bool ARMInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000473 MachineBasicBlock::iterator I,
474 unsigned DestReg, unsigned SrcReg,
475 const TargetRegisterClass *DestRC,
476 const TargetRegisterClass *SrcRC) const {
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000477 DebugLoc DL = DebugLoc::getUnknownLoc();
478 if (I != MBB.end()) DL = I->getDebugLoc();
479
Owen Andersond10fd972007-12-31 06:32:00 +0000480 if (DestRC != SrcRC) {
Owen Anderson940f83e2008-08-26 18:03:31 +0000481 // Not yet supported!
482 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000483 }
484
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000485 if (DestRC == ARM::GPRRegisterClass)
486 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr), DestReg)
487 .addReg(SrcReg)));
488 else if (DestRC == ARM::SPRRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000489 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYS), DestReg)
Owen Andersond10fd972007-12-31 06:32:00 +0000490 .addReg(SrcReg));
491 else if (DestRC == ARM::DPRRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000492 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYD), DestReg)
Owen Andersond10fd972007-12-31 06:32:00 +0000493 .addReg(SrcReg));
Bob Wilson5bafff32009-06-22 23:27:02 +0000494 else if (DestRC == ARM::QPRRegisterClass)
495 BuildMI(MBB, I, DL, get(ARM::VMOVQ), DestReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000496 else
Owen Anderson940f83e2008-08-26 18:03:31 +0000497 return false;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000498
Owen Anderson940f83e2008-08-26 18:03:31 +0000499 return true;
Owen Andersond10fd972007-12-31 06:32:00 +0000500}
501
Owen Andersonf6372aa2008-01-01 21:11:32 +0000502void ARMInstrInfo::
503storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
504 unsigned SrcReg, bool isKill, int FI,
505 const TargetRegisterClass *RC) const {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000506 DebugLoc DL = DebugLoc::getUnknownLoc();
507 if (I != MBB.end()) DL = I->getDebugLoc();
508
Owen Andersonf6372aa2008-01-01 21:11:32 +0000509 if (RC == ARM::GPRRegisterClass) {
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000510 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STR))
Bill Wendling587daed2009-05-13 21:33:08 +0000511 .addReg(SrcReg, getKillRegState(isKill))
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000512 .addFrameIndex(FI).addReg(0).addImm(0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000513 } else if (RC == ARM::DPRRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000514 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTD))
Bill Wendling587daed2009-05-13 21:33:08 +0000515 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000516 .addFrameIndex(FI).addImm(0));
517 } else {
518 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000519 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTS))
Bill Wendling587daed2009-05-13 21:33:08 +0000520 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000521 .addFrameIndex(FI).addImm(0));
522 }
523}
524
525void ARMInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000526 bool isKill,
527 SmallVectorImpl<MachineOperand> &Addr,
528 const TargetRegisterClass *RC,
529 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Dale Johannesen21b55412009-02-12 23:08:38 +0000530 DebugLoc DL = DebugLoc::getUnknownLoc();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000531 unsigned Opc = 0;
532 if (RC == ARM::GPRRegisterClass) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000533 Opc = ARM::STR;
534 } else if (RC == ARM::DPRRegisterClass) {
535 Opc = ARM::FSTD;
536 } else {
537 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
538 Opc = ARM::FSTS;
539 }
540
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000541 MachineInstrBuilder MIB =
Bill Wendling587daed2009-05-13 21:33:08 +0000542 BuildMI(MF, DL, get(Opc)).addReg(SrcReg, getKillRegState(isKill));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000543 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +0000544 MIB.addOperand(Addr[i]);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000545 AddDefaultPred(MIB);
546 NewMIs.push_back(MIB);
547 return;
548}
549
550void ARMInstrInfo::
551loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
552 unsigned DestReg, int FI,
553 const TargetRegisterClass *RC) const {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000554 DebugLoc DL = DebugLoc::getUnknownLoc();
555 if (I != MBB.end()) DL = I->getDebugLoc();
556
Owen Andersonf6372aa2008-01-01 21:11:32 +0000557 if (RC == ARM::GPRRegisterClass) {
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000558 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDR), DestReg)
559 .addFrameIndex(FI).addReg(0).addImm(0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000560 } else if (RC == ARM::DPRRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000561 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDD), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000562 .addFrameIndex(FI).addImm(0));
563 } else {
564 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000565 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDS), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000566 .addFrameIndex(FI).addImm(0));
567 }
568}
569
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000570void ARMInstrInfo::
571loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
572 SmallVectorImpl<MachineOperand> &Addr,
573 const TargetRegisterClass *RC,
574 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Dale Johannesen21b55412009-02-12 23:08:38 +0000575 DebugLoc DL = DebugLoc::getUnknownLoc();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000576 unsigned Opc = 0;
577 if (RC == ARM::GPRRegisterClass) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000578 Opc = ARM::LDR;
579 } else if (RC == ARM::DPRRegisterClass) {
580 Opc = ARM::FLDD;
581 } else {
582 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
583 Opc = ARM::FLDS;
584 }
585
Dale Johannesen21b55412009-02-12 23:08:38 +0000586 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000587 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +0000588 MIB.addOperand(Addr[i]);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000589 AddDefaultPred(MIB);
590 NewMIs.push_back(MIB);
591 return;
592}
593
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000594MachineInstr *ARMInstrInfo::
595foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
596 const SmallVectorImpl<unsigned> &Ops, int FI) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000597 if (Ops.size() != 1) return NULL;
598
599 unsigned OpNum = Ops[0];
600 unsigned Opc = MI->getOpcode();
601 MachineInstr *NewMI = NULL;
602 switch (Opc) {
603 default: break;
604 case ARM::MOVr: {
605 if (MI->getOperand(4).getReg() == ARM::CPSR)
Bob Wilson1b46a682009-04-03 20:53:25 +0000606 // If it is updating CPSR, then it cannot be folded.
Owen Anderson43dbe052008-01-07 01:35:02 +0000607 break;
608 unsigned Pred = MI->getOperand(2).getImm();
609 unsigned PredReg = MI->getOperand(3).getReg();
610 if (OpNum == 0) { // move -> store
611 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000612 bool isKill = MI->getOperand(1).isKill();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000613 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::STR))
Bill Wendling587daed2009-05-13 21:33:08 +0000614 .addReg(SrcReg, getKillRegState(isKill))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000615 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000616 } else { // move -> load
617 unsigned DstReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000618 bool isDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000619 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::LDR))
Bill Wendling587daed2009-05-13 21:33:08 +0000620 .addReg(DstReg, RegState::Define | getDeadRegState(isDead))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000621 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000622 }
623 break;
624 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000625 case ARM::FCPYS: {
626 unsigned Pred = MI->getOperand(2).getImm();
627 unsigned PredReg = MI->getOperand(3).getReg();
628 if (OpNum == 0) { // move -> store
629 unsigned SrcReg = MI->getOperand(1).getReg();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000630 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTS))
631 .addReg(SrcReg).addFrameIndex(FI)
Owen Anderson43dbe052008-01-07 01:35:02 +0000632 .addImm(0).addImm(Pred).addReg(PredReg);
633 } else { // move -> load
634 unsigned DstReg = MI->getOperand(0).getReg();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000635 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDS), DstReg)
636 .addFrameIndex(FI)
Owen Anderson43dbe052008-01-07 01:35:02 +0000637 .addImm(0).addImm(Pred).addReg(PredReg);
638 }
639 break;
640 }
641 case ARM::FCPYD: {
642 unsigned Pred = MI->getOperand(2).getImm();
643 unsigned PredReg = MI->getOperand(3).getReg();
644 if (OpNum == 0) { // move -> store
645 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000646 bool isKill = MI->getOperand(1).isKill();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000647 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTD))
Bill Wendling587daed2009-05-13 21:33:08 +0000648 .addReg(SrcReg, getKillRegState(isKill))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000649 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000650 } else { // move -> load
651 unsigned DstReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000652 bool isDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000653 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDD))
Bill Wendling587daed2009-05-13 21:33:08 +0000654 .addReg(DstReg, RegState::Define | getDeadRegState(isDead))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000655 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000656 }
657 break;
658 }
659 }
660
Owen Anderson43dbe052008-01-07 01:35:02 +0000661 return NewMI;
662}
663
Anton Korobeynikova98cbc52009-06-27 12:16:40 +0000664bool
665ARMInstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
666 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000667 if (Ops.size() != 1) return false;
668
Owen Anderson43dbe052008-01-07 01:35:02 +0000669 unsigned Opc = MI->getOpcode();
670 switch (Opc) {
671 default: break;
672 case ARM::MOVr:
Bob Wilson1b46a682009-04-03 20:53:25 +0000673 // If it is updating CPSR, then it cannot be folded.
Owen Anderson43dbe052008-01-07 01:35:02 +0000674 return MI->getOperand(4).getReg() != ARM::CPSR;
Owen Anderson43dbe052008-01-07 01:35:02 +0000675 case ARM::FCPYS:
676 case ARM::FCPYD:
677 return true;
Bob Wilson5bafff32009-06-22 23:27:02 +0000678
679 case ARM::VMOVD:
680 case ARM::VMOVQ:
681 return false; // FIXME
Owen Anderson43dbe052008-01-07 01:35:02 +0000682 }
683
684 return false;
685}
686
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000687bool
Anton Korobeynikova98cbc52009-06-27 12:16:40 +0000688ARMBaseInstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000689 if (MBB.empty()) return false;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000690
Evan Chenga8e29892007-01-19 07:51:42 +0000691 switch (MBB.back().getOpcode()) {
Evan Cheng5a18ebc2007-05-21 18:56:31 +0000692 case ARM::BX_RET: // Return.
693 case ARM::LDM_RET:
694 case ARM::tBX_RET:
695 case ARM::tBX_RET_vararg:
696 case ARM::tPOP_RET:
Evan Chenga8e29892007-01-19 07:51:42 +0000697 case ARM::B:
698 case ARM::tB: // Uncond branch.
Evan Chengc322a9a2007-01-30 08:03:06 +0000699 case ARM::tBR_JTr:
Evan Chenga8e29892007-01-19 07:51:42 +0000700 case ARM::BR_JTr: // Jumptable branch.
701 case ARM::BR_JTm: // Jumptable branch through mem.
702 case ARM::BR_JTadd: // Jumptable branch add to pc.
703 return true;
704 default: return false;
705 }
706}
707
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000708bool ARMBaseInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000709ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000710 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
711 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
712 return false;
Rafael Espindola3d7d39a2006-10-24 17:07:11 +0000713}
Evan Cheng29836c32007-01-29 23:45:17 +0000714
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000715bool ARMBaseInstrInfo::isPredicated(const MachineInstr *MI) const {
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000716 int PIdx = MI->findFirstPredOperandIdx();
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000717 return PIdx != -1 && MI->getOperand(PIdx).getImm() != ARMCC::AL;
Evan Cheng69d55562007-05-23 07:22:05 +0000718}
719
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000720bool ARMBaseInstrInfo::
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000721PredicateInstruction(MachineInstr *MI,
722 const SmallVectorImpl<MachineOperand> &Pred) const {
Evan Cheng93072922007-05-16 02:01:49 +0000723 unsigned Opc = MI->getOpcode();
724 if (Opc == ARM::B || Opc == ARM::tB) {
Chris Lattner5080f4d2008-01-11 18:10:50 +0000725 MI->setDesc(get(Opc == ARM::B ? ARM::Bcc : ARM::tBcc));
Chris Lattnerc8bd2872007-12-30 01:01:54 +0000726 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
727 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
Evan Cheng02c602b2007-05-16 21:53:07 +0000728 return true;
Evan Cheng93072922007-05-16 02:01:49 +0000729 }
730
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000731 int PIdx = MI->findFirstPredOperandIdx();
732 if (PIdx != -1) {
733 MachineOperand &PMO = MI->getOperand(PIdx);
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000734 PMO.setImm(Pred[0].getImm());
Evan Cheng0e1d3792007-07-05 07:18:20 +0000735 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
Evan Cheng02c602b2007-05-16 21:53:07 +0000736 return true;
737 }
738 return false;
Evan Cheng93072922007-05-16 02:01:49 +0000739}
740
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000741bool ARMBaseInstrInfo::
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000742SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
743 const SmallVectorImpl<MachineOperand> &Pred2) const {
Evan Cheng0e1d3792007-07-05 07:18:20 +0000744 if (Pred1.size() > 2 || Pred2.size() > 2)
Evan Cheng69d55562007-05-23 07:22:05 +0000745 return false;
746
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000747 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
748 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
Evan Cheng69d55562007-05-23 07:22:05 +0000749 if (CC1 == CC2)
750 return true;
751
752 switch (CC1) {
753 default:
754 return false;
755 case ARMCC::AL:
756 return true;
757 case ARMCC::HS:
Evan Cheng1fc7cb62007-06-08 09:14:47 +0000758 return CC2 == ARMCC::HI;
Evan Cheng69d55562007-05-23 07:22:05 +0000759 case ARMCC::LS:
760 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
761 case ARMCC::GE:
Evan Cheng1fc7cb62007-06-08 09:14:47 +0000762 return CC2 == ARMCC::GT;
Evan Cheng9328c1a2007-06-07 01:37:54 +0000763 case ARMCC::LE:
Evan Cheng1fc7cb62007-06-08 09:14:47 +0000764 return CC2 == ARMCC::LT;
Evan Cheng69d55562007-05-23 07:22:05 +0000765 }
766}
Evan Cheng29836c32007-01-29 23:45:17 +0000767
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000768bool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI,
Evan Cheng13ab0202007-07-10 18:08:01 +0000769 std::vector<MachineOperand> &Pred) const {
Chris Lattner749c6f62008-01-07 07:27:27 +0000770 const TargetInstrDesc &TID = MI->getDesc();
771 if (!TID.getImplicitDefs() && !TID.hasOptionalDef())
Evan Cheng13ab0202007-07-10 18:08:01 +0000772 return false;
773
774 bool Found = false;
775 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
776 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000777 if (MO.isReg() && MO.getReg() == ARM::CPSR) {
Evan Cheng13ab0202007-07-10 18:08:01 +0000778 Pred.push_back(MO);
779 Found = true;
780 }
781 }
782
783 return Found;
784}
785
786
Evan Cheng29836c32007-01-29 23:45:17 +0000787/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing
788static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
789 unsigned JTI) DISABLE_INLINE;
790static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
791 unsigned JTI) {
792 return JT[JTI].MBBs.size();
793}
794
795/// GetInstSize - Return the size of the specified MachineInstr.
796///
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000797unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000798 const MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng29836c32007-01-29 23:45:17 +0000799 const MachineFunction *MF = MBB.getParent();
800 const TargetAsmInfo *TAI = MF->getTarget().getTargetAsmInfo();
801
802 // Basic size info comes from the TSFlags field.
Chris Lattner749c6f62008-01-07 07:27:27 +0000803 const TargetInstrDesc &TID = MI->getDesc();
804 unsigned TSFlags = TID.TSFlags;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000805
Evan Cheng29836c32007-01-29 23:45:17 +0000806 switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) {
Evan Chenge5ad88e2008-12-10 21:54:21 +0000807 default: {
Evan Cheng29836c32007-01-29 23:45:17 +0000808 // If this machine instr is an inline asm, measure it.
809 if (MI->getOpcode() == ARM::INLINEASM)
810 return TAI->getInlineAsmLength(MI->getOperand(0).getSymbolName());
Dan Gohman44066042008-07-01 00:05:16 +0000811 if (MI->isLabel())
Evan Chengad1b9a52007-01-30 08:22:33 +0000812 return 0;
Evan Chenge5ad88e2008-12-10 21:54:21 +0000813 switch (MI->getOpcode()) {
814 default:
815 assert(0 && "Unknown or unset size field for instr!");
816 break;
817 case TargetInstrInfo::IMPLICIT_DEF:
818 case TargetInstrInfo::DECLARE:
819 case TargetInstrInfo::DBG_LABEL:
820 case TargetInstrInfo::EH_LABEL:
Evan Chengda47e6e2008-03-15 00:03:38 +0000821 return 0;
Evan Chenge5ad88e2008-12-10 21:54:21 +0000822 }
Evan Cheng29836c32007-01-29 23:45:17 +0000823 break;
Evan Chenge5ad88e2008-12-10 21:54:21 +0000824 }
Evan Cheng29836c32007-01-29 23:45:17 +0000825 case ARMII::Size8Bytes: return 8; // Arm instruction x 2.
826 case ARMII::Size4Bytes: return 4; // Arm instruction.
827 case ARMII::Size2Bytes: return 2; // Thumb instruction.
828 case ARMII::SizeSpecial: {
829 switch (MI->getOpcode()) {
830 case ARM::CONSTPOOL_ENTRY:
831 // If this machine instr is a constant pool entry, its size is recorded as
832 // operand #2.
833 return MI->getOperand(2).getImm();
Jim Grosbachf9570122009-05-14 00:46:35 +0000834 case ARM::Int_eh_sjlj_setjmp: return 12;
Evan Cheng29836c32007-01-29 23:45:17 +0000835 case ARM::BR_JTr:
836 case ARM::BR_JTm:
Evan Chengad1b9a52007-01-30 08:22:33 +0000837 case ARM::BR_JTadd:
838 case ARM::tBR_JTr: {
Evan Cheng29836c32007-01-29 23:45:17 +0000839 // These are jumptable branches, i.e. a branch followed by an inlined
840 // jumptable. The size is 4 + 4 * number of entries.
Chris Lattner749c6f62008-01-07 07:27:27 +0000841 unsigned NumOps = TID.getNumOperands();
Evan Cheng94679e62007-05-21 23:17:32 +0000842 MachineOperand JTOP =
Chris Lattner749c6f62008-01-07 07:27:27 +0000843 MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000844 unsigned JTI = JTOP.getIndex();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000845 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Evan Cheng29836c32007-01-29 23:45:17 +0000846 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
847 assert(JTI < JT.size());
Evan Chengad1b9a52007-01-30 08:22:33 +0000848 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
849 // 4 aligned. The assembler / linker may add 2 byte padding just before
Dale Johannesen8593e412007-04-29 19:19:30 +0000850 // the JT entries. The size does not include this padding; the
851 // constant islands pass does separate bookkeeping for it.
Evan Chengad1b9a52007-01-30 08:22:33 +0000852 // FIXME: If we know the size of the function is less than (1 << 16) *2
853 // bytes, we can use 16-bit entries instead. Then there won't be an
854 // alignment issue.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000855 return getNumJTEntries(JT, JTI) * 4 +
Dale Johannesen8593e412007-04-29 19:19:30 +0000856 (MI->getOpcode()==ARM::tBR_JTr ? 2 : 4);
Evan Cheng29836c32007-01-29 23:45:17 +0000857 }
858 default:
859 // Otherwise, pseudo-instruction sizes are zero.
860 return 0;
861 }
862 }
863 }
Chris Lattnerd27c9912008-03-30 18:22:13 +0000864 return 0; // Not reached
Evan Cheng29836c32007-01-29 23:45:17 +0000865}