blob: f76ff464a7bd5796dbb5640668d7c06c77f97e7a [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.cpp - PowerPC Instruction Information ----------------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the PowerPC implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCInstrInfo.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000015#include "PPC.h"
Owen Andersonf6372aa2008-01-01 21:11:32 +000016#include "PPCInstrBuilder.h"
Bill Wendling7194aaf2008-03-03 22:19:16 +000017#include "PPCMachineFunctionInfo.h"
Chris Lattnerb1d26f62006-06-17 00:01:04 +000018#include "PPCTargetMachine.h"
Andrew Trick2da8bc82010-12-24 05:03:26 +000019#include "PPCHazardRecognizers.h"
Evan Cheng94b95502011-07-26 00:24:13 +000020#include "MCTargetDesc/PPCPredicates.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000023#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen24329662010-02-26 21:09:24 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Hal Finkel4d989ac2012-04-01 19:22:40 +000025#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000026#include "llvm/MC/MCAsmInfo.h"
Bill Wendling880d0f62008-03-04 23:13:51 +000027#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000028#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000029#include "llvm/Support/TargetRegistry.h"
Torok Edwindac237e2009-07-08 20:53:28 +000030#include "llvm/Support/raw_ostream.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000031#include "llvm/ADT/STLExtras.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000032
Evan Cheng4db3cff2011-07-01 17:57:27 +000033#define GET_INSTRINFO_CTOR
Evan Cheng22fee2d2011-06-28 20:07:07 +000034#include "PPCGenInstrInfo.inc"
35
Dan Gohman82bcd232010-04-15 17:20:57 +000036namespace llvm {
Hal Finkel3fd00182011-12-05 17:55:17 +000037extern cl::opt<bool> DisablePPC32RS;
38extern cl::opt<bool> DisablePPC64RS;
Dan Gohman82bcd232010-04-15 17:20:57 +000039}
40
41using namespace llvm;
Bill Wendling880d0f62008-03-04 23:13:51 +000042
Hal Finkel09fdc7b2012-06-08 15:38:25 +000043static cl::
Hal Finkel7255d2a2012-06-08 19:19:53 +000044opt<bool> DisableCTRLoopAnal("disable-ppc-ctrloop-analysis", cl::Hidden,
45 cl::desc("Disable analysis for CTR loops"));
Hal Finkel09fdc7b2012-06-08 15:38:25 +000046
Chris Lattnerb1d26f62006-06-17 00:01:04 +000047PPCInstrInfo::PPCInstrInfo(PPCTargetMachine &tm)
Evan Cheng4db3cff2011-07-01 17:57:27 +000048 : PPCGenInstrInfo(PPC::ADJCALLSTACKDOWN, PPC::ADJCALLSTACKUP),
Evan Chengd5b03f22011-06-28 21:14:33 +000049 TM(tm), RI(*TM.getSubtargetImpl(), *this) {}
Chris Lattnerb1d26f62006-06-17 00:01:04 +000050
Andrew Trick2da8bc82010-12-24 05:03:26 +000051/// CreateTargetHazardRecognizer - Return the hazard recognizer to use for
52/// this target when scheduling the DAG.
53ScheduleHazardRecognizer *PPCInstrInfo::CreateTargetHazardRecognizer(
54 const TargetMachine *TM,
55 const ScheduleDAG *DAG) const {
Hal Finkelc6d08f12011-10-17 04:03:49 +000056 unsigned Directive = TM->getSubtarget<PPCSubtarget>().getDarwinDirective();
Hal Finkel621b77a2012-08-28 16:12:39 +000057 if (Directive == PPC::DIR_440 || Directive == PPC::DIR_A2 ||
58 Directive == PPC::DIR_E500mc || Directive == PPC::DIR_E5500) {
Hal Finkel768c65f2011-11-22 16:21:04 +000059 const InstrItineraryData *II = TM->getInstrItineraryData();
Hal Finkel5b00cea2012-03-31 14:45:15 +000060 return new PPCScoreboardHazardRecognizer(II, DAG);
Hal Finkelc6d08f12011-10-17 04:03:49 +000061 }
Hal Finkel64c34e22011-12-02 04:58:02 +000062
Jakob Stoklund Olesena9fa4fd2012-11-28 02:35:17 +000063 return TargetInstrInfo::CreateTargetHazardRecognizer(TM, DAG);
Andrew Trick2da8bc82010-12-24 05:03:26 +000064}
65
Hal Finkel64c34e22011-12-02 04:58:02 +000066/// CreateTargetPostRAHazardRecognizer - Return the postRA hazard recognizer
67/// to use for this target when scheduling the DAG.
68ScheduleHazardRecognizer *PPCInstrInfo::CreateTargetPostRAHazardRecognizer(
69 const InstrItineraryData *II,
70 const ScheduleDAG *DAG) const {
71 unsigned Directive = TM.getSubtarget<PPCSubtarget>().getDarwinDirective();
72
73 // Most subtargets use a PPC970 recognizer.
Hal Finkel621b77a2012-08-28 16:12:39 +000074 if (Directive != PPC::DIR_440 && Directive != PPC::DIR_A2 &&
75 Directive != PPC::DIR_E500mc && Directive != PPC::DIR_E5500) {
Hal Finkel64c34e22011-12-02 04:58:02 +000076 const TargetInstrInfo *TII = TM.getInstrInfo();
77 assert(TII && "No InstrInfo?");
78
79 return new PPCHazardRecognizer970(*TII);
80 }
81
Hal Finkel4d989ac2012-04-01 19:22:40 +000082 return new PPCScoreboardHazardRecognizer(II, DAG);
Hal Finkel64c34e22011-12-02 04:58:02 +000083}
Jakob Stoklund Olesen71642882012-06-19 21:14:34 +000084
85// Detect 32 -> 64-bit extensions where we may reuse the low sub-register.
86bool PPCInstrInfo::isCoalescableExtInstr(const MachineInstr &MI,
87 unsigned &SrcReg, unsigned &DstReg,
88 unsigned &SubIdx) const {
89 switch (MI.getOpcode()) {
90 default: return false;
91 case PPC::EXTSW:
92 case PPC::EXTSW_32_64:
93 SrcReg = MI.getOperand(1).getReg();
94 DstReg = MI.getOperand(0).getReg();
95 SubIdx = PPC::sub_32;
96 return true;
97 }
98}
99
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000100unsigned PPCInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Chris Lattner9c09c9e2006-03-16 22:24:02 +0000101 int &FrameIndex) const {
Chris Lattner40839602006-02-02 20:12:32 +0000102 switch (MI->getOpcode()) {
103 default: break;
104 case PPC::LD:
105 case PPC::LWZ:
106 case PPC::LFS:
107 case PPC::LFD:
Dan Gohmand735b802008-10-03 15:45:36 +0000108 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
109 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000110 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +0000111 return MI->getOperand(0).getReg();
112 }
113 break;
114 }
115 return 0;
Chris Lattner65242872006-02-02 20:16:12 +0000116}
Chris Lattner40839602006-02-02 20:12:32 +0000117
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000118unsigned PPCInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner65242872006-02-02 20:16:12 +0000119 int &FrameIndex) const {
120 switch (MI->getOpcode()) {
121 default: break;
Nate Begeman3b478b32006-02-02 21:07:50 +0000122 case PPC::STD:
Chris Lattner65242872006-02-02 20:16:12 +0000123 case PPC::STW:
124 case PPC::STFS:
125 case PPC::STFD:
Dan Gohmand735b802008-10-03 15:45:36 +0000126 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
127 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000128 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner65242872006-02-02 20:16:12 +0000129 return MI->getOperand(0).getReg();
130 }
131 break;
132 }
133 return 0;
134}
Chris Lattner40839602006-02-02 20:12:32 +0000135
Chris Lattner043870d2005-09-09 18:17:41 +0000136// commuteInstruction - We can commute rlwimi instructions, but only if the
137// rotate amt is zero. We also have to munge the immediates a bit.
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000138MachineInstr *
139PPCInstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000140 MachineFunction &MF = *MI->getParent()->getParent();
141
Chris Lattner043870d2005-09-09 18:17:41 +0000142 // Normal instructions can be commuted the obvious way.
143 if (MI->getOpcode() != PPC::RLWIMI)
Jakob Stoklund Olesena9fa4fd2012-11-28 02:35:17 +0000144 return TargetInstrInfo::commuteInstruction(MI, NewMI);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000145
Chris Lattner043870d2005-09-09 18:17:41 +0000146 // Cannot commute if it has a non-zero rotate count.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000147 if (MI->getOperand(3).getImm() != 0)
Chris Lattner043870d2005-09-09 18:17:41 +0000148 return 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000149
Chris Lattner043870d2005-09-09 18:17:41 +0000150 // If we have a zero rotate count, we have:
151 // M = mask(MB,ME)
152 // Op0 = (Op1 & ~M) | (Op2 & M)
153 // Change this to:
154 // M = mask((ME+1)&31, (MB-1)&31)
155 // Op0 = (Op2 & ~M) | (Op1 & M)
156
157 // Swap op1/op2
Evan Chenga4d16a12008-02-13 02:46:49 +0000158 unsigned Reg0 = MI->getOperand(0).getReg();
Chris Lattner043870d2005-09-09 18:17:41 +0000159 unsigned Reg1 = MI->getOperand(1).getReg();
160 unsigned Reg2 = MI->getOperand(2).getReg();
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000161 bool Reg1IsKill = MI->getOperand(1).isKill();
162 bool Reg2IsKill = MI->getOperand(2).isKill();
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000163 bool ChangeReg0 = false;
Evan Chenga4d16a12008-02-13 02:46:49 +0000164 // If machine instrs are no longer in two-address forms, update
165 // destination register as well.
166 if (Reg0 == Reg1) {
167 // Must be two address instruction!
Evan Chenge837dea2011-06-28 19:10:37 +0000168 assert(MI->getDesc().getOperandConstraint(0, MCOI::TIED_TO) &&
Evan Chenga4d16a12008-02-13 02:46:49 +0000169 "Expecting a two-address instruction!");
Evan Chenga4d16a12008-02-13 02:46:49 +0000170 Reg2IsKill = false;
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000171 ChangeReg0 = true;
Evan Chenga4d16a12008-02-13 02:46:49 +0000172 }
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000173
174 // Masks.
175 unsigned MB = MI->getOperand(4).getImm();
176 unsigned ME = MI->getOperand(5).getImm();
177
178 if (NewMI) {
179 // Create a new instruction.
180 unsigned Reg0 = ChangeReg0 ? Reg2 : MI->getOperand(0).getReg();
181 bool Reg0IsDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000182 return BuildMI(MF, MI->getDebugLoc(), MI->getDesc())
Bill Wendling587daed2009-05-13 21:33:08 +0000183 .addReg(Reg0, RegState::Define | getDeadRegState(Reg0IsDead))
184 .addReg(Reg2, getKillRegState(Reg2IsKill))
185 .addReg(Reg1, getKillRegState(Reg1IsKill))
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000186 .addImm((ME+1) & 31)
187 .addImm((MB-1) & 31);
188 }
189
190 if (ChangeReg0)
191 MI->getOperand(0).setReg(Reg2);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000192 MI->getOperand(2).setReg(Reg1);
193 MI->getOperand(1).setReg(Reg2);
Chris Lattnerf7382302007-12-30 21:56:09 +0000194 MI->getOperand(2).setIsKill(Reg1IsKill);
195 MI->getOperand(1).setIsKill(Reg2IsKill);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000196
Chris Lattner043870d2005-09-09 18:17:41 +0000197 // Swap the mask around.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000198 MI->getOperand(4).setImm((ME+1) & 31);
199 MI->getOperand(5).setImm((MB-1) & 31);
Chris Lattner043870d2005-09-09 18:17:41 +0000200 return MI;
201}
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000202
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000203void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB,
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000204 MachineBasicBlock::iterator MI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000205 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000206 BuildMI(MBB, MI, DL, get(PPC::NOP));
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000207}
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000208
209
210// Branch analysis.
Hal Finkel99f823f2012-06-08 15:38:21 +0000211// Note: If the condition register is set to CTR or CTR8 then this is a
212// BDNZ (imm == 1) or BDZ (imm == 0) branch.
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000213bool PPCInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
214 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000215 SmallVectorImpl<MachineOperand> &Cond,
216 bool AllowModify) const {
Hal Finkel99f823f2012-06-08 15:38:21 +0000217 bool isPPC64 = TM.getSubtargetImpl()->isPPC64();
218
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000219 // If the block has no terminators, it just falls into the block after it.
220 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000221 if (I == MBB.begin())
222 return false;
223 --I;
224 while (I->isDebugValue()) {
225 if (I == MBB.begin())
226 return false;
227 --I;
228 }
229 if (!isUnpredicatedTerminator(I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000230 return false;
231
232 // Get the last instruction in the block.
233 MachineInstr *LastInst = I;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000234
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000235 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000236 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000237 if (LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000238 if (!LastInst->getOperand(0).isMBB())
239 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000240 TBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000241 return false;
Chris Lattner289c2d52006-11-17 22:14:47 +0000242 } else if (LastInst->getOpcode() == PPC::BCC) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000243 if (!LastInst->getOperand(2).isMBB())
244 return true;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000245 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000246 TBB = LastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000247 Cond.push_back(LastInst->getOperand(0));
248 Cond.push_back(LastInst->getOperand(1));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000249 return false;
Hal Finkel99f823f2012-06-08 15:38:21 +0000250 } else if (LastInst->getOpcode() == PPC::BDNZ8 ||
251 LastInst->getOpcode() == PPC::BDNZ) {
252 if (!LastInst->getOperand(0).isMBB())
253 return true;
Hal Finkel7255d2a2012-06-08 19:19:53 +0000254 if (DisableCTRLoopAnal)
Hal Finkel09fdc7b2012-06-08 15:38:25 +0000255 return true;
Hal Finkel99f823f2012-06-08 15:38:21 +0000256 TBB = LastInst->getOperand(0).getMBB();
257 Cond.push_back(MachineOperand::CreateImm(1));
258 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
259 true));
260 return false;
261 } else if (LastInst->getOpcode() == PPC::BDZ8 ||
262 LastInst->getOpcode() == PPC::BDZ) {
263 if (!LastInst->getOperand(0).isMBB())
264 return true;
Hal Finkel7255d2a2012-06-08 19:19:53 +0000265 if (DisableCTRLoopAnal)
Hal Finkel09fdc7b2012-06-08 15:38:25 +0000266 return true;
Hal Finkel99f823f2012-06-08 15:38:21 +0000267 TBB = LastInst->getOperand(0).getMBB();
268 Cond.push_back(MachineOperand::CreateImm(0));
269 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
270 true));
271 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000272 }
Hal Finkel99f823f2012-06-08 15:38:21 +0000273
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000274 // Otherwise, don't know what this is.
275 return true;
276 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000277
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000278 // Get the instruction before it if it's a terminator.
279 MachineInstr *SecondLastInst = I;
280
281 // If there are three terminators, we don't know what sort of block this is.
282 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000283 isUnpredicatedTerminator(--I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000284 return true;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000285
Chris Lattner289c2d52006-11-17 22:14:47 +0000286 // If the block ends with PPC::B and PPC:BCC, handle it.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000287 if (SecondLastInst->getOpcode() == PPC::BCC &&
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000288 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000289 if (!SecondLastInst->getOperand(2).isMBB() ||
290 !LastInst->getOperand(0).isMBB())
291 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000292 TBB = SecondLastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000293 Cond.push_back(SecondLastInst->getOperand(0));
294 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000295 FBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000296 return false;
Hal Finkel99f823f2012-06-08 15:38:21 +0000297 } else if ((SecondLastInst->getOpcode() == PPC::BDNZ8 ||
298 SecondLastInst->getOpcode() == PPC::BDNZ) &&
299 LastInst->getOpcode() == PPC::B) {
300 if (!SecondLastInst->getOperand(0).isMBB() ||
301 !LastInst->getOperand(0).isMBB())
302 return true;
Hal Finkel7255d2a2012-06-08 19:19:53 +0000303 if (DisableCTRLoopAnal)
Hal Finkel09fdc7b2012-06-08 15:38:25 +0000304 return true;
Hal Finkel99f823f2012-06-08 15:38:21 +0000305 TBB = SecondLastInst->getOperand(0).getMBB();
306 Cond.push_back(MachineOperand::CreateImm(1));
307 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
308 true));
309 FBB = LastInst->getOperand(0).getMBB();
310 return false;
311 } else if ((SecondLastInst->getOpcode() == PPC::BDZ8 ||
312 SecondLastInst->getOpcode() == PPC::BDZ) &&
313 LastInst->getOpcode() == PPC::B) {
314 if (!SecondLastInst->getOperand(0).isMBB() ||
315 !LastInst->getOperand(0).isMBB())
316 return true;
Hal Finkel7255d2a2012-06-08 19:19:53 +0000317 if (DisableCTRLoopAnal)
Hal Finkel09fdc7b2012-06-08 15:38:25 +0000318 return true;
Hal Finkel99f823f2012-06-08 15:38:21 +0000319 TBB = SecondLastInst->getOperand(0).getMBB();
320 Cond.push_back(MachineOperand::CreateImm(0));
321 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
322 true));
323 FBB = LastInst->getOperand(0).getMBB();
324 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000325 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000326
Dale Johannesen13e8b512007-06-13 17:59:52 +0000327 // If the block ends with two PPC:Bs, handle it. The second one is not
328 // executed, so remove it.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000329 if (SecondLastInst->getOpcode() == PPC::B &&
Dale Johannesen13e8b512007-06-13 17:59:52 +0000330 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000331 if (!SecondLastInst->getOperand(0).isMBB())
332 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000333 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000334 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000335 if (AllowModify)
336 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000337 return false;
338 }
339
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000340 // Otherwise, can't handle this.
341 return true;
342}
343
Evan Chengb5cdaa22007-05-18 00:05:48 +0000344unsigned PPCInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000345 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000346 if (I == MBB.begin()) return 0;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000347 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000348 while (I->isDebugValue()) {
349 if (I == MBB.begin())
350 return 0;
351 --I;
352 }
Hal Finkel99f823f2012-06-08 15:38:21 +0000353 if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC &&
354 I->getOpcode() != PPC::BDNZ8 && I->getOpcode() != PPC::BDNZ &&
355 I->getOpcode() != PPC::BDZ8 && I->getOpcode() != PPC::BDZ)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000356 return 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000357
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000358 // Remove the branch.
359 I->eraseFromParent();
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000360
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000361 I = MBB.end();
362
Evan Chengb5cdaa22007-05-18 00:05:48 +0000363 if (I == MBB.begin()) return 1;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000364 --I;
Hal Finkel99f823f2012-06-08 15:38:21 +0000365 if (I->getOpcode() != PPC::BCC &&
366 I->getOpcode() != PPC::BDNZ8 && I->getOpcode() != PPC::BDNZ &&
367 I->getOpcode() != PPC::BDZ8 && I->getOpcode() != PPC::BDZ)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000368 return 1;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000369
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000370 // Remove the branch.
371 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000372 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000373}
374
Evan Chengb5cdaa22007-05-18 00:05:48 +0000375unsigned
376PPCInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
377 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000378 const SmallVectorImpl<MachineOperand> &Cond,
379 DebugLoc DL) const {
Chris Lattner2dc77232006-10-17 18:06:55 +0000380 // Shouldn't be a fall through.
381 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000382 assert((Cond.size() == 2 || Cond.size() == 0) &&
Chris Lattner54108062006-10-21 05:36:13 +0000383 "PPC branch conditions have two components!");
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000384
Hal Finkel99f823f2012-06-08 15:38:21 +0000385 bool isPPC64 = TM.getSubtargetImpl()->isPPC64();
386
Chris Lattner54108062006-10-21 05:36:13 +0000387 // One-way branch.
Chris Lattner2dc77232006-10-17 18:06:55 +0000388 if (FBB == 0) {
Chris Lattner54108062006-10-21 05:36:13 +0000389 if (Cond.empty()) // Unconditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +0000390 BuildMI(&MBB, DL, get(PPC::B)).addMBB(TBB);
Hal Finkel99f823f2012-06-08 15:38:21 +0000391 else if (Cond[1].getReg() == PPC::CTR || Cond[1].getReg() == PPC::CTR8)
392 BuildMI(&MBB, DL, get(Cond[0].getImm() ?
393 (isPPC64 ? PPC::BDNZ8 : PPC::BDNZ) :
394 (isPPC64 ? PPC::BDZ8 : PPC::BDZ))).addMBB(TBB);
Chris Lattner54108062006-10-21 05:36:13 +0000395 else // Conditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +0000396 BuildMI(&MBB, DL, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000397 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000398 return 1;
Chris Lattner2dc77232006-10-17 18:06:55 +0000399 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000400
Chris Lattner879d09c2006-10-21 05:42:09 +0000401 // Two-way Conditional Branch.
Hal Finkel99f823f2012-06-08 15:38:21 +0000402 if (Cond[1].getReg() == PPC::CTR || Cond[1].getReg() == PPC::CTR8)
403 BuildMI(&MBB, DL, get(Cond[0].getImm() ?
404 (isPPC64 ? PPC::BDNZ8 : PPC::BDNZ) :
405 (isPPC64 ? PPC::BDZ8 : PPC::BDZ))).addMBB(TBB);
406 else
407 BuildMI(&MBB, DL, get(PPC::BCC))
408 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Stuart Hastings3bf91252010-06-17 22:43:56 +0000409 BuildMI(&MBB, DL, get(PPC::B)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000410 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000411}
412
Jakob Stoklund Olesen27689b02010-07-11 07:31:00 +0000413void PPCInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
414 MachineBasicBlock::iterator I, DebugLoc DL,
415 unsigned DestReg, unsigned SrcReg,
416 bool KillSrc) const {
417 unsigned Opc;
418 if (PPC::GPRCRegClass.contains(DestReg, SrcReg))
419 Opc = PPC::OR;
420 else if (PPC::G8RCRegClass.contains(DestReg, SrcReg))
421 Opc = PPC::OR8;
422 else if (PPC::F4RCRegClass.contains(DestReg, SrcReg))
423 Opc = PPC::FMR;
424 else if (PPC::CRRCRegClass.contains(DestReg, SrcReg))
425 Opc = PPC::MCRF;
426 else if (PPC::VRRCRegClass.contains(DestReg, SrcReg))
427 Opc = PPC::VOR;
428 else if (PPC::CRBITRCRegClass.contains(DestReg, SrcReg))
429 Opc = PPC::CROR;
430 else
431 llvm_unreachable("Impossible reg-to-reg copy");
Owen Andersond10fd972007-12-31 06:32:00 +0000432
Evan Chenge837dea2011-06-28 19:10:37 +0000433 const MCInstrDesc &MCID = get(Opc);
434 if (MCID.getNumOperands() == 3)
435 BuildMI(MBB, I, DL, MCID, DestReg)
Jakob Stoklund Olesen27689b02010-07-11 07:31:00 +0000436 .addReg(SrcReg).addReg(SrcReg, getKillRegState(KillSrc));
437 else
Evan Chenge837dea2011-06-28 19:10:37 +0000438 BuildMI(MBB, I, DL, MCID, DestReg).addReg(SrcReg, getKillRegState(KillSrc));
Owen Andersond10fd972007-12-31 06:32:00 +0000439}
440
Hal Finkel3fd00182011-12-05 17:55:17 +0000441// This function returns true if a CR spill is necessary and false otherwise.
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000442bool
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000443PPCInstrInfo::StoreRegToStackSlot(MachineFunction &MF,
444 unsigned SrcReg, bool isKill,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000445 int FrameIdx,
446 const TargetRegisterClass *RC,
447 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000448 DebugLoc DL;
Craig Topperc9099502012-04-20 06:31:50 +0000449 if (PPC::GPRCRegClass.hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000450 if (SrcReg != PPC::LR) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000451 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling587daed2009-05-13 21:33:08 +0000452 .addReg(SrcReg,
453 getKillRegState(isKill)),
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000454 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000455 } else {
456 // FIXME: this spills LR immediately to memory in one step. To do this,
457 // we use R11, which we know cannot be used in the prolog/epilog. This is
458 // a hack.
Dale Johannesen21b55412009-02-12 23:08:38 +0000459 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR), PPC::R11));
460 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling587daed2009-05-13 21:33:08 +0000461 .addReg(PPC::R11,
462 getKillRegState(isKill)),
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000463 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000464 }
Craig Topperc9099502012-04-20 06:31:50 +0000465 } else if (PPC::G8RCRegClass.hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000466 if (SrcReg != PPC::LR8) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000467 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling587daed2009-05-13 21:33:08 +0000468 .addReg(SrcReg,
469 getKillRegState(isKill)),
470 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000471 } else {
472 // FIXME: this spills LR immediately to memory in one step. To do this,
Hal Finkel7ad6b7d2011-12-07 06:32:37 +0000473 // we use X11, which we know cannot be used in the prolog/epilog. This is
Owen Andersonf6372aa2008-01-01 21:11:32 +0000474 // a hack.
Dale Johannesen21b55412009-02-12 23:08:38 +0000475 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR8), PPC::X11));
476 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling587daed2009-05-13 21:33:08 +0000477 .addReg(PPC::X11,
478 getKillRegState(isKill)),
479 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000480 }
Craig Topperc9099502012-04-20 06:31:50 +0000481 } else if (PPC::F8RCRegClass.hasSubClassEq(RC)) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000482 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFD))
Bill Wendling587daed2009-05-13 21:33:08 +0000483 .addReg(SrcReg,
484 getKillRegState(isKill)),
485 FrameIdx));
Craig Topperc9099502012-04-20 06:31:50 +0000486 } else if (PPC::F4RCRegClass.hasSubClassEq(RC)) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000487 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFS))
Bill Wendling587daed2009-05-13 21:33:08 +0000488 .addReg(SrcReg,
489 getKillRegState(isKill)),
490 FrameIdx));
Craig Topperc9099502012-04-20 06:31:50 +0000491 } else if (PPC::CRRCRegClass.hasSubClassEq(RC)) {
Hal Finkel3fd00182011-12-05 17:55:17 +0000492 if ((!DisablePPC32RS && !TM.getSubtargetImpl()->isPPC64()) ||
493 (!DisablePPC64RS && TM.getSubtargetImpl()->isPPC64())) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000494 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::SPILL_CR))
Bill Wendling587daed2009-05-13 21:33:08 +0000495 .addReg(SrcReg,
496 getKillRegState(isKill)),
Chris Lattner71a2cb22008-03-20 01:22:40 +0000497 FrameIdx));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000498 return true;
499 } else {
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000500 // FIXME: We need a scatch reg here. The trouble with using R0 is that
501 // it's possible for the stack frame to be so big the save location is
502 // out of range of immediate offsets, necessitating another register.
503 // We hack this on Darwin by reserving R2. It's probably broken on Linux
504 // at the moment.
505
Hal Finkel234bb382011-12-07 06:34:06 +0000506 bool is64Bit = TM.getSubtargetImpl()->isPPC64();
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000507 // We need to store the CR in the low 4-bits of the saved value. First,
508 // issue a MFCR to save all of the CRBits.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000509 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
Hal Finkel234bb382011-12-07 06:34:06 +0000510 (is64Bit ? PPC::X2 : PPC::R2) :
511 (is64Bit ? PPC::X0 : PPC::R0);
512 NewMIs.push_back(BuildMI(MF, DL, get(is64Bit ? PPC::MFCR8pseud :
513 PPC::MFCRpseud), ScratchReg)
Dale Johannesen5f07d522010-05-20 17:48:26 +0000514 .addReg(SrcReg, getKillRegState(isKill)));
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000515
Bill Wendling7194aaf2008-03-03 22:19:16 +0000516 // If the saved register wasn't CR0, shift the bits left so that they are
517 // in CR0's slot.
518 if (SrcReg != PPC::CR0) {
Evan Cheng966aeb52011-07-25 19:53:23 +0000519 unsigned ShiftBits = getPPCRegisterNumbering(SrcReg)*4;
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000520 // rlwinm scratch, scratch, ShiftBits, 0, 31.
Hal Finkel234bb382011-12-07 06:34:06 +0000521 NewMIs.push_back(BuildMI(MF, DL, get(is64Bit ? PPC::RLWINM8 :
522 PPC::RLWINM), ScratchReg)
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000523 .addReg(ScratchReg).addImm(ShiftBits)
524 .addImm(0).addImm(31));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000525 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000526
Hal Finkel234bb382011-12-07 06:34:06 +0000527 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(is64Bit ?
528 PPC::STW8 : PPC::STW))
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000529 .addReg(ScratchReg,
Bill Wendling587daed2009-05-13 21:33:08 +0000530 getKillRegState(isKill)),
Bill Wendling7194aaf2008-03-03 22:19:16 +0000531 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000532 }
Craig Topperc9099502012-04-20 06:31:50 +0000533 } else if (PPC::CRBITRCRegClass.hasSubClassEq(RC)) {
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000534 // FIXME: We use CRi here because there is no mtcrf on a bit. Since the
535 // backend currently only uses CR1EQ as an individual bit, this should
536 // not cause any bug. If we need other uses of CR bits, the following
537 // code may be invalid.
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000538 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000539 if (SrcReg == PPC::CR0LT || SrcReg == PPC::CR0GT ||
540 SrcReg == PPC::CR0EQ || SrcReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000541 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000542 else if (SrcReg == PPC::CR1LT || SrcReg == PPC::CR1GT ||
543 SrcReg == PPC::CR1EQ || SrcReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000544 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000545 else if (SrcReg == PPC::CR2LT || SrcReg == PPC::CR2GT ||
546 SrcReg == PPC::CR2EQ || SrcReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000547 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000548 else if (SrcReg == PPC::CR3LT || SrcReg == PPC::CR3GT ||
549 SrcReg == PPC::CR3EQ || SrcReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000550 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000551 else if (SrcReg == PPC::CR4LT || SrcReg == PPC::CR4GT ||
552 SrcReg == PPC::CR4EQ || SrcReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000553 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000554 else if (SrcReg == PPC::CR5LT || SrcReg == PPC::CR5GT ||
555 SrcReg == PPC::CR5EQ || SrcReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000556 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000557 else if (SrcReg == PPC::CR6LT || SrcReg == PPC::CR6GT ||
558 SrcReg == PPC::CR6EQ || SrcReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000559 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000560 else if (SrcReg == PPC::CR7LT || SrcReg == PPC::CR7GT ||
561 SrcReg == PPC::CR7EQ || SrcReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000562 Reg = PPC::CR7;
563
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000564 return StoreRegToStackSlot(MF, Reg, isKill, FrameIdx,
Craig Topperc9099502012-04-20 06:31:50 +0000565 &PPC::CRRCRegClass, NewMIs);
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000566
Craig Topperc9099502012-04-20 06:31:50 +0000567 } else if (PPC::VRRCRegClass.hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000568 // We don't have indexed addressing for vector loads. Emit:
569 // R0 = ADDI FI#
570 // STVX VAL, 0, R0
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000571 //
Owen Andersonf6372aa2008-01-01 21:11:32 +0000572 // FIXME: We use R0 here, because it isn't available for RA.
Bill Schmidt26160f42012-10-10 21:25:01 +0000573 bool Is64Bit = TM.getSubtargetImpl()->isPPC64();
574 unsigned Instr = Is64Bit ? PPC::ADDI8 : PPC::ADDI;
575 unsigned GPR0 = Is64Bit ? PPC::X0 : PPC::R0;
576 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(Instr), GPR0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000577 FrameIdx, 0, 0));
Dale Johannesen21b55412009-02-12 23:08:38 +0000578 NewMIs.push_back(BuildMI(MF, DL, get(PPC::STVX))
Bill Wendling587daed2009-05-13 21:33:08 +0000579 .addReg(SrcReg, getKillRegState(isKill))
Bill Schmidt26160f42012-10-10 21:25:01 +0000580 .addReg(GPR0)
581 .addReg(GPR0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000582 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000583 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000584 }
Bill Wendling7194aaf2008-03-03 22:19:16 +0000585
586 return false;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000587}
588
589void
590PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000591 MachineBasicBlock::iterator MI,
592 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000593 const TargetRegisterClass *RC,
594 const TargetRegisterInfo *TRI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000595 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000596 SmallVector<MachineInstr*, 4> NewMIs;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000597
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000598 if (StoreRegToStackSlot(MF, SrcReg, isKill, FrameIdx, RC, NewMIs)) {
599 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Bill Wendling7194aaf2008-03-03 22:19:16 +0000600 FuncInfo->setSpillsCR();
601 }
602
Owen Andersonf6372aa2008-01-01 21:11:32 +0000603 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
604 MBB.insert(MI, NewMIs[i]);
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000605
606 const MachineFrameInfo &MFI = *MF.getFrameInfo();
607 MachineMemOperand *MMO =
Jay Foad978e0df2011-11-15 07:34:52 +0000608 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +0000609 MachineMemOperand::MOStore,
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000610 MFI.getObjectSize(FrameIdx),
611 MFI.getObjectAlignment(FrameIdx));
612 NewMIs.back()->addMemOperand(MF, MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000613}
614
Hal Finkeld21e9302011-12-06 20:55:36 +0000615bool
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000616PPCInstrInfo::LoadRegFromStackSlot(MachineFunction &MF, DebugLoc DL,
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000617 unsigned DestReg, int FrameIdx,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000618 const TargetRegisterClass *RC,
619 SmallVectorImpl<MachineInstr*> &NewMIs)const{
Craig Topperc9099502012-04-20 06:31:50 +0000620 if (PPC::GPRCRegClass.hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000621 if (DestReg != PPC::LR) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000622 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
623 DestReg), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000624 } else {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000625 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
626 PPC::R11), FrameIdx));
627 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000628 }
Craig Topperc9099502012-04-20 06:31:50 +0000629 } else if (PPC::G8RCRegClass.hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000630 if (DestReg != PPC::LR8) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000631 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000632 FrameIdx));
633 } else {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000634 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD),
Hal Finkel7ad6b7d2011-12-07 06:32:37 +0000635 PPC::X11), FrameIdx));
636 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR8)).addReg(PPC::X11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000637 }
Craig Topperc9099502012-04-20 06:31:50 +0000638 } else if (PPC::F8RCRegClass.hasSubClassEq(RC)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000639 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000640 FrameIdx));
Craig Topperc9099502012-04-20 06:31:50 +0000641 } else if (PPC::F4RCRegClass.hasSubClassEq(RC)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000642 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFS), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000643 FrameIdx));
Craig Topperc9099502012-04-20 06:31:50 +0000644 } else if (PPC::CRRCRegClass.hasSubClassEq(RC)) {
Hal Finkeld21e9302011-12-06 20:55:36 +0000645 if ((!DisablePPC32RS && !TM.getSubtargetImpl()->isPPC64()) ||
646 (!DisablePPC64RS && TM.getSubtargetImpl()->isPPC64())) {
647 NewMIs.push_back(addFrameReference(BuildMI(MF, DL,
648 get(PPC::RESTORE_CR), DestReg)
649 , FrameIdx));
650 return true;
651 } else {
652 // FIXME: We need a scatch reg here. The trouble with using R0 is that
653 // it's possible for the stack frame to be so big the save location is
654 // out of range of immediate offsets, necessitating another register.
655 // We hack this on Darwin by reserving R2. It's probably broken on Linux
656 // at the moment.
657 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
658 PPC::R2 : PPC::R0;
659 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
660 ScratchReg), FrameIdx));
661
662 // If the reloaded register isn't CR0, shift the bits right so that they are
663 // in the right CR's slot.
664 if (DestReg != PPC::CR0) {
665 unsigned ShiftBits = getPPCRegisterNumbering(DestReg)*4;
666 // rlwinm r11, r11, 32-ShiftBits, 0, 31.
667 NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg)
668 .addReg(ScratchReg).addImm(32-ShiftBits).addImm(0)
669 .addImm(31));
670 }
671
Hal Finkel234bb382011-12-07 06:34:06 +0000672 NewMIs.push_back(BuildMI(MF, DL, get(TM.getSubtargetImpl()->isPPC64() ?
673 PPC::MTCRF8 : PPC::MTCRF), DestReg)
Hal Finkeld21e9302011-12-06 20:55:36 +0000674 .addReg(ScratchReg));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000675 }
Craig Topperc9099502012-04-20 06:31:50 +0000676 } else if (PPC::CRBITRCRegClass.hasSubClassEq(RC)) {
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000677
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000678 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000679 if (DestReg == PPC::CR0LT || DestReg == PPC::CR0GT ||
680 DestReg == PPC::CR0EQ || DestReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000681 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000682 else if (DestReg == PPC::CR1LT || DestReg == PPC::CR1GT ||
683 DestReg == PPC::CR1EQ || DestReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000684 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000685 else if (DestReg == PPC::CR2LT || DestReg == PPC::CR2GT ||
686 DestReg == PPC::CR2EQ || DestReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000687 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000688 else if (DestReg == PPC::CR3LT || DestReg == PPC::CR3GT ||
689 DestReg == PPC::CR3EQ || DestReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000690 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000691 else if (DestReg == PPC::CR4LT || DestReg == PPC::CR4GT ||
692 DestReg == PPC::CR4EQ || DestReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000693 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000694 else if (DestReg == PPC::CR5LT || DestReg == PPC::CR5GT ||
695 DestReg == PPC::CR5EQ || DestReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000696 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000697 else if (DestReg == PPC::CR6LT || DestReg == PPC::CR6GT ||
698 DestReg == PPC::CR6EQ || DestReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000699 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000700 else if (DestReg == PPC::CR7LT || DestReg == PPC::CR7GT ||
701 DestReg == PPC::CR7EQ || DestReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000702 Reg = PPC::CR7;
703
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000704 return LoadRegFromStackSlot(MF, DL, Reg, FrameIdx,
Craig Topperc9099502012-04-20 06:31:50 +0000705 &PPC::CRRCRegClass, NewMIs);
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000706
Craig Topperc9099502012-04-20 06:31:50 +0000707 } else if (PPC::VRRCRegClass.hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000708 // We don't have indexed addressing for vector loads. Emit:
709 // R0 = ADDI FI#
710 // Dest = LVX 0, R0
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000711 //
Owen Andersonf6372aa2008-01-01 21:11:32 +0000712 // FIXME: We use R0 here, because it isn't available for RA.
Bill Schmidt26160f42012-10-10 21:25:01 +0000713 bool Is64Bit = TM.getSubtargetImpl()->isPPC64();
714 unsigned Instr = Is64Bit ? PPC::ADDI8 : PPC::ADDI;
715 unsigned GPR0 = Is64Bit ? PPC::X0 : PPC::R0;
716 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(Instr), GPR0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000717 FrameIdx, 0, 0));
Bill Schmidt26160f42012-10-10 21:25:01 +0000718 NewMIs.push_back(BuildMI(MF, DL, get(PPC::LVX),DestReg).addReg(GPR0)
719 .addReg(GPR0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000720 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000721 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000722 }
Hal Finkeld21e9302011-12-06 20:55:36 +0000723
724 return false;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000725}
726
727void
728PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000729 MachineBasicBlock::iterator MI,
730 unsigned DestReg, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000731 const TargetRegisterClass *RC,
732 const TargetRegisterInfo *TRI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000733 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000734 SmallVector<MachineInstr*, 4> NewMIs;
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000735 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000736 if (MI != MBB.end()) DL = MI->getDebugLoc();
Hal Finkeld21e9302011-12-06 20:55:36 +0000737 if (LoadRegFromStackSlot(MF, DL, DestReg, FrameIdx, RC, NewMIs)) {
738 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
739 FuncInfo->setSpillsCR();
740 }
Owen Andersonf6372aa2008-01-01 21:11:32 +0000741 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
742 MBB.insert(MI, NewMIs[i]);
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000743
744 const MachineFrameInfo &MFI = *MF.getFrameInfo();
745 MachineMemOperand *MMO =
Jay Foad978e0df2011-11-15 07:34:52 +0000746 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +0000747 MachineMemOperand::MOLoad,
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000748 MFI.getObjectSize(FrameIdx),
749 MFI.getObjectAlignment(FrameIdx));
750 NewMIs.back()->addMemOperand(MF, MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000751}
752
Evan Cheng09652172010-04-26 07:39:36 +0000753MachineInstr*
754PPCInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +0000755 int FrameIx, uint64_t Offset,
Evan Cheng09652172010-04-26 07:39:36 +0000756 const MDNode *MDPtr,
757 DebugLoc DL) const {
758 MachineInstrBuilder MIB = BuildMI(MF, DL, get(PPC::DBG_VALUE));
759 addFrameReference(MIB, FrameIx, 0, false).addImm(Offset).addMetadata(MDPtr);
760 return &*MIB;
761}
762
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000763bool PPCInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000764ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner7c4fe252006-10-21 06:03:11 +0000765 assert(Cond.size() == 2 && "Invalid PPC branch opcode!");
Hal Finkel99f823f2012-06-08 15:38:21 +0000766 if (Cond[1].getReg() == PPC::CTR8 || Cond[1].getReg() == PPC::CTR)
767 Cond[0].setImm(Cond[0].getImm() == 0 ? 1 : 0);
768 else
769 // Leave the CR# the same, but invert the condition.
770 Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm()));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000771 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000772}
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000773
774/// GetInstSize - Return the number of bytes of code the specified
775/// instruction may be. This returns the maximum number of bytes.
776///
777unsigned PPCInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
778 switch (MI->getOpcode()) {
779 case PPC::INLINEASM: { // Inline Asm: Variable size.
780 const MachineFunction *MF = MI->getParent()->getParent();
781 const char *AsmStr = MI->getOperand(0).getSymbolName();
Chris Lattneraf76e592009-08-22 20:48:53 +0000782 return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo());
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000783 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000784 case PPC::PROLOG_LABEL:
Dan Gohman44066042008-07-01 00:05:16 +0000785 case PPC::EH_LABEL:
786 case PPC::GC_LABEL:
Dale Johannesen375be772010-04-07 19:51:44 +0000787 case PPC::DBG_VALUE:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000788 return 0;
Hal Finkel5b00cea2012-03-31 14:45:15 +0000789 case PPC::BL8_NOP_ELF:
790 case PPC::BLA8_NOP_ELF:
791 return 8;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000792 default:
793 return 4; // PowerPC instructions are all 4 bytes
794 }
795}