blob: 1154c8608b7c5ece95203eac9dcdb3ecfd6de074 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
19 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
20
Evan Chenga8e29892007-01-19 07:51:42 +000021def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000022 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000023}]>;
24def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000025 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000026}]>;
27
28
29/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
30def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000031 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000032}]>;
33def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000034 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000035}], imm_neg_XFORM>;
36
37def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000038 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000039}]>;
40def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000041 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000042}]>;
43
44def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000045 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000046}]>;
47def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000048 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000049 return Val >= 8 && Val < 256;
50}], imm_neg_XFORM>;
51
52// Break imm's up into two pieces: an immediate + a left shift.
53// This uses thumb_immshifted to match and thumb_immshifted_val and
54// thumb_immshifted_shamt to get the val/shift pieces.
55def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000056 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000057}]>;
58
59def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000060 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000061 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000062}]>;
63
64def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000065 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000066 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000067}]>;
68
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000069// Scaled 4 immediate.
70def t_imm_s4 : Operand<i32> {
71 let PrintMethod = "printThumbS4ImmOperand";
72}
73
Evan Chenga8e29892007-01-19 07:51:42 +000074// Define Thumb specific addressing modes.
75
76// t_addrmode_rr := reg + reg
77//
78def t_addrmode_rr : Operand<i32>,
79 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
80 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000081 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000082}
83
Evan Chengc38f2bc2007-01-23 22:59:13 +000084// t_addrmode_s4 := reg + reg
85// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000086//
Evan Chengc38f2bc2007-01-23 22:59:13 +000087def t_addrmode_s4 : Operand<i32>,
88 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
89 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000090 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000091}
Evan Chengc38f2bc2007-01-23 22:59:13 +000092
93// t_addrmode_s2 := reg + reg
94// reg + imm5 * 2
95//
96def t_addrmode_s2 : Operand<i32>,
97 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
98 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000099 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000100}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000101
102// t_addrmode_s1 := reg + reg
103// reg + imm5
104//
105def t_addrmode_s1 : Operand<i32>,
106 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
107 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000108 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000109}
110
111// t_addrmode_sp := sp + imm8 * 4
112//
113def t_addrmode_sp : Operand<i32>,
114 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
115 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000116 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000117}
118
119//===----------------------------------------------------------------------===//
120// Miscellaneous Instructions.
121//
122
Jim Grosbach4642ad32010-02-22 23:10:38 +0000123// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
124// from removing one half of the matched pairs. That breaks PEI, which assumes
125// these will always be in pairs, and asserts if it finds otherwise. Better way?
126let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000127def tADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000128PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000129 "@ tADJCALLSTACKUP $amt1",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000130 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, Requires<[IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000131
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000132def tADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000133PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
Evan Cheng44bec522007-05-15 01:29:07 +0000134 "@ tADJCALLSTACKDOWN $amt",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000135 [(ARMcallseq_start imm:$amt)]>, Requires<[IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000136}
Evan Cheng44bec522007-05-15 01:29:07 +0000137
Johnny Chenbd2c6232010-02-25 03:28:51 +0000138def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
139 [/* For disassembly only; pattern left blank */]>,
140 T1Encoding<0b101111> {
141 let Inst{9-8} = 0b11;
142 let Inst{7-0} = 0b00000000;
143}
144
Johnny Chenc6f7b272010-02-11 18:12:29 +0000145// The i32imm operand $val can be used by a debugger to store more information
146// about the breakpoint.
147def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
148 [/* For disassembly only; pattern left blank */]>,
149 T1Encoding<0b101111> {
150 let Inst{9-8} = 0b10;
151}
152
Evan Cheng35d6c412009-08-04 23:47:55 +0000153// For both thumb1 and thumb2.
Evan Chengeaa91b02007-06-19 01:26:51 +0000154let isNotDuplicable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000155def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000156 "\n$cp:\n\tadd\t$dst, pc",
Johnny Chend68e1192009-12-15 17:24:14 +0000157 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
158 T1Special<{0,0,?,?}> {
159 let Inst{6-3} = 0b1111; // A8.6.6 Rm = pc
160}
Evan Chenga8e29892007-01-19 07:51:42 +0000161
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000162// PC relative add.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000163def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000164 "add\t$dst, pc, $rhs", []>,
165 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000166
167// ADD rd, sp, #imm8
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000168def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000169 "add\t$dst, $sp, $rhs", []>,
170 T1Encoding<{1,0,1,0,1,?}>; // A6.2 & A8.6.8
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000171
172// ADD sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000173def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000174 "add\t$dst, $rhs", []>,
175 T1Misc<{0,0,0,0,0,?,?}>; // A6.2.5 & A8.6.8
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000176
Evan Cheng86198642009-08-07 00:34:42 +0000177// SUB sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000178def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000179 "sub\t$dst, $rhs", []>,
180 T1Misc<{0,0,0,0,1,?,?}>; // A6.2.5 & A8.6.215
Evan Cheng86198642009-08-07 00:34:42 +0000181
Evan Chengb89030a2009-08-11 23:00:31 +0000182// ADD rm, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000183def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000184 "add\t$dst, $rhs", []>,
185 T1Special<{0,0,?,?}> {
186 let Inst{6-3} = 0b1101; // A8.6.9 Encoding T1
187}
Evan Cheng86198642009-08-07 00:34:42 +0000188
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000189// ADD sp, rm
David Goodwin5d598aa2009-08-19 18:00:44 +0000190def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000191 "add\t$dst, $rhs", []>,
192 T1Special<{0,0,?,?}> {
193 // A8.6.9 Encoding T2
194 let Inst{7} = 1;
195 let Inst{2-0} = 0b101;
196}
Evan Cheng86198642009-08-07 00:34:42 +0000197
198// Pseudo instruction that will expand into a tSUBspi + a copy.
Dan Gohman533297b2009-10-29 18:10:34 +0000199let usesCustomInserter = 1 in { // Expanded after instruction selection.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000200def tSUBspi_ : PseudoInst<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs),
201 NoItinerary, "@ sub\t$dst, $rhs", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000202
203def tADDspr_ : PseudoInst<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
Evan Cheng699beba2009-10-27 00:08:59 +0000204 NoItinerary, "@ add\t$dst, $rhs", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000205
206let Defs = [CPSR] in
207def tANDsp : PseudoInst<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs),
Evan Cheng699beba2009-10-27 00:08:59 +0000208 NoItinerary, "@ and\t$dst, $rhs", []>;
Dan Gohman533297b2009-10-29 18:10:34 +0000209} // usesCustomInserter
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000210
Evan Chenga8e29892007-01-19 07:51:42 +0000211//===----------------------------------------------------------------------===//
212// Control Flow Instructions.
213//
214
Jim Grosbachc732adf2009-09-30 01:35:11 +0000215let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +0000216 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr", [(ARMretflag)]>,
217 T1Special<{1,1,0,?}> { // A6.2.3 & A8.6.25
218 let Inst{6-3} = 0b1110; // Rm = lr
219 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000220 // Alternative return instruction used by vararg functions.
Jim Grosbach80dc1162010-02-16 21:23:02 +0000221 def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), IIC_Br, "bx\t$target",[]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000222 T1Special<{1,1,0,?}>; // A6.2.3 & A8.6.25
Evan Cheng9d945f72007-02-01 01:49:46 +0000223}
Evan Chenga8e29892007-01-19 07:51:42 +0000224
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000225// Indirect branches
226let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilsonaf14e662009-11-03 06:29:56 +0000227 def tBRIND : TI<(outs), (ins GPR:$dst), IIC_Br, "mov\tpc, $dst",
Johnny Chend68e1192009-12-15 17:24:14 +0000228 [(brind GPR:$dst)]>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000229 T1Special<{1,0,1,?}> {
Johnny Chen12360912010-01-13 21:00:26 +0000230 // <Rd> = Inst{7:2-0} = pc
Johnny Chend68e1192009-12-15 17:24:14 +0000231 let Inst{2-0} = 0b111;
232 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000233}
234
Evan Chenga8e29892007-01-19 07:51:42 +0000235// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000236let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
237 hasExtraDefRegAllocReq = 1 in
Evan Chengd20d6582009-10-01 01:33:39 +0000238def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000239 "pop${p}\t$wb", []>,
240 T1Misc<{1,1,0,?,?,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000241
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000242let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000243 Defs = [R0, R1, R2, R3, R12, LR,
244 D0, D1, D2, D3, D4, D5, D6, D7,
245 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000246 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000247 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000248 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000249 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000250 "bl\t${func:call}",
251 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000252 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000253
Evan Chengb6207242009-08-01 00:16:10 +0000254 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000255 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000256 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000257 "blx\t${func:call}",
258 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000259 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000260
Evan Chengb6207242009-08-01 00:16:10 +0000261 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000262 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000263 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000264 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000265 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
266 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000267
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000268 // ARMv4T
Johnny Chend68e1192009-12-15 17:24:14 +0000269 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000270 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000271 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000272 [(ARMcall_nolink tGPR:$func)]>,
273 Requires<[IsThumb1Only, IsNotDarwin]>;
274}
275
276// On Darwin R9 is call-clobbered.
277let isCall = 1,
278 Defs = [R0, R1, R2, R3, R9, R12, LR,
279 D0, D1, D2, D3, D4, D5, D6, D7,
280 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000281 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000282 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000283 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000284 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000285 "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000286 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000287 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000288
Evan Chengb6207242009-08-01 00:16:10 +0000289 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000290 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000291 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000292 "blx\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000293 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000294 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000295
Evan Chengb6207242009-08-01 00:16:10 +0000296 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000297 def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000298 "blx\t$func",
299 [(ARMtcall GPR:$func)]>,
300 Requires<[IsThumb, HasV5T, IsDarwin]>,
301 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000302
303 // ARMv4T
Johnny Chend68e1192009-12-15 17:24:14 +0000304 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000305 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000306 "mov\tlr, pc\n\tbx\t$func",
307 [(ARMcall_nolink tGPR:$func)]>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000308 Requires<[IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000309}
310
Evan Chengffbacca2007-07-21 00:34:19 +0000311let isBranch = 1, isTerminator = 1 in {
Evan Cheng3f8602c2007-05-16 21:53:43 +0000312 let isBarrier = 1 in {
313 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000314 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000315 "b\t$target", [(br bb:$target)]>,
316 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000317
Evan Cheng225dfe92007-01-30 01:13:37 +0000318 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000319 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000320 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000321 "bl\t$target\t@ far jump",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000322
David Goodwin5e47a9a2009-06-30 18:04:13 +0000323 def tBR_JTr : T1JTI<(outs),
324 (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng699beba2009-10-27 00:08:59 +0000325 IIC_Br, "mov\tpc, $target\n\t.align\t2\n$jt",
Johnny Chenbbc71b22009-12-16 02:32:54 +0000326 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>,
327 Encoding16 {
328 let Inst{15-7} = 0b010001101;
329 let Inst{2-0} = 0b111;
330 }
Evan Cheng3f8602c2007-05-16 21:53:43 +0000331 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000332}
333
Evan Chengc85e8322007-07-05 07:13:32 +0000334// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000335// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000336let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000337 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000338 "b$cc\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000339 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
340 T1Encoding<{1,1,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000341
Evan Chengde17fb62009-10-31 23:46:45 +0000342// Compare and branch on zero / non-zero
343let isBranch = 1, isTerminator = 1 in {
344 def tCBZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000345 "cbz\t$cmp, $target", []>,
346 T1Misc<{0,0,?,1,?,?,?}>;
Evan Chengde17fb62009-10-31 23:46:45 +0000347
348 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000349 "cbnz\t$cmp, $target", []>,
350 T1Misc<{1,0,?,1,?,?,?}>;
Evan Chengde17fb62009-10-31 23:46:45 +0000351}
352
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000353// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
354// A8.6.16 B: Encoding T1
355// If Inst{11-8} == 0b1111 then SEE SVC
356let isCall = 1 in {
Johnny Chenbd2c6232010-02-25 03:28:51 +0000357def tSVC : T1pI<(outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", []>,
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000358 Encoding16 {
359 let Inst{15-12} = 0b1101;
360 let Inst{11-8} = 0b1111;
361}
362}
363
364// A8.6.16 B: Encoding T1 -- for disassembly only
365// If Inst{11-8} == 0b1110 then UNDEFINED
366def tTRAP : T1I<(outs), (ins), IIC_Br, "trap", []>, Encoding16 {
367 let Inst{15-12} = 0b1101;
368 let Inst{11-8} = 0b1110;
369}
370
Evan Chenga8e29892007-01-19 07:51:42 +0000371//===----------------------------------------------------------------------===//
372// Load Store Instructions.
373//
374
Evan Cheng4aedb612009-11-20 19:57:15 +0000375let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +0000376def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000377 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000378 [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>,
379 T1LdSt<0b100>;
Jim Grosbach64171712010-02-16 21:07:46 +0000380def tLDRi: T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr,
Johnny Chen51bc5612010-01-14 22:42:17 +0000381 "ldr", "\t$dst, $addr",
382 []>,
383 T1LdSt4Imm<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000384
David Goodwin5d598aa2009-08-19 18:00:44 +0000385def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000386 "ldrb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000387 [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>,
388 T1LdSt<0b110>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000389def tLDRBi: T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr,
390 "ldrb", "\t$dst, $addr",
391 []>,
392 T1LdSt1Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000393
David Goodwin5d598aa2009-08-19 18:00:44 +0000394def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000395 "ldrh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000396 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>,
397 T1LdSt<0b101>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000398def tLDRHi: T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr,
399 "ldrh", "\t$dst, $addr",
400 []>,
401 T1LdSt2Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000402
Evan Cheng2f297df2009-07-11 07:08:13 +0000403let AddedComplexity = 10 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000404def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000405 "ldrsb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000406 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>,
407 T1LdSt<0b011>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000408
Evan Cheng2f297df2009-07-11 07:08:13 +0000409let AddedComplexity = 10 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000410def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000411 "ldrsh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000412 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>,
413 T1LdSt<0b111>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000414
Dan Gohman15511cf2008-12-03 18:15:48 +0000415let canFoldAsLoad = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000416def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000417 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000418 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>,
419 T1LdStSP<{1,?,?}>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000420
Evan Cheng8e59ea92007-02-07 00:06:56 +0000421// Special instruction for restore. It cannot clobber condition register
422// when it's expanded by eliminateCallFramePseudoInstr().
Dan Gohman15511cf2008-12-03 18:15:48 +0000423let canFoldAsLoad = 1, mayLoad = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000424def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi,
Johnny Chend68e1192009-12-15 17:24:14 +0000425 "ldr", "\t$dst, $addr", []>,
426 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000427
Evan Cheng012f2d92007-01-24 08:53:17 +0000428// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000429// FIXME: Use ldr.n to work around a Darwin assembler bug.
Jim Grosbach64171712010-02-16 21:07:46 +0000430let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000431def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Evan Chengb9f51cb2009-11-04 07:38:48 +0000432 "ldr", ".n\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000433 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>,
434 T1Encoding<{0,1,0,0,1,?}>; // A6.2 & A8.6.59
Evan Chengfa775d02007-03-19 07:20:03 +0000435
436// Special LDR for loads from non-pc-relative constpools.
Evan Cheng4aedb612009-11-20 19:57:15 +0000437let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1,
438 mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000439def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Johnny Chend68e1192009-12-15 17:24:14 +0000440 "ldr", "\t$dst, $addr", []>,
441 T1LdStSP<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000442
David Goodwin5d598aa2009-08-19 18:00:44 +0000443def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000444 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000445 [(store tGPR:$src, t_addrmode_s4:$addr)]>,
446 T1LdSt<0b000>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000447def tSTRi: T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer,
448 "str", "\t$src, $addr",
449 []>,
450 T1LdSt4Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000451
David Goodwin5d598aa2009-08-19 18:00:44 +0000452def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000453 "strb", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000454 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>,
455 T1LdSt<0b010>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000456def tSTRBi: T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer,
457 "strb", "\t$src, $addr",
458 []>,
459 T1LdSt1Imm<{0,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000460
David Goodwin5d598aa2009-08-19 18:00:44 +0000461def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000462 "strh", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000463 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>,
464 T1LdSt<0b001>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000465def tSTRHi: T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer,
466 "strh", "\t$src, $addr",
467 []>,
468 T1LdSt2Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000469
David Goodwin5d598aa2009-08-19 18:00:44 +0000470def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000471 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000472 [(store tGPR:$src, t_addrmode_sp:$addr)]>,
473 T1LdStSP<{0,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000474
Chris Lattner2e48a702008-01-06 08:36:04 +0000475let mayStore = 1 in {
Evan Cheng8e59ea92007-02-07 00:06:56 +0000476// Special instruction for spill. It cannot clobber condition register
477// when it's expanded by eliminateCallFramePseudoInstr().
David Goodwin5d598aa2009-08-19 18:00:44 +0000478def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei,
Johnny Chend68e1192009-12-15 17:24:14 +0000479 "str", "\t$src, $addr", []>,
480 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000481}
482
483//===----------------------------------------------------------------------===//
484// Load / store multiple Instructions.
485//
486
Evan Cheng4b322e52009-08-11 21:11:32 +0000487// These requires base address to be written back or one of the loaded regs.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000488let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Cheng4b322e52009-08-11 21:11:32 +0000489def tLDM : T1I<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000490 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
David Goodwin5d598aa2009-08-19 18:00:44 +0000491 IIC_iLoadm,
Johnny Chend68e1192009-12-15 17:24:14 +0000492 "ldm${addr:submode}${p}\t$addr, $wb", []>,
493 T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53
Evan Chenga8e29892007-01-19 07:51:42 +0000494
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000495let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Cheng4b322e52009-08-11 21:11:32 +0000496def tSTM : T1I<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000497 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
David Goodwin5d598aa2009-08-19 18:00:44 +0000498 IIC_iStorem,
Johnny Chend68e1192009-12-15 17:24:14 +0000499 "stm${addr:submode}${p}\t$addr, $wb", []>,
500 T1Encoding<{1,1,0,0,0,?}>; // A6.2 & A8.6.189
Evan Cheng4b322e52009-08-11 21:11:32 +0000501
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000502let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Evan Chengd20d6582009-10-01 01:33:39 +0000503def tPOP : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000504 "pop${p}\t$wb", []>,
505 T1Misc<{1,1,0,?,?,?,?}>;
Evan Cheng4b322e52009-08-11 21:11:32 +0000506
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000507let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Evan Chengd20d6582009-10-01 01:33:39 +0000508def tPUSH : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000509 "push${p}\t$wb", []>,
510 T1Misc<{0,1,0,?,?,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000511
512//===----------------------------------------------------------------------===//
513// Arithmetic Instructions.
514//
515
David Goodwinc9ee1182009-06-25 22:49:55 +0000516// Add with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000517let isCommutable = 1, Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000518def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000519 "adc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000520 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>,
521 T1DataProcessing<0b0101>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000522
David Goodwinc9ee1182009-06-25 22:49:55 +0000523// Add immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000524def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000525 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000526 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>,
527 T1General<0b01110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000528
David Goodwin5d598aa2009-08-19 18:00:44 +0000529def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000530 "add", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000531 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>,
532 T1General<{1,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000533
David Goodwinc9ee1182009-06-25 22:49:55 +0000534// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000535let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000536def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000537 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000538 [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>,
539 T1General<0b01100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000540
Evan Chengcd799b92009-06-12 20:46:18 +0000541let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000542def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000543 "add", "\t$dst, $rhs", []>,
544 T1Special<{0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000545
David Goodwinc9ee1182009-06-25 22:49:55 +0000546// And register
Evan Cheng446c4282009-07-11 06:43:01 +0000547let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000548def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000549 "and", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000550 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>,
551 T1DataProcessing<0b0000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000552
David Goodwinc9ee1182009-06-25 22:49:55 +0000553// ASR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000554def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000555 "asr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000556 [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>,
557 T1General<{0,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000558
David Goodwinc9ee1182009-06-25 22:49:55 +0000559// ASR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000560def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000561 "asr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000562 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>,
563 T1DataProcessing<0b0100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000564
David Goodwinc9ee1182009-06-25 22:49:55 +0000565// BIC register
David Goodwin5d598aa2009-08-19 18:00:44 +0000566def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000567 "bic", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000568 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>,
569 T1DataProcessing<0b1110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000570
David Goodwinc9ee1182009-06-25 22:49:55 +0000571// CMN register
572let Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000573//FIXME: Disable CMN, as CCodes are backwards from compare expectations
574// Compare-to-zero still works out, just not the relationals
575//def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
576// "cmn", "\t$lhs, $rhs",
577// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>,
578// T1DataProcessing<0b1011>;
Johnny Chencaedfbc2009-12-16 23:36:52 +0000579def tCMNz : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000580 "cmn", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000581 [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>,
582 T1DataProcessing<0b1011>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000583}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000584
David Goodwinc9ee1182009-06-25 22:49:55 +0000585// CMP immediate
586let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000587def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000588 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000589 [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>,
590 T1General<{1,0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000591def tCMPzi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000592 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000593 [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>,
594 T1General<{1,0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000595}
596
597// CMP register
598let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000599def tCMPr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000600 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000601 [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>,
602 T1DataProcessing<0b1010>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000603def tCMPzr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000604 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000605 [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>,
606 T1DataProcessing<0b1010>;
Evan Cheng446c4282009-07-11 06:43:01 +0000607
David Goodwin5d598aa2009-08-19 18:00:44 +0000608def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000609 "cmp", "\t$lhs, $rhs", []>,
610 T1Special<{0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000611def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000612 "cmp", "\t$lhs, $rhs", []>,
613 T1Special<{0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000614}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000615
Evan Chenga8e29892007-01-19 07:51:42 +0000616
David Goodwinc9ee1182009-06-25 22:49:55 +0000617// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000618let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000619def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000620 "eor", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000621 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>,
622 T1DataProcessing<0b0001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000623
David Goodwinc9ee1182009-06-25 22:49:55 +0000624// LSL immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000625def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000626 "lsl", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000627 [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>,
628 T1General<{0,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000629
David Goodwinc9ee1182009-06-25 22:49:55 +0000630// LSL register
David Goodwin5d598aa2009-08-19 18:00:44 +0000631def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000632 "lsl", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000633 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>,
634 T1DataProcessing<0b0010>;
Evan Chenga8e29892007-01-19 07:51:42 +0000635
David Goodwinc9ee1182009-06-25 22:49:55 +0000636// LSR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000637def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000638 "lsr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000639 [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>,
640 T1General<{0,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000641
David Goodwinc9ee1182009-06-25 22:49:55 +0000642// LSR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000643def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000644 "lsr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000645 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>,
646 T1DataProcessing<0b0011>;
Evan Chenga8e29892007-01-19 07:51:42 +0000647
David Goodwinc9ee1182009-06-25 22:49:55 +0000648// move register
David Goodwin5d598aa2009-08-19 18:00:44 +0000649def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000650 "mov", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000651 [(set tGPR:$dst, imm0_255:$src)]>,
652 T1General<{1,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000653
654// TODO: A7-73: MOV(2) - mov setting flag.
655
656
Evan Chengcd799b92009-06-12 20:46:18 +0000657let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000658// FIXME: Make this predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000659def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000660 "mov\t$dst, $src", []>,
661 T1Special<0b1000>;
Evan Cheng446c4282009-07-11 06:43:01 +0000662let Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000663def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chenbbc71b22009-12-16 02:32:54 +0000664 "movs\t$dst, $src", []>, Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000665 let Inst{15-6} = 0b0000000000;
666}
Evan Cheng446c4282009-07-11 06:43:01 +0000667
668// FIXME: Make these predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000669def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000670 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000671 T1Special<{1,0,0,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000672def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000673 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000674 T1Special<{1,0,?,0}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000675def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000676 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000677 T1Special<{1,0,?,?}>;
Evan Chengcd799b92009-06-12 20:46:18 +0000678} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000679
David Goodwinc9ee1182009-06-25 22:49:55 +0000680// multiply register
Evan Cheng446c4282009-07-11 06:43:01 +0000681let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000682def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +0000683 "mul", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000684 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>,
685 T1DataProcessing<0b1101>;
Evan Chenga8e29892007-01-19 07:51:42 +0000686
David Goodwinc9ee1182009-06-25 22:49:55 +0000687// move inverse register
David Goodwin5d598aa2009-08-19 18:00:44 +0000688def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000689 "mvn", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000690 [(set tGPR:$dst, (not tGPR:$src))]>,
691 T1DataProcessing<0b1111>;
Evan Chenga8e29892007-01-19 07:51:42 +0000692
David Goodwinc9ee1182009-06-25 22:49:55 +0000693// bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +0000694let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000695def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000696 "orr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000697 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>,
698 T1DataProcessing<0b1100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000699
David Goodwinc9ee1182009-06-25 22:49:55 +0000700// swaps
David Goodwin5d598aa2009-08-19 18:00:44 +0000701def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000702 "rev", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000703 [(set tGPR:$dst, (bswap tGPR:$src))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000704 Requires<[IsThumb1Only, HasV6]>,
705 T1Misc<{1,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000706
David Goodwin5d598aa2009-08-19 18:00:44 +0000707def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000708 "rev16", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000709 [(set tGPR:$dst,
710 (or (and (srl tGPR:$src, (i32 8)), 0xFF),
711 (or (and (shl tGPR:$src, (i32 8)), 0xFF00),
712 (or (and (srl tGPR:$src, (i32 8)), 0xFF0000),
713 (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000714 Requires<[IsThumb1Only, HasV6]>,
715 T1Misc<{1,0,1,0,0,1,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000716
David Goodwin5d598aa2009-08-19 18:00:44 +0000717def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000718 "revsh", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000719 [(set tGPR:$dst,
720 (sext_inreg
Evan Cheng51f39962009-08-18 05:43:23 +0000721 (or (srl (and tGPR:$src, 0xFF00), (i32 8)),
Evan Cheng446c4282009-07-11 06:43:01 +0000722 (shl tGPR:$src, (i32 8))), i16))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000723 Requires<[IsThumb1Only, HasV6]>,
724 T1Misc<{1,0,1,0,1,1,?}>;
Evan Cheng446c4282009-07-11 06:43:01 +0000725
David Goodwinc9ee1182009-06-25 22:49:55 +0000726// rotate right register
David Goodwin5d598aa2009-08-19 18:00:44 +0000727def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000728 "ror", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000729 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>,
730 T1DataProcessing<0b0111>;
Evan Cheng446c4282009-07-11 06:43:01 +0000731
732// negate register
David Goodwin5d598aa2009-08-19 18:00:44 +0000733def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000734 "rsb", "\t$dst, $src, #0",
Johnny Chend68e1192009-12-15 17:24:14 +0000735 [(set tGPR:$dst, (ineg tGPR:$src))]>,
736 T1DataProcessing<0b1001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000737
David Goodwinc9ee1182009-06-25 22:49:55 +0000738// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000739let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000740def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000741 "sbc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000742 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>,
743 T1DataProcessing<0b0110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000744
David Goodwinc9ee1182009-06-25 22:49:55 +0000745// Subtract immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000746def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000747 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000748 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>,
749 T1General<0b01111>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000750
David Goodwin5d598aa2009-08-19 18:00:44 +0000751def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000752 "sub", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000753 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>,
754 T1General<{1,1,1,?,?}>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000755
David Goodwinc9ee1182009-06-25 22:49:55 +0000756// subtract register
David Goodwin5d598aa2009-08-19 18:00:44 +0000757def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000758 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000759 [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>,
760 T1General<0b01101>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000761
762// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +0000763
David Goodwinc9ee1182009-06-25 22:49:55 +0000764// sign-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000765def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000766 "sxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000767 [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000768 Requires<[IsThumb1Only, HasV6]>,
769 T1Misc<{0,0,1,0,0,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000770
771// sign-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000772def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000773 "sxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000774 [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000775 Requires<[IsThumb1Only, HasV6]>,
776 T1Misc<{0,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000777
David Goodwinc9ee1182009-06-25 22:49:55 +0000778// test
Evan Chenge864b742009-06-26 00:19:07 +0000779let isCommutable = 1, Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000780def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000781 "tst", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000782 [(ARMcmpZ (and tGPR:$lhs, tGPR:$rhs), 0)]>,
783 T1DataProcessing<0b1000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000784
David Goodwinc9ee1182009-06-25 22:49:55 +0000785// zero-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000786def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000787 "uxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000788 [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000789 Requires<[IsThumb1Only, HasV6]>,
790 T1Misc<{0,0,1,0,1,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000791
792// zero-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000793def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000794 "uxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000795 [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000796 Requires<[IsThumb1Only, HasV6]>,
797 T1Misc<{0,0,1,0,1,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000798
799
Jim Grosbach80dc1162010-02-16 21:23:02 +0000800// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +0000801// Expanded after instruction selection into a branch sequence.
802let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +0000803 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +0000804 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
805 NoItinerary, "@ tMOVCCr $cc",
806 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000807
Evan Cheng007ea272009-08-12 05:17:19 +0000808
809// 16-bit movcc in IT blocks for Thumb2.
David Goodwin5d598aa2009-08-19 18:00:44 +0000810def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000811 "mov", "\t$dst, $rhs", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000812 T1Special<{1,0,?,?}>;
Evan Cheng007ea272009-08-12 05:17:19 +0000813
Jim Grosbach41527782010-02-09 19:51:37 +0000814def tMOVCCi : T1pIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMOVi,
Johnny Chend68e1192009-12-15 17:24:14 +0000815 "mov", "\t$dst, $rhs", []>,
816 T1General<{1,0,0,?,?}>;
Evan Cheng007ea272009-08-12 05:17:19 +0000817
Evan Chenga8e29892007-01-19 07:51:42 +0000818// tLEApcrel - Load a pc-relative address into a register without offending the
819// assembler.
David Goodwin5d598aa2009-08-19 18:00:44 +0000820def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000821 "adr$p\t$dst, #$label", []>,
822 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chenga8e29892007-01-19 07:51:42 +0000823
Evan Chenga1efbbd2009-08-14 00:32:16 +0000824def tLEApcrelJT : T1I<(outs tGPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000825 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Johnny Chend68e1192009-12-15 17:24:14 +0000826 IIC_iALUi, "adr$p\t$dst, #${label}_${id}", []>,
827 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chengd85ac4d2007-01-27 02:29:45 +0000828
Evan Chenga8e29892007-01-19 07:51:42 +0000829//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000830// TLS Instructions
831//
832
833// __aeabi_read_tp preserves the registers r1-r3.
834let isCall = 1,
835 Defs = [R0, LR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000836 def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
837 "bl\t__aeabi_read_tp",
838 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000839}
840
Jim Grosbachd1228742009-12-01 18:10:36 +0000841// SJLJ Exception handling intrinsics
842// eh_sjlj_setjmp() is an instruction sequence to store the return
843// address and save #0 in R0 for the non-longjmp case.
844// Since by its nature we may be coming from some other function to get
845// here, and we're using the stack frame for the containing function to
846// save/restore registers, we can't keep anything live in regs across
847// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
848// when we get here from a longjmp(). We force everthing out of registers
849// except for our own input by listing the relevant registers in Defs. By
850// doing so, we also cause the prologue/epilogue code to actively preserve
851// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +0000852// The current SP is passed in $val, and we reuse the reg as a scratch.
Jim Grosbachd1228742009-12-01 18:10:36 +0000853let Defs =
854 [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +0000855 def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Jim Grosbachd1228742009-12-01 18:10:36 +0000856 AddrModeNone, SizeSpecial, NoItinerary,
Jim Grosbacha87ded22010-02-08 23:22:00 +0000857 "str\t$val, [$src, #8]\t@ begin eh.setjmp\n"
858 "\tmov\t$val, pc\n"
859 "\tadds\t$val, #9\n"
860 "\tstr\t$val, [$src, #4]\n"
Jim Grosbachd1228742009-12-01 18:10:36 +0000861 "\tmovs\tr0, #0\n"
862 "\tb\t1f\n"
Jim Grosbachc90a1532010-01-27 00:07:20 +0000863 "\tmovs\tr0, #1\t@ end eh.setjmp\n"
Jim Grosbachd1228742009-12-01 18:10:36 +0000864 "1:", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +0000865 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbachd1228742009-12-01 18:10:36 +0000866}
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000867//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000868// Non-Instruction Patterns
869//
870
Evan Cheng892837a2009-07-10 02:09:04 +0000871// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000872def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
873 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
874def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +0000875 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +0000876def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
877 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000878
879// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000880def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
881 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
882def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
883 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
884def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
885 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000886
Evan Chenga8e29892007-01-19 07:51:42 +0000887// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +0000888def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
889def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000890
Evan Chengd85ac4d2007-01-27 02:29:45 +0000891// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +0000892def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
893 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +0000894
Evan Chenga8e29892007-01-19 07:51:42 +0000895// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000896def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000897 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000898def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000899 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000900
901def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000902 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000903def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000904 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000905
906// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +0000907def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
908 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
909def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
910 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000911
912// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +0000913def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
914 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000915
Evan Chengb60c02e2007-01-26 19:13:16 +0000916// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +0000917def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
918def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
919def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +0000920
Evan Cheng0e87e232009-08-28 00:31:43 +0000921// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +0000922// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +0000923def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +0000924 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
925 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +0000926def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +0000927 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
928 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +0000929
Evan Cheng0e87e232009-08-28 00:31:43 +0000930def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
931 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
932def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
933 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +0000934
Evan Chenga8e29892007-01-19 07:51:42 +0000935// Large immediate handling.
936
937// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +0000938def : T1Pat<(i32 thumb_immshifted:$src),
939 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
940 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +0000941
Evan Cheng9cb9e672009-06-27 02:26:13 +0000942def : T1Pat<(i32 imm0_255_comp:$src),
943 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +0000944
945// Pseudo instruction that combines ldr from constpool and add pc. This should
946// be expanded into two instructions late to allow if-conversion and
947// scheduling.
948let isReMaterializable = 1 in
949def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
950 NoItinerary, "@ ldr.n\t$dst, $addr\n$cp:\n\tadd\t$dst, pc",
951 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
952 imm:$cp))]>,
953 Requires<[IsThumb1Only]>;