blob: f41f8cfd32019677aca7cacfb7d0f56158a104fb [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
23
Dan Gohmanf17a25c2007-07-18 16:29:46 +000024def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
25def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
26def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
27 [SDNPCommutative, SDNPAssociative]>;
28def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
33def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
34def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengf37bf452007-10-01 18:12:48 +000035def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Cheng621216e2007-09-29 00:00:36 +000036def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Nate Begemand77e59e2008-02-11 04:19:36 +000037def X86pextrb : SDNode<"X86ISD::PEXTRB",
38 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
39def X86pextrw : SDNode<"X86ISD::PEXTRW",
40 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
41def X86pinsrb : SDNode<"X86ISD::PINSRB",
42 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
43 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
44def X86pinsrw : SDNode<"X86ISD::PINSRW",
45 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
46 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
47def X86insrtps : SDNode<"X86ISD::INSERTPS",
48 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
49 SDTCisVT<2, f32>, SDTCisPtrTy<3>]>>;
Evan Chenge9b9c672008-05-09 21:53:03 +000050def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
51 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
52def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
53 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054
55//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056// SSE Complex Patterns
57//===----------------------------------------------------------------------===//
58
59// These are 'extloads' from a scalar to the low element of a vector, zeroing
60// the top elements. These are used for the SSE 'ss' and 'sd' instruction
61// forms.
62def sse_load_f32 : ComplexPattern<v4f32, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000063 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000064def sse_load_f64 : ComplexPattern<v2f64, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000065 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066
67def ssmem : Operand<v4f32> {
68 let PrintMethod = "printf32mem";
69 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
70}
71def sdmem : Operand<v2f64> {
72 let PrintMethod = "printf64mem";
73 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
74}
75
76//===----------------------------------------------------------------------===//
77// SSE pattern fragments
78//===----------------------------------------------------------------------===//
79
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
81def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
82def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
83def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
84
Dan Gohman11821702007-07-27 17:16:43 +000085// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +000086def alignedstore : PatFrag<(ops node:$val, node:$ptr),
87 (st node:$val, node:$ptr), [{
88 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
89 return !ST->isTruncatingStore() &&
90 ST->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +000091 ST->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +000092 return false;
93}]>;
94
Dan Gohman11821702007-07-27 17:16:43 +000095// Like 'load', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +000096def alignedload : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
97 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
98 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
99 LD->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +0000100 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000101 return false;
102}]>;
103
Dan Gohman11821702007-07-27 17:16:43 +0000104def alignedloadfsf32 : PatFrag<(ops node:$ptr), (f32 (alignedload node:$ptr))>;
105def alignedloadfsf64 : PatFrag<(ops node:$ptr), (f64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000106def alignedloadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (alignedload node:$ptr))>;
107def alignedloadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (alignedload node:$ptr))>;
108def alignedloadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (alignedload node:$ptr))>;
109def alignedloadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (alignedload node:$ptr))>;
110
111// Like 'load', but uses special alignment checks suitable for use in
112// memory operands in most SSE instructions, which are required to
113// be naturally aligned on some targets but not on others.
114// FIXME: Actually implement support for targets that don't require the
115// alignment. This probably wants a subtarget predicate.
116def memop : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
117 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
118 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
119 LD->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +0000120 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000121 return false;
122}]>;
123
Dan Gohman11821702007-07-27 17:16:43 +0000124def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
125def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000126def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
127def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
128def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
129def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000130def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000131
Bill Wendling3b15d722007-08-11 09:52:53 +0000132// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
133// 16-byte boundary.
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000134// FIXME: 8 byte alignment for mmx reads is not required
Bill Wendling3b15d722007-08-11 09:52:53 +0000135def memop64 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
136 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
137 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
138 LD->getAddressingMode() == ISD::UNINDEXED &&
139 LD->getAlignment() >= 8;
140 return false;
141}]>;
142
143def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling3b15d722007-08-11 09:52:53 +0000144def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
145def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
146def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
147
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000148def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
149def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
150def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
151def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
152def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
153def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
154
155def fp32imm0 : PatLeaf<(f32 fpimm), [{
156 return N->isExactlyValue(+0.0);
157}]>;
158
159def PSxLDQ_imm : SDNodeXForm<imm, [{
160 // Transformation function: imm >> 3
161 return getI32Imm(N->getValue() >> 3);
162}]>;
163
Nate Begeman061db5f2008-05-12 20:34:32 +0000164def SSE_CC_imm : SDNodeXForm<cond, [{
165 unsigned Val;
166 switch (N->get()) {
167 default: Val = 0; assert(0 && "Unexpected CondCode"); break;
168 case ISD::SETOEQ: Val = 0; break;
169 case ISD::SETOLT: Val = 1; break;
170 case ISD::SETOLE: Val = 2; break;
171 case ISD::SETUO: Val = 3; break;
172 case ISD::SETONE: Val = 4; break;
173 case ISD::SETOGE: Val = 5; break;
174 case ISD::SETOGT: Val = 6; break;
175 case ISD::SETO: Val = 7; break;
176 }
177 return getI8Imm(Val);
178}]>;
179
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000180// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
181// SHUFP* etc. imm.
182def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
183 return getI8Imm(X86::getShuffleSHUFImmediate(N));
184}]>;
185
186// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
187// PSHUFHW imm.
188def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
189 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
190}]>;
191
192// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
193// PSHUFLW imm.
194def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
195 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
196}]>;
197
198def SSE_splat_mask : PatLeaf<(build_vector), [{
199 return X86::isSplatMask(N);
200}], SHUFFLE_get_shuf_imm>;
201
202def SSE_splat_lo_mask : PatLeaf<(build_vector), [{
203 return X86::isSplatLoMask(N);
204}]>;
205
206def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
207 return X86::isMOVHLPSMask(N);
208}]>;
209
210def MOVHLPS_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
211 return X86::isMOVHLPS_v_undef_Mask(N);
212}]>;
213
214def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
215 return X86::isMOVHPMask(N);
216}]>;
217
218def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
219 return X86::isMOVLPMask(N);
220}]>;
221
222def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
223 return X86::isMOVLMask(N);
224}]>;
225
226def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
227 return X86::isMOVSHDUPMask(N);
228}]>;
229
230def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
231 return X86::isMOVSLDUPMask(N);
232}]>;
233
234def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
235 return X86::isUNPCKLMask(N);
236}]>;
237
238def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
239 return X86::isUNPCKHMask(N);
240}]>;
241
242def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
243 return X86::isUNPCKL_v_undef_Mask(N);
244}]>;
245
246def UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
247 return X86::isUNPCKH_v_undef_Mask(N);
248}]>;
249
250def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
251 return X86::isPSHUFDMask(N);
252}], SHUFFLE_get_shuf_imm>;
253
254def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
255 return X86::isPSHUFHWMask(N);
256}], SHUFFLE_get_pshufhw_imm>;
257
258def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
259 return X86::isPSHUFLWMask(N);
260}], SHUFFLE_get_pshuflw_imm>;
261
262def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
263 return X86::isPSHUFDMask(N);
264}], SHUFFLE_get_shuf_imm>;
265
266def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
267 return X86::isSHUFPMask(N);
268}], SHUFFLE_get_shuf_imm>;
269
270def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
271 return X86::isSHUFPMask(N);
272}], SHUFFLE_get_shuf_imm>;
273
Nate Begeman061db5f2008-05-12 20:34:32 +0000274
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000275//===----------------------------------------------------------------------===//
276// SSE scalar FP Instructions
277//===----------------------------------------------------------------------===//
278
279// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
280// scheduler into a branch sequence.
Evan Cheng950aac02007-09-25 01:57:46 +0000281// These are expanded by the scheduler.
282let Uses = [EFLAGS], usesCustomDAGSchedInserter = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000283 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000284 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285 "#CMOV_FR32 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000286 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
287 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000289 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290 "#CMOV_FR64 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000291 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
292 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000294 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295 "#CMOV_V4F32 PSEUDO!",
296 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000297 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
298 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000300 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000301 "#CMOV_V2F64 PSEUDO!",
302 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000303 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
304 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000305 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000306 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307 "#CMOV_V2I64 PSEUDO!",
308 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000309 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng950aac02007-09-25 01:57:46 +0000310 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311}
312
313//===----------------------------------------------------------------------===//
314// SSE1 Instructions
315//===----------------------------------------------------------------------===//
316
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000318let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000319def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000320 "movss\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000321let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000322def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000323 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000325def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000326 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000327 [(store FR32:$src, addr:$dst)]>;
328
329// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000330def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000331 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000333def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000334 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000336def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000337 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000339def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000340 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
342
343// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +0000344def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000345 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000347def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000348 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349 [(set GR32:$dst, (int_x86_sse_cvtss2si
350 (load addr:$src)))]>;
351
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000352// Match intrinisics which expect MM and XMM operand(s).
353def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
354 "cvtps2pi\t{$src, $dst|$dst, $src}",
355 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
356def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
357 "cvtps2pi\t{$src, $dst|$dst, $src}",
358 [(set VR64:$dst, (int_x86_sse_cvtps2pi
359 (load addr:$src)))]>;
360def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
361 "cvttps2pi\t{$src, $dst|$dst, $src}",
362 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
363def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
364 "cvttps2pi\t{$src, $dst|$dst, $src}",
365 [(set VR64:$dst, (int_x86_sse_cvttps2pi
366 (load addr:$src)))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +0000367let Constraints = "$src1 = $dst" in {
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000368 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
369 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
370 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
371 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
372 VR64:$src2))]>;
373 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
374 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
375 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
376 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
377 (load addr:$src2)))]>;
378}
379
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000380// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000381def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000382 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000383 [(set GR32:$dst,
384 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000385def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000386 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387 [(set GR32:$dst,
388 (int_x86_sse_cvttss2si(load addr:$src)))]>;
389
Evan Cheng3ea4d672008-03-05 08:19:16 +0000390let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000392 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000393 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000394 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
395 GR32:$src2))]>;
396 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000397 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000398 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
400 (loadi32 addr:$src2)))]>;
401}
402
403// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000404let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000405let neverHasSideEffects = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000406 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000407 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000408 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000409let neverHasSideEffects = 1, mayLoad = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000410 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000411 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000412 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000413}
414
Evan Cheng55687072007-09-14 21:48:26 +0000415let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000416def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000417 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000418 [(X86cmp FR32:$src1, FR32:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000419def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000420 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000421 [(X86cmp FR32:$src1, (loadf32 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000422 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000423} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000424
425// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +0000426let Constraints = "$src1 = $dst" in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000427 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000428 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000429 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000430 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
431 VR128:$src, imm:$cc))]>;
Chris Lattnera9f545f2007-12-16 20:12:41 +0000432 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000433 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000434 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000435 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
436 (load addr:$src), imm:$cc))]>;
437}
438
Evan Cheng55687072007-09-14 21:48:26 +0000439let Defs = [EFLAGS] in {
Evan Cheng621216e2007-09-29 00:00:36 +0000440def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000441 (ins VR128:$src1, VR128:$src2),
442 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000443 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000444 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000445def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000446 (ins VR128:$src1, f128mem:$src2),
447 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000448 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000449 (implicit EFLAGS)]>;
450
Evan Cheng621216e2007-09-29 00:00:36 +0000451def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000452 (ins VR128:$src1, VR128:$src2),
453 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000454 [(X86comi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000455 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000456def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000457 (ins VR128:$src1, f128mem:$src2),
458 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000459 [(X86comi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000460 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000461} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462
463// Aliases of packed SSE1 instructions for scalar use. These all have names that
464// start with 'Fs'.
465
466// Alias instructions that map fld0 to pxor for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000467let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000468def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000469 "pxor\t$dst, $dst", [(set FR32:$dst, fp32imm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000470 Requires<[HasSSE1]>, TB, OpSize;
471
472// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
473// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000474let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000475def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000476 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000477
478// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
479// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +0000480let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000481def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000482 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000483 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000484
485// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000486let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487let isCommutable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000488 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000489 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000490 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000491 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000492 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000494 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000495 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000496 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
497}
498
Evan Chengb783fa32007-07-19 01:14:50 +0000499def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000500 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000501 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000502 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000503def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000504 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000505 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000506 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000507def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000508 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000509 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000510 (memopfsf32 addr:$src2)))]>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000511let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000512def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000513 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000514 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000515
516let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000517def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000518 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000519 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000520}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000521}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000522
523/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
524///
525/// In addition, we also have a special variant of the scalar form here to
526/// represent the associated intrinsic operation. This form is unlike the
527/// plain scalar form, in that it takes an entire vector (instead of a scalar)
528/// and leaves the top elements undefined.
529///
530/// These three forms can each be reg+reg or reg+mem, so there are a total of
531/// six "instructions".
532///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000533let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000534multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
535 SDNode OpNode, Intrinsic F32Int,
536 bit Commutable = 0> {
537 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000538 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000539 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
541 let isCommutable = Commutable;
542 }
543
544 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000545 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
546 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000547 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000548 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
549
550 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000551 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
552 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000553 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000554 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
555 let isCommutable = Commutable;
556 }
557
558 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000559 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
560 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000561 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000562 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000563
564 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000565 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
566 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000567 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000568 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
569 let isCommutable = Commutable;
570 }
571
572 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000573 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
574 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000575 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000576 [(set VR128:$dst, (F32Int VR128:$src1,
577 sse_load_f32:$src2))]>;
578}
579}
580
581// Arithmetic instructions
582defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
583defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
584defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
585defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
586
587/// sse1_fp_binop_rm - Other SSE1 binops
588///
589/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
590/// instructions for a full-vector intrinsic form. Operations that map
591/// onto C operators don't use this form since they just use the plain
592/// vector form instead of having a separate vector intrinsic form.
593///
594/// This provides a total of eight "instructions".
595///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000596let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
598 SDNode OpNode,
599 Intrinsic F32Int,
600 Intrinsic V4F32Int,
601 bit Commutable = 0> {
602
603 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000604 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000605 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000606 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
607 let isCommutable = Commutable;
608 }
609
610 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000611 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
612 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000613 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000614 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
615
616 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000617 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
618 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000619 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000620 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
621 let isCommutable = Commutable;
622 }
623
624 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000625 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
626 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000627 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000628 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000629
630 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000631 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
632 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000633 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000634 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
635 let isCommutable = Commutable;
636 }
637
638 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000639 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
640 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000641 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000642 [(set VR128:$dst, (F32Int VR128:$src1,
643 sse_load_f32:$src2))]>;
644
645 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000646 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst),
647 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000648 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000649 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
650 let isCommutable = Commutable;
651 }
652
653 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000654 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst),
655 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000656 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000657 [(set VR128:$dst, (V4F32Int VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000658}
659}
660
661defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
662 int_x86_sse_max_ss, int_x86_sse_max_ps>;
663defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
664 int_x86_sse_min_ss, int_x86_sse_min_ps>;
665
666//===----------------------------------------------------------------------===//
667// SSE packed FP Instructions
668
669// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000670let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000671def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000672 "movaps\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000673let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000674def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000675 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000676 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000677
Evan Chengb783fa32007-07-19 01:14:50 +0000678def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000679 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000680 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000681
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000682let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000683def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000684 "movups\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000685let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000686def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000687 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000688 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000689def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000690 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000691 [(store (v4f32 VR128:$src), addr:$dst)]>;
692
693// Intrinsic forms of MOVUPS load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +0000694let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000695def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000696 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000697 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000698def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000699 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000700 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000701
Evan Cheng3ea4d672008-03-05 08:19:16 +0000702let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000703 let AddedComplexity = 20 in {
704 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000705 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000706 "movlps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000707 [(set VR128:$dst,
708 (v4f32 (vector_shuffle VR128:$src1,
709 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
710 MOVLP_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000711 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000712 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000713 "movhps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000714 [(set VR128:$dst,
715 (v4f32 (vector_shuffle VR128:$src1,
716 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
717 MOVHP_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000718 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000719} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000720
Evan Chengd743a5f2008-05-10 00:59:18 +0000721
Evan Chengb783fa32007-07-19 01:14:50 +0000722def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000723 "movlps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000724 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
725 (iPTR 0))), addr:$dst)]>;
726
727// v2f64 extract element 1 is always custom lowered to unpack high to low
728// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000729def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000730 "movhps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000731 [(store (f64 (vector_extract
732 (v2f64 (vector_shuffle
733 (bc_v2f64 (v4f32 VR128:$src)), (undef),
734 UNPCKH_shuffle_mask)), (iPTR 0))),
735 addr:$dst)]>;
736
Evan Cheng3ea4d672008-03-05 08:19:16 +0000737let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000738let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000739def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000740 "movlhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000741 [(set VR128:$dst,
742 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
743 MOVHP_shuffle_mask)))]>;
744
Evan Chengb783fa32007-07-19 01:14:50 +0000745def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000746 "movhlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000747 [(set VR128:$dst,
748 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
749 MOVHLPS_shuffle_mask)))]>;
750} // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000751} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000752
753
754
755// Arithmetic
756
757/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
758///
759/// In addition, we also have a special variant of the scalar form here to
760/// represent the associated intrinsic operation. This form is unlike the
761/// plain scalar form, in that it takes an entire vector (instead of a
762/// scalar) and leaves the top elements undefined.
763///
764/// And, we have a special variant form for a full-vector intrinsic form.
765///
766/// These four forms can each have a reg or a mem operand, so there are a
767/// total of eight "instructions".
768///
769multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
770 SDNode OpNode,
771 Intrinsic F32Int,
772 Intrinsic V4F32Int,
773 bit Commutable = 0> {
774 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000775 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000776 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000777 [(set FR32:$dst, (OpNode FR32:$src))]> {
778 let isCommutable = Commutable;
779 }
780
781 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000782 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000783 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000784 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
785
786 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000787 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000788 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000789 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
790 let isCommutable = Commutable;
791 }
792
793 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000794 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000795 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000796 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000797
798 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000799 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000800 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000801 [(set VR128:$dst, (F32Int VR128:$src))]> {
802 let isCommutable = Commutable;
803 }
804
805 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000806 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000807 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000808 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
809
810 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000811 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000812 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000813 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
814 let isCommutable = Commutable;
815 }
816
817 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +0000818 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000819 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000820 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000821}
822
823// Square root.
824defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
825 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
826
827// Reciprocal approximations. Note that these typically require refinement
828// in order to obtain suitable precision.
829defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
830 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
831defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
832 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
833
834// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +0000835let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000836 let isCommutable = 1 in {
837 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000838 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000839 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000840 [(set VR128:$dst, (v2i64
841 (and VR128:$src1, VR128:$src2)))]>;
842 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000843 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000844 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000845 [(set VR128:$dst, (v2i64
846 (or VR128:$src1, VR128:$src2)))]>;
847 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000848 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000849 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000850 [(set VR128:$dst, (v2i64
851 (xor VR128:$src1, VR128:$src2)))]>;
852 }
853
854 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000855 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000856 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000857 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
858 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000859 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000860 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000861 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000862 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
863 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000864 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000865 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000866 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000867 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
868 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000869 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000870 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000871 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872 [(set VR128:$dst,
873 (v2i64 (and (xor VR128:$src1,
874 (bc_v2i64 (v4i32 immAllOnesV))),
875 VR128:$src2)))]>;
876 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000877 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000878 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000879 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000880 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000882 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883}
884
Evan Cheng3ea4d672008-03-05 08:19:16 +0000885let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Nate Begeman061db5f2008-05-12 20:34:32 +0000887 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
888 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
889 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
890 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000891 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Nate Begeman061db5f2008-05-12 20:34:32 +0000892 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
893 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
894 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +0000895 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000896}
Nate Begeman061db5f2008-05-12 20:34:32 +0000897def : Pat<(v4i32 (vsetcc (v4f32 VR128:$src1), VR128:$src2, cond:$cc)),
898 (CMPPSrri VR128:$src1, VR128:$src2, (SSE_CC_imm cond:$cc))>;
899def : Pat<(v4i32 (vsetcc (v4f32 VR128:$src1), (memop addr:$src2), cond:$cc)),
900 (CMPPSrmi VR128:$src1, addr:$src2, (SSE_CC_imm cond:$cc))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901
902// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000903let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000904 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
905 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000906 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000907 VR128:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000908 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000909 [(set VR128:$dst,
910 (v4f32 (vector_shuffle
911 VR128:$src1, VR128:$src2,
912 SHUFP_shuffle_mask:$src3)))]>;
913 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000914 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000915 f128mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000916 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000917 [(set VR128:$dst,
918 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000919 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000920 SHUFP_shuffle_mask:$src3)))]>;
921
922 let AddedComplexity = 10 in {
923 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000924 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000925 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000926 [(set VR128:$dst,
927 (v4f32 (vector_shuffle
928 VR128:$src1, VR128:$src2,
929 UNPCKH_shuffle_mask)))]>;
930 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000931 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000932 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000933 [(set VR128:$dst,
934 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000935 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000936 UNPCKH_shuffle_mask)))]>;
937
938 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000939 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000940 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000941 [(set VR128:$dst,
942 (v4f32 (vector_shuffle
943 VR128:$src1, VR128:$src2,
944 UNPCKL_shuffle_mask)))]>;
945 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000946 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000947 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000948 [(set VR128:$dst,
949 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000950 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000951 UNPCKL_shuffle_mask)))]>;
952 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000953} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000954
955// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000956def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000957 "movmskps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000958 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000959def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000960 "movmskpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000961 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
962
Evan Chengd1d68072008-03-08 00:58:38 +0000963// Prefetch intrinsic.
964def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
965 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
966def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
967 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
968def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
969 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
970def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
971 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000972
973// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +0000974def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000975 "movntps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000976 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
977
978// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +0000979def SFENCE : PSI<0xAE, MRM7m, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000980
981// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +0000982def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000983 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000984def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000985 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000986
987// Alias instructions that map zero vector to pxor / xorp* for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000988let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000989def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000990 "xorps\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000991 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000992
Evan Chenga15896e2008-03-12 07:02:50 +0000993let Predicates = [HasSSE1] in {
994 def : Pat<(v2i64 immAllZerosV), (V_SET0)>;
995 def : Pat<(v8i16 immAllZerosV), (V_SET0)>;
996 def : Pat<(v16i8 immAllZerosV), (V_SET0)>;
997 def : Pat<(v2f64 immAllZerosV), (V_SET0)>;
998 def : Pat<(v4f32 immAllZerosV), (V_SET0)>;
999}
1000
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001// FR32 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +00001002def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001003 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001004 [(set VR128:$dst,
1005 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001006def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001007 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001008 [(set VR128:$dst,
1009 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
1010
1011// FIXME: may not be able to eliminate this movss with coalescing the src and
1012// dest register classes are different. We really want to write this pattern
1013// like this:
1014// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
1015// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00001016def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001017 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001018 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
1019 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001020def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001021 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001022 [(store (f32 (vector_extract (v4f32 VR128:$src),
1023 (iPTR 0))), addr:$dst)]>;
1024
1025
1026// Move to lower bits of a VR128, leaving upper bits alone.
1027// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001028let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001029let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001030 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001031 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001032 "movss\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001033
1034 let AddedComplexity = 15 in
1035 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001036 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001037 "movss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001038 [(set VR128:$dst,
1039 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
1040 MOVL_shuffle_mask)))]>;
1041}
1042
1043// Move to lower bits of a VR128 and zeroing upper bits.
1044// Loading from memory automatically zeroing upper bits.
1045let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00001046def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001047 "movss\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00001048 [(set VR128:$dst, (v4f32 (X86vzmovl (v4f32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00001049 (loadf32 addr:$src))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001050
Evan Cheng056afe12008-05-20 18:24:47 +00001051def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
Evan Cheng40ee6e52008-05-08 00:57:18 +00001052 (MOVZSS2PSrm addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001053
1054//===----------------------------------------------------------------------===//
1055// SSE2 Instructions
1056//===----------------------------------------------------------------------===//
1057
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001059let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001060def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001061 "movsd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001062let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001063def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001064 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001065 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001066def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001067 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001068 [(store FR64:$src, addr:$dst)]>;
1069
1070// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001071def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001072 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001073 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001074def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001075 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001076 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001077def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001078 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001079 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001080def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001081 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001082 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001083def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001084 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001085 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001086def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001087 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001088 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1089
1090// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001091def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001092 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001093 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1094 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001095def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001096 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001097 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1098 Requires<[HasSSE2]>;
1099
1100// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001101def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001102 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001103 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001104def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001105 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001106 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1107 (load addr:$src)))]>;
1108
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001109// Match intrinisics which expect MM and XMM operand(s).
1110def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1111 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1112 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1113def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1114 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1115 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001116 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001117def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1118 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1119 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1120def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1121 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1122 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001123 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001124def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1125 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1126 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1127def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1128 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1129 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
1130 (load addr:$src)))]>;
1131
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001132// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001133def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001134 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001135 [(set GR32:$dst,
1136 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001137def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001138 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001139 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1140 (load addr:$src)))]>;
1141
1142// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001143let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001144 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001145 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001146 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001147let mayLoad = 1 in
Evan Cheng653c7ac2007-12-20 19:57:09 +00001148 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001149 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001150 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001151}
1152
Evan Cheng950aac02007-09-25 01:57:46 +00001153let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001154def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001155 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001156 [(X86cmp FR64:$src1, FR64:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001157def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001158 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001159 [(X86cmp FR64:$src1, (loadf64 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001160 (implicit EFLAGS)]>;
1161}
1162
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001163// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +00001164let Constraints = "$src1 = $dst" in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001165 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001166 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001167 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001168 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1169 VR128:$src, imm:$cc))]>;
Evan Cheng653c7ac2007-12-20 19:57:09 +00001170 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001171 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001172 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001173 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1174 (load addr:$src), imm:$cc))]>;
1175}
1176
Evan Cheng950aac02007-09-25 01:57:46 +00001177let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001178def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001179 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001180 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1181 (implicit EFLAGS)]>;
1182def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001183 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001184 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2)),
1185 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001186
Evan Chengb783fa32007-07-19 01:14:50 +00001187def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001188 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001189 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1190 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001191def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001192 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001193 [(X86comi (v2f64 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001194 (implicit EFLAGS)]>;
1195} // Defs = EFLAGS]
1196
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001197// Aliases of packed SSE2 instructions for scalar use. These all have names that
1198// start with 'Fs'.
1199
1200// Alias instructions that map fld0 to pxor for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +00001201let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001202def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001203 "pxor\t$dst, $dst", [(set FR64:$dst, fpimm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001204 Requires<[HasSSE2]>, TB, OpSize;
1205
1206// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1207// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001208let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001209def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001210 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001211
1212// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1213// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +00001214let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001215def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001216 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001217 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001218
1219// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001220let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001221let isCommutable = 1 in {
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001222 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst),
1223 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001224 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001225 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001226 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst),
1227 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001228 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001229 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001230 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst),
1231 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001232 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001233 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1234}
1235
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001236def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst),
1237 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001238 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001239 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001240 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001241def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst),
1242 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001243 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001244 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001245 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001246def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst),
1247 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001248 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001249 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001250 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001251
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001252let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001254 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001255 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001256let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001257def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001258 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001259 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001260}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001261}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001262
1263/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1264///
1265/// In addition, we also have a special variant of the scalar form here to
1266/// represent the associated intrinsic operation. This form is unlike the
1267/// plain scalar form, in that it takes an entire vector (instead of a scalar)
1268/// and leaves the top elements undefined.
1269///
1270/// These three forms can each be reg+reg or reg+mem, so there are a total of
1271/// six "instructions".
1272///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001273let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001274multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1275 SDNode OpNode, Intrinsic F64Int,
1276 bit Commutable = 0> {
1277 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001278 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001279 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001280 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1281 let isCommutable = Commutable;
1282 }
1283
1284 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001285 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001286 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001287 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1288
1289 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001290 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001291 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001292 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1293 let isCommutable = Commutable;
1294 }
1295
1296 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001297 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001298 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001299 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001300
1301 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001302 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001303 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001304 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1305 let isCommutable = Commutable;
1306 }
1307
1308 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001309 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001310 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001311 [(set VR128:$dst, (F64Int VR128:$src1,
1312 sse_load_f64:$src2))]>;
1313}
1314}
1315
1316// Arithmetic instructions
1317defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1318defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1319defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1320defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1321
1322/// sse2_fp_binop_rm - Other SSE2 binops
1323///
1324/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1325/// instructions for a full-vector intrinsic form. Operations that map
1326/// onto C operators don't use this form since they just use the plain
1327/// vector form instead of having a separate vector intrinsic form.
1328///
1329/// This provides a total of eight "instructions".
1330///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001331let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001332multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1333 SDNode OpNode,
1334 Intrinsic F64Int,
1335 Intrinsic V2F64Int,
1336 bit Commutable = 0> {
1337
1338 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001339 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001340 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001341 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1342 let isCommutable = Commutable;
1343 }
1344
1345 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001346 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1347 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001348 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001349 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1350
1351 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001352 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1353 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001354 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001355 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1356 let isCommutable = Commutable;
1357 }
1358
1359 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001360 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1361 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001362 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001363 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001364
1365 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001366 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1367 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001368 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001369 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1370 let isCommutable = Commutable;
1371 }
1372
1373 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001374 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1375 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001376 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001377 [(set VR128:$dst, (F64Int VR128:$src1,
1378 sse_load_f64:$src2))]>;
1379
1380 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001381 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1382 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001383 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001384 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1385 let isCommutable = Commutable;
1386 }
1387
1388 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001389 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1390 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001391 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001392 [(set VR128:$dst, (V2F64Int VR128:$src1,
1393 (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001394}
1395}
1396
1397defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1398 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1399defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1400 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1401
1402//===----------------------------------------------------------------------===//
1403// SSE packed FP Instructions
1404
1405// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001406let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001407def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001408 "movapd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001409let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001410def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001411 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001412 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001413
Evan Chengb783fa32007-07-19 01:14:50 +00001414def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001415 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001416 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001417
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001418let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001419def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001420 "movupd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001421let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001422def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001423 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001424 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001425def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001426 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001427 [(store (v2f64 VR128:$src), addr:$dst)]>;
1428
1429// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001430def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001431 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001432 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001433def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001434 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001435 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001436
Evan Cheng3ea4d672008-03-05 08:19:16 +00001437let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001438 let AddedComplexity = 20 in {
1439 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001440 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001441 "movlpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001442 [(set VR128:$dst,
1443 (v2f64 (vector_shuffle VR128:$src1,
1444 (scalar_to_vector (loadf64 addr:$src2)),
1445 MOVLP_shuffle_mask)))]>;
1446 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001447 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001448 "movhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001449 [(set VR128:$dst,
1450 (v2f64 (vector_shuffle VR128:$src1,
1451 (scalar_to_vector (loadf64 addr:$src2)),
1452 MOVHP_shuffle_mask)))]>;
1453 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001454} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001455
Evan Chengb783fa32007-07-19 01:14:50 +00001456def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001457 "movlpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001458 [(store (f64 (vector_extract (v2f64 VR128:$src),
1459 (iPTR 0))), addr:$dst)]>;
1460
1461// v2f64 extract element 1 is always custom lowered to unpack high to low
1462// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001463def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001464 "movhpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001465 [(store (f64 (vector_extract
1466 (v2f64 (vector_shuffle VR128:$src, (undef),
1467 UNPCKH_shuffle_mask)), (iPTR 0))),
1468 addr:$dst)]>;
1469
1470// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001471def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001472 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001473 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1474 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001475def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001476 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1477 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1478 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001479 TB, Requires<[HasSSE2]>;
1480
1481// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001482def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001483 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001484 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1485 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001486def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001487 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1488 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1489 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001490 XS, Requires<[HasSSE2]>;
1491
Evan Chengb783fa32007-07-19 01:14:50 +00001492def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001493 "cvtps2dq\t{$src, $dst|$dst, $src}",
1494 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001495def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001496 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001497 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001498 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001499// SSE2 packed instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001500def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001501 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001502 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
1503 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001504def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001505 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001506 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001507 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001508 XS, Requires<[HasSSE2]>;
1509
1510// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001511def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001512 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001513 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1514 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001515def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001516 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001517 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001518 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001519 XD, Requires<[HasSSE2]>;
1520
Evan Chengb783fa32007-07-19 01:14:50 +00001521def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001522 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001523 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng14c97c32008-03-14 07:46:48 +00001524def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001525 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001526 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001527 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001528
1529// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001530def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001531 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001532 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1533 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001534def Int_CVTPS2PDrm : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001535 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001536 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1537 (load addr:$src)))]>,
1538 TB, Requires<[HasSSE2]>;
1539
Evan Chengb783fa32007-07-19 01:14:50 +00001540def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001541 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001542 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001543def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001544 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001545 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Cheng00b66ef2008-05-23 00:37:07 +00001546 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001547
1548// Match intrinsics which expect XMM operand(s).
1549// Aliases for intrinsics
Evan Cheng3ea4d672008-03-05 08:19:16 +00001550let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001551def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001552 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001553 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001554 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1555 GR32:$src2))]>;
1556def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001557 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001558 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001559 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1560 (loadi32 addr:$src2)))]>;
1561def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001562 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001563 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001564 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1565 VR128:$src2))]>;
1566def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001567 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001568 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001569 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1570 (load addr:$src2)))]>;
1571def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001572 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001573 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001574 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1575 VR128:$src2))]>, XS,
1576 Requires<[HasSSE2]>;
1577def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001578 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001579 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001580 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1581 (load addr:$src2)))]>, XS,
1582 Requires<[HasSSE2]>;
1583}
1584
1585// Arithmetic
1586
1587/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1588///
1589/// In addition, we also have a special variant of the scalar form here to
1590/// represent the associated intrinsic operation. This form is unlike the
1591/// plain scalar form, in that it takes an entire vector (instead of a
1592/// scalar) and leaves the top elements undefined.
1593///
1594/// And, we have a special variant form for a full-vector intrinsic form.
1595///
1596/// These four forms can each have a reg or a mem operand, so there are a
1597/// total of eight "instructions".
1598///
1599multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1600 SDNode OpNode,
1601 Intrinsic F64Int,
1602 Intrinsic V2F64Int,
1603 bit Commutable = 0> {
1604 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001605 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001606 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001607 [(set FR64:$dst, (OpNode FR64:$src))]> {
1608 let isCommutable = Commutable;
1609 }
1610
1611 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001612 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001613 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001614 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1615
1616 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001617 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001618 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001619 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1620 let isCommutable = Commutable;
1621 }
1622
1623 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001624 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001625 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001626 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001627
1628 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001629 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001630 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001631 [(set VR128:$dst, (F64Int VR128:$src))]> {
1632 let isCommutable = Commutable;
1633 }
1634
1635 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001636 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001637 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001638 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1639
1640 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001641 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001642 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001643 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1644 let isCommutable = Commutable;
1645 }
1646
1647 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +00001648 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001649 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001650 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001651}
1652
1653// Square root.
1654defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1655 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1656
1657// There is no f64 version of the reciprocal approximation instructions.
1658
1659// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +00001660let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001661 let isCommutable = 1 in {
1662 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001663 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001664 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001665 [(set VR128:$dst,
1666 (and (bc_v2i64 (v2f64 VR128:$src1)),
1667 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1668 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001669 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001670 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001671 [(set VR128:$dst,
1672 (or (bc_v2i64 (v2f64 VR128:$src1)),
1673 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1674 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001675 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001676 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001677 [(set VR128:$dst,
1678 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1679 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1680 }
1681
1682 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001683 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001684 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001685 [(set VR128:$dst,
1686 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001687 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001688 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001689 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001690 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001691 [(set VR128:$dst,
1692 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001693 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001694 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001695 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001696 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001697 [(set VR128:$dst,
1698 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001699 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001700 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001701 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001702 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001703 [(set VR128:$dst,
1704 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1705 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1706 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001707 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001708 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001709 [(set VR128:$dst,
1710 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001711 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001712}
1713
Evan Cheng3ea4d672008-03-05 08:19:16 +00001714let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001715 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001716 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1717 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1718 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Nate Begeman061db5f2008-05-12 20:34:32 +00001719 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001720 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng14c97c32008-03-14 07:46:48 +00001721 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1722 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1723 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00001724 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001725}
Nate Begeman061db5f2008-05-12 20:34:32 +00001726def : Pat<(v2i64 (vsetcc (v2f64 VR128:$src1), VR128:$src2, cond:$cc)),
1727 (CMPPDrri VR128:$src1, VR128:$src2, (SSE_CC_imm cond:$cc))>;
1728def : Pat<(v2i64 (vsetcc (v2f64 VR128:$src1), (memop addr:$src2), cond:$cc)),
1729 (CMPPDrmi VR128:$src1, addr:$src2, (SSE_CC_imm cond:$cc))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001730
1731// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001732let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001733 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001734 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1735 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1736 [(set VR128:$dst, (v2f64 (vector_shuffle
1737 VR128:$src1, VR128:$src2,
1738 SHUFP_shuffle_mask:$src3)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001739 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001740 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001741 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001742 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001743 [(set VR128:$dst,
1744 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001745 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001746 SHUFP_shuffle_mask:$src3)))]>;
1747
1748 let AddedComplexity = 10 in {
1749 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001750 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001751 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001752 [(set VR128:$dst,
1753 (v2f64 (vector_shuffle
1754 VR128:$src1, VR128:$src2,
1755 UNPCKH_shuffle_mask)))]>;
1756 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001757 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001758 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001759 [(set VR128:$dst,
1760 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001761 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001762 UNPCKH_shuffle_mask)))]>;
1763
1764 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001765 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001766 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001767 [(set VR128:$dst,
1768 (v2f64 (vector_shuffle
1769 VR128:$src1, VR128:$src2,
1770 UNPCKL_shuffle_mask)))]>;
1771 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001772 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001773 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001774 [(set VR128:$dst,
1775 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001776 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001777 UNPCKL_shuffle_mask)))]>;
1778 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001779} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001780
1781
1782//===----------------------------------------------------------------------===//
1783// SSE integer instructions
1784
1785// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001786let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001787def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001788 "movdqa\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001789let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001790def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001791 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001792 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001793let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001794def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001795 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001796 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001797let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001798def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001799 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001800 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001801 XS, Requires<[HasSSE2]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001802let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001803def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001804 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001805 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001806 XS, Requires<[HasSSE2]>;
1807
Dan Gohman4a4f1512007-07-18 20:23:34 +00001808// Intrinsic forms of MOVDQU load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +00001809let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001810def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001811 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001812 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1813 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001814def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001815 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001816 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1817 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001818
Evan Cheng88004752008-03-05 08:11:27 +00001819let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001820
1821multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1822 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001823 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001824 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001825 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1826 let isCommutable = Commutable;
1827 }
Evan Chengb783fa32007-07-19 01:14:50 +00001828 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001829 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001830 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001831 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001832}
1833
Evan Chengf90f8f82008-05-03 00:52:09 +00001834multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1835 string OpcodeStr,
1836 Intrinsic IntId, Intrinsic IntId2> {
1837 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1838 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1839 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
1840 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
1841 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1842 [(set VR128:$dst, (IntId VR128:$src1,
1843 (bitconvert (memopv2i64 addr:$src2))))]>;
1844 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
1845 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1846 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
1847}
1848
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001849/// PDI_binop_rm - Simple SSE2 binary operator.
1850multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1851 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001852 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001853 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001854 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1855 let isCommutable = Commutable;
1856 }
Evan Chengb783fa32007-07-19 01:14:50 +00001857 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001858 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001859 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001860 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001861}
1862
1863/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1864///
1865/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1866/// to collapse (bitconvert VT to VT) into its operand.
1867///
1868multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1869 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001870 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001871 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001872 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1873 let isCommutable = Commutable;
1874 }
Evan Chengb783fa32007-07-19 01:14:50 +00001875 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001876 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001877 [(set VR128:$dst, (OpNode VR128:$src1,(memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001878}
1879
Evan Cheng3ea4d672008-03-05 08:19:16 +00001880} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001881
1882// 128-bit Integer Arithmetic
1883
1884defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1885defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1886defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1887defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1888
1889defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1890defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1891defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1892defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1893
1894defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1895defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1896defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1897defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1898
1899defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1900defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1901defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1902defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1903
1904defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1905
1906defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1907defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1908defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1909
1910defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1911
1912defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1913defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1914
1915
1916defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1917defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1918defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1919defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
1920defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>;
1921
1922
Evan Chengf90f8f82008-05-03 00:52:09 +00001923defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
1924 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
1925defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
1926 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
1927defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
1928 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001929
Evan Chengf90f8f82008-05-03 00:52:09 +00001930defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
1931 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
1932defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
1933 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begemanc2ca5f62008-05-13 17:52:09 +00001934defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Chengf90f8f82008-05-03 00:52:09 +00001935 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001936
Evan Chengf90f8f82008-05-03 00:52:09 +00001937defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
1938 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemand66fc342008-05-13 01:47:52 +00001939defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Chengf90f8f82008-05-03 00:52:09 +00001940 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001941
1942// 128-bit logical shifts.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001943let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001944 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00001945 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001946 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001947 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00001948 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001949 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001950 // PSRADQri doesn't exist in SSE[1-3].
1951}
1952
1953let Predicates = [HasSSE2] in {
1954 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1955 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1956 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1957 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1958 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
1959 (v2f64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1960}
1961
1962// Logical
1963defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1964defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1965defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1966
Evan Cheng3ea4d672008-03-05 08:19:16 +00001967let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001968 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001969 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001970 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001971 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1972 VR128:$src2)))]>;
1973
1974 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001975 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001976 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001977 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7dc19012007-08-02 21:17:01 +00001978 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001979}
1980
1981// SSE2 Integer comparison
1982defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
1983defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
1984defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
1985defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
1986defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
1987defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
1988
Nate Begeman78ca4f92008-05-12 23:09:43 +00001989def : Pat<(v16i8 (vsetcc (v16i8 VR128:$src1), VR128:$src2, SETEQ)),
1990 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
1991def : Pat<(v16i8 (vsetcc (v16i8 VR128:$src1), (memop addr:$src2), SETEQ)),
1992 (PCMPEQBrm VR128:$src1, addr:$src2)>;
1993def : Pat<(v8i16 (vsetcc (v8i16 VR128:$src1), VR128:$src2, SETEQ)),
1994 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
1995def : Pat<(v8i16 (vsetcc (v8i16 VR128:$src1), (memop addr:$src2), SETEQ)),
1996 (PCMPEQWrm VR128:$src1, addr:$src2)>;
1997def : Pat<(v4i32 (vsetcc (v4i32 VR128:$src1), VR128:$src2, SETEQ)),
1998 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
1999def : Pat<(v4i32 (vsetcc (v4i32 VR128:$src1), (memop addr:$src2), SETEQ)),
2000 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2001
2002def : Pat<(v16i8 (vsetcc (v16i8 VR128:$src1), VR128:$src2, SETGT)),
2003 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
2004def : Pat<(v16i8 (vsetcc (v16i8 VR128:$src1), (memop addr:$src2), SETGT)),
2005 (PCMPGTBrm VR128:$src1, addr:$src2)>;
2006def : Pat<(v8i16 (vsetcc (v8i16 VR128:$src1), VR128:$src2, SETGT)),
2007 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
2008def : Pat<(v8i16 (vsetcc (v8i16 VR128:$src1), (memop addr:$src2), SETGT)),
2009 (PCMPGTWrm VR128:$src1, addr:$src2)>;
2010def : Pat<(v4i32 (vsetcc (v4i32 VR128:$src1), VR128:$src2, SETGT)),
2011 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
2012def : Pat<(v4i32 (vsetcc (v4i32 VR128:$src1), (memop addr:$src2), SETGT)),
2013 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2014
2015
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002016// Pack instructions
2017defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2018defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2019defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
2020
2021// Shuffle and unpack instructions
2022def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002023 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002024 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002025 [(set VR128:$dst, (v4i32 (vector_shuffle
2026 VR128:$src1, (undef),
2027 PSHUFD_shuffle_mask:$src2)))]>;
2028def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002029 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002030 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002031 [(set VR128:$dst, (v4i32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002032 (bc_v4i32(memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002033 (undef),
2034 PSHUFD_shuffle_mask:$src2)))]>;
2035
2036// SSE2 with ImmT == Imm8 and XS prefix.
2037def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002038 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002039 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002040 [(set VR128:$dst, (v8i16 (vector_shuffle
2041 VR128:$src1, (undef),
2042 PSHUFHW_shuffle_mask:$src2)))]>,
2043 XS, Requires<[HasSSE2]>;
2044def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002045 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002046 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002047 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002048 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002049 (undef),
2050 PSHUFHW_shuffle_mask:$src2)))]>,
2051 XS, Requires<[HasSSE2]>;
2052
2053// SSE2 with ImmT == Imm8 and XD prefix.
2054def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002055 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002056 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002057 [(set VR128:$dst, (v8i16 (vector_shuffle
2058 VR128:$src1, (undef),
2059 PSHUFLW_shuffle_mask:$src2)))]>,
2060 XD, Requires<[HasSSE2]>;
2061def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002062 (outs VR128:$dst), (ins i128mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002063 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002064 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002065 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002066 (undef),
2067 PSHUFLW_shuffle_mask:$src2)))]>,
2068 XD, Requires<[HasSSE2]>;
2069
2070
Evan Cheng3ea4d672008-03-05 08:19:16 +00002071let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002072 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002073 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002074 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002075 [(set VR128:$dst,
2076 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2077 UNPCKL_shuffle_mask)))]>;
2078 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002079 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002080 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002081 [(set VR128:$dst,
2082 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002083 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002084 UNPCKL_shuffle_mask)))]>;
2085 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002086 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002087 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002088 [(set VR128:$dst,
2089 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2090 UNPCKL_shuffle_mask)))]>;
2091 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002092 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002093 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002094 [(set VR128:$dst,
2095 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002096 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002097 UNPCKL_shuffle_mask)))]>;
2098 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002099 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002100 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002101 [(set VR128:$dst,
2102 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2103 UNPCKL_shuffle_mask)))]>;
2104 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002105 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002106 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002107 [(set VR128:$dst,
2108 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002109 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002110 UNPCKL_shuffle_mask)))]>;
2111 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002112 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002113 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002114 [(set VR128:$dst,
2115 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2116 UNPCKL_shuffle_mask)))]>;
2117 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002118 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002119 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002120 [(set VR128:$dst,
2121 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002122 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002123 UNPCKL_shuffle_mask)))]>;
2124
2125 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002126 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002127 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002128 [(set VR128:$dst,
2129 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2130 UNPCKH_shuffle_mask)))]>;
2131 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002132 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002133 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002134 [(set VR128:$dst,
2135 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002136 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002137 UNPCKH_shuffle_mask)))]>;
2138 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002139 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002140 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002141 [(set VR128:$dst,
2142 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2143 UNPCKH_shuffle_mask)))]>;
2144 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002145 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002146 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002147 [(set VR128:$dst,
2148 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002149 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002150 UNPCKH_shuffle_mask)))]>;
2151 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002152 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002153 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002154 [(set VR128:$dst,
2155 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2156 UNPCKH_shuffle_mask)))]>;
2157 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002158 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002159 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002160 [(set VR128:$dst,
2161 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002162 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002163 UNPCKH_shuffle_mask)))]>;
2164 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002165 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002166 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002167 [(set VR128:$dst,
2168 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2169 UNPCKH_shuffle_mask)))]>;
2170 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002171 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002172 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002173 [(set VR128:$dst,
2174 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002175 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002176 UNPCKH_shuffle_mask)))]>;
2177}
2178
2179// Extract / Insert
2180def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002181 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002182 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002183 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begemand77e59e2008-02-11 04:19:36 +00002184 imm:$src2))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +00002185let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002186 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002187 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002188 GR32:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002189 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002190 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002191 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002192 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002193 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002194 i16mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002195 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begemand77e59e2008-02-11 04:19:36 +00002196 [(set VR128:$dst,
2197 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2198 imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002199}
2200
2201// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002202def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002203 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002204 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2205
2206// Conditional store
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002207let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +00002208def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +00002209 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002210 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002211
2212// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002213def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002214 "movntpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002215 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002216def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002217 "movntdq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002218 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002219def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002220 "movnti\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002221 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2222 TB, Requires<[HasSSE2]>;
2223
2224// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002225def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002226 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002227 TB, Requires<[HasSSE2]>;
2228
2229// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +00002230def LFENCE : I<0xAE, MRM5m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002231 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002232def MFENCE : I<0xAE, MRM6m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002233 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2234
Andrew Lenharth785610d2008-02-16 01:24:58 +00002235//TODO: custom lower this so as to never even generate the noop
2236def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2237 (i8 0)), (NOOP)>;
2238def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2239def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
2240def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2241 (i8 1)), (MFENCE)>;
2242
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002243// Alias instructions that map zero vector to pxor / xorp* for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +00002244let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002245 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002246 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00002247 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002248
2249// FR64 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +00002250def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002251 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002252 [(set VR128:$dst,
2253 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002254def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002255 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002256 [(set VR128:$dst,
2257 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2258
Evan Chengb783fa32007-07-19 01:14:50 +00002259def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002260 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002261 [(set VR128:$dst,
2262 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002263def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002264 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002265 [(set VR128:$dst,
2266 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2267
Evan Chengb783fa32007-07-19 01:14:50 +00002268def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002269 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002270 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2271
Evan Chengb783fa32007-07-19 01:14:50 +00002272def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002273 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002274 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2275
2276// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002277def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002278 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002279 [(set VR128:$dst,
2280 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2281 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002282def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002283 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002284 [(store (i64 (vector_extract (v2i64 VR128:$src),
2285 (iPTR 0))), addr:$dst)]>;
2286
2287// FIXME: may not be able to eliminate this movss with coalescing the src and
2288// dest register classes are different. We really want to write this pattern
2289// like this:
2290// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2291// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00002292def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002293 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002294 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2295 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002296def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002297 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002298 [(store (f64 (vector_extract (v2f64 VR128:$src),
2299 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002300def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002301 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002302 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2303 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002304def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002305 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002306 [(store (i32 (vector_extract (v4i32 VR128:$src),
2307 (iPTR 0))), addr:$dst)]>;
2308
Evan Chengb783fa32007-07-19 01:14:50 +00002309def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002310 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002311 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002312def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002313 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002314 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2315
2316
2317// Move to lower bits of a VR128, leaving upper bits alone.
2318// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002319let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00002320 let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002321 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002322 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002323 "movsd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002324
2325 let AddedComplexity = 15 in
2326 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002327 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002328 "movsd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002329 [(set VR128:$dst,
2330 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
2331 MOVL_shuffle_mask)))]>;
2332}
2333
2334// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002335def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002336 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002337 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2338
2339// Move to lower bits of a VR128 and zeroing upper bits.
2340// Loading from memory automatically zeroing upper bits.
Evan Chengd743a5f2008-05-10 00:59:18 +00002341let AddedComplexity = 20 in {
2342def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
2343 "movsd\t{$src, $dst|$dst, $src}",
2344 [(set VR128:$dst,
2345 (v2f64 (X86vzmovl (v2f64 (scalar_to_vector
2346 (loadf64 addr:$src))))))]>;
Evan Cheng40ee6e52008-05-08 00:57:18 +00002347
Evan Cheng056afe12008-05-20 18:24:47 +00002348def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2349 (MOVZSD2PDrm addr:$src)>;
2350def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
Evan Chengd743a5f2008-05-10 00:59:18 +00002351 (MOVZSD2PDrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002352def : Pat<(v2f64 (X86vzload addr:$src)), (MOVZSD2PDrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002353}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002354
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002355// movd / movq to XMM register zero-extends
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002356let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002357def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002358 "movd\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002359 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002360 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002361// This is X86-64 only.
2362def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2363 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002364 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002365 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002366}
2367
2368let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002369def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002370 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002371 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002372 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002373 (loadi32 addr:$src))))))]>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002374
2375def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2376 (MOVZDI2PDIrm addr:$src)>;
2377def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2378 (MOVZDI2PDIrm addr:$src)>;
2379
Evan Chengb783fa32007-07-19 01:14:50 +00002380def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002381 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002382 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002383 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002384 (loadi64 addr:$src))))))]>, XS,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002385 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002386
Evan Cheng3ad16c42008-05-22 18:56:56 +00002387def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2388 (MOVZQI2PQIrm addr:$src)>;
2389def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2390 (MOVZQI2PQIrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002391def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002392}
Evan Chenge9b9c672008-05-09 21:53:03 +00002393
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002394// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2395// IA32 document. movq xmm1, xmm2 does clear the high bits.
2396let AddedComplexity = 15 in
2397def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2398 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002399 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002400 XS, Requires<[HasSSE2]>;
2401
Evan Cheng056afe12008-05-20 18:24:47 +00002402let AddedComplexity = 20 in {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002403def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2404 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002405 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng056afe12008-05-20 18:24:47 +00002406 (loadv2i64 addr:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002407 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002408
Evan Cheng056afe12008-05-20 18:24:47 +00002409def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2410 (MOVZPQILo2PQIrm addr:$src)>;
2411}
2412
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002413//===----------------------------------------------------------------------===//
2414// SSE3 Instructions
2415//===----------------------------------------------------------------------===//
2416
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002417// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002418def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002419 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002420 [(set VR128:$dst, (v4f32 (vector_shuffle
2421 VR128:$src, (undef),
2422 MOVSHDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002423def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002424 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002425 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002426 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002427 MOVSHDUP_shuffle_mask)))]>;
2428
Evan Chengb783fa32007-07-19 01:14:50 +00002429def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002430 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002431 [(set VR128:$dst, (v4f32 (vector_shuffle
2432 VR128:$src, (undef),
2433 MOVSLDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002434def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002435 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002436 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002437 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002438 MOVSLDUP_shuffle_mask)))]>;
2439
Evan Chengb783fa32007-07-19 01:14:50 +00002440def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002441 "movddup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002442 [(set VR128:$dst, (v2f64 (vector_shuffle
2443 VR128:$src, (undef),
2444 SSE_splat_lo_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002445def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002446 "movddup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002447 [(set VR128:$dst,
2448 (v2f64 (vector_shuffle
2449 (scalar_to_vector (loadf64 addr:$src)),
2450 (undef),
2451 SSE_splat_lo_mask)))]>;
2452
2453// Arithmetic
Evan Cheng3ea4d672008-03-05 08:19:16 +00002454let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002455 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002456 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002457 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002458 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2459 VR128:$src2))]>;
2460 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002461 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002462 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002463 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002464 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002465 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002466 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002467 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002468 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2469 VR128:$src2))]>;
2470 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002471 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002472 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002473 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002474 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002475}
2476
Evan Chengb783fa32007-07-19 01:14:50 +00002477def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002478 "lddqu\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002479 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2480
2481// Horizontal ops
2482class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002483 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002484 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002485 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2486class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002487 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002488 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002489 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002490class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002491 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002492 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002493 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2494class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002495 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002496 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002497 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002498
Evan Cheng3ea4d672008-03-05 08:19:16 +00002499let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002500 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2501 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2502 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2503 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2504 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2505 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2506 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2507 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2508}
2509
2510// Thread synchronization
Evan Chengb783fa32007-07-19 01:14:50 +00002511def MONITOR : I<0xC8, RawFrm, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002512 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002513def MWAIT : I<0xC9, RawFrm, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002514 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2515
2516// vector_shuffle v1, <undef> <1, 1, 3, 3>
2517let AddedComplexity = 15 in
2518def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2519 MOVSHDUP_shuffle_mask)),
2520 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2521let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002522def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002523 MOVSHDUP_shuffle_mask)),
2524 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2525
2526// vector_shuffle v1, <undef> <0, 0, 2, 2>
2527let AddedComplexity = 15 in
2528 def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2529 MOVSLDUP_shuffle_mask)),
2530 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2531let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002532 def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002533 MOVSLDUP_shuffle_mask)),
2534 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2535
2536//===----------------------------------------------------------------------===//
2537// SSSE3 Instructions
2538//===----------------------------------------------------------------------===//
2539
Bill Wendling98680292007-08-10 06:22:27 +00002540/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002541multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2542 Intrinsic IntId64, Intrinsic IntId128> {
2543 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2544 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2545 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002546
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002547 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2548 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2549 [(set VR64:$dst,
2550 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2551
2552 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2553 (ins VR128:$src),
2554 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2555 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2556 OpSize;
2557
2558 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2559 (ins i128mem:$src),
2560 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2561 [(set VR128:$dst,
2562 (IntId128
2563 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002564}
2565
Bill Wendling98680292007-08-10 06:22:27 +00002566/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002567multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2568 Intrinsic IntId64, Intrinsic IntId128> {
2569 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2570 (ins VR64:$src),
2571 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2572 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002573
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002574 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2575 (ins i64mem:$src),
2576 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2577 [(set VR64:$dst,
2578 (IntId64
2579 (bitconvert (memopv4i16 addr:$src))))]>;
2580
2581 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2582 (ins VR128:$src),
2583 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2584 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2585 OpSize;
2586
2587 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2588 (ins i128mem:$src),
2589 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2590 [(set VR128:$dst,
2591 (IntId128
2592 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002593}
2594
2595/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002596multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2597 Intrinsic IntId64, Intrinsic IntId128> {
2598 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2599 (ins VR64:$src),
2600 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2601 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002602
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002603 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2604 (ins i64mem:$src),
2605 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2606 [(set VR64:$dst,
2607 (IntId64
2608 (bitconvert (memopv2i32 addr:$src))))]>;
2609
2610 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2611 (ins VR128:$src),
2612 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2613 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2614 OpSize;
2615
2616 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2617 (ins i128mem:$src),
2618 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2619 [(set VR128:$dst,
2620 (IntId128
2621 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002622}
2623
2624defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2625 int_x86_ssse3_pabs_b,
2626 int_x86_ssse3_pabs_b_128>;
2627defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2628 int_x86_ssse3_pabs_w,
2629 int_x86_ssse3_pabs_w_128>;
2630defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2631 int_x86_ssse3_pabs_d,
2632 int_x86_ssse3_pabs_d_128>;
2633
2634/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002635let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002636 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2637 Intrinsic IntId64, Intrinsic IntId128,
2638 bit Commutable = 0> {
2639 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2640 (ins VR64:$src1, VR64:$src2),
2641 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2642 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2643 let isCommutable = Commutable;
2644 }
2645 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2646 (ins VR64:$src1, i64mem:$src2),
2647 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2648 [(set VR64:$dst,
2649 (IntId64 VR64:$src1,
2650 (bitconvert (memopv8i8 addr:$src2))))]>;
2651
2652 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2653 (ins VR128:$src1, VR128:$src2),
2654 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2655 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2656 OpSize {
2657 let isCommutable = Commutable;
2658 }
2659 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2660 (ins VR128:$src1, i128mem:$src2),
2661 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2662 [(set VR128:$dst,
2663 (IntId128 VR128:$src1,
2664 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2665 }
2666}
2667
2668/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002669let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002670 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2671 Intrinsic IntId64, Intrinsic IntId128,
2672 bit Commutable = 0> {
2673 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2674 (ins VR64:$src1, VR64:$src2),
2675 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2676 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2677 let isCommutable = Commutable;
2678 }
2679 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2680 (ins VR64:$src1, i64mem:$src2),
2681 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2682 [(set VR64:$dst,
2683 (IntId64 VR64:$src1,
2684 (bitconvert (memopv4i16 addr:$src2))))]>;
2685
2686 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2687 (ins VR128:$src1, VR128:$src2),
2688 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2689 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2690 OpSize {
2691 let isCommutable = Commutable;
2692 }
2693 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2694 (ins VR128:$src1, i128mem:$src2),
2695 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2696 [(set VR128:$dst,
2697 (IntId128 VR128:$src1,
2698 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2699 }
2700}
2701
2702/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002703let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002704 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2705 Intrinsic IntId64, Intrinsic IntId128,
2706 bit Commutable = 0> {
2707 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2708 (ins VR64:$src1, VR64:$src2),
2709 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2710 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2711 let isCommutable = Commutable;
2712 }
2713 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2714 (ins VR64:$src1, i64mem:$src2),
2715 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2716 [(set VR64:$dst,
2717 (IntId64 VR64:$src1,
2718 (bitconvert (memopv2i32 addr:$src2))))]>;
2719
2720 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2721 (ins VR128:$src1, VR128:$src2),
2722 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2723 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2724 OpSize {
2725 let isCommutable = Commutable;
2726 }
2727 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2728 (ins VR128:$src1, i128mem:$src2),
2729 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2730 [(set VR128:$dst,
2731 (IntId128 VR128:$src1,
2732 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2733 }
2734}
2735
2736defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2737 int_x86_ssse3_phadd_w,
2738 int_x86_ssse3_phadd_w_128, 1>;
2739defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2740 int_x86_ssse3_phadd_d,
2741 int_x86_ssse3_phadd_d_128, 1>;
2742defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2743 int_x86_ssse3_phadd_sw,
2744 int_x86_ssse3_phadd_sw_128, 1>;
2745defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2746 int_x86_ssse3_phsub_w,
2747 int_x86_ssse3_phsub_w_128>;
2748defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2749 int_x86_ssse3_phsub_d,
2750 int_x86_ssse3_phsub_d_128>;
2751defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2752 int_x86_ssse3_phsub_sw,
2753 int_x86_ssse3_phsub_sw_128>;
2754defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2755 int_x86_ssse3_pmadd_ub_sw,
2756 int_x86_ssse3_pmadd_ub_sw_128, 1>;
2757defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2758 int_x86_ssse3_pmul_hr_sw,
2759 int_x86_ssse3_pmul_hr_sw_128, 1>;
2760defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2761 int_x86_ssse3_pshuf_b,
2762 int_x86_ssse3_pshuf_b_128>;
2763defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2764 int_x86_ssse3_psign_b,
2765 int_x86_ssse3_psign_b_128>;
2766defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2767 int_x86_ssse3_psign_w,
2768 int_x86_ssse3_psign_w_128>;
2769defm PSIGND : SS3I_binop_rm_int_32<0x09, "psignd",
2770 int_x86_ssse3_psign_d,
2771 int_x86_ssse3_psign_d_128>;
2772
Evan Cheng3ea4d672008-03-05 08:19:16 +00002773let Constraints = "$src1 = $dst" in {
Bill Wendling1dc817c2007-08-10 09:00:17 +00002774 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2775 (ins VR64:$src1, VR64:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002776 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002777 [(set VR64:$dst,
2778 (int_x86_ssse3_palign_r
2779 VR64:$src1, VR64:$src2,
2780 imm:$src3))]>;
2781 def PALIGNR64rm : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2782 (ins VR64:$src1, i64mem:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002783 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002784 [(set VR64:$dst,
2785 (int_x86_ssse3_palign_r
2786 VR64:$src1,
2787 (bitconvert (memopv2i32 addr:$src2)),
2788 imm:$src3))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002789
Bill Wendling1dc817c2007-08-10 09:00:17 +00002790 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2791 (ins VR128:$src1, VR128:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002792 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002793 [(set VR128:$dst,
2794 (int_x86_ssse3_palign_r_128
2795 VR128:$src1, VR128:$src2,
2796 imm:$src3))]>, OpSize;
2797 def PALIGNR128rm : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2798 (ins VR128:$src1, i128mem:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002799 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002800 [(set VR128:$dst,
2801 (int_x86_ssse3_palign_r_128
2802 VR128:$src1,
2803 (bitconvert (memopv4i32 addr:$src2)),
2804 imm:$src3))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002805}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002806
2807//===----------------------------------------------------------------------===//
2808// Non-Instruction Patterns
2809//===----------------------------------------------------------------------===//
2810
Chris Lattnerdec9cb52008-01-24 08:07:48 +00002811// extload f32 -> f64. This matches load+fextend because we have a hack in
2812// the isel (PreprocessForFPConvert) that can introduce loads after dag combine.
2813// Since these loads aren't folded into the fextend, we have to match it
2814// explicitly here.
2815let Predicates = [HasSSE2] in
2816 def : Pat<(fextend (loadf32 addr:$src)),
2817 (CVTSS2SDrm addr:$src)>;
2818
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002819// bit_convert
2820let Predicates = [HasSSE2] in {
2821 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2822 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2823 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2824 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2825 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2826 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2827 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2828 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2829 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2830 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2831 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2832 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2833 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2834 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2835 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2836 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2837 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2838 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2839 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2840 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2841 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2842 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2843 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2844 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2845 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2846 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2847 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2848 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2849 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2850 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2851}
2852
2853// Move scalar to XMM zero-extended
2854// movd to XMM register zero-extends
2855let AddedComplexity = 15 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002856// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chenge9b9c672008-05-09 21:53:03 +00002857def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002858 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002859def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002860 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE2]>;
Evan Chenge259e872008-05-09 23:37:55 +00002861def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
2862 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002863}
2864
2865// Splat v2f64 / v2i64
2866let AddedComplexity = 10 in {
2867def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2868 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2869def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2870 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2871def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2872 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2873def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2874 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2875}
2876
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002877// Special unary SHUFPSrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002878def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2879 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002880 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2881 Requires<[HasSSE1]>;
Dan Gohman7dc19012007-08-02 21:17:01 +00002882// Special unary SHUFPDrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002883def : Pat<(v2f64 (vector_shuffle VR128:$src1, (undef),
2884 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohman7dc19012007-08-02 21:17:01 +00002885 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2886 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002887// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Chengbf8b2c52008-04-05 00:30:36 +00002888def : Pat<(vector_shuffle (bc_v4i32 (memopv4f32 addr:$src1)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002889 SHUFP_unary_shuffle_mask:$sm),
2890 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2891 Requires<[HasSSE2]>;
2892// Special binary v4i32 shuffle cases with SHUFPS.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002893def : Pat<(v4i32 (vector_shuffle VR128:$src1, (v4i32 VR128:$src2),
2894 PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002895 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2896 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002897def : Pat<(v4i32 (vector_shuffle VR128:$src1,
2898 (bc_v4i32 (memopv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002899 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2900 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002901// Special binary v2i64 shuffle cases using SHUFPDrri.
2902def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2903 SHUFP_shuffle_mask:$sm)),
2904 (SHUFPDrri VR128:$src1, VR128:$src2, SHUFP_shuffle_mask:$sm)>,
2905 Requires<[HasSSE2]>;
2906// Special unary SHUFPDrri case.
2907def : Pat<(v2i64 (vector_shuffle VR128:$src1, (undef),
2908 SHUFP_unary_shuffle_mask:$sm)),
2909 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2910 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002911
2912// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
2913let AddedComplexity = 10 in {
2914def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2915 UNPCKL_v_undef_shuffle_mask)),
2916 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2917def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2918 UNPCKL_v_undef_shuffle_mask)),
2919 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2920def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2921 UNPCKL_v_undef_shuffle_mask)),
2922 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2923def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2924 UNPCKL_v_undef_shuffle_mask)),
2925 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2926}
2927
2928// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
2929let AddedComplexity = 10 in {
2930def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2931 UNPCKH_v_undef_shuffle_mask)),
2932 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2933def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2934 UNPCKH_v_undef_shuffle_mask)),
2935 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2936def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2937 UNPCKH_v_undef_shuffle_mask)),
2938 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2939def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2940 UNPCKH_v_undef_shuffle_mask)),
2941 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2942}
2943
2944let AddedComplexity = 15 in {
2945// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
2946def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2947 MOVHP_shuffle_mask)),
2948 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
2949
2950// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
2951def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2952 MOVHLPS_shuffle_mask)),
2953 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
2954
2955// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
2956def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2957 MOVHLPS_v_undef_shuffle_mask)),
2958 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2959def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
2960 MOVHLPS_v_undef_shuffle_mask)),
2961 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2962}
2963
2964let AddedComplexity = 20 in {
2965// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2966// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Evan Cheng00b66ef2008-05-23 00:37:07 +00002967def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002968 MOVLP_shuffle_mask)),
2969 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00002970def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002971 MOVLP_shuffle_mask)),
2972 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00002973def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002974 MOVHP_shuffle_mask)),
2975 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00002976def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002977 MOVHP_shuffle_mask)),
2978 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2979
Dan Gohman4a4f1512007-07-18 20:23:34 +00002980def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002981 MOVLP_shuffle_mask)),
2982 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00002983def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002984 MOVLP_shuffle_mask)),
2985 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002986def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002987 MOVHP_shuffle_mask)),
2988 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00002989def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002990 MOVLP_shuffle_mask)),
2991 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2992}
2993
2994let AddedComplexity = 15 in {
2995// Setting the lowest element in the vector.
2996def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2997 MOVL_shuffle_mask)),
2998 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2999def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
3000 MOVL_shuffle_mask)),
3001 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3002
3003// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
3004def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
3005 MOVLP_shuffle_mask)),
3006 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3007def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3008 MOVLP_shuffle_mask)),
3009 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3010}
3011
3012// Set lowest element and zero upper elements.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003013let AddedComplexity = 15 in
3014def : Pat<(v2f64 (vector_shuffle immAllZerosV_bc, VR128:$src,
3015 MOVL_shuffle_mask)),
3016 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00003017def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengd09a8a02008-05-08 22:35:02 +00003018 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003019
3020// FIXME: Temporary workaround since 2-wide shuffle is broken.
3021def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2),
3022 (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
3023def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2),
3024 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
3025def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2),
3026 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
3027def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3),
3028 (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>,
3029 Requires<[HasSSE2]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00003030def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (memop addr:$src2),imm:$src3),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003031 (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>,
3032 Requires<[HasSSE2]>;
3033def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2),
3034 (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00003035def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (memop addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003036 (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
3037def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2),
3038 (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00003039def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (memop addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003040 (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
3041def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2),
3042 (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00003043def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (memop addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003044 (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
3045def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2),
3046 (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00003047def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (memop addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003048 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3049
3050// Some special case pandn patterns.
3051def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3052 VR128:$src2)),
3053 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3054def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3055 VR128:$src2)),
3056 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3057def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3058 VR128:$src2)),
3059 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3060
3061def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003062 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003063 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3064def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003065 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003066 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3067def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003068 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003069 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3070
Nate Begeman78246ca2007-11-17 03:58:34 +00003071// vector -> vector casts
3072def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3073 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3074def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3075 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
3076
Evan Cheng51a49b22007-07-20 00:27:43 +00003077// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00003078def : Pat<(alignedloadv4i32 addr:$src),
3079 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
3080def : Pat<(loadv4i32 addr:$src),
3081 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00003082def : Pat<(alignedloadv2i64 addr:$src),
3083 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
3084def : Pat<(loadv2i64 addr:$src),
3085 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
3086
3087def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3088 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3089def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3090 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3091def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3092 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3093def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3094 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3095def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3096 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3097def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3098 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3099def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3100 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3101def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3102 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb2975562008-02-03 07:18:54 +00003103
3104//===----------------------------------------------------------------------===//
3105// SSE4.1 Instructions
3106//===----------------------------------------------------------------------===//
3107
Nate Begemanb2975562008-02-03 07:18:54 +00003108multiclass sse41_fp_unop_rm<bits<8> opcss, bits<8> opcps,
3109 bits<8> opcsd, bits<8> opcpd,
3110 string OpcodeStr,
3111 Intrinsic F32Int,
3112 Intrinsic V4F32Int,
3113 Intrinsic F64Int,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003114 Intrinsic V2F64Int> {
Nate Begemanb2975562008-02-03 07:18:54 +00003115 // Intrinsic operation, reg.
Evan Cheng78d00612008-03-14 07:39:27 +00003116 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003117 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003118 !strconcat(OpcodeStr,
3119 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003120 [(set VR128:$dst, (F32Int VR128:$src1, imm:$src2))]>,
3121 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003122
3123 // Intrinsic operation, mem.
Evan Cheng78d00612008-03-14 07:39:27 +00003124 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003125 (outs VR128:$dst), (ins ssmem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003126 !strconcat(OpcodeStr,
3127 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003128 [(set VR128:$dst, (F32Int sse_load_f32:$src1, imm:$src2))]>,
3129 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003130
3131 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003132 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003133 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003134 !strconcat(OpcodeStr,
3135 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003136 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3137 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003138
3139 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003140 def PSm_Int : SS4AIi8<opcps, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003141 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003142 !strconcat(OpcodeStr,
3143 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003144 [(set VR128:$dst,
3145 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003146 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003147
3148 // Intrinsic operation, reg.
Evan Cheng78d00612008-03-14 07:39:27 +00003149 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003150 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003151 !strconcat(OpcodeStr,
3152 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003153 [(set VR128:$dst, (F64Int VR128:$src1, imm:$src2))]>,
3154 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003155
3156 // Intrinsic operation, mem.
Evan Cheng78d00612008-03-14 07:39:27 +00003157 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003158 (outs VR128:$dst), (ins sdmem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003159 !strconcat(OpcodeStr,
3160 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003161 [(set VR128:$dst, (F64Int sse_load_f64:$src1, imm:$src2))]>,
3162 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003163
3164 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003165 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003166 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003167 !strconcat(OpcodeStr,
3168 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003169 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3170 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003171
3172 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003173 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003174 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003175 !strconcat(OpcodeStr,
3176 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003177 [(set VR128:$dst,
3178 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003179 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003180}
3181
3182// FP round - roundss, roundps, roundsd, roundpd
3183defm ROUND : sse41_fp_unop_rm<0x0A, 0x08, 0x0B, 0x09, "round",
3184 int_x86_sse41_round_ss, int_x86_sse41_round_ps,
3185 int_x86_sse41_round_sd, int_x86_sse41_round_pd>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003186
3187// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3188multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3189 Intrinsic IntId128> {
3190 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3191 (ins VR128:$src),
3192 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3193 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3194 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3195 (ins i128mem:$src),
3196 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3197 [(set VR128:$dst,
3198 (IntId128
3199 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3200}
3201
3202defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3203 int_x86_sse41_phminposuw>;
3204
3205/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003206let Constraints = "$src1 = $dst" in {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003207 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3208 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003209 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3210 (ins VR128:$src1, VR128:$src2),
3211 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3212 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3213 OpSize {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003214 let isCommutable = Commutable;
3215 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003216 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3217 (ins VR128:$src1, i128mem:$src2),
3218 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3219 [(set VR128:$dst,
3220 (IntId128 VR128:$src1,
3221 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003222 }
3223}
3224
3225defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3226 int_x86_sse41_pcmpeqq, 1>;
3227defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3228 int_x86_sse41_packusdw, 0>;
3229defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3230 int_x86_sse41_pminsb, 1>;
3231defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3232 int_x86_sse41_pminsd, 1>;
3233defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3234 int_x86_sse41_pminud, 1>;
3235defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3236 int_x86_sse41_pminuw, 1>;
3237defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3238 int_x86_sse41_pmaxsb, 1>;
3239defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3240 int_x86_sse41_pmaxsd, 1>;
3241defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3242 int_x86_sse41_pmaxud, 1>;
3243defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3244 int_x86_sse41_pmaxuw, 1>;
Nate Begeman72d802a2008-02-04 06:00:24 +00003245
Nate Begeman58057962008-02-09 01:38:08 +00003246
3247/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003248let Constraints = "$src1 = $dst" in {
Dan Gohmane3731f52008-05-23 17:49:40 +00003249 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3250 SDNode OpNode, Intrinsic IntId128,
3251 bit Commutable = 0> {
Nate Begeman58057962008-02-09 01:38:08 +00003252 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3253 (ins VR128:$src1, VR128:$src2),
3254 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmane3731f52008-05-23 17:49:40 +00003255 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3256 VR128:$src2))]>, OpSize {
Nate Begeman58057962008-02-09 01:38:08 +00003257 let isCommutable = Commutable;
3258 }
3259 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3260 (ins VR128:$src1, VR128:$src2),
3261 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3262 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3263 OpSize {
3264 let isCommutable = Commutable;
3265 }
3266 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3267 (ins VR128:$src1, i128mem:$src2),
3268 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3269 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003270 (OpNode VR128:$src1, (memop addr:$src2)))]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003271 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3272 (ins VR128:$src1, i128mem:$src2),
3273 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3274 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003275 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman58057962008-02-09 01:38:08 +00003276 OpSize;
3277 }
3278}
Dan Gohmane3731f52008-05-23 17:49:40 +00003279defm PMULLD : SS41I_binop_patint<0x40, "pmulld", v4i32, mul,
Nate Begeman58057962008-02-09 01:38:08 +00003280 int_x86_sse41_pmulld, 1>;
Dan Gohmane3731f52008-05-23 17:49:40 +00003281defm PMULDQ : SS41I_binop_patint<0x28, "pmuldq", v2i64, mul,
3282 int_x86_sse41_pmuldq, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003283
3284
Evan Cheng78d00612008-03-14 07:39:27 +00003285/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003286let Constraints = "$src1 = $dst" in {
Nate Begeman72d802a2008-02-04 06:00:24 +00003287 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3288 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng78d00612008-03-14 07:39:27 +00003289 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003290 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3291 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003292 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003293 [(set VR128:$dst,
3294 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3295 OpSize {
Nate Begeman72d802a2008-02-04 06:00:24 +00003296 let isCommutable = Commutable;
3297 }
Evan Cheng78d00612008-03-14 07:39:27 +00003298 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003299 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3300 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003301 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003302 [(set VR128:$dst,
3303 (IntId128 VR128:$src1,
3304 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3305 OpSize;
Nate Begeman72d802a2008-02-04 06:00:24 +00003306 }
3307}
3308
3309defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3310 int_x86_sse41_blendps, 0>;
3311defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3312 int_x86_sse41_blendpd, 0>;
3313defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3314 int_x86_sse41_pblendw, 0>;
3315defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3316 int_x86_sse41_dpps, 1>;
3317defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3318 int_x86_sse41_dppd, 1>;
3319defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
3320 int_x86_sse41_mpsadbw, 0>;
Nate Begeman58057962008-02-09 01:38:08 +00003321
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003322
Evan Cheng78d00612008-03-14 07:39:27 +00003323/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003324let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanb4e9a042008-02-10 18:47:57 +00003325 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3326 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3327 (ins VR128:$src1, VR128:$src2),
3328 !strconcat(OpcodeStr,
3329 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3330 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3331 OpSize;
3332
3333 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3334 (ins VR128:$src1, i128mem:$src2),
3335 !strconcat(OpcodeStr,
3336 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3337 [(set VR128:$dst,
3338 (IntId VR128:$src1,
3339 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3340 }
3341}
3342
3343defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3344defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3345defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3346
3347
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003348multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3349 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3350 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3351 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3352
3353 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3354 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3355 [(set VR128:$dst,
3356 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3357}
3358
3359defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3360defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3361defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3362defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3363defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3364defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3365
3366multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3367 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3368 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3369 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3370
3371 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3372 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3373 [(set VR128:$dst,
3374 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3375}
3376
3377defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3378defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3379defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3380defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3381
3382multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3383 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3384 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3385 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3386
3387 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3388 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3389 [(set VR128:$dst,
3390 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3391}
3392
3393defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
3394defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovsxbq", int_x86_sse41_pmovzxbq>;
3395
3396
Nate Begemand77e59e2008-02-11 04:19:36 +00003397/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3398multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003399 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003400 (ins VR128:$src1, i32i8imm:$src2),
3401 !strconcat(OpcodeStr,
3402 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003403 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3404 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003405 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003406 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
3407 !strconcat(OpcodeStr,
3408 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003409 []>, OpSize;
3410// FIXME:
3411// There's an AssertZext in the way of writing the store pattern
3412// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003413}
3414
Nate Begemand77e59e2008-02-11 04:19:36 +00003415defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003416
Nate Begemand77e59e2008-02-11 04:19:36 +00003417
3418/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3419multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003420 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemand77e59e2008-02-11 04:19:36 +00003421 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
3422 !strconcat(OpcodeStr,
3423 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3424 []>, OpSize;
3425// FIXME:
3426// There's an AssertZext in the way of writing the store pattern
3427// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3428}
3429
3430defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3431
3432
3433/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3434multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003435 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003436 (ins VR128:$src1, i32i8imm:$src2),
3437 !strconcat(OpcodeStr,
3438 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3439 [(set GR32:$dst,
3440 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003441 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003442 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
3443 !strconcat(OpcodeStr,
3444 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3445 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3446 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003447}
3448
Nate Begemand77e59e2008-02-11 04:19:36 +00003449defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman58057962008-02-09 01:38:08 +00003450
Nate Begemand77e59e2008-02-11 04:19:36 +00003451
Evan Cheng6c249332008-03-24 21:52:23 +00003452/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3453/// destination
Nate Begemand77e59e2008-02-11 04:19:36 +00003454multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003455 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003456 (ins VR128:$src1, i32i8imm:$src2),
3457 !strconcat(OpcodeStr,
3458 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman788db592008-04-16 02:32:24 +00003459 [(set GR32:$dst,
3460 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng6c249332008-03-24 21:52:23 +00003461 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003462 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003463 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
3464 !strconcat(OpcodeStr,
3465 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng6c249332008-03-24 21:52:23 +00003466 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003467 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003468}
3469
Nate Begemand77e59e2008-02-11 04:19:36 +00003470defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003471
Evan Cheng3ea4d672008-03-05 08:19:16 +00003472let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003473 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003474 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003475 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3476 !strconcat(OpcodeStr,
3477 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3478 [(set VR128:$dst,
3479 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003480 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003481 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3482 !strconcat(OpcodeStr,
3483 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3484 [(set VR128:$dst,
3485 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3486 imm:$src3))]>, OpSize;
3487 }
3488}
3489
3490defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3491
Evan Cheng3ea4d672008-03-05 08:19:16 +00003492let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003493 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003494 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003495 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3496 !strconcat(OpcodeStr,
3497 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3498 [(set VR128:$dst,
3499 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3500 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003501 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003502 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3503 !strconcat(OpcodeStr,
3504 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3505 [(set VR128:$dst,
3506 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3507 imm:$src3)))]>, OpSize;
3508 }
3509}
3510
3511defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3512
Evan Cheng3ea4d672008-03-05 08:19:16 +00003513let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003514 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003515 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003516 (ins VR128:$src1, FR32:$src2, i32i8imm:$src3),
3517 !strconcat(OpcodeStr,
3518 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3519 [(set VR128:$dst,
3520 (X86insrtps VR128:$src1, FR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003521 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003522 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3523 !strconcat(OpcodeStr,
3524 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3525 [(set VR128:$dst,
3526 (X86insrtps VR128:$src1, (loadf32 addr:$src2),
3527 imm:$src3))]>, OpSize;
3528 }
3529}
3530
Evan Chengc2054be2008-03-26 08:11:49 +00003531defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003532
3533let Defs = [EFLAGS] in {
3534def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
3535 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3536def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
3537 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3538}
3539
3540def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3541 "movntdqa\t{$src, $dst|$dst, $src}",
3542 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>;