blob: 7c1ab401aa7c9fc27954294712bfb529e47f843d [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000021#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000022#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000025#include "llvm/Intrinsics.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000027#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000029#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000031#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000033#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000034#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000037#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000038#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000039#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000040#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000041#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000042using namespace llvm;
43
Mon P Wang3c81d352008-11-23 04:37:22 +000044static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000045DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000046
Evan Cheng10e86422008-04-25 19:11:04 +000047// Forward declarations.
Nate Begeman9008ca62009-04-27 18:41:29 +000048static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
49 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000050
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000051X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052 : TargetLowering(TM) {
Evan Cheng559806f2006-01-27 08:10:46 +000053 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000054 X86ScalarSSEf64 = Subtarget->hasSSE2();
55 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000056 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000057
Anton Korobeynikov2365f512007-07-14 14:06:15 +000058 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000059 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000060
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000061 // Set up the TargetLowering object.
62
63 // X86 is weird, it always uses i8 for shift amounts and setcc results.
64 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000065 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000066 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000067 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng25ab6902006-09-08 06:48:29 +000068 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000069
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000070 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000071 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000072 setUseUnderscoreSetJmp(false);
73 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000074 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000075 // MS runtime is weird: it exports _setjmp, but longjmp!
76 setUseUnderscoreSetJmp(true);
77 setUseUnderscoreLongJmp(false);
78 } else {
79 setUseUnderscoreSetJmp(true);
80 setUseUnderscoreLongJmp(true);
81 }
Scott Michelfdc40a02009-02-17 22:15:04 +000082
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000083 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +000084 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
85 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
86 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +000087 if (Subtarget->is64Bit())
88 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000089
Evan Cheng03294662008-10-14 21:26:46 +000090 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000091
Scott Michelfdc40a02009-02-17 22:15:04 +000092 // We don't accept any truncstore of integer registers.
Chris Lattnerddf89562008-01-17 19:59:44 +000093 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
94 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
95 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
96 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
97 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng7f042682008-10-15 02:05:31 +000098 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
99
100 // SETOEQ and SETUNE require checking two conditions.
101 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
102 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
103 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
104 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
105 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
106 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000107
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000108 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
109 // operation.
110 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
111 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
112 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000113
Evan Cheng25ab6902006-09-08 06:48:29 +0000114 if (Subtarget->is64Bit()) {
Evan Cheng6892f282006-01-17 02:32:49 +0000115 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000116 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000117 } else if (!UseSoftFloat) {
118 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000119 // We have an impenetrably clever algorithm for ui64->double only.
120 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000121 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000122 // We have an algorithm for SSE2, and we turn this into a 64-bit
123 // FILD for other targets.
124 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000125 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000126
127 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
128 // this operation.
129 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
130 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000131
Devang Patel6a784892009-06-05 18:48:29 +0000132 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000133 // SSE has no i16 to fp conversion, only i32
134 if (X86ScalarSSEf32) {
135 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
136 // f32 and f64 cases are Legal, f80 case is not
137 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
138 } else {
139 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
140 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
141 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000142 } else {
Bill Wendling105be5a2009-03-13 08:41:47 +0000143 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
144 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000145 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000146
Dale Johannesen73328d12007-09-19 23:55:34 +0000147 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
148 // are Legal, f80 is custom lowered.
149 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
150 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000151
Evan Cheng02568ff2006-01-30 22:13:22 +0000152 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
153 // this operation.
154 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
155 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
156
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000157 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000158 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000159 // f32 and f64 cases are Legal, f80 case is not
160 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000161 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000162 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000163 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164 }
165
166 // Handle FP_TO_UINT by promoting the destination to a larger signed
167 // conversion.
168 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
169 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
170 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
171
Evan Cheng25ab6902006-09-08 06:48:29 +0000172 if (Subtarget->is64Bit()) {
173 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000174 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000175 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000176 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000177 // Expand FP_TO_UINT into a select.
178 // FIXME: We would like to use a Custom expander here eventually to do
179 // the optimal thing for SSE vs. the default expansion in the legalizer.
180 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
181 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000182 // With SSE3 we can use fisttpll to convert to a signed i64; without
183 // SSE, we're stuck with a fistpll.
184 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000185 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000186
Chris Lattner399610a2006-12-05 18:22:22 +0000187 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000188 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000189 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
190 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
191 }
Chris Lattner21f66852005-12-23 05:15:23 +0000192
Dan Gohmanb00ee212008-02-18 19:34:53 +0000193 // Scalar integer divide and remainder are lowered to use operations that
194 // produce two results, to match the available instructions. This exposes
195 // the two-result form to trivial CSE, which is able to combine x/y and x%y
196 // into a single instruction.
197 //
198 // Scalar integer multiply-high is also lowered to use two-result
199 // operations, to match the available instructions. However, plain multiply
200 // (low) operations are left as Legal, as there are single-result
201 // instructions for this in x86. Using the two-result multiply instructions
202 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000203 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
204 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
205 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
206 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
207 setOperationAction(ISD::SREM , MVT::i8 , Expand);
208 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000209 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
210 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
211 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
212 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
213 setOperationAction(ISD::SREM , MVT::i16 , Expand);
214 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000215 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
216 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
217 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
218 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
219 setOperationAction(ISD::SREM , MVT::i32 , Expand);
220 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000221 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
222 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
223 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
224 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
225 setOperationAction(ISD::SREM , MVT::i64 , Expand);
226 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000227
Evan Chengc35497f2006-10-30 08:02:39 +0000228 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000229 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000230 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
231 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000232 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000233 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
234 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
235 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000236 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
237 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000238 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000239 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000240 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000241 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000242
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000243 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000244 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
245 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000246 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000247 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
248 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000249 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000250 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
251 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000252 if (Subtarget->is64Bit()) {
253 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000254 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
255 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000256 }
257
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000258 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000259 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000260
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000261 // These should be promoted to a larger select which is supported.
262 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
263 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000264 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000265 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
266 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
267 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
268 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000269 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000270 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
271 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
272 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
273 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
274 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000275 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000276 if (Subtarget->is64Bit()) {
277 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
278 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
279 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000280 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000281 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000282 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000283
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000284 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000285 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000286 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000287 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000288 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000289 if (Subtarget->is64Bit())
290 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000291 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000292 if (Subtarget->is64Bit()) {
293 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
294 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
295 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000296 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000297 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000299 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
300 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
301 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000302 if (Subtarget->is64Bit()) {
303 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
304 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
305 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
306 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000307
Evan Chengd2cde682008-03-10 19:38:10 +0000308 if (Subtarget->hasSSE1())
309 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000310
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000311 if (!Subtarget->hasSSE2())
312 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
313
Mon P Wang63307c32008-05-05 19:05:59 +0000314 // Expand certain atomics
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000315 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
316 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
317 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
318 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000319
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000320 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
321 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
322 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
323 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000324
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000325 if (!Subtarget->is64Bit()) {
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000326 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
327 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
328 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
329 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
330 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
331 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
332 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000333 }
334
Dan Gohman7f460202008-06-30 20:59:49 +0000335 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
336 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000337 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000338 if (!Subtarget->isTargetDarwin() &&
339 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000340 !Subtarget->isTargetCygMing()) {
341 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
342 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
343 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000344
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000345 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
346 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
347 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
348 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
349 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000350 setExceptionPointerRegister(X86::RAX);
351 setExceptionSelectorRegister(X86::RDX);
352 } else {
353 setExceptionPointerRegister(X86::EAX);
354 setExceptionSelectorRegister(X86::EDX);
355 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000356 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000357 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
358
Duncan Sandsf7331b32007-09-11 14:10:23 +0000359 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000360
Chris Lattnerda68d302008-01-15 21:58:22 +0000361 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000362
Nate Begemanacc398c2006-01-25 18:21:52 +0000363 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
364 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000365 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000366 if (Subtarget->is64Bit()) {
367 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Evan Chengae642192007-03-02 23:16:35 +0000368 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000369 } else {
370 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000371 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000372 }
Evan Chengae642192007-03-02 23:16:35 +0000373
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000374 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000375 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000376 if (Subtarget->is64Bit())
377 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000378 if (Subtarget->isTargetCygMing())
379 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
380 else
381 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000382
Evan Chengc7ce29b2009-02-13 22:36:38 +0000383 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000384 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000385 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000386 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
387 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000388
Evan Cheng223547a2006-01-31 22:28:30 +0000389 // Use ANDPD to simulate FABS.
390 setOperationAction(ISD::FABS , MVT::f64, Custom);
391 setOperationAction(ISD::FABS , MVT::f32, Custom);
392
393 // Use XORP to simulate FNEG.
394 setOperationAction(ISD::FNEG , MVT::f64, Custom);
395 setOperationAction(ISD::FNEG , MVT::f32, Custom);
396
Evan Cheng68c47cb2007-01-05 07:55:56 +0000397 // Use ANDPD and ORPD to simulate FCOPYSIGN.
398 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
399 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
400
Evan Chengd25e9e82006-02-02 00:28:23 +0000401 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 setOperationAction(ISD::FSIN , MVT::f64, Expand);
403 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000404 setOperationAction(ISD::FSIN , MVT::f32, Expand);
405 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000406
Chris Lattnera54aa942006-01-29 06:26:08 +0000407 // Expand FP immediates into loads from the stack, except for the special
408 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000409 addLegalFPImmediate(APFloat(+0.0)); // xorpd
410 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000411 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000412 // Use SSE for f32, x87 for f64.
413 // Set up the FP register classes.
414 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
415 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
416
417 // Use ANDPS to simulate FABS.
418 setOperationAction(ISD::FABS , MVT::f32, Custom);
419
420 // Use XORP to simulate FNEG.
421 setOperationAction(ISD::FNEG , MVT::f32, Custom);
422
423 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
424
425 // Use ANDPS and ORPS to simulate FCOPYSIGN.
426 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
427 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
428
429 // We don't support sin/cos/fmod
430 setOperationAction(ISD::FSIN , MVT::f32, Expand);
431 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000432
Nate Begemane1795842008-02-14 08:57:00 +0000433 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000434 addLegalFPImmediate(APFloat(+0.0f)); // xorps
435 addLegalFPImmediate(APFloat(+0.0)); // FLD0
436 addLegalFPImmediate(APFloat(+1.0)); // FLD1
437 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
438 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
439
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000440 if (!UnsafeFPMath) {
441 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
442 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
443 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000444 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000445 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000446 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000447 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
448 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000449
Evan Cheng68c47cb2007-01-05 07:55:56 +0000450 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000451 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000452 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
453 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000454
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000455 if (!UnsafeFPMath) {
456 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
457 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
458 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000459 addLegalFPImmediate(APFloat(+0.0)); // FLD0
460 addLegalFPImmediate(APFloat(+1.0)); // FLD1
461 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
462 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
464 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
465 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
466 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000467 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000468
Dale Johannesen59a58732007-08-05 18:49:15 +0000469 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000470 if (!UseSoftFloat) {
Evan Chengc7ce29b2009-02-13 22:36:38 +0000471 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
472 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
474 {
475 bool ignored;
476 APFloat TmpFlt(+0.0);
477 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
478 &ignored);
479 addLegalFPImmediate(TmpFlt); // FLD0
480 TmpFlt.changeSign();
481 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
482 APFloat TmpFlt2(+1.0);
483 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
484 &ignored);
485 addLegalFPImmediate(TmpFlt2); // FLD1
486 TmpFlt2.changeSign();
487 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
488 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000489
Evan Chengc7ce29b2009-02-13 22:36:38 +0000490 if (!UnsafeFPMath) {
491 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
492 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
493 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000494 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000495
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000496 // Always use a library call for pow.
497 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
498 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
499 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
500
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000501 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000502 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000503 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000504 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000505 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
506
Mon P Wangf007a8b2008-11-06 05:31:54 +0000507 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000508 // (for widening) or expand (for scalarization). Then we will selectively
509 // turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000510 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
511 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000512 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
513 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
514 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
515 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
516 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
517 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
518 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
519 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
520 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
521 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
522 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
523 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
524 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000525 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
526 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Eli Friedman108b5192009-05-23 22:44:52 +0000527 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000528 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000529 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
542 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
544 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesenfb0e1322008-09-10 17:31:40 +0000551 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Eli Friedman23ef1052009-06-06 03:57:58 +0000556 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000560 }
561
Evan Chengc7ce29b2009-02-13 22:36:38 +0000562 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
563 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000564 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000565 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
566 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
567 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena68f9012008-06-24 22:01:44 +0000568 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000569 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000570
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000571 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
572 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
573 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000574 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000575
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000576 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
577 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
578 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000579 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000580
Bill Wendling74027e92007-03-15 21:24:36 +0000581 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
582 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
583
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000584 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000585 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000586 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000587 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
588 setOperationAction(ISD::AND, MVT::v2i32, Promote);
589 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
590 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000591
592 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000593 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000594 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000595 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
596 setOperationAction(ISD::OR, MVT::v2i32, Promote);
597 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
598 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000599
600 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000601 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000602 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000603 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
604 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
605 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
606 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000607
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000608 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000609 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000610 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000611 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
612 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
613 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena68f9012008-06-24 22:01:44 +0000614 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
615 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000616 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000617
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000618 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
619 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
620 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena68f9012008-06-24 22:01:44 +0000621 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000622 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000623
624 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
625 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
626 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000627 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000628
Evan Cheng52672b82008-07-22 18:39:19 +0000629 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000630 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
631 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000632 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000633
634 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000635
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000636 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000637 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
638 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
639 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
640 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
641 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000642 }
643
Evan Cheng92722532009-03-26 23:06:32 +0000644 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000645 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
646
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000647 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
648 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
649 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
650 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000651 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
652 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000653 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
654 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
655 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000656 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000657 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000658 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000659 }
660
Evan Cheng92722532009-03-26 23:06:32 +0000661 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000662 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000663
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000664 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
665 // registers cannot be used even for integer operations.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000666 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
667 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
668 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
669 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
670
Evan Chengf7c378e2006-04-10 07:23:14 +0000671 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
672 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
673 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000674 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wangaf9b9522008-12-18 21:42:19 +0000675 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000676 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
677 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
678 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000679 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000680 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000681 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
682 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
683 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
684 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000685 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
686 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000687
Nate Begeman30a0de92008-07-17 16:51:19 +0000688 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
690 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
691 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000692
Evan Chengf7c378e2006-04-10 07:23:14 +0000693 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
694 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000695 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000696 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000697 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000698
Evan Cheng2c3ae372006-04-12 21:21:57 +0000699 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000700 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
701 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000702 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000703 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000704 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000705 // Do not attempt to custom lower non-128-bit vectors
706 if (!VT.is128BitVector())
707 continue;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000708 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
709 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
710 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000711 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000712
Evan Cheng2c3ae372006-04-12 21:21:57 +0000713 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
714 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
715 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
716 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000717 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000718 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719
Nate Begemancdd1eec2008-02-12 22:51:28 +0000720 if (Subtarget->is64Bit()) {
721 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000722 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000723 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000724
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000725 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
David Greene9b9838d2009-06-29 16:47:10 +0000726 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
727 MVT VT = (MVT::SimpleValueType)i;
728
729 // Do not attempt to promote non-128-bit vectors
730 if (!VT.is128BitVector()) {
731 continue;
732 }
733 setOperationAction(ISD::AND, VT, Promote);
734 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
735 setOperationAction(ISD::OR, VT, Promote);
736 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
737 setOperationAction(ISD::XOR, VT, Promote);
738 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
739 setOperationAction(ISD::LOAD, VT, Promote);
740 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
741 setOperationAction(ISD::SELECT, VT, Promote);
742 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000743 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000744
Chris Lattnerddf89562008-01-17 19:59:44 +0000745 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000746
Evan Cheng2c3ae372006-04-12 21:21:57 +0000747 // Custom lower v2i64 and v2f64 selects.
748 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000749 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000750 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000751 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000752
Eli Friedman23ef1052009-06-06 03:57:58 +0000753 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
754 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
755 if (!DisableMMX && Subtarget->hasMMX()) {
756 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
757 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
758 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000759 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000760
Nate Begeman14d12ca2008-02-11 04:19:36 +0000761 if (Subtarget->hasSSE41()) {
762 // FIXME: Do we need to handle scalar-to-vector here?
763 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
764
765 // i8 and i16 vectors are custom , because the source register and source
766 // source memory operand types are not the same width. f32 vectors are
767 // custom since the immediate controlling the insert encodes additional
768 // information.
769 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
770 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000771 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000772 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
773
774 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
775 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000776 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng62a3f152008-03-24 21:52:23 +0000777 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000778
779 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000780 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
781 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000782 }
783 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000784
Nate Begeman30a0de92008-07-17 16:51:19 +0000785 if (Subtarget->hasSSE42()) {
786 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
787 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000788
David Greene9b9838d2009-06-29 16:47:10 +0000789 if (!UseSoftFloat && Subtarget->hasAVX()) {
David Greened94c1012009-06-29 22:50:51 +0000790 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
791 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
792 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
793 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
794
David Greene9b9838d2009-06-29 16:47:10 +0000795 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
796 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
797 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
798 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
799 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
800 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
801 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
802 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
803 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
804 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
805 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
806 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
807 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
808 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
809 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
810
811 // Operations to consider commented out -v16i16 v32i8
812 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
813 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
814 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
815 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
816 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
817 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
818 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
819 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
820 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
821 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
822 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
823 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
824 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
825 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
826
827 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
828 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
829 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
830 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
831
832 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
833 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
834 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
835 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
836 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
837
838 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
839 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
840 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
841 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
844
845#if 0
846 // Not sure we want to do this since there are no 256-bit integer
847 // operations in AVX
848
849 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
850 // This includes 256-bit vectors
851 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
852 MVT VT = (MVT::SimpleValueType)i;
853
854 // Do not attempt to custom lower non-power-of-2 vectors
855 if (!isPowerOf2_32(VT.getVectorNumElements()))
856 continue;
857
858 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
859 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
860 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
861 }
862
863 if (Subtarget->is64Bit()) {
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
865 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
866 }
867#endif
868
869#if 0
870 // Not sure we want to do this since there are no 256-bit integer
871 // operations in AVX
872
873 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
874 // Including 256-bit vectors
875 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
876 MVT VT = (MVT::SimpleValueType)i;
877
878 if (!VT.is256BitVector()) {
879 continue;
880 }
881 setOperationAction(ISD::AND, VT, Promote);
882 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
883 setOperationAction(ISD::OR, VT, Promote);
884 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
885 setOperationAction(ISD::XOR, VT, Promote);
886 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
887 setOperationAction(ISD::LOAD, VT, Promote);
888 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
889 setOperationAction(ISD::SELECT, VT, Promote);
890 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
891 }
892
893 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
894#endif
895 }
896
Evan Cheng6be2c582006-04-05 23:38:46 +0000897 // We want to custom lower some of our intrinsics.
898 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
899
Bill Wendling74c37652008-12-09 22:08:41 +0000900 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling41ea7e72008-11-24 19:21:46 +0000901 setOperationAction(ISD::SADDO, MVT::i32, Custom);
902 setOperationAction(ISD::SADDO, MVT::i64, Custom);
903 setOperationAction(ISD::UADDO, MVT::i32, Custom);
904 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling74c37652008-12-09 22:08:41 +0000905 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
906 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
907 setOperationAction(ISD::USUBO, MVT::i32, Custom);
908 setOperationAction(ISD::USUBO, MVT::i64, Custom);
909 setOperationAction(ISD::SMULO, MVT::i32, Custom);
910 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000911
Evan Chengd54f2d52009-03-31 19:38:51 +0000912 if (!Subtarget->is64Bit()) {
913 // These libcalls are not available in 32-bit.
914 setLibcallName(RTLIB::SHL_I128, 0);
915 setLibcallName(RTLIB::SRL_I128, 0);
916 setLibcallName(RTLIB::SRA_I128, 0);
917 }
918
Evan Cheng206ee9d2006-07-07 08:33:52 +0000919 // We have target-specific dag combine patterns for the following nodes:
920 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000921 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000922 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000923 setTargetDAGCombine(ISD::SHL);
924 setTargetDAGCombine(ISD::SRA);
925 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000926 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000927 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000928 if (Subtarget->is64Bit())
929 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000930
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000931 computeRegisterProperties();
932
Evan Cheng87ed7162006-02-14 08:25:08 +0000933 // FIXME: These should be based on subtarget info. Plus, the values should
934 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000935 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
936 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
937 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000938 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000939 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000940 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000941}
942
Scott Michel5b8f82e2008-03-10 15:42:14 +0000943
Duncan Sands5480c042009-01-01 15:52:00 +0000944MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000945 return MVT::i8;
946}
947
948
Evan Cheng29286502008-01-23 23:17:41 +0000949/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
950/// the desired ByVal argument alignment.
951static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
952 if (MaxAlign == 16)
953 return;
954 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
955 if (VTy->getBitWidth() == 128)
956 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000957 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
958 unsigned EltAlign = 0;
959 getMaxByValAlign(ATy->getElementType(), EltAlign);
960 if (EltAlign > MaxAlign)
961 MaxAlign = EltAlign;
962 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
963 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
964 unsigned EltAlign = 0;
965 getMaxByValAlign(STy->getElementType(i), EltAlign);
966 if (EltAlign > MaxAlign)
967 MaxAlign = EltAlign;
968 if (MaxAlign == 16)
969 break;
970 }
971 }
972 return;
973}
974
975/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
976/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000977/// that contain SSE vectors are placed at 16-byte boundaries while the rest
978/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000979unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +0000980 if (Subtarget->is64Bit()) {
981 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000982 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +0000983 if (TyAlign > 8)
984 return TyAlign;
985 return 8;
986 }
987
Evan Cheng29286502008-01-23 23:17:41 +0000988 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +0000989 if (Subtarget->hasSSE1())
990 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +0000991 return Align;
992}
Chris Lattner2b02a442007-02-25 08:29:00 +0000993
Evan Chengf0df0312008-05-15 08:39:06 +0000994/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +0000995/// and store operations as a result of memset, memcpy, and memmove
996/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +0000997/// determining it.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000998MVT
Evan Chengf0df0312008-05-15 08:39:06 +0000999X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001000 bool isSrcConst, bool isSrcStr,
1001 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001002 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1003 // linux. This is because the stack realignment code can't handle certain
1004 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001005 const Function *F = DAG.getMachineFunction().getFunction();
1006 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1007 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001008 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
1009 return MVT::v4i32;
1010 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
1011 return MVT::v4f32;
1012 }
Evan Chengf0df0312008-05-15 08:39:06 +00001013 if (Subtarget->is64Bit() && Size >= 8)
1014 return MVT::i64;
1015 return MVT::i32;
1016}
1017
Evan Chengcc415862007-11-09 01:32:10 +00001018/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1019/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001020SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001021 SelectionDAG &DAG) const {
1022 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001023 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001024 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001025 // This doesn't have DebugLoc associated with it, but is not really the
1026 // same as a Register.
1027 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1028 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001029 return Table;
1030}
1031
Bill Wendlingb4202b82009-07-01 18:50:55 +00001032/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001033unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
1034 return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 4;
1035}
1036
Chris Lattner2b02a442007-02-25 08:29:00 +00001037//===----------------------------------------------------------------------===//
1038// Return Value Calling Convention Implementation
1039//===----------------------------------------------------------------------===//
1040
Chris Lattner59ed56b2007-02-28 04:55:35 +00001041#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001042
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001043/// LowerRET - Lower an ISD::RET node.
Dan Gohman475871a2008-07-27 21:46:04 +00001044SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001045 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001046 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michelfdc40a02009-02-17 22:15:04 +00001047
Chris Lattner9774c912007-02-27 05:28:59 +00001048 SmallVector<CCValAssign, 16> RVLocs;
1049 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001050 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
1051 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +00001052 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001053
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001054 // If this is the first return lowered for this function, add the regs to the
1055 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001056 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001057 for (unsigned i = 0; i != RVLocs.size(); ++i)
1058 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001059 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001060 }
Dan Gohman475871a2008-07-27 21:46:04 +00001061 SDValue Chain = Op.getOperand(0);
Scott Michelfdc40a02009-02-17 22:15:04 +00001062
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001063 // Handle tail call return.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001064 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001065 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001066 SDValue TailCall = Chain;
1067 SDValue TargetAddress = TailCall.getOperand(1);
1068 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001069 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer290ae032008-09-22 14:50:07 +00001070 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001071 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R11)) ||
Bill Wendling056292f2008-09-16 21:48:12 +00001072 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michelfdc40a02009-02-17 22:15:04 +00001073 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001074 "Expecting an global address, external symbol, or register");
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001075 assert(StackAdjustment.getOpcode() == ISD::Constant &&
1076 "Expecting a const value");
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001077
Dan Gohman475871a2008-07-27 21:46:04 +00001078 SmallVector<SDValue,8> Operands;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001079 Operands.push_back(Chain.getOperand(0));
1080 Operands.push_back(TargetAddress);
1081 Operands.push_back(StackAdjustment);
1082 // Copy registers used by the call. Last operand is a flag so it is not
1083 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001084 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001085 Operands.push_back(Chain.getOperand(i));
1086 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001087 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001088 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001089 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001090
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001091 // Regular return.
Dan Gohman475871a2008-07-27 21:46:04 +00001092 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001093
Dan Gohman475871a2008-07-27 21:46:04 +00001094 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001095 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1096 // Operand #1 = Bytes To Pop
1097 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001098
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001099 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001100 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1101 CCValAssign &VA = RVLocs[i];
1102 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman475871a2008-07-27 21:46:04 +00001103 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001104
Chris Lattner447ff682008-03-11 03:23:40 +00001105 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1106 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001107 if (VA.getLocReg() == X86::ST0 ||
1108 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001109 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1110 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001111 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesenace16102009-02-03 19:33:06 +00001112 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001113 RetOps.push_back(ValToCopy);
1114 // Don't emit a copytoreg.
1115 continue;
1116 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001117
Evan Cheng242b38b2009-02-23 09:03:22 +00001118 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1119 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001120 if (Subtarget->is64Bit()) {
1121 MVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001122 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Evan Cheng6140a8b2009-02-22 08:05:12 +00001123 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001124 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
1125 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
1126 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001127 }
1128
Dale Johannesendd64c412009-02-04 00:33:20 +00001129 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001130 Flag = Chain.getValue(1);
1131 }
Dan Gohman61a92132008-04-21 23:59:07 +00001132
1133 // The x86-64 ABI for returning structs by value requires that we copy
1134 // the sret argument into %rax for the return. We saved the argument into
1135 // a virtual register in the entry block, so now we copy the value out
1136 // and into %rax.
1137 if (Subtarget->is64Bit() &&
1138 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1139 MachineFunction &MF = DAG.getMachineFunction();
1140 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1141 unsigned Reg = FuncInfo->getSRetReturnReg();
1142 if (!Reg) {
1143 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1144 FuncInfo->setSRetReturnReg(Reg);
1145 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001146 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001147
Dale Johannesendd64c412009-02-04 00:33:20 +00001148 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001149 Flag = Chain.getValue(1);
1150 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001151
Chris Lattner447ff682008-03-11 03:23:40 +00001152 RetOps[0] = Chain; // Update chain.
1153
1154 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001155 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001156 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001157
1158 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00001159 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001160}
1161
1162
Chris Lattner3085e152007-02-25 08:59:22 +00001163/// LowerCallResult - Lower the result values of an ISD::CALL into the
1164/// appropriate copies out of appropriate physical registers. This assumes that
1165/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1166/// being lowered. The returns a SDNode with the same number of values as the
1167/// ISD::CALL.
1168SDNode *X86TargetLowering::
Scott Michelfdc40a02009-02-17 22:15:04 +00001169LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Chris Lattner3085e152007-02-25 08:59:22 +00001170 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesenace16102009-02-03 19:33:06 +00001171
Scott Michelfdc40a02009-02-17 22:15:04 +00001172 DebugLoc dl = TheCall->getDebugLoc();
Chris Lattnere32bbf62007-02-28 07:09:55 +00001173 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001174 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman095cc292008-09-13 01:54:27 +00001175 bool isVarArg = TheCall->isVarArg();
Torok Edwin3f142c32009-02-01 18:15:56 +00001176 bool Is64Bit = Subtarget->is64Bit();
Chris Lattner52387be2007-06-19 00:13:10 +00001177 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
Chris Lattnere32bbf62007-02-28 07:09:55 +00001178 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1179
Dan Gohman475871a2008-07-27 21:46:04 +00001180 SmallVector<SDValue, 8> ResultVals;
Scott Michelfdc40a02009-02-17 22:15:04 +00001181
Chris Lattner3085e152007-02-25 08:59:22 +00001182 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001183 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001184 CCValAssign &VA = RVLocs[i];
1185 MVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001186
Torok Edwin3f142c32009-02-01 18:15:56 +00001187 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michelfdc40a02009-02-17 22:15:04 +00001188 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001189 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001190 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001191 }
1192
Chris Lattner8e6da152008-03-10 21:08:41 +00001193 // If this is a call to a function that returns an fp value on the floating
1194 // point stack, but where we prefer to use the value in xmm registers, copy
1195 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001196 if ((VA.getLocReg() == X86::ST0 ||
1197 VA.getLocReg() == X86::ST1) &&
1198 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001199 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001200 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001201
Evan Cheng79fb3b42009-02-20 20:43:02 +00001202 SDValue Val;
1203 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001204 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1205 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1206 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1207 MVT::v2i64, InFlag).getValue(1);
1208 Val = Chain.getValue(0);
1209 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1210 Val, DAG.getConstant(0, MVT::i64));
1211 } else {
1212 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1213 MVT::i64, InFlag).getValue(1);
1214 Val = Chain.getValue(0);
1215 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001216 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1217 } else {
1218 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1219 CopyVT, InFlag).getValue(1);
1220 Val = Chain.getValue(0);
1221 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001222 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001223
Dan Gohman37eed792009-02-04 17:28:58 +00001224 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001225 // Round the F80 the right size, which also moves to the appropriate xmm
1226 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001227 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001228 // This truncation won't change the value.
1229 DAG.getIntPtrConstant(1));
1230 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001231
Chris Lattner8e6da152008-03-10 21:08:41 +00001232 ResultVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001233 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001234
Chris Lattner3085e152007-02-25 08:59:22 +00001235 // Merge everything together with a MERGE_VALUES node.
1236 ResultVals.push_back(Chain);
Dale Johannesenace16102009-02-03 19:33:06 +00001237 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1238 &ResultVals[0], ResultVals.size()).getNode();
Chris Lattner2b02a442007-02-25 08:29:00 +00001239}
1240
1241
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001242//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001243// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001244//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001245// StdCall calling convention seems to be standard for many Windows' API
1246// routines and around. It differs from C calling convention just a little:
1247// callee should clean up the stack, not caller. Symbols should be also
1248// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001249// For info on fast calling convention see Fast Calling Convention (tail call)
1250// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001251
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001252/// CallIsStructReturn - Determines whether a CALL node uses struct return
1253/// semantics.
Dan Gohman095cc292008-09-13 01:54:27 +00001254static bool CallIsStructReturn(CallSDNode *TheCall) {
1255 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen86737662008-01-05 16:56:59 +00001256 if (!NumOps)
1257 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001258
Dan Gohman095cc292008-09-13 01:54:27 +00001259 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001260}
1261
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001262/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1263/// return semantics.
Dan Gohman475871a2008-07-27 21:46:04 +00001264static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001265 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen86737662008-01-05 16:56:59 +00001266 if (!NumArgs)
1267 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001268
1269 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001270}
1271
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001272/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1273/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001274/// calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001275bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001276 if (IsVarArg)
1277 return false;
1278
Dan Gohman095cc292008-09-13 01:54:27 +00001279 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001280 default:
1281 return false;
1282 case CallingConv::X86_StdCall:
1283 return !Subtarget->is64Bit();
1284 case CallingConv::X86_FastCall:
1285 return !Subtarget->is64Bit();
1286 case CallingConv::Fast:
1287 return PerformTailCallOpt;
1288 }
1289}
1290
Dan Gohman095cc292008-09-13 01:54:27 +00001291/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1292/// given CallingConvention value.
1293CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001294 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001295 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001296 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001297 else
1298 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001299 }
1300
Gordon Henriksen86737662008-01-05 16:56:59 +00001301 if (CC == CallingConv::X86_FastCall)
1302 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001303 else if (CC == CallingConv::Fast)
1304 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001305 else
1306 return CC_X86_32_C;
1307}
1308
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001309/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1310/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001311NameDecorationStyle
Dan Gohman475871a2008-07-27 21:46:04 +00001312X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001313 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001314 if (CC == CallingConv::X86_FastCall)
1315 return FastCall;
1316 else if (CC == CallingConv::X86_StdCall)
1317 return StdCall;
1318 return None;
1319}
1320
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001321
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001322/// isUsingGOT - Return true if the target uses a GOT for PIC, and if we're in
1323/// PIC mode.
1324static bool isUsingGOT(const TargetMachine &TM) {
Chris Lattner951bf7d2009-07-09 02:44:11 +00001325 const X86Subtarget &Subtarget = TM.getSubtarget<X86Subtarget>();
Chris Lattnere3ee6f1e2009-07-09 02:46:53 +00001326 return TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner951bf7d2009-07-09 02:44:11 +00001327 Subtarget.isPICStyleGOT();
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001328}
1329
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001330/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1331/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001332/// the specific parameter attribute. The copy will be passed as a byval
1333/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001334static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001335CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001336 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1337 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001338 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001339 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001340 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001341}
1342
Dan Gohman475871a2008-07-27 21:46:04 +00001343SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola7effac52007-09-14 15:48:13 +00001344 const CCValAssign &VA,
1345 MachineFrameInfo *MFI,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001346 unsigned CC,
Dan Gohman475871a2008-07-27 21:46:04 +00001347 SDValue Root, unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001348 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001349 ISD::ArgFlagsTy Flags =
1350 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001351 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001352 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Chenge70bb592008-01-10 02:24:25 +00001353
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001354 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001355 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001356 // In case of tail call optimization mark all arguments mutable. Since they
1357 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001358 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001359 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001360 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001361 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001362 return FIN;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001363 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001364 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001365}
1366
Dan Gohman475871a2008-07-27 21:46:04 +00001367SDValue
1368X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001369 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001370 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001371 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001372
Gordon Henriksen86737662008-01-05 16:56:59 +00001373 const Function* Fn = MF.getFunction();
1374 if (Fn->hasExternalLinkage() &&
1375 Subtarget->isTargetCygMing() &&
1376 Fn->getName() == "main")
1377 FuncInfo->setForceFramePointer(true);
1378
1379 // Decorate the function name.
1380 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michelfdc40a02009-02-17 22:15:04 +00001381
Evan Cheng1bc78042006-04-26 01:20:17 +00001382 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001383 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001384 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001385 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001386 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001387 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001388
1389 assert(!(isVarArg && CC == CallingConv::Fast) &&
1390 "Var args not supported with calling convention fastcc");
1391
Chris Lattner638402b2007-02-28 07:00:42 +00001392 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001393 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksenae636f82008-01-03 16:47:34 +00001394 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00001395 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001396
Dan Gohman475871a2008-07-27 21:46:04 +00001397 SmallVector<SDValue, 8> ArgValues;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001398 unsigned LastVal = ~0U;
1399 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1400 CCValAssign &VA = ArgLocs[i];
1401 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1402 // places.
1403 assert(VA.getValNo() != LastVal &&
1404 "Don't support value assigned to multiple locs yet");
1405 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001406
Chris Lattnerf39f7712007-02-28 05:46:49 +00001407 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001408 MVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001409 TargetRegisterClass *RC = NULL;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001410 if (RegVT == MVT::i32)
1411 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001412 else if (Is64Bit && RegVT == MVT::i64)
1413 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001414 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001415 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001416 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001417 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001418 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001419 RC = X86::VR128RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001420 else if (RegVT.isVector()) {
1421 assert(RegVT.getSizeInBits() == 64);
Evan Chengee472b12008-04-25 07:56:45 +00001422 if (!Is64Bit)
1423 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1424 else {
1425 // Darwin calling convention passes MMX values in either GPRs or
1426 // XMMs in x86-64. Other targets pass them in memory.
1427 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1428 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1429 RegVT = MVT::v2i64;
1430 } else {
1431 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1432 RegVT = MVT::i64;
1433 }
1434 }
1435 } else {
1436 assert(0 && "Unknown argument type!");
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001437 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001438
Bob Wilson998e1252009-04-20 18:36:57 +00001439 unsigned Reg = DAG.getMachineFunction().addLiveIn(VA.getLocReg(), RC);
Dale Johannesendd64c412009-02-04 00:33:20 +00001440 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001441
Chris Lattnerf39f7712007-02-28 05:46:49 +00001442 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1443 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1444 // right size.
1445 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001446 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001447 DAG.getValueType(VA.getValVT()));
1448 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001449 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001450 DAG.getValueType(VA.getValVT()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001451
Chris Lattnerf39f7712007-02-28 05:46:49 +00001452 if (VA.getLocInfo() != CCValAssign::Full)
Dale Johannesenace16102009-02-03 19:33:06 +00001453 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001454
Gordon Henriksen86737662008-01-05 16:56:59 +00001455 // Handle MMX values passed in GPRs.
Evan Cheng44c0fd12008-04-25 20:13:28 +00001456 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001457 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Dale Johannesenace16102009-02-03 19:33:06 +00001458 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001459 else if (RC == X86::VR128RegisterClass) {
Dale Johannesenace16102009-02-03 19:33:06 +00001460 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1461 ArgValue, DAG.getConstant(0, MVT::i64));
1462 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001463 }
1464 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001465
Chris Lattnerf39f7712007-02-28 05:46:49 +00001466 ArgValues.push_back(ArgValue);
1467 } else {
1468 assert(VA.isMemLoc());
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001469 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +00001470 }
Evan Cheng1bc78042006-04-26 01:20:17 +00001471 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001472
Dan Gohman61a92132008-04-21 23:59:07 +00001473 // The x86-64 ABI for returning structs by value requires that we copy
1474 // the sret argument into %rax for the return. Save the argument into
1475 // a virtual register so that we can access it from the return points.
1476 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1477 MachineFunction &MF = DAG.getMachineFunction();
1478 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1479 unsigned Reg = FuncInfo->getSRetReturnReg();
1480 if (!Reg) {
1481 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1482 FuncInfo->setSRetReturnReg(Reg);
1483 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001484 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00001485 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohman61a92132008-04-21 23:59:07 +00001486 }
1487
Chris Lattnerf39f7712007-02-28 05:46:49 +00001488 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001489 // align stack specially for tail calls
Evan Chenge9ac9e62008-09-07 09:07:23 +00001490 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001491 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001492
Evan Cheng1bc78042006-04-26 01:20:17 +00001493 // If the function takes variable number of arguments, make a frame index for
1494 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001495 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001496 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1497 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1498 }
1499 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001500 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1501
1502 // FIXME: We should really autogenerate these arrays
1503 static const unsigned GPR64ArgRegsWin64[] = {
1504 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001505 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001506 static const unsigned XMMArgRegsWin64[] = {
1507 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1508 };
1509 static const unsigned GPR64ArgRegs64Bit[] = {
1510 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1511 };
1512 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001513 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1514 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1515 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001516 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1517
1518 if (IsWin64) {
1519 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1520 GPR64ArgRegs = GPR64ArgRegsWin64;
1521 XMMArgRegs = XMMArgRegsWin64;
1522 } else {
1523 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1524 GPR64ArgRegs = GPR64ArgRegs64Bit;
1525 XMMArgRegs = XMMArgRegs64Bit;
1526 }
1527 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1528 TotalNumIntRegs);
1529 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1530 TotalNumXMMRegs);
1531
Devang Patel578efa92009-06-05 21:57:13 +00001532 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001533 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001534 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001535 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001536 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001537 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001538 // Kernel mode asks for SSE to be disabled, so don't push them
1539 // on the stack.
1540 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001541
Gordon Henriksen86737662008-01-05 16:56:59 +00001542 // For X86-64, if there are vararg parameters that are passed via
1543 // registers, then we must store them to their spots on the stack so they
1544 // may be loaded by deferencing the result of va_next.
1545 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001546 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1547 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1548 TotalNumXMMRegs * 16, 16);
1549
Gordon Henriksen86737662008-01-05 16:56:59 +00001550 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001551 SmallVector<SDValue, 8> MemOps;
1552 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001553 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001554 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001555 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001556 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1557 X86::GR64RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001558 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001559 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001560 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001561 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001562 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001563 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001564 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001565 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001566
Gordon Henriksen86737662008-01-05 16:56:59 +00001567 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001568 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001569 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001570 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001571 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1572 X86::VR128RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001573 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman475871a2008-07-27 21:46:04 +00001574 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001575 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001576 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001577 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001578 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001579 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001580 }
1581 if (!MemOps.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001582 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen86737662008-01-05 16:56:59 +00001583 &MemOps[0], MemOps.size());
1584 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001585 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001586
Gordon Henriksenae636f82008-01-03 16:47:34 +00001587 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001588
Gordon Henriksen86737662008-01-05 16:56:59 +00001589 // Some CCs need callee pop.
Dan Gohman095cc292008-09-13 01:54:27 +00001590 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001591 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001592 BytesCallerReserves = 0;
1593 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001594 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001595 // If this is an sret function, the return should pop the hidden pointer.
Evan Chengb188dd92008-09-10 18:25:29 +00001596 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michelfdc40a02009-02-17 22:15:04 +00001597 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001598 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001599 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001600
Gordon Henriksen86737662008-01-05 16:56:59 +00001601 if (!Is64Bit) {
1602 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1603 if (CC == CallingConv::X86_FastCall)
1604 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1605 }
Evan Cheng25caf632006-05-23 21:06:34 +00001606
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001607 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001608
Evan Cheng25caf632006-05-23 21:06:34 +00001609 // Return the new list of results.
Dale Johannesenace16102009-02-03 19:33:06 +00001610 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001611 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001612}
1613
Dan Gohman475871a2008-07-27 21:46:04 +00001614SDValue
Dan Gohman095cc292008-09-13 01:54:27 +00001615X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001616 const SDValue &StackPtr,
Evan Chengdffbd832008-01-10 00:09:10 +00001617 const CCValAssign &VA,
Dan Gohman475871a2008-07-27 21:46:04 +00001618 SDValue Chain,
Dan Gohman095cc292008-09-13 01:54:27 +00001619 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dale Johannesenace16102009-02-03 19:33:06 +00001620 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohman4fdad172008-02-07 16:28:05 +00001621 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001622 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001623 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001624 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001625 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001626 }
Dale Johannesenace16102009-02-03 19:33:06 +00001627 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001628 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001629}
1630
Bill Wendling64e87322009-01-16 19:25:27 +00001631/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001632/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001633SDValue
1634X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001635 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001636 SDValue Chain,
1637 bool IsTailCall,
1638 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001639 int FPDiff,
1640 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001641 if (!IsTailCall || FPDiff==0) return Chain;
1642
1643 // Adjust the Return address stack slot.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001644 MVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001645 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001646
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001647 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001648 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001649 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001650}
1651
1652/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1653/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001654static SDValue
1655EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001656 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001657 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001658 // Store the return address to the appropriate stack slot.
1659 if (!FPDiff) return Chain;
1660 // Calculate the new stack slot for the return address.
1661 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001662 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001663 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001664 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001665 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001666 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001667 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001668 return Chain;
1669}
1670
Dan Gohman475871a2008-07-27 21:46:04 +00001671SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman095cc292008-09-13 01:54:27 +00001673 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1674 SDValue Chain = TheCall->getChain();
1675 unsigned CC = TheCall->getCallingConv();
1676 bool isVarArg = TheCall->isVarArg();
1677 bool IsTailCall = TheCall->isTailCall() &&
1678 CC == CallingConv::Fast && PerformTailCallOpt;
1679 SDValue Callee = TheCall->getCallee();
Gordon Henriksen86737662008-01-05 16:56:59 +00001680 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman095cc292008-09-13 01:54:27 +00001681 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesenace16102009-02-03 19:33:06 +00001682 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001683
1684 assert(!(isVarArg && CC == CallingConv::Fast) &&
1685 "Var args not supported with calling convention fastcc");
1686
Chris Lattner638402b2007-02-28 07:00:42 +00001687 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001688 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner52387be2007-06-19 00:13:10 +00001689 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00001690 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001691
Chris Lattner423c5f42007-02-28 05:31:48 +00001692 // Get a count of how many bytes are to be pushed on the stack.
1693 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofer1fdc40f2008-09-11 20:28:43 +00001694 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001695 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001696
Gordon Henriksen86737662008-01-05 16:56:59 +00001697 int FPDiff = 0;
1698 if (IsTailCall) {
1699 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001700 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001701 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1702 FPDiff = NumBytesCallerPushed - NumBytes;
1703
1704 // Set the delta of movement of the returnaddr stackslot.
1705 // But only set if delta is greater than previous delta.
1706 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1707 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1708 }
1709
Chris Lattnere563bbc2008-10-11 22:08:30 +00001710 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001711
Dan Gohman475871a2008-07-27 21:46:04 +00001712 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001713 // Load return adress for tail calls.
1714 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001715 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001716
Dan Gohman475871a2008-07-27 21:46:04 +00001717 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1718 SmallVector<SDValue, 8> MemOpChains;
1719 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001720
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001721 // Walk the register/memloc assignments, inserting copies/loads. In the case
1722 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001723 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1724 CCValAssign &VA = ArgLocs[i];
Dan Gohman095cc292008-09-13 01:54:27 +00001725 SDValue Arg = TheCall->getArg(i);
1726 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1727 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001728
Chris Lattner423c5f42007-02-28 05:31:48 +00001729 // Promote the value if needed.
1730 switch (VA.getLocInfo()) {
1731 default: assert(0 && "Unknown loc info!");
1732 case CCValAssign::Full: break;
1733 case CCValAssign::SExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001734 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001735 break;
1736 case CCValAssign::ZExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001737 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001738 break;
1739 case CCValAssign::AExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001740 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001741 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001742 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001743
Chris Lattner423c5f42007-02-28 05:31:48 +00001744 if (VA.isRegLoc()) {
Evan Cheng10e86422008-04-25 19:11:04 +00001745 if (Is64Bit) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001746 MVT RegVT = VA.getLocVT();
1747 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng10e86422008-04-25 19:11:04 +00001748 switch (VA.getLocReg()) {
1749 default:
1750 break;
1751 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1752 case X86::R8: {
1753 // Special case: passing MMX values in GPR registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001754 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001755 break;
1756 }
1757 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1758 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1759 // Special case: passing MMX values in XMM registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001760 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1761 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
Nate Begeman9008ca62009-04-27 18:41:29 +00001762 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001763 break;
1764 }
1765 }
1766 }
Chris Lattner423c5f42007-02-28 05:31:48 +00001767 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1768 } else {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001769 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001770 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001771 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001772 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001773
Dan Gohman095cc292008-09-13 01:54:27 +00001774 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1775 Chain, Arg, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001776 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001777 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001778 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001779
Evan Cheng32fe1032006-05-25 00:59:30 +00001780 if (!MemOpChains.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001781 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001782 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001783
Evan Cheng347d5f72006-04-28 21:29:37 +00001784 // Build a sequence of copy-to-reg nodes chained together with token chain
1785 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001786 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001787 // Tail call byval lowering might overwrite argument registers so in case of
1788 // tail call optimization the copies to registers are lowered later.
1789 if (!IsTailCall)
1790 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001791 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001792 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001793 InFlag = Chain.getValue(1);
1794 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001795
Chris Lattner951bf7d2009-07-09 02:44:11 +00001796
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001797 if (isUsingGOT(getTargetMachine())) {
1798 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1799 // GOT pointer.
1800 if (!IsTailCall) {
1801 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1802 DAG.getNode(X86ISD::GlobalBaseReg,
1803 DebugLoc::getUnknownLoc(),
1804 getPointerTy()),
1805 InFlag);
1806 InFlag = Chain.getValue(1);
1807 } else {
1808 // If we are tail calling and generating PIC/GOT style code load the
1809 // address of the callee into ECX. The value in ecx is used as target of
1810 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1811 // for tail calls on PIC/GOT architectures. Normally we would just put the
1812 // address of GOT into ebx and then call target@PLT. But for tail calls
1813 // ebx would be restored (since ebx is callee saved) before jumping to the
1814 // target@PLT.
1815
1816 // Note: The actual moving to ECX is done further down.
1817 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1818 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1819 !G->getGlobal()->hasProtectedVisibility())
1820 Callee = LowerGlobalAddress(Callee, DAG);
1821 else if (isa<ExternalSymbolSDNode>(Callee))
1822 Callee = LowerExternalSymbol(Callee,DAG);
1823 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001824 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001825
Gordon Henriksen86737662008-01-05 16:56:59 +00001826 if (Is64Bit && isVarArg) {
1827 // From AMD64 ABI document:
1828 // For calls that may call functions that use varargs or stdargs
1829 // (prototype-less calls or calls to functions containing ellipsis (...) in
1830 // the declaration) %al is used as hidden argument to specify the number
1831 // of SSE registers used. The contents of %al do not need to match exactly
1832 // the number of registers, but must be an ubound on the number of SSE
1833 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001834
1835 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001836 // Count the number of XMM registers allocated.
1837 static const unsigned XMMArgRegs[] = {
1838 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1839 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1840 };
1841 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001842 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001843 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001844
Dale Johannesendd64c412009-02-04 00:33:20 +00001845 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1847 InFlag = Chain.getValue(1);
1848 }
1849
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001850
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001851 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001852 if (IsTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00001853 SmallVector<SDValue, 8> MemOpChains2;
1854 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001855 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001856 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001857 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001858 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1859 CCValAssign &VA = ArgLocs[i];
1860 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001861 assert(VA.isMemLoc());
Dan Gohman095cc292008-09-13 01:54:27 +00001862 SDValue Arg = TheCall->getArg(i);
1863 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen86737662008-01-05 16:56:59 +00001864 // Create frame index.
1865 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001866 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001867 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001868 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001869
Duncan Sands276dcbd2008-03-21 09:14:45 +00001870 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001871 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001872 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001873 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001874 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001875 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001876 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001877
1878 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001879 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001880 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001881 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001882 MemOpChains2.push_back(
Dale Johannesenace16102009-02-03 19:33:06 +00001883 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001884 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001885 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001886 }
1887 }
1888
1889 if (!MemOpChains2.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001890 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001891 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001892
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001893 // Copy arguments to their registers.
1894 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001895 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001896 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001897 InFlag = Chain.getValue(1);
1898 }
Dan Gohman475871a2008-07-27 21:46:04 +00001899 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001900
Gordon Henriksen86737662008-01-05 16:56:59 +00001901 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001902 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001903 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001904 }
1905
Evan Cheng32fe1032006-05-25 00:59:30 +00001906 // If the callee is a GlobalAddress node (quite common, every direct call is)
1907 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001908 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001909 // We should use extra load for direct calls to dllimported functions in
1910 // non-JIT mode.
Evan Cheng817a6a92008-07-16 01:34:02 +00001911 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1912 getTargetMachine(), true))
Dan Gohman6520e202008-10-18 02:06:02 +00001913 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy(),
1914 G->getOffset());
Bill Wendling056292f2008-09-16 21:48:12 +00001915 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1916 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Gordon Henriksen86737662008-01-05 16:56:59 +00001917 } else if (IsTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001918 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001919
Dale Johannesendd64c412009-02-04 00:33:20 +00001920 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001921 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001922 Callee,InFlag);
1923 Callee = DAG.getRegister(Opc, getPointerTy());
1924 // Add register as live out.
1925 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001926 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001927
Chris Lattnerd96d0722007-02-25 06:40:16 +00001928 // Returns a chain & a flag for retval copy to use.
1929 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001930 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001931
1932 if (IsTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001933 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1934 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001935 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001936
Gordon Henriksen86737662008-01-05 16:56:59 +00001937 // Returns a chain & a flag for retval copy to use.
1938 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1939 Ops.clear();
1940 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001941
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001942 Ops.push_back(Chain);
1943 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001944
Gordon Henriksen86737662008-01-05 16:56:59 +00001945 if (IsTailCall)
1946 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001947
Gordon Henriksen86737662008-01-05 16:56:59 +00001948 // Add argument registers to the end of the list so that they are known live
1949 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001950 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1951 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1952 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001953
Evan Cheng586ccac2008-03-18 23:36:35 +00001954 // Add an implicit use GOT pointer in EBX.
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001955 if (!IsTailCall && isUsingGOT(getTargetMachine()))
Evan Cheng586ccac2008-03-18 23:36:35 +00001956 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1957
1958 // Add an implicit use of AL for x86 vararg functions.
1959 if (Is64Bit && isVarArg)
1960 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1961
Gabor Greifba36cb52008-08-28 21:40:38 +00001962 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00001963 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001964
Gordon Henriksen86737662008-01-05 16:56:59 +00001965 if (IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001966 assert(InFlag.getNode() &&
Gordon Henriksen86737662008-01-05 16:56:59 +00001967 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesenace16102009-02-03 19:33:06 +00001968 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00001969 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00001970
Gabor Greifba36cb52008-08-28 21:40:38 +00001971 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00001972 }
1973
Dale Johannesenace16102009-02-03 19:33:06 +00001974 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00001975 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00001976
Chris Lattner2d297092006-05-23 18:50:38 +00001977 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001978 unsigned NumBytesForCalleeToPush;
Dan Gohman095cc292008-09-13 01:54:27 +00001979 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen86737662008-01-05 16:56:59 +00001980 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chengb188dd92008-09-10 18:25:29 +00001981 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001982 // If this is is a call to a struct-return function, the callee
1983 // pops the hidden struct pointer, so we have to push it back.
1984 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001985 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00001986 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00001987 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00001988
Gordon Henriksenae636f82008-01-03 16:47:34 +00001989 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001990 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001991 DAG.getIntPtrConstant(NumBytes, true),
1992 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
1993 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001994 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00001995 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00001996
Chris Lattner3085e152007-02-25 08:59:22 +00001997 // Handle result values, copying them out of physregs into vregs that we
1998 // return.
Dan Gohman095cc292008-09-13 01:54:27 +00001999 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif327ef032008-08-28 23:19:51 +00002000 Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002001}
2002
Evan Cheng25ab6902006-09-08 06:48:29 +00002003
2004//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002005// Fast Calling Convention (tail call) implementation
2006//===----------------------------------------------------------------------===//
2007
2008// Like std call, callee cleans arguments, convention except that ECX is
2009// reserved for storing the tail called function address. Only 2 registers are
2010// free for argument passing (inreg). Tail call optimization is performed
2011// provided:
2012// * tailcallopt is enabled
2013// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002014// On X86_64 architecture with GOT-style position independent code only local
2015// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002016// To keep the stack aligned according to platform abi the function
2017// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2018// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002019// If a tail called function callee has more arguments than the caller the
2020// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002021// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002022// original REtADDR, but before the saved framepointer or the spilled registers
2023// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2024// stack layout:
2025// arg1
2026// arg2
2027// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002028// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002029// move area ]
2030// (possible EBP)
2031// ESI
2032// EDI
2033// local1 ..
2034
2035/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2036/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002037unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002038 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002039 MachineFunction &MF = DAG.getMachineFunction();
2040 const TargetMachine &TM = MF.getTarget();
2041 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2042 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002043 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002044 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002045 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002046 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2047 // Number smaller than 12 so just add the difference.
2048 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2049 } else {
2050 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002051 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002052 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002053 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002054 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002055}
2056
2057/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00002058/// following the call is a return. A function is eligible if caller/callee
2059/// calling conventions match, currently only fastcc supports tail calls, and
2060/// the function CALL is immediatly followed by a RET.
Dan Gohman095cc292008-09-13 01:54:27 +00002061bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002062 SDValue Ret,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002063 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00002064 if (!PerformTailCallOpt)
2065 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002066
Dan Gohman095cc292008-09-13 01:54:27 +00002067 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002068 MachineFunction &MF = DAG.getMachineFunction();
2069 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman095cc292008-09-13 01:54:27 +00002070 unsigned CalleeCC= TheCall->getCallingConv();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002071 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
Dan Gohman095cc292008-09-13 01:54:27 +00002072 SDValue Callee = TheCall->getCallee();
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002073 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Cheng9df7dc52007-11-02 01:26:22 +00002074 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002075 !Subtarget->isPICStyleGOT() || !Subtarget->is64Bit())
Evan Cheng9df7dc52007-11-02 01:26:22 +00002076 return true;
2077
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002078 // Can only do local tail calls (in same module, hidden or protected) on
2079 // x86_64 PIC/GOT at the moment.
Gordon Henriksen86737662008-01-05 16:56:59 +00002080 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2081 return G->getGlobal()->hasHiddenVisibility()
2082 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002083 }
2084 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00002085
2086 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002087}
2088
Dan Gohman3df24e62008-09-03 23:12:08 +00002089FastISel *
2090X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002091 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002092 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002093 DenseMap<const Value *, unsigned> &vm,
2094 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002095 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002096 DenseMap<const AllocaInst *, int> &am
2097#ifndef NDEBUG
2098 , SmallSet<Instruction*, 8> &cil
2099#endif
2100 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002101 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002102#ifndef NDEBUG
2103 , cil
2104#endif
2105 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002106}
2107
2108
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002109//===----------------------------------------------------------------------===//
2110// Other Lowering Hooks
2111//===----------------------------------------------------------------------===//
2112
2113
Dan Gohman475871a2008-07-27 21:46:04 +00002114SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002115 MachineFunction &MF = DAG.getMachineFunction();
2116 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2117 int ReturnAddrIndex = FuncInfo->getRAIndex();
2118
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002119 if (ReturnAddrIndex == 0) {
2120 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002121 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002122 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002123 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002124 }
2125
Evan Cheng25ab6902006-09-08 06:48:29 +00002126 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002127}
2128
2129
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002130/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2131/// specific condition code, returning the condition code and the LHS/RHS of the
2132/// comparison to make.
2133static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2134 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002135 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002136 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2137 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2138 // X > -1 -> X == 0, jump !sign.
2139 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002140 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002141 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2142 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002143 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002144 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002145 // X < 1 -> X <= 0
2146 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002147 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002148 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002149 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002150
Evan Chengd9558e02006-01-06 00:43:03 +00002151 switch (SetCCOpcode) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002152 default: assert(0 && "Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002153 case ISD::SETEQ: return X86::COND_E;
2154 case ISD::SETGT: return X86::COND_G;
2155 case ISD::SETGE: return X86::COND_GE;
2156 case ISD::SETLT: return X86::COND_L;
2157 case ISD::SETLE: return X86::COND_LE;
2158 case ISD::SETNE: return X86::COND_NE;
2159 case ISD::SETULT: return X86::COND_B;
2160 case ISD::SETUGT: return X86::COND_A;
2161 case ISD::SETULE: return X86::COND_BE;
2162 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002163 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002164 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002165
Chris Lattner4c78e022008-12-23 23:42:27 +00002166 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002167
Chris Lattner4c78e022008-12-23 23:42:27 +00002168 // If LHS is a foldable load, but RHS is not, flip the condition.
2169 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2170 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2171 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2172 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002173 }
2174
Chris Lattner4c78e022008-12-23 23:42:27 +00002175 switch (SetCCOpcode) {
2176 default: break;
2177 case ISD::SETOLT:
2178 case ISD::SETOLE:
2179 case ISD::SETUGT:
2180 case ISD::SETUGE:
2181 std::swap(LHS, RHS);
2182 break;
2183 }
2184
2185 // On a floating point condition, the flags are set as follows:
2186 // ZF PF CF op
2187 // 0 | 0 | 0 | X > Y
2188 // 0 | 0 | 1 | X < Y
2189 // 1 | 0 | 0 | X == Y
2190 // 1 | 1 | 1 | unordered
2191 switch (SetCCOpcode) {
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002192 default: assert(0 && "Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002193 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002194 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002195 case ISD::SETOLT: // flipped
2196 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002197 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002198 case ISD::SETOLE: // flipped
2199 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002200 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002201 case ISD::SETUGT: // flipped
2202 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002203 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002204 case ISD::SETUGE: // flipped
2205 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002206 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002207 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002208 case ISD::SETNE: return X86::COND_NE;
2209 case ISD::SETUO: return X86::COND_P;
2210 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002211 }
Evan Chengd9558e02006-01-06 00:43:03 +00002212}
2213
Evan Cheng4a460802006-01-11 00:33:36 +00002214/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2215/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002216/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002217static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002218 switch (X86CC) {
2219 default:
2220 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002221 case X86::COND_B:
2222 case X86::COND_BE:
2223 case X86::COND_E:
2224 case X86::COND_P:
2225 case X86::COND_A:
2226 case X86::COND_AE:
2227 case X86::COND_NE:
2228 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002229 return true;
2230 }
2231}
2232
Nate Begeman9008ca62009-04-27 18:41:29 +00002233/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2234/// the specified range (L, H].
2235static bool isUndefOrInRange(int Val, int Low, int Hi) {
2236 return (Val < 0) || (Val >= Low && Val < Hi);
2237}
2238
2239/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2240/// specified value.
2241static bool isUndefOrEqual(int Val, int CmpVal) {
2242 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002243 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002244 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002245}
2246
Nate Begeman9008ca62009-04-27 18:41:29 +00002247/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2248/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2249/// the second operand.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002250static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002251 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
2252 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
2253 if (VT == MVT::v2f64 || VT == MVT::v2i64)
2254 return (Mask[0] < 2 && Mask[1] < 2);
2255 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002256}
2257
Nate Begeman9008ca62009-04-27 18:41:29 +00002258bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2259 SmallVector<int, 8> M;
2260 N->getMask(M);
2261 return ::isPSHUFDMask(M, N->getValueType(0));
2262}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002263
Nate Begeman9008ca62009-04-27 18:41:29 +00002264/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2265/// is suitable for input to PSHUFHW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002266static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002267 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002268 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002269
2270 // Lower quadword copied in order or undef.
2271 for (int i = 0; i != 4; ++i)
2272 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002273 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002274
Evan Cheng506d3df2006-03-29 23:07:14 +00002275 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002276 for (int i = 4; i != 8; ++i)
2277 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002278 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002279
Evan Cheng506d3df2006-03-29 23:07:14 +00002280 return true;
2281}
2282
Nate Begeman9008ca62009-04-27 18:41:29 +00002283bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2284 SmallVector<int, 8> M;
2285 N->getMask(M);
2286 return ::isPSHUFHWMask(M, N->getValueType(0));
2287}
Evan Cheng506d3df2006-03-29 23:07:14 +00002288
Nate Begeman9008ca62009-04-27 18:41:29 +00002289/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2290/// is suitable for input to PSHUFLW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002291static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002292 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002293 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002294
Rafael Espindola15684b22009-04-24 12:40:33 +00002295 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002296 for (int i = 4; i != 8; ++i)
2297 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002298 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002299
Rafael Espindola15684b22009-04-24 12:40:33 +00002300 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002301 for (int i = 0; i != 4; ++i)
2302 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002303 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002304
Rafael Espindola15684b22009-04-24 12:40:33 +00002305 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002306}
2307
Nate Begeman9008ca62009-04-27 18:41:29 +00002308bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2309 SmallVector<int, 8> M;
2310 N->getMask(M);
2311 return ::isPSHUFLWMask(M, N->getValueType(0));
2312}
2313
Evan Cheng14aed5e2006-03-24 01:18:28 +00002314/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2315/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002316static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002317 int NumElems = VT.getVectorNumElements();
2318 if (NumElems != 2 && NumElems != 4)
2319 return false;
2320
2321 int Half = NumElems / 2;
2322 for (int i = 0; i < Half; ++i)
2323 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002324 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002325 for (int i = Half; i < NumElems; ++i)
2326 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002327 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002328
Evan Cheng14aed5e2006-03-24 01:18:28 +00002329 return true;
2330}
2331
Nate Begeman9008ca62009-04-27 18:41:29 +00002332bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2333 SmallVector<int, 8> M;
2334 N->getMask(M);
2335 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002336}
2337
Evan Cheng213d2cf2007-05-17 18:45:50 +00002338/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002339/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2340/// half elements to come from vector 1 (which would equal the dest.) and
2341/// the upper half to come from vector 2.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002342static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002343 int NumElems = VT.getVectorNumElements();
2344
2345 if (NumElems != 2 && NumElems != 4)
2346 return false;
2347
2348 int Half = NumElems / 2;
2349 for (int i = 0; i < Half; ++i)
2350 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002351 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002352 for (int i = Half; i < NumElems; ++i)
2353 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002354 return false;
2355 return true;
2356}
2357
Nate Begeman9008ca62009-04-27 18:41:29 +00002358static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2359 SmallVector<int, 8> M;
2360 N->getMask(M);
2361 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002362}
2363
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002364/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2365/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002366bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2367 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002368 return false;
2369
Evan Cheng2064a2b2006-03-28 06:50:32 +00002370 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002371 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2372 isUndefOrEqual(N->getMaskElt(1), 7) &&
2373 isUndefOrEqual(N->getMaskElt(2), 2) &&
2374 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002375}
2376
Evan Cheng5ced1d82006-04-06 23:23:56 +00002377/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2378/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002379bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2380 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002381
Evan Cheng5ced1d82006-04-06 23:23:56 +00002382 if (NumElems != 2 && NumElems != 4)
2383 return false;
2384
Evan Chengc5cdff22006-04-07 21:53:05 +00002385 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002386 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002387 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002388
Evan Chengc5cdff22006-04-07 21:53:05 +00002389 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002390 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002391 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002392
2393 return true;
2394}
2395
2396/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002397/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2398/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002399bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2400 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002401
Evan Cheng5ced1d82006-04-06 23:23:56 +00002402 if (NumElems != 2 && NumElems != 4)
2403 return false;
2404
Evan Chengc5cdff22006-04-07 21:53:05 +00002405 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002406 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002407 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002408
Nate Begeman9008ca62009-04-27 18:41:29 +00002409 for (unsigned i = 0; i < NumElems/2; ++i)
2410 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002411 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002412
2413 return true;
2414}
2415
Nate Begeman9008ca62009-04-27 18:41:29 +00002416/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2417/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2418/// <2, 3, 2, 3>
2419bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2420 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2421
2422 if (NumElems != 4)
2423 return false;
2424
2425 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2426 isUndefOrEqual(N->getMaskElt(1), 3) &&
2427 isUndefOrEqual(N->getMaskElt(2), 2) &&
2428 isUndefOrEqual(N->getMaskElt(3), 3);
2429}
2430
Evan Cheng0038e592006-03-28 00:39:58 +00002431/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2432/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002433static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002434 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002435 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002436 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002437 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002438
2439 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2440 int BitI = Mask[i];
2441 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002442 if (!isUndefOrEqual(BitI, j))
2443 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002444 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002445 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002446 return false;
2447 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002448 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002449 return false;
2450 }
Evan Cheng0038e592006-03-28 00:39:58 +00002451 }
Evan Cheng0038e592006-03-28 00:39:58 +00002452 return true;
2453}
2454
Nate Begeman9008ca62009-04-27 18:41:29 +00002455bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2456 SmallVector<int, 8> M;
2457 N->getMask(M);
2458 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002459}
2460
Evan Cheng4fcb9222006-03-28 02:43:26 +00002461/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2462/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002463static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002464 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002465 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002466 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002467 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002468
2469 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2470 int BitI = Mask[i];
2471 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002472 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002473 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002474 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002475 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002476 return false;
2477 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002478 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002479 return false;
2480 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002481 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002482 return true;
2483}
2484
Nate Begeman9008ca62009-04-27 18:41:29 +00002485bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2486 SmallVector<int, 8> M;
2487 N->getMask(M);
2488 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002489}
2490
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002491/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2492/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2493/// <0, 0, 1, 1>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002494static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002495 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002496 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002497 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002498
2499 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2500 int BitI = Mask[i];
2501 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002502 if (!isUndefOrEqual(BitI, j))
2503 return false;
2504 if (!isUndefOrEqual(BitI1, j))
2505 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002506 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002507 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002508}
2509
Nate Begeman9008ca62009-04-27 18:41:29 +00002510bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2511 SmallVector<int, 8> M;
2512 N->getMask(M);
2513 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2514}
2515
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002516/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2517/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2518/// <2, 2, 3, 3>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002519static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002520 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002521 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2522 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002523
2524 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2525 int BitI = Mask[i];
2526 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002527 if (!isUndefOrEqual(BitI, j))
2528 return false;
2529 if (!isUndefOrEqual(BitI1, j))
2530 return false;
2531 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002532 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002533}
2534
Nate Begeman9008ca62009-04-27 18:41:29 +00002535bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2536 SmallVector<int, 8> M;
2537 N->getMask(M);
2538 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2539}
2540
Evan Cheng017dcc62006-04-21 01:05:10 +00002541/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2542/// specifies a shuffle of elements that is suitable for input to MOVSS,
2543/// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002544static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002545 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002546 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002547
2548 int NumElts = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002549
2550 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002551 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002552
2553 for (int i = 1; i < NumElts; ++i)
2554 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002555 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002556
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002557 return true;
2558}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002559
Nate Begeman9008ca62009-04-27 18:41:29 +00002560bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2561 SmallVector<int, 8> M;
2562 N->getMask(M);
2563 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002564}
2565
Evan Cheng017dcc62006-04-21 01:05:10 +00002566/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2567/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002568/// element of vector 2 and the other elements to come from vector 1 in order.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002569static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002570 bool V2IsSplat = false, bool V2IsUndef = false) {
2571 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002572 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002573 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002574
2575 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002576 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002577
2578 for (int i = 1; i < NumOps; ++i)
2579 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2580 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2581 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002582 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002583
Evan Cheng39623da2006-04-20 08:58:49 +00002584 return true;
2585}
2586
Nate Begeman9008ca62009-04-27 18:41:29 +00002587static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002588 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002589 SmallVector<int, 8> M;
2590 N->getMask(M);
2591 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002592}
2593
Evan Chengd9539472006-04-14 21:59:03 +00002594/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2595/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002596bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2597 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002598 return false;
2599
2600 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002601 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002602 int Elt = N->getMaskElt(i);
2603 if (Elt >= 0 && Elt != 1)
2604 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002605 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002606
2607 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002608 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002609 int Elt = N->getMaskElt(i);
2610 if (Elt >= 0 && Elt != 3)
2611 return false;
2612 if (Elt == 3)
2613 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002614 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002615 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002616 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002617 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002618}
2619
2620/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2621/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002622bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2623 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002624 return false;
2625
2626 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002627 for (unsigned i = 0; i < 2; ++i)
2628 if (N->getMaskElt(i) > 0)
2629 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002630
2631 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002632 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002633 int Elt = N->getMaskElt(i);
2634 if (Elt >= 0 && Elt != 2)
2635 return false;
2636 if (Elt == 2)
2637 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002638 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002639 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002640 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002641}
2642
Evan Cheng0b457f02008-09-25 20:50:48 +00002643/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2644/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002645bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2646 int e = N->getValueType(0).getVectorNumElements() / 2;
2647
2648 for (int i = 0; i < e; ++i)
2649 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002650 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002651 for (int i = 0; i < e; ++i)
2652 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002653 return false;
2654 return true;
2655}
2656
Evan Cheng63d33002006-03-22 08:01:21 +00002657/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2658/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2659/// instructions.
2660unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002661 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2662 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2663
Evan Chengb9df0ca2006-03-22 02:53:00 +00002664 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2665 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002666 for (int i = 0; i < NumOperands; ++i) {
2667 int Val = SVOp->getMaskElt(NumOperands-i-1);
2668 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002669 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002670 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002671 if (i != NumOperands - 1)
2672 Mask <<= Shift;
2673 }
Evan Cheng63d33002006-03-22 08:01:21 +00002674 return Mask;
2675}
2676
Evan Cheng506d3df2006-03-29 23:07:14 +00002677/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2678/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2679/// instructions.
2680unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002681 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002682 unsigned Mask = 0;
2683 // 8 nodes, but we only care about the last 4.
2684 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002685 int Val = SVOp->getMaskElt(i);
2686 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002687 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002688 if (i != 4)
2689 Mask <<= 2;
2690 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002691 return Mask;
2692}
2693
2694/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2695/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2696/// instructions.
2697unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002698 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002699 unsigned Mask = 0;
2700 // 8 nodes, but we only care about the first 4.
2701 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002702 int Val = SVOp->getMaskElt(i);
2703 if (Val >= 0)
2704 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002705 if (i != 0)
2706 Mask <<= 2;
2707 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002708 return Mask;
2709}
2710
Nate Begeman9008ca62009-04-27 18:41:29 +00002711/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2712/// their permute mask.
2713static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2714 SelectionDAG &DAG) {
2715 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002716 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002717 SmallVector<int, 8> MaskVec;
2718
Nate Begeman5a5ca152009-04-29 05:20:52 +00002719 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002720 int idx = SVOp->getMaskElt(i);
2721 if (idx < 0)
2722 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002723 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002724 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002725 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002726 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002727 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002728 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2729 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002730}
2731
Evan Cheng779ccea2007-12-07 21:30:01 +00002732/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2733/// the two vector operands have swapped position.
Nate Begeman9008ca62009-04-27 18:41:29 +00002734static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002735 unsigned NumElems = VT.getVectorNumElements();
2736 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002737 int idx = Mask[i];
2738 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002739 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002740 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002741 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002742 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002743 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002744 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002745}
2746
Evan Cheng533a0aa2006-04-19 20:35:22 +00002747/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2748/// match movhlps. The lower half elements should come from upper half of
2749/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002750/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002751static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2752 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002753 return false;
2754 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002755 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002756 return false;
2757 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002758 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002759 return false;
2760 return true;
2761}
2762
Evan Cheng5ced1d82006-04-06 23:23:56 +00002763/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002764/// is promoted to a vector. It also returns the LoadSDNode by reference if
2765/// required.
2766static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002767 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2768 return false;
2769 N = N->getOperand(0).getNode();
2770 if (!ISD::isNON_EXTLoad(N))
2771 return false;
2772 if (LD)
2773 *LD = cast<LoadSDNode>(N);
2774 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002775}
2776
Evan Cheng533a0aa2006-04-19 20:35:22 +00002777/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2778/// match movlp{s|d}. The lower half elements should come from lower half of
2779/// V1 (and in order), and the upper half elements should come from the upper
2780/// half of V2 (and in order). And since V1 will become the source of the
2781/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002782static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2783 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002784 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002785 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002786 // Is V2 is a vector load, don't do this transformation. We will try to use
2787 // load folding shufps op.
2788 if (ISD::isNON_EXTLoad(V2))
2789 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002790
Nate Begeman5a5ca152009-04-29 05:20:52 +00002791 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002792
Evan Cheng533a0aa2006-04-19 20:35:22 +00002793 if (NumElems != 2 && NumElems != 4)
2794 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002795 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002796 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002797 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002798 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002799 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002800 return false;
2801 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002802}
2803
Evan Cheng39623da2006-04-20 08:58:49 +00002804/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2805/// all the same.
2806static bool isSplatVector(SDNode *N) {
2807 if (N->getOpcode() != ISD::BUILD_VECTOR)
2808 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002809
Dan Gohman475871a2008-07-27 21:46:04 +00002810 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002811 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2812 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002813 return false;
2814 return true;
2815}
2816
Evan Cheng213d2cf2007-05-17 18:45:50 +00002817/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2818/// constant +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002819static inline bool isZeroNode(SDValue Elt) {
Evan Cheng213d2cf2007-05-17 18:45:50 +00002820 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002821 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Evan Cheng213d2cf2007-05-17 18:45:50 +00002822 (isa<ConstantFPSDNode>(Elt) &&
Dale Johanneseneaf08942007-08-31 04:03:46 +00002823 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Evan Cheng213d2cf2007-05-17 18:45:50 +00002824}
2825
2826/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Nate Begeman9008ca62009-04-27 18:41:29 +00002827/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002828/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002829static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002830 SDValue V1 = N->getOperand(0);
2831 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002832 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2833 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002834 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002835 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002836 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002837 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2838 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00002839 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V2.getOperand(Idx-NumElems)))
2840 return false;
2841 } else if (Idx >= 0) {
2842 unsigned Opc = V1.getOpcode();
2843 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2844 continue;
2845 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002846 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002847 }
2848 }
2849 return true;
2850}
2851
2852/// getZeroVector - Returns a vector of specified type with all zero elements.
2853///
Dale Johannesenace16102009-02-03 19:33:06 +00002854static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2855 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002856 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002857
Chris Lattner8a594482007-11-25 00:24:49 +00002858 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2859 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002860 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002861 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman475871a2008-07-27 21:46:04 +00002862 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002863 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002864 } else if (HasSSE2) { // SSE2
Dan Gohman475871a2008-07-27 21:46:04 +00002865 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002866 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002867 } else { // SSE1
Dan Gohman475871a2008-07-27 21:46:04 +00002868 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Chenga87008d2009-02-25 22:49:59 +00002869 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002870 }
Dale Johannesenace16102009-02-03 19:33:06 +00002871 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002872}
2873
Chris Lattner8a594482007-11-25 00:24:49 +00002874/// getOnesVector - Returns a vector of specified type with all bits set.
2875///
Dale Johannesenace16102009-02-03 19:33:06 +00002876static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002877 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002878
Chris Lattner8a594482007-11-25 00:24:49 +00002879 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2880 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002881 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2882 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002883 if (VT.getSizeInBits() == 64) // MMX
Evan Chenga87008d2009-02-25 22:49:59 +00002884 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002885 else // SSE
Evan Chenga87008d2009-02-25 22:49:59 +00002886 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002887 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002888}
2889
2890
Evan Cheng39623da2006-04-20 08:58:49 +00002891/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2892/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002893static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
2894 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002895 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002896
Evan Cheng39623da2006-04-20 08:58:49 +00002897 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002898 SmallVector<int, 8> MaskVec;
2899 SVOp->getMask(MaskVec);
2900
Nate Begeman5a5ca152009-04-29 05:20:52 +00002901 for (unsigned i = 0; i != NumElems; ++i) {
2902 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002903 MaskVec[i] = NumElems;
2904 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002905 }
Evan Cheng39623da2006-04-20 08:58:49 +00002906 }
Evan Cheng39623da2006-04-20 08:58:49 +00002907 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002908 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2909 SVOp->getOperand(1), &MaskVec[0]);
2910 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002911}
2912
Evan Cheng017dcc62006-04-21 01:05:10 +00002913/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2914/// operation of specified width.
Nate Begeman9008ca62009-04-27 18:41:29 +00002915static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2916 SDValue V2) {
2917 unsigned NumElems = VT.getVectorNumElements();
2918 SmallVector<int, 8> Mask;
2919 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002920 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002921 Mask.push_back(i);
2922 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002923}
2924
Nate Begeman9008ca62009-04-27 18:41:29 +00002925/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
2926static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2927 SDValue V2) {
2928 unsigned NumElems = VT.getVectorNumElements();
2929 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002930 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002931 Mask.push_back(i);
2932 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002933 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002934 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002935}
2936
Nate Begeman9008ca62009-04-27 18:41:29 +00002937/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
2938static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2939 SDValue V2) {
2940 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002941 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002942 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002943 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002944 Mask.push_back(i + Half);
2945 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002946 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002947 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00002948}
2949
Evan Cheng0c0f83f2008-04-05 00:30:36 +00002950/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Nate Begeman9008ca62009-04-27 18:41:29 +00002951static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
2952 bool HasSSE2) {
2953 if (SV->getValueType(0).getVectorNumElements() <= 4)
2954 return SDValue(SV, 0);
2955
2956 MVT PVT = MVT::v4f32;
2957 MVT VT = SV->getValueType(0);
2958 DebugLoc dl = SV->getDebugLoc();
2959 SDValue V1 = SV->getOperand(0);
2960 int NumElems = VT.getVectorNumElements();
2961 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00002962
Nate Begeman9008ca62009-04-27 18:41:29 +00002963 // unpack elements to the correct location
2964 while (NumElems > 4) {
2965 if (EltNo < NumElems/2) {
2966 V1 = getUnpackl(DAG, dl, VT, V1, V1);
2967 } else {
2968 V1 = getUnpackh(DAG, dl, VT, V1, V1);
2969 EltNo -= NumElems/2;
2970 }
2971 NumElems >>= 1;
2972 }
2973
2974 // Perform the splat.
2975 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00002976 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00002977 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
2978 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00002979}
2980
Evan Chengba05f722006-04-21 23:03:30 +00002981/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00002982/// vector of zero or undef vector. This produces a shuffle where the low
2983/// element of V2 is swizzled into the zero/undef vector, landing at element
2984/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00002985static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00002986 bool isZero, bool HasSSE2,
2987 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002988 MVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002989 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00002990 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
2991 unsigned NumElems = VT.getVectorNumElements();
2992 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00002993 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002994 // If this is the insertion idx, put the low elt of V2 here.
2995 MaskVec.push_back(i == Idx ? NumElems : i);
2996 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00002997}
2998
Evan Chengf26ffe92008-05-29 08:22:04 +00002999/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3000/// a shuffle that is zero.
3001static
Nate Begeman9008ca62009-04-27 18:41:29 +00003002unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3003 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003004 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003005 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003006 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003007 int Idx = SVOp->getMaskElt(Index);
3008 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003009 ++NumZeros;
3010 continue;
3011 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003012 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Gabor Greifba36cb52008-08-28 21:40:38 +00003013 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003014 ++NumZeros;
3015 else
3016 break;
3017 }
3018 return NumZeros;
3019}
3020
3021/// isVectorShift - Returns true if the shuffle can be implemented as a
3022/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003023/// FIXME: split into pslldqi, psrldqi, palignr variants.
3024static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003025 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003026 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003027
3028 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003029 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003030 if (!NumZeros) {
3031 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003032 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003033 if (!NumZeros)
3034 return false;
3035 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003036 bool SeenV1 = false;
3037 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 for (int i = NumZeros; i < NumElems; ++i) {
3039 int Val = isLeft ? (i - NumZeros) : i;
3040 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3041 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003042 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003043 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003044 SeenV1 = true;
3045 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003046 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003047 SeenV2 = true;
3048 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003049 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003050 return false;
3051 }
3052 if (SeenV1 && SeenV2)
3053 return false;
3054
Nate Begeman9008ca62009-04-27 18:41:29 +00003055 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003056 ShAmt = NumZeros;
3057 return true;
3058}
3059
3060
Evan Chengc78d3b42006-04-24 18:01:45 +00003061/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3062///
Dan Gohman475871a2008-07-27 21:46:04 +00003063static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003064 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003065 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003066 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003067 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003068
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003069 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003070 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003071 bool First = true;
3072 for (unsigned i = 0; i < 16; ++i) {
3073 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3074 if (ThisIsNonZero && First) {
3075 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003076 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003077 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003078 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003079 First = false;
3080 }
3081
3082 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003083 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003084 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3085 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003086 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003087 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003088 }
3089 if (ThisIsNonZero) {
Dale Johannesenace16102009-02-03 19:33:06 +00003090 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3091 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Evan Chengc78d3b42006-04-24 18:01:45 +00003092 ThisElt, DAG.getConstant(8, MVT::i8));
3093 if (LastIsNonZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003094 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003095 } else
3096 ThisElt = LastElt;
3097
Gabor Greifba36cb52008-08-28 21:40:38 +00003098 if (ThisElt.getNode())
Dale Johannesenace16102009-02-03 19:33:06 +00003099 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003100 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003101 }
3102 }
3103
Dale Johannesenace16102009-02-03 19:33:06 +00003104 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003105}
3106
Bill Wendlinga348c562007-03-22 18:42:45 +00003107/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003108///
Dan Gohman475871a2008-07-27 21:46:04 +00003109static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003110 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003111 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003112 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003113 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003114
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003115 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003116 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003117 bool First = true;
3118 for (unsigned i = 0; i < 8; ++i) {
3119 bool isNonZero = (NonZeros & (1 << i)) != 0;
3120 if (isNonZero) {
3121 if (First) {
3122 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003123 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003124 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003125 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003126 First = false;
3127 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003128 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003129 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003130 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003131 }
3132 }
3133
3134 return V;
3135}
3136
Evan Chengf26ffe92008-05-29 08:22:04 +00003137/// getVShift - Return a vector logical shift node.
3138///
Dan Gohman475871a2008-07-27 21:46:04 +00003139static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003140 unsigned NumBits, SelectionDAG &DAG,
3141 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003142 bool isMMX = VT.getSizeInBits() == 64;
3143 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003144 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003145 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3146 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3147 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003148 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003149}
3150
Dan Gohman475871a2008-07-27 21:46:04 +00003151SDValue
3152X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003153 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003154 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003155 if (ISD::isBuildVectorAllZeros(Op.getNode())
3156 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003157 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3158 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3159 // eliminated on x86-32 hosts.
3160 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3161 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003162
Gabor Greifba36cb52008-08-28 21:40:38 +00003163 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003164 return getOnesVector(Op.getValueType(), DAG, dl);
3165 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003166 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003167
Duncan Sands83ec4b62008-06-06 12:08:01 +00003168 MVT VT = Op.getValueType();
3169 MVT EVT = VT.getVectorElementType();
3170 unsigned EVTBits = EVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003171
3172 unsigned NumElems = Op.getNumOperands();
3173 unsigned NumZero = 0;
3174 unsigned NumNonZero = 0;
3175 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003176 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003177 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003178 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003179 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003180 if (Elt.getOpcode() == ISD::UNDEF)
3181 continue;
3182 Values.insert(Elt);
3183 if (Elt.getOpcode() != ISD::Constant &&
3184 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003185 IsAllConstants = false;
Evan Chengdb2d5242007-12-12 06:45:40 +00003186 if (isZeroNode(Elt))
3187 NumZero++;
3188 else {
3189 NonZeros |= (1 << i);
3190 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003191 }
3192 }
3193
Dan Gohman7f321562007-06-25 16:23:39 +00003194 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003195 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003196 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003197 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003198
Chris Lattner67f453a2008-03-09 05:42:06 +00003199 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003200 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003201 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003202 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003203
Chris Lattner62098042008-03-09 01:05:04 +00003204 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3205 // the value are obviously zero, truncate the value to i32 and do the
3206 // insertion that way. Only do this if the value is non-constant or if the
3207 // value is a constant being inserted into element 0. It is cheaper to do
3208 // a constant pool load than it is to do a movd + shuffle.
3209 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3210 (!IsAllConstants || Idx == 0)) {
3211 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3212 // Handle MMX and SSE both.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003213 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3214 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003215
Chris Lattner62098042008-03-09 01:05:04 +00003216 // Truncate the value (which may itself be a constant) to i32, and
3217 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesenace16102009-02-03 19:33:06 +00003218 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3219 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003220 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3221 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003222
Chris Lattner62098042008-03-09 01:05:04 +00003223 // Now we have our 32-bit value zero extended in the low element of
3224 // a vector. If Idx != 0, swizzle it into place.
3225 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003226 SmallVector<int, 4> Mask;
3227 Mask.push_back(Idx);
3228 for (unsigned i = 1; i != VecElts; ++i)
3229 Mask.push_back(i);
3230 Item = DAG.getVectorShuffle(VecVT, dl, Item,
3231 DAG.getUNDEF(Item.getValueType()),
3232 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003233 }
Dale Johannesenace16102009-02-03 19:33:06 +00003234 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003235 }
3236 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003237
Chris Lattner19f79692008-03-08 22:59:52 +00003238 // If we have a constant or non-constant insertion into the low element of
3239 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3240 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003241 // depending on what the source datatype is.
3242 if (Idx == 0) {
3243 if (NumZero == 0) {
3244 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3245 } else if (EVT == MVT::i32 || EVT == MVT::f32 || EVT == MVT::f64 ||
3246 (EVT == MVT::i64 && Subtarget->is64Bit())) {
3247 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3248 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3249 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3250 DAG);
3251 } else if (EVT == MVT::i16 || EVT == MVT::i8) {
3252 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3253 MVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
3254 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3255 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3256 Subtarget->hasSSE2(), DAG);
3257 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3258 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003259 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003260
3261 // Is it a vector logical left shift?
3262 if (NumElems == 2 && Idx == 1 &&
3263 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003264 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003265 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003266 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003267 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003268 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003269 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003270
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003271 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003272 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003273
Chris Lattner19f79692008-03-08 22:59:52 +00003274 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3275 // is a non-constant being inserted into an element other than the low one,
3276 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3277 // movd/movss) to move this into the low element, then shuffle it into
3278 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003279 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003280 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003281
Evan Cheng0db9fe62006-04-25 20:13:52 +00003282 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003283 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3284 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003285 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003286 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003287 MaskVec.push_back(i == Idx ? 0 : 1);
3288 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003289 }
3290 }
3291
Chris Lattner67f453a2008-03-09 05:42:06 +00003292 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3293 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003294 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003295
Dan Gohmana3941172007-07-24 22:55:08 +00003296 // A vector full of immediates; various special cases are already
3297 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003298 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003299 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003300
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003301 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003302 if (EVTBits == 64) {
3303 if (NumNonZero == 1) {
3304 // One half is zero or undef.
3305 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003306 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003307 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003308 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3309 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003310 }
Dan Gohman475871a2008-07-27 21:46:04 +00003311 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003312 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003313
3314 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003315 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003316 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003317 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003318 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003319 }
3320
Bill Wendling826f36f2007-03-28 00:57:11 +00003321 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003322 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003323 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003324 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003325 }
3326
3327 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003328 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003329 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003330 if (NumElems == 4 && NumZero > 0) {
3331 for (unsigned i = 0; i < 4; ++i) {
3332 bool isZero = !(NonZeros & (1 << i));
3333 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003334 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003335 else
Dale Johannesenace16102009-02-03 19:33:06 +00003336 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003337 }
3338
3339 for (unsigned i = 0; i < 2; ++i) {
3340 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3341 default: break;
3342 case 0:
3343 V[i] = V[i*2]; // Must be a zero vector.
3344 break;
3345 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003346 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003347 break;
3348 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003349 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003350 break;
3351 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003352 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003353 break;
3354 }
3355 }
3356
Nate Begeman9008ca62009-04-27 18:41:29 +00003357 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003358 bool Reverse = (NonZeros & 0x3) == 2;
3359 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003360 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003361 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3362 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3364 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003365 }
3366
3367 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003368 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3369 // values to be inserted is equal to the number of elements, in which case
3370 // use the unpack code below in the hopes of matching the consecutive elts
3371 // load merge pattern for shuffles.
3372 // FIXME: We could probably just check that here directly.
3373 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
3374 getSubtarget()->hasSSE41()) {
3375 V[0] = DAG.getUNDEF(VT);
3376 for (unsigned i = 0; i < NumElems; ++i)
3377 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3378 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3379 Op.getOperand(i), DAG.getIntPtrConstant(i));
3380 return V[0];
3381 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003382 // Expand into a number of unpckl*.
3383 // e.g. for v4f32
3384 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3385 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3386 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003387 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003388 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003389 NumElems >>= 1;
3390 while (NumElems != 0) {
3391 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003392 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003393 NumElems >>= 1;
3394 }
3395 return V[0];
3396 }
3397
Dan Gohman475871a2008-07-27 21:46:04 +00003398 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003399}
3400
Nate Begemanb9a47b82009-02-23 08:49:38 +00003401// v8i16 shuffles - Prefer shuffles in the following order:
3402// 1. [all] pshuflw, pshufhw, optional move
3403// 2. [ssse3] 1 x pshufb
3404// 3. [ssse3] 2 x pshufb + 1 x por
3405// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003406static
Nate Begeman9008ca62009-04-27 18:41:29 +00003407SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3408 SelectionDAG &DAG, X86TargetLowering &TLI) {
3409 SDValue V1 = SVOp->getOperand(0);
3410 SDValue V2 = SVOp->getOperand(1);
3411 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003412 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003413
Nate Begemanb9a47b82009-02-23 08:49:38 +00003414 // Determine if more than 1 of the words in each of the low and high quadwords
3415 // of the result come from the same quadword of one of the two inputs. Undef
3416 // mask values count as coming from any quadword, for better codegen.
3417 SmallVector<unsigned, 4> LoQuad(4);
3418 SmallVector<unsigned, 4> HiQuad(4);
3419 BitVector InputQuads(4);
3420 for (unsigned i = 0; i < 8; ++i) {
3421 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003422 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003423 MaskVals.push_back(EltIdx);
3424 if (EltIdx < 0) {
3425 ++Quad[0];
3426 ++Quad[1];
3427 ++Quad[2];
3428 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003429 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003430 }
3431 ++Quad[EltIdx / 4];
3432 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003433 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003434
Nate Begemanb9a47b82009-02-23 08:49:38 +00003435 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003436 unsigned MaxQuad = 1;
3437 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003438 if (LoQuad[i] > MaxQuad) {
3439 BestLoQuad = i;
3440 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003441 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003442 }
3443
Nate Begemanb9a47b82009-02-23 08:49:38 +00003444 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003445 MaxQuad = 1;
3446 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003447 if (HiQuad[i] > MaxQuad) {
3448 BestHiQuad = i;
3449 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003450 }
3451 }
3452
Nate Begemanb9a47b82009-02-23 08:49:38 +00003453 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3454 // of the two input vectors, shuffle them into one input vector so only a
3455 // single pshufb instruction is necessary. If There are more than 2 input
3456 // quads, disable the next transformation since it does not help SSSE3.
3457 bool V1Used = InputQuads[0] || InputQuads[1];
3458 bool V2Used = InputQuads[2] || InputQuads[3];
3459 if (TLI.getSubtarget()->hasSSSE3()) {
3460 if (InputQuads.count() == 2 && V1Used && V2Used) {
3461 BestLoQuad = InputQuads.find_first();
3462 BestHiQuad = InputQuads.find_next(BestLoQuad);
3463 }
3464 if (InputQuads.count() > 2) {
3465 BestLoQuad = -1;
3466 BestHiQuad = -1;
3467 }
3468 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003469
Nate Begemanb9a47b82009-02-23 08:49:38 +00003470 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3471 // the shuffle mask. If a quad is scored as -1, that means that it contains
3472 // words from all 4 input quadwords.
3473 SDValue NewV;
3474 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003475 SmallVector<int, 8> MaskV;
3476 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3477 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
3478 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
3479 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3480 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00003481 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003482
Nate Begemanb9a47b82009-02-23 08:49:38 +00003483 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3484 // source words for the shuffle, to aid later transformations.
3485 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003486 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003487 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003488 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003489 if (idx != (int)i)
3490 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003491 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003492 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003493 AllWordsInNewV = false;
3494 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003495 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003496
Nate Begemanb9a47b82009-02-23 08:49:38 +00003497 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3498 if (AllWordsInNewV) {
3499 for (int i = 0; i != 8; ++i) {
3500 int idx = MaskVals[i];
3501 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003502 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003503 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3504 if ((idx != i) && idx < 4)
3505 pshufhw = false;
3506 if ((idx != i) && idx > 3)
3507 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003508 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003509 V1 = NewV;
3510 V2Used = false;
3511 BestLoQuad = 0;
3512 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003513 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003514
Nate Begemanb9a47b82009-02-23 08:49:38 +00003515 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3516 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003517 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003518 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
3519 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003520 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003521 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003522
3523 // If we have SSSE3, and all words of the result are from 1 input vector,
3524 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3525 // is present, fall back to case 4.
3526 if (TLI.getSubtarget()->hasSSSE3()) {
3527 SmallVector<SDValue,16> pshufbMask;
3528
3529 // If we have elements from both input vectors, set the high bit of the
3530 // shuffle mask element to zero out elements that come from V2 in the V1
3531 // mask, and elements that come from V1 in the V2 mask, so that the two
3532 // results can be OR'd together.
3533 bool TwoInputs = V1Used && V2Used;
3534 for (unsigned i = 0; i != 8; ++i) {
3535 int EltIdx = MaskVals[i] * 2;
3536 if (TwoInputs && (EltIdx >= 16)) {
3537 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3538 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3539 continue;
3540 }
3541 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3542 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3543 }
3544 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3545 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003546 DAG.getNode(ISD::BUILD_VECTOR, dl,
3547 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003548 if (!TwoInputs)
3549 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3550
3551 // Calculate the shuffle mask for the second input, shuffle it, and
3552 // OR it with the first shuffled input.
3553 pshufbMask.clear();
3554 for (unsigned i = 0; i != 8; ++i) {
3555 int EltIdx = MaskVals[i] * 2;
3556 if (EltIdx < 16) {
3557 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3558 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3559 continue;
3560 }
3561 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3562 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3563 }
3564 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3565 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003566 DAG.getNode(ISD::BUILD_VECTOR, dl,
3567 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003568 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3569 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3570 }
3571
3572 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3573 // and update MaskVals with new element order.
3574 BitVector InOrder(8);
3575 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003576 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003577 for (int i = 0; i != 4; ++i) {
3578 int idx = MaskVals[i];
3579 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003580 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003581 InOrder.set(i);
3582 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003583 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003584 InOrder.set(i);
3585 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003586 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003587 }
3588 }
3589 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003590 MaskV.push_back(i);
3591 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3592 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003593 }
3594
3595 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3596 // and update MaskVals with the new element order.
3597 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003598 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003599 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003600 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003601 for (unsigned i = 4; i != 8; ++i) {
3602 int idx = MaskVals[i];
3603 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003604 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003605 InOrder.set(i);
3606 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003607 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003608 InOrder.set(i);
3609 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003610 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003611 }
3612 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003613 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3614 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003615 }
3616
3617 // In case BestHi & BestLo were both -1, which means each quadword has a word
3618 // from each of the four input quadwords, calculate the InOrder bitvector now
3619 // before falling through to the insert/extract cleanup.
3620 if (BestLoQuad == -1 && BestHiQuad == -1) {
3621 NewV = V1;
3622 for (int i = 0; i != 8; ++i)
3623 if (MaskVals[i] < 0 || MaskVals[i] == i)
3624 InOrder.set(i);
3625 }
3626
3627 // The other elements are put in the right place using pextrw and pinsrw.
3628 for (unsigned i = 0; i != 8; ++i) {
3629 if (InOrder[i])
3630 continue;
3631 int EltIdx = MaskVals[i];
3632 if (EltIdx < 0)
3633 continue;
3634 SDValue ExtOp = (EltIdx < 8)
3635 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3636 DAG.getIntPtrConstant(EltIdx))
3637 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3638 DAG.getIntPtrConstant(EltIdx - 8));
3639 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3640 DAG.getIntPtrConstant(i));
3641 }
3642 return NewV;
3643}
3644
3645// v16i8 shuffles - Prefer shuffles in the following order:
3646// 1. [ssse3] 1 x pshufb
3647// 2. [ssse3] 2 x pshufb + 1 x por
3648// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3649static
Nate Begeman9008ca62009-04-27 18:41:29 +00003650SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3651 SelectionDAG &DAG, X86TargetLowering &TLI) {
3652 SDValue V1 = SVOp->getOperand(0);
3653 SDValue V2 = SVOp->getOperand(1);
3654 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003655 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003656 SVOp->getMask(MaskVals);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003657
3658 // If we have SSSE3, case 1 is generated when all result bytes come from
3659 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3660 // present, fall back to case 3.
3661 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3662 bool V1Only = true;
3663 bool V2Only = true;
3664 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003665 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003666 if (EltIdx < 0)
3667 continue;
3668 if (EltIdx < 16)
3669 V2Only = false;
3670 else
3671 V1Only = false;
3672 }
3673
3674 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3675 if (TLI.getSubtarget()->hasSSSE3()) {
3676 SmallVector<SDValue,16> pshufbMask;
3677
3678 // If all result elements are from one input vector, then only translate
3679 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3680 //
3681 // Otherwise, we have elements from both input vectors, and must zero out
3682 // elements that come from V2 in the first mask, and V1 in the second mask
3683 // so that we can OR them together.
3684 bool TwoInputs = !(V1Only || V2Only);
3685 for (unsigned i = 0; i != 16; ++i) {
3686 int EltIdx = MaskVals[i];
3687 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3688 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3689 continue;
3690 }
3691 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3692 }
3693 // If all the elements are from V2, assign it to V1 and return after
3694 // building the first pshufb.
3695 if (V2Only)
3696 V1 = V2;
3697 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003698 DAG.getNode(ISD::BUILD_VECTOR, dl,
3699 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003700 if (!TwoInputs)
3701 return V1;
3702
3703 // Calculate the shuffle mask for the second input, shuffle it, and
3704 // OR it with the first shuffled input.
3705 pshufbMask.clear();
3706 for (unsigned i = 0; i != 16; ++i) {
3707 int EltIdx = MaskVals[i];
3708 if (EltIdx < 16) {
3709 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3710 continue;
3711 }
3712 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3713 }
3714 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003715 DAG.getNode(ISD::BUILD_VECTOR, dl,
3716 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003717 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3718 }
3719
3720 // No SSSE3 - Calculate in place words and then fix all out of place words
3721 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3722 // the 16 different words that comprise the two doublequadword input vectors.
3723 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3724 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3725 SDValue NewV = V2Only ? V2 : V1;
3726 for (int i = 0; i != 8; ++i) {
3727 int Elt0 = MaskVals[i*2];
3728 int Elt1 = MaskVals[i*2+1];
3729
3730 // This word of the result is all undef, skip it.
3731 if (Elt0 < 0 && Elt1 < 0)
3732 continue;
3733
3734 // This word of the result is already in the correct place, skip it.
3735 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3736 continue;
3737 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3738 continue;
3739
3740 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3741 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3742 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003743
3744 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3745 // using a single extract together, load it and store it.
3746 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
3747 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3748 DAG.getIntPtrConstant(Elt1 / 2));
3749 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3750 DAG.getIntPtrConstant(i));
3751 continue;
3752 }
3753
Nate Begemanb9a47b82009-02-23 08:49:38 +00003754 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003755 // source byte is not also odd, shift the extracted word left 8 bits
3756 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003757 if (Elt1 >= 0) {
3758 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3759 DAG.getIntPtrConstant(Elt1 / 2));
3760 if ((Elt1 & 1) == 0)
3761 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3762 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003763 else if (Elt0 >= 0)
3764 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3765 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003766 }
3767 // If Elt0 is defined, extract it from the appropriate source. If the
3768 // source byte is not also even, shift the extracted word right 8 bits. If
3769 // Elt1 was also defined, OR the extracted values together before
3770 // inserting them in the result.
3771 if (Elt0 >= 0) {
3772 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3773 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3774 if ((Elt0 & 1) != 0)
3775 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3776 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003777 else if (Elt1 >= 0)
3778 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3779 DAG.getConstant(0x00FF, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003780 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3781 : InsElt0;
3782 }
3783 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3784 DAG.getIntPtrConstant(i));
3785 }
3786 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003787}
3788
Evan Cheng7a831ce2007-12-15 03:00:47 +00003789/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3790/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3791/// done when every pair / quad of shuffle mask elements point to elements in
3792/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003793/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3794static
Nate Begeman9008ca62009-04-27 18:41:29 +00003795SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3796 SelectionDAG &DAG,
3797 TargetLowering &TLI, DebugLoc dl) {
3798 MVT VT = SVOp->getValueType(0);
3799 SDValue V1 = SVOp->getOperand(0);
3800 SDValue V2 = SVOp->getOperand(1);
3801 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003802 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003803 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd038e042008-07-21 10:20:31 +00003804 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003805 MVT NewVT = MaskVT;
3806 switch (VT.getSimpleVT()) {
3807 default: assert(false && "Unexpected!");
Evan Cheng7a831ce2007-12-15 03:00:47 +00003808 case MVT::v4f32: NewVT = MVT::v2f64; break;
3809 case MVT::v4i32: NewVT = MVT::v2i64; break;
3810 case MVT::v8i16: NewVT = MVT::v4i32; break;
3811 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003812 }
3813
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003814 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003815 if (VT.isInteger())
Evan Cheng7a831ce2007-12-15 03:00:47 +00003816 NewVT = MVT::v2i64;
3817 else
3818 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003819 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003820 int Scale = NumElems / NewWidth;
3821 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003822 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003823 int StartIdx = -1;
3824 for (int j = 0; j < Scale; ++j) {
3825 int EltIdx = SVOp->getMaskElt(i+j);
3826 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003827 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003828 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003829 StartIdx = EltIdx - (EltIdx % Scale);
3830 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003831 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003832 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003833 if (StartIdx == -1)
3834 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003835 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003836 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003837 }
3838
Dale Johannesenace16102009-02-03 19:33:06 +00003839 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3840 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003841 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003842}
3843
Evan Chengd880b972008-05-09 21:53:03 +00003844/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003845///
Dan Gohman475871a2008-07-27 21:46:04 +00003846static SDValue getVZextMovL(MVT VT, MVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003847 SDValue SrcOp, SelectionDAG &DAG,
3848 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003849 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3850 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003851 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003852 LD = dyn_cast<LoadSDNode>(SrcOp);
3853 if (!LD) {
3854 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3855 // instead.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003856 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng7e2ff772008-05-08 00:57:18 +00003857 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3858 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3859 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3860 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3861 // PR2108
3862 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003863 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3864 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3865 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3866 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003867 SrcOp.getOperand(0)
3868 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003869 }
3870 }
3871 }
3872
Dale Johannesenace16102009-02-03 19:33:06 +00003873 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3874 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003875 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003876 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003877}
3878
Evan Chengace3c172008-07-22 21:13:36 +00003879/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3880/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003881static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003882LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3883 SDValue V1 = SVOp->getOperand(0);
3884 SDValue V2 = SVOp->getOperand(1);
3885 DebugLoc dl = SVOp->getDebugLoc();
3886 MVT VT = SVOp->getValueType(0);
3887
Evan Chengace3c172008-07-22 21:13:36 +00003888 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003889 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003890 SmallVector<int, 8> Mask1(4U, -1);
3891 SmallVector<int, 8> PermMask;
3892 SVOp->getMask(PermMask);
3893
Evan Chengace3c172008-07-22 21:13:36 +00003894 unsigned NumHi = 0;
3895 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003896 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003897 int Idx = PermMask[i];
3898 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003899 Locs[i] = std::make_pair(-1, -1);
3900 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003901 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3902 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003903 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003904 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003905 NumLo++;
3906 } else {
3907 Locs[i] = std::make_pair(1, NumHi);
3908 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003909 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003910 NumHi++;
3911 }
3912 }
3913 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003914
Evan Chengace3c172008-07-22 21:13:36 +00003915 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003916 // If no more than two elements come from either vector. This can be
3917 // implemented with two shuffles. First shuffle gather the elements.
3918 // The second shuffle, which takes the first shuffle as both of its
3919 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003920 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003921
Nate Begeman9008ca62009-04-27 18:41:29 +00003922 SmallVector<int, 8> Mask2(4U, -1);
3923
Evan Chengace3c172008-07-22 21:13:36 +00003924 for (unsigned i = 0; i != 4; ++i) {
3925 if (Locs[i].first == -1)
3926 continue;
3927 else {
3928 unsigned Idx = (i < 2) ? 0 : 4;
3929 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003930 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003931 }
3932 }
3933
Nate Begeman9008ca62009-04-27 18:41:29 +00003934 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003935 } else if (NumLo == 3 || NumHi == 3) {
3936 // Otherwise, we must have three elements from one vector, call it X, and
3937 // one element from the other, call it Y. First, use a shufps to build an
3938 // intermediate vector with the one element from Y and the element from X
3939 // that will be in the same half in the final destination (the indexes don't
3940 // matter). Then, use a shufps to build the final vector, taking the half
3941 // containing the element from Y from the intermediate, and the other half
3942 // from X.
3943 if (NumHi == 3) {
3944 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003945 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003946 std::swap(V1, V2);
3947 }
3948
3949 // Find the element from V2.
3950 unsigned HiIndex;
3951 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003952 int Val = PermMask[HiIndex];
3953 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003954 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003955 if (Val >= 4)
3956 break;
3957 }
3958
Nate Begeman9008ca62009-04-27 18:41:29 +00003959 Mask1[0] = PermMask[HiIndex];
3960 Mask1[1] = -1;
3961 Mask1[2] = PermMask[HiIndex^1];
3962 Mask1[3] = -1;
3963 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003964
3965 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003966 Mask1[0] = PermMask[0];
3967 Mask1[1] = PermMask[1];
3968 Mask1[2] = HiIndex & 1 ? 6 : 4;
3969 Mask1[3] = HiIndex & 1 ? 4 : 6;
3970 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003971 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003972 Mask1[0] = HiIndex & 1 ? 2 : 0;
3973 Mask1[1] = HiIndex & 1 ? 0 : 2;
3974 Mask1[2] = PermMask[2];
3975 Mask1[3] = PermMask[3];
3976 if (Mask1[2] >= 0)
3977 Mask1[2] += 4;
3978 if (Mask1[3] >= 0)
3979 Mask1[3] += 4;
3980 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003981 }
Evan Chengace3c172008-07-22 21:13:36 +00003982 }
3983
3984 // Break it into (shuffle shuffle_hi, shuffle_lo).
3985 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00003986 SmallVector<int,8> LoMask(4U, -1);
3987 SmallVector<int,8> HiMask(4U, -1);
3988
3989 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00003990 unsigned MaskIdx = 0;
3991 unsigned LoIdx = 0;
3992 unsigned HiIdx = 2;
3993 for (unsigned i = 0; i != 4; ++i) {
3994 if (i == 2) {
3995 MaskPtr = &HiMask;
3996 MaskIdx = 1;
3997 LoIdx = 0;
3998 HiIdx = 2;
3999 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004000 int Idx = PermMask[i];
4001 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004002 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004003 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004004 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004005 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004006 LoIdx++;
4007 } else {
4008 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004009 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004010 HiIdx++;
4011 }
4012 }
4013
Nate Begeman9008ca62009-04-27 18:41:29 +00004014 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4015 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4016 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004017 for (unsigned i = 0; i != 4; ++i) {
4018 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004019 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004020 } else {
4021 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004022 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004023 }
4024 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004025 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004026}
4027
Dan Gohman475871a2008-07-27 21:46:04 +00004028SDValue
4029X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004030 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004031 SDValue V1 = Op.getOperand(0);
4032 SDValue V2 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004033 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004034 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004035 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004036 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004037 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4038 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004039 bool V1IsSplat = false;
4040 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004041
Nate Begeman9008ca62009-04-27 18:41:29 +00004042 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004043 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004044
Nate Begeman9008ca62009-04-27 18:41:29 +00004045 // Promote splats to v4f32.
4046 if (SVOp->isSplat()) {
4047 if (isMMX || NumElems < 4)
4048 return Op;
4049 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004050 }
4051
Evan Cheng7a831ce2007-12-15 03:00:47 +00004052 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4053 // do it!
4054 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004055 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004056 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004057 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004058 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng7a831ce2007-12-15 03:00:47 +00004059 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4060 // FIXME: Figure out a cleaner way to do this.
4061 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004062 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004063 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004064 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004065 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4066 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4067 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004068 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004069 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004070 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4071 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004072 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004073 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004074 }
4075 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004076
4077 if (X86::isPSHUFDMask(SVOp))
4078 return Op;
4079
Evan Chengf26ffe92008-05-29 08:22:04 +00004080 // Check if this can be converted into a logical shift.
4081 bool isLeft = false;
4082 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004083 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004084 bool isShift = getSubtarget()->hasSSE2() &&
4085 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004086 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004087 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004088 // v_set0 + movlhps or movhlps, etc.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004089 MVT EVT = VT.getVectorElementType();
4090 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004091 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004092 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004093
4094 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004095 if (V1IsUndef)
4096 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004097 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004098 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004099 if (!isMMX)
4100 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004101 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004102
4103 // FIXME: fold these into legal mask.
4104 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4105 X86::isMOVSLDUPMask(SVOp) ||
4106 X86::isMOVHLPSMask(SVOp) ||
4107 X86::isMOVHPMask(SVOp) ||
4108 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004109 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004110
Nate Begeman9008ca62009-04-27 18:41:29 +00004111 if (ShouldXformToMOVHLPS(SVOp) ||
4112 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4113 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004114
Evan Chengf26ffe92008-05-29 08:22:04 +00004115 if (isShift) {
4116 // No better options. Use a vshl / vsrl.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004117 MVT EVT = VT.getVectorElementType();
4118 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004119 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004120 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004121
Evan Cheng9eca5e82006-10-25 21:49:50 +00004122 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004123 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4124 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004125 V1IsSplat = isSplatVector(V1.getNode());
4126 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004127
Chris Lattner8a594482007-11-25 00:24:49 +00004128 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004129 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004130 Op = CommuteVectorShuffle(SVOp, DAG);
4131 SVOp = cast<ShuffleVectorSDNode>(Op);
4132 V1 = SVOp->getOperand(0);
4133 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004134 std::swap(V1IsSplat, V2IsSplat);
4135 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004136 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004137 }
4138
Nate Begeman9008ca62009-04-27 18:41:29 +00004139 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4140 // Shuffling low element of v1 into undef, just return v1.
4141 if (V2IsUndef)
4142 return V1;
4143 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4144 // the instruction selector will not match, so get a canonical MOVL with
4145 // swapped operands to undo the commute.
4146 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004147 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004148
Nate Begeman9008ca62009-04-27 18:41:29 +00004149 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4150 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4151 X86::isUNPCKLMask(SVOp) ||
4152 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004153 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004154
Evan Cheng9bbbb982006-10-25 20:48:19 +00004155 if (V2IsSplat) {
4156 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004157 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004158 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004159 SDValue NewMask = NormalizeMask(SVOp, DAG);
4160 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4161 if (NSVOp != SVOp) {
4162 if (X86::isUNPCKLMask(NSVOp, true)) {
4163 return NewMask;
4164 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4165 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004166 }
4167 }
4168 }
4169
Evan Cheng9eca5e82006-10-25 21:49:50 +00004170 if (Commuted) {
4171 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004172 // FIXME: this seems wrong.
4173 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4174 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4175 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4176 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4177 X86::isUNPCKLMask(NewSVOp) ||
4178 X86::isUNPCKHMask(NewSVOp))
4179 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004180 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004181
Nate Begemanb9a47b82009-02-23 08:49:38 +00004182 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004183
4184 // Normalize the node to match x86 shuffle ops if needed
4185 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4186 return CommuteVectorShuffle(SVOp, DAG);
4187
4188 // Check for legal shuffle and return?
4189 SmallVector<int, 16> PermMask;
4190 SVOp->getMask(PermMask);
4191 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004192 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004193
Evan Cheng14b32e12007-12-11 01:46:18 +00004194 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4195 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004196 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004197 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004198 return NewOp;
4199 }
4200
Nate Begemanb9a47b82009-02-23 08:49:38 +00004201 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004202 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004203 if (NewOp.getNode())
4204 return NewOp;
4205 }
4206
Evan Chengace3c172008-07-22 21:13:36 +00004207 // Handle all 4 wide cases with a number of shuffles except for MMX.
4208 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004209 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004210
Dan Gohman475871a2008-07-27 21:46:04 +00004211 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004212}
4213
Dan Gohman475871a2008-07-27 21:46:04 +00004214SDValue
4215X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004216 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004217 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004218 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004219 if (VT.getSizeInBits() == 8) {
Dale Johannesenace16102009-02-03 19:33:06 +00004220 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004221 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004222 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004223 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004224 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004225 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004226 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4227 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4228 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004229 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4230 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4231 DAG.getNode(ISD::BIT_CONVERT, dl,
4232 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004233 Op.getOperand(0)),
4234 Op.getOperand(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004235 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004236 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004237 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004238 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004239 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng62a3f152008-03-24 21:52:23 +00004240 } else if (VT == MVT::f32) {
4241 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4242 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004243 // result has a single use which is a store or a bitcast to i32. And in
4244 // the case of a store, it's not worth it if the index is a constant 0,
4245 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004246 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004247 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004248 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004249 if ((User->getOpcode() != ISD::STORE ||
4250 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4251 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004252 (User->getOpcode() != ISD::BIT_CONVERT ||
4253 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004254 return SDValue();
Dale Johannesenace16102009-02-03 19:33:06 +00004255 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004256 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004257 Op.getOperand(0)),
4258 Op.getOperand(1));
4259 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004260 } else if (VT == MVT::i32) {
4261 // ExtractPS works with constant index.
4262 if (isa<ConstantSDNode>(Op.getOperand(1)))
4263 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004264 }
Dan Gohman475871a2008-07-27 21:46:04 +00004265 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004266}
4267
4268
Dan Gohman475871a2008-07-27 21:46:04 +00004269SDValue
4270X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004271 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004272 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004273
Evan Cheng62a3f152008-03-24 21:52:23 +00004274 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004275 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004276 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004277 return Res;
4278 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004279
Duncan Sands83ec4b62008-06-06 12:08:01 +00004280 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004281 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004282 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004283 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004284 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004285 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004286 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004287 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4288 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004289 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004290 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004291 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004292 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004293 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004294 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004295 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004296 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004297 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004298 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004299 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004300 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004301 if (Idx == 0)
4302 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004303
Evan Cheng0db9fe62006-04-25 20:13:52 +00004304 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004305 int Mask[4] = { Idx, -1, -1, -1 };
4306 MVT VVT = Op.getOperand(0).getValueType();
4307 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4308 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004309 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004310 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004311 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004312 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4313 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4314 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004315 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004316 if (Idx == 0)
4317 return Op;
4318
4319 // UNPCKHPD the element to the lowest double word, then movsd.
4320 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4321 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004322 int Mask[2] = { 1, -1 };
4323 MVT VVT = Op.getOperand(0).getValueType();
4324 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4325 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004326 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004327 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004328 }
4329
Dan Gohman475871a2008-07-27 21:46:04 +00004330 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004331}
4332
Dan Gohman475871a2008-07-27 21:46:04 +00004333SDValue
4334X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands83ec4b62008-06-06 12:08:01 +00004335 MVT VT = Op.getValueType();
4336 MVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004337 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004338
Dan Gohman475871a2008-07-27 21:46:04 +00004339 SDValue N0 = Op.getOperand(0);
4340 SDValue N1 = Op.getOperand(1);
4341 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004342
Dan Gohmanef521f12008-08-14 22:53:18 +00004343 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4344 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004345 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004346 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004347 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4348 // argument.
4349 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004350 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004351 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004352 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004353 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanc0573b12008-08-14 22:43:26 +00004354 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004355 // Bits [7:6] of the constant are the source select. This will always be
4356 // zero here. The DAG Combiner may combine an extract_elt index into these
4357 // bits. For example (insert (extract, 3), 2) could be matched by putting
4358 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004359 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004360 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004361 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004362 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004363 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Dale Johannesenace16102009-02-03 19:33:06 +00004364 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004365 } else if (EVT == MVT::i32) {
4366 // InsertPS works with constant index.
4367 if (isa<ConstantSDNode>(N2))
4368 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004369 }
Dan Gohman475871a2008-07-27 21:46:04 +00004370 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004371}
4372
Dan Gohman475871a2008-07-27 21:46:04 +00004373SDValue
4374X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004375 MVT VT = Op.getValueType();
4376 MVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004377
4378 if (Subtarget->hasSSE41())
4379 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4380
Evan Cheng794405e2007-12-12 07:55:34 +00004381 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004382 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004383
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004384 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004385 SDValue N0 = Op.getOperand(0);
4386 SDValue N1 = Op.getOperand(1);
4387 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004388
Eli Friedman30e71eb2009-06-06 06:32:50 +00004389 if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004390 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4391 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004392 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004393 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004394 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004395 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004396 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004397 }
Dan Gohman475871a2008-07-27 21:46:04 +00004398 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004399}
4400
Dan Gohman475871a2008-07-27 21:46:04 +00004401SDValue
4402X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004403 DebugLoc dl = Op.getDebugLoc();
Evan Cheng52672b82008-07-22 18:39:19 +00004404 if (Op.getValueType() == MVT::v2f32)
Dale Johannesenace16102009-02-03 19:33:06 +00004405 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4406 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4407 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004408 Op.getOperand(0))));
4409
Dale Johannesenace16102009-02-03 19:33:06 +00004410 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004411 MVT VT = MVT::v2i32;
4412 switch (Op.getValueType().getSimpleVT()) {
Evan Chengefec7512008-02-18 23:04:32 +00004413 default: break;
4414 case MVT::v16i8:
4415 case MVT::v8i16:
4416 VT = MVT::v4i32;
4417 break;
4418 }
Dale Johannesenace16102009-02-03 19:33:06 +00004419 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4420 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004421}
4422
Bill Wendling056292f2008-09-16 21:48:12 +00004423// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4424// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4425// one of the above mentioned nodes. It has to be wrapped because otherwise
4426// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4427// be used to form addressing mode. These wrapped nodes will be selected
4428// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004429SDValue
4430X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004431 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Chris Lattner41621a22009-06-26 19:22:52 +00004432
4433 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4434 // global base reg.
4435 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004436 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004437
4438 if (Subtarget->is64Bit() &&
4439 getTargetMachine().getCodeModel() == CodeModel::Small) {
4440 WrapperKind = X86ISD::WrapperRIP;
4441 } else if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner41621a22009-06-26 19:22:52 +00004442 if (Subtarget->isPICStyleStub())
4443 OpFlag = X86II::MO_PIC_BASE_OFFSET;
4444 else if (Subtarget->isPICStyleGOT())
4445 OpFlag = X86II::MO_GOTOFF;
4446 }
4447
Evan Cheng1606e8e2009-03-13 07:51:59 +00004448 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004449 CP->getAlignment(),
4450 CP->getOffset(), OpFlag);
4451 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004452 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004453 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004454 if (OpFlag) {
4455 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004456 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004457 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004458 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004459 }
4460
4461 return Result;
4462}
4463
Chris Lattner18c59872009-06-27 04:16:01 +00004464SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4465 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4466
4467 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4468 // global base reg.
4469 unsigned char OpFlag = 0;
4470 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004471
4472 if (Subtarget->is64Bit()) {
4473 WrapperKind = X86ISD::WrapperRIP;
4474 } else if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner18c59872009-06-27 04:16:01 +00004475 if (Subtarget->isPICStyleStub())
4476 OpFlag = X86II::MO_PIC_BASE_OFFSET;
4477 else if (Subtarget->isPICStyleGOT())
4478 OpFlag = X86II::MO_GOTOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004479 }
4480
4481 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4482 OpFlag);
4483 DebugLoc DL = JT->getDebugLoc();
4484 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4485
4486 // With PIC, the address is actually $g + Offset.
4487 if (OpFlag) {
4488 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4489 DAG.getNode(X86ISD::GlobalBaseReg,
4490 DebugLoc::getUnknownLoc(), getPointerTy()),
4491 Result);
4492 }
4493
4494 return Result;
4495}
4496
4497SDValue
4498X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4499 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4500
4501 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4502 // global base reg.
4503 unsigned char OpFlag = 0;
4504 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004505 if (Subtarget->is64Bit()) {
4506 WrapperKind = X86ISD::WrapperRIP;
4507 } else if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner18c59872009-06-27 04:16:01 +00004508 if (Subtarget->isPICStyleStub())
4509 OpFlag = X86II::MO_PIC_BASE_OFFSET;
4510 else if (Subtarget->isPICStyleGOT())
4511 OpFlag = X86II::MO_GOTOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004512 }
4513
4514 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
4515
4516 DebugLoc DL = Op.getDebugLoc();
4517 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4518
4519
4520 // With PIC, the address is actually $g + Offset.
4521 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004522 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004523 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4524 DAG.getNode(X86ISD::GlobalBaseReg,
4525 DebugLoc::getUnknownLoc(),
4526 getPointerTy()),
4527 Result);
4528 }
4529
4530 return Result;
4531}
4532
Dan Gohman475871a2008-07-27 21:46:04 +00004533SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004534X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004535 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004536 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004537 bool IsPic = getTargetMachine().getRelocationModel() == Reloc::PIC_;
4538 bool ExtraLoadRequired =
4539 Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false);
4540
4541 // Create the TargetGlobalAddress node, folding in the constant
4542 // offset if it is legal.
4543 SDValue Result;
Dan Gohman44013612008-10-21 03:38:42 +00004544 if (!IsPic && !ExtraLoadRequired && isInt32(Offset)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004545 // A direct static reference to a global.
Dan Gohman6520e202008-10-18 02:06:02 +00004546 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
4547 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004548 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004549 unsigned char OpFlags = 0;
4550
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004551 if (GV->hasDLLImportLinkage())
4552 OpFlags = X86II::MO_DLLIMPORT;
4553 else if (Subtarget->isPICStyleRIPRel() &&
4554 getTargetMachine().getRelocationModel() != Reloc::Static) {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004555 if (ExtraLoadRequired)
4556 OpFlags = X86II::MO_GOTPCREL;
4557 } else if (Subtarget->isPICStyleGOT() &&
4558 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4559 if (ExtraLoadRequired)
4560 OpFlags = X86II::MO_GOT;
4561 else
4562 OpFlags = X86II::MO_GOTOFF;
4563 }
4564
4565 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004566 }
4567
Chris Lattnere4df7562009-07-09 03:15:51 +00004568 if (Subtarget->is64Bit() &&
Chris Lattner18c59872009-06-27 04:16:01 +00004569 getTargetMachine().getCodeModel() == CodeModel::Small)
4570 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4571 else
4572 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004573
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004574 // With PIC, the address is actually $g + Offset.
Chris Lattnere4df7562009-07-09 03:15:51 +00004575 if (IsPic && !Subtarget->is64Bit()) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004576 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4577 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004578 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004579 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004580
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00004581 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4582 // load the value at address GV, not the value of GV itself. This means that
4583 // the GlobalAddress must be in the base or index register of the address, not
4584 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004585 // The same applies for external symbols during PIC codegen
Dan Gohman6520e202008-10-18 02:06:02 +00004586 if (ExtraLoadRequired)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004587 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004588 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004589
Dan Gohman6520e202008-10-18 02:06:02 +00004590 // If there was a non-zero offset that we didn't fold, create an explicit
4591 // addition for it.
4592 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004593 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004594 DAG.getConstant(Offset, getPointerTy()));
4595
Evan Cheng0db9fe62006-04-25 20:13:52 +00004596 return Result;
4597}
4598
Evan Chengda43bcf2008-09-24 00:05:32 +00004599SDValue
4600X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4601 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004602 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004603 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004604}
4605
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004606static SDValue
4607GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004608 SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg,
4609 unsigned char OperandFlags) {
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004610 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4611 DebugLoc dl = GA->getDebugLoc();
4612 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4613 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004614 GA->getOffset(),
4615 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004616 if (InFlag) {
4617 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004618 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004619 } else {
4620 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004621 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004622 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004623 SDValue Flag = Chain.getValue(1);
4624 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004625}
4626
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004627// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004628static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004629LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004630 const MVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004631 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004632 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4633 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004634 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004635 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004636 PtrVT), InFlag);
4637 InFlag = Chain.getValue(1);
4638
Chris Lattnerb903bed2009-06-26 21:20:29 +00004639 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004640}
4641
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004642// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004643static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004644LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004645 const MVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004646 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4647 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004648}
4649
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004650// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4651// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004652static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004653 const MVT PtrVT, TLSModel::Model model,
4654 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004655 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004656 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004657 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4658 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004659 DAG.getRegister(is64Bit? X86::FS : X86::GS,
4660 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004661
4662 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4663 NULL, 0);
4664
Chris Lattnerb903bed2009-06-26 21:20:29 +00004665 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004666 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4667 // initialexec.
4668 unsigned WrapperKind = X86ISD::Wrapper;
4669 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004670 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004671 } else if (is64Bit) {
4672 assert(model == TLSModel::InitialExec);
4673 OperandFlags = X86II::MO_GOTTPOFF;
4674 WrapperKind = X86ISD::WrapperRIP;
4675 } else {
4676 assert(model == TLSModel::InitialExec);
4677 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004678 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004679
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004680 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4681 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004682 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004683 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004684 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004685
Rafael Espindola9a580232009-02-27 13:37:18 +00004686 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004687 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004688 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004689
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004690 // The address of the thread local variable is the add of the thread
4691 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004692 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004693}
4694
Dan Gohman475871a2008-07-27 21:46:04 +00004695SDValue
4696X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004697 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004698 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004699 assert(Subtarget->isTargetELF() &&
4700 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004701 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004702 const GlobalValue *GV = GA->getGlobal();
4703
4704 // If GV is an alias then use the aliasee for determining
4705 // thread-localness.
4706 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4707 GV = GA->resolveAliasedGlobal(false);
4708
4709 TLSModel::Model model = getTLSModel(GV,
4710 getTargetMachine().getRelocationModel());
4711
4712 switch (model) {
4713 case TLSModel::GeneralDynamic:
4714 case TLSModel::LocalDynamic: // not implemented
4715 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004716 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004717 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4718
4719 case TLSModel::InitialExec:
4720 case TLSModel::LocalExec:
4721 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4722 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004723 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004724
Chris Lattner5867de12009-04-01 22:14:45 +00004725 assert(0 && "Unreachable");
4726 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004727}
4728
Evan Cheng0db9fe62006-04-25 20:13:52 +00004729
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004730/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004731/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004732SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004733 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00004734 MVT VT = Op.getValueType();
4735 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004736 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004737 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004738 SDValue ShOpLo = Op.getOperand(0);
4739 SDValue ShOpHi = Op.getOperand(1);
4740 SDValue ShAmt = Op.getOperand(2);
4741 SDValue Tmp1 = isSRA ?
Scott Michelfdc40a02009-02-17 22:15:04 +00004742 DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Dale Johannesenace16102009-02-03 19:33:06 +00004743 DAG.getConstant(VTBits - 1, MVT::i8)) :
Dan Gohman4c1fa612008-03-03 22:22:09 +00004744 DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004745
Dan Gohman475871a2008-07-27 21:46:04 +00004746 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004747 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004748 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4749 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004750 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004751 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4752 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004753 }
Evan Chenge3413162006-01-09 18:33:28 +00004754
Dale Johannesenace16102009-02-03 19:33:06 +00004755 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Dan Gohman4c1fa612008-03-03 22:22:09 +00004756 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004757 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004758 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004759
Dan Gohman475871a2008-07-27 21:46:04 +00004760 SDValue Hi, Lo;
4761 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4762 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4763 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004764
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004765 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004766 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4767 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004768 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004769 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4770 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004771 }
4772
Dan Gohman475871a2008-07-27 21:46:04 +00004773 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004774 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004775}
Evan Chenga3195e82006-01-12 22:54:21 +00004776
Dan Gohman475871a2008-07-27 21:46:04 +00004777SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004778 MVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004779
4780 if (SrcVT.isVector()) {
4781 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
4782 return Op;
4783 }
4784 return SDValue();
4785 }
4786
Duncan Sands8e4eb092008-06-08 20:54:56 +00004787 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004788 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004789
Eli Friedman36df4992009-05-27 00:47:34 +00004790 // These are really Legal; return the operand so the caller accepts it as
4791 // Legal.
Chris Lattnerb09916b2008-02-27 05:57:41 +00004792 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004793 return Op;
4794 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
4795 Subtarget->is64Bit()) {
4796 return Op;
4797 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004798
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004799 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004800 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004801 MachineFunction &MF = DAG.getMachineFunction();
4802 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004803 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004804 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004805 StackSlot,
4806 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004807 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4808}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004809
Eli Friedman948e95a2009-05-23 09:59:16 +00004810SDValue X86TargetLowering::BuildFILD(SDValue Op, MVT SrcVT, SDValue Chain,
4811 SDValue StackSlot,
4812 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004813 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004814 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004815 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004816 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004817 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004818 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4819 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004820 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004821 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004822 Ops.push_back(Chain);
4823 Ops.push_back(StackSlot);
4824 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004825 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004826 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004827
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004828 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004829 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004830 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004831
4832 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4833 // shouldn't be necessary except that RFP cannot be live across
4834 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004835 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004836 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004837 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00004838 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004839 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004840 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004841 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004842 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004843 Ops.push_back(DAG.getValueType(Op.getValueType()));
4844 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004845 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4846 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004847 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004848 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004849
Evan Cheng0db9fe62006-04-25 20:13:52 +00004850 return Result;
4851}
4852
Bill Wendling8b8a6362009-01-17 03:56:04 +00004853// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4854SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4855 // This algorithm is not obvious. Here it is in C code, more or less:
4856 /*
4857 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4858 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4859 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004860
Bill Wendling8b8a6362009-01-17 03:56:04 +00004861 // Copy ints to xmm registers.
4862 __m128i xh = _mm_cvtsi32_si128( hi );
4863 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004864
Bill Wendling8b8a6362009-01-17 03:56:04 +00004865 // Combine into low half of a single xmm register.
4866 __m128i x = _mm_unpacklo_epi32( xh, xl );
4867 __m128d d;
4868 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004869
Bill Wendling8b8a6362009-01-17 03:56:04 +00004870 // Merge in appropriate exponents to give the integer bits the right
4871 // magnitude.
4872 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004873
Bill Wendling8b8a6362009-01-17 03:56:04 +00004874 // Subtract away the biases to deal with the IEEE-754 double precision
4875 // implicit 1.
4876 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004877
Bill Wendling8b8a6362009-01-17 03:56:04 +00004878 // All conversions up to here are exact. The correctly rounded result is
4879 // calculated using the current rounding mode using the following
4880 // horizontal add.
4881 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4882 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4883 // store doesn't really need to be here (except
4884 // maybe to zero the other double)
4885 return sd;
4886 }
4887 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004888
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004889 DebugLoc dl = Op.getDebugLoc();
Dale Johannesenace16102009-02-03 19:33:06 +00004890
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004891 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004892 std::vector<Constant*> CV0;
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004893 CV0.push_back(ConstantInt::get(APInt(32, 0x45300000)));
4894 CV0.push_back(ConstantInt::get(APInt(32, 0x43300000)));
4895 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4896 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4897 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004898 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004899
Bill Wendling8b8a6362009-01-17 03:56:04 +00004900 std::vector<Constant*> CV1;
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004901 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL))));
4902 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL))));
4903 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004904 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004905
Dale Johannesenace16102009-02-03 19:33:06 +00004906 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4907 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004908 Op.getOperand(0),
4909 DAG.getIntPtrConstant(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004910 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4911 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004912 Op.getOperand(0),
4913 DAG.getIntPtrConstant(0)));
Nate Begeman9008ca62009-04-27 18:41:29 +00004914 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
Dale Johannesenace16102009-02-03 19:33:06 +00004915 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004916 PseudoSourceValue::getConstantPool(), 0,
4917 false, 16);
Nate Begeman9008ca62009-04-27 18:41:29 +00004918 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Dale Johannesenace16102009-02-03 19:33:06 +00004919 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4920 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004921 PseudoSourceValue::getConstantPool(), 0,
4922 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004923 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004924
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004925 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004926 int ShufMask[2] = { 1, -1 };
4927 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4928 DAG.getUNDEF(MVT::v2f64), ShufMask);
Dale Johannesenace16102009-02-03 19:33:06 +00004929 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4930 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004931 DAG.getIntPtrConstant(0));
4932}
4933
Bill Wendling8b8a6362009-01-17 03:56:04 +00004934// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4935SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004936 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004937 // FP constant to bias correct the final result.
4938 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
4939 MVT::f64);
4940
4941 // Load the 32-bit value into an XMM register.
Dale Johannesenace16102009-02-03 19:33:06 +00004942 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4943 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004944 Op.getOperand(0),
4945 DAG.getIntPtrConstant(0)));
4946
Dale Johannesenace16102009-02-03 19:33:06 +00004947 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4948 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004949 DAG.getIntPtrConstant(0));
4950
4951 // Or the load with the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004952 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4953 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4954 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004955 MVT::v2f64, Load)),
Dale Johannesenace16102009-02-03 19:33:06 +00004956 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4957 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004958 MVT::v2f64, Bias)));
Dale Johannesenace16102009-02-03 19:33:06 +00004959 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4960 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004961 DAG.getIntPtrConstant(0));
4962
4963 // Subtract the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004964 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004965
4966 // Handle final rounding.
Bill Wendling030939c2009-01-17 07:40:19 +00004967 MVT DestVT = Op.getValueType();
4968
4969 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004970 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00004971 DAG.getIntPtrConstant(0));
4972 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004973 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00004974 }
4975
4976 // Handle final rounding.
4977 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00004978}
4979
4980SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00004981 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004982 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004983
Evan Chenga06ec9e2009-01-19 08:08:22 +00004984 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
4985 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
4986 // the optimization here.
4987 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00004988 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00004989
4990 MVT SrcVT = N0.getValueType();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004991 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00004992 // We only handle SSE2 f64 target here; caller can expand the rest.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004993 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00004994 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00004995
Bill Wendling8b8a6362009-01-17 03:56:04 +00004996 return LowerUINT_TO_FP_i64(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00004997 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00004998 return LowerUINT_TO_FP_i32(Op, DAG);
4999 }
5000
Eli Friedman948e95a2009-05-23 09:59:16 +00005001 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
5002
5003 // Make a 64-bit buffer, and use it to build an FILD.
5004 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
5005 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5006 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5007 getPointerTy(), StackSlot, WordOff);
5008 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5009 StackSlot, NULL, 0);
5010 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5011 OffsetSlot, NULL, 0);
5012 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005013}
5014
Dan Gohman475871a2008-07-27 21:46:04 +00005015std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005016FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005017 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005018
5019 MVT DstTy = Op.getValueType();
5020
5021 if (!IsSigned) {
5022 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5023 DstTy = MVT::i64;
5024 }
5025
5026 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5027 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005028 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005029
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005030 // These are really Legal.
Eli Friedman948e95a2009-05-23 09:59:16 +00005031 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005032 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005033 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005034 if (Subtarget->is64Bit() &&
Eli Friedman948e95a2009-05-23 09:59:16 +00005035 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005036 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005037 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005038
Evan Cheng87c89352007-10-15 20:11:21 +00005039 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5040 // stack slot.
5041 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005042 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005043 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005044 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eli Friedman948e95a2009-05-23 09:59:16 +00005045
Evan Cheng0db9fe62006-04-25 20:13:52 +00005046 unsigned Opc;
Eli Friedman948e95a2009-05-23 09:59:16 +00005047 switch (DstTy.getSimpleVT()) {
Chris Lattner27a6c732007-11-24 07:07:01 +00005048 default: assert(0 && "Invalid FP_TO_SINT to lower!");
5049 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5050 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5051 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005052 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005053
Dan Gohman475871a2008-07-27 21:46:04 +00005054 SDValue Chain = DAG.getEntryNode();
5055 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005056 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Eli Friedman948e95a2009-05-23 09:59:16 +00005057 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005058 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005059 PseudoSourceValue::getFixedStack(SSFI), 0);
Dale Johannesen849f2142007-07-03 00:53:03 +00005060 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005061 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005062 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5063 };
Dale Johannesenace16102009-02-03 19:33:06 +00005064 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005065 Chain = Value.getValue(1);
5066 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5067 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5068 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005069
Evan Cheng0db9fe62006-04-25 20:13:52 +00005070 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005071 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesenace16102009-02-03 19:33:06 +00005072 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005073
Chris Lattner27a6c732007-11-24 07:07:01 +00005074 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005075}
5076
Dan Gohman475871a2008-07-27 21:46:04 +00005077SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005078 if (Op.getValueType().isVector()) {
5079 if (Op.getValueType() == MVT::v2i32 &&
5080 Op.getOperand(0).getValueType() == MVT::v2f64) {
5081 return Op;
5082 }
5083 return SDValue();
5084 }
5085
Eli Friedman948e95a2009-05-23 09:59:16 +00005086 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005087 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005088 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5089 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005090
Chris Lattner27a6c732007-11-24 07:07:01 +00005091 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005092 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005093 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005094}
5095
Eli Friedman948e95a2009-05-23 09:59:16 +00005096SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5097 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5098 SDValue FIST = Vals.first, StackSlot = Vals.second;
5099 assert(FIST.getNode() && "Unexpected failure");
5100
5101 // Load the result.
5102 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5103 FIST, StackSlot, NULL, 0);
5104}
5105
Dan Gohman475871a2008-07-27 21:46:04 +00005106SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005107 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005108 MVT VT = Op.getValueType();
5109 MVT EltVT = VT;
5110 if (VT.isVector())
5111 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005112 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005113 if (EltVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005114 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005115 CV.push_back(C);
5116 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005117 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005118 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005119 CV.push_back(C);
5120 CV.push_back(C);
5121 CV.push_back(C);
5122 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005123 }
Dan Gohmand3006222007-07-27 17:16:43 +00005124 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005125 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005126 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005127 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005128 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005129 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005130}
5131
Dan Gohman475871a2008-07-27 21:46:04 +00005132SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005133 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005134 MVT VT = Op.getValueType();
5135 MVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00005136 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005137 if (VT.isVector()) {
5138 EltVT = VT.getVectorElementType();
5139 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00005140 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005141 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005142 if (EltVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005143 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005144 CV.push_back(C);
5145 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005146 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005147 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005148 CV.push_back(C);
5149 CV.push_back(C);
5150 CV.push_back(C);
5151 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005152 }
Dan Gohmand3006222007-07-27 17:16:43 +00005153 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005154 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005155 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005156 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005157 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005158 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005159 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5160 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michelfdc40a02009-02-17 22:15:04 +00005161 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005162 Op.getOperand(0)),
5163 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005164 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005165 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005166 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005167}
5168
Dan Gohman475871a2008-07-27 21:46:04 +00005169SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
5170 SDValue Op0 = Op.getOperand(0);
5171 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005172 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005173 MVT VT = Op.getValueType();
5174 MVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005175
5176 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005177 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005178 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005179 SrcVT = VT;
5180 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005181 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005182 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005183 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005184 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005185 }
5186
5187 // At this point the operands and the result should have the same
5188 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005189
Evan Cheng68c47cb2007-01-05 07:55:56 +00005190 // First get the sign bit of second operand.
5191 std::vector<Constant*> CV;
5192 if (SrcVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005193 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
5194 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005195 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005196 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
5197 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5198 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5199 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005200 }
Dan Gohmand3006222007-07-27 17:16:43 +00005201 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005202 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005203 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005204 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005205 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005206 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005207
5208 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005209 if (SrcVT.bitsGT(VT)) {
Evan Cheng68c47cb2007-01-05 07:55:56 +00005210 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesenace16102009-02-03 19:33:06 +00005211 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5212 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Evan Cheng68c47cb2007-01-05 07:55:56 +00005213 DAG.getConstant(32, MVT::i32));
Dale Johannesenace16102009-02-03 19:33:06 +00005214 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5215 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005216 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005217 }
5218
Evan Cheng73d6cf12007-01-05 21:37:56 +00005219 // Clear first operand sign bit.
5220 CV.clear();
5221 if (VT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005222 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
5223 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005224 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005225 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
5226 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5227 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5228 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005229 }
Dan Gohmand3006222007-07-27 17:16:43 +00005230 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005231 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005232 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005233 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005234 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005235 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005236
5237 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005238 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005239}
5240
Dan Gohman076aee32009-03-04 19:44:21 +00005241/// Emit nodes that will be selected as "test Op0,Op0", or something
5242/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005243SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5244 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005245 DebugLoc dl = Op.getDebugLoc();
5246
Dan Gohman31125812009-03-07 01:58:32 +00005247 // CF and OF aren't always set the way we want. Determine which
5248 // of these we need.
5249 bool NeedCF = false;
5250 bool NeedOF = false;
5251 switch (X86CC) {
5252 case X86::COND_A: case X86::COND_AE:
5253 case X86::COND_B: case X86::COND_BE:
5254 NeedCF = true;
5255 break;
5256 case X86::COND_G: case X86::COND_GE:
5257 case X86::COND_L: case X86::COND_LE:
5258 case X86::COND_O: case X86::COND_NO:
5259 NeedOF = true;
5260 break;
5261 default: break;
5262 }
5263
Dan Gohman076aee32009-03-04 19:44:21 +00005264 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005265 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5266 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5267 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005268 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005269 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005270 switch (Op.getNode()->getOpcode()) {
5271 case ISD::ADD:
5272 // Due to an isel shortcoming, be conservative if this add is likely to
5273 // be selected as part of a load-modify-store instruction. When the root
5274 // node in a match is a store, isel doesn't know how to remap non-chain
5275 // non-flag uses of other nodes in the match, such as the ADD in this
5276 // case. This leads to the ADD being left around and reselected, with
5277 // the result being two adds in the output.
5278 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5279 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5280 if (UI->getOpcode() == ISD::STORE)
5281 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005282 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005283 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5284 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005285 if (C->getAPIntValue() == 1) {
5286 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005287 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005288 break;
5289 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005290 // An add of negative one (subtract of one) will be selected as a DEC.
5291 if (C->getAPIntValue().isAllOnesValue()) {
5292 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005293 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005294 break;
5295 }
5296 }
Dan Gohman076aee32009-03-04 19:44:21 +00005297 // Otherwise use a regular EFLAGS-setting add.
5298 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005299 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005300 break;
5301 case ISD::SUB:
5302 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5303 // likely to be selected as part of a load-modify-store instruction.
5304 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5305 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5306 if (UI->getOpcode() == ISD::STORE)
5307 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005308 // Otherwise use a regular EFLAGS-setting sub.
5309 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005310 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005311 break;
5312 case X86ISD::ADD:
5313 case X86ISD::SUB:
5314 case X86ISD::INC:
5315 case X86ISD::DEC:
5316 return SDValue(Op.getNode(), 1);
5317 default:
5318 default_case:
5319 break;
5320 }
5321 if (Opcode != 0) {
Dan Gohmanfc166572009-04-09 23:54:40 +00005322 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005323 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005324 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005325 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005326 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005327 DAG.ReplaceAllUsesWith(Op, New);
5328 return SDValue(New.getNode(), 1);
5329 }
5330 }
5331
5332 // Otherwise just emit a CMP with 0, which is the TEST pattern.
5333 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
5334 DAG.getConstant(0, Op.getValueType()));
5335}
5336
5337/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5338/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005339SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5340 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005341 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5342 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005343 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005344
5345 DebugLoc dl = Op0.getDebugLoc();
5346 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5347}
5348
Dan Gohman475871a2008-07-27 21:46:04 +00005349SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00005350 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005351 SDValue Op0 = Op.getOperand(0);
5352 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005353 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005354 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005355
Dan Gohmane5af2d32009-01-29 01:59:02 +00005356 // Lower (X & (1 << N)) == 0 to BT(X, N).
5357 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5358 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005359 if (Op0.getOpcode() == ISD::AND &&
5360 Op0.hasOneUse() &&
5361 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005362 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005363 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005364 SDValue LHS, RHS;
5365 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5366 if (ConstantSDNode *Op010C =
5367 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5368 if (Op010C->getZExtValue() == 1) {
5369 LHS = Op0.getOperand(0);
5370 RHS = Op0.getOperand(1).getOperand(1);
5371 }
5372 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5373 if (ConstantSDNode *Op000C =
5374 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5375 if (Op000C->getZExtValue() == 1) {
5376 LHS = Op0.getOperand(1);
5377 RHS = Op0.getOperand(0).getOperand(1);
5378 }
5379 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5380 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5381 SDValue AndLHS = Op0.getOperand(0);
5382 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5383 LHS = AndLHS.getOperand(0);
5384 RHS = AndLHS.getOperand(1);
5385 }
5386 }
Evan Cheng0488db92007-09-25 01:57:46 +00005387
Dan Gohmane5af2d32009-01-29 01:59:02 +00005388 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005389 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5390 // instruction. Since the shift amount is in-range-or-undefined, we know
5391 // that doing a bittest on the i16 value is ok. We extend to i32 because
5392 // the encoding for the i16 version is larger than the i32 version.
5393 if (LHS.getValueType() == MVT::i8)
Dale Johannesenace16102009-02-03 19:33:06 +00005394 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005395
5396 // If the operand types disagree, extend the shift amount to match. Since
5397 // BT ignores high bits (like shifts) we can use anyextend.
5398 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005399 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005400
Dale Johannesenace16102009-02-03 19:33:06 +00005401 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005402 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesenace16102009-02-03 19:33:06 +00005403 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnere55484e2008-12-25 05:34:37 +00005404 DAG.getConstant(Cond, MVT::i8), BT);
5405 }
5406 }
5407
5408 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5409 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005410
Dan Gohman31125812009-03-07 01:58:32 +00005411 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Dale Johannesenace16102009-02-03 19:33:06 +00005412 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner43287082008-12-24 00:11:37 +00005413 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005414}
5415
Dan Gohman475871a2008-07-27 21:46:04 +00005416SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5417 SDValue Cond;
5418 SDValue Op0 = Op.getOperand(0);
5419 SDValue Op1 = Op.getOperand(1);
5420 SDValue CC = Op.getOperand(2);
Nate Begeman30a0de92008-07-17 16:51:19 +00005421 MVT VT = Op.getValueType();
5422 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5423 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005424 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005425
5426 if (isFP) {
5427 unsigned SSECC = 8;
Evan Chenge9d50352008-08-05 22:19:15 +00005428 MVT VT0 = Op0.getValueType();
5429 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5430 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005431 bool Swap = false;
5432
5433 switch (SetCCOpcode) {
5434 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005435 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005436 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005437 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005438 case ISD::SETGT: Swap = true; // Fallthrough
5439 case ISD::SETLT:
5440 case ISD::SETOLT: SSECC = 1; break;
5441 case ISD::SETOGE:
5442 case ISD::SETGE: Swap = true; // Fallthrough
5443 case ISD::SETLE:
5444 case ISD::SETOLE: SSECC = 2; break;
5445 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005446 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005447 case ISD::SETNE: SSECC = 4; break;
5448 case ISD::SETULE: Swap = true;
5449 case ISD::SETUGE: SSECC = 5; break;
5450 case ISD::SETULT: Swap = true;
5451 case ISD::SETUGT: SSECC = 6; break;
5452 case ISD::SETO: SSECC = 7; break;
5453 }
5454 if (Swap)
5455 std::swap(Op0, Op1);
5456
Nate Begemanfb8ead02008-07-25 19:05:58 +00005457 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005458 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005459 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005460 SDValue UNORD, EQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005461 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5462 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5463 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005464 }
5465 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005466 SDValue ORD, NEQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005467 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5468 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5469 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005470 }
5471 assert(0 && "Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005472 }
5473 // Handle all other FP comparisons here.
Dale Johannesenace16102009-02-03 19:33:06 +00005474 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005475 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005476
Nate Begeman30a0de92008-07-17 16:51:19 +00005477 // We are handling one of the integer comparisons here. Since SSE only has
5478 // GT and EQ comparisons for integer, swapping operands and multiple
5479 // operations may be required for some comparisons.
5480 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5481 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005482
Nate Begeman30a0de92008-07-17 16:51:19 +00005483 switch (VT.getSimpleVT()) {
5484 default: break;
5485 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5486 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5487 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5488 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5489 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005490
Nate Begeman30a0de92008-07-17 16:51:19 +00005491 switch (SetCCOpcode) {
5492 default: break;
5493 case ISD::SETNE: Invert = true;
5494 case ISD::SETEQ: Opc = EQOpc; break;
5495 case ISD::SETLT: Swap = true;
5496 case ISD::SETGT: Opc = GTOpc; break;
5497 case ISD::SETGE: Swap = true;
5498 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5499 case ISD::SETULT: Swap = true;
5500 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5501 case ISD::SETUGE: Swap = true;
5502 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5503 }
5504 if (Swap)
5505 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005506
Nate Begeman30a0de92008-07-17 16:51:19 +00005507 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5508 // bits of the inputs before performing those operations.
5509 if (FlipSigns) {
5510 MVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005511 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5512 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005513 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005514 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5515 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005516 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5517 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005518 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005519
Dale Johannesenace16102009-02-03 19:33:06 +00005520 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005521
5522 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005523 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005524 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005525
Nate Begeman30a0de92008-07-17 16:51:19 +00005526 return Result;
5527}
Evan Cheng0488db92007-09-25 01:57:46 +00005528
Evan Cheng370e5342008-12-03 08:38:43 +00005529// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005530static bool isX86LogicalCmp(SDValue Op) {
5531 unsigned Opc = Op.getNode()->getOpcode();
5532 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5533 return true;
5534 if (Op.getResNo() == 1 &&
5535 (Opc == X86ISD::ADD ||
5536 Opc == X86ISD::SUB ||
5537 Opc == X86ISD::SMUL ||
5538 Opc == X86ISD::UMUL ||
5539 Opc == X86ISD::INC ||
5540 Opc == X86ISD::DEC))
5541 return true;
5542
5543 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005544}
5545
Dan Gohman475871a2008-07-27 21:46:04 +00005546SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005547 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005548 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005549 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005550 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005551
Evan Cheng734503b2006-09-11 02:19:56 +00005552 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005553 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005554
Evan Cheng3f41d662007-10-08 22:16:29 +00005555 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5556 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005557 if (Cond.getOpcode() == X86ISD::SETCC) {
5558 CC = Cond.getOperand(0);
5559
Dan Gohman475871a2008-07-27 21:46:04 +00005560 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005561 unsigned Opc = Cmp.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005562 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005563
Evan Cheng3f41d662007-10-08 22:16:29 +00005564 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005565 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005566 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005567 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005568
Chris Lattnerd1980a52009-03-12 06:52:53 +00005569 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5570 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005571 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005572 addTest = false;
5573 }
5574 }
5575
5576 if (addTest) {
5577 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005578 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005579 }
5580
Dan Gohmanfc166572009-04-09 23:54:40 +00005581 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005582 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005583 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5584 // condition is true.
5585 Ops.push_back(Op.getOperand(2));
5586 Ops.push_back(Op.getOperand(1));
5587 Ops.push_back(CC);
5588 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005589 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005590}
5591
Evan Cheng370e5342008-12-03 08:38:43 +00005592// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5593// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5594// from the AND / OR.
5595static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5596 Opc = Op.getOpcode();
5597 if (Opc != ISD::OR && Opc != ISD::AND)
5598 return false;
5599 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5600 Op.getOperand(0).hasOneUse() &&
5601 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5602 Op.getOperand(1).hasOneUse());
5603}
5604
Evan Cheng961d6d42009-02-02 08:19:07 +00005605// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5606// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005607static bool isXor1OfSetCC(SDValue Op) {
5608 if (Op.getOpcode() != ISD::XOR)
5609 return false;
5610 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5611 if (N1C && N1C->getAPIntValue() == 1) {
5612 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5613 Op.getOperand(0).hasOneUse();
5614 }
5615 return false;
5616}
5617
Dan Gohman475871a2008-07-27 21:46:04 +00005618SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005619 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005620 SDValue Chain = Op.getOperand(0);
5621 SDValue Cond = Op.getOperand(1);
5622 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005623 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005624 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005625
Evan Cheng0db9fe62006-04-25 20:13:52 +00005626 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005627 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005628#if 0
5629 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005630 else if (Cond.getOpcode() == X86ISD::ADD ||
5631 Cond.getOpcode() == X86ISD::SUB ||
5632 Cond.getOpcode() == X86ISD::SMUL ||
5633 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005634 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005635#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005636
Evan Cheng3f41d662007-10-08 22:16:29 +00005637 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5638 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005639 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005640 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005641
Dan Gohman475871a2008-07-27 21:46:04 +00005642 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005643 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005644 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005645 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005646 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005647 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005648 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005649 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005650 default: break;
5651 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005652 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005653 // These can only come from an arithmetic instruction with overflow,
5654 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005655 Cond = Cond.getNode()->getOperand(1);
5656 addTest = false;
5657 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005658 }
Evan Cheng0488db92007-09-25 01:57:46 +00005659 }
Evan Cheng370e5342008-12-03 08:38:43 +00005660 } else {
5661 unsigned CondOpc;
5662 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5663 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005664 if (CondOpc == ISD::OR) {
5665 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5666 // two branches instead of an explicit OR instruction with a
5667 // separate test.
5668 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005669 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005670 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005671 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005672 Chain, Dest, CC, Cmp);
5673 CC = Cond.getOperand(1).getOperand(0);
5674 Cond = Cmp;
5675 addTest = false;
5676 }
5677 } else { // ISD::AND
5678 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5679 // two branches instead of an explicit AND instruction with a
5680 // separate test. However, we only do this if this block doesn't
5681 // have a fall-through edge, because this requires an explicit
5682 // jmp when the condition is false.
5683 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005684 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005685 Op.getNode()->hasOneUse()) {
5686 X86::CondCode CCode =
5687 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5688 CCode = X86::GetOppositeBranchCondition(CCode);
5689 CC = DAG.getConstant(CCode, MVT::i8);
5690 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5691 // Look for an unconditional branch following this conditional branch.
5692 // We need this because we need to reverse the successors in order
5693 // to implement FCMP_OEQ.
5694 if (User.getOpcode() == ISD::BR) {
5695 SDValue FalseBB = User.getOperand(1);
5696 SDValue NewBR =
5697 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5698 assert(NewBR == User);
5699 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005700
Dale Johannesene4d209d2009-02-03 20:21:25 +00005701 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005702 Chain, Dest, CC, Cmp);
5703 X86::CondCode CCode =
5704 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5705 CCode = X86::GetOppositeBranchCondition(CCode);
5706 CC = DAG.getConstant(CCode, MVT::i8);
5707 Cond = Cmp;
5708 addTest = false;
5709 }
5710 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005711 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005712 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5713 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5714 // It should be transformed during dag combiner except when the condition
5715 // is set by a arithmetics with overflow node.
5716 X86::CondCode CCode =
5717 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5718 CCode = X86::GetOppositeBranchCondition(CCode);
5719 CC = DAG.getConstant(CCode, MVT::i8);
5720 Cond = Cond.getOperand(0).getOperand(1);
5721 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005722 }
Evan Cheng0488db92007-09-25 01:57:46 +00005723 }
5724
5725 if (addTest) {
5726 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005727 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005728 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005729 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005730 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005731}
5732
Anton Korobeynikove060b532007-04-17 19:34:00 +00005733
5734// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5735// Calls to _alloca is needed to probe the stack when allocating more than 4k
5736// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5737// that the guard pages used by the OS virtual memory manager are allocated in
5738// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005739SDValue
5740X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005741 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005742 assert(Subtarget->isTargetCygMing() &&
5743 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005744 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005745
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005746 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005747 SDValue Chain = Op.getOperand(0);
5748 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005749 // FIXME: Ensure alignment here
5750
Dan Gohman475871a2008-07-27 21:46:04 +00005751 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005752
Duncan Sands83ec4b62008-06-06 12:08:01 +00005753 MVT IntPtr = getPointerTy();
5754 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005755
Chris Lattnere563bbc2008-10-11 22:08:30 +00005756 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005757
Dale Johannesendd64c412009-02-04 00:33:20 +00005758 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005759 Flag = Chain.getValue(1);
5760
5761 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005762 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005763 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005764 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005765 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005766 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005767 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005768 Flag = Chain.getValue(1);
5769
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005770 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005771 DAG.getIntPtrConstant(0, true),
5772 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005773 Flag);
5774
Dale Johannesendd64c412009-02-04 00:33:20 +00005775 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005776
Dan Gohman475871a2008-07-27 21:46:04 +00005777 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005778 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005779}
5780
Dan Gohman475871a2008-07-27 21:46:04 +00005781SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005782X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005783 SDValue Chain,
5784 SDValue Dst, SDValue Src,
5785 SDValue Size, unsigned Align,
5786 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005787 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005788 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005789
Bill Wendling6f287b22008-09-30 21:22:07 +00005790 // If not DWORD aligned or size is more than the threshold, call the library.
5791 // The libc version is likely to be faster for these cases. It can use the
5792 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005793 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005794 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005795 ConstantSize->getZExtValue() >
5796 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005797 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005798
5799 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005800 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005801
Bill Wendling6158d842008-10-01 00:59:58 +00005802 if (const char *bzeroEntry = V &&
5803 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5804 MVT IntPtr = getPointerTy();
5805 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005806 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005807 TargetLowering::ArgListEntry Entry;
5808 Entry.Node = Dst;
5809 Entry.Ty = IntPtrTy;
5810 Args.push_back(Entry);
5811 Entry.Node = Size;
5812 Args.push_back(Entry);
5813 std::pair<SDValue,SDValue> CallResult =
Scott Michelfdc40a02009-02-17 22:15:04 +00005814 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005815 0, CallingConv::C, false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005816 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005817 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005818 }
5819
Dan Gohman707e0182008-04-12 04:36:06 +00005820 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005821 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005822 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005823
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005824 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005825 SDValue InFlag(0, 0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005826 MVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005827 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005828 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005829 unsigned BytesLeft = 0;
5830 bool TwoRepStos = false;
5831 if (ValC) {
5832 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005833 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005834
Evan Cheng0db9fe62006-04-25 20:13:52 +00005835 // If the value is a constant, then we can potentially use larger sets.
5836 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005837 case 2: // WORD aligned
5838 AVT = MVT::i16;
5839 ValReg = X86::AX;
5840 Val = (Val << 8) | Val;
5841 break;
5842 case 0: // DWORD aligned
5843 AVT = MVT::i32;
5844 ValReg = X86::EAX;
5845 Val = (Val << 8) | Val;
5846 Val = (Val << 16) | Val;
5847 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5848 AVT = MVT::i64;
5849 ValReg = X86::RAX;
5850 Val = (Val << 32) | Val;
5851 }
5852 break;
5853 default: // Byte aligned
5854 AVT = MVT::i8;
5855 ValReg = X86::AL;
5856 Count = DAG.getIntPtrConstant(SizeVal);
5857 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005858 }
5859
Duncan Sands8e4eb092008-06-08 20:54:56 +00005860 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005861 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005862 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5863 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005864 }
5865
Dale Johannesen0f502f62009-02-03 22:26:09 +00005866 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005867 InFlag);
5868 InFlag = Chain.getValue(1);
5869 } else {
5870 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005871 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005872 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005873 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005874 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005875
Scott Michelfdc40a02009-02-17 22:15:04 +00005876 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005877 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005878 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005879 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005880 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005881 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005882 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005883 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005884
Chris Lattnerd96d0722007-02-25 06:40:16 +00005885 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005886 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005887 Ops.push_back(Chain);
5888 Ops.push_back(DAG.getValueType(AVT));
5889 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005890 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005891
Evan Cheng0db9fe62006-04-25 20:13:52 +00005892 if (TwoRepStos) {
5893 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005894 Count = Size;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005895 MVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005896 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00005897 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michelfdc40a02009-02-17 22:15:04 +00005898 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005899 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005900 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005901 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00005902 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005903 Ops.clear();
5904 Ops.push_back(Chain);
5905 Ops.push_back(DAG.getValueType(MVT::i8));
5906 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005907 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005908 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005909 // Handle the last 1 - 7 bytes.
5910 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005911 MVT AddrVT = Dst.getValueType();
5912 MVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005913
Dale Johannesen0f502f62009-02-03 22:26:09 +00005914 Chain = DAG.getMemset(Chain, dl,
5915 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005916 DAG.getConstant(Offset, AddrVT)),
5917 Src,
5918 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005919 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005920 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005921
Dan Gohman707e0182008-04-12 04:36:06 +00005922 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005923 return Chain;
5924}
Evan Cheng11e15b32006-04-03 20:53:28 +00005925
Dan Gohman475871a2008-07-27 21:46:04 +00005926SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005927X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005928 SDValue Chain, SDValue Dst, SDValue Src,
5929 SDValue Size, unsigned Align,
5930 bool AlwaysInline,
5931 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005932 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005933 // This requires the copy size to be a constant, preferrably
5934 // within a subtarget-specific limit.
5935 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5936 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005937 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005938 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005939 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005940 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005941
Evan Cheng1887c1c2008-08-21 21:00:15 +00005942 /// If not DWORD aligned, call the library.
5943 if ((Align & 3) != 0)
5944 return SDValue();
5945
5946 // DWORD aligned
5947 MVT AVT = MVT::i32;
5948 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohman707e0182008-04-12 04:36:06 +00005949 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005950
Duncan Sands83ec4b62008-06-06 12:08:01 +00005951 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005952 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00005953 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00005954 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005955
Dan Gohman475871a2008-07-27 21:46:04 +00005956 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005957 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005958 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005959 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005960 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005961 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005962 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005963 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005964 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005965 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005966 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00005967 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005968 InFlag = Chain.getValue(1);
5969
Chris Lattnerd96d0722007-02-25 06:40:16 +00005970 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005971 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005972 Ops.push_back(Chain);
5973 Ops.push_back(DAG.getValueType(AVT));
5974 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005975 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005976
Dan Gohman475871a2008-07-27 21:46:04 +00005977 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00005978 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00005979 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005980 // Handle the last 1 - 7 bytes.
5981 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005982 MVT DstVT = Dst.getValueType();
5983 MVT SrcVT = Src.getValueType();
5984 MVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005985 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005986 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00005987 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00005988 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00005989 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00005990 DAG.getConstant(BytesLeft, SizeVT),
5991 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00005992 DstSV, DstSVOff + Offset,
5993 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00005994 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005995
Scott Michelfdc40a02009-02-17 22:15:04 +00005996 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005997 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005998}
5999
Dan Gohman475871a2008-07-27 21:46:04 +00006000SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006001 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006002 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006003
Evan Cheng25ab6902006-09-08 06:48:29 +00006004 if (!Subtarget->is64Bit()) {
6005 // vastart just stores the address of the VarArgsFrameIndex slot into the
6006 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006007 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006008 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006009 }
6010
6011 // __va_list_tag:
6012 // gp_offset (0 - 6 * 8)
6013 // fp_offset (48 - 48 + 8 * 16)
6014 // overflow_arg_area (point to parameters coming in memory).
6015 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006016 SmallVector<SDValue, 8> MemOps;
6017 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006018 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006019 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006020 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006021 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006022 MemOps.push_back(Store);
6023
6024 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006025 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006026 FIN, DAG.getIntPtrConstant(4));
6027 Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006028 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006029 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006030 MemOps.push_back(Store);
6031
6032 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006033 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006034 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006035 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006036 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006037 MemOps.push_back(Store);
6038
6039 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006040 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006041 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006042 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006043 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006044 MemOps.push_back(Store);
Scott Michelfdc40a02009-02-17 22:15:04 +00006045 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006046 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006047}
6048
Dan Gohman475871a2008-07-27 21:46:04 +00006049SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006050 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6051 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006052 SDValue Chain = Op.getOperand(0);
6053 SDValue SrcPtr = Op.getOperand(1);
6054 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006055
Torok Edwindac237e2009-07-08 20:53:28 +00006056 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006057 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006058}
6059
Dan Gohman475871a2008-07-27 21:46:04 +00006060SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006061 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006062 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006063 SDValue Chain = Op.getOperand(0);
6064 SDValue DstPtr = Op.getOperand(1);
6065 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006066 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6067 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006068 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006069
Dale Johannesendd64c412009-02-04 00:33:20 +00006070 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006071 DAG.getIntPtrConstant(24), 8, false,
6072 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006073}
6074
Dan Gohman475871a2008-07-27 21:46:04 +00006075SDValue
6076X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006077 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006078 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006079 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006080 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006081 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006082 case Intrinsic::x86_sse_comieq_ss:
6083 case Intrinsic::x86_sse_comilt_ss:
6084 case Intrinsic::x86_sse_comile_ss:
6085 case Intrinsic::x86_sse_comigt_ss:
6086 case Intrinsic::x86_sse_comige_ss:
6087 case Intrinsic::x86_sse_comineq_ss:
6088 case Intrinsic::x86_sse_ucomieq_ss:
6089 case Intrinsic::x86_sse_ucomilt_ss:
6090 case Intrinsic::x86_sse_ucomile_ss:
6091 case Intrinsic::x86_sse_ucomigt_ss:
6092 case Intrinsic::x86_sse_ucomige_ss:
6093 case Intrinsic::x86_sse_ucomineq_ss:
6094 case Intrinsic::x86_sse2_comieq_sd:
6095 case Intrinsic::x86_sse2_comilt_sd:
6096 case Intrinsic::x86_sse2_comile_sd:
6097 case Intrinsic::x86_sse2_comigt_sd:
6098 case Intrinsic::x86_sse2_comige_sd:
6099 case Intrinsic::x86_sse2_comineq_sd:
6100 case Intrinsic::x86_sse2_ucomieq_sd:
6101 case Intrinsic::x86_sse2_ucomilt_sd:
6102 case Intrinsic::x86_sse2_ucomile_sd:
6103 case Intrinsic::x86_sse2_ucomigt_sd:
6104 case Intrinsic::x86_sse2_ucomige_sd:
6105 case Intrinsic::x86_sse2_ucomineq_sd: {
6106 unsigned Opc = 0;
6107 ISD::CondCode CC = ISD::SETCC_INVALID;
6108 switch (IntNo) {
6109 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006110 case Intrinsic::x86_sse_comieq_ss:
6111 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006112 Opc = X86ISD::COMI;
6113 CC = ISD::SETEQ;
6114 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006115 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006116 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006117 Opc = X86ISD::COMI;
6118 CC = ISD::SETLT;
6119 break;
6120 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006121 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006122 Opc = X86ISD::COMI;
6123 CC = ISD::SETLE;
6124 break;
6125 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006126 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006127 Opc = X86ISD::COMI;
6128 CC = ISD::SETGT;
6129 break;
6130 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006131 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006132 Opc = X86ISD::COMI;
6133 CC = ISD::SETGE;
6134 break;
6135 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006136 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006137 Opc = X86ISD::COMI;
6138 CC = ISD::SETNE;
6139 break;
6140 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006141 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006142 Opc = X86ISD::UCOMI;
6143 CC = ISD::SETEQ;
6144 break;
6145 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006146 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006147 Opc = X86ISD::UCOMI;
6148 CC = ISD::SETLT;
6149 break;
6150 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006151 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006152 Opc = X86ISD::UCOMI;
6153 CC = ISD::SETLE;
6154 break;
6155 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006156 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006157 Opc = X86ISD::UCOMI;
6158 CC = ISD::SETGT;
6159 break;
6160 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006161 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006162 Opc = X86ISD::UCOMI;
6163 CC = ISD::SETGE;
6164 break;
6165 case Intrinsic::x86_sse_ucomineq_ss:
6166 case Intrinsic::x86_sse2_ucomineq_sd:
6167 Opc = X86ISD::UCOMI;
6168 CC = ISD::SETNE;
6169 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006170 }
Evan Cheng734503b2006-09-11 02:19:56 +00006171
Dan Gohman475871a2008-07-27 21:46:04 +00006172 SDValue LHS = Op.getOperand(1);
6173 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006174 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006175 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6176 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng0ac3fc22008-08-17 19:22:34 +00006177 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006178 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006179 }
Evan Cheng5759f972008-05-04 09:15:50 +00006180
6181 // Fix vector shift instructions where the last operand is a non-immediate
6182 // i32 value.
6183 case Intrinsic::x86_sse2_pslli_w:
6184 case Intrinsic::x86_sse2_pslli_d:
6185 case Intrinsic::x86_sse2_pslli_q:
6186 case Intrinsic::x86_sse2_psrli_w:
6187 case Intrinsic::x86_sse2_psrli_d:
6188 case Intrinsic::x86_sse2_psrli_q:
6189 case Intrinsic::x86_sse2_psrai_w:
6190 case Intrinsic::x86_sse2_psrai_d:
6191 case Intrinsic::x86_mmx_pslli_w:
6192 case Intrinsic::x86_mmx_pslli_d:
6193 case Intrinsic::x86_mmx_pslli_q:
6194 case Intrinsic::x86_mmx_psrli_w:
6195 case Intrinsic::x86_mmx_psrli_d:
6196 case Intrinsic::x86_mmx_psrli_q:
6197 case Intrinsic::x86_mmx_psrai_w:
6198 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006199 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006200 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006201 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006202
6203 unsigned NewIntNo = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006204 MVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006205 switch (IntNo) {
6206 case Intrinsic::x86_sse2_pslli_w:
6207 NewIntNo = Intrinsic::x86_sse2_psll_w;
6208 break;
6209 case Intrinsic::x86_sse2_pslli_d:
6210 NewIntNo = Intrinsic::x86_sse2_psll_d;
6211 break;
6212 case Intrinsic::x86_sse2_pslli_q:
6213 NewIntNo = Intrinsic::x86_sse2_psll_q;
6214 break;
6215 case Intrinsic::x86_sse2_psrli_w:
6216 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6217 break;
6218 case Intrinsic::x86_sse2_psrli_d:
6219 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6220 break;
6221 case Intrinsic::x86_sse2_psrli_q:
6222 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6223 break;
6224 case Intrinsic::x86_sse2_psrai_w:
6225 NewIntNo = Intrinsic::x86_sse2_psra_w;
6226 break;
6227 case Intrinsic::x86_sse2_psrai_d:
6228 NewIntNo = Intrinsic::x86_sse2_psra_d;
6229 break;
6230 default: {
6231 ShAmtVT = MVT::v2i32;
6232 switch (IntNo) {
6233 case Intrinsic::x86_mmx_pslli_w:
6234 NewIntNo = Intrinsic::x86_mmx_psll_w;
6235 break;
6236 case Intrinsic::x86_mmx_pslli_d:
6237 NewIntNo = Intrinsic::x86_mmx_psll_d;
6238 break;
6239 case Intrinsic::x86_mmx_pslli_q:
6240 NewIntNo = Intrinsic::x86_mmx_psll_q;
6241 break;
6242 case Intrinsic::x86_mmx_psrli_w:
6243 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6244 break;
6245 case Intrinsic::x86_mmx_psrli_d:
6246 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6247 break;
6248 case Intrinsic::x86_mmx_psrli_q:
6249 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6250 break;
6251 case Intrinsic::x86_mmx_psrai_w:
6252 NewIntNo = Intrinsic::x86_mmx_psra_w;
6253 break;
6254 case Intrinsic::x86_mmx_psrai_d:
6255 NewIntNo = Intrinsic::x86_mmx_psra_d;
6256 break;
Torok Edwinab7c09b2009-07-08 18:01:40 +00006257 default: LLVM_UNREACHABLE("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006258 }
6259 break;
6260 }
6261 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00006262 MVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006263 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6264 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6265 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng5759f972008-05-04 09:15:50 +00006266 DAG.getConstant(NewIntNo, MVT::i32),
6267 Op.getOperand(1), ShAmt);
6268 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006269 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006270}
Evan Cheng72261582005-12-20 06:22:03 +00006271
Dan Gohman475871a2008-07-27 21:46:04 +00006272SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006273 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006274 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006275
6276 if (Depth > 0) {
6277 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6278 SDValue Offset =
6279 DAG.getConstant(TD->getPointerSize(),
6280 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006281 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006282 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006283 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006284 NULL, 0);
6285 }
6286
6287 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006288 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006289 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006290 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006291}
6292
Dan Gohman475871a2008-07-27 21:46:04 +00006293SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006294 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6295 MFI->setFrameAddressIsTaken(true);
6296 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006297 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006298 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6299 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006300 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006301 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006302 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006303 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006304}
6305
Dan Gohman475871a2008-07-27 21:46:04 +00006306SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006307 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006308 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006309}
6310
Dan Gohman475871a2008-07-27 21:46:04 +00006311SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006312{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006313 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006314 SDValue Chain = Op.getOperand(0);
6315 SDValue Offset = Op.getOperand(1);
6316 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006317 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006318
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006319 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6320 getPointerTy());
6321 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006322
Dale Johannesene4d209d2009-02-03 20:21:25 +00006323 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006324 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006325 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6326 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006327 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006328 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006329
Dale Johannesene4d209d2009-02-03 20:21:25 +00006330 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006331 MVT::Other,
6332 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006333}
6334
Dan Gohman475871a2008-07-27 21:46:04 +00006335SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006336 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006337 SDValue Root = Op.getOperand(0);
6338 SDValue Trmp = Op.getOperand(1); // trampoline
6339 SDValue FPtr = Op.getOperand(2); // nested function
6340 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006341 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006342
Dan Gohman69de1932008-02-06 22:27:42 +00006343 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006344
Duncan Sands339e14f2008-01-16 22:55:25 +00006345 const X86InstrInfo *TII =
6346 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6347
Duncan Sandsb116fac2007-07-27 20:02:49 +00006348 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006349 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006350
6351 // Large code-model.
6352
6353 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6354 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6355
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006356 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6357 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006358
6359 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6360
6361 // Load the pointer to the nested function into R11.
6362 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006363 SDValue Addr = Trmp;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006364 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6365 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006366
Scott Michelfdc40a02009-02-17 22:15:04 +00006367 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006368 DAG.getConstant(2, MVT::i64));
6369 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006370
6371 // Load the 'nest' parameter value into R10.
6372 // R10 is specified in X86CallingConv.td
6373 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michelfdc40a02009-02-17 22:15:04 +00006374 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006375 DAG.getConstant(10, MVT::i64));
6376 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6377 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006378
Scott Michelfdc40a02009-02-17 22:15:04 +00006379 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006380 DAG.getConstant(12, MVT::i64));
6381 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006382
6383 // Jump to the nested function.
6384 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michelfdc40a02009-02-17 22:15:04 +00006385 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006386 DAG.getConstant(20, MVT::i64));
6387 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6388 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006389
6390 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michelfdc40a02009-02-17 22:15:04 +00006391 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006392 DAG.getConstant(22, MVT::i64));
6393 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006394 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006395
Dan Gohman475871a2008-07-27 21:46:04 +00006396 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006397 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6398 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006399 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006400 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006401 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6402 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006403 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006404
6405 switch (CC) {
6406 default:
6407 assert(0 && "Unsupported calling convention");
6408 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006409 case CallingConv::X86_StdCall: {
6410 // Pass 'nest' parameter in ECX.
6411 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006412 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006413
6414 // Check that ECX wasn't needed by an 'inreg' parameter.
6415 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006416 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006417
Chris Lattner58d74912008-03-12 17:45:29 +00006418 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006419 unsigned InRegCount = 0;
6420 unsigned Idx = 1;
6421
6422 for (FunctionType::param_iterator I = FTy->param_begin(),
6423 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006424 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006425 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006426 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006427
6428 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006429 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006430 }
6431 }
6432 break;
6433 }
6434 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006435 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006436 // Pass 'nest' parameter in EAX.
6437 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006438 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006439 break;
6440 }
6441
Dan Gohman475871a2008-07-27 21:46:04 +00006442 SDValue OutChains[4];
6443 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006444
Scott Michelfdc40a02009-02-17 22:15:04 +00006445 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006446 DAG.getConstant(10, MVT::i32));
6447 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006448
Duncan Sands339e14f2008-01-16 22:55:25 +00006449 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006450 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006451 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006452 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006453 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006454
Scott Michelfdc40a02009-02-17 22:15:04 +00006455 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006456 DAG.getConstant(1, MVT::i32));
6457 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006458
Duncan Sands339e14f2008-01-16 22:55:25 +00006459 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michelfdc40a02009-02-17 22:15:04 +00006460 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006461 DAG.getConstant(5, MVT::i32));
6462 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006463 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006464
Scott Michelfdc40a02009-02-17 22:15:04 +00006465 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006466 DAG.getConstant(6, MVT::i32));
6467 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006468
Dan Gohman475871a2008-07-27 21:46:04 +00006469 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006470 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6471 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006472 }
6473}
6474
Dan Gohman475871a2008-07-27 21:46:04 +00006475SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006476 /*
6477 The rounding mode is in bits 11:10 of FPSR, and has the following
6478 settings:
6479 00 Round to nearest
6480 01 Round to -inf
6481 10 Round to +inf
6482 11 Round to 0
6483
6484 FLT_ROUNDS, on the other hand, expects the following:
6485 -1 Undefined
6486 0 Round to 0
6487 1 Round to nearest
6488 2 Round to +inf
6489 3 Round to -inf
6490
6491 To perform the conversion, we do:
6492 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6493 */
6494
6495 MachineFunction &MF = DAG.getMachineFunction();
6496 const TargetMachine &TM = MF.getTarget();
6497 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6498 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006499 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006500 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006501
6502 // Save FP Control Word to stack slot
6503 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006504 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006505
Dale Johannesene4d209d2009-02-03 20:21:25 +00006506 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006507 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006508
6509 // Load FP Control Word from stack slot
Dale Johannesene4d209d2009-02-03 20:21:25 +00006510 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006511
6512 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006513 SDValue CWD1 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006514 DAG.getNode(ISD::SRL, dl, MVT::i16,
6515 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006516 CWD, DAG.getConstant(0x800, MVT::i16)),
6517 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006518 SDValue CWD2 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006519 DAG.getNode(ISD::SRL, dl, MVT::i16,
6520 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006521 CWD, DAG.getConstant(0x400, MVT::i16)),
6522 DAG.getConstant(9, MVT::i8));
6523
Dan Gohman475871a2008-07-27 21:46:04 +00006524 SDValue RetVal =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006525 DAG.getNode(ISD::AND, dl, MVT::i16,
6526 DAG.getNode(ISD::ADD, dl, MVT::i16,
6527 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006528 DAG.getConstant(1, MVT::i16)),
6529 DAG.getConstant(3, MVT::i16));
6530
6531
Duncan Sands83ec4b62008-06-06 12:08:01 +00006532 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006533 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006534}
6535
Dan Gohman475871a2008-07-27 21:46:04 +00006536SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006537 MVT VT = Op.getValueType();
6538 MVT OpVT = VT;
6539 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006540 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006541
6542 Op = Op.getOperand(0);
6543 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006544 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00006545 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006546 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006547 }
Evan Cheng18efe262007-12-14 02:13:44 +00006548
Evan Cheng152804e2007-12-14 08:30:15 +00006549 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6550 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006551 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006552
6553 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006554 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006555 Ops.push_back(Op);
6556 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6557 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6558 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006559 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006560
6561 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006562 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006563
Evan Cheng18efe262007-12-14 02:13:44 +00006564 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006565 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006566 return Op;
6567}
6568
Dan Gohman475871a2008-07-27 21:46:04 +00006569SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006570 MVT VT = Op.getValueType();
6571 MVT OpVT = VT;
6572 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006573 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006574
6575 Op = Op.getOperand(0);
6576 if (VT == MVT::i8) {
6577 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006578 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006579 }
Evan Cheng152804e2007-12-14 08:30:15 +00006580
6581 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6582 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006583 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006584
6585 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006586 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006587 Ops.push_back(Op);
6588 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6589 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6590 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006591 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006592
Evan Cheng18efe262007-12-14 02:13:44 +00006593 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006594 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006595 return Op;
6596}
6597
Mon P Wangaf9b9522008-12-18 21:42:19 +00006598SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6599 MVT VT = Op.getValueType();
6600 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006601 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006602
Mon P Wangaf9b9522008-12-18 21:42:19 +00006603 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6604 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6605 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6606 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6607 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6608 //
6609 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6610 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6611 // return AloBlo + AloBhi + AhiBlo;
6612
6613 SDValue A = Op.getOperand(0);
6614 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006615
Dale Johannesene4d209d2009-02-03 20:21:25 +00006616 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006617 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6618 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006619 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006620 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6621 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006622 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006623 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6624 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006625 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006626 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6627 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006628 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006629 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6630 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006631 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006632 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6633 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006634 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006635 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6636 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006637 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6638 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006639 return Res;
6640}
6641
6642
Bill Wendling74c37652008-12-09 22:08:41 +00006643SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6644 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6645 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006646 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6647 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006648 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006649 SDValue LHS = N->getOperand(0);
6650 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006651 unsigned BaseOp = 0;
6652 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006653 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006654
6655 switch (Op.getOpcode()) {
6656 default: assert(0 && "Unknown ovf instruction!");
6657 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006658 // A subtract of one will be selected as a INC. Note that INC doesn't
6659 // set CF, so we can't do this for UADDO.
6660 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6661 if (C->getAPIntValue() == 1) {
6662 BaseOp = X86ISD::INC;
6663 Cond = X86::COND_O;
6664 break;
6665 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006666 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006667 Cond = X86::COND_O;
6668 break;
6669 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006670 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006671 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006672 break;
6673 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006674 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6675 // set CF, so we can't do this for USUBO.
6676 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6677 if (C->getAPIntValue() == 1) {
6678 BaseOp = X86ISD::DEC;
6679 Cond = X86::COND_O;
6680 break;
6681 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006682 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006683 Cond = X86::COND_O;
6684 break;
6685 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006686 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006687 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006688 break;
6689 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006690 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006691 Cond = X86::COND_O;
6692 break;
6693 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006694 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006695 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006696 break;
6697 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006698
Bill Wendling61edeb52008-12-02 01:06:39 +00006699 // Also sets EFLAGS.
6700 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006701 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006702
Bill Wendling61edeb52008-12-02 01:06:39 +00006703 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006704 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendlingbc5e15e2008-12-10 02:01:32 +00006705 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006706
Bill Wendling61edeb52008-12-02 01:06:39 +00006707 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6708 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006709}
6710
Dan Gohman475871a2008-07-27 21:46:04 +00006711SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfd4418f2008-06-25 16:07:49 +00006712 MVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006713 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006714 unsigned Reg = 0;
6715 unsigned size = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006716 switch(T.getSimpleVT()) {
6717 default:
6718 assert(false && "Invalid value type!");
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006719 case MVT::i8: Reg = X86::AL; size = 1; break;
6720 case MVT::i16: Reg = X86::AX; size = 2; break;
6721 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006722 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006723 assert(Subtarget->is64Bit() && "Node not type legal!");
6724 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006725 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006726 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006727 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006728 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006729 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006730 Op.getOperand(1),
6731 Op.getOperand(3),
6732 DAG.getTargetConstant(size, MVT::i8),
6733 cpIn.getValue(1) };
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006734 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006735 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006736 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006737 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006738 return cpOut;
6739}
6740
Duncan Sands1607f052008-12-01 11:39:25 +00006741SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006742 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006743 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006744 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006745 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006746 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006747 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesendd64c412009-02-04 00:33:20 +00006748 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6749 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006750 rax.getValue(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006751 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands1607f052008-12-01 11:39:25 +00006752 DAG.getConstant(32, MVT::i8));
6753 SDValue Ops[] = {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006754 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006755 rdx.getValue(1)
6756 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006757 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006758}
6759
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006760SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6761 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006762 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006763 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006764 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006765 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006766 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006767 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006768 Node->getOperand(0),
6769 Node->getOperand(1), negOp,
6770 cast<AtomicSDNode>(Node)->getSrcValue(),
6771 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006772}
6773
Evan Cheng0db9fe62006-04-25 20:13:52 +00006774/// LowerOperation - Provide custom lowering hooks for some operations.
6775///
Dan Gohman475871a2008-07-27 21:46:04 +00006776SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006777 switch (Op.getOpcode()) {
6778 default: assert(0 && "Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006779 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6780 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006781 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6782 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6783 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6784 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6785 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6786 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6787 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006788 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006789 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006790 case ISD::SHL_PARTS:
6791 case ISD::SRA_PARTS:
6792 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6793 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006794 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006795 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006796 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006797 case ISD::FABS: return LowerFABS(Op, DAG);
6798 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006799 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006800 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006801 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006802 case ISD::SELECT: return LowerSELECT(Op, DAG);
6803 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006804 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00006805 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006806 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00006807 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006808 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006809 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006810 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006811 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006812 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6813 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006814 case ISD::FRAME_TO_ARGS_OFFSET:
6815 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006816 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006817 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006818 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006819 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006820 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6821 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006822 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006823 case ISD::SADDO:
6824 case ISD::UADDO:
6825 case ISD::SSUBO:
6826 case ISD::USUBO:
6827 case ISD::SMULO:
6828 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006829 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006830 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006831}
6832
Duncan Sands1607f052008-12-01 11:39:25 +00006833void X86TargetLowering::
6834ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6835 SelectionDAG &DAG, unsigned NewOp) {
6836 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006837 DebugLoc dl = Node->getDebugLoc();
Duncan Sands1607f052008-12-01 11:39:25 +00006838 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6839
6840 SDValue Chain = Node->getOperand(0);
6841 SDValue In1 = Node->getOperand(1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006842 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006843 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006844 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006845 Node->getOperand(2), DAG.getIntPtrConstant(1));
6846 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6847 // have a MemOperand. Pass the info through as a normal operand.
6848 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6849 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6850 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006851 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006852 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006853 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006854 Results.push_back(Result.getValue(2));
6855}
6856
Duncan Sands126d9072008-07-04 11:47:58 +00006857/// ReplaceNodeResults - Replace a node with an illegal result type
6858/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006859void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6860 SmallVectorImpl<SDValue>&Results,
6861 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006862 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006863 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006864 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006865 assert(false && "Do not know how to custom type legalize this operation!");
6866 return;
6867 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006868 std::pair<SDValue,SDValue> Vals =
6869 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006870 SDValue FIST = Vals.first, StackSlot = Vals.second;
6871 if (FIST.getNode() != 0) {
6872 MVT VT = N->getValueType(0);
6873 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006874 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006875 }
6876 return;
6877 }
6878 case ISD::READCYCLECOUNTER: {
6879 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6880 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006881 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006882 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006883 rd.getValue(1));
6884 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006885 eax.getValue(2));
6886 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6887 SDValue Ops[] = { eax, edx };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006888 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006889 Results.push_back(edx.getValue(1));
6890 return;
6891 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006892 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands1607f052008-12-01 11:39:25 +00006893 MVT T = N->getValueType(0);
6894 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6895 SDValue cpInL, cpInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006896 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006897 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006898 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006899 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006900 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6901 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006902 cpInL.getValue(1));
6903 SDValue swapInL, swapInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006904 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006905 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006906 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006907 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006908 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006909 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006910 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006911 swapInL.getValue(1));
6912 SDValue Ops[] = { swapInH.getValue(0),
6913 N->getOperand(1),
6914 swapInH.getValue(1) };
6915 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006916 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006917 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
6918 MVT::i32, Result.getValue(1));
6919 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
6920 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006921 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006922 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006923 Results.push_back(cpOutH.getValue(1));
6924 return;
6925 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006926 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00006927 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6928 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006929 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00006930 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6931 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006932 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00006933 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6934 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006935 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00006936 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6937 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006938 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00006939 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6940 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006941 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00006942 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
6943 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006944 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00006945 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
6946 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00006947 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006948}
6949
Evan Cheng72261582005-12-20 06:22:03 +00006950const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6951 switch (Opcode) {
6952 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00006953 case X86ISD::BSF: return "X86ISD::BSF";
6954 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00006955 case X86ISD::SHLD: return "X86ISD::SHLD";
6956 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00006957 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006958 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00006959 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006960 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00006961 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00006962 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00006963 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6964 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6965 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00006966 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00006967 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00006968 case X86ISD::CALL: return "X86ISD::CALL";
6969 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6970 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00006971 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00006972 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00006973 case X86ISD::COMI: return "X86ISD::COMI";
6974 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00006975 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00006976 case X86ISD::CMOV: return "X86ISD::CMOV";
6977 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00006978 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00006979 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6980 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00006981 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00006982 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00006983 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006984 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00006985 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006986 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6987 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00006988 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00006989 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00006990 case X86ISD::FMAX: return "X86ISD::FMAX";
6991 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00006992 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
6993 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006994 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00006995 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006996 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00006997 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006998 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00006999 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7000 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007001 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7002 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7003 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7004 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7005 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7006 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007007 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7008 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007009 case X86ISD::VSHL: return "X86ISD::VSHL";
7010 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007011 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7012 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7013 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7014 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7015 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7016 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7017 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7018 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7019 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7020 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007021 case X86ISD::ADD: return "X86ISD::ADD";
7022 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007023 case X86ISD::SMUL: return "X86ISD::SMUL";
7024 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007025 case X86ISD::INC: return "X86ISD::INC";
7026 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007027 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Evan Cheng72261582005-12-20 06:22:03 +00007028 }
7029}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007030
Chris Lattnerc9addb72007-03-30 23:15:24 +00007031// isLegalAddressingMode - Return true if the addressing mode represented
7032// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007033bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007034 const Type *Ty) const {
7035 // X86 supports extremely general addressing modes.
Scott Michelfdc40a02009-02-17 22:15:04 +00007036
Chris Lattnerc9addb72007-03-30 23:15:24 +00007037 // X86 allows a sign-extended 32-bit immediate field as a displacement.
7038 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
7039 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007040
Chris Lattnerc9addb72007-03-30 23:15:24 +00007041 if (AM.BaseGV) {
Evan Cheng52787842007-08-01 23:46:47 +00007042 // We can only fold this if we don't need an extra load.
Chris Lattnerc9addb72007-03-30 23:15:24 +00007043 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
7044 return false;
Dale Johannesen203af582008-12-05 21:47:27 +00007045 // If BaseGV requires a register, we cannot also have a BaseReg.
7046 if (Subtarget->GVRequiresRegister(AM.BaseGV, getTargetMachine(), false) &&
7047 AM.HasBaseReg)
7048 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007049
7050 // X86-64 only supports addr of globals in small code model.
7051 if (Subtarget->is64Bit()) {
7052 if (getTargetMachine().getCodeModel() != CodeModel::Small)
7053 return false;
7054 // If lower 4G is not available, then we must use rip-relative addressing.
7055 if (AM.BaseOffs || AM.Scale > 1)
7056 return false;
7057 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00007058 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007059
Chris Lattnerc9addb72007-03-30 23:15:24 +00007060 switch (AM.Scale) {
7061 case 0:
7062 case 1:
7063 case 2:
7064 case 4:
7065 case 8:
7066 // These scales always work.
7067 break;
7068 case 3:
7069 case 5:
7070 case 9:
7071 // These scales are formed with basereg+scalereg. Only accept if there is
7072 // no basereg yet.
7073 if (AM.HasBaseReg)
7074 return false;
7075 break;
7076 default: // Other stuff never works.
7077 return false;
7078 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007079
Chris Lattnerc9addb72007-03-30 23:15:24 +00007080 return true;
7081}
7082
7083
Evan Cheng2bd122c2007-10-26 01:56:11 +00007084bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7085 if (!Ty1->isInteger() || !Ty2->isInteger())
7086 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007087 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7088 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007089 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007090 return false;
7091 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007092}
7093
Duncan Sands83ec4b62008-06-06 12:08:01 +00007094bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
7095 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007096 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007097 unsigned NumBits1 = VT1.getSizeInBits();
7098 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007099 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007100 return false;
7101 return Subtarget->is64Bit() || NumBits1 < 64;
7102}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007103
Dan Gohman97121ba2009-04-08 00:15:30 +00007104bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007105 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007106 return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit();
7107}
7108
7109bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007110 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007111 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
7112}
7113
Evan Cheng8b944d32009-05-28 00:35:15 +00007114bool X86TargetLowering::isNarrowingProfitable(MVT VT1, MVT VT2) const {
7115 // i16 instructions are longer (0x66 prefix) and potentially slower.
7116 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
7117}
7118
Evan Cheng60c07e12006-07-05 22:17:51 +00007119/// isShuffleMaskLegal - Targets can use this to indicate that they only
7120/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7121/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7122/// are assumed to be legal.
7123bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007124X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
7125 MVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007126 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007127 if (VT.getSizeInBits() == 64)
7128 return false;
7129
7130 // FIXME: pshufb, blends, palignr, shifts.
7131 return (VT.getVectorNumElements() == 2 ||
7132 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7133 isMOVLMask(M, VT) ||
7134 isSHUFPMask(M, VT) ||
7135 isPSHUFDMask(M, VT) ||
7136 isPSHUFHWMask(M, VT) ||
7137 isPSHUFLWMask(M, VT) ||
7138 isUNPCKLMask(M, VT) ||
7139 isUNPCKHMask(M, VT) ||
7140 isUNPCKL_v_undef_Mask(M, VT) ||
7141 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007142}
7143
Dan Gohman7d8143f2008-04-09 20:09:42 +00007144bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007145X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Nate Begeman9008ca62009-04-27 18:41:29 +00007146 MVT VT) const {
7147 unsigned NumElts = VT.getVectorNumElements();
7148 // FIXME: This collection of masks seems suspect.
7149 if (NumElts == 2)
7150 return true;
7151 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7152 return (isMOVLMask(Mask, VT) ||
7153 isCommutedMOVLMask(Mask, VT, true) ||
7154 isSHUFPMask(Mask, VT) ||
7155 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007156 }
7157 return false;
7158}
7159
7160//===----------------------------------------------------------------------===//
7161// X86 Scheduler Hooks
7162//===----------------------------------------------------------------------===//
7163
Mon P Wang63307c32008-05-05 19:05:59 +00007164// private utility function
7165MachineBasicBlock *
7166X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7167 MachineBasicBlock *MBB,
7168 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007169 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007170 unsigned LoadOpc,
7171 unsigned CXchgOpc,
7172 unsigned copyOpc,
7173 unsigned notOpc,
7174 unsigned EAXreg,
7175 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007176 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007177 // For the atomic bitwise operator, we generate
7178 // thisMBB:
7179 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007180 // ld t1 = [bitinstr.addr]
7181 // op t2 = t1, [bitinstr.val]
7182 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007183 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7184 // bz newMBB
7185 // fallthrough -->nextMBB
7186 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7187 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007188 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007189 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007190
Mon P Wang63307c32008-05-05 19:05:59 +00007191 /// First build the CFG
7192 MachineFunction *F = MBB->getParent();
7193 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007194 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7195 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7196 F->insert(MBBIter, newMBB);
7197 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007198
Mon P Wang63307c32008-05-05 19:05:59 +00007199 // Move all successors to thisMBB to nextMBB
7200 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007201
Mon P Wang63307c32008-05-05 19:05:59 +00007202 // Update thisMBB to fall through to newMBB
7203 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007204
Mon P Wang63307c32008-05-05 19:05:59 +00007205 // newMBB jumps to itself and fall through to nextMBB
7206 newMBB->addSuccessor(nextMBB);
7207 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007208
Mon P Wang63307c32008-05-05 19:05:59 +00007209 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007210 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007211 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007212 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007213 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007214 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007215 int numArgs = bInstr->getNumOperands() - 1;
7216 for (int i=0; i < numArgs; ++i)
7217 argOpers[i] = &bInstr->getOperand(i+1);
7218
7219 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007220 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7221 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007222
Dale Johannesen140be2d2008-08-19 18:47:28 +00007223 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007224 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007225 for (int i=0; i <= lastAddrIndx; ++i)
7226 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007227
Dale Johannesen140be2d2008-08-19 18:47:28 +00007228 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007229 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007230 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007231 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007232 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007233 tt = t1;
7234
Dale Johannesen140be2d2008-08-19 18:47:28 +00007235 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007236 assert((argOpers[valArgIndx]->isReg() ||
7237 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007238 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007239 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007240 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007241 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007242 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007243 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007244 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007245
Dale Johannesene4d209d2009-02-03 20:21:25 +00007246 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007247 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007248
Dale Johannesene4d209d2009-02-03 20:21:25 +00007249 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007250 for (int i=0; i <= lastAddrIndx; ++i)
7251 (*MIB).addOperand(*argOpers[i]);
7252 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007253 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7254 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7255
Dale Johannesene4d209d2009-02-03 20:21:25 +00007256 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007257 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007258
Mon P Wang63307c32008-05-05 19:05:59 +00007259 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007260 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007261
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007262 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007263 return nextMBB;
7264}
7265
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007266// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007267MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007268X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7269 MachineBasicBlock *MBB,
7270 unsigned regOpcL,
7271 unsigned regOpcH,
7272 unsigned immOpcL,
7273 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007274 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007275 // For the atomic bitwise operator, we generate
7276 // thisMBB (instructions are in pairs, except cmpxchg8b)
7277 // ld t1,t2 = [bitinstr.addr]
7278 // newMBB:
7279 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7280 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007281 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007282 // mov ECX, EBX <- t5, t6
7283 // mov EAX, EDX <- t1, t2
7284 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7285 // mov t3, t4 <- EAX, EDX
7286 // bz newMBB
7287 // result in out1, out2
7288 // fallthrough -->nextMBB
7289
7290 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7291 const unsigned LoadOpc = X86::MOV32rm;
7292 const unsigned copyOpc = X86::MOV32rr;
7293 const unsigned NotOpc = X86::NOT32r;
7294 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7295 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7296 MachineFunction::iterator MBBIter = MBB;
7297 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007298
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007299 /// First build the CFG
7300 MachineFunction *F = MBB->getParent();
7301 MachineBasicBlock *thisMBB = MBB;
7302 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7303 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7304 F->insert(MBBIter, newMBB);
7305 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007306
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007307 // Move all successors to thisMBB to nextMBB
7308 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007309
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007310 // Update thisMBB to fall through to newMBB
7311 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007312
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007313 // newMBB jumps to itself and fall through to nextMBB
7314 newMBB->addSuccessor(nextMBB);
7315 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007316
Dale Johannesene4d209d2009-02-03 20:21:25 +00007317 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007318 // Insert instructions into newMBB based on incoming instruction
7319 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007320 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007321 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007322 MachineOperand& dest1Oper = bInstr->getOperand(0);
7323 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007324 MachineOperand* argOpers[2 + X86AddrNumOperands];
7325 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007326 argOpers[i] = &bInstr->getOperand(i+2);
7327
7328 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007329 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007330
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007331 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007332 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007333 for (int i=0; i <= lastAddrIndx; ++i)
7334 (*MIB).addOperand(*argOpers[i]);
7335 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007336 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007337 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007338 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007339 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007340 MachineOperand newOp3 = *(argOpers[3]);
7341 if (newOp3.isImm())
7342 newOp3.setImm(newOp3.getImm()+4);
7343 else
7344 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007345 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007346 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007347
7348 // t3/4 are defined later, at the bottom of the loop
7349 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7350 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007351 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007352 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007353 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007354 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7355
7356 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7357 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007358 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007359 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7360 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007361 } else {
7362 tt1 = t1;
7363 tt2 = t2;
7364 }
7365
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007366 int valArgIndx = lastAddrIndx + 1;
7367 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007368 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007369 "invalid operand");
7370 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7371 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007372 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007373 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007374 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007375 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007376 if (regOpcL != X86::MOV32rr)
7377 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007378 (*MIB).addOperand(*argOpers[valArgIndx]);
7379 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007380 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007381 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007382 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007383 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007384 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007385 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007386 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007387 if (regOpcH != X86::MOV32rr)
7388 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007389 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007390
Dale Johannesene4d209d2009-02-03 20:21:25 +00007391 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007392 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007393 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007394 MIB.addReg(t2);
7395
Dale Johannesene4d209d2009-02-03 20:21:25 +00007396 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007397 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007398 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007399 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007400
Dale Johannesene4d209d2009-02-03 20:21:25 +00007401 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007402 for (int i=0; i <= lastAddrIndx; ++i)
7403 (*MIB).addOperand(*argOpers[i]);
7404
7405 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7406 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7407
Dale Johannesene4d209d2009-02-03 20:21:25 +00007408 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007409 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007410 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007411 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007412
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007413 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007414 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007415
7416 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7417 return nextMBB;
7418}
7419
7420// private utility function
7421MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007422X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7423 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007424 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007425 // For the atomic min/max operator, we generate
7426 // thisMBB:
7427 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007428 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007429 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007430 // cmp t1, t2
7431 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007432 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007433 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7434 // bz newMBB
7435 // fallthrough -->nextMBB
7436 //
7437 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7438 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007439 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007440 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007441
Mon P Wang63307c32008-05-05 19:05:59 +00007442 /// First build the CFG
7443 MachineFunction *F = MBB->getParent();
7444 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007445 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7446 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7447 F->insert(MBBIter, newMBB);
7448 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007449
Mon P Wang63307c32008-05-05 19:05:59 +00007450 // Move all successors to thisMBB to nextMBB
7451 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007452
Mon P Wang63307c32008-05-05 19:05:59 +00007453 // Update thisMBB to fall through to newMBB
7454 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007455
Mon P Wang63307c32008-05-05 19:05:59 +00007456 // newMBB jumps to newMBB and fall through to nextMBB
7457 newMBB->addSuccessor(nextMBB);
7458 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007459
Dale Johannesene4d209d2009-02-03 20:21:25 +00007460 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007461 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007462 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007463 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007464 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007465 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007466 int numArgs = mInstr->getNumOperands() - 1;
7467 for (int i=0; i < numArgs; ++i)
7468 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007469
Mon P Wang63307c32008-05-05 19:05:59 +00007470 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007471 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7472 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007473
Mon P Wangab3e7472008-05-05 22:56:23 +00007474 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007475 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007476 for (int i=0; i <= lastAddrIndx; ++i)
7477 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007478
Mon P Wang63307c32008-05-05 19:05:59 +00007479 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007480 assert((argOpers[valArgIndx]->isReg() ||
7481 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007482 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007483
7484 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007485 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007486 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007487 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007488 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007489 (*MIB).addOperand(*argOpers[valArgIndx]);
7490
Dale Johannesene4d209d2009-02-03 20:21:25 +00007491 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007492 MIB.addReg(t1);
7493
Dale Johannesene4d209d2009-02-03 20:21:25 +00007494 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007495 MIB.addReg(t1);
7496 MIB.addReg(t2);
7497
7498 // Generate movc
7499 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007500 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007501 MIB.addReg(t2);
7502 MIB.addReg(t1);
7503
7504 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007505 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007506 for (int i=0; i <= lastAddrIndx; ++i)
7507 (*MIB).addOperand(*argOpers[i]);
7508 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007509 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7510 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007511
Dale Johannesene4d209d2009-02-03 20:21:25 +00007512 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007513 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007514
Mon P Wang63307c32008-05-05 19:05:59 +00007515 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007516 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007517
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007518 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007519 return nextMBB;
7520}
7521
7522
Evan Cheng60c07e12006-07-05 22:17:51 +00007523MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007524X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007525 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007526 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007527 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007528 switch (MI->getOpcode()) {
7529 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007530 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007531 case X86::CMOV_FR32:
7532 case X86::CMOV_FR64:
7533 case X86::CMOV_V4F32:
7534 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007535 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007536 // To "insert" a SELECT_CC instruction, we actually have to insert the
7537 // diamond control-flow pattern. The incoming instruction knows the
7538 // destination vreg to set, the condition code register to branch on, the
7539 // true/false values to select between, and a branch opcode to use.
7540 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007541 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007542 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007543
Evan Cheng60c07e12006-07-05 22:17:51 +00007544 // thisMBB:
7545 // ...
7546 // TrueVal = ...
7547 // cmpTY ccX, r1, r2
7548 // bCC copy1MBB
7549 // fallthrough --> copy0MBB
7550 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007551 MachineFunction *F = BB->getParent();
7552 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7553 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007554 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007555 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007556 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007557 F->insert(It, copy0MBB);
7558 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007559 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007560 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007561 sinkMBB->transferSuccessors(BB);
7562
7563 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007564 BB->addSuccessor(copy0MBB);
7565 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007566
Evan Cheng60c07e12006-07-05 22:17:51 +00007567 // copy0MBB:
7568 // %FalseValue = ...
7569 // # fallthrough to sinkMBB
7570 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007571
Evan Cheng60c07e12006-07-05 22:17:51 +00007572 // Update machine-CFG edges
7573 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007574
Evan Cheng60c07e12006-07-05 22:17:51 +00007575 // sinkMBB:
7576 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7577 // ...
7578 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007579 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007580 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7581 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7582
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007583 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007584 return BB;
7585 }
7586
Dale Johannesen849f2142007-07-03 00:53:03 +00007587 case X86::FP32_TO_INT16_IN_MEM:
7588 case X86::FP32_TO_INT32_IN_MEM:
7589 case X86::FP32_TO_INT64_IN_MEM:
7590 case X86::FP64_TO_INT16_IN_MEM:
7591 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007592 case X86::FP64_TO_INT64_IN_MEM:
7593 case X86::FP80_TO_INT16_IN_MEM:
7594 case X86::FP80_TO_INT32_IN_MEM:
7595 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007596 // Change the floating point control register to use "round towards zero"
7597 // mode when truncating to an integer value.
7598 MachineFunction *F = BB->getParent();
7599 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007600 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007601
7602 // Load the old value of the high byte of the control word...
7603 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007604 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007605 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007606 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007607
7608 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007609 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007610 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007611
7612 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007613 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007614
7615 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007616 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007617 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007618
7619 // Get the X86 opcode to use.
7620 unsigned Opc;
7621 switch (MI->getOpcode()) {
7622 default: assert(0 && "illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007623 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7624 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7625 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7626 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7627 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7628 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007629 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7630 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7631 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007632 }
7633
7634 X86AddressMode AM;
7635 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007636 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007637 AM.BaseType = X86AddressMode::RegBase;
7638 AM.Base.Reg = Op.getReg();
7639 } else {
7640 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007641 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007642 }
7643 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007644 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007645 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007646 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007647 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007648 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007649 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007650 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007651 AM.GV = Op.getGlobal();
7652 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007653 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007654 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007655 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007656 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007657
7658 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007659 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007660
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007661 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007662 return BB;
7663 }
Mon P Wang63307c32008-05-05 19:05:59 +00007664 case X86::ATOMAND32:
7665 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007666 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007667 X86::LCMPXCHG32, X86::MOV32rr,
7668 X86::NOT32r, X86::EAX,
7669 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007670 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007671 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7672 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007673 X86::LCMPXCHG32, X86::MOV32rr,
7674 X86::NOT32r, X86::EAX,
7675 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007676 case X86::ATOMXOR32:
7677 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007678 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007679 X86::LCMPXCHG32, X86::MOV32rr,
7680 X86::NOT32r, X86::EAX,
7681 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007682 case X86::ATOMNAND32:
7683 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007684 X86::AND32ri, X86::MOV32rm,
7685 X86::LCMPXCHG32, X86::MOV32rr,
7686 X86::NOT32r, X86::EAX,
7687 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007688 case X86::ATOMMIN32:
7689 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7690 case X86::ATOMMAX32:
7691 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7692 case X86::ATOMUMIN32:
7693 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7694 case X86::ATOMUMAX32:
7695 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007696
7697 case X86::ATOMAND16:
7698 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7699 X86::AND16ri, X86::MOV16rm,
7700 X86::LCMPXCHG16, X86::MOV16rr,
7701 X86::NOT16r, X86::AX,
7702 X86::GR16RegisterClass);
7703 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007704 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007705 X86::OR16ri, X86::MOV16rm,
7706 X86::LCMPXCHG16, X86::MOV16rr,
7707 X86::NOT16r, X86::AX,
7708 X86::GR16RegisterClass);
7709 case X86::ATOMXOR16:
7710 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7711 X86::XOR16ri, X86::MOV16rm,
7712 X86::LCMPXCHG16, X86::MOV16rr,
7713 X86::NOT16r, X86::AX,
7714 X86::GR16RegisterClass);
7715 case X86::ATOMNAND16:
7716 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7717 X86::AND16ri, X86::MOV16rm,
7718 X86::LCMPXCHG16, X86::MOV16rr,
7719 X86::NOT16r, X86::AX,
7720 X86::GR16RegisterClass, true);
7721 case X86::ATOMMIN16:
7722 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7723 case X86::ATOMMAX16:
7724 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7725 case X86::ATOMUMIN16:
7726 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7727 case X86::ATOMUMAX16:
7728 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7729
7730 case X86::ATOMAND8:
7731 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7732 X86::AND8ri, X86::MOV8rm,
7733 X86::LCMPXCHG8, X86::MOV8rr,
7734 X86::NOT8r, X86::AL,
7735 X86::GR8RegisterClass);
7736 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007737 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007738 X86::OR8ri, X86::MOV8rm,
7739 X86::LCMPXCHG8, X86::MOV8rr,
7740 X86::NOT8r, X86::AL,
7741 X86::GR8RegisterClass);
7742 case X86::ATOMXOR8:
7743 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7744 X86::XOR8ri, X86::MOV8rm,
7745 X86::LCMPXCHG8, X86::MOV8rr,
7746 X86::NOT8r, X86::AL,
7747 X86::GR8RegisterClass);
7748 case X86::ATOMNAND8:
7749 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7750 X86::AND8ri, X86::MOV8rm,
7751 X86::LCMPXCHG8, X86::MOV8rr,
7752 X86::NOT8r, X86::AL,
7753 X86::GR8RegisterClass, true);
7754 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007755 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007756 case X86::ATOMAND64:
7757 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007758 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007759 X86::LCMPXCHG64, X86::MOV64rr,
7760 X86::NOT64r, X86::RAX,
7761 X86::GR64RegisterClass);
7762 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007763 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7764 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007765 X86::LCMPXCHG64, X86::MOV64rr,
7766 X86::NOT64r, X86::RAX,
7767 X86::GR64RegisterClass);
7768 case X86::ATOMXOR64:
7769 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007770 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007771 X86::LCMPXCHG64, X86::MOV64rr,
7772 X86::NOT64r, X86::RAX,
7773 X86::GR64RegisterClass);
7774 case X86::ATOMNAND64:
7775 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7776 X86::AND64ri32, X86::MOV64rm,
7777 X86::LCMPXCHG64, X86::MOV64rr,
7778 X86::NOT64r, X86::RAX,
7779 X86::GR64RegisterClass, true);
7780 case X86::ATOMMIN64:
7781 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7782 case X86::ATOMMAX64:
7783 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7784 case X86::ATOMUMIN64:
7785 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7786 case X86::ATOMUMAX64:
7787 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007788
7789 // This group does 64-bit operations on a 32-bit host.
7790 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007791 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007792 X86::AND32rr, X86::AND32rr,
7793 X86::AND32ri, X86::AND32ri,
7794 false);
7795 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007796 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007797 X86::OR32rr, X86::OR32rr,
7798 X86::OR32ri, X86::OR32ri,
7799 false);
7800 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007801 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007802 X86::XOR32rr, X86::XOR32rr,
7803 X86::XOR32ri, X86::XOR32ri,
7804 false);
7805 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007806 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007807 X86::AND32rr, X86::AND32rr,
7808 X86::AND32ri, X86::AND32ri,
7809 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007810 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007811 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007812 X86::ADD32rr, X86::ADC32rr,
7813 X86::ADD32ri, X86::ADC32ri,
7814 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007815 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007816 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007817 X86::SUB32rr, X86::SBB32rr,
7818 X86::SUB32ri, X86::SBB32ri,
7819 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007820 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007821 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007822 X86::MOV32rr, X86::MOV32rr,
7823 X86::MOV32ri, X86::MOV32ri,
7824 false);
Evan Cheng60c07e12006-07-05 22:17:51 +00007825 }
7826}
7827
7828//===----------------------------------------------------------------------===//
7829// X86 Optimization Hooks
7830//===----------------------------------------------------------------------===//
7831
Dan Gohman475871a2008-07-27 21:46:04 +00007832void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007833 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007834 APInt &KnownZero,
7835 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007836 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007837 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007838 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007839 assert((Opc >= ISD::BUILTIN_OP_END ||
7840 Opc == ISD::INTRINSIC_WO_CHAIN ||
7841 Opc == ISD::INTRINSIC_W_CHAIN ||
7842 Opc == ISD::INTRINSIC_VOID) &&
7843 "Should use MaskedValueIsZero if you don't know whether Op"
7844 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007845
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007846 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007847 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007848 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007849 case X86ISD::ADD:
7850 case X86ISD::SUB:
7851 case X86ISD::SMUL:
7852 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007853 case X86ISD::INC:
7854 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007855 // These nodes' second result is a boolean.
7856 if (Op.getResNo() == 0)
7857 break;
7858 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007859 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007860 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7861 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00007862 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007863 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007864}
Chris Lattner259e97c2006-01-31 19:43:35 +00007865
Evan Cheng206ee9d2006-07-07 08:33:52 +00007866/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00007867/// node is a GlobalAddress + offset.
7868bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7869 GlobalValue* &GA, int64_t &Offset) const{
7870 if (N->getOpcode() == X86ISD::Wrapper) {
7871 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007872 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007873 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007874 return true;
7875 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00007876 }
Evan Chengad4196b2008-05-12 19:56:52 +00007877 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00007878}
7879
Evan Chengad4196b2008-05-12 19:56:52 +00007880static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7881 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007882 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00007883 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00007884 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007885 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00007886 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00007887 return false;
7888}
7889
Nate Begeman9008ca62009-04-27 18:41:29 +00007890static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Eli Friedman7a5e5552009-06-07 06:52:44 +00007891 MVT EVT, LoadSDNode *&LDBase,
7892 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00007893 SelectionDAG &DAG, MachineFrameInfo *MFI,
7894 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007895 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00007896 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007897 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007898 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007899 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00007900 return false;
7901 continue;
7902 }
7903
Dan Gohman475871a2008-07-27 21:46:04 +00007904 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00007905 if (!Elt.getNode() ||
7906 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007907 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007908 if (!LDBase) {
7909 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00007910 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007911 LDBase = cast<LoadSDNode>(Elt.getNode());
7912 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007913 continue;
7914 }
7915 if (Elt.getOpcode() == ISD::UNDEF)
7916 continue;
7917
Nate Begemanabc01992009-06-05 21:37:30 +00007918 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Nate Begemanabc01992009-06-05 21:37:30 +00007919 if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007920 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007921 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007922 }
7923 return true;
7924}
Evan Cheng206ee9d2006-07-07 08:33:52 +00007925
7926/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7927/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7928/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00007929/// order. In the case of v2i64, it will see if it can rewrite the
7930/// shuffle to be an appropriate build vector so it can take advantage of
7931// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00007932static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00007933 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007934 DebugLoc dl = N->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007935 MVT VT = N->getValueType(0);
7936 MVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00007937 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
7938 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00007939
Eli Friedman7a5e5552009-06-07 06:52:44 +00007940 if (VT.getSizeInBits() != 128)
7941 return SDValue();
7942
Mon P Wang1e955802009-04-03 02:43:30 +00007943 // Try to combine a vector_shuffle into a 128-bit load.
7944 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00007945 LoadSDNode *LD = NULL;
7946 unsigned LastLoadedElt;
7947 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG,
7948 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00007949 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007950
Eli Friedman7a5e5552009-06-07 06:52:44 +00007951 if (LastLoadedElt == NumElems - 1) {
7952 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
7953 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
7954 LD->getSrcValue(), LD->getSrcValueOffset(),
7955 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007956 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007957 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00007958 LD->isVolatile(), LD->getAlignment());
7959 } else if (NumElems == 4 && LastLoadedElt == 1) {
7960 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00007961 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
7962 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00007963 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
7964 }
7965 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007966}
Evan Chengd880b972008-05-09 21:53:03 +00007967
Chris Lattner83e6c992006-10-04 06:57:07 +00007968/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00007969static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00007970 const X86Subtarget *Subtarget) {
7971 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007972 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00007973 // Get the LHS/RHS of the select.
7974 SDValue LHS = N->getOperand(1);
7975 SDValue RHS = N->getOperand(2);
7976
Chris Lattner83e6c992006-10-04 06:57:07 +00007977 // If we have SSE[12] support, try to form min/max nodes.
7978 if (Subtarget->hasSSE2() &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00007979 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
7980 Cond.getOpcode() == ISD::SETCC) {
7981 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007982
Chris Lattner47b4ce82009-03-11 05:48:52 +00007983 unsigned Opcode = 0;
7984 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
7985 switch (CC) {
7986 default: break;
7987 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
7988 case ISD::SETULE:
7989 case ISD::SETLE:
7990 if (!UnsafeFPMath) break;
7991 // FALL THROUGH.
7992 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
7993 case ISD::SETLT:
7994 Opcode = X86ISD::FMIN;
7995 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007996
Chris Lattner47b4ce82009-03-11 05:48:52 +00007997 case ISD::SETOGT: // (X > Y) ? X : Y -> max
7998 case ISD::SETUGT:
7999 case ISD::SETGT:
8000 if (!UnsafeFPMath) break;
8001 // FALL THROUGH.
8002 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
8003 case ISD::SETGE:
8004 Opcode = X86ISD::FMAX;
8005 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008006 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008007 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8008 switch (CC) {
8009 default: break;
8010 case ISD::SETOGT: // (X > Y) ? Y : X -> min
8011 case ISD::SETUGT:
8012 case ISD::SETGT:
8013 if (!UnsafeFPMath) break;
8014 // FALL THROUGH.
8015 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8016 case ISD::SETGE:
8017 Opcode = X86ISD::FMIN;
8018 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008019
Chris Lattner47b4ce82009-03-11 05:48:52 +00008020 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8021 case ISD::SETULE:
8022 case ISD::SETLE:
8023 if (!UnsafeFPMath) break;
8024 // FALL THROUGH.
8025 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8026 case ISD::SETLT:
8027 Opcode = X86ISD::FMAX;
8028 break;
8029 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008030 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008031
Chris Lattner47b4ce82009-03-11 05:48:52 +00008032 if (Opcode)
8033 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008034 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008035
Chris Lattnerd1980a52009-03-12 06:52:53 +00008036 // If this is a select between two integer constants, try to do some
8037 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008038 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8039 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008040 // Don't do this for crazy integer types.
8041 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8042 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008043 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008044 bool NeedsCondInvert = false;
8045
Chris Lattnercee56e72009-03-13 05:53:31 +00008046 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008047 // Efficiently invertible.
8048 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8049 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8050 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8051 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008052 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008053 }
8054
8055 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008056 if (FalseC->getAPIntValue() == 0 &&
8057 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008058 if (NeedsCondInvert) // Invert the condition if needed.
8059 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8060 DAG.getConstant(1, Cond.getValueType()));
8061
8062 // Zero extend the condition if needed.
8063 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
8064
Chris Lattnercee56e72009-03-13 05:53:31 +00008065 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008066 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
8067 DAG.getConstant(ShAmt, MVT::i8));
8068 }
Chris Lattner97a29a52009-03-13 05:22:11 +00008069
8070 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008071 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008072 if (NeedsCondInvert) // Invert the condition if needed.
8073 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8074 DAG.getConstant(1, Cond.getValueType()));
8075
8076 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008077 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8078 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008079 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008080 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008081 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008082
8083 // Optimize cases that will turn into an LEA instruction. This requires
8084 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8085 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8086 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8087 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8088
8089 bool isFastMultiplier = false;
8090 if (Diff < 10) {
8091 switch ((unsigned char)Diff) {
8092 default: break;
8093 case 1: // result = add base, cond
8094 case 2: // result = lea base( , cond*2)
8095 case 3: // result = lea base(cond, cond*2)
8096 case 4: // result = lea base( , cond*4)
8097 case 5: // result = lea base(cond, cond*4)
8098 case 8: // result = lea base( , cond*8)
8099 case 9: // result = lea base(cond, cond*8)
8100 isFastMultiplier = true;
8101 break;
8102 }
8103 }
8104
8105 if (isFastMultiplier) {
8106 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8107 if (NeedsCondInvert) // Invert the condition if needed.
8108 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8109 DAG.getConstant(1, Cond.getValueType()));
8110
8111 // Zero extend the condition if needed.
8112 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8113 Cond);
8114 // Scale the condition by the difference.
8115 if (Diff != 1)
8116 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8117 DAG.getConstant(Diff, Cond.getValueType()));
8118
8119 // Add the base if non-zero.
8120 if (FalseC->getAPIntValue() != 0)
8121 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8122 SDValue(FalseC, 0));
8123 return Cond;
8124 }
8125 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008126 }
8127 }
8128
Dan Gohman475871a2008-07-27 21:46:04 +00008129 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008130}
8131
Chris Lattnerd1980a52009-03-12 06:52:53 +00008132/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8133static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8134 TargetLowering::DAGCombinerInfo &DCI) {
8135 DebugLoc DL = N->getDebugLoc();
8136
8137 // If the flag operand isn't dead, don't touch this CMOV.
8138 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8139 return SDValue();
8140
8141 // If this is a select between two integer constants, try to do some
8142 // optimizations. Note that the operands are ordered the opposite of SELECT
8143 // operands.
8144 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8145 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8146 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8147 // larger than FalseC (the false value).
8148 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8149
8150 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8151 CC = X86::GetOppositeBranchCondition(CC);
8152 std::swap(TrueC, FalseC);
8153 }
8154
8155 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008156 // This is efficient for any integer data type (including i8/i16) and
8157 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008158 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8159 SDValue Cond = N->getOperand(3);
8160 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8161 DAG.getConstant(CC, MVT::i8), Cond);
8162
8163 // Zero extend the condition if needed.
8164 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8165
8166 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8167 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
8168 DAG.getConstant(ShAmt, MVT::i8));
8169 if (N->getNumValues() == 2) // Dead flag value?
8170 return DCI.CombineTo(N, Cond, SDValue());
8171 return Cond;
8172 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008173
8174 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8175 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008176 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8177 SDValue Cond = N->getOperand(3);
8178 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8179 DAG.getConstant(CC, MVT::i8), Cond);
8180
8181 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008182 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8183 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008184 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8185 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008186
Chris Lattner97a29a52009-03-13 05:22:11 +00008187 if (N->getNumValues() == 2) // Dead flag value?
8188 return DCI.CombineTo(N, Cond, SDValue());
8189 return Cond;
8190 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008191
8192 // Optimize cases that will turn into an LEA instruction. This requires
8193 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8194 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8195 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8196 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8197
8198 bool isFastMultiplier = false;
8199 if (Diff < 10) {
8200 switch ((unsigned char)Diff) {
8201 default: break;
8202 case 1: // result = add base, cond
8203 case 2: // result = lea base( , cond*2)
8204 case 3: // result = lea base(cond, cond*2)
8205 case 4: // result = lea base( , cond*4)
8206 case 5: // result = lea base(cond, cond*4)
8207 case 8: // result = lea base( , cond*8)
8208 case 9: // result = lea base(cond, cond*8)
8209 isFastMultiplier = true;
8210 break;
8211 }
8212 }
8213
8214 if (isFastMultiplier) {
8215 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8216 SDValue Cond = N->getOperand(3);
8217 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8218 DAG.getConstant(CC, MVT::i8), Cond);
8219 // Zero extend the condition if needed.
8220 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8221 Cond);
8222 // Scale the condition by the difference.
8223 if (Diff != 1)
8224 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8225 DAG.getConstant(Diff, Cond.getValueType()));
8226
8227 // Add the base if non-zero.
8228 if (FalseC->getAPIntValue() != 0)
8229 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8230 SDValue(FalseC, 0));
8231 if (N->getNumValues() == 2) // Dead flag value?
8232 return DCI.CombineTo(N, Cond, SDValue());
8233 return Cond;
8234 }
8235 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008236 }
8237 }
8238 return SDValue();
8239}
8240
8241
Evan Cheng0b0cd912009-03-28 05:57:29 +00008242/// PerformMulCombine - Optimize a single multiply with constant into two
8243/// in order to implement it with two cheaper instructions, e.g.
8244/// LEA + SHL, LEA + LEA.
8245static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8246 TargetLowering::DAGCombinerInfo &DCI) {
8247 if (DAG.getMachineFunction().
8248 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8249 return SDValue();
8250
8251 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8252 return SDValue();
8253
8254 MVT VT = N->getValueType(0);
8255 if (VT != MVT::i64)
8256 return SDValue();
8257
8258 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8259 if (!C)
8260 return SDValue();
8261 uint64_t MulAmt = C->getZExtValue();
8262 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8263 return SDValue();
8264
8265 uint64_t MulAmt1 = 0;
8266 uint64_t MulAmt2 = 0;
8267 if ((MulAmt % 9) == 0) {
8268 MulAmt1 = 9;
8269 MulAmt2 = MulAmt / 9;
8270 } else if ((MulAmt % 5) == 0) {
8271 MulAmt1 = 5;
8272 MulAmt2 = MulAmt / 5;
8273 } else if ((MulAmt % 3) == 0) {
8274 MulAmt1 = 3;
8275 MulAmt2 = MulAmt / 3;
8276 }
8277 if (MulAmt2 &&
8278 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8279 DebugLoc DL = N->getDebugLoc();
8280
8281 if (isPowerOf2_64(MulAmt2) &&
8282 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8283 // If second multiplifer is pow2, issue it first. We want the multiply by
8284 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8285 // is an add.
8286 std::swap(MulAmt1, MulAmt2);
8287
8288 SDValue NewMul;
8289 if (isPowerOf2_64(MulAmt1))
8290 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
8291 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
8292 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008293 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008294 DAG.getConstant(MulAmt1, VT));
8295
8296 if (isPowerOf2_64(MulAmt2))
8297 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
8298 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
8299 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008300 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008301 DAG.getConstant(MulAmt2, VT));
8302
8303 // Do not add new nodes to DAG combiner worklist.
8304 DCI.CombineTo(N, NewMul, false);
8305 }
8306 return SDValue();
8307}
8308
8309
Nate Begeman740ab032009-01-26 00:52:55 +00008310/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8311/// when possible.
8312static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8313 const X86Subtarget *Subtarget) {
8314 // On X86 with SSE2 support, we can transform this to a vector shift if
8315 // all elements are shifted by the same amount. We can't do this in legalize
8316 // because the a constant vector is typically transformed to a constant pool
8317 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008318 if (!Subtarget->hasSSE2())
8319 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008320
Nate Begeman740ab032009-01-26 00:52:55 +00008321 MVT VT = N->getValueType(0);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008322 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8323 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008324
Mon P Wang3becd092009-01-28 08:12:05 +00008325 SDValue ShAmtOp = N->getOperand(1);
8326 MVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008327 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008328 SDValue BaseShAmt;
8329 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8330 unsigned NumElts = VT.getVectorNumElements();
8331 unsigned i = 0;
8332 for (; i != NumElts; ++i) {
8333 SDValue Arg = ShAmtOp.getOperand(i);
8334 if (Arg.getOpcode() == ISD::UNDEF) continue;
8335 BaseShAmt = Arg;
8336 break;
8337 }
8338 for (; i != NumElts; ++i) {
8339 SDValue Arg = ShAmtOp.getOperand(i);
8340 if (Arg.getOpcode() == ISD::UNDEF) continue;
8341 if (Arg != BaseShAmt) {
8342 return SDValue();
8343 }
8344 }
8345 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008346 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8347 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8348 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008349 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008350 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008351
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008352 if (EltVT.bitsGT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008353 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008354 else if (EltVT.bitsLT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008355 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008356
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008357 // The shift amount is identical so we can do a vector shift.
8358 SDValue ValOp = N->getOperand(0);
8359 switch (N->getOpcode()) {
8360 default:
8361 assert(0 && "Unknown shift opcode!");
8362 break;
8363 case ISD::SHL:
8364 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008365 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008366 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8367 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008368 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008369 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008370 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8371 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008372 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008373 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008374 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8375 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008376 break;
8377 case ISD::SRA:
8378 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008379 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008380 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8381 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008382 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008383 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008384 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8385 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008386 break;
8387 case ISD::SRL:
8388 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008389 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008390 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8391 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008392 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008393 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008394 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8395 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008396 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008397 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008398 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8399 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008400 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008401 }
8402 return SDValue();
8403}
8404
Chris Lattner149a4e52008-02-22 02:09:43 +00008405/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008406static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008407 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008408 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8409 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008410 // A preferable solution to the general problem is to figure out the right
8411 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008412
8413 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008414 StoreSDNode *St = cast<StoreSDNode>(N);
Evan Cheng536e6672009-03-12 05:59:15 +00008415 MVT VT = St->getValue().getValueType();
8416 if (VT.getSizeInBits() != 64)
8417 return SDValue();
8418
Devang Patel578efa92009-06-05 21:57:13 +00008419 const Function *F = DAG.getMachineFunction().getFunction();
8420 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
8421 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
8422 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008423 if ((VT.isVector() ||
8424 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008425 isa<LoadSDNode>(St->getValue()) &&
8426 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8427 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008428 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008429 LoadSDNode *Ld = 0;
8430 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008431 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008432 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008433 // Must be a store of a load. We currently handle two cases: the load
8434 // is a direct child, and it's under an intervening TokenFactor. It is
8435 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008436 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008437 Ld = cast<LoadSDNode>(St->getChain());
8438 else if (St->getValue().hasOneUse() &&
8439 ChainVal->getOpcode() == ISD::TokenFactor) {
8440 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008441 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008442 TokenFactorIndex = i;
8443 Ld = cast<LoadSDNode>(St->getValue());
8444 } else
8445 Ops.push_back(ChainVal->getOperand(i));
8446 }
8447 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008448
Evan Cheng536e6672009-03-12 05:59:15 +00008449 if (!Ld || !ISD::isNormalLoad(Ld))
8450 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008451
Evan Cheng536e6672009-03-12 05:59:15 +00008452 // If this is not the MMX case, i.e. we are just turning i64 load/store
8453 // into f64 load/store, avoid the transformation if there are multiple
8454 // uses of the loaded value.
8455 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8456 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008457
Evan Cheng536e6672009-03-12 05:59:15 +00008458 DebugLoc LdDL = Ld->getDebugLoc();
8459 DebugLoc StDL = N->getDebugLoc();
8460 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8461 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8462 // pair instead.
8463 if (Subtarget->is64Bit() || F64IsLegal) {
8464 MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
8465 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8466 Ld->getBasePtr(), Ld->getSrcValue(),
8467 Ld->getSrcValueOffset(), Ld->isVolatile(),
8468 Ld->getAlignment());
8469 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008470 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008471 Ops.push_back(NewChain);
8472 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008473 Ops.size());
8474 }
Evan Cheng536e6672009-03-12 05:59:15 +00008475 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008476 St->getSrcValue(), St->getSrcValueOffset(),
8477 St->isVolatile(), St->getAlignment());
8478 }
Evan Cheng536e6672009-03-12 05:59:15 +00008479
8480 // Otherwise, lower to two pairs of 32-bit loads / stores.
8481 SDValue LoAddr = Ld->getBasePtr();
8482 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8483 DAG.getConstant(4, MVT::i32));
8484
8485 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
8486 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8487 Ld->isVolatile(), Ld->getAlignment());
8488 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
8489 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8490 Ld->isVolatile(),
8491 MinAlign(Ld->getAlignment(), 4));
8492
8493 SDValue NewChain = LoLd.getValue(1);
8494 if (TokenFactorIndex != -1) {
8495 Ops.push_back(LoLd);
8496 Ops.push_back(HiLd);
8497 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
8498 Ops.size());
8499 }
8500
8501 LoAddr = St->getBasePtr();
8502 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8503 DAG.getConstant(4, MVT::i32));
8504
8505 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8506 St->getSrcValue(), St->getSrcValueOffset(),
8507 St->isVolatile(), St->getAlignment());
8508 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8509 St->getSrcValue(),
8510 St->getSrcValueOffset() + 4,
8511 St->isVolatile(),
8512 MinAlign(St->getAlignment(), 4));
8513 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008514 }
Dan Gohman475871a2008-07-27 21:46:04 +00008515 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008516}
8517
Chris Lattner6cf73262008-01-25 06:14:17 +00008518/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8519/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008520static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008521 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8522 // F[X]OR(0.0, x) -> x
8523 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008524 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8525 if (C->getValueAPF().isPosZero())
8526 return N->getOperand(1);
8527 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8528 if (C->getValueAPF().isPosZero())
8529 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008530 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008531}
8532
8533/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008534static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008535 // FAND(0.0, x) -> 0.0
8536 // FAND(x, 0.0) -> 0.0
8537 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8538 if (C->getValueAPF().isPosZero())
8539 return N->getOperand(0);
8540 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8541 if (C->getValueAPF().isPosZero())
8542 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008543 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008544}
8545
Dan Gohmane5af2d32009-01-29 01:59:02 +00008546static SDValue PerformBTCombine(SDNode *N,
8547 SelectionDAG &DAG,
8548 TargetLowering::DAGCombinerInfo &DCI) {
8549 // BT ignores high bits in the bit index operand.
8550 SDValue Op1 = N->getOperand(1);
8551 if (Op1.hasOneUse()) {
8552 unsigned BitWidth = Op1.getValueSizeInBits();
8553 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8554 APInt KnownZero, KnownOne;
8555 TargetLowering::TargetLoweringOpt TLO(DAG);
8556 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8557 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8558 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8559 DCI.CommitTargetLoweringOpt(TLO);
8560 }
8561 return SDValue();
8562}
Chris Lattner83e6c992006-10-04 06:57:07 +00008563
Eli Friedman7a5e5552009-06-07 06:52:44 +00008564static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8565 SDValue Op = N->getOperand(0);
8566 if (Op.getOpcode() == ISD::BIT_CONVERT)
8567 Op = Op.getOperand(0);
8568 MVT VT = N->getValueType(0), OpVT = Op.getValueType();
8569 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
8570 VT.getVectorElementType().getSizeInBits() ==
8571 OpVT.getVectorElementType().getSizeInBits()) {
8572 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8573 }
8574 return SDValue();
8575}
8576
Owen Anderson99177002009-06-29 18:04:45 +00008577// On X86 and X86-64, atomic operations are lowered to locked instructions.
8578// Locked instructions, in turn, have implicit fence semantics (all memory
8579// operations are flushed before issuing the locked instruction, and the
8580// are not buffered), so we can fold away the common pattern of
8581// fence-atomic-fence.
8582static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
8583 SDValue atomic = N->getOperand(0);
8584 switch (atomic.getOpcode()) {
8585 case ISD::ATOMIC_CMP_SWAP:
8586 case ISD::ATOMIC_SWAP:
8587 case ISD::ATOMIC_LOAD_ADD:
8588 case ISD::ATOMIC_LOAD_SUB:
8589 case ISD::ATOMIC_LOAD_AND:
8590 case ISD::ATOMIC_LOAD_OR:
8591 case ISD::ATOMIC_LOAD_XOR:
8592 case ISD::ATOMIC_LOAD_NAND:
8593 case ISD::ATOMIC_LOAD_MIN:
8594 case ISD::ATOMIC_LOAD_MAX:
8595 case ISD::ATOMIC_LOAD_UMIN:
8596 case ISD::ATOMIC_LOAD_UMAX:
8597 break;
8598 default:
8599 return SDValue();
8600 }
8601
8602 SDValue fence = atomic.getOperand(0);
8603 if (fence.getOpcode() != ISD::MEMBARRIER)
8604 return SDValue();
8605
8606 switch (atomic.getOpcode()) {
8607 case ISD::ATOMIC_CMP_SWAP:
8608 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8609 atomic.getOperand(1), atomic.getOperand(2),
8610 atomic.getOperand(3));
8611 case ISD::ATOMIC_SWAP:
8612 case ISD::ATOMIC_LOAD_ADD:
8613 case ISD::ATOMIC_LOAD_SUB:
8614 case ISD::ATOMIC_LOAD_AND:
8615 case ISD::ATOMIC_LOAD_OR:
8616 case ISD::ATOMIC_LOAD_XOR:
8617 case ISD::ATOMIC_LOAD_NAND:
8618 case ISD::ATOMIC_LOAD_MIN:
8619 case ISD::ATOMIC_LOAD_MAX:
8620 case ISD::ATOMIC_LOAD_UMIN:
8621 case ISD::ATOMIC_LOAD_UMAX:
8622 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8623 atomic.getOperand(1), atomic.getOperand(2));
8624 default:
8625 return SDValue();
8626 }
8627}
8628
Dan Gohman475871a2008-07-27 21:46:04 +00008629SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008630 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008631 SelectionDAG &DAG = DCI.DAG;
8632 switch (N->getOpcode()) {
8633 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008634 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008635 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008636 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008637 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008638 case ISD::SHL:
8639 case ISD::SRA:
8640 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008641 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008642 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008643 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8644 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008645 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00008646 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00008647 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008648 }
8649
Dan Gohman475871a2008-07-27 21:46:04 +00008650 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008651}
8652
Evan Cheng60c07e12006-07-05 22:17:51 +00008653//===----------------------------------------------------------------------===//
8654// X86 Inline Assembly Support
8655//===----------------------------------------------------------------------===//
8656
Chris Lattnerf4dff842006-07-11 02:54:03 +00008657/// getConstraintType - Given a constraint letter, return the type of
8658/// constraint it is for this target.
8659X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008660X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8661 if (Constraint.size() == 1) {
8662 switch (Constraint[0]) {
8663 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008664 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008665 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008666 case 'r':
8667 case 'R':
8668 case 'l':
8669 case 'q':
8670 case 'Q':
8671 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008672 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008673 case 'Y':
8674 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008675 case 'e':
8676 case 'Z':
8677 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008678 default:
8679 break;
8680 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008681 }
Chris Lattner4234f572007-03-25 02:14:49 +00008682 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008683}
8684
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008685/// LowerXConstraint - try to replace an X constraint, which matches anything,
8686/// with another that has more specific requirements based on the type of the
8687/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008688const char *X86TargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00008689LowerXConstraint(MVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008690 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8691 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008692 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008693 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008694 return "Y";
8695 if (Subtarget->hasSSE1())
8696 return "x";
8697 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008698
Chris Lattner5e764232008-04-26 23:02:14 +00008699 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008700}
8701
Chris Lattner48884cd2007-08-25 00:47:38 +00008702/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8703/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008704void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008705 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008706 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008707 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008708 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008709 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008710
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008711 switch (Constraint) {
8712 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008713 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008714 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008715 if (C->getZExtValue() <= 31) {
8716 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008717 break;
8718 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008719 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008720 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008721 case 'J':
8722 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008723 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00008724 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8725 break;
8726 }
8727 }
8728 return;
8729 case 'K':
8730 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008731 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00008732 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8733 break;
8734 }
8735 }
8736 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008737 case 'N':
8738 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008739 if (C->getZExtValue() <= 255) {
8740 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008741 break;
8742 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008743 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008744 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008745 case 'e': {
8746 // 32-bit signed value
8747 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8748 const ConstantInt *CI = C->getConstantIntValue();
8749 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8750 // Widen to 64 bits here to get it sign extended.
8751 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8752 break;
8753 }
8754 // FIXME gcc accepts some relocatable values here too, but only in certain
8755 // memory models; it's complicated.
8756 }
8757 return;
8758 }
8759 case 'Z': {
8760 // 32-bit unsigned value
8761 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8762 const ConstantInt *CI = C->getConstantIntValue();
8763 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8764 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8765 break;
8766 }
8767 }
8768 // FIXME gcc accepts some relocatable values here too, but only in certain
8769 // memory models; it's complicated.
8770 return;
8771 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008772 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008773 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00008774 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008775 // Widen to 64 bits here to get it sign extended.
8776 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00008777 break;
8778 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008779
Chris Lattnerdc43a882007-05-03 16:52:29 +00008780 // If we are in non-pic codegen mode, we allow the address of a global (with
8781 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00008782 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008783 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00008784
Chris Lattner49921962009-05-08 18:23:14 +00008785 // Match either (GA), (GA+C), (GA+C1+C2), etc.
8786 while (1) {
8787 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
8788 Offset += GA->getOffset();
8789 break;
8790 } else if (Op.getOpcode() == ISD::ADD) {
8791 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8792 Offset += C->getZExtValue();
8793 Op = Op.getOperand(0);
8794 continue;
8795 }
8796 } else if (Op.getOpcode() == ISD::SUB) {
8797 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8798 Offset += -C->getZExtValue();
8799 Op = Op.getOperand(0);
8800 continue;
8801 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008802 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008803
Chris Lattner49921962009-05-08 18:23:14 +00008804 // Otherwise, this isn't something we can handle, reject it.
8805 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008806 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008807 // If we require an extra load to get this address, as in PIC mode, we
8808 // can't accept it.
8809 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(),
8810 getTargetMachine(), false))
8811 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00008812
Chris Lattner49921962009-05-08 18:23:14 +00008813 if (hasMemory)
8814 Op = LowerGlobalAddress(GA->getGlobal(), Op.getDebugLoc(), Offset, DAG);
8815 else
8816 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
8817 Offset);
8818 Result = Op;
8819 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008820 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008821 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008822
Gabor Greifba36cb52008-08-28 21:40:38 +00008823 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00008824 Ops.push_back(Result);
8825 return;
8826 }
Evan Chengda43bcf2008-09-24 00:05:32 +00008827 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8828 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008829}
8830
Chris Lattner259e97c2006-01-31 19:43:35 +00008831std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00008832getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008833 MVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00008834 if (Constraint.size() == 1) {
8835 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00008836 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00008837 default: break; // Unknown constraint letter
Chris Lattner259e97c2006-01-31 19:43:35 +00008838 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
8839 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00008840 if (VT == MVT::i32)
8841 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
8842 else if (VT == MVT::i16)
8843 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
8844 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00008845 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00008846 else if (VT == MVT::i64)
8847 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
8848 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00008849 }
8850 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008851
Chris Lattner1efa40f2006-02-22 00:56:39 +00008852 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00008853}
Chris Lattnerf76d1802006-07-31 23:26:50 +00008854
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008855std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00008856X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008857 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00008858 // First, see if this is a constraint that directly corresponds to an LLVM
8859 // register class.
8860 if (Constraint.size() == 1) {
8861 // GCC Constraint Letters
8862 switch (Constraint[0]) {
8863 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00008864 case 'r': // GENERAL_REGS
8865 case 'R': // LEGACY_REGS
8866 case 'l': // INDEX_REGS
Chris Lattner1fa71982008-10-17 18:15:05 +00008867 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00008868 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008869 if (VT == MVT::i16)
8870 return std::make_pair(0U, X86::GR16RegisterClass);
8871 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00008872 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008873 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008874 case 'f': // FP Stack registers.
8875 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
8876 // value to the correct fpstack register class.
8877 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
8878 return std::make_pair(0U, X86::RFP32RegisterClass);
8879 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
8880 return std::make_pair(0U, X86::RFP64RegisterClass);
8881 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00008882 case 'y': // MMX_REGS if MMX allowed.
8883 if (!Subtarget->hasMMX()) break;
8884 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008885 case 'Y': // SSE_REGS if SSE2 allowed
8886 if (!Subtarget->hasSSE2()) break;
8887 // FALL THROUGH.
8888 case 'x': // SSE_REGS if SSE1 allowed
8889 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008890
8891 switch (VT.getSimpleVT()) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00008892 default: break;
8893 // Scalar SSE types.
8894 case MVT::f32:
8895 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00008896 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008897 case MVT::f64:
8898 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00008899 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008900 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00008901 case MVT::v16i8:
8902 case MVT::v8i16:
8903 case MVT::v4i32:
8904 case MVT::v2i64:
8905 case MVT::v4f32:
8906 case MVT::v2f64:
8907 return std::make_pair(0U, X86::VR128RegisterClass);
8908 }
Chris Lattnerad043e82007-04-09 05:11:28 +00008909 break;
8910 }
8911 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008912
Chris Lattnerf76d1802006-07-31 23:26:50 +00008913 // Use the default implementation in TargetLowering to convert the register
8914 // constraint into a member of a register class.
8915 std::pair<unsigned, const TargetRegisterClass*> Res;
8916 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00008917
8918 // Not found as a standard register?
8919 if (Res.second == 0) {
8920 // GCC calls "st(0)" just plain "st".
8921 if (StringsEqualNoCase("{st}", Constraint)) {
8922 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00008923 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00008924 }
Dale Johannesen330169f2008-11-13 21:52:36 +00008925 // 'A' means EAX + EDX.
8926 if (Constraint == "A") {
8927 Res.first = X86::EAX;
8928 Res.second = X86::GRADRegisterClass;
8929 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00008930 return Res;
8931 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008932
Chris Lattnerf76d1802006-07-31 23:26:50 +00008933 // Otherwise, check to see if this is a register class of the wrong value
8934 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
8935 // turn into {ax},{dx}.
8936 if (Res.second->hasType(VT))
8937 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008938
Chris Lattnerf76d1802006-07-31 23:26:50 +00008939 // All of the single-register GCC register classes map their values onto
8940 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
8941 // really want an 8-bit or 32-bit register, map to the appropriate register
8942 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00008943 if (Res.second == X86::GR16RegisterClass) {
8944 if (VT == MVT::i8) {
8945 unsigned DestReg = 0;
8946 switch (Res.first) {
8947 default: break;
8948 case X86::AX: DestReg = X86::AL; break;
8949 case X86::DX: DestReg = X86::DL; break;
8950 case X86::CX: DestReg = X86::CL; break;
8951 case X86::BX: DestReg = X86::BL; break;
8952 }
8953 if (DestReg) {
8954 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008955 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008956 }
8957 } else if (VT == MVT::i32) {
8958 unsigned DestReg = 0;
8959 switch (Res.first) {
8960 default: break;
8961 case X86::AX: DestReg = X86::EAX; break;
8962 case X86::DX: DestReg = X86::EDX; break;
8963 case X86::CX: DestReg = X86::ECX; break;
8964 case X86::BX: DestReg = X86::EBX; break;
8965 case X86::SI: DestReg = X86::ESI; break;
8966 case X86::DI: DestReg = X86::EDI; break;
8967 case X86::BP: DestReg = X86::EBP; break;
8968 case X86::SP: DestReg = X86::ESP; break;
8969 }
8970 if (DestReg) {
8971 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008972 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008973 }
8974 } else if (VT == MVT::i64) {
8975 unsigned DestReg = 0;
8976 switch (Res.first) {
8977 default: break;
8978 case X86::AX: DestReg = X86::RAX; break;
8979 case X86::DX: DestReg = X86::RDX; break;
8980 case X86::CX: DestReg = X86::RCX; break;
8981 case X86::BX: DestReg = X86::RBX; break;
8982 case X86::SI: DestReg = X86::RSI; break;
8983 case X86::DI: DestReg = X86::RDI; break;
8984 case X86::BP: DestReg = X86::RBP; break;
8985 case X86::SP: DestReg = X86::RSP; break;
8986 }
8987 if (DestReg) {
8988 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008989 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008990 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00008991 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00008992 } else if (Res.second == X86::FR32RegisterClass ||
8993 Res.second == X86::FR64RegisterClass ||
8994 Res.second == X86::VR128RegisterClass) {
8995 // Handle references to XMM physical registers that got mapped into the
8996 // wrong class. This can happen with constraints like {xmm0} where the
8997 // target independent register mapper will just pick the first match it can
8998 // find, ignoring the required type.
8999 if (VT == MVT::f32)
9000 Res.second = X86::FR32RegisterClass;
9001 else if (VT == MVT::f64)
9002 Res.second = X86::FR64RegisterClass;
9003 else if (X86::VR128RegisterClass->hasType(VT))
9004 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009005 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009006
Chris Lattnerf76d1802006-07-31 23:26:50 +00009007 return Res;
9008}
Mon P Wang0c397192008-10-30 08:01:45 +00009009
9010//===----------------------------------------------------------------------===//
9011// X86 Widen vector type
9012//===----------------------------------------------------------------------===//
9013
9014/// getWidenVectorType: given a vector type, returns the type to widen
9015/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
9016/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009017/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009018/// scalarizing vs using the wider vector type.
9019
Dan Gohmanc13cf132009-01-15 17:34:08 +00009020MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009021 assert(VT.isVector());
9022 if (isTypeLegal(VT))
9023 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009024
Mon P Wang0c397192008-10-30 08:01:45 +00009025 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9026 // type based on element type. This would speed up our search (though
9027 // it may not be worth it since the size of the list is relatively
9028 // small).
9029 MVT EltVT = VT.getVectorElementType();
9030 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009031
Mon P Wang0c397192008-10-30 08:01:45 +00009032 // On X86, it make sense to widen any vector wider than 1
9033 if (NElts <= 1)
9034 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009035
9036 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang0c397192008-10-30 08:01:45 +00009037 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9038 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009039
9040 if (isTypeLegal(SVT) &&
9041 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009042 SVT.getVectorNumElements() > NElts)
9043 return SVT;
9044 }
9045 return MVT::Other;
9046}