blob: 490b857b0e9c80c0c4559b76f20cb13f8f58b4f8 [file] [log] [blame]
Dan Gohman3b172f12010-04-22 20:06:42 +00001//===-- FastISel.cpp - Implementation of the FastISel class ---------------===//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000047#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000048#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000049#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000050#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000051#include "llvm/Analysis/DebugInfo.h"
Dan Gohman7fbcc982010-07-01 03:49:38 +000052#include "llvm/Analysis/Loads.h"
Evan Cheng83785c82008-08-20 22:45:34 +000053#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000054#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000055#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000056#include "llvm/Target/TargetMachine.h"
Dan Gohmanba5be5c2010-04-20 15:00:41 +000057#include "llvm/Support/ErrorHandling.h"
Devang Patelafeaae72010-12-06 22:39:26 +000058#include "llvm/Support/Debug.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000059using namespace llvm;
60
Dan Gohman84023e02010-07-10 09:00:22 +000061/// startNewBlock - Set the current block to which generated machine
62/// instructions will be appended, and clear the local CSE map.
63///
64void FastISel::startNewBlock() {
65 LocalValueMap.clear();
66
67 // Start out as null, meaining no local-value instructions have
68 // been emitted.
69 LastLocalValue = 0;
70
71 // Advance the last local value past any EH_LABEL instructions.
72 MachineBasicBlock::iterator
73 I = FuncInfo.MBB->begin(), E = FuncInfo.MBB->end();
74 while (I != E && I->getOpcode() == TargetOpcode::EH_LABEL) {
75 LastLocalValue = I;
76 ++I;
77 }
78}
79
Dan Gohmana6cb6412010-05-11 23:54:07 +000080bool FastISel::hasTrivialKill(const Value *V) const {
Dan Gohman7f0d6952010-05-14 22:53:18 +000081 // Don't consider constants or arguments to have trivial kills.
Dan Gohmana6cb6412010-05-11 23:54:07 +000082 const Instruction *I = dyn_cast<Instruction>(V);
Dan Gohman7f0d6952010-05-14 22:53:18 +000083 if (!I)
84 return false;
85
86 // No-op casts are trivially coalesced by fast-isel.
87 if (const CastInst *Cast = dyn_cast<CastInst>(I))
88 if (Cast->isNoopCast(TD.getIntPtrType(Cast->getContext())) &&
89 !hasTrivialKill(Cast->getOperand(0)))
90 return false;
91
92 // Only instructions with a single use in the same basic block are considered
93 // to have trivial kills.
94 return I->hasOneUse() &&
95 !(I->getOpcode() == Instruction::BitCast ||
96 I->getOpcode() == Instruction::PtrToInt ||
97 I->getOpcode() == Instruction::IntToPtr) &&
Gabor Greif96f1d8e2010-07-22 13:36:47 +000098 cast<Instruction>(*I->use_begin())->getParent() == I->getParent();
Dan Gohmana6cb6412010-05-11 23:54:07 +000099}
100
Dan Gohman46510a72010-04-15 01:51:59 +0000101unsigned FastISel::getRegForValue(const Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +0000102 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohman4fd55282009-04-07 20:40:11 +0000103 // Don't handle non-simple values in FastISel.
104 if (!RealVT.isSimple())
105 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000106
107 // Ignore illegal types. We must do this before looking up the value
108 // in ValueMap because Arguments are given virtual registers regardless
109 // of whether FastISel can handle them.
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 MVT VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000111 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 // Promote MVT::i1 to a legal type though, because it's common and easy.
113 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +0000114 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000115 else
116 return 0;
117 }
118
Dan Gohman104e4ce2008-09-03 23:32:19 +0000119 // Look up the value to see if we already have a register for it. We
120 // cache values defined by Instructions across blocks, and other values
121 // only locally. This is because Instructions already have the SSA
Dan Gohman5c9cf192010-01-12 04:30:26 +0000122 // def-dominates-use requirement enforced.
Dan Gohmana4160c32010-07-07 16:29:44 +0000123 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
Dan Gohman84023e02010-07-10 09:00:22 +0000124 if (I != FuncInfo.ValueMap.end()) {
125 unsigned Reg = I->second;
126 return Reg;
127 }
Dan Gohman104e4ce2008-09-03 23:32:19 +0000128 unsigned Reg = LocalValueMap[V];
129 if (Reg != 0)
130 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000131
Dan Gohman97c94b82010-05-06 00:02:14 +0000132 // In bottom-up mode, just create the virtual register which will be used
133 // to hold the value. It will be materialized later.
Dan Gohman84023e02010-07-10 09:00:22 +0000134 if (isa<Instruction>(V) &&
135 (!isa<AllocaInst>(V) ||
136 !FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(V))))
137 return FuncInfo.InitializeRegForValue(V);
Dan Gohman97c94b82010-05-06 00:02:14 +0000138
Dan Gohmana10b8492010-07-14 01:07:44 +0000139 SavePoint SaveInsertPt = enterLocalValueArea();
Dan Gohman84023e02010-07-10 09:00:22 +0000140
141 // Materialize the value in a register. Emit any instructions in the
142 // local value area.
143 Reg = materializeRegForValue(V, VT);
144
145 leaveLocalValueArea(SaveInsertPt);
146
147 return Reg;
Dan Gohman1fdc6142010-05-03 23:36:34 +0000148}
149
Eric Christopher44a2c342010-08-17 01:30:33 +0000150/// materializeRegForValue - Helper for getRegForValue. This function is
Dan Gohman1fdc6142010-05-03 23:36:34 +0000151/// called when the value isn't already available in a register and must
152/// be materialized with new instructions.
153unsigned FastISel::materializeRegForValue(const Value *V, MVT VT) {
154 unsigned Reg = 0;
155
Dan Gohman46510a72010-04-15 01:51:59 +0000156 if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000157 if (CI->getValue().getActiveBits() <= 64)
158 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +0000159 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000160 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +0000161 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000162 // Translate this as an integer zero so that it can be
163 // local-CSE'd with actual integer zeros.
Owen Anderson1d0be152009-08-13 21:58:54 +0000164 Reg =
165 getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext())));
Dan Gohman46510a72010-04-15 01:51:59 +0000166 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman4183e312010-04-13 17:07:06 +0000167 // Try to emit the constant directly.
Dan Gohman104e4ce2008-09-03 23:32:19 +0000168 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000169
170 if (!Reg) {
Dan Gohman4183e312010-04-13 17:07:06 +0000171 // Try to emit the constant by using an integer constant with a cast.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000172 const APFloat &Flt = CF->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000173 EVT IntVT = TLI.getPointerTy();
Dan Gohmanad368ac2008-08-27 18:10:19 +0000174
175 uint64_t x[2];
176 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000177 bool isExact;
178 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
179 APFloat::rmTowardZero, &isExact);
180 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000181 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000182
Owen Andersone922c022009-07-22 00:24:57 +0000183 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000184 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000185 if (IntegerReg != 0)
Dan Gohmana6cb6412010-05-11 23:54:07 +0000186 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP,
187 IntegerReg, /*Kill=*/false);
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000188 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000189 }
Dan Gohman46510a72010-04-15 01:51:59 +0000190 } else if (const Operator *Op = dyn_cast<Operator>(V)) {
Dan Gohman20d4be12010-07-01 02:58:57 +0000191 if (!SelectOperator(Op, Op->getOpcode()))
192 if (!isa<Instruction>(Op) ||
193 !TargetSelectInstruction(cast<Instruction>(Op)))
194 return 0;
Dan Gohman37db6cd2010-06-21 14:17:46 +0000195 Reg = lookUpRegForValue(Op);
Dan Gohman205d9252008-08-28 21:19:07 +0000196 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000197 Reg = createResultReg(TLI.getRegClassFor(VT));
Dan Gohman84023e02010-07-10 09:00:22 +0000198 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
199 TII.get(TargetOpcode::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000200 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000201
Dan Gohmandceffe62008-09-25 01:28:51 +0000202 // If target-independent code couldn't handle the value, give target-specific
203 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000204 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000205 Reg = TargetMaterializeConstant(cast<Constant>(V));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000207 // Don't cache constant materializations in the general ValueMap.
208 // To do so would require tracking what uses they dominate.
Dan Gohman84023e02010-07-10 09:00:22 +0000209 if (Reg != 0) {
Dan Gohmandceffe62008-09-25 01:28:51 +0000210 LocalValueMap[V] = Reg;
Dan Gohman84023e02010-07-10 09:00:22 +0000211 LastLocalValue = MRI.getVRegDef(Reg);
212 }
Dan Gohman104e4ce2008-09-03 23:32:19 +0000213 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000214}
215
Dan Gohman46510a72010-04-15 01:51:59 +0000216unsigned FastISel::lookUpRegForValue(const Value *V) {
Evan Cheng59fbc802008-09-09 01:26:59 +0000217 // Look up the value to see if we already have a register for it. We
218 // cache values defined by Instructions across blocks, and other values
219 // only locally. This is because Instructions already have the SSA
Dan Gohman1fdc6142010-05-03 23:36:34 +0000220 // def-dominates-use requirement enforced.
Dan Gohmana4160c32010-07-07 16:29:44 +0000221 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
222 if (I != FuncInfo.ValueMap.end())
Dan Gohman3193a682010-06-21 14:21:47 +0000223 return I->second;
Evan Cheng59fbc802008-09-09 01:26:59 +0000224 return LocalValueMap[V];
225}
226
Owen Andersoncc54e762008-08-30 00:38:46 +0000227/// UpdateValueMap - Update the value map to include the new mapping for this
228/// instruction, or insert an extra copy to get the result in a previous
229/// determined register.
230/// NOTE: This is only necessary because we might select a block that uses
231/// a value before we select the block that defines the value. It might be
232/// possible to fix this by selecting blocks in reverse postorder.
Dan Gohman46510a72010-04-15 01:51:59 +0000233unsigned FastISel::UpdateValueMap(const Value *I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000234 if (!isa<Instruction>(I)) {
235 LocalValueMap[I] = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000236 return Reg;
Dan Gohman40b189e2008-09-05 18:18:20 +0000237 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000238
Dan Gohmana4160c32010-07-07 16:29:44 +0000239 unsigned &AssignedReg = FuncInfo.ValueMap[I];
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000240 if (AssignedReg == 0)
Dan Gohman84023e02010-07-10 09:00:22 +0000241 // Use the new register.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000242 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000243 else if (Reg != AssignedReg) {
Dan Gohman84023e02010-07-10 09:00:22 +0000244 // Arrange for uses of AssignedReg to be replaced by uses of Reg.
245 FuncInfo.RegFixups[AssignedReg] = Reg;
246
247 AssignedReg = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000248 }
Dan Gohman84023e02010-07-10 09:00:22 +0000249
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000250 return AssignedReg;
Owen Andersoncc54e762008-08-30 00:38:46 +0000251}
252
Dan Gohmana6cb6412010-05-11 23:54:07 +0000253std::pair<unsigned, bool> FastISel::getRegForGEPIndex(const Value *Idx) {
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000254 unsigned IdxN = getRegForValue(Idx);
255 if (IdxN == 0)
256 // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000257 return std::pair<unsigned, bool>(0, false);
258
259 bool IdxNIsKill = hasTrivialKill(Idx);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000260
261 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Anderson766b5ef2009-08-11 21:59:30 +0000262 MVT PtrVT = TLI.getPointerTy();
Owen Andersone50ed302009-08-10 22:56:29 +0000263 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000264 if (IdxVT.bitsLT(PtrVT)) {
265 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND,
266 IdxN, IdxNIsKill);
267 IdxNIsKill = true;
268 }
269 else if (IdxVT.bitsGT(PtrVT)) {
270 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE,
271 IdxN, IdxNIsKill);
272 IdxNIsKill = true;
273 }
274 return std::pair<unsigned, bool>(IdxN, IdxNIsKill);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000275}
276
Dan Gohman84023e02010-07-10 09:00:22 +0000277void FastISel::recomputeInsertPt() {
278 if (getLastLocalValue()) {
279 FuncInfo.InsertPt = getLastLocalValue();
Dan Gohmanc6e59b72010-07-19 22:48:56 +0000280 FuncInfo.MBB = FuncInfo.InsertPt->getParent();
Dan Gohman84023e02010-07-10 09:00:22 +0000281 ++FuncInfo.InsertPt;
282 } else
283 FuncInfo.InsertPt = FuncInfo.MBB->getFirstNonPHI();
284
285 // Now skip past any EH_LABELs, which must remain at the beginning.
286 while (FuncInfo.InsertPt != FuncInfo.MBB->end() &&
287 FuncInfo.InsertPt->getOpcode() == TargetOpcode::EH_LABEL)
288 ++FuncInfo.InsertPt;
289}
290
Dan Gohmana10b8492010-07-14 01:07:44 +0000291FastISel::SavePoint FastISel::enterLocalValueArea() {
Dan Gohman84023e02010-07-10 09:00:22 +0000292 MachineBasicBlock::iterator OldInsertPt = FuncInfo.InsertPt;
Dan Gohman163f78e2010-07-14 22:01:31 +0000293 DebugLoc OldDL = DL;
Dan Gohman84023e02010-07-10 09:00:22 +0000294 recomputeInsertPt();
Dan Gohmana10b8492010-07-14 01:07:44 +0000295 DL = DebugLoc();
Dan Gohman163f78e2010-07-14 22:01:31 +0000296 SavePoint SP = { OldInsertPt, OldDL };
Dan Gohmana10b8492010-07-14 01:07:44 +0000297 return SP;
Dan Gohman84023e02010-07-10 09:00:22 +0000298}
299
Dan Gohmana10b8492010-07-14 01:07:44 +0000300void FastISel::leaveLocalValueArea(SavePoint OldInsertPt) {
Dan Gohman84023e02010-07-10 09:00:22 +0000301 if (FuncInfo.InsertPt != FuncInfo.MBB->begin())
302 LastLocalValue = llvm::prior(FuncInfo.InsertPt);
303
304 // Restore the previous insert position.
Dan Gohmana10b8492010-07-14 01:07:44 +0000305 FuncInfo.InsertPt = OldInsertPt.InsertPt;
306 DL = OldInsertPt.DL;
Dan Gohman84023e02010-07-10 09:00:22 +0000307}
308
Dan Gohmanbdedd442008-08-20 00:11:48 +0000309/// SelectBinaryOp - Select and emit code for a binary operator instruction,
310/// which has an opcode which directly corresponds to the given ISD opcode.
311///
Dan Gohman46510a72010-04-15 01:51:59 +0000312bool FastISel::SelectBinaryOp(const User *I, unsigned ISDOpcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000313 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmanbdedd442008-08-20 00:11:48 +0000315 // Unhandled type. Halt "fast" selection and bail.
316 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000317
Dan Gohmanb71fea22008-08-26 20:52:40 +0000318 // We only handle legal types. For example, on x86-32 the instruction
319 // selector contains all of the 64-bit instructions from x86-64,
320 // under the assumption that i64 won't be used if the target doesn't
321 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000322 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000324 // don't require additional zeroing, which makes them easy.
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000326 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
327 ISDOpcode == ISD::XOR))
Owen Anderson23b9b192009-08-12 00:36:31 +0000328 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohman638c6832008-09-05 18:44:22 +0000329 else
330 return false;
331 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000332
Dan Gohman3df24e62008-09-03 23:12:08 +0000333 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000334 if (Op0 == 0)
335 // Unhandled operand. Halt "fast" selection and bail.
336 return false;
337
Dan Gohmana6cb6412010-05-11 23:54:07 +0000338 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
339
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000340 // Check if the second operand is a constant and handle it appropriately.
341 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000342 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000343 ISDOpcode, Op0, Op0IsKill,
344 CI->getZExtValue());
Dan Gohmanad368ac2008-08-27 18:10:19 +0000345 if (ResultReg != 0) {
346 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000347 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000348 return true;
349 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000350 }
351
Dan Gohman10df0fa2008-08-27 01:09:54 +0000352 // Check if the second operand is a constant float.
353 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000354 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000355 ISDOpcode, Op0, Op0IsKill, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000356 if (ResultReg != 0) {
357 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000358 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000359 return true;
360 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000361 }
362
Dan Gohman3df24e62008-09-03 23:12:08 +0000363 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000364 if (Op1 == 0)
365 // Unhandled operand. Halt "fast" selection and bail.
366 return false;
367
Dan Gohmana6cb6412010-05-11 23:54:07 +0000368 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
369
Dan Gohmanad368ac2008-08-27 18:10:19 +0000370 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000371 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000372 ISDOpcode,
373 Op0, Op0IsKill,
374 Op1, Op1IsKill);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000375 if (ResultReg == 0)
376 // Target-specific code wasn't able to find a machine opcode for
377 // the given ISD opcode and type. Halt "fast" selection and bail.
378 return false;
379
Dan Gohman8014e862008-08-20 00:23:20 +0000380 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000381 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000382 return true;
383}
384
Dan Gohman46510a72010-04-15 01:51:59 +0000385bool FastISel::SelectGetElementPtr(const User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000386 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000387 if (N == 0)
388 // Unhandled operand. Halt "fast" selection and bail.
389 return false;
390
Dan Gohmana6cb6412010-05-11 23:54:07 +0000391 bool NIsKill = hasTrivialKill(I->getOperand(0));
392
Evan Cheng83785c82008-08-20 22:45:34 +0000393 const Type *Ty = I->getOperand(0)->getType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 MVT VT = TLI.getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +0000395 for (GetElementPtrInst::const_op_iterator OI = I->op_begin()+1,
396 E = I->op_end(); OI != E; ++OI) {
397 const Value *Idx = *OI;
Evan Cheng83785c82008-08-20 22:45:34 +0000398 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
399 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
400 if (Field) {
401 // N = N + Offset
402 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
403 // FIXME: This can be optimized by combining the add with a
404 // subsequent one.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000405 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000406 if (N == 0)
407 // Unhandled operand. Halt "fast" selection and bail.
408 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000409 NIsKill = true;
Evan Cheng83785c82008-08-20 22:45:34 +0000410 }
411 Ty = StTy->getElementType(Field);
412 } else {
413 Ty = cast<SequentialType>(Ty)->getElementType();
414
415 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +0000416 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +0000417 if (CI->isZero()) continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000418 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +0000419 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohmana6cb6412010-05-11 23:54:07 +0000420 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000421 if (N == 0)
422 // Unhandled operand. Halt "fast" selection and bail.
423 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000424 NIsKill = true;
Evan Cheng83785c82008-08-20 22:45:34 +0000425 continue;
426 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000427
Evan Cheng83785c82008-08-20 22:45:34 +0000428 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000429 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000430 std::pair<unsigned, bool> Pair = getRegForGEPIndex(Idx);
431 unsigned IdxN = Pair.first;
432 bool IdxNIsKill = Pair.second;
Evan Cheng83785c82008-08-20 22:45:34 +0000433 if (IdxN == 0)
434 // Unhandled operand. Halt "fast" selection and bail.
435 return false;
436
Dan Gohman80bc6e22008-08-26 20:57:08 +0000437 if (ElementSize != 1) {
Dan Gohmana6cb6412010-05-11 23:54:07 +0000438 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, IdxNIsKill, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000439 if (IdxN == 0)
440 // Unhandled operand. Halt "fast" selection and bail.
441 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000442 IdxNIsKill = true;
Dan Gohman80bc6e22008-08-26 20:57:08 +0000443 }
Dan Gohmana6cb6412010-05-11 23:54:07 +0000444 N = FastEmit_rr(VT, VT, ISD::ADD, N, NIsKill, IdxN, IdxNIsKill);
Evan Cheng83785c82008-08-20 22:45:34 +0000445 if (N == 0)
446 // Unhandled operand. Halt "fast" selection and bail.
447 return false;
448 }
449 }
450
451 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000452 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000453 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000454}
455
Dan Gohman46510a72010-04-15 01:51:59 +0000456bool FastISel::SelectCall(const User *I) {
457 const Function *F = cast<CallInst>(I)->getCalledFunction();
Dan Gohman33134c42008-09-25 17:05:24 +0000458 if (!F) return false;
459
Dan Gohman4183e312010-04-13 17:07:06 +0000460 // Handle selected intrinsic function calls.
Dan Gohman33134c42008-09-25 17:05:24 +0000461 unsigned IID = F->getIntrinsicID();
462 switch (IID) {
463 default: break;
Bill Wendling92c1e122009-02-13 02:16:35 +0000464 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +0000465 const DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +0000466 if (!DIVariable(DI->getVariable()).Verify() ||
Dan Gohmana4160c32010-07-07 16:29:44 +0000467 !FuncInfo.MF->getMMI().hasDebugInfo())
Devang Patel7e1e31f2009-07-02 22:43:26 +0000468 return true;
469
Dan Gohman46510a72010-04-15 01:51:59 +0000470 const Value *Address = DI->getAddress();
Devang Patel6fe75aa2010-09-14 20:29:31 +0000471 if (!Address || isa<UndefValue>(Address) || isa<AllocaInst>(Address))
Dale Johannesendc918562010-02-06 02:26:02 +0000472 return true;
Devang Patel6fe75aa2010-09-14 20:29:31 +0000473
474 unsigned Reg = 0;
475 unsigned Offset = 0;
476 if (const Argument *Arg = dyn_cast<Argument>(Address)) {
477 if (Arg->hasByValAttr()) {
478 // Byval arguments' frame index is recorded during argument lowering.
479 // Use this info directly.
480 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
481 if (Offset)
482 Reg = TRI.getFrameRegister(*FuncInfo.MF);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000483 }
Devang Patel4bafda92010-09-10 20:32:09 +0000484 }
Devang Patel6fe75aa2010-09-14 20:29:31 +0000485 if (!Reg)
486 Reg = getRegForValue(Address);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000487
Devang Patel6fe75aa2010-09-14 20:29:31 +0000488 if (Reg)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000489 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Devang Patel6fe75aa2010-09-14 20:29:31 +0000490 TII.get(TargetOpcode::DBG_VALUE))
491 .addReg(Reg, RegState::Debug).addImm(Offset)
492 .addMetadata(DI->getVariable());
Dan Gohman33134c42008-09-25 17:05:24 +0000493 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000494 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000495 case Intrinsic::dbg_value: {
Dale Johannesen343b42e2010-04-07 01:15:14 +0000496 // This form of DBG_VALUE is target-independent.
Dan Gohman46510a72010-04-15 01:51:59 +0000497 const DbgValueInst *DI = cast<DbgValueInst>(I);
Dale Johannesen45df7612010-02-26 20:01:55 +0000498 const TargetInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
Dan Gohman46510a72010-04-15 01:51:59 +0000499 const Value *V = DI->getValue();
Dale Johannesen45df7612010-02-26 20:01:55 +0000500 if (!V) {
501 // Currently the optimizer can produce this; insert an undef to
502 // help debugging. Probably the optimizer should not do this.
Dan Gohman84023e02010-07-10 09:00:22 +0000503 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
504 .addReg(0U).addImm(DI->getOffset())
505 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000506 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000507 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
508 .addImm(CI->getZExtValue()).addImm(DI->getOffset())
509 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000510 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000511 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
512 .addFPImm(CF).addImm(DI->getOffset())
513 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000514 } else if (unsigned Reg = lookUpRegForValue(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000515 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
516 .addReg(Reg, RegState::Debug).addImm(DI->getOffset())
517 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000518 } else {
519 // We can't yet handle anything else here because it would require
520 // generating code, thus altering codegen because of debug info.
Devang Patelafeaae72010-12-06 22:39:26 +0000521 DEBUG(dbgs() << "Dropping debug info for " << DI);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000522 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000523 return true;
524 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000525 case Intrinsic::eh_exception: {
Owen Andersone50ed302009-08-10 22:56:29 +0000526 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000527 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
528 default: break;
529 case TargetLowering::Expand: {
Dan Gohman84023e02010-07-10 09:00:22 +0000530 assert(FuncInfo.MBB->isLandingPad() &&
531 "Call to eh.exception not in landing pad!");
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000532 unsigned Reg = TLI.getExceptionAddressRegister();
533 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
534 unsigned ResultReg = createResultReg(RC);
Jakob Stoklund Olesen5127f792010-07-11 03:31:00 +0000535 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
536 ResultReg).addReg(Reg);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000537 UpdateValueMap(I, ResultReg);
538 return true;
539 }
540 }
541 break;
542 }
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000543 case Intrinsic::eh_selector: {
Owen Andersone50ed302009-08-10 22:56:29 +0000544 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000545 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
546 default: break;
547 case TargetLowering::Expand: {
Dan Gohman84023e02010-07-10 09:00:22 +0000548 if (FuncInfo.MBB->isLandingPad())
549 AddCatchInfo(*cast<CallInst>(I), &FuncInfo.MF->getMMI(), FuncInfo.MBB);
Chris Lattnered3a8062010-04-05 06:05:26 +0000550 else {
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000551#ifndef NDEBUG
Dan Gohmana4160c32010-07-07 16:29:44 +0000552 FuncInfo.CatchInfoLost.insert(cast<CallInst>(I));
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000553#endif
Chris Lattnered3a8062010-04-05 06:05:26 +0000554 // FIXME: Mark exception selector register as live in. Hack for PR1508.
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000555 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +0000556 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000557 }
Chris Lattnered3a8062010-04-05 06:05:26 +0000558
559 unsigned Reg = TLI.getExceptionSelectorRegister();
560 EVT SrcVT = TLI.getPointerTy();
561 const TargetRegisterClass *RC = TLI.getRegClassFor(SrcVT);
562 unsigned ResultReg = createResultReg(RC);
Jakob Stoklund Olesen5127f792010-07-11 03:31:00 +0000563 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
564 ResultReg).addReg(Reg);
Chris Lattnered3a8062010-04-05 06:05:26 +0000565
Dan Gohmana6cb6412010-05-11 23:54:07 +0000566 bool ResultRegIsKill = hasTrivialKill(I);
567
Chris Lattnered3a8062010-04-05 06:05:26 +0000568 // Cast the register to the type of the selector.
569 if (SrcVT.bitsGT(MVT::i32))
570 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, ISD::TRUNCATE,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000571 ResultReg, ResultRegIsKill);
Chris Lattnered3a8062010-04-05 06:05:26 +0000572 else if (SrcVT.bitsLT(MVT::i32))
573 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000574 ISD::SIGN_EXTEND, ResultReg, ResultRegIsKill);
Chris Lattnered3a8062010-04-05 06:05:26 +0000575 if (ResultReg == 0)
576 // Unhandled operand. Halt "fast" selection and bail.
577 return false;
578
579 UpdateValueMap(I, ResultReg);
580
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000581 return true;
582 }
583 }
584 break;
585 }
Dan Gohman33134c42008-09-25 17:05:24 +0000586 }
Dan Gohman4183e312010-04-13 17:07:06 +0000587
588 // An arbitrary call. Bail.
Dan Gohman33134c42008-09-25 17:05:24 +0000589 return false;
590}
591
Dan Gohman46510a72010-04-15 01:51:59 +0000592bool FastISel::SelectCast(const User *I, unsigned Opcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000593 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
594 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000595
Owen Anderson825b72b2009-08-11 20:47:22 +0000596 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
597 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000598 // Unhandled type. Halt "fast" selection and bail.
599 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000600
Dan Gohman474d3b32009-03-13 23:53:06 +0000601 // Check if the destination type is legal. Or as a special case,
602 // it may be i1 if we're doing a truncate because that's
603 // easy and somewhat common.
604 if (!TLI.isTypeLegal(DstVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000606 // Unhandled type. Halt "fast" selection and bail.
607 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000608
609 // Check if the source operand is legal. Or as a special case,
610 // it may be i1 if we're doing zero-extension because that's
611 // easy and somewhat common.
612 if (!TLI.isTypeLegal(SrcVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000613 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
Dan Gohman474d3b32009-03-13 23:53:06 +0000614 // Unhandled type. Halt "fast" selection and bail.
615 return false;
616
Dan Gohman3df24e62008-09-03 23:12:08 +0000617 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000618 if (!InputReg)
619 // Unhandled operand. Halt "fast" selection and bail.
620 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000621
Dan Gohmana6cb6412010-05-11 23:54:07 +0000622 bool InputRegIsKill = hasTrivialKill(I->getOperand(0));
623
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000624 // If the operand is i1, arrange for the high bits in the register to be zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 if (SrcVT == MVT::i1) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000626 SrcVT = TLI.getTypeToTransformTo(I->getContext(), SrcVT);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000627 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg, InputRegIsKill);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000628 if (!InputReg)
629 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000630 InputRegIsKill = true;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000631 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000632 // If the result is i1, truncate to the target's type for i1 first.
Owen Anderson825b72b2009-08-11 20:47:22 +0000633 if (DstVT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +0000634 DstVT = TLI.getTypeToTransformTo(I->getContext(), DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000635
Owen Andersond0533c92008-08-26 23:46:32 +0000636 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
637 DstVT.getSimpleVT(),
638 Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000639 InputReg, InputRegIsKill);
Owen Andersond0533c92008-08-26 23:46:32 +0000640 if (!ResultReg)
641 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000642
Dan Gohman3df24e62008-09-03 23:12:08 +0000643 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000644 return true;
645}
646
Dan Gohman46510a72010-04-15 01:51:59 +0000647bool FastISel::SelectBitCast(const User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000648 // If the bitcast doesn't change the type, just use the operand value.
649 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000650 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000651 if (Reg == 0)
652 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000653 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000654 return true;
655 }
656
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000657 // Bitcasts of other values become reg-reg copies or BITCAST operators.
Owen Andersone50ed302009-08-10 22:56:29 +0000658 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
659 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000660
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
662 DstVT == MVT::Other || !DstVT.isSimple() ||
Owen Andersond0533c92008-08-26 23:46:32 +0000663 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
664 // Unhandled type. Halt "fast" selection and bail.
665 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000666
Dan Gohman3df24e62008-09-03 23:12:08 +0000667 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000668 if (Op0 == 0)
669 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000670 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000671
672 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000673
Dan Gohmanad368ac2008-08-27 18:10:19 +0000674 // First, try to perform the bitcast by inserting a reg-reg copy.
675 unsigned ResultReg = 0;
676 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
677 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
678 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
Jakob Stoklund Olesene7917bb2010-07-11 05:16:54 +0000679 // Don't attempt a cross-class copy. It will likely fail.
680 if (SrcClass == DstClass) {
681 ResultReg = createResultReg(DstClass);
682 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
683 ResultReg).addReg(Op0);
684 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000685 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000686
687 // If the reg-reg copy failed, select a BITCAST opcode.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000688 if (!ResultReg)
689 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000690 ISD::BITCAST, Op0, Op0IsKill);
691
Dan Gohmanad368ac2008-08-27 18:10:19 +0000692 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000693 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000694
Dan Gohman3df24e62008-09-03 23:12:08 +0000695 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000696 return true;
697}
698
Dan Gohman3df24e62008-09-03 23:12:08 +0000699bool
Dan Gohman46510a72010-04-15 01:51:59 +0000700FastISel::SelectInstruction(const Instruction *I) {
Dan Gohmane8c92dd2010-04-23 15:29:50 +0000701 // Just before the terminator instruction, insert instructions to
702 // feed PHI nodes in successor blocks.
703 if (isa<TerminatorInst>(I))
704 if (!HandlePHINodesInSuccessorBlocks(I->getParent()))
705 return false;
706
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000707 DL = I->getDebugLoc();
708
Dan Gohman6e3ff372009-12-05 01:27:58 +0000709 // First, try doing target-independent selection.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000710 if (SelectOperator(I, I->getOpcode())) {
711 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000712 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000713 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000714
715 // Next, try calling the target to attempt to handle the instruction.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000716 if (TargetSelectInstruction(I)) {
717 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000718 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000719 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000720
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000721 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000722 return false;
Dan Gohman40b189e2008-09-05 18:18:20 +0000723}
724
Dan Gohmand98d6202008-10-02 22:15:21 +0000725/// FastEmitBranch - Emit an unconditional branch to the given block,
726/// unless it is the immediate (fall-through) successor, and update
727/// the CFG.
728void
Stuart Hastings3bf91252010-06-17 22:43:56 +0000729FastISel::FastEmitBranch(MachineBasicBlock *MSucc, DebugLoc DL) {
Dan Gohman84023e02010-07-10 09:00:22 +0000730 if (FuncInfo.MBB->isLayoutSuccessor(MSucc)) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000731 // The unconditional fall-through case, which needs no instructions.
732 } else {
733 // The unconditional branch case.
Dan Gohman84023e02010-07-10 09:00:22 +0000734 TII.InsertBranch(*FuncInfo.MBB, MSucc, NULL,
735 SmallVector<MachineOperand, 0>(), DL);
Dan Gohmand98d6202008-10-02 22:15:21 +0000736 }
Dan Gohman84023e02010-07-10 09:00:22 +0000737 FuncInfo.MBB->addSuccessor(MSucc);
Dan Gohmand98d6202008-10-02 22:15:21 +0000738}
739
Dan Gohman3d45a852009-09-03 22:53:57 +0000740/// SelectFNeg - Emit an FNeg operation.
741///
742bool
Dan Gohman46510a72010-04-15 01:51:59 +0000743FastISel::SelectFNeg(const User *I) {
Dan Gohman3d45a852009-09-03 22:53:57 +0000744 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
745 if (OpReg == 0) return false;
746
Dan Gohmana6cb6412010-05-11 23:54:07 +0000747 bool OpRegIsKill = hasTrivialKill(I);
748
Dan Gohman4a215a12009-09-11 00:36:43 +0000749 // If the target has ISD::FNEG, use it.
750 EVT VT = TLI.getValueType(I->getType());
751 unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000752 ISD::FNEG, OpReg, OpRegIsKill);
Dan Gohman4a215a12009-09-11 00:36:43 +0000753 if (ResultReg != 0) {
754 UpdateValueMap(I, ResultReg);
755 return true;
756 }
757
Dan Gohman5e5abb72009-09-11 00:34:46 +0000758 // Bitcast the value to integer, twiddle the sign bit with xor,
759 // and then bitcast it back to floating-point.
Dan Gohman3d45a852009-09-03 22:53:57 +0000760 if (VT.getSizeInBits() > 64) return false;
Dan Gohman5e5abb72009-09-11 00:34:46 +0000761 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
762 if (!TLI.isTypeLegal(IntVT))
763 return false;
764
765 unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000766 ISD::BITCAST, OpReg, OpRegIsKill);
Dan Gohman5e5abb72009-09-11 00:34:46 +0000767 if (IntReg == 0)
768 return false;
769
Dan Gohmana6cb6412010-05-11 23:54:07 +0000770 unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR,
771 IntReg, /*Kill=*/true,
Dan Gohman5e5abb72009-09-11 00:34:46 +0000772 UINT64_C(1) << (VT.getSizeInBits()-1),
773 IntVT.getSimpleVT());
774 if (IntResultReg == 0)
775 return false;
776
777 ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000778 ISD::BITCAST, IntResultReg, /*Kill=*/true);
Dan Gohman3d45a852009-09-03 22:53:57 +0000779 if (ResultReg == 0)
780 return false;
781
782 UpdateValueMap(I, ResultReg);
783 return true;
784}
785
Dan Gohman40b189e2008-09-05 18:18:20 +0000786bool
Dan Gohman46510a72010-04-15 01:51:59 +0000787FastISel::SelectOperator(const User *I, unsigned Opcode) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000788 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000789 case Instruction::Add:
790 return SelectBinaryOp(I, ISD::ADD);
791 case Instruction::FAdd:
792 return SelectBinaryOp(I, ISD::FADD);
793 case Instruction::Sub:
794 return SelectBinaryOp(I, ISD::SUB);
795 case Instruction::FSub:
Dan Gohman3d45a852009-09-03 22:53:57 +0000796 // FNeg is currently represented in LLVM IR as a special case of FSub.
797 if (BinaryOperator::isFNeg(I))
798 return SelectFNeg(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000799 return SelectBinaryOp(I, ISD::FSUB);
800 case Instruction::Mul:
801 return SelectBinaryOp(I, ISD::MUL);
802 case Instruction::FMul:
803 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000804 case Instruction::SDiv:
805 return SelectBinaryOp(I, ISD::SDIV);
806 case Instruction::UDiv:
807 return SelectBinaryOp(I, ISD::UDIV);
808 case Instruction::FDiv:
809 return SelectBinaryOp(I, ISD::FDIV);
810 case Instruction::SRem:
811 return SelectBinaryOp(I, ISD::SREM);
812 case Instruction::URem:
813 return SelectBinaryOp(I, ISD::UREM);
814 case Instruction::FRem:
815 return SelectBinaryOp(I, ISD::FREM);
816 case Instruction::Shl:
817 return SelectBinaryOp(I, ISD::SHL);
818 case Instruction::LShr:
819 return SelectBinaryOp(I, ISD::SRL);
820 case Instruction::AShr:
821 return SelectBinaryOp(I, ISD::SRA);
822 case Instruction::And:
823 return SelectBinaryOp(I, ISD::AND);
824 case Instruction::Or:
825 return SelectBinaryOp(I, ISD::OR);
826 case Instruction::Xor:
827 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000828
Dan Gohman3df24e62008-09-03 23:12:08 +0000829 case Instruction::GetElementPtr:
830 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000831
Dan Gohman3df24e62008-09-03 23:12:08 +0000832 case Instruction::Br: {
Dan Gohman46510a72010-04-15 01:51:59 +0000833 const BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000834
Dan Gohman3df24e62008-09-03 23:12:08 +0000835 if (BI->isUnconditional()) {
Dan Gohman46510a72010-04-15 01:51:59 +0000836 const BasicBlock *LLVMSucc = BI->getSuccessor(0);
Dan Gohmana4160c32010-07-07 16:29:44 +0000837 MachineBasicBlock *MSucc = FuncInfo.MBBMap[LLVMSucc];
Stuart Hastings3bf91252010-06-17 22:43:56 +0000838 FastEmitBranch(MSucc, BI->getDebugLoc());
Dan Gohman3df24e62008-09-03 23:12:08 +0000839 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000840 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000841
842 // Conditional branches are not handed yet.
843 // Halt "fast" selection and bail.
844 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000845 }
846
Dan Gohman087c8502008-09-05 01:08:41 +0000847 case Instruction::Unreachable:
848 // Nothing to emit.
849 return true;
850
Dan Gohman0586d912008-09-10 20:11:02 +0000851 case Instruction::Alloca:
852 // FunctionLowering has the static-sized case covered.
Dan Gohmana4160c32010-07-07 16:29:44 +0000853 if (FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(I)))
Dan Gohman0586d912008-09-10 20:11:02 +0000854 return true;
855
856 // Dynamic-sized alloca is not handled yet.
857 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000858
Dan Gohman33134c42008-09-25 17:05:24 +0000859 case Instruction::Call:
860 return SelectCall(I);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000861
Dan Gohman3df24e62008-09-03 23:12:08 +0000862 case Instruction::BitCast:
863 return SelectBitCast(I);
864
865 case Instruction::FPToSI:
866 return SelectCast(I, ISD::FP_TO_SINT);
867 case Instruction::ZExt:
868 return SelectCast(I, ISD::ZERO_EXTEND);
869 case Instruction::SExt:
870 return SelectCast(I, ISD::SIGN_EXTEND);
871 case Instruction::Trunc:
872 return SelectCast(I, ISD::TRUNCATE);
873 case Instruction::SIToFP:
874 return SelectCast(I, ISD::SINT_TO_FP);
875
876 case Instruction::IntToPtr: // Deliberate fall-through.
877 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +0000878 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
879 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman3df24e62008-09-03 23:12:08 +0000880 if (DstVT.bitsGT(SrcVT))
881 return SelectCast(I, ISD::ZERO_EXTEND);
882 if (DstVT.bitsLT(SrcVT))
883 return SelectCast(I, ISD::TRUNCATE);
884 unsigned Reg = getRegForValue(I->getOperand(0));
885 if (Reg == 0) return false;
886 UpdateValueMap(I, Reg);
887 return true;
888 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000889
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000890 case Instruction::PHI:
891 llvm_unreachable("FastISel shouldn't visit PHI nodes!");
892
Dan Gohman3df24e62008-09-03 23:12:08 +0000893 default:
894 // Unhandled instruction. Halt "fast" selection and bail.
895 return false;
896 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000897}
898
Dan Gohmana4160c32010-07-07 16:29:44 +0000899FastISel::FastISel(FunctionLoweringInfo &funcInfo)
Dan Gohman84023e02010-07-10 09:00:22 +0000900 : FuncInfo(funcInfo),
Dan Gohmana4160c32010-07-07 16:29:44 +0000901 MRI(FuncInfo.MF->getRegInfo()),
902 MFI(*FuncInfo.MF->getFrameInfo()),
903 MCP(*FuncInfo.MF->getConstantPool()),
904 TM(FuncInfo.MF->getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000905 TD(*TM.getTargetData()),
906 TII(*TM.getInstrInfo()),
Dan Gohmana7a0ed72010-05-05 23:58:35 +0000907 TLI(*TM.getTargetLowering()),
Dan Gohman84023e02010-07-10 09:00:22 +0000908 TRI(*TM.getRegisterInfo()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000909}
910
Dan Gohmane285a742008-08-14 21:51:29 +0000911FastISel::~FastISel() {}
912
Owen Anderson825b72b2009-08-11 20:47:22 +0000913unsigned FastISel::FastEmit_(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000914 unsigned) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000915 return 0;
916}
917
Owen Anderson825b72b2009-08-11 20:47:22 +0000918unsigned FastISel::FastEmit_r(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000919 unsigned,
920 unsigned /*Op0*/, bool /*Op0IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000921 return 0;
922}
923
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000924unsigned FastISel::FastEmit_rr(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000925 unsigned,
926 unsigned /*Op0*/, bool /*Op0IsKill*/,
927 unsigned /*Op1*/, bool /*Op1IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000928 return 0;
929}
930
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000931unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000932 return 0;
933}
934
Owen Anderson825b72b2009-08-11 20:47:22 +0000935unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohman46510a72010-04-15 01:51:59 +0000936 unsigned, const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000937 return 0;
938}
939
Owen Anderson825b72b2009-08-11 20:47:22 +0000940unsigned FastISel::FastEmit_ri(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000941 unsigned,
942 unsigned /*Op0*/, bool /*Op0IsKill*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000943 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000944 return 0;
945}
946
Owen Anderson825b72b2009-08-11 20:47:22 +0000947unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000948 unsigned,
949 unsigned /*Op0*/, bool /*Op0IsKill*/,
Dan Gohman46510a72010-04-15 01:51:59 +0000950 const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000951 return 0;
952}
953
Owen Anderson825b72b2009-08-11 20:47:22 +0000954unsigned FastISel::FastEmit_rri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000955 unsigned,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000956 unsigned /*Op0*/, bool /*Op0IsKill*/,
957 unsigned /*Op1*/, bool /*Op1IsKill*/,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000958 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000959 return 0;
960}
961
962/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
963/// to emit an instruction with an immediate operand using FastEmit_ri.
964/// If that fails, it materializes the immediate into a register and try
965/// FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000966unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000967 unsigned Op0, bool Op0IsKill,
968 uint64_t Imm, MVT ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000969 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000970 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Op0IsKill, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000971 if (ResultReg != 0)
972 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000973 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000974 if (MaterialReg == 0)
975 return 0;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000976 return FastEmit_rr(VT, VT, Opcode,
977 Op0, Op0IsKill,
978 MaterialReg, /*Kill=*/true);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000979}
980
Dan Gohman10df0fa2008-08-27 01:09:54 +0000981/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
982/// to emit an instruction with a floating-point immediate operand using
983/// FastEmit_rf. If that fails, it materializes the immediate into a register
984/// and try FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000985unsigned FastISel::FastEmit_rf_(MVT VT, unsigned Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000986 unsigned Op0, bool Op0IsKill,
987 const ConstantFP *FPImm, MVT ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000988 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000989 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, Op0IsKill, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000990 if (ResultReg != 0)
991 return ResultReg;
992
993 // Materialize the constant in a register.
994 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
995 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000996 // If the target doesn't have a way to directly enter a floating-point
997 // value into a register, use an alternate approach.
998 // TODO: The current approach only supports floating-point constants
999 // that can be constructed by conversion from integer values. This should
1000 // be replaced by code that creates a load from a constant-pool entry,
1001 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +00001002 const APFloat &Flt = FPImm->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +00001003 EVT IntVT = TLI.getPointerTy();
Dan Gohman10df0fa2008-08-27 01:09:54 +00001004
1005 uint64_t x[2];
1006 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +00001007 bool isExact;
1008 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
1009 APFloat::rmTowardZero, &isExact);
1010 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +00001011 return 0;
1012 APInt IntVal(IntBitWidth, 2, x);
1013
1014 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
1015 ISD::Constant, IntVal.getZExtValue());
1016 if (IntegerReg == 0)
1017 return 0;
1018 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001019 ISD::SINT_TO_FP, IntegerReg, /*Kill=*/true);
Dan Gohman10df0fa2008-08-27 01:09:54 +00001020 if (MaterialReg == 0)
1021 return 0;
1022 }
Dan Gohmana6cb6412010-05-11 23:54:07 +00001023 return FastEmit_rr(VT, VT, Opcode,
1024 Op0, Op0IsKill,
1025 MaterialReg, /*Kill=*/true);
Dan Gohman10df0fa2008-08-27 01:09:54 +00001026}
1027
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001028unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
1029 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +00001030}
1031
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001032unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +00001033 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001034 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +00001035 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001036
Dan Gohman84023e02010-07-10 09:00:22 +00001037 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001038 return ResultReg;
1039}
1040
1041unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
1042 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001043 unsigned Op0, bool Op0IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001044 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +00001045 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001046
Evan Cheng5960e4e2008-09-08 08:38:20 +00001047 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001048 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1049 .addReg(Op0, Op0IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001050 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001051 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1052 .addReg(Op0, Op0IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001053 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1054 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001055 }
1056
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001057 return ResultReg;
1058}
1059
1060unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
1061 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001062 unsigned Op0, bool Op0IsKill,
1063 unsigned Op1, bool Op1IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001064 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +00001065 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001066
Evan Cheng5960e4e2008-09-08 08:38:20 +00001067 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001068 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001069 .addReg(Op0, Op0IsKill * RegState::Kill)
1070 .addReg(Op1, Op1IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001071 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001072 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001073 .addReg(Op0, Op0IsKill * RegState::Kill)
1074 .addReg(Op1, Op1IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001075 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1076 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001077 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001078 return ResultReg;
1079}
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001080
1081unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
1082 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001083 unsigned Op0, bool Op0IsKill,
1084 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001085 unsigned ResultReg = createResultReg(RC);
1086 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1087
Evan Cheng5960e4e2008-09-08 08:38:20 +00001088 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001089 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001090 .addReg(Op0, Op0IsKill * RegState::Kill)
1091 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001092 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001093 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001094 .addReg(Op0, Op0IsKill * RegState::Kill)
1095 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001096 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1097 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001098 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001099 return ResultReg;
1100}
1101
Dan Gohman10df0fa2008-08-27 01:09:54 +00001102unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
1103 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001104 unsigned Op0, bool Op0IsKill,
1105 const ConstantFP *FPImm) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001106 unsigned ResultReg = createResultReg(RC);
1107 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1108
Evan Cheng5960e4e2008-09-08 08:38:20 +00001109 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001110 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001111 .addReg(Op0, Op0IsKill * RegState::Kill)
1112 .addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001113 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001114 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001115 .addReg(Op0, Op0IsKill * RegState::Kill)
1116 .addFPImm(FPImm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001117 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1118 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001119 }
Dan Gohman10df0fa2008-08-27 01:09:54 +00001120 return ResultReg;
1121}
1122
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001123unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
1124 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001125 unsigned Op0, bool Op0IsKill,
1126 unsigned Op1, bool Op1IsKill,
1127 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001128 unsigned ResultReg = createResultReg(RC);
1129 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1130
Evan Cheng5960e4e2008-09-08 08:38:20 +00001131 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001132 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001133 .addReg(Op0, Op0IsKill * RegState::Kill)
1134 .addReg(Op1, Op1IsKill * RegState::Kill)
1135 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001136 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001137 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001138 .addReg(Op0, Op0IsKill * RegState::Kill)
1139 .addReg(Op1, Op1IsKill * RegState::Kill)
1140 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001141 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1142 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001143 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001144 return ResultReg;
1145}
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001146
1147unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
1148 const TargetRegisterClass *RC,
1149 uint64_t Imm) {
1150 unsigned ResultReg = createResultReg(RC);
1151 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001152
Evan Cheng5960e4e2008-09-08 08:38:20 +00001153 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001154 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001155 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001156 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001157 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1158 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001159 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001160 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +00001161}
Owen Anderson8970f002008-08-27 22:30:02 +00001162
Owen Anderson825b72b2009-08-11 20:47:22 +00001163unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001164 unsigned Op0, bool Op0IsKill,
1165 uint32_t Idx) {
Evan Cheng536ab132009-01-22 09:10:11 +00001166 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001167 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
1168 "Cannot yet extract from physregs");
Dan Gohman84023e02010-07-10 09:00:22 +00001169 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
1170 DL, TII.get(TargetOpcode::COPY), ResultReg)
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001171 .addReg(Op0, getKillRegState(Op0IsKill), Idx);
Owen Anderson8970f002008-08-27 22:30:02 +00001172 return ResultReg;
1173}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001174
1175/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1176/// with all but the least significant bit set to zero.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001177unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op0, bool Op0IsKill) {
1178 return FastEmit_ri(VT, VT, ISD::AND, Op0, Op0IsKill, 1);
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001179}
Dan Gohmanf81eca02010-04-22 20:46:50 +00001180
1181/// HandlePHINodesInSuccessorBlocks - Handle PHI nodes in successor blocks.
1182/// Emit code to ensure constants are copied into registers when needed.
1183/// Remember the virtual registers that need to be added to the Machine PHI
1184/// nodes as input. We cannot just directly add them, because expansion
1185/// might result in multiple MBB's for one BB. As such, the start of the
1186/// BB might correspond to a different MBB than the end.
1187bool FastISel::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
1188 const TerminatorInst *TI = LLVMBB->getTerminator();
1189
1190 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
Dan Gohmana4160c32010-07-07 16:29:44 +00001191 unsigned OrigNumPHINodesToUpdate = FuncInfo.PHINodesToUpdate.size();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001192
1193 // Check successor nodes' PHI nodes that expect a constant to be available
1194 // from this block.
1195 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
1196 const BasicBlock *SuccBB = TI->getSuccessor(succ);
1197 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmana4160c32010-07-07 16:29:44 +00001198 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Dan Gohmanf81eca02010-04-22 20:46:50 +00001199
1200 // If this terminator has multiple identical successors (common for
1201 // switches), only handle each succ once.
1202 if (!SuccsHandled.insert(SuccMBB)) continue;
1203
1204 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
1205
1206 // At this point we know that there is a 1-1 correspondence between LLVM PHI
1207 // nodes and Machine PHI nodes, but the incoming operands have not been
1208 // emitted yet.
1209 for (BasicBlock::const_iterator I = SuccBB->begin();
1210 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanfb95f892010-05-07 01:10:20 +00001211
Dan Gohmanf81eca02010-04-22 20:46:50 +00001212 // Ignore dead phi's.
1213 if (PN->use_empty()) continue;
1214
1215 // Only handle legal types. Two interesting things to note here. First,
1216 // by bailing out early, we may leave behind some dead instructions,
1217 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
1218 // own moves. Second, this check is necessary becuase FastISel doesn't
Dan Gohman89496d02010-07-02 00:10:16 +00001219 // use CreateRegs to create registers, so it always creates
Dan Gohmanf81eca02010-04-22 20:46:50 +00001220 // exactly one register for each non-void instruction.
1221 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
1222 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
1223 // Promote MVT::i1.
1224 if (VT == MVT::i1)
1225 VT = TLI.getTypeToTransformTo(LLVMBB->getContext(), VT);
1226 else {
Dan Gohmana4160c32010-07-07 16:29:44 +00001227 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001228 return false;
1229 }
1230 }
1231
1232 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
1233
Dan Gohmanfb95f892010-05-07 01:10:20 +00001234 // Set the DebugLoc for the copy. Prefer the location of the operand
1235 // if there is one; use the location of the PHI otherwise.
1236 DL = PN->getDebugLoc();
1237 if (const Instruction *Inst = dyn_cast<Instruction>(PHIOp))
1238 DL = Inst->getDebugLoc();
1239
Dan Gohmanf81eca02010-04-22 20:46:50 +00001240 unsigned Reg = getRegForValue(PHIOp);
1241 if (Reg == 0) {
Dan Gohmana4160c32010-07-07 16:29:44 +00001242 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001243 return false;
1244 }
Dan Gohmana4160c32010-07-07 16:29:44 +00001245 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
Dan Gohmanfb95f892010-05-07 01:10:20 +00001246 DL = DebugLoc();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001247 }
1248 }
1249
1250 return true;
1251}