Dan Gohman | 1adf1b0 | 2008-08-19 21:45:35 +0000 | [diff] [blame] | 1 | //===-- X86FastISel.cpp - X86 FastISel implementation ---------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the X86-specific support for the FastISel class. Much |
| 11 | // of the target-specific code is generated by tablegen in the file |
| 12 | // X86GenFastISel.inc, which is #included here. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
| 16 | #include "X86.h" |
Evan Cheng | ef41ff6 | 2011-06-23 17:54:54 +0000 | [diff] [blame] | 17 | #include "X86ISelLowering.h" |
Chandler Carruth | d04a8d4 | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 18 | #include "X86InstrBuilder.h" |
Evan Cheng | 88e3041 | 2008-09-03 01:04:47 +0000 | [diff] [blame] | 19 | #include "X86RegisterInfo.h" |
| 20 | #include "X86Subtarget.h" |
Dan Gohman | 22bb311 | 2008-08-22 00:20:26 +0000 | [diff] [blame] | 21 | #include "X86TargetMachine.h" |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/Analysis.h" |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/FastISel.h" |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/FunctionLoweringInfo.h" |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineConstantPool.h" |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Owen Anderson | 667d8f7 | 2008-08-29 17:45:56 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Chandler Carruth | 0b8c9a8 | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 28 | #include "llvm/IR/CallingConv.h" |
| 29 | #include "llvm/IR/DerivedTypes.h" |
| 30 | #include "llvm/IR/GlobalAlias.h" |
| 31 | #include "llvm/IR/GlobalVariable.h" |
| 32 | #include "llvm/IR/Instructions.h" |
| 33 | #include "llvm/IR/IntrinsicInst.h" |
| 34 | #include "llvm/IR/Operator.h" |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 35 | #include "llvm/Support/CallSite.h" |
Torok Edwin | c25e758 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 36 | #include "llvm/Support/ErrorHandling.h" |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 37 | #include "llvm/Support/GetElementPtrTypeIterator.h" |
Evan Cheng | 381993f | 2010-01-27 00:00:57 +0000 | [diff] [blame] | 38 | #include "llvm/Target/TargetOptions.h" |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 39 | using namespace llvm; |
| 40 | |
Chris Lattner | 087fcf3 | 2009-03-08 18:44:31 +0000 | [diff] [blame] | 41 | namespace { |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 42 | |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 43 | class X86FastISel : public FastISel { |
| 44 | /// Subtarget - Keep a pointer to the X86Subtarget around so that we can |
| 45 | /// make the right decision when generating code for different targets. |
| 46 | const X86Subtarget *Subtarget; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 47 | |
Michael Liao | f0e06e8 | 2012-11-01 03:47:50 +0000 | [diff] [blame] | 48 | /// RegInfo - X86 register info. |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 49 | /// |
Michael Liao | f0e06e8 | 2012-11-01 03:47:50 +0000 | [diff] [blame] | 50 | const X86RegisterInfo *RegInfo; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 51 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 52 | /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87 |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 53 | /// floating point ops. |
| 54 | /// When SSE is available, use it for f32 operations. |
| 55 | /// When SSE2 is available, use it for f64 operations. |
| 56 | bool X86ScalarSSEf64; |
| 57 | bool X86ScalarSSEf32; |
| 58 | |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 59 | public: |
Bob Wilson | d49edb7 | 2012-08-03 04:06:28 +0000 | [diff] [blame] | 60 | explicit X86FastISel(FunctionLoweringInfo &funcInfo, |
| 61 | const TargetLibraryInfo *libInfo) |
| 62 | : FastISel(funcInfo, libInfo) { |
Evan Cheng | 88e3041 | 2008-09-03 01:04:47 +0000 | [diff] [blame] | 63 | Subtarget = &TM.getSubtarget<X86Subtarget>(); |
Craig Topper | 1accb7e | 2012-01-10 06:54:16 +0000 | [diff] [blame] | 64 | X86ScalarSSEf64 = Subtarget->hasSSE2(); |
| 65 | X86ScalarSSEf32 = Subtarget->hasSSE1(); |
Michael Liao | f0e06e8 | 2012-11-01 03:47:50 +0000 | [diff] [blame] | 66 | RegInfo = static_cast<const X86RegisterInfo*>(TM.getRegisterInfo()); |
Evan Cheng | 88e3041 | 2008-09-03 01:04:47 +0000 | [diff] [blame] | 67 | } |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 68 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 69 | virtual bool TargetSelectInstruction(const Instruction *I); |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 70 | |
Chris Lattner | beac75d | 2010-09-05 02:18:34 +0000 | [diff] [blame] | 71 | /// TryToFoldLoad - The specified machine instr operand is a vreg, and that |
| 72 | /// vreg is being provided by the specified load instruction. If possible, |
| 73 | /// try to fold the load as an operand to the instruction, returning true if |
| 74 | /// possible. |
| 75 | virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo, |
| 76 | const LoadInst *LI); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 77 | |
Chad Rosier | fd3417d | 2013-02-25 21:59:35 +0000 | [diff] [blame^] | 78 | virtual bool FastLowerArguments(); |
| 79 | |
Dan Gohman | 1adf1b0 | 2008-08-19 21:45:35 +0000 | [diff] [blame] | 80 | #include "X86GenFastISel.inc" |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 81 | |
| 82 | private: |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 83 | bool X86FastEmitCompare(const Value *LHS, const Value *RHS, EVT VT); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 84 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 85 | bool X86FastEmitLoad(EVT VT, const X86AddressMode &AM, unsigned &RR); |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 86 | |
Chris Lattner | b44101c | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 87 | bool X86FastEmitStore(EVT VT, const Value *Val, const X86AddressMode &AM); |
| 88 | bool X86FastEmitStore(EVT VT, unsigned Val, const X86AddressMode &AM); |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 89 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 90 | bool X86FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src, EVT SrcVT, |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 91 | unsigned &ResultReg); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 92 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 93 | bool X86SelectAddress(const Value *V, X86AddressMode &AM); |
| 94 | bool X86SelectCallAddress(const Value *V, X86AddressMode &AM); |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 95 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 96 | bool X86SelectLoad(const Instruction *I); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 97 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 98 | bool X86SelectStore(const Instruction *I); |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 99 | |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 100 | bool X86SelectRet(const Instruction *I); |
| 101 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 102 | bool X86SelectCmp(const Instruction *I); |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 103 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 104 | bool X86SelectZExt(const Instruction *I); |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 105 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 106 | bool X86SelectBranch(const Instruction *I); |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 107 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 108 | bool X86SelectShift(const Instruction *I); |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 109 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 110 | bool X86SelectSelect(const Instruction *I); |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 111 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 112 | bool X86SelectTrunc(const Instruction *I); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 113 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 114 | bool X86SelectFPExt(const Instruction *I); |
| 115 | bool X86SelectFPTrunc(const Instruction *I); |
Dan Gohman | 78efce6 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 116 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 117 | bool X86VisitIntrinsicCall(const IntrinsicInst &I); |
| 118 | bool X86SelectCall(const Instruction *I); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 119 | |
Eli Friedman | 25255cb | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 120 | bool DoSelectCall(const Instruction *I, const char *MemIntName); |
| 121 | |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 122 | const X86InstrInfo *getInstrInfo() const { |
Dan Gohman | 97135e1 | 2008-09-26 19:15:30 +0000 | [diff] [blame] | 123 | return getTargetMachine()->getInstrInfo(); |
| 124 | } |
| 125 | const X86TargetMachine *getTargetMachine() const { |
| 126 | return static_cast<const X86TargetMachine *>(&TM); |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 127 | } |
| 128 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 129 | unsigned TargetMaterializeConstant(const Constant *C); |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 130 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 131 | unsigned TargetMaterializeAlloca(const AllocaInst *C); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 132 | |
Eli Friedman | 2790ba8 | 2011-04-27 22:41:55 +0000 | [diff] [blame] | 133 | unsigned TargetMaterializeFloatZero(const ConstantFP *CF); |
| 134 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 135 | /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is |
| 136 | /// computed in an SSE register, not on the X87 floating point stack. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 137 | bool isScalarFPTypeInSSEReg(EVT VT) const { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 138 | return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2 |
| 139 | (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1 |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 140 | } |
| 141 | |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 142 | bool isTypeLegal(Type *Ty, MVT &VT, bool AllowI1 = false); |
Eli Friedman | d5089a9 | 2011-04-27 01:45:07 +0000 | [diff] [blame] | 143 | |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 144 | bool IsMemcpySmall(uint64_t Len); |
| 145 | |
Eli Friedman | d5089a9 | 2011-04-27 01:45:07 +0000 | [diff] [blame] | 146 | bool TryEmitSmallMemcpy(X86AddressMode DestAM, |
| 147 | X86AddressMode SrcAM, uint64_t Len); |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 148 | }; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 149 | |
Chris Lattner | 087fcf3 | 2009-03-08 18:44:31 +0000 | [diff] [blame] | 150 | } // end anonymous namespace. |
Dan Gohman | 99b2182 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 151 | |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 152 | bool X86FastISel::isTypeLegal(Type *Ty, MVT &VT, bool AllowI1) { |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 153 | EVT evt = TLI.getValueType(Ty, /*HandleUnknown=*/true); |
| 154 | if (evt == MVT::Other || !evt.isSimple()) |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 155 | // Unhandled type. Halt "fast" selection and bail. |
| 156 | return false; |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 157 | |
| 158 | VT = evt.getSimpleVT(); |
Dan Gohman | 9b66d73 | 2008-09-30 00:48:39 +0000 | [diff] [blame] | 159 | // For now, require SSE/SSE2 for performing floating-point operations, |
| 160 | // since x87 requires additional work. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 161 | if (VT == MVT::f64 && !X86ScalarSSEf64) |
Craig Topper | f4cfc44 | 2012-08-11 17:53:00 +0000 | [diff] [blame] | 162 | return false; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 163 | if (VT == MVT::f32 && !X86ScalarSSEf32) |
Craig Topper | f4cfc44 | 2012-08-11 17:53:00 +0000 | [diff] [blame] | 164 | return false; |
Dan Gohman | 9b66d73 | 2008-09-30 00:48:39 +0000 | [diff] [blame] | 165 | // Similarly, no f80 support yet. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 166 | if (VT == MVT::f80) |
Dan Gohman | 9b66d73 | 2008-09-30 00:48:39 +0000 | [diff] [blame] | 167 | return false; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 168 | // We only handle legal types. For example, on x86-32 the instruction |
| 169 | // selector contains all of the 64-bit instructions from x86-64, |
| 170 | // under the assumption that i64 won't be used if the target doesn't |
| 171 | // support it. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 172 | return (AllowI1 && VT == MVT::i1) || TLI.isTypeLegal(VT); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 173 | } |
| 174 | |
| 175 | #include "X86GenCallingConv.inc" |
| 176 | |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 177 | /// X86FastEmitLoad - Emit a machine instruction to load a value of type VT. |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 178 | /// The address is either pre-computed, i.e. Ptr, or a GlobalAddress, i.e. GV. |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 179 | /// Return true and the result register by reference if it is possible. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 180 | bool X86FastISel::X86FastEmitLoad(EVT VT, const X86AddressMode &AM, |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 181 | unsigned &ResultReg) { |
| 182 | // Get opcode and regclass of the output for the given load instruction. |
| 183 | unsigned Opc = 0; |
| 184 | const TargetRegisterClass *RC = NULL; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 185 | switch (VT.getSimpleVT().SimpleTy) { |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 186 | default: return false; |
Dan Gohman | 7e7f06e | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 187 | case MVT::i1: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 188 | case MVT::i8: |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 189 | Opc = X86::MOV8rm; |
Craig Topper | c909950 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 190 | RC = &X86::GR8RegClass; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 191 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 192 | case MVT::i16: |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 193 | Opc = X86::MOV16rm; |
Craig Topper | c909950 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 194 | RC = &X86::GR16RegClass; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 195 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 196 | case MVT::i32: |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 197 | Opc = X86::MOV32rm; |
Craig Topper | c909950 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 198 | RC = &X86::GR32RegClass; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 199 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 200 | case MVT::i64: |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 201 | // Must be in x86-64 mode. |
| 202 | Opc = X86::MOV64rm; |
Craig Topper | c909950 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 203 | RC = &X86::GR64RegClass; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 204 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 205 | case MVT::f32: |
Bruno Cardoso Lopes | 645b8be | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 206 | if (X86ScalarSSEf32) { |
| 207 | Opc = Subtarget->hasAVX() ? X86::VMOVSSrm : X86::MOVSSrm; |
Craig Topper | c909950 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 208 | RC = &X86::FR32RegClass; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 209 | } else { |
| 210 | Opc = X86::LD_Fp32m; |
Craig Topper | c909950 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 211 | RC = &X86::RFP32RegClass; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 212 | } |
| 213 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 214 | case MVT::f64: |
Bruno Cardoso Lopes | 645b8be | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 215 | if (X86ScalarSSEf64) { |
| 216 | Opc = Subtarget->hasAVX() ? X86::VMOVSDrm : X86::MOVSDrm; |
Craig Topper | c909950 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 217 | RC = &X86::FR64RegClass; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 218 | } else { |
| 219 | Opc = X86::LD_Fp64m; |
Craig Topper | c909950 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 220 | RC = &X86::RFP64RegClass; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 221 | } |
| 222 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 223 | case MVT::f80: |
Dan Gohman | 5af29c2 | 2008-09-26 01:39:32 +0000 | [diff] [blame] | 224 | // No f80 support yet. |
| 225 | return false; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 226 | } |
| 227 | |
| 228 | ResultReg = createResultReg(RC); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 229 | addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, |
| 230 | DL, TII.get(Opc), ResultReg), AM); |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 231 | return true; |
| 232 | } |
| 233 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 234 | /// X86FastEmitStore - Emit a machine instruction to store a value Val of |
| 235 | /// type VT. The address is either pre-computed, consisted of a base ptr, Ptr |
| 236 | /// and a displacement offset, or a GlobalAddress, |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 237 | /// i.e. V. Return true if it is possible. |
| 238 | bool |
Chris Lattner | b44101c | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 239 | X86FastISel::X86FastEmitStore(EVT VT, unsigned Val, const X86AddressMode &AM) { |
Dan Gohman | 863890e | 2008-09-08 16:31:35 +0000 | [diff] [blame] | 240 | // Get opcode and regclass of the output for the given store instruction. |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 241 | unsigned Opc = 0; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 242 | switch (VT.getSimpleVT().SimpleTy) { |
| 243 | case MVT::f80: // No f80 support yet. |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 244 | default: return false; |
Dan Gohman | 7e7f06e | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 245 | case MVT::i1: { |
| 246 | // Mask out all but lowest bit. |
Craig Topper | c909950 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 247 | unsigned AndResult = createResultReg(&X86::GR8RegClass); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 248 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Dan Gohman | 7e7f06e | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 249 | TII.get(X86::AND8ri), AndResult).addReg(Val).addImm(1); |
| 250 | Val = AndResult; |
| 251 | } |
| 252 | // FALLTHROUGH, handling i1 as i8. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 253 | case MVT::i8: Opc = X86::MOV8mr; break; |
| 254 | case MVT::i16: Opc = X86::MOV16mr; break; |
| 255 | case MVT::i32: Opc = X86::MOV32mr; break; |
| 256 | case MVT::i64: Opc = X86::MOV64mr; break; // Must be in x86-64 mode. |
| 257 | case MVT::f32: |
Bruno Cardoso Lopes | 645b8be | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 258 | Opc = X86ScalarSSEf32 ? |
| 259 | (Subtarget->hasAVX() ? X86::VMOVSSmr : X86::MOVSSmr) : X86::ST_Fp32m; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 260 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 261 | case MVT::f64: |
Bruno Cardoso Lopes | 645b8be | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 262 | Opc = X86ScalarSSEf64 ? |
| 263 | (Subtarget->hasAVX() ? X86::VMOVSDmr : X86::MOVSDmr) : X86::ST_Fp64m; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 264 | break; |
Lang Hames | e482471 | 2011-10-18 22:11:33 +0000 | [diff] [blame] | 265 | case MVT::v4f32: |
| 266 | Opc = X86::MOVAPSmr; |
| 267 | break; |
| 268 | case MVT::v2f64: |
| 269 | Opc = X86::MOVAPDmr; |
| 270 | break; |
| 271 | case MVT::v4i32: |
| 272 | case MVT::v2i64: |
| 273 | case MVT::v8i16: |
| 274 | case MVT::v16i8: |
| 275 | Opc = X86::MOVDQAmr; |
| 276 | break; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 277 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 278 | |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 279 | addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, |
| 280 | DL, TII.get(Opc)), AM).addReg(Val); |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 281 | return true; |
| 282 | } |
| 283 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 284 | bool X86FastISel::X86FastEmitStore(EVT VT, const Value *Val, |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 285 | const X86AddressMode &AM) { |
| 286 | // Handle 'null' like i32/i64 0. |
Chandler Carruth | ece6c6b | 2012-11-01 08:07:29 +0000 | [diff] [blame] | 287 | if (isa<ConstantPointerNull>(Val)) |
| 288 | Val = Constant::getNullValue(TD.getIntPtrType(Val->getContext())); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 289 | |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 290 | // If this is a store of a simple constant, fold the constant into the store. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 291 | if (const ConstantInt *CI = dyn_cast<ConstantInt>(Val)) { |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 292 | unsigned Opc = 0; |
Dan Gohman | 7e7f06e | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 293 | bool Signed = true; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 294 | switch (VT.getSimpleVT().SimpleTy) { |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 295 | default: break; |
Dan Gohman | 7e7f06e | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 296 | case MVT::i1: Signed = false; // FALLTHROUGH to handle as i8. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 297 | case MVT::i8: Opc = X86::MOV8mi; break; |
| 298 | case MVT::i16: Opc = X86::MOV16mi; break; |
| 299 | case MVT::i32: Opc = X86::MOV32mi; break; |
| 300 | case MVT::i64: |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 301 | // Must be a 32-bit sign extended value. |
Jakub Staszak | eaf7725 | 2012-11-15 19:05:23 +0000 | [diff] [blame] | 302 | if (isInt<32>(CI->getSExtValue())) |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 303 | Opc = X86::MOV64mi32; |
| 304 | break; |
| 305 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 306 | |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 307 | if (Opc) { |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 308 | addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, |
| 309 | DL, TII.get(Opc)), AM) |
John McCall | 795ee9d | 2010-04-06 23:35:53 +0000 | [diff] [blame] | 310 | .addImm(Signed ? (uint64_t) CI->getSExtValue() : |
Dan Gohman | 7e7f06e | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 311 | CI->getZExtValue()); |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 312 | return true; |
| 313 | } |
| 314 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 315 | |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 316 | unsigned ValReg = getRegForValue(Val); |
| 317 | if (ValReg == 0) |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 318 | return false; |
| 319 | |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 320 | return X86FastEmitStore(VT, ValReg, AM); |
| 321 | } |
| 322 | |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 323 | /// X86FastEmitExtend - Emit a machine instruction to extend a value Src of |
| 324 | /// type SrcVT to type DstVT using the specified extension opcode Opc (e.g. |
| 325 | /// ISD::SIGN_EXTEND). |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 326 | bool X86FastISel::X86FastEmitExtend(ISD::NodeType Opc, EVT DstVT, |
| 327 | unsigned Src, EVT SrcVT, |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 328 | unsigned &ResultReg) { |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 329 | unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc, |
| 330 | Src, /*TODO: Kill=*/false); |
Jakub Staszak | fe9b5a4 | 2013-02-14 21:50:09 +0000 | [diff] [blame] | 331 | if (RR == 0) |
Owen Anderson | ac34a00 | 2008-09-11 19:44:55 +0000 | [diff] [blame] | 332 | return false; |
Jakub Staszak | fe9b5a4 | 2013-02-14 21:50:09 +0000 | [diff] [blame] | 333 | |
| 334 | ResultReg = RR; |
| 335 | return true; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 336 | } |
| 337 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 338 | /// X86SelectAddress - Attempt to fill in an address from the given value. |
| 339 | /// |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 340 | bool X86FastISel::X86SelectAddress(const Value *V, X86AddressMode &AM) { |
| 341 | const User *U = NULL; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 342 | unsigned Opcode = Instruction::UserOp1; |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 343 | if (const Instruction *I = dyn_cast<Instruction>(V)) { |
Dan Gohman | ea9f151 | 2010-06-18 20:44:47 +0000 | [diff] [blame] | 344 | // Don't walk into other basic blocks; it's possible we haven't |
| 345 | // visited them yet, so the instructions may not yet be assigned |
| 346 | // virtual registers. |
Dan Gohman | 742bf87 | 2010-11-16 22:43:23 +0000 | [diff] [blame] | 347 | if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(V)) || |
| 348 | FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) { |
| 349 | Opcode = I->getOpcode(); |
| 350 | U = I; |
| 351 | } |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 352 | } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(V)) { |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 353 | Opcode = C->getOpcode(); |
| 354 | U = C; |
| 355 | } |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 356 | |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 357 | if (PointerType *Ty = dyn_cast<PointerType>(V->getType())) |
Chris Lattner | 868ee94 | 2010-06-15 19:08:40 +0000 | [diff] [blame] | 358 | if (Ty->getAddressSpace() > 255) |
Dan Gohman | 1415a60 | 2010-06-18 20:45:41 +0000 | [diff] [blame] | 359 | // Fast instruction selection doesn't support the special |
| 360 | // address spaces. |
Chris Lattner | 868ee94 | 2010-06-15 19:08:40 +0000 | [diff] [blame] | 361 | return false; |
| 362 | |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 363 | switch (Opcode) { |
| 364 | default: break; |
| 365 | case Instruction::BitCast: |
| 366 | // Look past bitcasts. |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 367 | return X86SelectAddress(U->getOperand(0), AM); |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 368 | |
| 369 | case Instruction::IntToPtr: |
| 370 | // Look past no-op inttoptrs. |
| 371 | if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy()) |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 372 | return X86SelectAddress(U->getOperand(0), AM); |
Dan Gohman | 55fdaec | 2008-12-08 23:50:06 +0000 | [diff] [blame] | 373 | break; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 374 | |
| 375 | case Instruction::PtrToInt: |
| 376 | // Look past no-op ptrtoints. |
| 377 | if (TLI.getValueType(U->getType()) == TLI.getPointerTy()) |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 378 | return X86SelectAddress(U->getOperand(0), AM); |
Dan Gohman | 55fdaec | 2008-12-08 23:50:06 +0000 | [diff] [blame] | 379 | break; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 380 | |
| 381 | case Instruction::Alloca: { |
| 382 | // Do static allocas. |
| 383 | const AllocaInst *A = cast<AllocaInst>(V); |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 384 | DenseMap<const AllocaInst*, int>::iterator SI = |
| 385 | FuncInfo.StaticAllocaMap.find(A); |
| 386 | if (SI != FuncInfo.StaticAllocaMap.end()) { |
Dan Gohman | 97135e1 | 2008-09-26 19:15:30 +0000 | [diff] [blame] | 387 | AM.BaseType = X86AddressMode::FrameIndexBase; |
| 388 | AM.Base.FrameIndex = SI->second; |
| 389 | return true; |
| 390 | } |
| 391 | break; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 392 | } |
| 393 | |
| 394 | case Instruction::Add: { |
| 395 | // Adds of constants are common and easy enough. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 396 | if (const ConstantInt *CI = dyn_cast<ConstantInt>(U->getOperand(1))) { |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 397 | uint64_t Disp = (int32_t)AM.Disp + (uint64_t)CI->getSExtValue(); |
| 398 | // They have to fit in the 32-bit signed displacement field though. |
Benjamin Kramer | 34247a0 | 2010-03-29 21:13:41 +0000 | [diff] [blame] | 399 | if (isInt<32>(Disp)) { |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 400 | AM.Disp = (uint32_t)Disp; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 401 | return X86SelectAddress(U->getOperand(0), AM); |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 402 | } |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 403 | } |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 404 | break; |
| 405 | } |
| 406 | |
| 407 | case Instruction::GetElementPtr: { |
Chris Lattner | bfcc8e0 | 2010-03-04 19:54:45 +0000 | [diff] [blame] | 408 | X86AddressMode SavedAM = AM; |
| 409 | |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 410 | // Pattern-match simple GEPs. |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 411 | uint64_t Disp = (int32_t)AM.Disp; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 412 | unsigned IndexReg = AM.IndexReg; |
| 413 | unsigned Scale = AM.Scale; |
| 414 | gep_type_iterator GTI = gep_type_begin(U); |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 415 | // Iterate through the indices, folding what we can. Constants can be |
| 416 | // folded, and one dynamic index can be handled, if the scale is supported. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 417 | for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end(); |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 418 | i != e; ++i, ++GTI) { |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 419 | const Value *Op = *i; |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 420 | if (StructType *STy = dyn_cast<StructType>(*GTI)) { |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 421 | const StructLayout *SL = TD.getStructLayout(STy); |
Chris Lattner | dceb52a | 2011-04-17 17:05:12 +0000 | [diff] [blame] | 422 | Disp += SL->getElementOffset(cast<ConstantInt>(Op)->getZExtValue()); |
| 423 | continue; |
| 424 | } |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 425 | |
Chris Lattner | dceb52a | 2011-04-17 17:05:12 +0000 | [diff] [blame] | 426 | // A array/variable index is always of the form i*S where S is the |
| 427 | // constant scale size. See if we can push the scale into immediates. |
| 428 | uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType()); |
| 429 | for (;;) { |
| 430 | if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) { |
| 431 | // Constant-offset addressing. |
| 432 | Disp += CI->getSExtValue() * S; |
| 433 | break; |
Dan Gohman | b55d6b6 | 2011-03-22 00:04:35 +0000 | [diff] [blame] | 434 | } |
Chris Lattner | dceb52a | 2011-04-17 17:05:12 +0000 | [diff] [blame] | 435 | if (isa<AddOperator>(Op) && |
| 436 | (!isa<Instruction>(Op) || |
| 437 | FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()] |
| 438 | == FuncInfo.MBB) && |
| 439 | isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) { |
| 440 | // An add (in the same block) with a constant operand. Fold the |
| 441 | // constant. |
| 442 | ConstantInt *CI = |
| 443 | cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1)); |
| 444 | Disp += CI->getSExtValue() * S; |
| 445 | // Iterate on the other operand. |
| 446 | Op = cast<AddOperator>(Op)->getOperand(0); |
| 447 | continue; |
| 448 | } |
| 449 | if (IndexReg == 0 && |
| 450 | (!AM.GV || !Subtarget->isPICStyleRIPRel()) && |
| 451 | (S == 1 || S == 2 || S == 4 || S == 8)) { |
| 452 | // Scaled-index addressing. |
| 453 | Scale = S; |
| 454 | IndexReg = getRegForGEPIndex(Op).first; |
| 455 | if (IndexReg == 0) |
| 456 | return false; |
| 457 | break; |
| 458 | } |
| 459 | // Unsupported. |
| 460 | goto unsupported_gep; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 461 | } |
| 462 | } |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 463 | // Check for displacement overflow. |
Benjamin Kramer | 34247a0 | 2010-03-29 21:13:41 +0000 | [diff] [blame] | 464 | if (!isInt<32>(Disp)) |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 465 | break; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 466 | // Ok, the GEP indices were covered by constant-offset and scaled-index |
| 467 | // addressing. Update the address state and move on to examining the base. |
| 468 | AM.IndexReg = IndexReg; |
| 469 | AM.Scale = Scale; |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 470 | AM.Disp = (uint32_t)Disp; |
Chris Lattner | 225d4ca | 2010-03-04 19:48:19 +0000 | [diff] [blame] | 471 | if (X86SelectAddress(U->getOperand(0), AM)) |
| 472 | return true; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 473 | |
Chris Lattner | dceb52a | 2011-04-17 17:05:12 +0000 | [diff] [blame] | 474 | // If we couldn't merge the gep value into this addr mode, revert back to |
Chris Lattner | 225d4ca | 2010-03-04 19:48:19 +0000 | [diff] [blame] | 475 | // our address and just match the value instead of completely failing. |
| 476 | AM = SavedAM; |
| 477 | break; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 478 | unsupported_gep: |
| 479 | // Ok, the GEP indices weren't all covered. |
| 480 | break; |
| 481 | } |
| 482 | } |
| 483 | |
| 484 | // Handle constant address. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 485 | if (const GlobalValue *GV = dyn_cast<GlobalValue>(V)) { |
Eli Friedman | a6176ad | 2011-09-22 23:41:28 +0000 | [diff] [blame] | 486 | // Can't handle alternate code models yet. |
Chris Lattner | f1d6bd5 | 2009-07-10 21:03:06 +0000 | [diff] [blame] | 487 | if (TM.getCodeModel() != CodeModel::Small) |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 488 | return false; |
| 489 | |
Eli Friedman | a6176ad | 2011-09-22 23:41:28 +0000 | [diff] [blame] | 490 | // Can't handle TLS yet. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 491 | if (const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV)) |
Dan Gohman | e986594 | 2009-02-23 22:03:08 +0000 | [diff] [blame] | 492 | if (GVar->isThreadLocal()) |
| 493 | return false; |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 494 | |
Eli Friedman | a6176ad | 2011-09-22 23:41:28 +0000 | [diff] [blame] | 495 | // Can't handle TLS yet, part 2 (this is slightly crazy, but this is how |
| 496 | // it works...). |
| 497 | if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV)) |
| 498 | if (const GlobalVariable *GVar = |
| 499 | dyn_cast_or_null<GlobalVariable>(GA->resolveAliasedGlobal(false))) |
| 500 | if (GVar->isThreadLocal()) |
| 501 | return false; |
| 502 | |
Chris Lattner | 0a1c997 | 2011-04-17 17:47:38 +0000 | [diff] [blame] | 503 | // RIP-relative addresses can't have additional register operands, so if |
| 504 | // we've already folded stuff into the addressing mode, just force the |
| 505 | // global value into its own register, which we can use as the basereg. |
| 506 | if (!Subtarget->isPICStyleRIPRel() || |
| 507 | (AM.Base.Reg == 0 && AM.IndexReg == 0)) { |
| 508 | // Okay, we've committed to selecting this global. Set up the address. |
| 509 | AM.GV = GV; |
Dan Gohman | e986594 | 2009-02-23 22:03:08 +0000 | [diff] [blame] | 510 | |
Chris Lattner | 0a1c997 | 2011-04-17 17:47:38 +0000 | [diff] [blame] | 511 | // Allow the subtarget to classify the global. |
| 512 | unsigned char GVFlags = Subtarget->ClassifyGlobalReference(GV, TM); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 513 | |
Chris Lattner | 0a1c997 | 2011-04-17 17:47:38 +0000 | [diff] [blame] | 514 | // If this reference is relative to the pic base, set it now. |
| 515 | if (isGlobalRelativeToPICBase(GVFlags)) { |
| 516 | // FIXME: How do we know Base.Reg is free?? |
| 517 | AM.Base.Reg = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF); |
Dan Gohman | 7e8ef60 | 2008-09-19 23:42:04 +0000 | [diff] [blame] | 518 | } |
Chris Lattner | 0a1c997 | 2011-04-17 17:47:38 +0000 | [diff] [blame] | 519 | |
| 520 | // Unless the ABI requires an extra load, return a direct reference to |
| 521 | // the global. |
| 522 | if (!isGlobalStubReference(GVFlags)) { |
| 523 | if (Subtarget->isPICStyleRIPRel()) { |
| 524 | // Use rip-relative addressing if we can. Above we verified that the |
| 525 | // base and index registers are unused. |
| 526 | assert(AM.Base.Reg == 0 && AM.IndexReg == 0); |
| 527 | AM.Base.Reg = X86::RIP; |
| 528 | } |
| 529 | AM.GVOpFlags = GVFlags; |
| 530 | return true; |
| 531 | } |
| 532 | |
| 533 | // Ok, we need to do a load from a stub. If we've already loaded from |
| 534 | // this stub, reuse the loaded pointer, otherwise emit the load now. |
| 535 | DenseMap<const Value*, unsigned>::iterator I = LocalValueMap.find(V); |
| 536 | unsigned LoadReg; |
| 537 | if (I != LocalValueMap.end() && I->second != 0) { |
| 538 | LoadReg = I->second; |
| 539 | } else { |
| 540 | // Issue load from stub. |
| 541 | unsigned Opc = 0; |
| 542 | const TargetRegisterClass *RC = NULL; |
| 543 | X86AddressMode StubAM; |
| 544 | StubAM.Base.Reg = AM.Base.Reg; |
| 545 | StubAM.GV = GV; |
| 546 | StubAM.GVOpFlags = GVFlags; |
| 547 | |
| 548 | // Prepare for inserting code in the local-value area. |
Eric Christopher | 76ad43c | 2012-10-03 08:10:01 +0000 | [diff] [blame] | 549 | SavePoint SaveInsertPt = enterLocalValueArea(); |
Chris Lattner | 0a1c997 | 2011-04-17 17:47:38 +0000 | [diff] [blame] | 550 | |
| 551 | if (TLI.getPointerTy() == MVT::i64) { |
| 552 | Opc = X86::MOV64rm; |
Craig Topper | c909950 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 553 | RC = &X86::GR64RegClass; |
Chris Lattner | 0a1c997 | 2011-04-17 17:47:38 +0000 | [diff] [blame] | 554 | |
| 555 | if (Subtarget->isPICStyleRIPRel()) |
| 556 | StubAM.Base.Reg = X86::RIP; |
| 557 | } else { |
| 558 | Opc = X86::MOV32rm; |
Craig Topper | c909950 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 559 | RC = &X86::GR32RegClass; |
Chris Lattner | 0a1c997 | 2011-04-17 17:47:38 +0000 | [diff] [blame] | 560 | } |
| 561 | |
| 562 | LoadReg = createResultReg(RC); |
| 563 | MachineInstrBuilder LoadMI = |
| 564 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), LoadReg); |
| 565 | addFullAddress(LoadMI, StubAM); |
| 566 | |
| 567 | // Ok, back to normal mode. |
Eric Christopher | 76ad43c | 2012-10-03 08:10:01 +0000 | [diff] [blame] | 568 | leaveLocalValueArea(SaveInsertPt); |
Chris Lattner | 0a1c997 | 2011-04-17 17:47:38 +0000 | [diff] [blame] | 569 | |
| 570 | // Prevent loading GV stub multiple times in same MBB. |
| 571 | LocalValueMap[V] = LoadReg; |
| 572 | } |
| 573 | |
| 574 | // Now construct the final address. Note that the Disp, Scale, |
| 575 | // and Index values may already be set here. |
| 576 | AM.Base.Reg = LoadReg; |
| 577 | AM.GV = 0; |
Chris Lattner | ff7727f | 2009-07-09 06:41:35 +0000 | [diff] [blame] | 578 | return true; |
| 579 | } |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 580 | } |
| 581 | |
Dan Gohman | 97135e1 | 2008-09-26 19:15:30 +0000 | [diff] [blame] | 582 | // If all else fails, try to materialize the value in a register. |
Chris Lattner | 4c1b606 | 2009-06-27 05:24:12 +0000 | [diff] [blame] | 583 | if (!AM.GV || !Subtarget->isPICStyleRIPRel()) { |
Dan Gohman | 97135e1 | 2008-09-26 19:15:30 +0000 | [diff] [blame] | 584 | if (AM.Base.Reg == 0) { |
| 585 | AM.Base.Reg = getRegForValue(V); |
| 586 | return AM.Base.Reg != 0; |
| 587 | } |
| 588 | if (AM.IndexReg == 0) { |
| 589 | assert(AM.Scale == 1 && "Scale with no index!"); |
| 590 | AM.IndexReg = getRegForValue(V); |
| 591 | return AM.IndexReg != 0; |
| 592 | } |
| 593 | } |
| 594 | |
| 595 | return false; |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 596 | } |
| 597 | |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 598 | /// X86SelectCallAddress - Attempt to fill in an address from the given value. |
| 599 | /// |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 600 | bool X86FastISel::X86SelectCallAddress(const Value *V, X86AddressMode &AM) { |
| 601 | const User *U = NULL; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 602 | unsigned Opcode = Instruction::UserOp1; |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 603 | if (const Instruction *I = dyn_cast<Instruction>(V)) { |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 604 | Opcode = I->getOpcode(); |
| 605 | U = I; |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 606 | } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(V)) { |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 607 | Opcode = C->getOpcode(); |
| 608 | U = C; |
| 609 | } |
| 610 | |
| 611 | switch (Opcode) { |
| 612 | default: break; |
| 613 | case Instruction::BitCast: |
| 614 | // Look past bitcasts. |
| 615 | return X86SelectCallAddress(U->getOperand(0), AM); |
| 616 | |
| 617 | case Instruction::IntToPtr: |
| 618 | // Look past no-op inttoptrs. |
| 619 | if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy()) |
| 620 | return X86SelectCallAddress(U->getOperand(0), AM); |
| 621 | break; |
| 622 | |
| 623 | case Instruction::PtrToInt: |
| 624 | // Look past no-op ptrtoints. |
| 625 | if (TLI.getValueType(U->getType()) == TLI.getPointerTy()) |
| 626 | return X86SelectCallAddress(U->getOperand(0), AM); |
| 627 | break; |
| 628 | } |
| 629 | |
| 630 | // Handle constant address. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 631 | if (const GlobalValue *GV = dyn_cast<GlobalValue>(V)) { |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 632 | // Can't handle alternate code models yet. |
Chris Lattner | f1d6bd5 | 2009-07-10 21:03:06 +0000 | [diff] [blame] | 633 | if (TM.getCodeModel() != CodeModel::Small) |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 634 | return false; |
| 635 | |
| 636 | // RIP-relative addresses can't have additional register operands. |
| 637 | if (Subtarget->isPICStyleRIPRel() && |
| 638 | (AM.Base.Reg != 0 || AM.IndexReg != 0)) |
| 639 | return false; |
| 640 | |
NAKAMURA Takumi | d64cfe1 | 2011-02-21 04:50:06 +0000 | [diff] [blame] | 641 | // Can't handle DLLImport. |
| 642 | if (GV->hasDLLImportLinkage()) |
| 643 | return false; |
| 644 | |
| 645 | // Can't handle TLS. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 646 | if (const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV)) |
NAKAMURA Takumi | d64cfe1 | 2011-02-21 04:50:06 +0000 | [diff] [blame] | 647 | if (GVar->isThreadLocal()) |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 648 | return false; |
| 649 | |
| 650 | // Okay, we've committed to selecting this global. Set up the basic address. |
| 651 | AM.GV = GV; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 652 | |
Chris Lattner | e6c07b5 | 2009-07-10 05:45:15 +0000 | [diff] [blame] | 653 | // No ABI requires an extra load for anything other than DLLImport, which |
| 654 | // we rejected above. Return a direct reference to the global. |
Chris Lattner | e6c07b5 | 2009-07-10 05:45:15 +0000 | [diff] [blame] | 655 | if (Subtarget->isPICStyleRIPRel()) { |
| 656 | // Use rip-relative addressing if we can. Above we verified that the |
| 657 | // base and index registers are unused. |
| 658 | assert(AM.Base.Reg == 0 && AM.IndexReg == 0); |
| 659 | AM.Base.Reg = X86::RIP; |
Chris Lattner | e2c9208 | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 660 | } else if (Subtarget->isPICStyleStubPIC()) { |
Chris Lattner | e6c07b5 | 2009-07-10 05:45:15 +0000 | [diff] [blame] | 661 | AM.GVOpFlags = X86II::MO_PIC_BASE_OFFSET; |
| 662 | } else if (Subtarget->isPICStyleGOT()) { |
| 663 | AM.GVOpFlags = X86II::MO_GOTOFF; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 664 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 665 | |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 666 | return true; |
| 667 | } |
| 668 | |
| 669 | // If all else fails, try to materialize the value in a register. |
| 670 | if (!AM.GV || !Subtarget->isPICStyleRIPRel()) { |
| 671 | if (AM.Base.Reg == 0) { |
| 672 | AM.Base.Reg = getRegForValue(V); |
| 673 | return AM.Base.Reg != 0; |
| 674 | } |
| 675 | if (AM.IndexReg == 0) { |
| 676 | assert(AM.Scale == 1 && "Scale with no index!"); |
| 677 | AM.IndexReg = getRegForValue(V); |
| 678 | return AM.IndexReg != 0; |
| 679 | } |
| 680 | } |
| 681 | |
| 682 | return false; |
| 683 | } |
| 684 | |
| 685 | |
Owen Anderson | a3971df | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 686 | /// X86SelectStore - Select and emit code to implement store instructions. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 687 | bool X86FastISel::X86SelectStore(const Instruction *I) { |
Eli Friedman | 4136d23 | 2011-09-02 22:33:24 +0000 | [diff] [blame] | 688 | // Atomic stores need special handling. |
Lang Hames | e482471 | 2011-10-18 22:11:33 +0000 | [diff] [blame] | 689 | const StoreInst *S = cast<StoreInst>(I); |
| 690 | |
| 691 | if (S->isAtomic()) |
| 692 | return false; |
| 693 | |
| 694 | unsigned SABIAlignment = |
| 695 | TD.getABITypeAlignment(S->getValueOperand()->getType()); |
| 696 | if (S->getAlignment() != 0 && S->getAlignment() < SABIAlignment) |
Eli Friedman | 4136d23 | 2011-09-02 22:33:24 +0000 | [diff] [blame] | 697 | return false; |
| 698 | |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 699 | MVT VT; |
Dan Gohman | 7e7f06e | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 700 | if (!isTypeLegal(I->getOperand(0)->getType(), VT, /*AllowI1=*/true)) |
Owen Anderson | a3971df | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 701 | return false; |
Owen Anderson | a3971df | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 702 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 703 | X86AddressMode AM; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 704 | if (!X86SelectAddress(I->getOperand(1), AM)) |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 705 | return false; |
Owen Anderson | a3971df | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 706 | |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 707 | return X86FastEmitStore(VT, I->getOperand(0), AM); |
Owen Anderson | a3971df | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 708 | } |
| 709 | |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 710 | /// X86SelectRet - Select and emit code to implement ret instructions. |
| 711 | bool X86FastISel::X86SelectRet(const Instruction *I) { |
| 712 | const ReturnInst *Ret = cast<ReturnInst>(I); |
| 713 | const Function &F = *I->getParent()->getParent(); |
Nick Lewycky | b09649b | 2012-10-02 22:45:06 +0000 | [diff] [blame] | 714 | const X86MachineFunctionInfo *X86MFInfo = |
| 715 | FuncInfo.MF->getInfo<X86MachineFunctionInfo>(); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 716 | |
| 717 | if (!FuncInfo.CanLowerReturn) |
| 718 | return false; |
| 719 | |
| 720 | CallingConv::ID CC = F.getCallingConv(); |
| 721 | if (CC != CallingConv::C && |
| 722 | CC != CallingConv::Fast && |
| 723 | CC != CallingConv::X86_FastCall) |
| 724 | return false; |
| 725 | |
| 726 | if (Subtarget->isTargetWin64()) |
| 727 | return false; |
| 728 | |
| 729 | // Don't handle popping bytes on return for now. |
Nick Lewycky | b09649b | 2012-10-02 22:45:06 +0000 | [diff] [blame] | 730 | if (X86MFInfo->getBytesToPopOnReturn() != 0) |
Jakub Staszak | d61932b | 2013-02-17 18:35:25 +0000 | [diff] [blame] | 731 | return false; |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 732 | |
| 733 | // fastcc with -tailcallopt is intended to provide a guaranteed |
| 734 | // tail call optimization. Fastisel doesn't know how to do that. |
Nick Lewycky | 8a8d479 | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 735 | if (CC == CallingConv::Fast && TM.Options.GuaranteedTailCallOpt) |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 736 | return false; |
| 737 | |
| 738 | // Let SDISel handle vararg functions. |
| 739 | if (F.isVarArg()) |
| 740 | return false; |
| 741 | |
Jakob Stoklund Olesen | c3afc76 | 2013-02-05 17:59:48 +0000 | [diff] [blame] | 742 | // Build a list of return value registers. |
| 743 | SmallVector<unsigned, 4> RetRegs; |
| 744 | |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 745 | if (Ret->getNumOperands() > 0) { |
| 746 | SmallVector<ISD::OutputArg, 4> Outs; |
Bill Wendling | 8b62abd | 2012-12-30 13:01:51 +0000 | [diff] [blame] | 747 | GetReturnInfo(F.getReturnType(), F.getAttributes(), Outs, TLI); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 748 | |
| 749 | // Analyze operands of the call, assigning locations to each operand. |
| 750 | SmallVector<CCValAssign, 16> ValLocs; |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 751 | CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs, |
Bill Wendling | 56cb229 | 2012-07-19 00:11:40 +0000 | [diff] [blame] | 752 | I->getContext()); |
Duncan Sands | e26032d | 2010-10-31 13:02:38 +0000 | [diff] [blame] | 753 | CCInfo.AnalyzeReturn(Outs, RetCC_X86); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 754 | |
| 755 | const Value *RV = Ret->getOperand(0); |
| 756 | unsigned Reg = getRegForValue(RV); |
| 757 | if (Reg == 0) |
| 758 | return false; |
| 759 | |
| 760 | // Only handle a single return value for now. |
| 761 | if (ValLocs.size() != 1) |
| 762 | return false; |
| 763 | |
| 764 | CCValAssign &VA = ValLocs[0]; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 765 | |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 766 | // Don't bother handling odd stuff for now. |
| 767 | if (VA.getLocInfo() != CCValAssign::Full) |
| 768 | return false; |
| 769 | // Only handle register returns for now. |
| 770 | if (!VA.isRegLoc()) |
| 771 | return false; |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 772 | |
| 773 | // The calling-convention tables for x87 returns don't tell |
| 774 | // the whole story. |
| 775 | if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) |
| 776 | return false; |
| 777 | |
Eli Friedman | 22486c9 | 2011-05-18 23:13:10 +0000 | [diff] [blame] | 778 | unsigned SrcReg = Reg + VA.getValNo(); |
Eli Friedman | dc51575 | 2011-05-19 22:16:13 +0000 | [diff] [blame] | 779 | EVT SrcVT = TLI.getValueType(RV->getType()); |
| 780 | EVT DstVT = VA.getValVT(); |
| 781 | // Special handling for extended integers. |
| 782 | if (SrcVT != DstVT) { |
| 783 | if (SrcVT != MVT::i1 && SrcVT != MVT::i8 && SrcVT != MVT::i16) |
| 784 | return false; |
| 785 | |
| 786 | if (!Outs[0].Flags.isZExt() && !Outs[0].Flags.isSExt()) |
| 787 | return false; |
| 788 | |
| 789 | assert(DstVT == MVT::i32 && "X86 should always ext to i32"); |
| 790 | |
| 791 | if (SrcVT == MVT::i1) { |
| 792 | if (Outs[0].Flags.isSExt()) |
| 793 | return false; |
| 794 | SrcReg = FastEmitZExtFromI1(MVT::i8, SrcReg, /*TODO: Kill=*/false); |
| 795 | SrcVT = MVT::i8; |
| 796 | } |
| 797 | unsigned Op = Outs[0].Flags.isZExt() ? ISD::ZERO_EXTEND : |
| 798 | ISD::SIGN_EXTEND; |
| 799 | SrcReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Op, |
| 800 | SrcReg, /*TODO: Kill=*/false); |
| 801 | } |
| 802 | |
| 803 | // Make the copy. |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 804 | unsigned DstReg = VA.getLocReg(); |
| 805 | const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg); |
Jakob Stoklund Olesen | 1ba3189 | 2010-07-11 05:17:02 +0000 | [diff] [blame] | 806 | // Avoid a cross-class copy. This is very unlikely. |
| 807 | if (!SrcRC->contains(DstReg)) |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 808 | return false; |
Jakob Stoklund Olesen | 1ba3189 | 2010-07-11 05:17:02 +0000 | [diff] [blame] | 809 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 810 | DstReg).addReg(SrcReg); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 811 | |
Jakob Stoklund Olesen | c3afc76 | 2013-02-05 17:59:48 +0000 | [diff] [blame] | 812 | // Add register to return instruction. |
| 813 | RetRegs.push_back(VA.getLocReg()); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 814 | } |
| 815 | |
Nick Lewycky | b09649b | 2012-10-02 22:45:06 +0000 | [diff] [blame] | 816 | // The x86-64 ABI for returning structs by value requires that we copy |
| 817 | // the sret argument into %rax for the return. We saved the argument into |
| 818 | // a virtual register in the entry block, so now we copy the value out |
| 819 | // and into %rax. |
| 820 | if (Subtarget->is64Bit() && F.hasStructRetAttr()) { |
| 821 | unsigned Reg = X86MFInfo->getSRetReturnReg(); |
| 822 | assert(Reg && |
| 823 | "SRetReturnReg should have been set in LowerFormalArguments()!"); |
| 824 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 825 | X86::RAX).addReg(Reg); |
Jakob Stoklund Olesen | c3afc76 | 2013-02-05 17:59:48 +0000 | [diff] [blame] | 826 | RetRegs.push_back(X86::RAX); |
Nick Lewycky | b09649b | 2012-10-02 22:45:06 +0000 | [diff] [blame] | 827 | } |
| 828 | |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 829 | // Now emit the RET. |
Jakob Stoklund Olesen | c3afc76 | 2013-02-05 17:59:48 +0000 | [diff] [blame] | 830 | MachineInstrBuilder MIB = |
| 831 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::RET)); |
| 832 | for (unsigned i = 0, e = RetRegs.size(); i != e; ++i) |
| 833 | MIB.addReg(RetRegs[i], RegState::Implicit); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 834 | return true; |
| 835 | } |
| 836 | |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 837 | /// X86SelectLoad - Select and emit code to implement load instructions. |
| 838 | /// |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 839 | bool X86FastISel::X86SelectLoad(const Instruction *I) { |
Eli Friedman | 4136d23 | 2011-09-02 22:33:24 +0000 | [diff] [blame] | 840 | // Atomic loads need special handling. |
| 841 | if (cast<LoadInst>(I)->isAtomic()) |
| 842 | return false; |
| 843 | |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 844 | MVT VT; |
Dan Gohman | 7e7f06e | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 845 | if (!isTypeLegal(I->getType(), VT, /*AllowI1=*/true)) |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 846 | return false; |
| 847 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 848 | X86AddressMode AM; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 849 | if (!X86SelectAddress(I->getOperand(0), AM)) |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 850 | return false; |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 851 | |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 852 | unsigned ResultReg = 0; |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 853 | if (X86FastEmitLoad(VT, AM, ResultReg)) { |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 854 | UpdateValueMap(I, ResultReg); |
| 855 | return true; |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 856 | } |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 857 | return false; |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 858 | } |
| 859 | |
Jakob Stoklund Olesen | 75be45c | 2010-07-11 16:22:13 +0000 | [diff] [blame] | 860 | static unsigned X86ChooseCmpOpcode(EVT VT, const X86Subtarget *Subtarget) { |
Bruno Cardoso Lopes | 645b8be | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 861 | bool HasAVX = Subtarget->hasAVX(); |
Craig Topper | 1accb7e | 2012-01-10 06:54:16 +0000 | [diff] [blame] | 862 | bool X86ScalarSSEf32 = Subtarget->hasSSE1(); |
| 863 | bool X86ScalarSSEf64 = Subtarget->hasSSE2(); |
Bruno Cardoso Lopes | 645b8be | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 864 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 865 | switch (VT.getSimpleVT().SimpleTy) { |
Chris Lattner | 45ac17f | 2008-10-15 04:32:45 +0000 | [diff] [blame] | 866 | default: return 0; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 867 | case MVT::i8: return X86::CMP8rr; |
| 868 | case MVT::i16: return X86::CMP16rr; |
| 869 | case MVT::i32: return X86::CMP32rr; |
| 870 | case MVT::i64: return X86::CMP64rr; |
Bruno Cardoso Lopes | 645b8be | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 871 | case MVT::f32: |
| 872 | return X86ScalarSSEf32 ? (HasAVX ? X86::VUCOMISSrr : X86::UCOMISSrr) : 0; |
| 873 | case MVT::f64: |
| 874 | return X86ScalarSSEf64 ? (HasAVX ? X86::VUCOMISDrr : X86::UCOMISDrr) : 0; |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 875 | } |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 876 | } |
| 877 | |
Chris Lattner | 0e13c78 | 2008-10-15 04:13:29 +0000 | [diff] [blame] | 878 | /// X86ChooseCmpImmediateOpcode - If we have a comparison with RHS as the RHS |
| 879 | /// of the comparison, return an opcode that works for the compare (e.g. |
| 880 | /// CMP32ri) otherwise return 0. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 881 | static unsigned X86ChooseCmpImmediateOpcode(EVT VT, const ConstantInt *RHSC) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 882 | switch (VT.getSimpleVT().SimpleTy) { |
Chris Lattner | 0e13c78 | 2008-10-15 04:13:29 +0000 | [diff] [blame] | 883 | // Otherwise, we can't fold the immediate into this comparison. |
Chris Lattner | 45ac17f | 2008-10-15 04:32:45 +0000 | [diff] [blame] | 884 | default: return 0; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 885 | case MVT::i8: return X86::CMP8ri; |
| 886 | case MVT::i16: return X86::CMP16ri; |
| 887 | case MVT::i32: return X86::CMP32ri; |
| 888 | case MVT::i64: |
Chris Lattner | 45ac17f | 2008-10-15 04:32:45 +0000 | [diff] [blame] | 889 | // 64-bit comparisons are only valid if the immediate fits in a 32-bit sext |
| 890 | // field. |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 891 | if ((int)RHSC->getSExtValue() == RHSC->getSExtValue()) |
Chris Lattner | 45ac17f | 2008-10-15 04:32:45 +0000 | [diff] [blame] | 892 | return X86::CMP64ri32; |
| 893 | return 0; |
| 894 | } |
Chris Lattner | 0e13c78 | 2008-10-15 04:13:29 +0000 | [diff] [blame] | 895 | } |
| 896 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 897 | bool X86FastISel::X86FastEmitCompare(const Value *Op0, const Value *Op1, |
| 898 | EVT VT) { |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 899 | unsigned Op0Reg = getRegForValue(Op0); |
| 900 | if (Op0Reg == 0) return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 901 | |
Chris Lattner | d53886b | 2008-10-15 05:18:04 +0000 | [diff] [blame] | 902 | // Handle 'null' like i32/i64 0. |
Chandler Carruth | ece6c6b | 2012-11-01 08:07:29 +0000 | [diff] [blame] | 903 | if (isa<ConstantPointerNull>(Op1)) |
| 904 | Op1 = Constant::getNullValue(TD.getIntPtrType(Op0->getContext())); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 905 | |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 906 | // We have two options: compare with register or immediate. If the RHS of |
| 907 | // the compare is an immediate that we can fold into this compare, use |
| 908 | // CMPri, otherwise use CMPrr. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 909 | if (const ConstantInt *Op1C = dyn_cast<ConstantInt>(Op1)) { |
Chris Lattner | 45ac17f | 2008-10-15 04:32:45 +0000 | [diff] [blame] | 910 | if (unsigned CompareImmOpc = X86ChooseCmpImmediateOpcode(VT, Op1C)) { |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 911 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CompareImmOpc)) |
| 912 | .addReg(Op0Reg) |
| 913 | .addImm(Op1C->getSExtValue()); |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 914 | return true; |
| 915 | } |
| 916 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 917 | |
Jakob Stoklund Olesen | 75be45c | 2010-07-11 16:22:13 +0000 | [diff] [blame] | 918 | unsigned CompareOpc = X86ChooseCmpOpcode(VT, Subtarget); |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 919 | if (CompareOpc == 0) return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 920 | |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 921 | unsigned Op1Reg = getRegForValue(Op1); |
| 922 | if (Op1Reg == 0) return false; |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 923 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CompareOpc)) |
| 924 | .addReg(Op0Reg) |
| 925 | .addReg(Op1Reg); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 926 | |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 927 | return true; |
| 928 | } |
| 929 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 930 | bool X86FastISel::X86SelectCmp(const Instruction *I) { |
| 931 | const CmpInst *CI = cast<CmpInst>(I); |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 932 | |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 933 | MVT VT; |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 934 | if (!isTypeLegal(I->getOperand(0)->getType(), VT)) |
Dan Gohman | 4f22bb0 | 2008-09-05 01:33:56 +0000 | [diff] [blame] | 935 | return false; |
| 936 | |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 937 | unsigned ResultReg = createResultReg(&X86::GR8RegClass); |
Chris Lattner | 54aebde | 2008-10-15 03:47:17 +0000 | [diff] [blame] | 938 | unsigned SetCCOpc; |
Chris Lattner | 8aeeeb9 | 2008-10-15 03:52:54 +0000 | [diff] [blame] | 939 | bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0. |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 940 | switch (CI->getPredicate()) { |
| 941 | case CmpInst::FCMP_OEQ: { |
Chris Lattner | 51ccb3d | 2008-10-15 04:29:23 +0000 | [diff] [blame] | 942 | if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT)) |
| 943 | return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 944 | |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 945 | unsigned EReg = createResultReg(&X86::GR8RegClass); |
| 946 | unsigned NPReg = createResultReg(&X86::GR8RegClass); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 947 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::SETEr), EReg); |
| 948 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 949 | TII.get(X86::SETNPr), NPReg); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 950 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 951 | TII.get(X86::AND8rr), ResultReg).addReg(NPReg).addReg(EReg); |
Chris Lattner | 54aebde | 2008-10-15 03:47:17 +0000 | [diff] [blame] | 952 | UpdateValueMap(I, ResultReg); |
| 953 | return true; |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 954 | } |
| 955 | case CmpInst::FCMP_UNE: { |
Chris Lattner | 51ccb3d | 2008-10-15 04:29:23 +0000 | [diff] [blame] | 956 | if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT)) |
| 957 | return false; |
| 958 | |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 959 | unsigned NEReg = createResultReg(&X86::GR8RegClass); |
| 960 | unsigned PReg = createResultReg(&X86::GR8RegClass); |
Chris Lattner | 90cb88a | 2011-04-19 04:22:17 +0000 | [diff] [blame] | 961 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::SETNEr), NEReg); |
| 962 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::SETPr), PReg); |
| 963 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::OR8rr),ResultReg) |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 964 | .addReg(PReg).addReg(NEReg); |
Chris Lattner | 54aebde | 2008-10-15 03:47:17 +0000 | [diff] [blame] | 965 | UpdateValueMap(I, ResultReg); |
| 966 | return true; |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 967 | } |
Chris Lattner | 8aeeeb9 | 2008-10-15 03:52:54 +0000 | [diff] [blame] | 968 | case CmpInst::FCMP_OGT: SwapArgs = false; SetCCOpc = X86::SETAr; break; |
| 969 | case CmpInst::FCMP_OGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break; |
| 970 | case CmpInst::FCMP_OLT: SwapArgs = true; SetCCOpc = X86::SETAr; break; |
| 971 | case CmpInst::FCMP_OLE: SwapArgs = true; SetCCOpc = X86::SETAEr; break; |
| 972 | case CmpInst::FCMP_ONE: SwapArgs = false; SetCCOpc = X86::SETNEr; break; |
| 973 | case CmpInst::FCMP_ORD: SwapArgs = false; SetCCOpc = X86::SETNPr; break; |
| 974 | case CmpInst::FCMP_UNO: SwapArgs = false; SetCCOpc = X86::SETPr; break; |
| 975 | case CmpInst::FCMP_UEQ: SwapArgs = false; SetCCOpc = X86::SETEr; break; |
| 976 | case CmpInst::FCMP_UGT: SwapArgs = true; SetCCOpc = X86::SETBr; break; |
| 977 | case CmpInst::FCMP_UGE: SwapArgs = true; SetCCOpc = X86::SETBEr; break; |
| 978 | case CmpInst::FCMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break; |
| 979 | case CmpInst::FCMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 980 | |
Chris Lattner | 8aeeeb9 | 2008-10-15 03:52:54 +0000 | [diff] [blame] | 981 | case CmpInst::ICMP_EQ: SwapArgs = false; SetCCOpc = X86::SETEr; break; |
| 982 | case CmpInst::ICMP_NE: SwapArgs = false; SetCCOpc = X86::SETNEr; break; |
| 983 | case CmpInst::ICMP_UGT: SwapArgs = false; SetCCOpc = X86::SETAr; break; |
| 984 | case CmpInst::ICMP_UGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break; |
| 985 | case CmpInst::ICMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break; |
| 986 | case CmpInst::ICMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break; |
| 987 | case CmpInst::ICMP_SGT: SwapArgs = false; SetCCOpc = X86::SETGr; break; |
| 988 | case CmpInst::ICMP_SGE: SwapArgs = false; SetCCOpc = X86::SETGEr; break; |
| 989 | case CmpInst::ICMP_SLT: SwapArgs = false; SetCCOpc = X86::SETLr; break; |
| 990 | case CmpInst::ICMP_SLE: SwapArgs = false; SetCCOpc = X86::SETLEr; break; |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 991 | default: |
| 992 | return false; |
| 993 | } |
| 994 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 995 | const Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1); |
Chris Lattner | 8aeeeb9 | 2008-10-15 03:52:54 +0000 | [diff] [blame] | 996 | if (SwapArgs) |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 997 | std::swap(Op0, Op1); |
Chris Lattner | 8aeeeb9 | 2008-10-15 03:52:54 +0000 | [diff] [blame] | 998 | |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 999 | // Emit a compare of Op0/Op1. |
Chris Lattner | 51ccb3d | 2008-10-15 04:29:23 +0000 | [diff] [blame] | 1000 | if (!X86FastEmitCompare(Op0, Op1, VT)) |
| 1001 | return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1002 | |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1003 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(SetCCOpc), ResultReg); |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 1004 | UpdateValueMap(I, ResultReg); |
| 1005 | return true; |
| 1006 | } |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 1007 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1008 | bool X86FastISel::X86SelectZExt(const Instruction *I) { |
Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 1009 | // Handle zero-extension from i1 to i8, which is common. |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1010 | if (!I->getOperand(0)->getType()->isIntegerTy(1)) |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1011 | return false; |
| 1012 | |
| 1013 | EVT DstVT = TLI.getValueType(I->getType()); |
| 1014 | if (!TLI.isTypeLegal(DstVT)) |
| 1015 | return false; |
| 1016 | |
| 1017 | unsigned ResultReg = getRegForValue(I->getOperand(0)); |
| 1018 | if (ResultReg == 0) |
| 1019 | return false; |
| 1020 | |
| 1021 | // Set the high bits to zero. |
| 1022 | ResultReg = FastEmitZExtFromI1(MVT::i8, ResultReg, /*TODO: Kill=*/false); |
| 1023 | if (ResultReg == 0) |
| 1024 | return false; |
| 1025 | |
| 1026 | if (DstVT != MVT::i8) { |
| 1027 | ResultReg = FastEmit_r(MVT::i8, DstVT.getSimpleVT(), ISD::ZERO_EXTEND, |
| 1028 | ResultReg, /*Kill=*/true); |
| 1029 | if (ResultReg == 0) |
| 1030 | return false; |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 1031 | } |
| 1032 | |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1033 | UpdateValueMap(I, ResultReg); |
| 1034 | return true; |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 1035 | } |
| 1036 | |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 1037 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1038 | bool X86FastISel::X86SelectBranch(const Instruction *I) { |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 1039 | // Unconditional branches are selected by tablegen-generated code. |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 1040 | // Handle a conditional branch. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1041 | const BranchInst *BI = cast<BranchInst>(I); |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 1042 | MachineBasicBlock *TrueMBB = FuncInfo.MBBMap[BI->getSuccessor(0)]; |
| 1043 | MachineBasicBlock *FalseMBB = FuncInfo.MBBMap[BI->getSuccessor(1)]; |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 1044 | |
Dan Gohman | 8bef744 | 2010-08-21 02:32:36 +0000 | [diff] [blame] | 1045 | // Fold the common case of a conditional branch with a comparison |
| 1046 | // in the same block (values defined on other blocks may not have |
| 1047 | // initialized registers). |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1048 | if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) { |
Dan Gohman | 8bef744 | 2010-08-21 02:32:36 +0000 | [diff] [blame] | 1049 | if (CI->hasOneUse() && CI->getParent() == I->getParent()) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1050 | EVT VT = TLI.getValueType(CI->getOperand(0)->getType()); |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 1051 | |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 1052 | // Try to take advantage of fallthrough opportunities. |
| 1053 | CmpInst::Predicate Predicate = CI->getPredicate(); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1054 | if (FuncInfo.MBB->isLayoutSuccessor(TrueMBB)) { |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 1055 | std::swap(TrueMBB, FalseMBB); |
| 1056 | Predicate = CmpInst::getInversePredicate(Predicate); |
| 1057 | } |
| 1058 | |
Chris Lattner | 871d246 | 2008-10-15 03:58:05 +0000 | [diff] [blame] | 1059 | bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0. |
| 1060 | unsigned BranchOpc; // Opcode to jump on, e.g. "X86::JA" |
| 1061 | |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 1062 | switch (Predicate) { |
Dan Gohman | 7b66e04 | 2008-10-21 18:24:51 +0000 | [diff] [blame] | 1063 | case CmpInst::FCMP_OEQ: |
| 1064 | std::swap(TrueMBB, FalseMBB); |
| 1065 | Predicate = CmpInst::FCMP_UNE; |
| 1066 | // FALL THROUGH |
Chris Lattner | bd13fb6 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 1067 | case CmpInst::FCMP_UNE: SwapArgs = false; BranchOpc = X86::JNE_4; break; |
| 1068 | case CmpInst::FCMP_OGT: SwapArgs = false; BranchOpc = X86::JA_4; break; |
| 1069 | case CmpInst::FCMP_OGE: SwapArgs = false; BranchOpc = X86::JAE_4; break; |
| 1070 | case CmpInst::FCMP_OLT: SwapArgs = true; BranchOpc = X86::JA_4; break; |
| 1071 | case CmpInst::FCMP_OLE: SwapArgs = true; BranchOpc = X86::JAE_4; break; |
| 1072 | case CmpInst::FCMP_ONE: SwapArgs = false; BranchOpc = X86::JNE_4; break; |
| 1073 | case CmpInst::FCMP_ORD: SwapArgs = false; BranchOpc = X86::JNP_4; break; |
| 1074 | case CmpInst::FCMP_UNO: SwapArgs = false; BranchOpc = X86::JP_4; break; |
| 1075 | case CmpInst::FCMP_UEQ: SwapArgs = false; BranchOpc = X86::JE_4; break; |
| 1076 | case CmpInst::FCMP_UGT: SwapArgs = true; BranchOpc = X86::JB_4; break; |
| 1077 | case CmpInst::FCMP_UGE: SwapArgs = true; BranchOpc = X86::JBE_4; break; |
| 1078 | case CmpInst::FCMP_ULT: SwapArgs = false; BranchOpc = X86::JB_4; break; |
| 1079 | case CmpInst::FCMP_ULE: SwapArgs = false; BranchOpc = X86::JBE_4; break; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1080 | |
Chris Lattner | bd13fb6 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 1081 | case CmpInst::ICMP_EQ: SwapArgs = false; BranchOpc = X86::JE_4; break; |
| 1082 | case CmpInst::ICMP_NE: SwapArgs = false; BranchOpc = X86::JNE_4; break; |
| 1083 | case CmpInst::ICMP_UGT: SwapArgs = false; BranchOpc = X86::JA_4; break; |
| 1084 | case CmpInst::ICMP_UGE: SwapArgs = false; BranchOpc = X86::JAE_4; break; |
| 1085 | case CmpInst::ICMP_ULT: SwapArgs = false; BranchOpc = X86::JB_4; break; |
| 1086 | case CmpInst::ICMP_ULE: SwapArgs = false; BranchOpc = X86::JBE_4; break; |
| 1087 | case CmpInst::ICMP_SGT: SwapArgs = false; BranchOpc = X86::JG_4; break; |
| 1088 | case CmpInst::ICMP_SGE: SwapArgs = false; BranchOpc = X86::JGE_4; break; |
| 1089 | case CmpInst::ICMP_SLT: SwapArgs = false; BranchOpc = X86::JL_4; break; |
| 1090 | case CmpInst::ICMP_SLE: SwapArgs = false; BranchOpc = X86::JLE_4; break; |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 1091 | default: |
| 1092 | return false; |
| 1093 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1094 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1095 | const Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1); |
Chris Lattner | 709d829 | 2008-10-15 04:02:26 +0000 | [diff] [blame] | 1096 | if (SwapArgs) |
| 1097 | std::swap(Op0, Op1); |
| 1098 | |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 1099 | // Emit a compare of the LHS and RHS, setting the flags. |
| 1100 | if (!X86FastEmitCompare(Op0, Op1, VT)) |
| 1101 | return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1102 | |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1103 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BranchOpc)) |
| 1104 | .addMBB(TrueMBB); |
Dan Gohman | 7b66e04 | 2008-10-21 18:24:51 +0000 | [diff] [blame] | 1105 | |
| 1106 | if (Predicate == CmpInst::FCMP_UNE) { |
| 1107 | // X86 requires a second branch to handle UNE (and OEQ, |
| 1108 | // which is mapped to UNE above). |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1109 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::JP_4)) |
| 1110 | .addMBB(TrueMBB); |
Dan Gohman | 7b66e04 | 2008-10-21 18:24:51 +0000 | [diff] [blame] | 1111 | } |
| 1112 | |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 1113 | FastEmitBranch(FalseMBB, DL); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1114 | FuncInfo.MBB->addSuccessor(TrueMBB); |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 1115 | return true; |
| 1116 | } |
Chris Lattner | 90cb88a | 2011-04-19 04:22:17 +0000 | [diff] [blame] | 1117 | } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) { |
| 1118 | // Handle things like "%cond = trunc i32 %X to i1 / br i1 %cond", which |
| 1119 | // typically happen for _Bool and C++ bools. |
| 1120 | MVT SourceVT; |
| 1121 | if (TI->hasOneUse() && TI->getParent() == I->getParent() && |
| 1122 | isTypeLegal(TI->getOperand(0)->getType(), SourceVT)) { |
| 1123 | unsigned TestOpc = 0; |
| 1124 | switch (SourceVT.SimpleTy) { |
| 1125 | default: break; |
| 1126 | case MVT::i8: TestOpc = X86::TEST8ri; break; |
| 1127 | case MVT::i16: TestOpc = X86::TEST16ri; break; |
| 1128 | case MVT::i32: TestOpc = X86::TEST32ri; break; |
| 1129 | case MVT::i64: TestOpc = X86::TEST64ri32; break; |
| 1130 | } |
| 1131 | if (TestOpc) { |
| 1132 | unsigned OpReg = getRegForValue(TI->getOperand(0)); |
| 1133 | if (OpReg == 0) return false; |
| 1134 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TestOpc)) |
| 1135 | .addReg(OpReg).addImm(1); |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1136 | |
Chris Lattner | c76d121 | 2011-04-19 04:26:32 +0000 | [diff] [blame] | 1137 | unsigned JmpOpc = X86::JNE_4; |
| 1138 | if (FuncInfo.MBB->isLayoutSuccessor(TrueMBB)) { |
| 1139 | std::swap(TrueMBB, FalseMBB); |
| 1140 | JmpOpc = X86::JE_4; |
| 1141 | } |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1142 | |
Chris Lattner | c76d121 | 2011-04-19 04:26:32 +0000 | [diff] [blame] | 1143 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(JmpOpc)) |
Chris Lattner | 90cb88a | 2011-04-19 04:22:17 +0000 | [diff] [blame] | 1144 | .addMBB(TrueMBB); |
| 1145 | FastEmitBranch(FalseMBB, DL); |
| 1146 | FuncInfo.MBB->addSuccessor(TrueMBB); |
| 1147 | return true; |
| 1148 | } |
| 1149 | } |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 1150 | } |
| 1151 | |
| 1152 | // Otherwise do a clumsy setcc and re-test it. |
Eli Friedman | 547eb4f | 2011-04-27 01:34:27 +0000 | [diff] [blame] | 1153 | // Note that i1 essentially gets ANY_EXTEND'ed to i8 where it isn't used |
| 1154 | // in an explicit cast, so make sure to handle that correctly. |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 1155 | unsigned OpReg = getRegForValue(BI->getCondition()); |
| 1156 | if (OpReg == 0) return false; |
| 1157 | |
Eli Friedman | 547eb4f | 2011-04-27 01:34:27 +0000 | [diff] [blame] | 1158 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::TEST8ri)) |
| 1159 | .addReg(OpReg).addImm(1); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1160 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::JNE_4)) |
| 1161 | .addMBB(TrueMBB); |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 1162 | FastEmitBranch(FalseMBB, DL); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1163 | FuncInfo.MBB->addSuccessor(TrueMBB); |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 1164 | return true; |
| 1165 | } |
| 1166 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1167 | bool X86FastISel::X86SelectShift(const Instruction *I) { |
Chris Lattner | 602fc06 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 1168 | unsigned CReg = 0, OpReg = 0; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1169 | const TargetRegisterClass *RC = NULL; |
Duncan Sands | b0bc6c3 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 1170 | if (I->getType()->isIntegerTy(8)) { |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1171 | CReg = X86::CL; |
| 1172 | RC = &X86::GR8RegClass; |
| 1173 | switch (I->getOpcode()) { |
Chris Lattner | 602fc06 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 1174 | case Instruction::LShr: OpReg = X86::SHR8rCL; break; |
| 1175 | case Instruction::AShr: OpReg = X86::SAR8rCL; break; |
| 1176 | case Instruction::Shl: OpReg = X86::SHL8rCL; break; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1177 | default: return false; |
| 1178 | } |
Duncan Sands | b0bc6c3 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 1179 | } else if (I->getType()->isIntegerTy(16)) { |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1180 | CReg = X86::CX; |
| 1181 | RC = &X86::GR16RegClass; |
| 1182 | switch (I->getOpcode()) { |
Chris Lattner | 602fc06 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 1183 | case Instruction::LShr: OpReg = X86::SHR16rCL; break; |
| 1184 | case Instruction::AShr: OpReg = X86::SAR16rCL; break; |
| 1185 | case Instruction::Shl: OpReg = X86::SHL16rCL; break; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1186 | default: return false; |
| 1187 | } |
Duncan Sands | b0bc6c3 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 1188 | } else if (I->getType()->isIntegerTy(32)) { |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1189 | CReg = X86::ECX; |
| 1190 | RC = &X86::GR32RegClass; |
| 1191 | switch (I->getOpcode()) { |
Chris Lattner | 602fc06 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 1192 | case Instruction::LShr: OpReg = X86::SHR32rCL; break; |
| 1193 | case Instruction::AShr: OpReg = X86::SAR32rCL; break; |
| 1194 | case Instruction::Shl: OpReg = X86::SHL32rCL; break; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1195 | default: return false; |
| 1196 | } |
Duncan Sands | b0bc6c3 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 1197 | } else if (I->getType()->isIntegerTy(64)) { |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1198 | CReg = X86::RCX; |
| 1199 | RC = &X86::GR64RegClass; |
| 1200 | switch (I->getOpcode()) { |
Chris Lattner | 602fc06 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 1201 | case Instruction::LShr: OpReg = X86::SHR64rCL; break; |
| 1202 | case Instruction::AShr: OpReg = X86::SAR64rCL; break; |
| 1203 | case Instruction::Shl: OpReg = X86::SHL64rCL; break; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1204 | default: return false; |
| 1205 | } |
| 1206 | } else { |
| 1207 | return false; |
| 1208 | } |
| 1209 | |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1210 | MVT VT; |
| 1211 | if (!isTypeLegal(I->getType(), VT)) |
Dan Gohman | f58cb6d | 2008-09-05 21:27:34 +0000 | [diff] [blame] | 1212 | return false; |
| 1213 | |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1214 | unsigned Op0Reg = getRegForValue(I->getOperand(0)); |
| 1215 | if (Op0Reg == 0) return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1216 | |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1217 | unsigned Op1Reg = getRegForValue(I->getOperand(1)); |
| 1218 | if (Op1Reg == 0) return false; |
Jakob Stoklund Olesen | 5127f79 | 2010-07-11 03:31:00 +0000 | [diff] [blame] | 1219 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 1220 | CReg).addReg(Op1Reg); |
Dan Gohman | 145b828 | 2008-10-07 21:50:36 +0000 | [diff] [blame] | 1221 | |
| 1222 | // The shift instruction uses X86::CL. If we defined a super-register |
Jakob Stoklund Olesen | 0bc25f4 | 2010-07-08 16:40:22 +0000 | [diff] [blame] | 1223 | // of X86::CL, emit a subreg KILL to precisely describe what we're doing here. |
Dan Gohman | 145b828 | 2008-10-07 21:50:36 +0000 | [diff] [blame] | 1224 | if (CReg != X86::CL) |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1225 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1226 | TII.get(TargetOpcode::KILL), X86::CL) |
Jakob Stoklund Olesen | 0bc25f4 | 2010-07-08 16:40:22 +0000 | [diff] [blame] | 1227 | .addReg(CReg, RegState::Kill); |
Dan Gohman | 145b828 | 2008-10-07 21:50:36 +0000 | [diff] [blame] | 1228 | |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1229 | unsigned ResultReg = createResultReg(RC); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1230 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(OpReg), ResultReg) |
| 1231 | .addReg(Op0Reg); |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1232 | UpdateValueMap(I, ResultReg); |
| 1233 | return true; |
| 1234 | } |
| 1235 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1236 | bool X86FastISel::X86SelectSelect(const Instruction *I) { |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1237 | MVT VT; |
| 1238 | if (!isTypeLegal(I->getType(), VT)) |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1239 | return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1240 | |
Eric Christopher | e487b01 | 2010-09-29 23:00:29 +0000 | [diff] [blame] | 1241 | // We only use cmov here, if we don't have a cmov instruction bail. |
| 1242 | if (!Subtarget->hasCMov()) return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1243 | |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1244 | unsigned Opc = 0; |
| 1245 | const TargetRegisterClass *RC = NULL; |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1246 | if (VT == MVT::i16) { |
Dan Gohman | 31d2691 | 2008-09-05 21:13:04 +0000 | [diff] [blame] | 1247 | Opc = X86::CMOVE16rr; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1248 | RC = &X86::GR16RegClass; |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1249 | } else if (VT == MVT::i32) { |
Dan Gohman | 31d2691 | 2008-09-05 21:13:04 +0000 | [diff] [blame] | 1250 | Opc = X86::CMOVE32rr; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1251 | RC = &X86::GR32RegClass; |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1252 | } else if (VT == MVT::i64) { |
Dan Gohman | 31d2691 | 2008-09-05 21:13:04 +0000 | [diff] [blame] | 1253 | Opc = X86::CMOVE64rr; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1254 | RC = &X86::GR64RegClass; |
| 1255 | } else { |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1256 | return false; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1257 | } |
| 1258 | |
| 1259 | unsigned Op0Reg = getRegForValue(I->getOperand(0)); |
| 1260 | if (Op0Reg == 0) return false; |
| 1261 | unsigned Op1Reg = getRegForValue(I->getOperand(1)); |
| 1262 | if (Op1Reg == 0) return false; |
| 1263 | unsigned Op2Reg = getRegForValue(I->getOperand(2)); |
| 1264 | if (Op2Reg == 0) return false; |
| 1265 | |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1266 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::TEST8rr)) |
| 1267 | .addReg(Op0Reg).addReg(Op0Reg); |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1268 | unsigned ResultReg = createResultReg(RC); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1269 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg) |
| 1270 | .addReg(Op1Reg).addReg(Op2Reg); |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1271 | UpdateValueMap(I, ResultReg); |
| 1272 | return true; |
| 1273 | } |
| 1274 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1275 | bool X86FastISel::X86SelectFPExt(const Instruction *I) { |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1276 | // fpext from float to double. |
Bruno Cardoso Lopes | 645b8be | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 1277 | if (X86ScalarSSEf64 && |
Chris Lattner | cf0fe8d | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 1278 | I->getType()->isDoubleTy()) { |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1279 | const Value *V = I->getOperand(0); |
Chris Lattner | cf0fe8d | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 1280 | if (V->getType()->isFloatTy()) { |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1281 | unsigned OpReg = getRegForValue(V); |
| 1282 | if (OpReg == 0) return false; |
Craig Topper | c909950 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 1283 | unsigned ResultReg = createResultReg(&X86::FR64RegClass); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1284 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1285 | TII.get(X86::CVTSS2SDrr), ResultReg) |
| 1286 | .addReg(OpReg); |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1287 | UpdateValueMap(I, ResultReg); |
| 1288 | return true; |
Dan Gohman | 78efce6 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 1289 | } |
| 1290 | } |
| 1291 | |
| 1292 | return false; |
| 1293 | } |
| 1294 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1295 | bool X86FastISel::X86SelectFPTrunc(const Instruction *I) { |
Bruno Cardoso Lopes | 645b8be | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 1296 | if (X86ScalarSSEf64) { |
Chris Lattner | cf0fe8d | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 1297 | if (I->getType()->isFloatTy()) { |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1298 | const Value *V = I->getOperand(0); |
Chris Lattner | cf0fe8d | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 1299 | if (V->getType()->isDoubleTy()) { |
Dan Gohman | 78efce6 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 1300 | unsigned OpReg = getRegForValue(V); |
| 1301 | if (OpReg == 0) return false; |
Craig Topper | c909950 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 1302 | unsigned ResultReg = createResultReg(&X86::FR32RegClass); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1303 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1304 | TII.get(X86::CVTSD2SSrr), ResultReg) |
| 1305 | .addReg(OpReg); |
Dan Gohman | 78efce6 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 1306 | UpdateValueMap(I, ResultReg); |
| 1307 | return true; |
| 1308 | } |
| 1309 | } |
| 1310 | } |
| 1311 | |
| 1312 | return false; |
| 1313 | } |
| 1314 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1315 | bool X86FastISel::X86SelectTrunc(const Instruction *I) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1316 | EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType()); |
| 1317 | EVT DstVT = TLI.getValueType(I->getType()); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1318 | |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1319 | // This code only handles truncation to byte. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1320 | if (DstVT != MVT::i8 && DstVT != MVT::i1) |
Evan Cheng | 10a8d9c | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 1321 | return false; |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1322 | if (!TLI.isTypeLegal(SrcVT)) |
Evan Cheng | 10a8d9c | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 1323 | return false; |
| 1324 | |
| 1325 | unsigned InputReg = getRegForValue(I->getOperand(0)); |
| 1326 | if (!InputReg) |
| 1327 | // Unhandled operand. Halt "fast" selection and bail. |
| 1328 | return false; |
| 1329 | |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1330 | if (SrcVT == MVT::i8) { |
| 1331 | // Truncate from i8 to i1; no code needed. |
| 1332 | UpdateValueMap(I, InputReg); |
| 1333 | return true; |
| 1334 | } |
Evan Cheng | 10a8d9c | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 1335 | |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1336 | if (!Subtarget->is64Bit()) { |
| 1337 | // If we're on x86-32; we can't extract an i8 from a general register. |
| 1338 | // First issue a copy to GR16_ABCD or GR32_ABCD. |
Craig Topper | c909950 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 1339 | const TargetRegisterClass *CopyRC = (SrcVT == MVT::i16) ? |
| 1340 | (const TargetRegisterClass*)&X86::GR16_ABCDRegClass : |
| 1341 | (const TargetRegisterClass*)&X86::GR32_ABCDRegClass; |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1342 | unsigned CopyReg = createResultReg(CopyRC); |
| 1343 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 1344 | CopyReg).addReg(InputReg); |
| 1345 | InputReg = CopyReg; |
| 1346 | } |
| 1347 | |
| 1348 | // Issue an extract_subreg. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1349 | unsigned ResultReg = FastEmitInst_extractsubreg(MVT::i8, |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1350 | InputReg, /*Kill=*/true, |
Jakob Stoklund Olesen | 3458e9e | 2010-05-24 14:48:17 +0000 | [diff] [blame] | 1351 | X86::sub_8bit); |
Evan Cheng | 10a8d9c | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 1352 | if (!ResultReg) |
| 1353 | return false; |
| 1354 | |
| 1355 | UpdateValueMap(I, ResultReg); |
| 1356 | return true; |
| 1357 | } |
| 1358 | |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1359 | bool X86FastISel::IsMemcpySmall(uint64_t Len) { |
| 1360 | return Len <= (Subtarget->is64Bit() ? 32 : 16); |
| 1361 | } |
| 1362 | |
Eli Friedman | d5089a9 | 2011-04-27 01:45:07 +0000 | [diff] [blame] | 1363 | bool X86FastISel::TryEmitSmallMemcpy(X86AddressMode DestAM, |
| 1364 | X86AddressMode SrcAM, uint64_t Len) { |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1365 | |
Eli Friedman | d5089a9 | 2011-04-27 01:45:07 +0000 | [diff] [blame] | 1366 | // Make sure we don't bloat code by inlining very large memcpy's. |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1367 | if (!IsMemcpySmall(Len)) |
| 1368 | return false; |
| 1369 | |
| 1370 | bool i64Legal = Subtarget->is64Bit(); |
Eli Friedman | d5089a9 | 2011-04-27 01:45:07 +0000 | [diff] [blame] | 1371 | |
| 1372 | // We don't care about alignment here since we just emit integer accesses. |
| 1373 | while (Len) { |
| 1374 | MVT VT; |
| 1375 | if (Len >= 8 && i64Legal) |
| 1376 | VT = MVT::i64; |
| 1377 | else if (Len >= 4) |
| 1378 | VT = MVT::i32; |
| 1379 | else if (Len >= 2) |
| 1380 | VT = MVT::i16; |
| 1381 | else { |
Eli Friedman | d5089a9 | 2011-04-27 01:45:07 +0000 | [diff] [blame] | 1382 | VT = MVT::i8; |
| 1383 | } |
| 1384 | |
| 1385 | unsigned Reg; |
| 1386 | bool RV = X86FastEmitLoad(VT, SrcAM, Reg); |
| 1387 | RV &= X86FastEmitStore(VT, Reg, DestAM); |
| 1388 | assert(RV && "Failed to emit load or store??"); |
| 1389 | |
| 1390 | unsigned Size = VT.getSizeInBits()/8; |
| 1391 | Len -= Size; |
| 1392 | DestAM.Disp += Size; |
| 1393 | SrcAM.Disp += Size; |
| 1394 | } |
| 1395 | |
| 1396 | return true; |
| 1397 | } |
| 1398 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1399 | bool X86FastISel::X86VisitIntrinsicCall(const IntrinsicInst &I) { |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1400 | // FIXME: Handle more intrinsics. |
Chris Lattner | a9a4225 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 1401 | switch (I.getIntrinsicID()) { |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1402 | default: return false; |
Chris Lattner | 832e494 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 1403 | case Intrinsic::memcpy: { |
| 1404 | const MemCpyInst &MCI = cast<MemCpyInst>(I); |
| 1405 | // Don't handle volatile or variable length memcpys. |
Eli Friedman | 25255cb | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1406 | if (MCI.isVolatile()) |
Chris Lattner | 832e494 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 1407 | return false; |
Eli Friedman | d5089a9 | 2011-04-27 01:45:07 +0000 | [diff] [blame] | 1408 | |
Eli Friedman | 25255cb | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1409 | if (isa<ConstantInt>(MCI.getLength())) { |
| 1410 | // Small memcpy's are common enough that we want to do them |
| 1411 | // without a call if possible. |
| 1412 | uint64_t Len = cast<ConstantInt>(MCI.getLength())->getZExtValue(); |
| 1413 | if (IsMemcpySmall(Len)) { |
| 1414 | X86AddressMode DestAM, SrcAM; |
| 1415 | if (!X86SelectAddress(MCI.getRawDest(), DestAM) || |
| 1416 | !X86SelectAddress(MCI.getRawSource(), SrcAM)) |
| 1417 | return false; |
| 1418 | TryEmitSmallMemcpy(DestAM, SrcAM, Len); |
| 1419 | return true; |
| 1420 | } |
| 1421 | } |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1422 | |
Eli Friedman | 25255cb | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1423 | unsigned SizeWidth = Subtarget->is64Bit() ? 64 : 32; |
| 1424 | if (!MCI.getLength()->getType()->isIntegerTy(SizeWidth)) |
Chris Lattner | 832e494 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 1425 | return false; |
Eli Friedman | d5089a9 | 2011-04-27 01:45:07 +0000 | [diff] [blame] | 1426 | |
Eli Friedman | 25255cb | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1427 | if (MCI.getSourceAddressSpace() > 255 || MCI.getDestAddressSpace() > 255) |
| 1428 | return false; |
| 1429 | |
| 1430 | return DoSelectCall(&I, "memcpy"); |
Chris Lattner | 832e494 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 1431 | } |
Eli Friedman | 25255cb | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1432 | case Intrinsic::memset: { |
| 1433 | const MemSetInst &MSI = cast<MemSetInst>(I); |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1434 | |
Nick Lewycky | 3207c9a | 2011-08-02 00:40:16 +0000 | [diff] [blame] | 1435 | if (MSI.isVolatile()) |
| 1436 | return false; |
| 1437 | |
Eli Friedman | 25255cb | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1438 | unsigned SizeWidth = Subtarget->is64Bit() ? 64 : 32; |
| 1439 | if (!MSI.getLength()->getType()->isIntegerTy(SizeWidth)) |
| 1440 | return false; |
| 1441 | |
| 1442 | if (MSI.getDestAddressSpace() > 255) |
| 1443 | return false; |
| 1444 | |
| 1445 | return DoSelectCall(&I, "memset"); |
| 1446 | } |
Eric Christopher | 07754c2 | 2010-03-18 20:27:26 +0000 | [diff] [blame] | 1447 | case Intrinsic::stackprotector: { |
Chad Rosier | e1093e5 | 2012-05-11 19:43:29 +0000 | [diff] [blame] | 1448 | // Emit code to store the stack guard onto the stack. |
Eric Christopher | 07754c2 | 2010-03-18 20:27:26 +0000 | [diff] [blame] | 1449 | EVT PtrTy = TLI.getPointerTy(); |
| 1450 | |
Gabor Greif | 1cfe44a | 2010-06-26 11:51:52 +0000 | [diff] [blame] | 1451 | const Value *Op1 = I.getArgOperand(0); // The guard's value. |
| 1452 | const AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1)); |
Eric Christopher | 07754c2 | 2010-03-18 20:27:26 +0000 | [diff] [blame] | 1453 | |
| 1454 | // Grab the frame index. |
| 1455 | X86AddressMode AM; |
| 1456 | if (!X86SelectAddress(Slot, AM)) return false; |
Eric Christopher | 88dee30 | 2010-03-18 21:58:33 +0000 | [diff] [blame] | 1457 | if (!X86FastEmitStore(PtrTy, Op1, AM)) return false; |
Eric Christopher | 07754c2 | 2010-03-18 20:27:26 +0000 | [diff] [blame] | 1458 | return true; |
| 1459 | } |
Dale Johannesen | 5ed17ae | 2010-01-26 00:09:58 +0000 | [diff] [blame] | 1460 | case Intrinsic::dbg_declare: { |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1461 | const DbgDeclareInst *DI = cast<DbgDeclareInst>(&I); |
Dale Johannesen | 5ed17ae | 2010-01-26 00:09:58 +0000 | [diff] [blame] | 1462 | X86AddressMode AM; |
Dale Johannesen | 973f467 | 2010-01-29 21:21:28 +0000 | [diff] [blame] | 1463 | assert(DI->getAddress() && "Null address should be checked earlier!"); |
Dale Johannesen | 5ed17ae | 2010-01-26 00:09:58 +0000 | [diff] [blame] | 1464 | if (!X86SelectAddress(DI->getAddress(), AM)) |
| 1465 | return false; |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1466 | const MCInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE); |
Dale Johannesen | 116b799 | 2010-02-18 18:51:15 +0000 | [diff] [blame] | 1467 | // FIXME may need to add RegState::Debug to any registers produced, |
| 1468 | // although ESP/EBP should be the only ones at the moment. |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1469 | addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II), AM). |
| 1470 | addImm(0).addMetadata(DI->getVariable()); |
Dale Johannesen | 5ed17ae | 2010-01-26 00:09:58 +0000 | [diff] [blame] | 1471 | return true; |
| 1472 | } |
Eric Christopher | 77f7989 | 2010-01-18 22:11:29 +0000 | [diff] [blame] | 1473 | case Intrinsic::trap: { |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1474 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::TRAP)); |
Eric Christopher | 77f7989 | 2010-01-18 22:11:29 +0000 | [diff] [blame] | 1475 | return true; |
| 1476 | } |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1477 | case Intrinsic::sadd_with_overflow: |
| 1478 | case Intrinsic::uadd_with_overflow: { |
Chris Lattner | 832e494 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 1479 | // FIXME: Should fold immediates. |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1480 | |
Bill Wendling | c065b3f | 2008-12-09 07:55:31 +0000 | [diff] [blame] | 1481 | // Replace "add with overflow" intrinsics with an "add" instruction followed |
Eli Friedman | 482feb3 | 2011-05-16 21:06:17 +0000 | [diff] [blame] | 1482 | // by a seto/setc instruction. |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1483 | const Function *Callee = I.getCalledFunction(); |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 1484 | Type *RetTy = |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1485 | cast<StructType>(Callee->getReturnType())->getTypeAtIndex(unsigned(0)); |
| 1486 | |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1487 | MVT VT; |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1488 | if (!isTypeLegal(RetTy, VT)) |
| 1489 | return false; |
| 1490 | |
Gabor Greif | 1cfe44a | 2010-06-26 11:51:52 +0000 | [diff] [blame] | 1491 | const Value *Op1 = I.getArgOperand(0); |
| 1492 | const Value *Op2 = I.getArgOperand(1); |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1493 | unsigned Reg1 = getRegForValue(Op1); |
| 1494 | unsigned Reg2 = getRegForValue(Op2); |
| 1495 | |
| 1496 | if (Reg1 == 0 || Reg2 == 0) |
| 1497 | // FIXME: Handle values *not* in registers. |
| 1498 | return false; |
| 1499 | |
| 1500 | unsigned OpC = 0; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1501 | if (VT == MVT::i32) |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1502 | OpC = X86::ADD32rr; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1503 | else if (VT == MVT::i64) |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1504 | OpC = X86::ADD64rr; |
| 1505 | else |
| 1506 | return false; |
| 1507 | |
Eli Friedman | 482feb3 | 2011-05-16 21:06:17 +0000 | [diff] [blame] | 1508 | // The call to CreateRegs builds two sequential registers, to store the |
Sylvestre Ledru | c8e41c5 | 2012-07-23 08:51:15 +0000 | [diff] [blame] | 1509 | // both the returned values. |
Eli Friedman | 482feb3 | 2011-05-16 21:06:17 +0000 | [diff] [blame] | 1510 | unsigned ResultReg = FuncInfo.CreateRegs(I.getType()); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1511 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(OpC), ResultReg) |
| 1512 | .addReg(Reg1).addReg(Reg2); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1513 | |
Chris Lattner | a9a4225 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 1514 | unsigned Opc = X86::SETBr; |
| 1515 | if (I.getIntrinsicID() == Intrinsic::sadd_with_overflow) |
| 1516 | Opc = X86::SETOr; |
Eli Friedman | 482feb3 | 2011-05-16 21:06:17 +0000 | [diff] [blame] | 1517 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg+1); |
| 1518 | |
| 1519 | UpdateValueMap(&I, ResultReg, 2); |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1520 | return true; |
| 1521 | } |
| 1522 | } |
| 1523 | } |
| 1524 | |
Chad Rosier | fd3417d | 2013-02-25 21:59:35 +0000 | [diff] [blame^] | 1525 | bool X86FastISel::FastLowerArguments() { |
| 1526 | if (!FuncInfo.CanLowerReturn) |
| 1527 | return false; |
| 1528 | |
| 1529 | const Function *F = FuncInfo.Fn; |
| 1530 | if (F->isVarArg()) |
| 1531 | return false; |
| 1532 | |
| 1533 | CallingConv::ID CC = F->getCallingConv(); |
| 1534 | if (CC != CallingConv::C) |
| 1535 | return false; |
| 1536 | |
| 1537 | if (!Subtarget->is64Bit()) |
| 1538 | return false; |
| 1539 | |
| 1540 | // Only handle simple cases. i.e. Up to 6 i32/i64 scalar arguments. |
| 1541 | unsigned Idx = 1; |
| 1542 | for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end(); |
| 1543 | I != E; ++I, ++Idx) { |
| 1544 | if (Idx > 6) |
| 1545 | return false; |
| 1546 | |
| 1547 | if (F->getAttributes().hasAttribute(Idx, Attribute::ByVal) || |
| 1548 | F->getAttributes().hasAttribute(Idx, Attribute::InReg) || |
| 1549 | F->getAttributes().hasAttribute(Idx, Attribute::StructRet) || |
| 1550 | F->getAttributes().hasAttribute(Idx, Attribute::Nest)) |
| 1551 | return false; |
| 1552 | |
| 1553 | Type *ArgTy = I->getType(); |
| 1554 | if (ArgTy->isStructTy() || ArgTy->isArrayTy() || ArgTy->isVectorTy()) |
| 1555 | return false; |
| 1556 | |
| 1557 | EVT ArgVT = TLI.getValueType(ArgTy); |
| 1558 | switch (ArgVT.getSimpleVT().SimpleTy) { |
| 1559 | case MVT::i32: |
| 1560 | case MVT::i64: |
| 1561 | break; |
| 1562 | default: |
| 1563 | return false; |
| 1564 | } |
| 1565 | } |
| 1566 | |
| 1567 | static const uint16_t GPR32ArgRegs[] = { |
| 1568 | X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D |
| 1569 | }; |
| 1570 | static const uint16_t GPR64ArgRegs[] = { |
| 1571 | X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8 , X86::R9 |
| 1572 | }; |
| 1573 | |
| 1574 | Idx = 0; |
| 1575 | const TargetRegisterClass *RC32 = TLI.getRegClassFor(MVT::i32); |
| 1576 | const TargetRegisterClass *RC64 = TLI.getRegClassFor(MVT::i64); |
| 1577 | for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end(); |
| 1578 | I != E; ++I, ++Idx) { |
| 1579 | if (I->use_empty()) |
| 1580 | continue; |
| 1581 | bool is32Bit = TLI.getValueType(I->getType()) == MVT::i32; |
| 1582 | const TargetRegisterClass *RC = is32Bit ? RC32 : RC64; |
| 1583 | unsigned SrcReg = is32Bit ? GPR32ArgRegs[Idx] : GPR64ArgRegs[Idx]; |
| 1584 | unsigned DstReg = FuncInfo.MF->addLiveIn(SrcReg, RC); |
| 1585 | // FIXME: Unfortunately it's necessary to emit a copy from the livein copy. |
| 1586 | // Without this, EmitLiveInCopies may eliminate the livein if its only |
| 1587 | // use is a bitcast (which isn't turned into an instruction). |
| 1588 | unsigned ResultReg = createResultReg(RC); |
| 1589 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 1590 | ResultReg).addReg(DstReg, getKillRegState(true)); |
| 1591 | UpdateValueMap(I, ResultReg); |
| 1592 | } |
| 1593 | return true; |
| 1594 | } |
| 1595 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1596 | bool X86FastISel::X86SelectCall(const Instruction *I) { |
| 1597 | const CallInst *CI = cast<CallInst>(I); |
Gabor Greif | 1cfe44a | 2010-06-26 11:51:52 +0000 | [diff] [blame] | 1598 | const Value *Callee = CI->getCalledValue(); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1599 | |
| 1600 | // Can't handle inline asm yet. |
| 1601 | if (isa<InlineAsm>(Callee)) |
| 1602 | return false; |
| 1603 | |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1604 | // Handle intrinsic calls. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1605 | if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(CI)) |
Chris Lattner | a9a4225 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 1606 | return X86VisitIntrinsicCall(*II); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1607 | |
Chad Rosier | 425e951 | 2012-12-11 00:18:02 +0000 | [diff] [blame] | 1608 | // Allow SelectionDAG isel to handle tail calls. |
| 1609 | if (cast<CallInst>(I)->isTailCall()) |
| 1610 | return false; |
| 1611 | |
Eli Friedman | 25255cb | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1612 | return DoSelectCall(I, 0); |
| 1613 | } |
| 1614 | |
Rafael Espindola | c338fe0 | 2012-07-25 15:42:45 +0000 | [diff] [blame] | 1615 | static unsigned computeBytesPoppedByCallee(const X86Subtarget &Subtarget, |
| 1616 | const ImmutableCallSite &CS) { |
Rafael Espindola | 742f2c9 | 2012-07-25 13:35:45 +0000 | [diff] [blame] | 1617 | if (Subtarget.is64Bit()) |
| 1618 | return 0; |
| 1619 | if (Subtarget.isTargetWindows()) |
| 1620 | return 0; |
| 1621 | CallingConv::ID CC = CS.getCallingConv(); |
| 1622 | if (CC == CallingConv::Fast || CC == CallingConv::GHC) |
| 1623 | return 0; |
Bill Wendling | 034b94b | 2012-12-19 07:18:57 +0000 | [diff] [blame] | 1624 | if (!CS.paramHasAttr(1, Attribute::StructRet)) |
Rafael Espindola | 742f2c9 | 2012-07-25 13:35:45 +0000 | [diff] [blame] | 1625 | return 0; |
Bill Wendling | 034b94b | 2012-12-19 07:18:57 +0000 | [diff] [blame] | 1626 | if (CS.paramHasAttr(1, Attribute::InReg)) |
Rafael Espindola | 1cee710 | 2012-07-25 13:41:10 +0000 | [diff] [blame] | 1627 | return 0; |
Rafael Espindola | 742f2c9 | 2012-07-25 13:35:45 +0000 | [diff] [blame] | 1628 | return 4; |
| 1629 | } |
| 1630 | |
Eli Friedman | 25255cb | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1631 | // Select either a call, or an llvm.memcpy/memmove/memset intrinsic |
| 1632 | bool X86FastISel::DoSelectCall(const Instruction *I, const char *MemIntName) { |
| 1633 | const CallInst *CI = cast<CallInst>(I); |
| 1634 | const Value *Callee = CI->getCalledValue(); |
| 1635 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1636 | // Handle only C and fastcc calling conventions for now. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1637 | ImmutableCallSite CS(CI); |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1638 | CallingConv::ID CC = CS.getCallingConv(); |
Chris Lattner | e03b8d3 | 2011-04-19 04:42:38 +0000 | [diff] [blame] | 1639 | if (CC != CallingConv::C && CC != CallingConv::Fast && |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1640 | CC != CallingConv::X86_FastCall) |
| 1641 | return false; |
| 1642 | |
Evan Cheng | 381993f | 2010-01-27 00:00:57 +0000 | [diff] [blame] | 1643 | // fastcc with -tailcallopt is intended to provide a guaranteed |
| 1644 | // tail call optimization. Fastisel doesn't know how to do that. |
Nick Lewycky | 8a8d479 | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 1645 | if (CC == CallingConv::Fast && TM.Options.GuaranteedTailCallOpt) |
Evan Cheng | 381993f | 2010-01-27 00:00:57 +0000 | [diff] [blame] | 1646 | return false; |
| 1647 | |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 1648 | PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType()); |
| 1649 | FunctionType *FTy = cast<FunctionType>(PT->getElementType()); |
Eli Friedman | 3762046 | 2011-04-19 17:22:22 +0000 | [diff] [blame] | 1650 | bool isVarArg = FTy->isVarArg(); |
| 1651 | |
| 1652 | // Don't know how to handle Win64 varargs yet. Nothing special needed for |
| 1653 | // x86-32. Special handling for x86-64 is implemented. |
| 1654 | if (isVarArg && Subtarget->isTargetWin64()) |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1655 | return false; |
| 1656 | |
Dan Gohman | 4d3d6e1 | 2010-05-27 18:43:40 +0000 | [diff] [blame] | 1657 | // Fast-isel doesn't know about callee-pop yet. |
Evan Cheng | ef41ff6 | 2011-06-23 17:54:54 +0000 | [diff] [blame] | 1658 | if (X86::isCalleePop(CC, Subtarget->is64Bit(), isVarArg, |
Nick Lewycky | 8a8d479 | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 1659 | TM.Options.GuaranteedTailCallOpt)) |
Dan Gohman | 4d3d6e1 | 2010-05-27 18:43:40 +0000 | [diff] [blame] | 1660 | return false; |
| 1661 | |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 1662 | // Check whether the function can return without sret-demotion. |
| 1663 | SmallVector<ISD::OutputArg, 4> Outs; |
Bill Wendling | 8b62abd | 2012-12-30 13:01:51 +0000 | [diff] [blame] | 1664 | GetReturnInfo(I->getType(), CS.getAttributes(), Outs, TLI); |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 1665 | bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(), |
Bill Wendling | 56cb229 | 2012-07-19 00:11:40 +0000 | [diff] [blame] | 1666 | *FuncInfo.MF, FTy->isVarArg(), |
| 1667 | Outs, FTy->getContext()); |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 1668 | if (!CanLowerReturn) |
Eli Friedman | c93943b | 2011-05-17 02:36:59 +0000 | [diff] [blame] | 1669 | return false; |
| 1670 | |
Dan Gohman | b5b6ec6 | 2008-09-17 21:18:49 +0000 | [diff] [blame] | 1671 | // Materialize callee address in a register. FIXME: GV address can be |
| 1672 | // handled with a CALLpcrel32 instead. |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1673 | X86AddressMode CalleeAM; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 1674 | if (!X86SelectCallAddress(Callee, CalleeAM)) |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1675 | return false; |
Dan Gohman | b5b6ec6 | 2008-09-17 21:18:49 +0000 | [diff] [blame] | 1676 | unsigned CalleeOp = 0; |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1677 | const GlobalValue *GV = 0; |
Chris Lattner | 553e571 | 2009-06-27 04:50:14 +0000 | [diff] [blame] | 1678 | if (CalleeAM.GV != 0) { |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1679 | GV = CalleeAM.GV; |
Chris Lattner | 553e571 | 2009-06-27 04:50:14 +0000 | [diff] [blame] | 1680 | } else if (CalleeAM.Base.Reg != 0) { |
| 1681 | CalleeOp = CalleeAM.Base.Reg; |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1682 | } else |
| 1683 | return false; |
Dan Gohman | b5b6ec6 | 2008-09-17 21:18:49 +0000 | [diff] [blame] | 1684 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1685 | // Deal with call operands first. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1686 | SmallVector<const Value *, 8> ArgVals; |
Chris Lattner | 241ab47 | 2008-10-15 05:38:32 +0000 | [diff] [blame] | 1687 | SmallVector<unsigned, 8> Args; |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1688 | SmallVector<MVT, 8> ArgVTs; |
Chris Lattner | 241ab47 | 2008-10-15 05:38:32 +0000 | [diff] [blame] | 1689 | SmallVector<ISD::ArgFlagsTy, 8> ArgFlags; |
Chad Rosier | 15b4497 | 2012-02-15 00:36:26 +0000 | [diff] [blame] | 1690 | unsigned arg_size = CS.arg_size(); |
| 1691 | Args.reserve(arg_size); |
| 1692 | ArgVals.reserve(arg_size); |
| 1693 | ArgVTs.reserve(arg_size); |
| 1694 | ArgFlags.reserve(arg_size); |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1695 | for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end(); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1696 | i != e; ++i) { |
Eli Friedman | 25255cb | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1697 | // If we're lowering a mem intrinsic instead of a regular call, skip the |
| 1698 | // last two arguments, which should not passed to the underlying functions. |
| 1699 | if (MemIntName && e-i <= 2) |
| 1700 | break; |
Chris Lattner | e03b8d3 | 2011-04-19 04:42:38 +0000 | [diff] [blame] | 1701 | Value *ArgVal = *i; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1702 | ISD::ArgFlagsTy Flags; |
| 1703 | unsigned AttrInd = i - CS.arg_begin() + 1; |
Bill Wendling | 034b94b | 2012-12-19 07:18:57 +0000 | [diff] [blame] | 1704 | if (CS.paramHasAttr(AttrInd, Attribute::SExt)) |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1705 | Flags.setSExt(); |
Bill Wendling | 034b94b | 2012-12-19 07:18:57 +0000 | [diff] [blame] | 1706 | if (CS.paramHasAttr(AttrInd, Attribute::ZExt)) |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1707 | Flags.setZExt(); |
| 1708 | |
Bill Wendling | 034b94b | 2012-12-19 07:18:57 +0000 | [diff] [blame] | 1709 | if (CS.paramHasAttr(AttrInd, Attribute::ByVal)) { |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 1710 | PointerType *Ty = cast<PointerType>(ArgVal->getType()); |
| 1711 | Type *ElementTy = Ty->getElementType(); |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1712 | unsigned FrameSize = TD.getTypeAllocSize(ElementTy); |
| 1713 | unsigned FrameAlign = CS.getParamAlignment(AttrInd); |
| 1714 | if (!FrameAlign) |
| 1715 | FrameAlign = TLI.getByValTypeAlignment(ElementTy); |
| 1716 | Flags.setByVal(); |
| 1717 | Flags.setByValSize(FrameSize); |
| 1718 | Flags.setByValAlign(FrameAlign); |
| 1719 | if (!IsMemcpySmall(FrameSize)) |
| 1720 | return false; |
| 1721 | } |
| 1722 | |
Bill Wendling | 034b94b | 2012-12-19 07:18:57 +0000 | [diff] [blame] | 1723 | if (CS.paramHasAttr(AttrInd, Attribute::InReg)) |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1724 | Flags.setInReg(); |
Bill Wendling | 034b94b | 2012-12-19 07:18:57 +0000 | [diff] [blame] | 1725 | if (CS.paramHasAttr(AttrInd, Attribute::Nest)) |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1726 | Flags.setNest(); |
| 1727 | |
Chris Lattner | e03b8d3 | 2011-04-19 04:42:38 +0000 | [diff] [blame] | 1728 | // If this is an i1/i8/i16 argument, promote to i32 to avoid an extra |
| 1729 | // instruction. This is safe because it is common to all fastisel supported |
| 1730 | // calling conventions on x86. |
| 1731 | if (ConstantInt *CI = dyn_cast<ConstantInt>(ArgVal)) { |
| 1732 | if (CI->getBitWidth() == 1 || CI->getBitWidth() == 8 || |
| 1733 | CI->getBitWidth() == 16) { |
| 1734 | if (Flags.isSExt()) |
| 1735 | ArgVal = ConstantExpr::getSExt(CI,Type::getInt32Ty(CI->getContext())); |
| 1736 | else |
| 1737 | ArgVal = ConstantExpr::getZExt(CI,Type::getInt32Ty(CI->getContext())); |
| 1738 | } |
| 1739 | } |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1740 | |
Chris Lattner | b44101c | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 1741 | unsigned ArgReg; |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1742 | |
Chris Lattner | ff009ad | 2011-04-19 05:15:59 +0000 | [diff] [blame] | 1743 | // Passing bools around ends up doing a trunc to i1 and passing it. |
| 1744 | // Codegen this as an argument + "and 1". |
Chris Lattner | b44101c | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 1745 | if (ArgVal->getType()->isIntegerTy(1) && isa<TruncInst>(ArgVal) && |
| 1746 | cast<TruncInst>(ArgVal)->getParent() == I->getParent() && |
| 1747 | ArgVal->hasOneUse()) { |
Chris Lattner | b44101c | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 1748 | ArgVal = cast<TruncInst>(ArgVal)->getOperand(0); |
| 1749 | ArgReg = getRegForValue(ArgVal); |
| 1750 | if (ArgReg == 0) return false; |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1751 | |
Chris Lattner | b44101c | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 1752 | MVT ArgVT; |
| 1753 | if (!isTypeLegal(ArgVal->getType(), ArgVT)) return false; |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1754 | |
Chris Lattner | b44101c | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 1755 | ArgReg = FastEmit_ri(ArgVT, ArgVT, ISD::AND, ArgReg, |
| 1756 | ArgVal->hasOneUse(), 1); |
| 1757 | } else { |
| 1758 | ArgReg = getRegForValue(ArgVal); |
Chris Lattner | b44101c | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 1759 | } |
Chris Lattner | e03b8d3 | 2011-04-19 04:42:38 +0000 | [diff] [blame] | 1760 | |
Chris Lattner | ff009ad | 2011-04-19 05:15:59 +0000 | [diff] [blame] | 1761 | if (ArgReg == 0) return false; |
| 1762 | |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 1763 | Type *ArgTy = ArgVal->getType(); |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1764 | MVT ArgVT; |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1765 | if (!isTypeLegal(ArgTy, ArgVT)) |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1766 | return false; |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1767 | if (ArgVT == MVT::x86mmx) |
| 1768 | return false; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1769 | unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy); |
| 1770 | Flags.setOrigAlign(OriginalAlignment); |
| 1771 | |
Chris Lattner | b44101c | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 1772 | Args.push_back(ArgReg); |
Chris Lattner | e03b8d3 | 2011-04-19 04:42:38 +0000 | [diff] [blame] | 1773 | ArgVals.push_back(ArgVal); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1774 | ArgVTs.push_back(ArgVT); |
| 1775 | ArgFlags.push_back(Flags); |
| 1776 | } |
| 1777 | |
| 1778 | // Analyze operands of the call, assigning locations to each operand. |
| 1779 | SmallVector<CCValAssign, 16> ArgLocs; |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1780 | CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, ArgLocs, |
Bill Wendling | 56cb229 | 2012-07-19 00:11:40 +0000 | [diff] [blame] | 1781 | I->getParent()->getContext()); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1782 | |
Dan Gohman | d8acddd | 2010-06-01 21:09:47 +0000 | [diff] [blame] | 1783 | // Allocate shadow area for Win64 |
Chris Lattner | e03b8d3 | 2011-04-19 04:42:38 +0000 | [diff] [blame] | 1784 | if (Subtarget->isTargetWin64()) |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1785 | CCInfo.AllocateStack(32, 8); |
Dan Gohman | d8acddd | 2010-06-01 21:09:47 +0000 | [diff] [blame] | 1786 | |
Duncan Sands | 4590766 | 2010-10-31 13:21:44 +0000 | [diff] [blame] | 1787 | CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CC_X86); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1788 | |
| 1789 | // Get a count of how many bytes are to be pushed on the stack. |
| 1790 | unsigned NumBytes = CCInfo.getNextStackOffset(); |
| 1791 | |
| 1792 | // Issue CALLSEQ_START |
Evan Cheng | d5b03f2 | 2011-06-28 21:14:33 +0000 | [diff] [blame] | 1793 | unsigned AdjStackDown = TII.getCallFrameSetupOpcode(); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1794 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(AdjStackDown)) |
| 1795 | .addImm(NumBytes); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1796 | |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 1797 | // Process argument: walk the register/memloc assignments, inserting |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1798 | // copies / loads. |
| 1799 | SmallVector<unsigned, 4> RegArgs; |
| 1800 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 1801 | CCValAssign &VA = ArgLocs[i]; |
| 1802 | unsigned Arg = Args[VA.getValNo()]; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1803 | EVT ArgVT = ArgVTs[VA.getValNo()]; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1804 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1805 | // Promote the value if needed. |
| 1806 | switch (VA.getLocInfo()) { |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1807 | case CCValAssign::Full: break; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1808 | case CCValAssign::SExt: { |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1809 | assert(VA.getLocVT().isInteger() && !VA.getLocVT().isVector() && |
| 1810 | "Unexpected extend"); |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1811 | bool Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(), |
| 1812 | Arg, ArgVT, Arg); |
Chris Lattner | c46ec64 | 2011-01-05 22:26:52 +0000 | [diff] [blame] | 1813 | assert(Emitted && "Failed to emit a sext!"); (void)Emitted; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1814 | ArgVT = VA.getLocVT(); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1815 | break; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1816 | } |
| 1817 | case CCValAssign::ZExt: { |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1818 | assert(VA.getLocVT().isInteger() && !VA.getLocVT().isVector() && |
| 1819 | "Unexpected extend"); |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1820 | bool Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(), |
| 1821 | Arg, ArgVT, Arg); |
Chris Lattner | c46ec64 | 2011-01-05 22:26:52 +0000 | [diff] [blame] | 1822 | assert(Emitted && "Failed to emit a zext!"); (void)Emitted; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1823 | ArgVT = VA.getLocVT(); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1824 | break; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1825 | } |
| 1826 | case CCValAssign::AExt: { |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1827 | assert(VA.getLocVT().isInteger() && !VA.getLocVT().isVector() && |
| 1828 | "Unexpected extend"); |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1829 | bool Emitted = X86FastEmitExtend(ISD::ANY_EXTEND, VA.getLocVT(), |
| 1830 | Arg, ArgVT, Arg); |
Owen Anderson | b636913 | 2008-09-11 02:41:37 +0000 | [diff] [blame] | 1831 | if (!Emitted) |
| 1832 | Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(), |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1833 | Arg, ArgVT, Arg); |
Owen Anderson | b636913 | 2008-09-11 02:41:37 +0000 | [diff] [blame] | 1834 | if (!Emitted) |
| 1835 | Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(), |
| 1836 | Arg, ArgVT, Arg); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1837 | |
Chris Lattner | c46ec64 | 2011-01-05 22:26:52 +0000 | [diff] [blame] | 1838 | assert(Emitted && "Failed to emit a aext!"); (void)Emitted; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1839 | ArgVT = VA.getLocVT(); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1840 | break; |
| 1841 | } |
Dan Gohman | c3c9c48 | 2009-08-05 05:33:42 +0000 | [diff] [blame] | 1842 | case CCValAssign::BCvt: { |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1843 | unsigned BC = FastEmit_r(ArgVT.getSimpleVT(), VA.getLocVT(), |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1844 | ISD::BITCAST, Arg, /*TODO: Kill=*/false); |
Dan Gohman | c3c9c48 | 2009-08-05 05:33:42 +0000 | [diff] [blame] | 1845 | assert(BC != 0 && "Failed to emit a bitcast!"); |
| 1846 | Arg = BC; |
| 1847 | ArgVT = VA.getLocVT(); |
| 1848 | break; |
| 1849 | } |
Chad Rosier | 36ec0ca | 2012-07-11 19:58:38 +0000 | [diff] [blame] | 1850 | case CCValAssign::VExt: |
| 1851 | // VExt has not been implemented, so this should be impossible to reach |
| 1852 | // for now. However, fallback to Selection DAG isel once implemented. |
| 1853 | return false; |
| 1854 | case CCValAssign::Indirect: |
| 1855 | // FIXME: Indirect doesn't need extending, but fast-isel doesn't fully |
| 1856 | // support this. |
| 1857 | return false; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1858 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1859 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1860 | if (VA.isRegLoc()) { |
Jakob Stoklund Olesen | 5127f79 | 2010-07-11 03:31:00 +0000 | [diff] [blame] | 1861 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 1862 | VA.getLocReg()).addReg(Arg); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1863 | RegArgs.push_back(VA.getLocReg()); |
| 1864 | } else { |
| 1865 | unsigned LocMemOffset = VA.getLocMemOffset(); |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 1866 | X86AddressMode AM; |
Michael Liao | f0e06e8 | 2012-11-01 03:47:50 +0000 | [diff] [blame] | 1867 | AM.Base.Reg = RegInfo->getStackRegister(); |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 1868 | AM.Disp = LocMemOffset; |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1869 | const Value *ArgVal = ArgVals[VA.getValNo()]; |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1870 | ISD::ArgFlagsTy Flags = ArgFlags[VA.getValNo()]; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1871 | |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1872 | if (Flags.isByVal()) { |
| 1873 | X86AddressMode SrcAM; |
| 1874 | SrcAM.Base.Reg = Arg; |
| 1875 | bool Res = TryEmitSmallMemcpy(AM, SrcAM, Flags.getByValSize()); |
| 1876 | assert(Res && "memcpy length already checked!"); (void)Res; |
| 1877 | } else if (isa<ConstantInt>(ArgVal) || isa<ConstantPointerNull>(ArgVal)) { |
| 1878 | // If this is a really simple value, emit this with the Value* version |
Nick Lewycky | 1f9c686 | 2011-10-12 00:14:12 +0000 | [diff] [blame] | 1879 | // of X86FastEmitStore. If it isn't simple, we don't want to do this, |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1880 | // as it can cause us to reevaluate the argument. |
Lang Hames | e482471 | 2011-10-18 22:11:33 +0000 | [diff] [blame] | 1881 | if (!X86FastEmitStore(ArgVT, ArgVal, AM)) |
| 1882 | return false; |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1883 | } else { |
Lang Hames | e482471 | 2011-10-18 22:11:33 +0000 | [diff] [blame] | 1884 | if (!X86FastEmitStore(ArgVT, Arg, AM)) |
| 1885 | return false; |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1886 | } |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1887 | } |
| 1888 | } |
| 1889 | |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 1890 | // ELF / PIC requires GOT in the EBX register before function calls via PLT |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1891 | // GOT pointer. |
Chris Lattner | 15a380a | 2009-07-09 04:39:06 +0000 | [diff] [blame] | 1892 | if (Subtarget->isPICStyleGOT()) { |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 1893 | unsigned Base = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF); |
Jakob Stoklund Olesen | 5127f79 | 2010-07-11 03:31:00 +0000 | [diff] [blame] | 1894 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 1895 | X86::EBX).addReg(Base); |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 1896 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1897 | |
Eli Friedman | 3762046 | 2011-04-19 17:22:22 +0000 | [diff] [blame] | 1898 | if (Subtarget->is64Bit() && isVarArg && !Subtarget->isTargetWin64()) { |
| 1899 | // Count the number of XMM registers allocated. |
Craig Topper | c5eaae4 | 2012-03-11 07:57:25 +0000 | [diff] [blame] | 1900 | static const uint16_t XMMArgRegs[] = { |
Eli Friedman | 3762046 | 2011-04-19 17:22:22 +0000 | [diff] [blame] | 1901 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, |
| 1902 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 |
| 1903 | }; |
| 1904 | unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8); |
| 1905 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::MOV8ri), |
| 1906 | X86::AL).addImm(NumXMMRegs); |
| 1907 | } |
| 1908 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1909 | // Issue the call. |
Chris Lattner | 51e8eab | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 1910 | MachineInstrBuilder MIB; |
| 1911 | if (CalleeOp) { |
| 1912 | // Register-indirect call. |
Nate Begeman | 0c07b64 | 2010-07-22 00:09:39 +0000 | [diff] [blame] | 1913 | unsigned CallOpc; |
Jakob Stoklund Olesen | 527a08b | 2012-02-16 17:56:02 +0000 | [diff] [blame] | 1914 | if (Subtarget->is64Bit()) |
Nate Begeman | 0c07b64 | 2010-07-22 00:09:39 +0000 | [diff] [blame] | 1915 | CallOpc = X86::CALL64r; |
| 1916 | else |
| 1917 | CallOpc = X86::CALL32r; |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1918 | MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CallOpc)) |
| 1919 | .addReg(CalleeOp); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1920 | |
Chris Lattner | 51e8eab | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 1921 | } else { |
| 1922 | // Direct call. |
| 1923 | assert(GV && "Not a direct call"); |
Nate Begeman | 0c07b64 | 2010-07-22 00:09:39 +0000 | [diff] [blame] | 1924 | unsigned CallOpc; |
Jakob Stoklund Olesen | 527a08b | 2012-02-16 17:56:02 +0000 | [diff] [blame] | 1925 | if (Subtarget->is64Bit()) |
Nate Begeman | 0c07b64 | 2010-07-22 00:09:39 +0000 | [diff] [blame] | 1926 | CallOpc = X86::CALL64pcrel32; |
| 1927 | else |
| 1928 | CallOpc = X86::CALLpcrel32; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1929 | |
Chris Lattner | 51e8eab | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 1930 | // See if we need any target-specific flags on the GV operand. |
| 1931 | unsigned char OpFlags = 0; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1932 | |
Chris Lattner | 51e8eab | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 1933 | // On ELF targets, in both X86-64 and X86-32 mode, direct calls to |
| 1934 | // external symbols most go through the PLT in PIC mode. If the symbol |
| 1935 | // has hidden or protected visibility, or if it is static or local, then |
| 1936 | // we don't need to use the PLT - we can directly call it. |
| 1937 | if (Subtarget->isTargetELF() && |
| 1938 | TM.getRelocationModel() == Reloc::PIC_ && |
| 1939 | GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) { |
| 1940 | OpFlags = X86II::MO_PLT; |
Chris Lattner | 3b67e9b | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 1941 | } else if (Subtarget->isPICStyleStubAny() && |
Chris Lattner | 51e8eab | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 1942 | (GV->isDeclaration() || GV->isWeakForLinker()) && |
Daniel Dunbar | 558692f | 2011-04-20 00:14:25 +0000 | [diff] [blame] | 1943 | (!Subtarget->getTargetTriple().isMacOSX() || |
| 1944 | Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) { |
Chris Lattner | 51e8eab | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 1945 | // PC-relative references to external symbols should go through $stub, |
| 1946 | // unless we're building with the leopard linker or later, which |
| 1947 | // automatically synthesizes these stubs. |
| 1948 | OpFlags = X86II::MO_DARWIN_STUB; |
| 1949 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1950 | |
| 1951 | |
Eli Friedman | 25255cb | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1952 | MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CallOpc)); |
| 1953 | if (MemIntName) |
Eli Friedman | 8a37aba | 2011-06-11 01:55:07 +0000 | [diff] [blame] | 1954 | MIB.addExternalSymbol(MemIntName, OpFlags); |
Eli Friedman | 25255cb | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1955 | else |
| 1956 | MIB.addGlobalAddress(GV, 0, OpFlags); |
Chris Lattner | 51e8eab | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 1957 | } |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 1958 | |
Jakob Stoklund Olesen | 8bcde2a | 2012-02-16 00:02:50 +0000 | [diff] [blame] | 1959 | // Add a register mask with the call-preserved registers. |
| 1960 | // Proper defs for return values will be added by setPhysRegsDeadExcept(). |
| 1961 | MIB.addRegMask(TRI.getCallPreservedMask(CS.getCallingConv())); |
| 1962 | |
Jakob Stoklund Olesen | 85dccf1 | 2012-07-04 23:53:27 +0000 | [diff] [blame] | 1963 | // Add an implicit use GOT pointer in EBX. |
| 1964 | if (Subtarget->isPICStyleGOT()) |
| 1965 | MIB.addReg(X86::EBX, RegState::Implicit); |
| 1966 | |
| 1967 | if (Subtarget->is64Bit() && isVarArg && !Subtarget->isTargetWin64()) |
| 1968 | MIB.addReg(X86::AL, RegState::Implicit); |
| 1969 | |
| 1970 | // Add implicit physical register uses to the call. |
| 1971 | for (unsigned i = 0, e = RegArgs.size(); i != e; ++i) |
| 1972 | MIB.addReg(RegArgs[i], RegState::Implicit); |
| 1973 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1974 | // Issue CALLSEQ_END |
Evan Cheng | d5b03f2 | 2011-06-28 21:14:33 +0000 | [diff] [blame] | 1975 | unsigned AdjStackUp = TII.getCallFrameDestroyOpcode(); |
Rafael Espindola | c338fe0 | 2012-07-25 15:42:45 +0000 | [diff] [blame] | 1976 | const unsigned NumBytesCallee = computeBytesPoppedByCallee(*Subtarget, CS); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1977 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(AdjStackUp)) |
Eli Friedman | d227eed | 2011-04-28 20:19:12 +0000 | [diff] [blame] | 1978 | .addImm(NumBytes).addImm(NumBytesCallee); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1979 | |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 1980 | // Build info for return calling conv lowering code. |
| 1981 | // FIXME: This is practically a copy-paste from TargetLowering::LowerCallTo. |
| 1982 | SmallVector<ISD::InputArg, 32> Ins; |
| 1983 | SmallVector<EVT, 4> RetTys; |
| 1984 | ComputeValueVTs(TLI, I->getType(), RetTys); |
| 1985 | for (unsigned i = 0, e = RetTys.size(); i != e; ++i) { |
| 1986 | EVT VT = RetTys[i]; |
Patrik Hagglund | dfcf33a | 2012-12-19 11:48:16 +0000 | [diff] [blame] | 1987 | MVT RegisterVT = TLI.getRegisterType(I->getParent()->getContext(), VT); |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 1988 | unsigned NumRegs = TLI.getNumRegisters(I->getParent()->getContext(), VT); |
| 1989 | for (unsigned j = 0; j != NumRegs; ++j) { |
| 1990 | ISD::InputArg MyFlags; |
Patrik Hagglund | dfcf33a | 2012-12-19 11:48:16 +0000 | [diff] [blame] | 1991 | MyFlags.VT = RegisterVT; |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 1992 | MyFlags.Used = !CS.getInstruction()->use_empty(); |
Bill Wendling | 034b94b | 2012-12-19 07:18:57 +0000 | [diff] [blame] | 1993 | if (CS.paramHasAttr(0, Attribute::SExt)) |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 1994 | MyFlags.Flags.setSExt(); |
Bill Wendling | 034b94b | 2012-12-19 07:18:57 +0000 | [diff] [blame] | 1995 | if (CS.paramHasAttr(0, Attribute::ZExt)) |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 1996 | MyFlags.Flags.setZExt(); |
Bill Wendling | 034b94b | 2012-12-19 07:18:57 +0000 | [diff] [blame] | 1997 | if (CS.paramHasAttr(0, Attribute::InReg)) |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 1998 | MyFlags.Flags.setInReg(); |
| 1999 | Ins.push_back(MyFlags); |
| 2000 | } |
| 2001 | } |
Eli Friedman | c93943b | 2011-05-17 02:36:59 +0000 | [diff] [blame] | 2002 | |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2003 | // Now handle call return values. |
| 2004 | SmallVector<unsigned, 4> UsedRegs; |
| 2005 | SmallVector<CCValAssign, 16> RVLocs; |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 2006 | CCState CCRetInfo(CC, false, *FuncInfo.MF, TM, RVLocs, |
Bill Wendling | 56cb229 | 2012-07-19 00:11:40 +0000 | [diff] [blame] | 2007 | I->getParent()->getContext()); |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2008 | unsigned ResultReg = FuncInfo.CreateRegs(I->getType()); |
| 2009 | CCRetInfo.AnalyzeCallResult(Ins, RetCC_X86); |
| 2010 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
| 2011 | EVT CopyVT = RVLocs[i].getValVT(); |
| 2012 | unsigned CopyReg = ResultReg + i; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2013 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2014 | // If this is a call to a function that returns an fp value on the x87 fp |
| 2015 | // stack, but where we prefer to use the value in xmm registers, copy it |
| 2016 | // out as F80 and use a truncate to move it from fp stack reg to xmm reg. |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2017 | if ((RVLocs[i].getLocReg() == X86::ST0 || |
Jakob Stoklund Olesen | 9bbe4d6 | 2011-06-28 18:32:28 +0000 | [diff] [blame] | 2018 | RVLocs[i].getLocReg() == X86::ST1)) { |
Jakob Stoklund Olesen | 098c7ac | 2011-06-30 23:42:18 +0000 | [diff] [blame] | 2019 | if (isScalarFPTypeInSSEReg(RVLocs[i].getValVT())) { |
Jakob Stoklund Olesen | 9bbe4d6 | 2011-06-28 18:32:28 +0000 | [diff] [blame] | 2020 | CopyVT = MVT::f80; |
Craig Topper | c909950 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 2021 | CopyReg = createResultReg(&X86::RFP80RegClass); |
Jakob Stoklund Olesen | 098c7ac | 2011-06-30 23:42:18 +0000 | [diff] [blame] | 2022 | } |
Jakob Stoklund Olesen | 9bbe4d6 | 2011-06-28 18:32:28 +0000 | [diff] [blame] | 2023 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::FpPOP_RETVAL), |
| 2024 | CopyReg); |
| 2025 | } else { |
| 2026 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 2027 | CopyReg).addReg(RVLocs[i].getLocReg()); |
| 2028 | UsedRegs.push_back(RVLocs[i].getLocReg()); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2029 | } |
| 2030 | |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2031 | if (CopyVT != RVLocs[i].getValVT()) { |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2032 | // Round the F80 the right size, which also moves to the appropriate xmm |
| 2033 | // register. This is accomplished by storing the F80 value in memory and |
| 2034 | // then loading it back. Ewww... |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2035 | EVT ResVT = RVLocs[i].getValVT(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2036 | unsigned Opc = ResVT == MVT::f32 ? X86::ST_Fp80m32 : X86::ST_Fp80m64; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2037 | unsigned MemSize = ResVT.getSizeInBits()/8; |
David Greene | 3f2bf85 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 2038 | int FI = MFI.CreateStackObject(MemSize, MemSize, false); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 2039 | addFrameReference(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 2040 | TII.get(Opc)), FI) |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2041 | .addReg(CopyReg); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2042 | Opc = ResVT == MVT::f32 ? X86::MOVSSrm : X86::MOVSDrm; |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 2043 | addFrameReference(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2044 | TII.get(Opc), ResultReg + i), FI); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2045 | } |
Eli Friedman | c93943b | 2011-05-17 02:36:59 +0000 | [diff] [blame] | 2046 | } |
Eli Friedman | cdc9a20 | 2011-05-17 00:13:47 +0000 | [diff] [blame] | 2047 | |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2048 | if (RVLocs.size()) |
| 2049 | UpdateValueMap(I, ResultReg, RVLocs.size()); |
| 2050 | |
Dan Gohman | db49712 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 2051 | // Set all unused physreg defs as dead. |
| 2052 | static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI); |
| 2053 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2054 | return true; |
| 2055 | } |
| 2056 | |
| 2057 | |
Dan Gohman | 99b2182 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 2058 | bool |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 2059 | X86FastISel::TargetSelectInstruction(const Instruction *I) { |
Dan Gohman | 99b2182 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 2060 | switch (I->getOpcode()) { |
| 2061 | default: break; |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 2062 | case Instruction::Load: |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 2063 | return X86SelectLoad(I); |
Owen Anderson | 79924eb | 2008-09-04 16:48:33 +0000 | [diff] [blame] | 2064 | case Instruction::Store: |
| 2065 | return X86SelectStore(I); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 2066 | case Instruction::Ret: |
| 2067 | return X86SelectRet(I); |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 2068 | case Instruction::ICmp: |
| 2069 | case Instruction::FCmp: |
| 2070 | return X86SelectCmp(I); |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 2071 | case Instruction::ZExt: |
| 2072 | return X86SelectZExt(I); |
| 2073 | case Instruction::Br: |
| 2074 | return X86SelectBranch(I); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2075 | case Instruction::Call: |
| 2076 | return X86SelectCall(I); |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 2077 | case Instruction::LShr: |
| 2078 | case Instruction::AShr: |
| 2079 | case Instruction::Shl: |
| 2080 | return X86SelectShift(I); |
| 2081 | case Instruction::Select: |
| 2082 | return X86SelectSelect(I); |
Evan Cheng | 10a8d9c | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 2083 | case Instruction::Trunc: |
| 2084 | return X86SelectTrunc(I); |
Dan Gohman | 78efce6 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 2085 | case Instruction::FPExt: |
| 2086 | return X86SelectFPExt(I); |
| 2087 | case Instruction::FPTrunc: |
| 2088 | return X86SelectFPTrunc(I); |
Dan Gohman | 474d3b3 | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 2089 | case Instruction::IntToPtr: // Deliberate fall-through. |
| 2090 | case Instruction::PtrToInt: { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2091 | EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType()); |
| 2092 | EVT DstVT = TLI.getValueType(I->getType()); |
Dan Gohman | 474d3b3 | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 2093 | if (DstVT.bitsGT(SrcVT)) |
| 2094 | return X86SelectZExt(I); |
| 2095 | if (DstVT.bitsLT(SrcVT)) |
| 2096 | return X86SelectTrunc(I); |
| 2097 | unsigned Reg = getRegForValue(I->getOperand(0)); |
| 2098 | if (Reg == 0) return false; |
| 2099 | UpdateValueMap(I, Reg); |
| 2100 | return true; |
| 2101 | } |
Dan Gohman | 99b2182 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 2102 | } |
| 2103 | |
| 2104 | return false; |
| 2105 | } |
| 2106 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 2107 | unsigned X86FastISel::TargetMaterializeConstant(const Constant *C) { |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 2108 | MVT VT; |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 2109 | if (!isTypeLegal(C->getType(), VT)) |
Michael Liao | faa1159 | 2012-08-30 00:30:16 +0000 | [diff] [blame] | 2110 | return 0; |
| 2111 | |
| 2112 | // Can't handle alternate code models yet. |
| 2113 | if (TM.getCodeModel() != CodeModel::Small) |
| 2114 | return 0; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2115 | |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2116 | // Get opcode and regclass of the output for the given load instruction. |
| 2117 | unsigned Opc = 0; |
| 2118 | const TargetRegisterClass *RC = NULL; |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 2119 | switch (VT.SimpleTy) { |
Michael Liao | faa1159 | 2012-08-30 00:30:16 +0000 | [diff] [blame] | 2120 | default: return 0; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2121 | case MVT::i8: |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2122 | Opc = X86::MOV8rm; |
Craig Topper | c909950 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 2123 | RC = &X86::GR8RegClass; |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2124 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2125 | case MVT::i16: |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2126 | Opc = X86::MOV16rm; |
Craig Topper | c909950 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 2127 | RC = &X86::GR16RegClass; |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2128 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2129 | case MVT::i32: |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2130 | Opc = X86::MOV32rm; |
Craig Topper | c909950 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 2131 | RC = &X86::GR32RegClass; |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2132 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2133 | case MVT::i64: |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2134 | // Must be in x86-64 mode. |
| 2135 | Opc = X86::MOV64rm; |
Craig Topper | c909950 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 2136 | RC = &X86::GR64RegClass; |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2137 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2138 | case MVT::f32: |
Bruno Cardoso Lopes | 645b8be | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 2139 | if (X86ScalarSSEf32) { |
| 2140 | Opc = Subtarget->hasAVX() ? X86::VMOVSSrm : X86::MOVSSrm; |
Craig Topper | c909950 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 2141 | RC = &X86::FR32RegClass; |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2142 | } else { |
| 2143 | Opc = X86::LD_Fp32m; |
Craig Topper | c909950 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 2144 | RC = &X86::RFP32RegClass; |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2145 | } |
| 2146 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2147 | case MVT::f64: |
Bruno Cardoso Lopes | 645b8be | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 2148 | if (X86ScalarSSEf64) { |
| 2149 | Opc = Subtarget->hasAVX() ? X86::VMOVSDrm : X86::MOVSDrm; |
Craig Topper | c909950 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 2150 | RC = &X86::FR64RegClass; |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2151 | } else { |
| 2152 | Opc = X86::LD_Fp64m; |
Craig Topper | c909950 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 2153 | RC = &X86::RFP64RegClass; |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2154 | } |
| 2155 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2156 | case MVT::f80: |
Dan Gohman | 5af29c2 | 2008-09-26 01:39:32 +0000 | [diff] [blame] | 2157 | // No f80 support yet. |
Michael Liao | faa1159 | 2012-08-30 00:30:16 +0000 | [diff] [blame] | 2158 | return 0; |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2159 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2160 | |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 2161 | // Materialize addresses with LEA instructions. |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2162 | if (isa<GlobalValue>(C)) { |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 2163 | X86AddressMode AM; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 2164 | if (X86SelectAddress(C, AM)) { |
Chris Lattner | 685090f | 2011-04-17 17:12:08 +0000 | [diff] [blame] | 2165 | // If the expression is just a basereg, then we're done, otherwise we need |
| 2166 | // to emit an LEA. |
| 2167 | if (AM.BaseType == X86AddressMode::RegBase && |
| 2168 | AM.IndexReg == 0 && AM.Disp == 0 && AM.GV == 0) |
| 2169 | return AM.Base.Reg; |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 2170 | |
Chris Lattner | 685090f | 2011-04-17 17:12:08 +0000 | [diff] [blame] | 2171 | Opc = TLI.getPointerTy() == MVT::i32 ? X86::LEA32r : X86::LEA64r; |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 2172 | unsigned ResultReg = createResultReg(RC); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 2173 | addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 2174 | TII.get(Opc), ResultReg), AM); |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2175 | return ResultReg; |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 2176 | } |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 2177 | return 0; |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2178 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2179 | |
Owen Anderson | 3b217c6 | 2008-09-06 01:11:01 +0000 | [diff] [blame] | 2180 | // MachineConstantPool wants an explicit alignment. |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 2181 | unsigned Align = TD.getPrefTypeAlignment(C->getType()); |
Owen Anderson | 3b217c6 | 2008-09-06 01:11:01 +0000 | [diff] [blame] | 2182 | if (Align == 0) { |
| 2183 | // Alignment of vector types. FIXME! |
Duncan Sands | 777d230 | 2009-05-09 07:06:46 +0000 | [diff] [blame] | 2184 | Align = TD.getTypeAllocSize(C->getType()); |
Owen Anderson | 3b217c6 | 2008-09-06 01:11:01 +0000 | [diff] [blame] | 2185 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2186 | |
Dan Gohman | 5396c99 | 2008-09-30 01:21:32 +0000 | [diff] [blame] | 2187 | // x86-32 PIC requires a PIC base register for constant pools. |
| 2188 | unsigned PICBase = 0; |
Chris Lattner | 89da699 | 2009-06-27 01:31:51 +0000 | [diff] [blame] | 2189 | unsigned char OpFlag = 0; |
Chris Lattner | e2c9208 | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 2190 | if (Subtarget->isPICStyleStubPIC()) { // Not dynamic-no-pic |
Chris Lattner | 15a380a | 2009-07-09 04:39:06 +0000 | [diff] [blame] | 2191 | OpFlag = X86II::MO_PIC_BASE_OFFSET; |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 2192 | PICBase = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF); |
Chris Lattner | 15a380a | 2009-07-09 04:39:06 +0000 | [diff] [blame] | 2193 | } else if (Subtarget->isPICStyleGOT()) { |
| 2194 | OpFlag = X86II::MO_GOTOFF; |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 2195 | PICBase = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF); |
Chris Lattner | 15a380a | 2009-07-09 04:39:06 +0000 | [diff] [blame] | 2196 | } else if (Subtarget->isPICStyleRIPRel() && |
| 2197 | TM.getCodeModel() == CodeModel::Small) { |
| 2198 | PICBase = X86::RIP; |
Chris Lattner | 89da699 | 2009-06-27 01:31:51 +0000 | [diff] [blame] | 2199 | } |
Dan Gohman | 5396c99 | 2008-09-30 01:21:32 +0000 | [diff] [blame] | 2200 | |
| 2201 | // Create the load from the constant pool. |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 2202 | unsigned MCPOffset = MCP.getConstantPoolIndex(C, Align); |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 2203 | unsigned ResultReg = createResultReg(RC); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 2204 | addConstantPoolReference(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 2205 | TII.get(Opc), ResultReg), |
Chris Lattner | 89da699 | 2009-06-27 01:31:51 +0000 | [diff] [blame] | 2206 | MCPOffset, PICBase, OpFlag); |
Dan Gohman | 5396c99 | 2008-09-30 01:21:32 +0000 | [diff] [blame] | 2207 | |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2208 | return ResultReg; |
| 2209 | } |
| 2210 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 2211 | unsigned X86FastISel::TargetMaterializeAlloca(const AllocaInst *C) { |
Dan Gohman | 4e6ed5e | 2008-10-03 01:27:49 +0000 | [diff] [blame] | 2212 | // Fail on dynamic allocas. At this point, getRegForValue has already |
| 2213 | // checked its CSE maps, so if we're here trying to handle a dynamic |
| 2214 | // alloca, we're not going to succeed. X86SelectAddress has a |
| 2215 | // check for dynamic allocas, because it's called directly from |
| 2216 | // various places, but TargetMaterializeAlloca also needs a check |
| 2217 | // in order to avoid recursion between getRegForValue, |
| 2218 | // X86SelectAddrss, and TargetMaterializeAlloca. |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 2219 | if (!FuncInfo.StaticAllocaMap.count(C)) |
Dan Gohman | 4e6ed5e | 2008-10-03 01:27:49 +0000 | [diff] [blame] | 2220 | return 0; |
| 2221 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 2222 | X86AddressMode AM; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 2223 | if (!X86SelectAddress(C, AM)) |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 2224 | return 0; |
| 2225 | unsigned Opc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r; |
Craig Topper | 44d2382 | 2012-02-22 05:59:10 +0000 | [diff] [blame] | 2226 | const TargetRegisterClass* RC = TLI.getRegClassFor(TLI.getPointerTy()); |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 2227 | unsigned ResultReg = createResultReg(RC); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 2228 | addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 2229 | TII.get(Opc), ResultReg), AM); |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 2230 | return ResultReg; |
| 2231 | } |
| 2232 | |
Eli Friedman | 2790ba8 | 2011-04-27 22:41:55 +0000 | [diff] [blame] | 2233 | unsigned X86FastISel::TargetMaterializeFloatZero(const ConstantFP *CF) { |
| 2234 | MVT VT; |
| 2235 | if (!isTypeLegal(CF->getType(), VT)) |
Jakub Staszak | 1c1c493 | 2012-11-15 19:40:29 +0000 | [diff] [blame] | 2236 | return 0; |
Eli Friedman | 2790ba8 | 2011-04-27 22:41:55 +0000 | [diff] [blame] | 2237 | |
| 2238 | // Get opcode and regclass for the given zero. |
| 2239 | unsigned Opc = 0; |
| 2240 | const TargetRegisterClass *RC = NULL; |
| 2241 | switch (VT.SimpleTy) { |
Jakub Staszak | 1c1c493 | 2012-11-15 19:40:29 +0000 | [diff] [blame] | 2242 | default: return 0; |
Craig Topper | f4cfc44 | 2012-08-11 17:53:00 +0000 | [diff] [blame] | 2243 | case MVT::f32: |
| 2244 | if (X86ScalarSSEf32) { |
| 2245 | Opc = X86::FsFLD0SS; |
| 2246 | RC = &X86::FR32RegClass; |
| 2247 | } else { |
| 2248 | Opc = X86::LD_Fp032; |
| 2249 | RC = &X86::RFP32RegClass; |
| 2250 | } |
| 2251 | break; |
| 2252 | case MVT::f64: |
| 2253 | if (X86ScalarSSEf64) { |
| 2254 | Opc = X86::FsFLD0SD; |
| 2255 | RC = &X86::FR64RegClass; |
| 2256 | } else { |
| 2257 | Opc = X86::LD_Fp064; |
| 2258 | RC = &X86::RFP64RegClass; |
| 2259 | } |
| 2260 | break; |
| 2261 | case MVT::f80: |
| 2262 | // No f80 support yet. |
Jakub Staszak | 1c1c493 | 2012-11-15 19:40:29 +0000 | [diff] [blame] | 2263 | return 0; |
Eli Friedman | 2790ba8 | 2011-04-27 22:41:55 +0000 | [diff] [blame] | 2264 | } |
| 2265 | |
| 2266 | unsigned ResultReg = createResultReg(RC); |
| 2267 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg); |
| 2268 | return ResultReg; |
| 2269 | } |
| 2270 | |
| 2271 | |
Chris Lattner | beac75d | 2010-09-05 02:18:34 +0000 | [diff] [blame] | 2272 | /// TryToFoldLoad - The specified machine instr operand is a vreg, and that |
| 2273 | /// vreg is being provided by the specified load instruction. If possible, |
| 2274 | /// try to fold the load as an operand to the instruction, returning true if |
| 2275 | /// possible. |
| 2276 | bool X86FastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo, |
| 2277 | const LoadInst *LI) { |
| 2278 | X86AddressMode AM; |
| 2279 | if (!X86SelectAddress(LI->getOperand(0), AM)) |
| 2280 | return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2281 | |
Craig Topper | dca7254 | 2012-08-11 17:46:16 +0000 | [diff] [blame] | 2282 | const X86InstrInfo &XII = (const X86InstrInfo&)TII; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2283 | |
Chris Lattner | beac75d | 2010-09-05 02:18:34 +0000 | [diff] [blame] | 2284 | unsigned Size = TD.getTypeAllocSize(LI->getType()); |
| 2285 | unsigned Alignment = LI->getAlignment(); |
| 2286 | |
| 2287 | SmallVector<MachineOperand, 8> AddrOps; |
| 2288 | AM.getFullAddress(AddrOps); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2289 | |
Chris Lattner | beac75d | 2010-09-05 02:18:34 +0000 | [diff] [blame] | 2290 | MachineInstr *Result = |
| 2291 | XII.foldMemoryOperandImpl(*FuncInfo.MF, MI, OpNo, AddrOps, Size, Alignment); |
| 2292 | if (Result == 0) return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2293 | |
Chris Lattner | b99fdee | 2011-01-16 02:27:38 +0000 | [diff] [blame] | 2294 | FuncInfo.MBB->insert(FuncInfo.InsertPt, Result); |
Chris Lattner | beac75d | 2010-09-05 02:18:34 +0000 | [diff] [blame] | 2295 | MI->eraseFromParent(); |
| 2296 | return true; |
| 2297 | } |
| 2298 | |
| 2299 | |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 2300 | namespace llvm { |
Bob Wilson | d49edb7 | 2012-08-03 04:06:28 +0000 | [diff] [blame] | 2301 | FastISel *X86::createFastISel(FunctionLoweringInfo &funcInfo, |
| 2302 | const TargetLibraryInfo *libInfo) { |
| 2303 | return new X86FastISel(funcInfo, libInfo); |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 2304 | } |
Dan Gohman | 99b2182 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 2305 | } |